xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sun/sunqe.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* $Id: sunqe.h,v 1.13 2000/02/09 11:15:42 davem Exp $
3*4882a593Smuzhiyun  * sunqe.h: Definitions for the Sun QuadEthernet driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _SUNQE_H
9*4882a593Smuzhiyun #define _SUNQE_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /* QEC global registers. */
12*4882a593Smuzhiyun #define GLOB_CTRL	0x00UL		/* Control			*/
13*4882a593Smuzhiyun #define GLOB_STAT	0x04UL		/* Status			*/
14*4882a593Smuzhiyun #define GLOB_PSIZE	0x08UL		/* Packet Size			*/
15*4882a593Smuzhiyun #define GLOB_MSIZE	0x0cUL		/* Local-memory Size		*/
16*4882a593Smuzhiyun #define GLOB_RSIZE	0x10UL		/* Receive partition size	*/
17*4882a593Smuzhiyun #define GLOB_TSIZE	0x14UL		/* Transmit partition size	*/
18*4882a593Smuzhiyun #define GLOB_REG_SIZE	0x18UL
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define GLOB_CTRL_MMODE       0x40000000 /* MACE qec mode            */
21*4882a593Smuzhiyun #define GLOB_CTRL_BMODE       0x10000000 /* BigMAC qec mode          */
22*4882a593Smuzhiyun #define GLOB_CTRL_EPAR        0x00000020 /* Enable parity            */
23*4882a593Smuzhiyun #define GLOB_CTRL_ACNTRL      0x00000018 /* SBUS arbitration control */
24*4882a593Smuzhiyun #define GLOB_CTRL_B64         0x00000004 /* 64 byte dvma bursts      */
25*4882a593Smuzhiyun #define GLOB_CTRL_B32         0x00000002 /* 32 byte dvma bursts      */
26*4882a593Smuzhiyun #define GLOB_CTRL_B16         0x00000000 /* 16 byte dvma bursts      */
27*4882a593Smuzhiyun #define GLOB_CTRL_RESET       0x00000001 /* Reset the QEC            */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define GLOB_STAT_TX          0x00000008 /* BigMAC Transmit IRQ      */
30*4882a593Smuzhiyun #define GLOB_STAT_RX          0x00000004 /* BigMAC Receive IRQ       */
31*4882a593Smuzhiyun #define GLOB_STAT_BM          0x00000002 /* BigMAC Global IRQ        */
32*4882a593Smuzhiyun #define GLOB_STAT_ER          0x00000001 /* BigMAC Error IRQ         */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define GLOB_PSIZE_2048       0x00       /* 2k packet size           */
35*4882a593Smuzhiyun #define GLOB_PSIZE_4096       0x01       /* 4k packet size           */
36*4882a593Smuzhiyun #define GLOB_PSIZE_6144       0x10       /* 6k packet size           */
37*4882a593Smuzhiyun #define GLOB_PSIZE_8192       0x11       /* 8k packet size           */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* In MACE mode, there are four qe channels.  Each channel has it's own
40*4882a593Smuzhiyun  * status bits in the QEC status register.  This macro picks out the
41*4882a593Smuzhiyun  * ones you want.
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun #define GLOB_STAT_PER_QE(status, channel) (((status) >> ((channel) * 4)) & 0xf)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* The following registers are for per-qe channel information/status. */
46*4882a593Smuzhiyun #define CREG_CTRL	0x00UL	/* Control                   */
47*4882a593Smuzhiyun #define CREG_STAT	0x04UL	/* Status                    */
48*4882a593Smuzhiyun #define CREG_RXDS	0x08UL	/* RX descriptor ring ptr    */
49*4882a593Smuzhiyun #define CREG_TXDS	0x0cUL	/* TX descriptor ring ptr    */
50*4882a593Smuzhiyun #define CREG_RIMASK	0x10UL	/* RX Interrupt Mask         */
51*4882a593Smuzhiyun #define CREG_TIMASK	0x14UL	/* TX Interrupt Mask         */
52*4882a593Smuzhiyun #define CREG_QMASK	0x18UL	/* QEC Error Interrupt Mask  */
53*4882a593Smuzhiyun #define CREG_MMASK	0x1cUL	/* MACE Error Interrupt Mask */
54*4882a593Smuzhiyun #define CREG_RXWBUFPTR	0x20UL	/* Local memory rx write ptr */
55*4882a593Smuzhiyun #define CREG_RXRBUFPTR	0x24UL	/* Local memory rx read ptr  */
56*4882a593Smuzhiyun #define CREG_TXWBUFPTR	0x28UL	/* Local memory tx write ptr */
57*4882a593Smuzhiyun #define CREG_TXRBUFPTR	0x2cUL	/* Local memory tx read ptr  */
58*4882a593Smuzhiyun #define CREG_CCNT	0x30UL	/* Collision Counter         */
59*4882a593Smuzhiyun #define CREG_PIPG	0x34UL	/* Inter-Frame Gap           */
60*4882a593Smuzhiyun #define CREG_REG_SIZE	0x38UL
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define CREG_CTRL_RXOFF       0x00000004  /* Disable this qe's receiver*/
63*4882a593Smuzhiyun #define CREG_CTRL_RESET       0x00000002  /* Reset this qe channel     */
64*4882a593Smuzhiyun #define CREG_CTRL_TWAKEUP     0x00000001  /* Transmitter Wakeup, 'go'. */
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define CREG_STAT_EDEFER      0x10000000  /* Excessive Defers          */
67*4882a593Smuzhiyun #define CREG_STAT_CLOSS       0x08000000  /* Carrier Loss              */
68*4882a593Smuzhiyun #define CREG_STAT_ERETRIES    0x04000000  /* More than 16 retries      */
69*4882a593Smuzhiyun #define CREG_STAT_LCOLL       0x02000000  /* Late TX Collision         */
70*4882a593Smuzhiyun #define CREG_STAT_FUFLOW      0x01000000  /* FIFO Underflow            */
71*4882a593Smuzhiyun #define CREG_STAT_JERROR      0x00800000  /* Jabber Error              */
72*4882a593Smuzhiyun #define CREG_STAT_BERROR      0x00400000  /* Babble Error              */
73*4882a593Smuzhiyun #define CREG_STAT_TXIRQ       0x00200000  /* Transmit Interrupt        */
74*4882a593Smuzhiyun #define CREG_STAT_CCOFLOW     0x00100000  /* TX Coll-counter Overflow  */
75*4882a593Smuzhiyun #define CREG_STAT_TXDERROR    0x00080000  /* TX Descriptor is bogus    */
76*4882a593Smuzhiyun #define CREG_STAT_TXLERR      0x00040000  /* Late Transmit Error       */
77*4882a593Smuzhiyun #define CREG_STAT_TXPERR      0x00020000  /* Transmit Parity Error     */
78*4882a593Smuzhiyun #define CREG_STAT_TXSERR      0x00010000  /* Transmit SBUS error ack   */
79*4882a593Smuzhiyun #define CREG_STAT_RCCOFLOW    0x00001000  /* RX Coll-counter Overflow  */
80*4882a593Smuzhiyun #define CREG_STAT_RUOFLOW     0x00000800  /* Runt Counter Overflow     */
81*4882a593Smuzhiyun #define CREG_STAT_MCOFLOW     0x00000400  /* Missed Counter Overflow   */
82*4882a593Smuzhiyun #define CREG_STAT_RXFOFLOW    0x00000200  /* RX FIFO Overflow          */
83*4882a593Smuzhiyun #define CREG_STAT_RLCOLL      0x00000100  /* RX Late Collision         */
84*4882a593Smuzhiyun #define CREG_STAT_FCOFLOW     0x00000080  /* Frame Counter Overflow    */
85*4882a593Smuzhiyun #define CREG_STAT_CECOFLOW    0x00000040  /* CRC Error-counter Overflow*/
86*4882a593Smuzhiyun #define CREG_STAT_RXIRQ       0x00000020  /* Receive Interrupt         */
87*4882a593Smuzhiyun #define CREG_STAT_RXDROP      0x00000010  /* Dropped a RX'd packet     */
88*4882a593Smuzhiyun #define CREG_STAT_RXSMALL     0x00000008  /* Receive buffer too small  */
89*4882a593Smuzhiyun #define CREG_STAT_RXLERR      0x00000004  /* Receive Late Error        */
90*4882a593Smuzhiyun #define CREG_STAT_RXPERR      0x00000002  /* Receive Parity Error      */
91*4882a593Smuzhiyun #define CREG_STAT_RXSERR      0x00000001  /* Receive SBUS Error ACK    */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define CREG_STAT_ERRORS      (CREG_STAT_EDEFER|CREG_STAT_CLOSS|CREG_STAT_ERETRIES|     \
94*4882a593Smuzhiyun 			       CREG_STAT_LCOLL|CREG_STAT_FUFLOW|CREG_STAT_JERROR|       \
95*4882a593Smuzhiyun 			       CREG_STAT_BERROR|CREG_STAT_CCOFLOW|CREG_STAT_TXDERROR|   \
96*4882a593Smuzhiyun 			       CREG_STAT_TXLERR|CREG_STAT_TXPERR|CREG_STAT_TXSERR|      \
97*4882a593Smuzhiyun 			       CREG_STAT_RCCOFLOW|CREG_STAT_RUOFLOW|CREG_STAT_MCOFLOW| \
98*4882a593Smuzhiyun 			       CREG_STAT_RXFOFLOW|CREG_STAT_RLCOLL|CREG_STAT_FCOFLOW|   \
99*4882a593Smuzhiyun 			       CREG_STAT_CECOFLOW|CREG_STAT_RXDROP|CREG_STAT_RXSMALL|   \
100*4882a593Smuzhiyun 			       CREG_STAT_RXLERR|CREG_STAT_RXPERR|CREG_STAT_RXSERR)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define CREG_QMASK_COFLOW     0x00100000  /* CollCntr overflow         */
103*4882a593Smuzhiyun #define CREG_QMASK_TXDERROR   0x00080000  /* TXD error                 */
104*4882a593Smuzhiyun #define CREG_QMASK_TXLERR     0x00040000  /* TX late error             */
105*4882a593Smuzhiyun #define CREG_QMASK_TXPERR     0x00020000  /* TX parity error           */
106*4882a593Smuzhiyun #define CREG_QMASK_TXSERR     0x00010000  /* TX sbus error ack         */
107*4882a593Smuzhiyun #define CREG_QMASK_RXDROP     0x00000010  /* RX drop                   */
108*4882a593Smuzhiyun #define CREG_QMASK_RXBERROR   0x00000008  /* RX buffer error           */
109*4882a593Smuzhiyun #define CREG_QMASK_RXLEERR    0x00000004  /* RX late error             */
110*4882a593Smuzhiyun #define CREG_QMASK_RXPERR     0x00000002  /* RX parity error           */
111*4882a593Smuzhiyun #define CREG_QMASK_RXSERR     0x00000001  /* RX sbus error ack         */
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define CREG_MMASK_EDEFER     0x10000000  /* Excess defer              */
114*4882a593Smuzhiyun #define CREG_MMASK_CLOSS      0x08000000  /* Carrier loss              */
115*4882a593Smuzhiyun #define CREG_MMASK_ERETRY     0x04000000  /* Excess retry              */
116*4882a593Smuzhiyun #define CREG_MMASK_LCOLL      0x02000000  /* Late collision error      */
117*4882a593Smuzhiyun #define CREG_MMASK_UFLOW      0x01000000  /* Underflow                 */
118*4882a593Smuzhiyun #define CREG_MMASK_JABBER     0x00800000  /* Jabber error              */
119*4882a593Smuzhiyun #define CREG_MMASK_BABBLE     0x00400000  /* Babble error              */
120*4882a593Smuzhiyun #define CREG_MMASK_OFLOW      0x00000800  /* Overflow                  */
121*4882a593Smuzhiyun #define CREG_MMASK_RXCOLL     0x00000400  /* RX Coll-Cntr overflow     */
122*4882a593Smuzhiyun #define CREG_MMASK_RPKT       0x00000200  /* Runt pkt overflow         */
123*4882a593Smuzhiyun #define CREG_MMASK_MPKT       0x00000100  /* Missed pkt overflow       */
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define CREG_PIPG_TENAB       0x00000020  /* Enable Throttle           */
126*4882a593Smuzhiyun #define CREG_PIPG_MMODE       0x00000010  /* Manual Mode               */
127*4882a593Smuzhiyun #define CREG_PIPG_WMASK       0x0000000f  /* SBUS Wait Mask            */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Per-channel AMD 79C940 MACE registers. */
130*4882a593Smuzhiyun #define MREGS_RXFIFO	0x00UL	/* Receive FIFO                   */
131*4882a593Smuzhiyun #define MREGS_TXFIFO	0x01UL	/* Transmit FIFO                  */
132*4882a593Smuzhiyun #define MREGS_TXFCNTL	0x02UL	/* Transmit Frame Control         */
133*4882a593Smuzhiyun #define MREGS_TXFSTAT	0x03UL	/* Transmit Frame Status          */
134*4882a593Smuzhiyun #define MREGS_TXRCNT	0x04UL	/* Transmit Retry Count           */
135*4882a593Smuzhiyun #define MREGS_RXFCNTL	0x05UL	/* Receive Frame Control          */
136*4882a593Smuzhiyun #define MREGS_RXFSTAT	0x06UL	/* Receive Frame Status           */
137*4882a593Smuzhiyun #define MREGS_FFCNT	0x07UL	/* FIFO Frame Count               */
138*4882a593Smuzhiyun #define MREGS_IREG	0x08UL	/* Interrupt Register             */
139*4882a593Smuzhiyun #define MREGS_IMASK	0x09UL	/* Interrupt Mask                 */
140*4882a593Smuzhiyun #define MREGS_POLL	0x0aUL	/* POLL Register                  */
141*4882a593Smuzhiyun #define MREGS_BCONFIG	0x0bUL	/* BIU Config                     */
142*4882a593Smuzhiyun #define MREGS_FCONFIG	0x0cUL	/* FIFO Config                    */
143*4882a593Smuzhiyun #define MREGS_MCONFIG	0x0dUL	/* MAC Config                     */
144*4882a593Smuzhiyun #define MREGS_PLSCONFIG	0x0eUL	/* PLS Config                     */
145*4882a593Smuzhiyun #define MREGS_PHYCONFIG	0x0fUL	/* PHY Config                     */
146*4882a593Smuzhiyun #define MREGS_CHIPID1	0x10UL	/* Chip-ID, low bits              */
147*4882a593Smuzhiyun #define MREGS_CHIPID2	0x11UL	/* Chip-ID, high bits             */
148*4882a593Smuzhiyun #define MREGS_IACONFIG	0x12UL	/* Internal Address Config        */
149*4882a593Smuzhiyun 	/* 0x13UL, reserved */
150*4882a593Smuzhiyun #define MREGS_FILTER	0x14UL	/* Logical Address Filter         */
151*4882a593Smuzhiyun #define MREGS_ETHADDR	0x15UL	/* Our Ethernet Address           */
152*4882a593Smuzhiyun 	/* 0x16UL, reserved */
153*4882a593Smuzhiyun 	/* 0x17UL, reserved */
154*4882a593Smuzhiyun #define MREGS_MPCNT	0x18UL	/* Missed Packet Count            */
155*4882a593Smuzhiyun 	/* 0x19UL, reserved */
156*4882a593Smuzhiyun #define MREGS_RPCNT	0x1aUL	/* Runt Packet Count              */
157*4882a593Smuzhiyun #define MREGS_RCCNT	0x1bUL	/* RX Collision Count             */
158*4882a593Smuzhiyun 	/* 0x1cUL, reserved */
159*4882a593Smuzhiyun #define MREGS_UTEST	0x1dUL	/* User Test                      */
160*4882a593Smuzhiyun #define MREGS_RTEST1	0x1eUL	/* Reserved Test 1                */
161*4882a593Smuzhiyun #define MREGS_RTEST2	0x1fUL	/* Reserved Test 2                */
162*4882a593Smuzhiyun #define MREGS_REG_SIZE	0x20UL
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define MREGS_TXFCNTL_DRETRY        0x80 /* Retry disable                  */
165*4882a593Smuzhiyun #define MREGS_TXFCNTL_DFCS          0x08 /* Disable TX FCS                 */
166*4882a593Smuzhiyun #define MREGS_TXFCNTL_AUTOPAD       0x01 /* TX auto pad                    */
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define MREGS_TXFSTAT_VALID         0x80 /* TX valid                       */
169*4882a593Smuzhiyun #define MREGS_TXFSTAT_UNDERFLOW     0x40 /* TX underflow                   */
170*4882a593Smuzhiyun #define MREGS_TXFSTAT_LCOLL         0x20 /* TX late collision              */
171*4882a593Smuzhiyun #define MREGS_TXFSTAT_MRETRY        0x10 /* TX > 1 retries                 */
172*4882a593Smuzhiyun #define MREGS_TXFSTAT_ORETRY        0x08 /* TX 1 retry                     */
173*4882a593Smuzhiyun #define MREGS_TXFSTAT_PDEFER        0x04 /* TX pkt deferred                */
174*4882a593Smuzhiyun #define MREGS_TXFSTAT_CLOSS         0x02 /* TX carrier lost                */
175*4882a593Smuzhiyun #define MREGS_TXFSTAT_RERROR        0x01 /* TX retry error                 */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define MREGS_TXRCNT_EDEFER         0x80 /* TX Excess defers               */
178*4882a593Smuzhiyun #define MREGS_TXRCNT_CMASK          0x0f /* TX retry count                 */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define MREGS_RXFCNTL_LOWLAT        0x08 /* RX low latency                 */
181*4882a593Smuzhiyun #define MREGS_RXFCNTL_AREJECT       0x04 /* RX addr match rej              */
182*4882a593Smuzhiyun #define MREGS_RXFCNTL_AUTOSTRIP     0x01 /* RX auto strip                  */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define MREGS_RXFSTAT_OVERFLOW      0x80 /* RX overflow                    */
185*4882a593Smuzhiyun #define MREGS_RXFSTAT_LCOLL         0x40 /* RX late collision              */
186*4882a593Smuzhiyun #define MREGS_RXFSTAT_FERROR        0x20 /* RX framing error               */
187*4882a593Smuzhiyun #define MREGS_RXFSTAT_FCSERROR      0x10 /* RX FCS error                   */
188*4882a593Smuzhiyun #define MREGS_RXFSTAT_RBCNT         0x0f /* RX msg byte count              */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define MREGS_FFCNT_RX              0xf0 /* RX FIFO frame cnt              */
191*4882a593Smuzhiyun #define MREGS_FFCNT_TX              0x0f /* TX FIFO frame cnt              */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define MREGS_IREG_JABBER           0x80 /* IRQ Jabber error               */
194*4882a593Smuzhiyun #define MREGS_IREG_BABBLE           0x40 /* IRQ Babble error               */
195*4882a593Smuzhiyun #define MREGS_IREG_COLL             0x20 /* IRQ Collision error            */
196*4882a593Smuzhiyun #define MREGS_IREG_RCCO             0x10 /* IRQ Collision cnt overflow     */
197*4882a593Smuzhiyun #define MREGS_IREG_RPKTCO           0x08 /* IRQ Runt packet count overflow */
198*4882a593Smuzhiyun #define MREGS_IREG_MPKTCO           0x04 /* IRQ missed packet cnt overflow */
199*4882a593Smuzhiyun #define MREGS_IREG_RXIRQ            0x02 /* IRQ RX'd a packet              */
200*4882a593Smuzhiyun #define MREGS_IREG_TXIRQ            0x01 /* IRQ TX'd a packet              */
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define MREGS_IMASK_BABBLE          0x40 /* IMASK Babble errors            */
203*4882a593Smuzhiyun #define MREGS_IMASK_COLL            0x20 /* IMASK Collision errors         */
204*4882a593Smuzhiyun #define MREGS_IMASK_MPKTCO          0x04 /* IMASK Missed pkt cnt overflow  */
205*4882a593Smuzhiyun #define MREGS_IMASK_RXIRQ           0x02 /* IMASK RX interrupts            */
206*4882a593Smuzhiyun #define MREGS_IMASK_TXIRQ           0x01 /* IMASK TX interrupts            */
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define MREGS_POLL_TXVALID          0x80 /* TX is valid                    */
209*4882a593Smuzhiyun #define MREGS_POLL_TDTR             0x40 /* TX data transfer request       */
210*4882a593Smuzhiyun #define MREGS_POLL_RDTR             0x20 /* RX data transfer request       */
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define MREGS_BCONFIG_BSWAP         0x40 /* Byte Swap                      */
213*4882a593Smuzhiyun #define MREGS_BCONFIG_4TS           0x00 /* 4byte transmit start point     */
214*4882a593Smuzhiyun #define MREGS_BCONFIG_16TS          0x10 /* 16byte transmit start point    */
215*4882a593Smuzhiyun #define MREGS_BCONFIG_64TS          0x20 /* 64byte transmit start point    */
216*4882a593Smuzhiyun #define MREGS_BCONFIG_112TS         0x30 /* 112byte transmit start point   */
217*4882a593Smuzhiyun #define MREGS_BCONFIG_RESET         0x01 /* SW-Reset the MACE              */
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define MREGS_FCONFIG_TXF8          0x00 /* TX fifo 8 write cycles         */
220*4882a593Smuzhiyun #define MREGS_FCONFIG_TXF32         0x80 /* TX fifo 32 write cycles        */
221*4882a593Smuzhiyun #define MREGS_FCONFIG_TXF16         0x40 /* TX fifo 16 write cycles        */
222*4882a593Smuzhiyun #define MREGS_FCONFIG_RXF64         0x20 /* RX fifo 64 write cycles        */
223*4882a593Smuzhiyun #define MREGS_FCONFIG_RXF32         0x10 /* RX fifo 32 write cycles        */
224*4882a593Smuzhiyun #define MREGS_FCONFIG_RXF16         0x00 /* RX fifo 16 write cycles        */
225*4882a593Smuzhiyun #define MREGS_FCONFIG_TFWU          0x08 /* TX fifo watermark update       */
226*4882a593Smuzhiyun #define MREGS_FCONFIG_RFWU          0x04 /* RX fifo watermark update       */
227*4882a593Smuzhiyun #define MREGS_FCONFIG_TBENAB        0x02 /* TX burst enable                */
228*4882a593Smuzhiyun #define MREGS_FCONFIG_RBENAB        0x01 /* RX burst enable                */
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define MREGS_MCONFIG_PROMISC       0x80 /* Promiscuous mode enable        */
231*4882a593Smuzhiyun #define MREGS_MCONFIG_TPDDISAB      0x40 /* TX 2part deferral enable       */
232*4882a593Smuzhiyun #define MREGS_MCONFIG_MBAENAB       0x20 /* Modified backoff enable        */
233*4882a593Smuzhiyun #define MREGS_MCONFIG_RPADISAB      0x08 /* RX physical addr disable       */
234*4882a593Smuzhiyun #define MREGS_MCONFIG_RBDISAB       0x04 /* RX broadcast disable           */
235*4882a593Smuzhiyun #define MREGS_MCONFIG_TXENAB        0x02 /* Enable transmitter             */
236*4882a593Smuzhiyun #define MREGS_MCONFIG_RXENAB        0x01 /* Enable receiver                */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define MREGS_PLSCONFIG_TXMS        0x08 /* TX mode select                 */
239*4882a593Smuzhiyun #define MREGS_PLSCONFIG_GPSI        0x06 /* Use GPSI connector             */
240*4882a593Smuzhiyun #define MREGS_PLSCONFIG_DAI         0x04 /* Use DAI connector              */
241*4882a593Smuzhiyun #define MREGS_PLSCONFIG_TP          0x02 /* Use TwistedPair connector      */
242*4882a593Smuzhiyun #define MREGS_PLSCONFIG_AUI         0x00 /* Use AUI connector              */
243*4882a593Smuzhiyun #define MREGS_PLSCONFIG_IOENAB      0x01 /* PLS I/O enable                 */
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define MREGS_PHYCONFIG_LSTAT       0x80 /* Link status                    */
246*4882a593Smuzhiyun #define MREGS_PHYCONFIG_LTESTDIS    0x40 /* Disable link test logic        */
247*4882a593Smuzhiyun #define MREGS_PHYCONFIG_RXPOLARITY  0x20 /* RX polarity                    */
248*4882a593Smuzhiyun #define MREGS_PHYCONFIG_APCDISAB    0x10 /* AutoPolarityCorrect disab      */
249*4882a593Smuzhiyun #define MREGS_PHYCONFIG_LTENAB      0x08 /* Select low threshold           */
250*4882a593Smuzhiyun #define MREGS_PHYCONFIG_AUTO        0x04 /* Connector port auto-sel        */
251*4882a593Smuzhiyun #define MREGS_PHYCONFIG_RWU         0x02 /* Remote WakeUp                  */
252*4882a593Smuzhiyun #define MREGS_PHYCONFIG_AW          0x01 /* Auto Wakeup                    */
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define MREGS_IACONFIG_ACHNGE       0x80 /* Do address change              */
255*4882a593Smuzhiyun #define MREGS_IACONFIG_PARESET      0x04 /* Physical address reset         */
256*4882a593Smuzhiyun #define MREGS_IACONFIG_LARESET      0x02 /* Logical address reset          */
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #define MREGS_UTEST_RTRENAB         0x80 /* Enable resv test register      */
259*4882a593Smuzhiyun #define MREGS_UTEST_RTRDISAB        0x40 /* Disab resv test register       */
260*4882a593Smuzhiyun #define MREGS_UTEST_RPACCEPT        0x20 /* Accept runt packets            */
261*4882a593Smuzhiyun #define MREGS_UTEST_FCOLL           0x10 /* Force collision status         */
262*4882a593Smuzhiyun #define MREGS_UTEST_FCSENAB         0x08 /* Enable FCS on RX               */
263*4882a593Smuzhiyun #define MREGS_UTEST_INTLOOPM        0x06 /* Intern lpback w/MENDEC         */
264*4882a593Smuzhiyun #define MREGS_UTEST_INTLOOP         0x04 /* Intern lpback                  */
265*4882a593Smuzhiyun #define MREGS_UTEST_EXTLOOP         0x02 /* Extern lpback                  */
266*4882a593Smuzhiyun #define MREGS_UTEST_NOLOOP          0x00 /* No loopback                    */
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun struct qe_rxd {
269*4882a593Smuzhiyun 	u32 rx_flags;
270*4882a593Smuzhiyun 	u32 rx_addr;
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #define RXD_OWN      0x80000000 /* Ownership.      */
274*4882a593Smuzhiyun #define RXD_UPDATE   0x10000000 /* Being Updated?  */
275*4882a593Smuzhiyun #define RXD_LENGTH   0x000007ff /* Packet Length.  */
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun struct qe_txd {
278*4882a593Smuzhiyun 	u32 tx_flags;
279*4882a593Smuzhiyun 	u32 tx_addr;
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define TXD_OWN      0x80000000 /* Ownership.      */
283*4882a593Smuzhiyun #define TXD_SOP      0x40000000 /* Start Of Packet */
284*4882a593Smuzhiyun #define TXD_EOP      0x20000000 /* End Of Packet   */
285*4882a593Smuzhiyun #define TXD_UPDATE   0x10000000 /* Being Updated?  */
286*4882a593Smuzhiyun #define TXD_LENGTH   0x000007ff /* Packet Length.  */
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define TX_RING_MAXSIZE   256
289*4882a593Smuzhiyun #define RX_RING_MAXSIZE   256
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define TX_RING_SIZE      16
292*4882a593Smuzhiyun #define RX_RING_SIZE      16
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define NEXT_RX(num)       (((num) + 1) & (RX_RING_MAXSIZE - 1))
295*4882a593Smuzhiyun #define NEXT_TX(num)       (((num) + 1) & (TX_RING_MAXSIZE - 1))
296*4882a593Smuzhiyun #define PREV_RX(num)       (((num) - 1) & (RX_RING_MAXSIZE - 1))
297*4882a593Smuzhiyun #define PREV_TX(num)       (((num) - 1) & (TX_RING_MAXSIZE - 1))
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define TX_BUFFS_AVAIL(qp)                                    \
300*4882a593Smuzhiyun         (((qp)->tx_old <= (qp)->tx_new) ?                     \
301*4882a593Smuzhiyun 	  (qp)->tx_old + (TX_RING_SIZE - 1) - (qp)->tx_new :  \
302*4882a593Smuzhiyun 			    (qp)->tx_old - (qp)->tx_new - 1)
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun struct qe_init_block {
305*4882a593Smuzhiyun 	struct qe_rxd qe_rxd[RX_RING_MAXSIZE];
306*4882a593Smuzhiyun 	struct qe_txd qe_txd[TX_RING_MAXSIZE];
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #define qib_offset(mem, elem) \
310*4882a593Smuzhiyun ((__u32)((unsigned long)(&(((struct qe_init_block *)0)->mem[elem]))))
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun struct sunqe;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun struct sunqec {
315*4882a593Smuzhiyun 	void __iomem		*gregs;		/* QEC Global Registers         */
316*4882a593Smuzhiyun 	struct sunqe		*qes[4];	/* Each child MACE              */
317*4882a593Smuzhiyun 	unsigned int            qec_bursts;	/* Support burst sizes          */
318*4882a593Smuzhiyun 	struct platform_device	*op;		/* QEC's OF device              */
319*4882a593Smuzhiyun 	struct sunqec		*next_module;	/* List of all QECs in system   */
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define PKT_BUF_SZ	1664
323*4882a593Smuzhiyun #define RXD_PKT_SZ	1664
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun struct sunqe_buffers {
326*4882a593Smuzhiyun 	u8	tx_buf[TX_RING_SIZE][PKT_BUF_SZ];
327*4882a593Smuzhiyun 	u8	__pad[2];
328*4882a593Smuzhiyun 	u8	rx_buf[RX_RING_SIZE][PKT_BUF_SZ];
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define qebuf_offset(mem, elem) \
332*4882a593Smuzhiyun ((__u32)((unsigned long)(&(((struct sunqe_buffers *)0)->mem[elem][0]))))
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun struct sunqe {
335*4882a593Smuzhiyun 	void __iomem			*qcregs;		/* QEC per-channel Registers   */
336*4882a593Smuzhiyun 	void __iomem			*mregs;		/* Per-channel MACE Registers  */
337*4882a593Smuzhiyun 	struct qe_init_block      	*qe_block;	/* RX and TX descriptors       */
338*4882a593Smuzhiyun 	dma_addr_t			qblock_dvma;	/* RX and TX descriptors       */
339*4882a593Smuzhiyun 	spinlock_t			lock;		/* Protects txfull state       */
340*4882a593Smuzhiyun 	int                        	rx_new, rx_old;	/* RX ring extents	       */
341*4882a593Smuzhiyun 	int			   	tx_new, tx_old;	/* TX ring extents	       */
342*4882a593Smuzhiyun 	struct sunqe_buffers		*buffers;	/* CPU visible address.        */
343*4882a593Smuzhiyun 	dma_addr_t			buffers_dvma;	/* DVMA visible address.       */
344*4882a593Smuzhiyun 	struct sunqec			*parent;
345*4882a593Smuzhiyun 	u8				mconfig;	/* Base MACE mconfig value     */
346*4882a593Smuzhiyun 	struct platform_device		*op;		/* QE's OF device struct       */
347*4882a593Smuzhiyun 	struct net_device		*dev;		/* QE's netdevice struct       */
348*4882a593Smuzhiyun 	int				channel;	/* Who am I?                   */
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #endif /* !(_SUNQE_H) */
352