xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sun/sunhme.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* $Id: sunhme.h,v 1.33 2001/08/03 06:23:04 davem Exp $
3*4882a593Smuzhiyun  * sunhme.h: Definitions for Sparc HME/BigMac 10/100baseT ethernet driver.
4*4882a593Smuzhiyun  *           Also known as the "Happy Meal".
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 1996, 1999 David S. Miller (davem@redhat.com)
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _SUNHME_H
10*4882a593Smuzhiyun #define _SUNHME_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* Happy Meal global registers. */
15*4882a593Smuzhiyun #define GREG_SWRESET	0x000UL	/* Software Reset  */
16*4882a593Smuzhiyun #define GREG_CFG	0x004UL	/* Config Register */
17*4882a593Smuzhiyun #define GREG_STAT	0x100UL	/* Status          */
18*4882a593Smuzhiyun #define GREG_IMASK	0x104UL	/* Interrupt Mask  */
19*4882a593Smuzhiyun #define GREG_REG_SIZE	0x108UL
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Global reset register. */
22*4882a593Smuzhiyun #define GREG_RESET_ETX         0x01
23*4882a593Smuzhiyun #define GREG_RESET_ERX         0x02
24*4882a593Smuzhiyun #define GREG_RESET_ALL         0x03
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Global config register. */
27*4882a593Smuzhiyun #define GREG_CFG_BURSTMSK      0x03
28*4882a593Smuzhiyun #define GREG_CFG_BURST16       0x00
29*4882a593Smuzhiyun #define GREG_CFG_BURST32       0x01
30*4882a593Smuzhiyun #define GREG_CFG_BURST64       0x02
31*4882a593Smuzhiyun #define GREG_CFG_64BIT         0x04
32*4882a593Smuzhiyun #define GREG_CFG_PARITY        0x08
33*4882a593Smuzhiyun #define GREG_CFG_RESV          0x10
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* Global status register. */
36*4882a593Smuzhiyun #define GREG_STAT_GOTFRAME     0x00000001 /* Received a frame                         */
37*4882a593Smuzhiyun #define GREG_STAT_RCNTEXP      0x00000002 /* Receive frame counter expired            */
38*4882a593Smuzhiyun #define GREG_STAT_ACNTEXP      0x00000004 /* Align-error counter expired              */
39*4882a593Smuzhiyun #define GREG_STAT_CCNTEXP      0x00000008 /* CRC-error counter expired                */
40*4882a593Smuzhiyun #define GREG_STAT_LCNTEXP      0x00000010 /* Length-error counter expired             */
41*4882a593Smuzhiyun #define GREG_STAT_RFIFOVF      0x00000020 /* Receive FIFO overflow                    */
42*4882a593Smuzhiyun #define GREG_STAT_CVCNTEXP     0x00000040 /* Code-violation counter expired           */
43*4882a593Smuzhiyun #define GREG_STAT_STSTERR      0x00000080 /* Test error in XIF for SQE                */
44*4882a593Smuzhiyun #define GREG_STAT_SENTFRAME    0x00000100 /* Transmitted a frame                      */
45*4882a593Smuzhiyun #define GREG_STAT_TFIFO_UND    0x00000200 /* Transmit FIFO underrun                   */
46*4882a593Smuzhiyun #define GREG_STAT_MAXPKTERR    0x00000400 /* Max-packet size error                    */
47*4882a593Smuzhiyun #define GREG_STAT_NCNTEXP      0x00000800 /* Normal-collision counter expired         */
48*4882a593Smuzhiyun #define GREG_STAT_ECNTEXP      0x00001000 /* Excess-collision counter expired         */
49*4882a593Smuzhiyun #define GREG_STAT_LCCNTEXP     0x00002000 /* Late-collision counter expired           */
50*4882a593Smuzhiyun #define GREG_STAT_FCNTEXP      0x00004000 /* First-collision counter expired          */
51*4882a593Smuzhiyun #define GREG_STAT_DTIMEXP      0x00008000 /* Defer-timer expired                      */
52*4882a593Smuzhiyun #define GREG_STAT_RXTOHOST     0x00010000 /* Moved from receive-FIFO to host memory   */
53*4882a593Smuzhiyun #define GREG_STAT_NORXD        0x00020000 /* No more receive descriptors              */
54*4882a593Smuzhiyun #define GREG_STAT_RXERR        0x00040000 /* Error during receive dma                 */
55*4882a593Smuzhiyun #define GREG_STAT_RXLATERR     0x00080000 /* Late error during receive dma            */
56*4882a593Smuzhiyun #define GREG_STAT_RXPERR       0x00100000 /* Parity error during receive dma          */
57*4882a593Smuzhiyun #define GREG_STAT_RXTERR       0x00200000 /* Tag error during receive dma             */
58*4882a593Smuzhiyun #define GREG_STAT_EOPERR       0x00400000 /* Transmit descriptor did not have EOP set */
59*4882a593Smuzhiyun #define GREG_STAT_MIFIRQ       0x00800000 /* MIF is signaling an interrupt condition  */
60*4882a593Smuzhiyun #define GREG_STAT_HOSTTOTX     0x01000000 /* Moved from host memory to transmit-FIFO  */
61*4882a593Smuzhiyun #define GREG_STAT_TXALL        0x02000000 /* Transmitted all packets in the tx-fifo   */
62*4882a593Smuzhiyun #define GREG_STAT_TXEACK       0x04000000 /* Error during transmit dma                */
63*4882a593Smuzhiyun #define GREG_STAT_TXLERR       0x08000000 /* Late error during transmit dma           */
64*4882a593Smuzhiyun #define GREG_STAT_TXPERR       0x10000000 /* Parity error during transmit dma         */
65*4882a593Smuzhiyun #define GREG_STAT_TXTERR       0x20000000 /* Tag error during transmit dma            */
66*4882a593Smuzhiyun #define GREG_STAT_SLVERR       0x40000000 /* PIO access got an error                  */
67*4882a593Smuzhiyun #define GREG_STAT_SLVPERR      0x80000000 /* PIO access got a parity error            */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* All interesting error conditions. */
70*4882a593Smuzhiyun #define GREG_STAT_ERRORS       0xfc7efefc
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* Global interrupt mask register. */
73*4882a593Smuzhiyun #define GREG_IMASK_GOTFRAME    0x00000001 /* Received a frame                         */
74*4882a593Smuzhiyun #define GREG_IMASK_RCNTEXP     0x00000002 /* Receive frame counter expired            */
75*4882a593Smuzhiyun #define GREG_IMASK_ACNTEXP     0x00000004 /* Align-error counter expired              */
76*4882a593Smuzhiyun #define GREG_IMASK_CCNTEXP     0x00000008 /* CRC-error counter expired                */
77*4882a593Smuzhiyun #define GREG_IMASK_LCNTEXP     0x00000010 /* Length-error counter expired             */
78*4882a593Smuzhiyun #define GREG_IMASK_RFIFOVF     0x00000020 /* Receive FIFO overflow                    */
79*4882a593Smuzhiyun #define GREG_IMASK_CVCNTEXP    0x00000040 /* Code-violation counter expired           */
80*4882a593Smuzhiyun #define GREG_IMASK_STSTERR     0x00000080 /* Test error in XIF for SQE                */
81*4882a593Smuzhiyun #define GREG_IMASK_SENTFRAME   0x00000100 /* Transmitted a frame                      */
82*4882a593Smuzhiyun #define GREG_IMASK_TFIFO_UND   0x00000200 /* Transmit FIFO underrun                   */
83*4882a593Smuzhiyun #define GREG_IMASK_MAXPKTERR   0x00000400 /* Max-packet size error                    */
84*4882a593Smuzhiyun #define GREG_IMASK_NCNTEXP     0x00000800 /* Normal-collision counter expired         */
85*4882a593Smuzhiyun #define GREG_IMASK_ECNTEXP     0x00001000 /* Excess-collision counter expired         */
86*4882a593Smuzhiyun #define GREG_IMASK_LCCNTEXP    0x00002000 /* Late-collision counter expired           */
87*4882a593Smuzhiyun #define GREG_IMASK_FCNTEXP     0x00004000 /* First-collision counter expired          */
88*4882a593Smuzhiyun #define GREG_IMASK_DTIMEXP     0x00008000 /* Defer-timer expired                      */
89*4882a593Smuzhiyun #define GREG_IMASK_RXTOHOST    0x00010000 /* Moved from receive-FIFO to host memory   */
90*4882a593Smuzhiyun #define GREG_IMASK_NORXD       0x00020000 /* No more receive descriptors              */
91*4882a593Smuzhiyun #define GREG_IMASK_RXERR       0x00040000 /* Error during receive dma                 */
92*4882a593Smuzhiyun #define GREG_IMASK_RXLATERR    0x00080000 /* Late error during receive dma            */
93*4882a593Smuzhiyun #define GREG_IMASK_RXPERR      0x00100000 /* Parity error during receive dma          */
94*4882a593Smuzhiyun #define GREG_IMASK_RXTERR      0x00200000 /* Tag error during receive dma             */
95*4882a593Smuzhiyun #define GREG_IMASK_EOPERR      0x00400000 /* Transmit descriptor did not have EOP set */
96*4882a593Smuzhiyun #define GREG_IMASK_MIFIRQ      0x00800000 /* MIF is signaling an interrupt condition  */
97*4882a593Smuzhiyun #define GREG_IMASK_HOSTTOTX    0x01000000 /* Moved from host memory to transmit-FIFO  */
98*4882a593Smuzhiyun #define GREG_IMASK_TXALL       0x02000000 /* Transmitted all packets in the tx-fifo   */
99*4882a593Smuzhiyun #define GREG_IMASK_TXEACK      0x04000000 /* Error during transmit dma                */
100*4882a593Smuzhiyun #define GREG_IMASK_TXLERR      0x08000000 /* Late error during transmit dma           */
101*4882a593Smuzhiyun #define GREG_IMASK_TXPERR      0x10000000 /* Parity error during transmit dma         */
102*4882a593Smuzhiyun #define GREG_IMASK_TXTERR      0x20000000 /* Tag error during transmit dma            */
103*4882a593Smuzhiyun #define GREG_IMASK_SLVERR      0x40000000 /* PIO access got an error                  */
104*4882a593Smuzhiyun #define GREG_IMASK_SLVPERR     0x80000000 /* PIO access got a parity error            */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* Happy Meal external transmitter registers. */
107*4882a593Smuzhiyun #define ETX_PENDING	0x00UL	/* Transmit pending/wakeup register */
108*4882a593Smuzhiyun #define ETX_CFG		0x04UL	/* Transmit config register         */
109*4882a593Smuzhiyun #define ETX_RING	0x08UL	/* Transmit ring pointer            */
110*4882a593Smuzhiyun #define ETX_BBASE	0x0cUL	/* Transmit buffer base             */
111*4882a593Smuzhiyun #define ETX_BDISP	0x10UL	/* Transmit buffer displacement     */
112*4882a593Smuzhiyun #define ETX_FIFOWPTR	0x14UL	/* FIFO write ptr                   */
113*4882a593Smuzhiyun #define ETX_FIFOSWPTR	0x18UL	/* FIFO write ptr (shadow register) */
114*4882a593Smuzhiyun #define ETX_FIFORPTR	0x1cUL	/* FIFO read ptr                    */
115*4882a593Smuzhiyun #define ETX_FIFOSRPTR	0x20UL	/* FIFO read ptr (shadow register)  */
116*4882a593Smuzhiyun #define ETX_FIFOPCNT	0x24UL	/* FIFO packet counter              */
117*4882a593Smuzhiyun #define ETX_SMACHINE	0x28UL	/* Transmitter state machine        */
118*4882a593Smuzhiyun #define ETX_RSIZE	0x2cUL	/* Ring descriptor size             */
119*4882a593Smuzhiyun #define ETX_BPTR	0x30UL	/* Transmit data buffer ptr         */
120*4882a593Smuzhiyun #define ETX_REG_SIZE	0x34UL
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* ETX transmit pending register. */
123*4882a593Smuzhiyun #define ETX_TP_DMAWAKEUP         0x00000001 /* Restart transmit dma             */
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* ETX config register. */
126*4882a593Smuzhiyun #define ETX_CFG_DMAENABLE        0x00000001 /* Enable transmit dma              */
127*4882a593Smuzhiyun #define ETX_CFG_FIFOTHRESH       0x000003fe /* Transmit FIFO threshold          */
128*4882a593Smuzhiyun #define ETX_CFG_IRQDAFTER        0x00000400 /* Interrupt after TX-FIFO drained  */
129*4882a593Smuzhiyun #define ETX_CFG_IRQDBEFORE       0x00000000 /* Interrupt before TX-FIFO drained */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define ETX_RSIZE_SHIFT          4
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* Happy Meal external receiver registers. */
134*4882a593Smuzhiyun #define ERX_CFG		0x00UL	/* Receiver config register         */
135*4882a593Smuzhiyun #define ERX_RING	0x04UL	/* Receiver ring ptr                */
136*4882a593Smuzhiyun #define ERX_BPTR	0x08UL	/* Receiver buffer ptr              */
137*4882a593Smuzhiyun #define ERX_FIFOWPTR	0x0cUL	/* FIFO write ptr                   */
138*4882a593Smuzhiyun #define ERX_FIFOSWPTR	0x10UL	/* FIFO write ptr (shadow register) */
139*4882a593Smuzhiyun #define ERX_FIFORPTR	0x14UL	/* FIFO read ptr                    */
140*4882a593Smuzhiyun #define ERX_FIFOSRPTR	0x18UL	/* FIFO read ptr (shadow register)  */
141*4882a593Smuzhiyun #define ERX_SMACHINE	0x1cUL	/* Receiver state machine           */
142*4882a593Smuzhiyun #define ERX_REG_SIZE	0x20UL
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* ERX config register. */
145*4882a593Smuzhiyun #define ERX_CFG_DMAENABLE    0x00000001 /* Enable receive DMA        */
146*4882a593Smuzhiyun #define ERX_CFG_RESV1        0x00000006 /* Unused...                 */
147*4882a593Smuzhiyun #define ERX_CFG_BYTEOFFSET   0x00000038 /* Receive first byte offset */
148*4882a593Smuzhiyun #define ERX_CFG_RESV2        0x000001c0 /* Unused...                 */
149*4882a593Smuzhiyun #define ERX_CFG_SIZE32       0x00000000 /* Receive ring size == 32   */
150*4882a593Smuzhiyun #define ERX_CFG_SIZE64       0x00000200 /* Receive ring size == 64   */
151*4882a593Smuzhiyun #define ERX_CFG_SIZE128      0x00000400 /* Receive ring size == 128  */
152*4882a593Smuzhiyun #define ERX_CFG_SIZE256      0x00000600 /* Receive ring size == 256  */
153*4882a593Smuzhiyun #define ERX_CFG_RESV3        0x0000f800 /* Unused...                 */
154*4882a593Smuzhiyun #define ERX_CFG_CSUMSTART    0x007f0000 /* Offset of checksum start,
155*4882a593Smuzhiyun 					 * in halfwords. */
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* I'd like a Big Mac, small fries, small coke, and SparcLinux please. */
158*4882a593Smuzhiyun #define BMAC_XIFCFG	0x0000UL	/* XIF config register                */
159*4882a593Smuzhiyun 	/* 0x4-->0x204, reserved */
160*4882a593Smuzhiyun #define BMAC_TXSWRESET	0x208UL	/* Transmitter software reset         */
161*4882a593Smuzhiyun #define BMAC_TXCFG	0x20cUL	/* Transmitter config register        */
162*4882a593Smuzhiyun #define BMAC_IGAP1	0x210UL	/* Inter-packet gap 1                 */
163*4882a593Smuzhiyun #define BMAC_IGAP2	0x214UL	/* Inter-packet gap 2                 */
164*4882a593Smuzhiyun #define BMAC_ALIMIT	0x218UL	/* Transmit attempt limit             */
165*4882a593Smuzhiyun #define BMAC_STIME	0x21cUL	/* Transmit slot time                 */
166*4882a593Smuzhiyun #define BMAC_PLEN	0x220UL	/* Size of transmit preamble          */
167*4882a593Smuzhiyun #define BMAC_PPAT	0x224UL	/* Pattern for transmit preamble      */
168*4882a593Smuzhiyun #define BMAC_TXSDELIM	0x228UL	/* Transmit delimiter                 */
169*4882a593Smuzhiyun #define BMAC_JSIZE	0x22cUL	/* Jam size                           */
170*4882a593Smuzhiyun #define BMAC_TXMAX	0x230UL	/* Transmit max pkt size              */
171*4882a593Smuzhiyun #define BMAC_TXMIN	0x234UL	/* Transmit min pkt size              */
172*4882a593Smuzhiyun #define BMAC_PATTEMPT	0x238UL	/* Count of transmit peak attempts    */
173*4882a593Smuzhiyun #define BMAC_DTCTR	0x23cUL	/* Transmit defer timer               */
174*4882a593Smuzhiyun #define BMAC_NCCTR	0x240UL	/* Transmit normal-collision counter  */
175*4882a593Smuzhiyun #define BMAC_FCCTR	0x244UL	/* Transmit first-collision counter   */
176*4882a593Smuzhiyun #define BMAC_EXCTR	0x248UL	/* Transmit excess-collision counter  */
177*4882a593Smuzhiyun #define BMAC_LTCTR	0x24cUL	/* Transmit late-collision counter    */
178*4882a593Smuzhiyun #define BMAC_RSEED	0x250UL	/* Transmit random number seed        */
179*4882a593Smuzhiyun #define BMAC_TXSMACHINE	0x254UL	/* Transmit state machine             */
180*4882a593Smuzhiyun 	/* 0x258-->0x304, reserved */
181*4882a593Smuzhiyun #define BMAC_RXSWRESET	0x308UL	/* Receiver software reset            */
182*4882a593Smuzhiyun #define BMAC_RXCFG	0x30cUL	/* Receiver config register           */
183*4882a593Smuzhiyun #define BMAC_RXMAX	0x310UL	/* Receive max pkt size               */
184*4882a593Smuzhiyun #define BMAC_RXMIN	0x314UL	/* Receive min pkt size               */
185*4882a593Smuzhiyun #define BMAC_MACADDR2	0x318UL	/* Ether address register 2           */
186*4882a593Smuzhiyun #define BMAC_MACADDR1	0x31cUL	/* Ether address register 1           */
187*4882a593Smuzhiyun #define BMAC_MACADDR0	0x320UL	/* Ether address register 0           */
188*4882a593Smuzhiyun #define BMAC_FRCTR	0x324UL	/* Receive frame receive counter      */
189*4882a593Smuzhiyun #define BMAC_GLECTR	0x328UL	/* Receive giant-length error counter */
190*4882a593Smuzhiyun #define BMAC_UNALECTR	0x32cUL	/* Receive unaligned error counter    */
191*4882a593Smuzhiyun #define BMAC_RCRCECTR	0x330UL	/* Receive CRC error counter          */
192*4882a593Smuzhiyun #define BMAC_RXSMACHINE	0x334UL	/* Receiver state machine             */
193*4882a593Smuzhiyun #define BMAC_RXCVALID	0x338UL	/* Receiver code violation            */
194*4882a593Smuzhiyun 	/* 0x33c, reserved */
195*4882a593Smuzhiyun #define BMAC_HTABLE3	0x340UL	/* Hash table 3                       */
196*4882a593Smuzhiyun #define BMAC_HTABLE2	0x344UL	/* Hash table 2                       */
197*4882a593Smuzhiyun #define BMAC_HTABLE1	0x348UL	/* Hash table 1                       */
198*4882a593Smuzhiyun #define BMAC_HTABLE0	0x34cUL	/* Hash table 0                       */
199*4882a593Smuzhiyun #define BMAC_AFILTER2	0x350UL	/* Address filter 2                   */
200*4882a593Smuzhiyun #define BMAC_AFILTER1	0x354UL	/* Address filter 1                   */
201*4882a593Smuzhiyun #define BMAC_AFILTER0	0x358UL	/* Address filter 0                   */
202*4882a593Smuzhiyun #define BMAC_AFMASK	0x35cUL	/* Address filter mask                */
203*4882a593Smuzhiyun #define BMAC_REG_SIZE	0x360UL
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* BigMac XIF config register. */
206*4882a593Smuzhiyun #define BIGMAC_XCFG_ODENABLE  0x00000001 /* Output driver enable         */
207*4882a593Smuzhiyun #define BIGMAC_XCFG_XLBACK    0x00000002 /* Loopback-mode XIF enable     */
208*4882a593Smuzhiyun #define BIGMAC_XCFG_MLBACK    0x00000004 /* Loopback-mode MII enable     */
209*4882a593Smuzhiyun #define BIGMAC_XCFG_MIIDISAB  0x00000008 /* MII receive buffer disable   */
210*4882a593Smuzhiyun #define BIGMAC_XCFG_SQENABLE  0x00000010 /* SQE test enable              */
211*4882a593Smuzhiyun #define BIGMAC_XCFG_SQETWIN   0x000003e0 /* SQE time window              */
212*4882a593Smuzhiyun #define BIGMAC_XCFG_LANCE     0x00000010 /* Lance mode enable            */
213*4882a593Smuzhiyun #define BIGMAC_XCFG_LIPG0     0x000003e0 /* Lance mode IPG0              */
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* BigMac transmit config register. */
216*4882a593Smuzhiyun #define BIGMAC_TXCFG_ENABLE   0x00000001 /* Enable the transmitter       */
217*4882a593Smuzhiyun #define BIGMAC_TXCFG_SMODE    0x00000020 /* Enable slow transmit mode    */
218*4882a593Smuzhiyun #define BIGMAC_TXCFG_CIGN     0x00000040 /* Ignore transmit collisions   */
219*4882a593Smuzhiyun #define BIGMAC_TXCFG_FCSOFF   0x00000080 /* Do not emit FCS              */
220*4882a593Smuzhiyun #define BIGMAC_TXCFG_DBACKOFF 0x00000100 /* Disable backoff              */
221*4882a593Smuzhiyun #define BIGMAC_TXCFG_FULLDPLX 0x00000200 /* Enable full-duplex           */
222*4882a593Smuzhiyun #define BIGMAC_TXCFG_DGIVEUP  0x00000400 /* Don't give up on transmits   */
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /* BigMac receive config register. */
225*4882a593Smuzhiyun #define BIGMAC_RXCFG_ENABLE   0x00000001 /* Enable the receiver             */
226*4882a593Smuzhiyun #define BIGMAC_RXCFG_PSTRIP   0x00000020 /* Pad byte strip enable           */
227*4882a593Smuzhiyun #define BIGMAC_RXCFG_PMISC    0x00000040 /* Enable promiscuous mode          */
228*4882a593Smuzhiyun #define BIGMAC_RXCFG_DERR     0x00000080 /* Disable error checking          */
229*4882a593Smuzhiyun #define BIGMAC_RXCFG_DCRCS    0x00000100 /* Disable CRC stripping           */
230*4882a593Smuzhiyun #define BIGMAC_RXCFG_REJME    0x00000200 /* Reject packets addressed to me  */
231*4882a593Smuzhiyun #define BIGMAC_RXCFG_PGRP     0x00000400 /* Enable promisc group mode       */
232*4882a593Smuzhiyun #define BIGMAC_RXCFG_HENABLE  0x00000800 /* Enable the hash filter          */
233*4882a593Smuzhiyun #define BIGMAC_RXCFG_AENABLE  0x00001000 /* Enable the address filter       */
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /* These are the "Management Interface" (ie. MIF) registers of the transceiver. */
236*4882a593Smuzhiyun #define TCVR_BBCLOCK	0x00UL	/* Bit bang clock register          */
237*4882a593Smuzhiyun #define TCVR_BBDATA	0x04UL	/* Bit bang data register           */
238*4882a593Smuzhiyun #define TCVR_BBOENAB	0x08UL	/* Bit bang output enable           */
239*4882a593Smuzhiyun #define TCVR_FRAME	0x0cUL	/* Frame control/data register      */
240*4882a593Smuzhiyun #define TCVR_CFG	0x10UL	/* MIF config register              */
241*4882a593Smuzhiyun #define TCVR_IMASK	0x14UL	/* MIF interrupt mask               */
242*4882a593Smuzhiyun #define TCVR_STATUS	0x18UL	/* MIF status                       */
243*4882a593Smuzhiyun #define TCVR_SMACHINE	0x1cUL	/* MIF state machine                */
244*4882a593Smuzhiyun #define TCVR_REG_SIZE	0x20UL
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* Frame commands. */
247*4882a593Smuzhiyun #define FRAME_WRITE           0x50020000
248*4882a593Smuzhiyun #define FRAME_READ            0x60020000
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /* Transceiver config register */
251*4882a593Smuzhiyun #define TCV_CFG_PSELECT       0x00000001 /* Select PHY                      */
252*4882a593Smuzhiyun #define TCV_CFG_PENABLE       0x00000002 /* Enable MIF polling              */
253*4882a593Smuzhiyun #define TCV_CFG_BENABLE       0x00000004 /* Enable the "bit banger" oh baby */
254*4882a593Smuzhiyun #define TCV_CFG_PREGADDR      0x000000f8 /* Address of poll register        */
255*4882a593Smuzhiyun #define TCV_CFG_MDIO0         0x00000100 /* MDIO zero, data/attached        */
256*4882a593Smuzhiyun #define TCV_CFG_MDIO1         0x00000200 /* MDIO one,  data/attached        */
257*4882a593Smuzhiyun #define TCV_CFG_PDADDR        0x00007c00 /* Device PHY address polling      */
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /* Here are some PHY addresses. */
260*4882a593Smuzhiyun #define TCV_PADDR_ETX         0          /* Internal transceiver            */
261*4882a593Smuzhiyun #define TCV_PADDR_ITX         1          /* External transceiver            */
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* Transceiver status register */
264*4882a593Smuzhiyun #define TCV_STAT_BASIC        0xffff0000 /* The "basic" part                */
265*4882a593Smuzhiyun #define TCV_STAT_NORMAL       0x0000ffff /* The "non-basic" part            */
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* Inside the Happy Meal transceiver is the physical layer, they use an
268*4882a593Smuzhiyun  * implementations for National Semiconductor, part number DP83840VCE.
269*4882a593Smuzhiyun  * You can retrieve the data sheets and programming docs for this beast
270*4882a593Smuzhiyun  * from http://www.national.com/
271*4882a593Smuzhiyun  *
272*4882a593Smuzhiyun  * The DP83840 is capable of both 10 and 100Mbps ethernet, in both
273*4882a593Smuzhiyun  * half and full duplex mode.  It also supports auto negotiation.
274*4882a593Smuzhiyun  *
275*4882a593Smuzhiyun  * But.... THIS THING IS A PAIN IN THE ASS TO PROGRAM!
276*4882a593Smuzhiyun  * Debugging eeprom burnt code is more fun than programming this chip!
277*4882a593Smuzhiyun  */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /* Generic MII registers defined in linux/mii.h, these below
280*4882a593Smuzhiyun  * are DP83840 specific.
281*4882a593Smuzhiyun  */
282*4882a593Smuzhiyun #define DP83840_CSCONFIG        0x17        /* CS configuration            */
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /* The Carrier Sense config register. */
285*4882a593Smuzhiyun #define CSCONFIG_RESV1          0x0001  /* Unused...                   */
286*4882a593Smuzhiyun #define CSCONFIG_LED4           0x0002  /* Pin for full-dplx LED4      */
287*4882a593Smuzhiyun #define CSCONFIG_LED1           0x0004  /* Pin for conn-status LED1    */
288*4882a593Smuzhiyun #define CSCONFIG_RESV2          0x0008  /* Unused...                   */
289*4882a593Smuzhiyun #define CSCONFIG_TCVDISAB       0x0010  /* Turns off the transceiver   */
290*4882a593Smuzhiyun #define CSCONFIG_DFBYPASS       0x0020  /* Bypass disconnect function  */
291*4882a593Smuzhiyun #define CSCONFIG_GLFORCE        0x0040  /* Good link force for 100mbps */
292*4882a593Smuzhiyun #define CSCONFIG_CLKTRISTATE    0x0080  /* Tristate 25m clock          */
293*4882a593Smuzhiyun #define CSCONFIG_RESV3          0x0700  /* Unused...                   */
294*4882a593Smuzhiyun #define CSCONFIG_ENCODE         0x0800  /* 1=MLT-3, 0=binary           */
295*4882a593Smuzhiyun #define CSCONFIG_RENABLE        0x1000  /* Repeater mode enable        */
296*4882a593Smuzhiyun #define CSCONFIG_TCDISABLE      0x2000  /* Disable timeout counter     */
297*4882a593Smuzhiyun #define CSCONFIG_RESV4          0x4000  /* Unused...                   */
298*4882a593Smuzhiyun #define CSCONFIG_NDISABLE       0x8000  /* Disable NRZI                */
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /* Happy Meal descriptor rings and such.
301*4882a593Smuzhiyun  * All descriptor rings must be aligned on a 2K boundary.
302*4882a593Smuzhiyun  * All receive buffers must be 64 byte aligned.
303*4882a593Smuzhiyun  * Always write the address first before setting the ownership
304*4882a593Smuzhiyun  * bits to avoid races with the hardware scanning the ring.
305*4882a593Smuzhiyun  */
306*4882a593Smuzhiyun typedef u32 __bitwise hme32;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun struct happy_meal_rxd {
309*4882a593Smuzhiyun 	hme32 rx_flags;
310*4882a593Smuzhiyun 	hme32 rx_addr;
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define RXFLAG_OWN         0x80000000 /* 1 = hardware, 0 = software */
314*4882a593Smuzhiyun #define RXFLAG_OVERFLOW    0x40000000 /* 1 = buffer overflow        */
315*4882a593Smuzhiyun #define RXFLAG_SIZE        0x3fff0000 /* Size of the buffer         */
316*4882a593Smuzhiyun #define RXFLAG_CSUM        0x0000ffff /* HW computed checksum       */
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun struct happy_meal_txd {
319*4882a593Smuzhiyun 	hme32 tx_flags;
320*4882a593Smuzhiyun 	hme32 tx_addr;
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define TXFLAG_OWN         0x80000000 /* 1 = hardware, 0 = software */
324*4882a593Smuzhiyun #define TXFLAG_SOP         0x40000000 /* 1 = start of packet        */
325*4882a593Smuzhiyun #define TXFLAG_EOP         0x20000000 /* 1 = end of packet          */
326*4882a593Smuzhiyun #define TXFLAG_CSENABLE    0x10000000 /* 1 = enable hw-checksums    */
327*4882a593Smuzhiyun #define TXFLAG_CSLOCATION  0x0ff00000 /* Where to stick the csum    */
328*4882a593Smuzhiyun #define TXFLAG_CSBUFBEGIN  0x000fc000 /* Where to begin checksum    */
329*4882a593Smuzhiyun #define TXFLAG_SIZE        0x00003fff /* Size of the packet         */
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define TX_RING_SIZE       32         /* Must be >16 and <255, multiple of 16  */
332*4882a593Smuzhiyun #define RX_RING_SIZE       32         /* see ERX_CFG_SIZE* for possible values */
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #if (TX_RING_SIZE < 16 || TX_RING_SIZE > 256 || (TX_RING_SIZE % 16) != 0)
335*4882a593Smuzhiyun #error TX_RING_SIZE holds illegal value
336*4882a593Smuzhiyun #endif
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define TX_RING_MAXSIZE    256
339*4882a593Smuzhiyun #define RX_RING_MAXSIZE    256
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* We use a 14 byte offset for checksum computation. */
342*4882a593Smuzhiyun #if (RX_RING_SIZE == 32)
343*4882a593Smuzhiyun #define ERX_CFG_DEFAULT(off) (ERX_CFG_DMAENABLE|((off)<<3)|ERX_CFG_SIZE32|((14/2)<<16))
344*4882a593Smuzhiyun #else
345*4882a593Smuzhiyun #if (RX_RING_SIZE == 64)
346*4882a593Smuzhiyun #define ERX_CFG_DEFAULT(off) (ERX_CFG_DMAENABLE|((off)<<3)|ERX_CFG_SIZE64|((14/2)<<16))
347*4882a593Smuzhiyun #else
348*4882a593Smuzhiyun #if (RX_RING_SIZE == 128)
349*4882a593Smuzhiyun #define ERX_CFG_DEFAULT(off) (ERX_CFG_DMAENABLE|((off)<<3)|ERX_CFG_SIZE128|((14/2)<<16))
350*4882a593Smuzhiyun #else
351*4882a593Smuzhiyun #if (RX_RING_SIZE == 256)
352*4882a593Smuzhiyun #define ERX_CFG_DEFAULT(off) (ERX_CFG_DMAENABLE|((off)<<3)|ERX_CFG_SIZE256|((14/2)<<16))
353*4882a593Smuzhiyun #else
354*4882a593Smuzhiyun #error RX_RING_SIZE holds illegal value
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun #endif
357*4882a593Smuzhiyun #endif
358*4882a593Smuzhiyun #endif
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define NEXT_RX(num)       (((num) + 1) & (RX_RING_SIZE - 1))
361*4882a593Smuzhiyun #define NEXT_TX(num)       (((num) + 1) & (TX_RING_SIZE - 1))
362*4882a593Smuzhiyun #define PREV_RX(num)       (((num) - 1) & (RX_RING_SIZE - 1))
363*4882a593Smuzhiyun #define PREV_TX(num)       (((num) - 1) & (TX_RING_SIZE - 1))
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #define TX_BUFFS_AVAIL(hp)                                    \
366*4882a593Smuzhiyun         (((hp)->tx_old <= (hp)->tx_new) ?                     \
367*4882a593Smuzhiyun 	  (hp)->tx_old + (TX_RING_SIZE - 1) - (hp)->tx_new :  \
368*4882a593Smuzhiyun 			    (hp)->tx_old - (hp)->tx_new - 1)
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define RX_OFFSET          2
371*4882a593Smuzhiyun #define RX_BUF_ALLOC_SIZE  (1546 + RX_OFFSET + 64)
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun #define RX_COPY_THRESHOLD  256
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun struct hmeal_init_block {
376*4882a593Smuzhiyun 	struct happy_meal_rxd happy_meal_rxd[RX_RING_MAXSIZE];
377*4882a593Smuzhiyun 	struct happy_meal_txd happy_meal_txd[TX_RING_MAXSIZE];
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #define hblock_offset(mem, elem) \
381*4882a593Smuzhiyun ((__u32)((unsigned long)(&(((struct hmeal_init_block *)0)->mem[elem]))))
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun /* Now software state stuff. */
384*4882a593Smuzhiyun enum happy_transceiver {
385*4882a593Smuzhiyun 	external = 0,
386*4882a593Smuzhiyun 	internal = 1,
387*4882a593Smuzhiyun 	none     = 2,
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /* Timer state engine. */
391*4882a593Smuzhiyun enum happy_timer_state {
392*4882a593Smuzhiyun 	arbwait  = 0,  /* Waiting for auto negotiation to complete.          */
393*4882a593Smuzhiyun 	lupwait  = 1,  /* Auto-neg complete, awaiting link-up status.        */
394*4882a593Smuzhiyun 	ltrywait = 2,  /* Forcing try of all modes, from fastest to slowest. */
395*4882a593Smuzhiyun 	asleep   = 3,  /* Time inactive.                                     */
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun struct quattro;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /* Happy happy, joy joy! */
401*4882a593Smuzhiyun struct happy_meal {
402*4882a593Smuzhiyun 	void __iomem	*gregs;			/* Happy meal global registers       */
403*4882a593Smuzhiyun 	struct hmeal_init_block  *happy_block;	/* RX and TX descriptors (CPU addr)  */
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #if defined(CONFIG_SBUS) && defined(CONFIG_PCI)
406*4882a593Smuzhiyun 	u32 (*read_desc32)(hme32 *);
407*4882a593Smuzhiyun 	void (*write_txd)(struct happy_meal_txd *, u32, u32);
408*4882a593Smuzhiyun 	void (*write_rxd)(struct happy_meal_rxd *, u32, u32);
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* This is either an platform_device or a pci_dev. */
412*4882a593Smuzhiyun 	void			  *happy_dev;
413*4882a593Smuzhiyun 	struct device		  *dma_dev;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	spinlock_t		  happy_lock;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	struct sk_buff           *rx_skbs[RX_RING_SIZE];
418*4882a593Smuzhiyun 	struct sk_buff           *tx_skbs[TX_RING_SIZE];
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	int rx_new, tx_new, rx_old, tx_old;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #if defined(CONFIG_SBUS) && defined(CONFIG_PCI)
423*4882a593Smuzhiyun 	u32 (*read32)(void __iomem *);
424*4882a593Smuzhiyun 	void (*write32)(void __iomem *, u32);
425*4882a593Smuzhiyun #endif
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	void __iomem	*etxregs;        /* External transmitter regs        */
428*4882a593Smuzhiyun 	void __iomem	*erxregs;        /* External receiver regs           */
429*4882a593Smuzhiyun 	void __iomem	*bigmacregs;     /* BIGMAC core regs		     */
430*4882a593Smuzhiyun 	void __iomem	*tcvregs;        /* MIF transceiver regs             */
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	dma_addr_t                hblock_dvma;    /* DVMA visible address happy block  */
433*4882a593Smuzhiyun 	unsigned int              happy_flags;    /* Driver state flags                */
434*4882a593Smuzhiyun 	int                       irq;
435*4882a593Smuzhiyun 	enum happy_transceiver    tcvr_type;      /* Kind of transceiver in use        */
436*4882a593Smuzhiyun 	unsigned int              happy_bursts;   /* Get your mind out of the gutter   */
437*4882a593Smuzhiyun 	unsigned int              paddr;          /* PHY address for transceiver       */
438*4882a593Smuzhiyun 	unsigned short            hm_revision;    /* Happy meal revision               */
439*4882a593Smuzhiyun 	unsigned short            sw_bmcr;        /* SW copy of BMCR                   */
440*4882a593Smuzhiyun 	unsigned short            sw_bmsr;        /* SW copy of BMSR                   */
441*4882a593Smuzhiyun 	unsigned short            sw_physid1;     /* SW copy of PHYSID1                */
442*4882a593Smuzhiyun 	unsigned short            sw_physid2;     /* SW copy of PHYSID2                */
443*4882a593Smuzhiyun 	unsigned short            sw_advertise;   /* SW copy of ADVERTISE              */
444*4882a593Smuzhiyun 	unsigned short            sw_lpa;         /* SW copy of LPA                    */
445*4882a593Smuzhiyun 	unsigned short            sw_expansion;   /* SW copy of EXPANSION              */
446*4882a593Smuzhiyun 	unsigned short            sw_csconfig;    /* SW copy of CSCONFIG               */
447*4882a593Smuzhiyun 	unsigned int              auto_speed;     /* Auto-nego link speed              */
448*4882a593Smuzhiyun         unsigned int              forced_speed;   /* Force mode link speed             */
449*4882a593Smuzhiyun 	unsigned int              poll_data;      /* MIF poll data                     */
450*4882a593Smuzhiyun 	unsigned int              poll_flag;      /* MIF poll flag                     */
451*4882a593Smuzhiyun 	unsigned int              linkcheck;      /* Have we checked the link yet?     */
452*4882a593Smuzhiyun 	unsigned int              lnkup;          /* Is the link up as far as we know? */
453*4882a593Smuzhiyun 	unsigned int              lnkdown;        /* Trying to force the link down?    */
454*4882a593Smuzhiyun 	unsigned int              lnkcnt;         /* Counter for link-up attempts.     */
455*4882a593Smuzhiyun 	struct timer_list         happy_timer;    /* To watch the link when coming up. */
456*4882a593Smuzhiyun 	enum happy_timer_state    timer_state;    /* State of the auto-neg timer.      */
457*4882a593Smuzhiyun 	unsigned int              timer_ticks;    /* Number of clicks at each state.   */
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	struct net_device	 *dev;		/* Backpointer                       */
460*4882a593Smuzhiyun 	struct quattro		 *qfe_parent;	/* For Quattro cards                 */
461*4882a593Smuzhiyun 	int			  qfe_ent;	/* Which instance on quattro         */
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun /* Here are the happy flags. */
465*4882a593Smuzhiyun #define HFLAG_POLL                0x00000001      /* We are doing MIF polling          */
466*4882a593Smuzhiyun #define HFLAG_FENABLE             0x00000002      /* The MII frame is enabled          */
467*4882a593Smuzhiyun #define HFLAG_LANCE               0x00000004      /* We are using lance-mode           */
468*4882a593Smuzhiyun #define HFLAG_RXENABLE            0x00000008      /* Receiver is enabled               */
469*4882a593Smuzhiyun #define HFLAG_AUTO                0x00000010      /* Using auto-negotiation, 0 = force */
470*4882a593Smuzhiyun #define HFLAG_FULL                0x00000020      /* Full duplex enable                */
471*4882a593Smuzhiyun #define HFLAG_MACFULL             0x00000040      /* Using full duplex in the MAC      */
472*4882a593Smuzhiyun #define HFLAG_POLLENABLE          0x00000080      /* Actually try MIF polling          */
473*4882a593Smuzhiyun #define HFLAG_RXCV                0x00000100      /* XXX RXCV ENABLE                   */
474*4882a593Smuzhiyun #define HFLAG_INIT                0x00000200      /* Init called at least once         */
475*4882a593Smuzhiyun #define HFLAG_LINKUP              0x00000400      /* 1 = Link is up                    */
476*4882a593Smuzhiyun #define HFLAG_PCI                 0x00000800      /* PCI based Happy Meal              */
477*4882a593Smuzhiyun #define HFLAG_QUATTRO		  0x00001000      /* On QFE/Quattro card	       */
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun #define HFLAG_20_21  (HFLAG_POLLENABLE | HFLAG_FENABLE)
480*4882a593Smuzhiyun #define HFLAG_NOT_A0 (HFLAG_POLLENABLE | HFLAG_FENABLE | HFLAG_LANCE | HFLAG_RXCV)
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun /* Support for QFE/Quattro cards. */
483*4882a593Smuzhiyun struct quattro {
484*4882a593Smuzhiyun 	struct net_device	*happy_meals[4];
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* This is either a sbus_dev or a pci_dev. */
487*4882a593Smuzhiyun 	void			*quattro_dev;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	struct quattro		*next;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* PROM ranges, if any. */
492*4882a593Smuzhiyun #ifdef CONFIG_SBUS
493*4882a593Smuzhiyun 	struct linux_prom_ranges  ranges[8];
494*4882a593Smuzhiyun #endif
495*4882a593Smuzhiyun 	int			  nranges;
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun /* We use this to acquire receive skb's that we can DMA directly into. */
499*4882a593Smuzhiyun #define ALIGNED_RX_SKB_ADDR(addr) \
500*4882a593Smuzhiyun         ((((unsigned long)(addr) + (64UL - 1UL)) & ~(64UL - 1UL)) - (unsigned long)(addr))
501*4882a593Smuzhiyun #define happy_meal_alloc_skb(__length, __gfp_flags) \
502*4882a593Smuzhiyun ({	struct sk_buff *__skb; \
503*4882a593Smuzhiyun 	__skb = alloc_skb((__length) + 64, (__gfp_flags)); \
504*4882a593Smuzhiyun 	if(__skb) { \
505*4882a593Smuzhiyun 		int __offset = (int) ALIGNED_RX_SKB_ADDR(__skb->data); \
506*4882a593Smuzhiyun 		if(__offset) \
507*4882a593Smuzhiyun 			skb_reserve(__skb, __offset); \
508*4882a593Smuzhiyun 	} \
509*4882a593Smuzhiyun 	__skb; \
510*4882a593Smuzhiyun })
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #endif /* !(_SUNHME_H) */
513