xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sun/sunbmac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* sunbmac.c: Driver for Sparc BigMAC 100baseT ethernet adapters.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 1997, 1998, 1999, 2003, 2008 David S. Miller (davem@davemloft.net)
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/pgtable.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/fcntl.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/in.h>
16*4882a593Smuzhiyun #include <linux/string.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/crc32.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <linux/ethtool.h>
21*4882a593Smuzhiyun #include <linux/mii.h>
22*4882a593Smuzhiyun #include <linux/netdevice.h>
23*4882a593Smuzhiyun #include <linux/etherdevice.h>
24*4882a593Smuzhiyun #include <linux/skbuff.h>
25*4882a593Smuzhiyun #include <linux/bitops.h>
26*4882a593Smuzhiyun #include <linux/dma-mapping.h>
27*4882a593Smuzhiyun #include <linux/of.h>
28*4882a593Smuzhiyun #include <linux/of_device.h>
29*4882a593Smuzhiyun #include <linux/gfp.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <asm/auxio.h>
32*4882a593Smuzhiyun #include <asm/byteorder.h>
33*4882a593Smuzhiyun #include <asm/dma.h>
34*4882a593Smuzhiyun #include <asm/idprom.h>
35*4882a593Smuzhiyun #include <asm/io.h>
36*4882a593Smuzhiyun #include <asm/openprom.h>
37*4882a593Smuzhiyun #include <asm/oplib.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include "sunbmac.h"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define DRV_NAME	"sunbmac"
42*4882a593Smuzhiyun #define DRV_VERSION	"2.1"
43*4882a593Smuzhiyun #define DRV_RELDATE	"August 26, 2008"
44*4882a593Smuzhiyun #define DRV_AUTHOR	"David S. Miller (davem@davemloft.net)"
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static char version[] =
47*4882a593Smuzhiyun 	DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " " DRV_AUTHOR "\n";
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
50*4882a593Smuzhiyun MODULE_AUTHOR(DRV_AUTHOR);
51*4882a593Smuzhiyun MODULE_DESCRIPTION("Sun BigMAC 100baseT ethernet driver");
52*4882a593Smuzhiyun MODULE_LICENSE("GPL");
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #undef DEBUG_PROBE
55*4882a593Smuzhiyun #undef DEBUG_TX
56*4882a593Smuzhiyun #undef DEBUG_IRQ
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #ifdef DEBUG_PROBE
59*4882a593Smuzhiyun #define DP(x)  printk x
60*4882a593Smuzhiyun #else
61*4882a593Smuzhiyun #define DP(x)
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifdef DEBUG_TX
65*4882a593Smuzhiyun #define DTX(x)  printk x
66*4882a593Smuzhiyun #else
67*4882a593Smuzhiyun #define DTX(x)
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #ifdef DEBUG_IRQ
71*4882a593Smuzhiyun #define DIRQ(x)  printk x
72*4882a593Smuzhiyun #else
73*4882a593Smuzhiyun #define DIRQ(x)
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define DEFAULT_JAMSIZE    4 /* Toe jam */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define QEC_RESET_TRIES 200
79*4882a593Smuzhiyun 
qec_global_reset(void __iomem * gregs)80*4882a593Smuzhiyun static int qec_global_reset(void __iomem *gregs)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	int tries = QEC_RESET_TRIES;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	sbus_writel(GLOB_CTRL_RESET, gregs + GLOB_CTRL);
85*4882a593Smuzhiyun 	while (--tries) {
86*4882a593Smuzhiyun 		if (sbus_readl(gregs + GLOB_CTRL) & GLOB_CTRL_RESET) {
87*4882a593Smuzhiyun 			udelay(20);
88*4882a593Smuzhiyun 			continue;
89*4882a593Smuzhiyun 		}
90*4882a593Smuzhiyun 		break;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 	if (tries)
93*4882a593Smuzhiyun 		return 0;
94*4882a593Smuzhiyun 	printk(KERN_ERR "BigMAC: Cannot reset the QEC.\n");
95*4882a593Smuzhiyun 	return -1;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
qec_init(struct bigmac * bp)98*4882a593Smuzhiyun static void qec_init(struct bigmac *bp)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct platform_device *qec_op = bp->qec_op;
101*4882a593Smuzhiyun 	void __iomem *gregs = bp->gregs;
102*4882a593Smuzhiyun 	u8 bsizes = bp->bigmac_bursts;
103*4882a593Smuzhiyun 	u32 regval;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* 64byte bursts do not work at the moment, do
106*4882a593Smuzhiyun 	 * not even try to enable them.  -DaveM
107*4882a593Smuzhiyun 	 */
108*4882a593Smuzhiyun 	if (bsizes & DMA_BURST32)
109*4882a593Smuzhiyun 		regval = GLOB_CTRL_B32;
110*4882a593Smuzhiyun 	else
111*4882a593Smuzhiyun 		regval = GLOB_CTRL_B16;
112*4882a593Smuzhiyun 	sbus_writel(regval | GLOB_CTRL_BMODE, gregs + GLOB_CTRL);
113*4882a593Smuzhiyun 	sbus_writel(GLOB_PSIZE_2048, gregs + GLOB_PSIZE);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* All of memsize is given to bigmac. */
116*4882a593Smuzhiyun 	sbus_writel(resource_size(&qec_op->resource[1]),
117*4882a593Smuzhiyun 		    gregs + GLOB_MSIZE);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* Half to the transmitter, half to the receiver. */
120*4882a593Smuzhiyun 	sbus_writel(resource_size(&qec_op->resource[1]) >> 1,
121*4882a593Smuzhiyun 		    gregs + GLOB_TSIZE);
122*4882a593Smuzhiyun 	sbus_writel(resource_size(&qec_op->resource[1]) >> 1,
123*4882a593Smuzhiyun 		    gregs + GLOB_RSIZE);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define TX_RESET_TRIES     32
127*4882a593Smuzhiyun #define RX_RESET_TRIES     32
128*4882a593Smuzhiyun 
bigmac_tx_reset(void __iomem * bregs)129*4882a593Smuzhiyun static void bigmac_tx_reset(void __iomem *bregs)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	int tries = TX_RESET_TRIES;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_TXCFG);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* The fifo threshold bit is read-only and does
136*4882a593Smuzhiyun 	 * not clear.  -DaveM
137*4882a593Smuzhiyun 	 */
138*4882a593Smuzhiyun 	while ((sbus_readl(bregs + BMAC_TXCFG) & ~(BIGMAC_TXCFG_FIFO)) != 0 &&
139*4882a593Smuzhiyun 	       --tries != 0)
140*4882a593Smuzhiyun 		udelay(20);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (!tries) {
143*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: Transmitter will not reset.\n");
144*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: tx_cfg is %08x\n",
145*4882a593Smuzhiyun 		       sbus_readl(bregs + BMAC_TXCFG));
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
bigmac_rx_reset(void __iomem * bregs)149*4882a593Smuzhiyun static void bigmac_rx_reset(void __iomem *bregs)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	int tries = RX_RESET_TRIES;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_RXCFG);
154*4882a593Smuzhiyun 	while (sbus_readl(bregs + BMAC_RXCFG) && --tries)
155*4882a593Smuzhiyun 		udelay(20);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (!tries) {
158*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: Receiver will not reset.\n");
159*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: rx_cfg is %08x\n",
160*4882a593Smuzhiyun 		       sbus_readl(bregs + BMAC_RXCFG));
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* Reset the transmitter and receiver. */
bigmac_stop(struct bigmac * bp)165*4882a593Smuzhiyun static void bigmac_stop(struct bigmac *bp)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	bigmac_tx_reset(bp->bregs);
168*4882a593Smuzhiyun 	bigmac_rx_reset(bp->bregs);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
bigmac_get_counters(struct bigmac * bp,void __iomem * bregs)171*4882a593Smuzhiyun static void bigmac_get_counters(struct bigmac *bp, void __iomem *bregs)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct net_device_stats *stats = &bp->dev->stats;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	stats->rx_crc_errors += sbus_readl(bregs + BMAC_RCRCECTR);
176*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_RCRCECTR);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	stats->rx_frame_errors += sbus_readl(bregs + BMAC_UNALECTR);
179*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_UNALECTR);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	stats->rx_length_errors += sbus_readl(bregs + BMAC_GLECTR);
182*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_GLECTR);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	stats->tx_aborted_errors += sbus_readl(bregs + BMAC_EXCTR);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	stats->collisions +=
187*4882a593Smuzhiyun 		(sbus_readl(bregs + BMAC_EXCTR) +
188*4882a593Smuzhiyun 		 sbus_readl(bregs + BMAC_LTCTR));
189*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_EXCTR);
190*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_LTCTR);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
bigmac_clean_rings(struct bigmac * bp)193*4882a593Smuzhiyun static void bigmac_clean_rings(struct bigmac *bp)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	int i;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	for (i = 0; i < RX_RING_SIZE; i++) {
198*4882a593Smuzhiyun 		if (bp->rx_skbs[i] != NULL) {
199*4882a593Smuzhiyun 			dev_kfree_skb_any(bp->rx_skbs[i]);
200*4882a593Smuzhiyun 			bp->rx_skbs[i] = NULL;
201*4882a593Smuzhiyun 		}
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	for (i = 0; i < TX_RING_SIZE; i++) {
205*4882a593Smuzhiyun 		if (bp->tx_skbs[i] != NULL) {
206*4882a593Smuzhiyun 			dev_kfree_skb_any(bp->tx_skbs[i]);
207*4882a593Smuzhiyun 			bp->tx_skbs[i] = NULL;
208*4882a593Smuzhiyun 		}
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
bigmac_init_rings(struct bigmac * bp,bool non_blocking)212*4882a593Smuzhiyun static void bigmac_init_rings(struct bigmac *bp, bool non_blocking)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct bmac_init_block *bb = bp->bmac_block;
215*4882a593Smuzhiyun 	int i;
216*4882a593Smuzhiyun 	gfp_t gfp_flags = GFP_KERNEL;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (non_blocking)
219*4882a593Smuzhiyun 		gfp_flags = GFP_ATOMIC;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	bp->rx_new = bp->rx_old = bp->tx_new = bp->tx_old = 0;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* Free any skippy bufs left around in the rings. */
224*4882a593Smuzhiyun 	bigmac_clean_rings(bp);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* Now get new skbufs for the receive ring. */
227*4882a593Smuzhiyun 	for (i = 0; i < RX_RING_SIZE; i++) {
228*4882a593Smuzhiyun 		struct sk_buff *skb;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		skb = big_mac_alloc_skb(RX_BUF_ALLOC_SIZE, gfp_flags);
231*4882a593Smuzhiyun 		if (!skb)
232*4882a593Smuzhiyun 			continue;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		bp->rx_skbs[i] = skb;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		/* Because we reserve afterwards. */
237*4882a593Smuzhiyun 		skb_put(skb, ETH_FRAME_LEN);
238*4882a593Smuzhiyun 		skb_reserve(skb, 34);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		bb->be_rxd[i].rx_addr =
241*4882a593Smuzhiyun 			dma_map_single(&bp->bigmac_op->dev,
242*4882a593Smuzhiyun 				       skb->data,
243*4882a593Smuzhiyun 				       RX_BUF_ALLOC_SIZE - 34,
244*4882a593Smuzhiyun 				       DMA_FROM_DEVICE);
245*4882a593Smuzhiyun 		bb->be_rxd[i].rx_flags =
246*4882a593Smuzhiyun 			(RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	for (i = 0; i < TX_RING_SIZE; i++)
250*4882a593Smuzhiyun 		bb->be_txd[i].tx_flags = bb->be_txd[i].tx_addr = 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define MGMT_CLKON  (MGMT_PAL_INT_MDIO|MGMT_PAL_EXT_MDIO|MGMT_PAL_OENAB|MGMT_PAL_DCLOCK)
254*4882a593Smuzhiyun #define MGMT_CLKOFF (MGMT_PAL_INT_MDIO|MGMT_PAL_EXT_MDIO|MGMT_PAL_OENAB)
255*4882a593Smuzhiyun 
idle_transceiver(void __iomem * tregs)256*4882a593Smuzhiyun static void idle_transceiver(void __iomem *tregs)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	int i = 20;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	while (i--) {
261*4882a593Smuzhiyun 		sbus_writel(MGMT_CLKOFF, tregs + TCVR_MPAL);
262*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
263*4882a593Smuzhiyun 		sbus_writel(MGMT_CLKON, tregs + TCVR_MPAL);
264*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
write_tcvr_bit(struct bigmac * bp,void __iomem * tregs,int bit)268*4882a593Smuzhiyun static void write_tcvr_bit(struct bigmac *bp, void __iomem *tregs, int bit)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	if (bp->tcvr_type == internal) {
271*4882a593Smuzhiyun 		bit = (bit & 1) << 3;
272*4882a593Smuzhiyun 		sbus_writel(bit | (MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO),
273*4882a593Smuzhiyun 			    tregs + TCVR_MPAL);
274*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
275*4882a593Smuzhiyun 		sbus_writel(bit | MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
276*4882a593Smuzhiyun 			    tregs + TCVR_MPAL);
277*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
278*4882a593Smuzhiyun 	} else if (bp->tcvr_type == external) {
279*4882a593Smuzhiyun 		bit = (bit & 1) << 2;
280*4882a593Smuzhiyun 		sbus_writel(bit | MGMT_PAL_INT_MDIO | MGMT_PAL_OENAB,
281*4882a593Smuzhiyun 			    tregs + TCVR_MPAL);
282*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
283*4882a593Smuzhiyun 		sbus_writel(bit | MGMT_PAL_INT_MDIO | MGMT_PAL_OENAB | MGMT_PAL_DCLOCK,
284*4882a593Smuzhiyun 			    tregs + TCVR_MPAL);
285*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
286*4882a593Smuzhiyun 	} else {
287*4882a593Smuzhiyun 		printk(KERN_ERR "write_tcvr_bit: No transceiver type known!\n");
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
read_tcvr_bit(struct bigmac * bp,void __iomem * tregs)291*4882a593Smuzhiyun static int read_tcvr_bit(struct bigmac *bp, void __iomem *tregs)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	int retval = 0;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (bp->tcvr_type == internal) {
296*4882a593Smuzhiyun 		sbus_writel(MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
297*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
298*4882a593Smuzhiyun 		sbus_writel(MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
299*4882a593Smuzhiyun 			    tregs + TCVR_MPAL);
300*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
301*4882a593Smuzhiyun 		retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_INT_MDIO) >> 3;
302*4882a593Smuzhiyun 	} else if (bp->tcvr_type == external) {
303*4882a593Smuzhiyun 		sbus_writel(MGMT_PAL_INT_MDIO, tregs + TCVR_MPAL);
304*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
305*4882a593Smuzhiyun 		sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
306*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
307*4882a593Smuzhiyun 		retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_EXT_MDIO) >> 2;
308*4882a593Smuzhiyun 	} else {
309*4882a593Smuzhiyun 		printk(KERN_ERR "read_tcvr_bit: No transceiver type known!\n");
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 	return retval;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
read_tcvr_bit2(struct bigmac * bp,void __iomem * tregs)314*4882a593Smuzhiyun static int read_tcvr_bit2(struct bigmac *bp, void __iomem *tregs)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	int retval = 0;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (bp->tcvr_type == internal) {
319*4882a593Smuzhiyun 		sbus_writel(MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
320*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
321*4882a593Smuzhiyun 		retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_INT_MDIO) >> 3;
322*4882a593Smuzhiyun 		sbus_writel(MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
323*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
324*4882a593Smuzhiyun 	} else if (bp->tcvr_type == external) {
325*4882a593Smuzhiyun 		sbus_writel(MGMT_PAL_INT_MDIO, tregs + TCVR_MPAL);
326*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
327*4882a593Smuzhiyun 		retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_EXT_MDIO) >> 2;
328*4882a593Smuzhiyun 		sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
329*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_MPAL);
330*4882a593Smuzhiyun 	} else {
331*4882a593Smuzhiyun 		printk(KERN_ERR "read_tcvr_bit2: No transceiver type known!\n");
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 	return retval;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
put_tcvr_byte(struct bigmac * bp,void __iomem * tregs,unsigned int byte)336*4882a593Smuzhiyun static void put_tcvr_byte(struct bigmac *bp,
337*4882a593Smuzhiyun 			  void __iomem *tregs,
338*4882a593Smuzhiyun 			  unsigned int byte)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	int shift = 4;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	do {
343*4882a593Smuzhiyun 		write_tcvr_bit(bp, tregs, ((byte >> shift) & 1));
344*4882a593Smuzhiyun 		shift -= 1;
345*4882a593Smuzhiyun 	} while (shift >= 0);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
bigmac_tcvr_write(struct bigmac * bp,void __iomem * tregs,int reg,unsigned short val)348*4882a593Smuzhiyun static void bigmac_tcvr_write(struct bigmac *bp, void __iomem *tregs,
349*4882a593Smuzhiyun 			      int reg, unsigned short val)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	int shift;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	reg &= 0xff;
354*4882a593Smuzhiyun 	val &= 0xffff;
355*4882a593Smuzhiyun 	switch(bp->tcvr_type) {
356*4882a593Smuzhiyun 	case internal:
357*4882a593Smuzhiyun 	case external:
358*4882a593Smuzhiyun 		break;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	default:
361*4882a593Smuzhiyun 		printk(KERN_ERR "bigmac_tcvr_read: Whoops, no known transceiver type.\n");
362*4882a593Smuzhiyun 		return;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	idle_transceiver(tregs);
366*4882a593Smuzhiyun 	write_tcvr_bit(bp, tregs, 0);
367*4882a593Smuzhiyun 	write_tcvr_bit(bp, tregs, 1);
368*4882a593Smuzhiyun 	write_tcvr_bit(bp, tregs, 0);
369*4882a593Smuzhiyun 	write_tcvr_bit(bp, tregs, 1);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	put_tcvr_byte(bp, tregs,
372*4882a593Smuzhiyun 		      ((bp->tcvr_type == internal) ?
373*4882a593Smuzhiyun 		       BIGMAC_PHY_INTERNAL : BIGMAC_PHY_EXTERNAL));
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	put_tcvr_byte(bp, tregs, reg);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	write_tcvr_bit(bp, tregs, 1);
378*4882a593Smuzhiyun 	write_tcvr_bit(bp, tregs, 0);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	shift = 15;
381*4882a593Smuzhiyun 	do {
382*4882a593Smuzhiyun 		write_tcvr_bit(bp, tregs, (val >> shift) & 1);
383*4882a593Smuzhiyun 		shift -= 1;
384*4882a593Smuzhiyun 	} while (shift >= 0);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
bigmac_tcvr_read(struct bigmac * bp,void __iomem * tregs,int reg)387*4882a593Smuzhiyun static unsigned short bigmac_tcvr_read(struct bigmac *bp,
388*4882a593Smuzhiyun 				       void __iomem *tregs,
389*4882a593Smuzhiyun 				       int reg)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	unsigned short retval = 0;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	reg &= 0xff;
394*4882a593Smuzhiyun 	switch(bp->tcvr_type) {
395*4882a593Smuzhiyun 	case internal:
396*4882a593Smuzhiyun 	case external:
397*4882a593Smuzhiyun 		break;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	default:
400*4882a593Smuzhiyun 		printk(KERN_ERR "bigmac_tcvr_read: Whoops, no known transceiver type.\n");
401*4882a593Smuzhiyun 		return 0xffff;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	idle_transceiver(tregs);
405*4882a593Smuzhiyun 	write_tcvr_bit(bp, tregs, 0);
406*4882a593Smuzhiyun 	write_tcvr_bit(bp, tregs, 1);
407*4882a593Smuzhiyun 	write_tcvr_bit(bp, tregs, 1);
408*4882a593Smuzhiyun 	write_tcvr_bit(bp, tregs, 0);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	put_tcvr_byte(bp, tregs,
411*4882a593Smuzhiyun 		      ((bp->tcvr_type == internal) ?
412*4882a593Smuzhiyun 		       BIGMAC_PHY_INTERNAL : BIGMAC_PHY_EXTERNAL));
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	put_tcvr_byte(bp, tregs, reg);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (bp->tcvr_type == external) {
417*4882a593Smuzhiyun 		int shift = 15;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 		(void) read_tcvr_bit2(bp, tregs);
420*4882a593Smuzhiyun 		(void) read_tcvr_bit2(bp, tregs);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		do {
423*4882a593Smuzhiyun 			int tmp;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 			tmp = read_tcvr_bit2(bp, tregs);
426*4882a593Smuzhiyun 			retval |= ((tmp & 1) << shift);
427*4882a593Smuzhiyun 			shift -= 1;
428*4882a593Smuzhiyun 		} while (shift >= 0);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		(void) read_tcvr_bit2(bp, tregs);
431*4882a593Smuzhiyun 		(void) read_tcvr_bit2(bp, tregs);
432*4882a593Smuzhiyun 		(void) read_tcvr_bit2(bp, tregs);
433*4882a593Smuzhiyun 	} else {
434*4882a593Smuzhiyun 		int shift = 15;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 		(void) read_tcvr_bit(bp, tregs);
437*4882a593Smuzhiyun 		(void) read_tcvr_bit(bp, tregs);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 		do {
440*4882a593Smuzhiyun 			int tmp;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 			tmp = read_tcvr_bit(bp, tregs);
443*4882a593Smuzhiyun 			retval |= ((tmp & 1) << shift);
444*4882a593Smuzhiyun 			shift -= 1;
445*4882a593Smuzhiyun 		} while (shift >= 0);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		(void) read_tcvr_bit(bp, tregs);
448*4882a593Smuzhiyun 		(void) read_tcvr_bit(bp, tregs);
449*4882a593Smuzhiyun 		(void) read_tcvr_bit(bp, tregs);
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 	return retval;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
bigmac_tcvr_init(struct bigmac * bp)454*4882a593Smuzhiyun static void bigmac_tcvr_init(struct bigmac *bp)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	void __iomem *tregs = bp->tregs;
457*4882a593Smuzhiyun 	u32 mpal;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	idle_transceiver(tregs);
460*4882a593Smuzhiyun 	sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
461*4882a593Smuzhiyun 		    tregs + TCVR_MPAL);
462*4882a593Smuzhiyun 	sbus_readl(tregs + TCVR_MPAL);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* Only the bit for the present transceiver (internal or
465*4882a593Smuzhiyun 	 * external) will stick, set them both and see what stays.
466*4882a593Smuzhiyun 	 */
467*4882a593Smuzhiyun 	sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
468*4882a593Smuzhiyun 	sbus_readl(tregs + TCVR_MPAL);
469*4882a593Smuzhiyun 	udelay(20);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	mpal = sbus_readl(tregs + TCVR_MPAL);
472*4882a593Smuzhiyun 	if (mpal & MGMT_PAL_EXT_MDIO) {
473*4882a593Smuzhiyun 		bp->tcvr_type = external;
474*4882a593Smuzhiyun 		sbus_writel(~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE),
475*4882a593Smuzhiyun 			    tregs + TCVR_TPAL);
476*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_TPAL);
477*4882a593Smuzhiyun 	} else if (mpal & MGMT_PAL_INT_MDIO) {
478*4882a593Smuzhiyun 		bp->tcvr_type = internal;
479*4882a593Smuzhiyun 		sbus_writel(~(TCVR_PAL_SERIAL | TCVR_PAL_EXTLBACK |
480*4882a593Smuzhiyun 			      TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE),
481*4882a593Smuzhiyun 			    tregs + TCVR_TPAL);
482*4882a593Smuzhiyun 		sbus_readl(tregs + TCVR_TPAL);
483*4882a593Smuzhiyun 	} else {
484*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: AIEEE, neither internal nor "
485*4882a593Smuzhiyun 		       "external MDIO available!\n");
486*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: mgmt_pal[%08x] tcvr_pal[%08x]\n",
487*4882a593Smuzhiyun 		       sbus_readl(tregs + TCVR_MPAL),
488*4882a593Smuzhiyun 		       sbus_readl(tregs + TCVR_TPAL));
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun static int bigmac_init_hw(struct bigmac *, bool);
493*4882a593Smuzhiyun 
try_next_permutation(struct bigmac * bp,void __iomem * tregs)494*4882a593Smuzhiyun static int try_next_permutation(struct bigmac *bp, void __iomem *tregs)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	if (bp->sw_bmcr & BMCR_SPEED100) {
497*4882a593Smuzhiyun 		int timeout;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 		/* Reset the PHY. */
500*4882a593Smuzhiyun 		bp->sw_bmcr	= (BMCR_ISOLATE | BMCR_PDOWN | BMCR_LOOPBACK);
501*4882a593Smuzhiyun 		bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
502*4882a593Smuzhiyun 		bp->sw_bmcr	= (BMCR_RESET);
503*4882a593Smuzhiyun 		bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 		timeout = 64;
506*4882a593Smuzhiyun 		while (--timeout) {
507*4882a593Smuzhiyun 			bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
508*4882a593Smuzhiyun 			if ((bp->sw_bmcr & BMCR_RESET) == 0)
509*4882a593Smuzhiyun 				break;
510*4882a593Smuzhiyun 			udelay(20);
511*4882a593Smuzhiyun 		}
512*4882a593Smuzhiyun 		if (timeout == 0)
513*4882a593Smuzhiyun 			printk(KERN_ERR "%s: PHY reset failed.\n", bp->dev->name);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 		bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 		/* Now we try 10baseT. */
518*4882a593Smuzhiyun 		bp->sw_bmcr &= ~(BMCR_SPEED100);
519*4882a593Smuzhiyun 		bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
520*4882a593Smuzhiyun 		return 0;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/* We've tried them all. */
524*4882a593Smuzhiyun 	return -1;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
bigmac_timer(struct timer_list * t)527*4882a593Smuzhiyun static void bigmac_timer(struct timer_list *t)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct bigmac *bp = from_timer(bp, t, bigmac_timer);
530*4882a593Smuzhiyun 	void __iomem *tregs = bp->tregs;
531*4882a593Smuzhiyun 	int restart_timer = 0;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	bp->timer_ticks++;
534*4882a593Smuzhiyun 	if (bp->timer_state == ltrywait) {
535*4882a593Smuzhiyun 		bp->sw_bmsr = bigmac_tcvr_read(bp, tregs, MII_BMSR);
536*4882a593Smuzhiyun 		bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
537*4882a593Smuzhiyun 		if (bp->sw_bmsr & BMSR_LSTATUS) {
538*4882a593Smuzhiyun 			printk(KERN_INFO "%s: Link is now up at %s.\n",
539*4882a593Smuzhiyun 			       bp->dev->name,
540*4882a593Smuzhiyun 			       (bp->sw_bmcr & BMCR_SPEED100) ?
541*4882a593Smuzhiyun 			       "100baseT" : "10baseT");
542*4882a593Smuzhiyun 			bp->timer_state = asleep;
543*4882a593Smuzhiyun 			restart_timer = 0;
544*4882a593Smuzhiyun 		} else {
545*4882a593Smuzhiyun 			if (bp->timer_ticks >= 4) {
546*4882a593Smuzhiyun 				int ret;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 				ret = try_next_permutation(bp, tregs);
549*4882a593Smuzhiyun 				if (ret == -1) {
550*4882a593Smuzhiyun 					printk(KERN_ERR "%s: Link down, cable problem?\n",
551*4882a593Smuzhiyun 					       bp->dev->name);
552*4882a593Smuzhiyun 					ret = bigmac_init_hw(bp, true);
553*4882a593Smuzhiyun 					if (ret) {
554*4882a593Smuzhiyun 						printk(KERN_ERR "%s: Error, cannot re-init the "
555*4882a593Smuzhiyun 						       "BigMAC.\n", bp->dev->name);
556*4882a593Smuzhiyun 					}
557*4882a593Smuzhiyun 					return;
558*4882a593Smuzhiyun 				}
559*4882a593Smuzhiyun 				bp->timer_ticks = 0;
560*4882a593Smuzhiyun 				restart_timer = 1;
561*4882a593Smuzhiyun 			} else {
562*4882a593Smuzhiyun 				restart_timer = 1;
563*4882a593Smuzhiyun 			}
564*4882a593Smuzhiyun 		}
565*4882a593Smuzhiyun 	} else {
566*4882a593Smuzhiyun 		/* Can't happens.... */
567*4882a593Smuzhiyun 		printk(KERN_ERR "%s: Aieee, link timer is asleep but we got one anyways!\n",
568*4882a593Smuzhiyun 		       bp->dev->name);
569*4882a593Smuzhiyun 		restart_timer = 0;
570*4882a593Smuzhiyun 		bp->timer_ticks = 0;
571*4882a593Smuzhiyun 		bp->timer_state = asleep; /* foo on you */
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (restart_timer != 0) {
575*4882a593Smuzhiyun 		bp->bigmac_timer.expires = jiffies + ((12 * HZ)/10); /* 1.2 sec. */
576*4882a593Smuzhiyun 		add_timer(&bp->bigmac_timer);
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun /* Well, really we just force the chip into 100baseT then
581*4882a593Smuzhiyun  * 10baseT, each time checking for a link status.
582*4882a593Smuzhiyun  */
bigmac_begin_auto_negotiation(struct bigmac * bp)583*4882a593Smuzhiyun static void bigmac_begin_auto_negotiation(struct bigmac *bp)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	void __iomem *tregs = bp->tregs;
586*4882a593Smuzhiyun 	int timeout;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/* Grab new software copies of PHY registers. */
589*4882a593Smuzhiyun 	bp->sw_bmsr	= bigmac_tcvr_read(bp, tregs, MII_BMSR);
590*4882a593Smuzhiyun 	bp->sw_bmcr	= bigmac_tcvr_read(bp, tregs, MII_BMCR);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* Reset the PHY. */
593*4882a593Smuzhiyun 	bp->sw_bmcr	= (BMCR_ISOLATE | BMCR_PDOWN | BMCR_LOOPBACK);
594*4882a593Smuzhiyun 	bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
595*4882a593Smuzhiyun 	bp->sw_bmcr	= (BMCR_RESET);
596*4882a593Smuzhiyun 	bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	timeout = 64;
599*4882a593Smuzhiyun 	while (--timeout) {
600*4882a593Smuzhiyun 		bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
601*4882a593Smuzhiyun 		if ((bp->sw_bmcr & BMCR_RESET) == 0)
602*4882a593Smuzhiyun 			break;
603*4882a593Smuzhiyun 		udelay(20);
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 	if (timeout == 0)
606*4882a593Smuzhiyun 		printk(KERN_ERR "%s: PHY reset failed.\n", bp->dev->name);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* First we try 100baseT. */
611*4882a593Smuzhiyun 	bp->sw_bmcr |= BMCR_SPEED100;
612*4882a593Smuzhiyun 	bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	bp->timer_state = ltrywait;
615*4882a593Smuzhiyun 	bp->timer_ticks = 0;
616*4882a593Smuzhiyun 	bp->bigmac_timer.expires = jiffies + (12 * HZ) / 10;
617*4882a593Smuzhiyun 	add_timer(&bp->bigmac_timer);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
bigmac_init_hw(struct bigmac * bp,bool non_blocking)620*4882a593Smuzhiyun static int bigmac_init_hw(struct bigmac *bp, bool non_blocking)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	void __iomem *gregs        = bp->gregs;
623*4882a593Smuzhiyun 	void __iomem *cregs        = bp->creg;
624*4882a593Smuzhiyun 	void __iomem *bregs        = bp->bregs;
625*4882a593Smuzhiyun 	__u32 bblk_dvma = (__u32)bp->bblock_dvma;
626*4882a593Smuzhiyun 	unsigned char *e = &bp->dev->dev_addr[0];
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* Latch current counters into statistics. */
629*4882a593Smuzhiyun 	bigmac_get_counters(bp, bregs);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/* Reset QEC. */
632*4882a593Smuzhiyun 	qec_global_reset(gregs);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* Init QEC. */
635*4882a593Smuzhiyun 	qec_init(bp);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* Alloc and reset the tx/rx descriptor chains. */
638*4882a593Smuzhiyun 	bigmac_init_rings(bp, non_blocking);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* Initialize the PHY. */
641*4882a593Smuzhiyun 	bigmac_tcvr_init(bp);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	/* Stop transmitter and receiver. */
644*4882a593Smuzhiyun 	bigmac_stop(bp);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* Set hardware ethernet address. */
647*4882a593Smuzhiyun 	sbus_writel(((e[4] << 8) | e[5]), bregs + BMAC_MACADDR2);
648*4882a593Smuzhiyun 	sbus_writel(((e[2] << 8) | e[3]), bregs + BMAC_MACADDR1);
649*4882a593Smuzhiyun 	sbus_writel(((e[0] << 8) | e[1]), bregs + BMAC_MACADDR0);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* Clear the hash table until mc upload occurs. */
652*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_HTABLE3);
653*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_HTABLE2);
654*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_HTABLE1);
655*4882a593Smuzhiyun 	sbus_writel(0, bregs + BMAC_HTABLE0);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/* Enable Big Mac hash table filter. */
658*4882a593Smuzhiyun 	sbus_writel(BIGMAC_RXCFG_HENABLE | BIGMAC_RXCFG_FIFO,
659*4882a593Smuzhiyun 		    bregs + BMAC_RXCFG);
660*4882a593Smuzhiyun 	udelay(20);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	/* Ok, configure the Big Mac transmitter. */
663*4882a593Smuzhiyun 	sbus_writel(BIGMAC_TXCFG_FIFO, bregs + BMAC_TXCFG);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/* The HME docs recommend to use the 10LSB of our MAC here. */
666*4882a593Smuzhiyun 	sbus_writel(((e[5] | e[4] << 8) & 0x3ff),
667*4882a593Smuzhiyun 		    bregs + BMAC_RSEED);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* Enable the output drivers no matter what. */
670*4882a593Smuzhiyun 	sbus_writel(BIGMAC_XCFG_ODENABLE | BIGMAC_XCFG_RESV,
671*4882a593Smuzhiyun 		    bregs + BMAC_XIFCFG);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* Tell the QEC where the ring descriptors are. */
674*4882a593Smuzhiyun 	sbus_writel(bblk_dvma + bib_offset(be_rxd, 0),
675*4882a593Smuzhiyun 		    cregs + CREG_RXDS);
676*4882a593Smuzhiyun 	sbus_writel(bblk_dvma + bib_offset(be_txd, 0),
677*4882a593Smuzhiyun 		    cregs + CREG_TXDS);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* Setup the FIFO pointers into QEC local memory. */
680*4882a593Smuzhiyun 	sbus_writel(0, cregs + CREG_RXRBUFPTR);
681*4882a593Smuzhiyun 	sbus_writel(0, cregs + CREG_RXWBUFPTR);
682*4882a593Smuzhiyun 	sbus_writel(sbus_readl(gregs + GLOB_RSIZE),
683*4882a593Smuzhiyun 		    cregs + CREG_TXRBUFPTR);
684*4882a593Smuzhiyun 	sbus_writel(sbus_readl(gregs + GLOB_RSIZE),
685*4882a593Smuzhiyun 		    cregs + CREG_TXWBUFPTR);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	/* Tell bigmac what interrupts we don't want to hear about. */
688*4882a593Smuzhiyun 	sbus_writel(BIGMAC_IMASK_GOTFRAME | BIGMAC_IMASK_SENTFRAME,
689*4882a593Smuzhiyun 		    bregs + BMAC_IMASK);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	/* Enable the various other irq's. */
692*4882a593Smuzhiyun 	sbus_writel(0, cregs + CREG_RIMASK);
693*4882a593Smuzhiyun 	sbus_writel(0, cregs + CREG_TIMASK);
694*4882a593Smuzhiyun 	sbus_writel(0, cregs + CREG_QMASK);
695*4882a593Smuzhiyun 	sbus_writel(0, cregs + CREG_BMASK);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/* Set jam size to a reasonable default. */
698*4882a593Smuzhiyun 	sbus_writel(DEFAULT_JAMSIZE, bregs + BMAC_JSIZE);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	/* Clear collision counter. */
701*4882a593Smuzhiyun 	sbus_writel(0, cregs + CREG_CCNT);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/* Enable transmitter and receiver. */
704*4882a593Smuzhiyun 	sbus_writel(sbus_readl(bregs + BMAC_TXCFG) | BIGMAC_TXCFG_ENABLE,
705*4882a593Smuzhiyun 		    bregs + BMAC_TXCFG);
706*4882a593Smuzhiyun 	sbus_writel(sbus_readl(bregs + BMAC_RXCFG) | BIGMAC_RXCFG_ENABLE,
707*4882a593Smuzhiyun 		    bregs + BMAC_RXCFG);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	/* Ok, start detecting link speed/duplex. */
710*4882a593Smuzhiyun 	bigmac_begin_auto_negotiation(bp);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	/* Success. */
713*4882a593Smuzhiyun 	return 0;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun /* Error interrupts get sent here. */
bigmac_is_medium_rare(struct bigmac * bp,u32 qec_status,u32 bmac_status)717*4882a593Smuzhiyun static void bigmac_is_medium_rare(struct bigmac *bp, u32 qec_status, u32 bmac_status)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	printk(KERN_ERR "bigmac_is_medium_rare: ");
720*4882a593Smuzhiyun 	if (qec_status & (GLOB_STAT_ER | GLOB_STAT_BM)) {
721*4882a593Smuzhiyun 		if (qec_status & GLOB_STAT_ER)
722*4882a593Smuzhiyun 			printk("QEC_ERROR, ");
723*4882a593Smuzhiyun 		if (qec_status & GLOB_STAT_BM)
724*4882a593Smuzhiyun 			printk("QEC_BMAC_ERROR, ");
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 	if (bmac_status & CREG_STAT_ERRORS) {
727*4882a593Smuzhiyun 		if (bmac_status & CREG_STAT_BERROR)
728*4882a593Smuzhiyun 			printk("BMAC_ERROR, ");
729*4882a593Smuzhiyun 		if (bmac_status & CREG_STAT_TXDERROR)
730*4882a593Smuzhiyun 			printk("TXD_ERROR, ");
731*4882a593Smuzhiyun 		if (bmac_status & CREG_STAT_TXLERR)
732*4882a593Smuzhiyun 			printk("TX_LATE_ERROR, ");
733*4882a593Smuzhiyun 		if (bmac_status & CREG_STAT_TXPERR)
734*4882a593Smuzhiyun 			printk("TX_PARITY_ERROR, ");
735*4882a593Smuzhiyun 		if (bmac_status & CREG_STAT_TXSERR)
736*4882a593Smuzhiyun 			printk("TX_SBUS_ERROR, ");
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 		if (bmac_status & CREG_STAT_RXDROP)
739*4882a593Smuzhiyun 			printk("RX_DROP_ERROR, ");
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		if (bmac_status & CREG_STAT_RXSMALL)
742*4882a593Smuzhiyun 			printk("RX_SMALL_ERROR, ");
743*4882a593Smuzhiyun 		if (bmac_status & CREG_STAT_RXLERR)
744*4882a593Smuzhiyun 			printk("RX_LATE_ERROR, ");
745*4882a593Smuzhiyun 		if (bmac_status & CREG_STAT_RXPERR)
746*4882a593Smuzhiyun 			printk("RX_PARITY_ERROR, ");
747*4882a593Smuzhiyun 		if (bmac_status & CREG_STAT_RXSERR)
748*4882a593Smuzhiyun 			printk("RX_SBUS_ERROR, ");
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	printk(" RESET\n");
752*4882a593Smuzhiyun 	bigmac_init_hw(bp, true);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun /* BigMAC transmit complete service routines. */
bigmac_tx(struct bigmac * bp)756*4882a593Smuzhiyun static void bigmac_tx(struct bigmac *bp)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	struct be_txd *txbase = &bp->bmac_block->be_txd[0];
759*4882a593Smuzhiyun 	struct net_device *dev = bp->dev;
760*4882a593Smuzhiyun 	int elem;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	spin_lock(&bp->lock);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	elem = bp->tx_old;
765*4882a593Smuzhiyun 	DTX(("bigmac_tx: tx_old[%d] ", elem));
766*4882a593Smuzhiyun 	while (elem != bp->tx_new) {
767*4882a593Smuzhiyun 		struct sk_buff *skb;
768*4882a593Smuzhiyun 		struct be_txd *this = &txbase[elem];
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 		DTX(("this(%p) [flags(%08x)addr(%08x)]",
771*4882a593Smuzhiyun 		     this, this->tx_flags, this->tx_addr));
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 		if (this->tx_flags & TXD_OWN)
774*4882a593Smuzhiyun 			break;
775*4882a593Smuzhiyun 		skb = bp->tx_skbs[elem];
776*4882a593Smuzhiyun 		dev->stats.tx_packets++;
777*4882a593Smuzhiyun 		dev->stats.tx_bytes += skb->len;
778*4882a593Smuzhiyun 		dma_unmap_single(&bp->bigmac_op->dev,
779*4882a593Smuzhiyun 				 this->tx_addr, skb->len,
780*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 		DTX(("skb(%p) ", skb));
783*4882a593Smuzhiyun 		bp->tx_skbs[elem] = NULL;
784*4882a593Smuzhiyun 		dev_consume_skb_irq(skb);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 		elem = NEXT_TX(elem);
787*4882a593Smuzhiyun 	}
788*4882a593Smuzhiyun 	DTX((" DONE, tx_old=%d\n", elem));
789*4882a593Smuzhiyun 	bp->tx_old = elem;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	if (netif_queue_stopped(dev) &&
792*4882a593Smuzhiyun 	    TX_BUFFS_AVAIL(bp) > 0)
793*4882a593Smuzhiyun 		netif_wake_queue(bp->dev);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	spin_unlock(&bp->lock);
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun /* BigMAC receive complete service routines. */
bigmac_rx(struct bigmac * bp)799*4882a593Smuzhiyun static void bigmac_rx(struct bigmac *bp)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	struct be_rxd *rxbase = &bp->bmac_block->be_rxd[0];
802*4882a593Smuzhiyun 	struct be_rxd *this;
803*4882a593Smuzhiyun 	int elem = bp->rx_new, drops = 0;
804*4882a593Smuzhiyun 	u32 flags;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	this = &rxbase[elem];
807*4882a593Smuzhiyun 	while (!((flags = this->rx_flags) & RXD_OWN)) {
808*4882a593Smuzhiyun 		struct sk_buff *skb;
809*4882a593Smuzhiyun 		int len = (flags & RXD_LENGTH); /* FCS not included */
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 		/* Check for errors. */
812*4882a593Smuzhiyun 		if (len < ETH_ZLEN) {
813*4882a593Smuzhiyun 			bp->dev->stats.rx_errors++;
814*4882a593Smuzhiyun 			bp->dev->stats.rx_length_errors++;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	drop_it:
817*4882a593Smuzhiyun 			/* Return it to the BigMAC. */
818*4882a593Smuzhiyun 			bp->dev->stats.rx_dropped++;
819*4882a593Smuzhiyun 			this->rx_flags =
820*4882a593Smuzhiyun 				(RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
821*4882a593Smuzhiyun 			goto next;
822*4882a593Smuzhiyun 		}
823*4882a593Smuzhiyun 		skb = bp->rx_skbs[elem];
824*4882a593Smuzhiyun 		if (len > RX_COPY_THRESHOLD) {
825*4882a593Smuzhiyun 			struct sk_buff *new_skb;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 			/* Now refill the entry, if we can. */
828*4882a593Smuzhiyun 			new_skb = big_mac_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
829*4882a593Smuzhiyun 			if (new_skb == NULL) {
830*4882a593Smuzhiyun 				drops++;
831*4882a593Smuzhiyun 				goto drop_it;
832*4882a593Smuzhiyun 			}
833*4882a593Smuzhiyun 			dma_unmap_single(&bp->bigmac_op->dev,
834*4882a593Smuzhiyun 					 this->rx_addr,
835*4882a593Smuzhiyun 					 RX_BUF_ALLOC_SIZE - 34,
836*4882a593Smuzhiyun 					 DMA_FROM_DEVICE);
837*4882a593Smuzhiyun 			bp->rx_skbs[elem] = new_skb;
838*4882a593Smuzhiyun 			skb_put(new_skb, ETH_FRAME_LEN);
839*4882a593Smuzhiyun 			skb_reserve(new_skb, 34);
840*4882a593Smuzhiyun 			this->rx_addr =
841*4882a593Smuzhiyun 				dma_map_single(&bp->bigmac_op->dev,
842*4882a593Smuzhiyun 					       new_skb->data,
843*4882a593Smuzhiyun 					       RX_BUF_ALLOC_SIZE - 34,
844*4882a593Smuzhiyun 					       DMA_FROM_DEVICE);
845*4882a593Smuzhiyun 			this->rx_flags =
846*4882a593Smuzhiyun 				(RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 			/* Trim the original skb for the netif. */
849*4882a593Smuzhiyun 			skb_trim(skb, len);
850*4882a593Smuzhiyun 		} else {
851*4882a593Smuzhiyun 			struct sk_buff *copy_skb = netdev_alloc_skb(bp->dev, len + 2);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 			if (copy_skb == NULL) {
854*4882a593Smuzhiyun 				drops++;
855*4882a593Smuzhiyun 				goto drop_it;
856*4882a593Smuzhiyun 			}
857*4882a593Smuzhiyun 			skb_reserve(copy_skb, 2);
858*4882a593Smuzhiyun 			skb_put(copy_skb, len);
859*4882a593Smuzhiyun 			dma_sync_single_for_cpu(&bp->bigmac_op->dev,
860*4882a593Smuzhiyun 						this->rx_addr, len,
861*4882a593Smuzhiyun 						DMA_FROM_DEVICE);
862*4882a593Smuzhiyun 			skb_copy_to_linear_data(copy_skb, (unsigned char *)skb->data, len);
863*4882a593Smuzhiyun 			dma_sync_single_for_device(&bp->bigmac_op->dev,
864*4882a593Smuzhiyun 						   this->rx_addr, len,
865*4882a593Smuzhiyun 						   DMA_FROM_DEVICE);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 			/* Reuse original ring buffer. */
868*4882a593Smuzhiyun 			this->rx_flags =
869*4882a593Smuzhiyun 				(RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 			skb = copy_skb;
872*4882a593Smuzhiyun 		}
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 		/* No checksums done by the BigMAC ;-( */
875*4882a593Smuzhiyun 		skb->protocol = eth_type_trans(skb, bp->dev);
876*4882a593Smuzhiyun 		netif_rx(skb);
877*4882a593Smuzhiyun 		bp->dev->stats.rx_packets++;
878*4882a593Smuzhiyun 		bp->dev->stats.rx_bytes += len;
879*4882a593Smuzhiyun 	next:
880*4882a593Smuzhiyun 		elem = NEXT_RX(elem);
881*4882a593Smuzhiyun 		this = &rxbase[elem];
882*4882a593Smuzhiyun 	}
883*4882a593Smuzhiyun 	bp->rx_new = elem;
884*4882a593Smuzhiyun 	if (drops)
885*4882a593Smuzhiyun 		printk(KERN_NOTICE "%s: Memory squeeze, deferring packet.\n", bp->dev->name);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun 
bigmac_interrupt(int irq,void * dev_id)888*4882a593Smuzhiyun static irqreturn_t bigmac_interrupt(int irq, void *dev_id)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun 	struct bigmac *bp = (struct bigmac *) dev_id;
891*4882a593Smuzhiyun 	u32 qec_status, bmac_status;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	DIRQ(("bigmac_interrupt: "));
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	/* Latch status registers now. */
896*4882a593Smuzhiyun 	bmac_status = sbus_readl(bp->creg + CREG_STAT);
897*4882a593Smuzhiyun 	qec_status = sbus_readl(bp->gregs + GLOB_STAT);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	DIRQ(("qec_status=%08x bmac_status=%08x\n", qec_status, bmac_status));
900*4882a593Smuzhiyun 	if ((qec_status & (GLOB_STAT_ER | GLOB_STAT_BM)) ||
901*4882a593Smuzhiyun 	   (bmac_status & CREG_STAT_ERRORS))
902*4882a593Smuzhiyun 		bigmac_is_medium_rare(bp, qec_status, bmac_status);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (bmac_status & CREG_STAT_TXIRQ)
905*4882a593Smuzhiyun 		bigmac_tx(bp);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (bmac_status & CREG_STAT_RXIRQ)
908*4882a593Smuzhiyun 		bigmac_rx(bp);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	return IRQ_HANDLED;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
bigmac_open(struct net_device * dev)913*4882a593Smuzhiyun static int bigmac_open(struct net_device *dev)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	struct bigmac *bp = netdev_priv(dev);
916*4882a593Smuzhiyun 	int ret;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	ret = request_irq(dev->irq, bigmac_interrupt, IRQF_SHARED, dev->name, bp);
919*4882a593Smuzhiyun 	if (ret) {
920*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: Can't order irq %d to go.\n", dev->irq);
921*4882a593Smuzhiyun 		return ret;
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 	timer_setup(&bp->bigmac_timer, bigmac_timer, 0);
924*4882a593Smuzhiyun 	ret = bigmac_init_hw(bp, false);
925*4882a593Smuzhiyun 	if (ret)
926*4882a593Smuzhiyun 		free_irq(dev->irq, bp);
927*4882a593Smuzhiyun 	return ret;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
bigmac_close(struct net_device * dev)930*4882a593Smuzhiyun static int bigmac_close(struct net_device *dev)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun 	struct bigmac *bp = netdev_priv(dev);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	del_timer(&bp->bigmac_timer);
935*4882a593Smuzhiyun 	bp->timer_state = asleep;
936*4882a593Smuzhiyun 	bp->timer_ticks = 0;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	bigmac_stop(bp);
939*4882a593Smuzhiyun 	bigmac_clean_rings(bp);
940*4882a593Smuzhiyun 	free_irq(dev->irq, bp);
941*4882a593Smuzhiyun 	return 0;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
bigmac_tx_timeout(struct net_device * dev,unsigned int txqueue)944*4882a593Smuzhiyun static void bigmac_tx_timeout(struct net_device *dev, unsigned int txqueue)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct bigmac *bp = netdev_priv(dev);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	bigmac_init_hw(bp, true);
949*4882a593Smuzhiyun 	netif_wake_queue(dev);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun /* Put a packet on the wire. */
953*4882a593Smuzhiyun static netdev_tx_t
bigmac_start_xmit(struct sk_buff * skb,struct net_device * dev)954*4882a593Smuzhiyun bigmac_start_xmit(struct sk_buff *skb, struct net_device *dev)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct bigmac *bp = netdev_priv(dev);
957*4882a593Smuzhiyun 	int len, entry;
958*4882a593Smuzhiyun 	u32 mapping;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	len = skb->len;
961*4882a593Smuzhiyun 	mapping = dma_map_single(&bp->bigmac_op->dev, skb->data,
962*4882a593Smuzhiyun 				 len, DMA_TO_DEVICE);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/* Avoid a race... */
965*4882a593Smuzhiyun 	spin_lock_irq(&bp->lock);
966*4882a593Smuzhiyun 	entry = bp->tx_new;
967*4882a593Smuzhiyun 	DTX(("bigmac_start_xmit: len(%d) entry(%d)\n", len, entry));
968*4882a593Smuzhiyun 	bp->bmac_block->be_txd[entry].tx_flags = TXD_UPDATE;
969*4882a593Smuzhiyun 	bp->tx_skbs[entry] = skb;
970*4882a593Smuzhiyun 	bp->bmac_block->be_txd[entry].tx_addr = mapping;
971*4882a593Smuzhiyun 	bp->bmac_block->be_txd[entry].tx_flags =
972*4882a593Smuzhiyun 		(TXD_OWN | TXD_SOP | TXD_EOP | (len & TXD_LENGTH));
973*4882a593Smuzhiyun 	bp->tx_new = NEXT_TX(entry);
974*4882a593Smuzhiyun 	if (TX_BUFFS_AVAIL(bp) <= 0)
975*4882a593Smuzhiyun 		netif_stop_queue(dev);
976*4882a593Smuzhiyun 	spin_unlock_irq(&bp->lock);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	/* Get it going. */
979*4882a593Smuzhiyun 	sbus_writel(CREG_CTRL_TWAKEUP, bp->creg + CREG_CTRL);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	return NETDEV_TX_OK;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
bigmac_get_stats(struct net_device * dev)985*4882a593Smuzhiyun static struct net_device_stats *bigmac_get_stats(struct net_device *dev)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	struct bigmac *bp = netdev_priv(dev);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	bigmac_get_counters(bp, bp->bregs);
990*4882a593Smuzhiyun 	return &dev->stats;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun 
bigmac_set_multicast(struct net_device * dev)993*4882a593Smuzhiyun static void bigmac_set_multicast(struct net_device *dev)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun 	struct bigmac *bp = netdev_priv(dev);
996*4882a593Smuzhiyun 	void __iomem *bregs = bp->bregs;
997*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
998*4882a593Smuzhiyun 	u32 tmp, crc;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	/* Disable the receiver.  The bit self-clears when
1001*4882a593Smuzhiyun 	 * the operation is complete.
1002*4882a593Smuzhiyun 	 */
1003*4882a593Smuzhiyun 	tmp = sbus_readl(bregs + BMAC_RXCFG);
1004*4882a593Smuzhiyun 	tmp &= ~(BIGMAC_RXCFG_ENABLE);
1005*4882a593Smuzhiyun 	sbus_writel(tmp, bregs + BMAC_RXCFG);
1006*4882a593Smuzhiyun 	while ((sbus_readl(bregs + BMAC_RXCFG) & BIGMAC_RXCFG_ENABLE) != 0)
1007*4882a593Smuzhiyun 		udelay(20);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	if ((dev->flags & IFF_ALLMULTI) || (netdev_mc_count(dev) > 64)) {
1010*4882a593Smuzhiyun 		sbus_writel(0xffff, bregs + BMAC_HTABLE0);
1011*4882a593Smuzhiyun 		sbus_writel(0xffff, bregs + BMAC_HTABLE1);
1012*4882a593Smuzhiyun 		sbus_writel(0xffff, bregs + BMAC_HTABLE2);
1013*4882a593Smuzhiyun 		sbus_writel(0xffff, bregs + BMAC_HTABLE3);
1014*4882a593Smuzhiyun 	} else if (dev->flags & IFF_PROMISC) {
1015*4882a593Smuzhiyun 		tmp = sbus_readl(bregs + BMAC_RXCFG);
1016*4882a593Smuzhiyun 		tmp |= BIGMAC_RXCFG_PMISC;
1017*4882a593Smuzhiyun 		sbus_writel(tmp, bregs + BMAC_RXCFG);
1018*4882a593Smuzhiyun 	} else {
1019*4882a593Smuzhiyun 		u16 hash_table[4] = { 0 };
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 		netdev_for_each_mc_addr(ha, dev) {
1022*4882a593Smuzhiyun 			crc = ether_crc_le(6, ha->addr);
1023*4882a593Smuzhiyun 			crc >>= 26;
1024*4882a593Smuzhiyun 			hash_table[crc >> 4] |= 1 << (crc & 0xf);
1025*4882a593Smuzhiyun 		}
1026*4882a593Smuzhiyun 		sbus_writel(hash_table[0], bregs + BMAC_HTABLE0);
1027*4882a593Smuzhiyun 		sbus_writel(hash_table[1], bregs + BMAC_HTABLE1);
1028*4882a593Smuzhiyun 		sbus_writel(hash_table[2], bregs + BMAC_HTABLE2);
1029*4882a593Smuzhiyun 		sbus_writel(hash_table[3], bregs + BMAC_HTABLE3);
1030*4882a593Smuzhiyun 	}
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	/* Re-enable the receiver. */
1033*4882a593Smuzhiyun 	tmp = sbus_readl(bregs + BMAC_RXCFG);
1034*4882a593Smuzhiyun 	tmp |= BIGMAC_RXCFG_ENABLE;
1035*4882a593Smuzhiyun 	sbus_writel(tmp, bregs + BMAC_RXCFG);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun /* Ethtool support... */
bigmac_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1039*4882a593Smuzhiyun static void bigmac_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	strlcpy(info->driver, "sunbmac", sizeof(info->driver));
1042*4882a593Smuzhiyun 	strlcpy(info->version, "2.0", sizeof(info->version));
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
bigmac_get_link(struct net_device * dev)1045*4882a593Smuzhiyun static u32 bigmac_get_link(struct net_device *dev)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	struct bigmac *bp = netdev_priv(dev);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	spin_lock_irq(&bp->lock);
1050*4882a593Smuzhiyun 	bp->sw_bmsr = bigmac_tcvr_read(bp, bp->tregs, MII_BMSR);
1051*4882a593Smuzhiyun 	spin_unlock_irq(&bp->lock);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	return (bp->sw_bmsr & BMSR_LSTATUS);
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun static const struct ethtool_ops bigmac_ethtool_ops = {
1057*4882a593Smuzhiyun 	.get_drvinfo		= bigmac_get_drvinfo,
1058*4882a593Smuzhiyun 	.get_link		= bigmac_get_link,
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun static const struct net_device_ops bigmac_ops = {
1062*4882a593Smuzhiyun 	.ndo_open		= bigmac_open,
1063*4882a593Smuzhiyun 	.ndo_stop		= bigmac_close,
1064*4882a593Smuzhiyun 	.ndo_start_xmit		= bigmac_start_xmit,
1065*4882a593Smuzhiyun 	.ndo_get_stats		= bigmac_get_stats,
1066*4882a593Smuzhiyun 	.ndo_set_rx_mode	= bigmac_set_multicast,
1067*4882a593Smuzhiyun 	.ndo_tx_timeout		= bigmac_tx_timeout,
1068*4882a593Smuzhiyun 	.ndo_set_mac_address	= eth_mac_addr,
1069*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
1070*4882a593Smuzhiyun };
1071*4882a593Smuzhiyun 
bigmac_ether_init(struct platform_device * op,struct platform_device * qec_op)1072*4882a593Smuzhiyun static int bigmac_ether_init(struct platform_device *op,
1073*4882a593Smuzhiyun 			     struct platform_device *qec_op)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	static int version_printed;
1076*4882a593Smuzhiyun 	struct net_device *dev;
1077*4882a593Smuzhiyun 	u8 bsizes, bsizes_more;
1078*4882a593Smuzhiyun 	struct bigmac *bp;
1079*4882a593Smuzhiyun 	int i;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	/* Get a new device struct for this interface. */
1082*4882a593Smuzhiyun 	dev = alloc_etherdev(sizeof(struct bigmac));
1083*4882a593Smuzhiyun 	if (!dev)
1084*4882a593Smuzhiyun 		return -ENOMEM;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	if (version_printed++ == 0)
1087*4882a593Smuzhiyun 		printk(KERN_INFO "%s", version);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
1090*4882a593Smuzhiyun 		dev->dev_addr[i] = idprom->id_ethaddr[i];
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	/* Setup softc, with backpointers to QEC and BigMAC SBUS device structs. */
1093*4882a593Smuzhiyun 	bp = netdev_priv(dev);
1094*4882a593Smuzhiyun 	bp->qec_op = qec_op;
1095*4882a593Smuzhiyun 	bp->bigmac_op = op;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &op->dev);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	spin_lock_init(&bp->lock);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	/* Map in QEC global control registers. */
1102*4882a593Smuzhiyun 	bp->gregs = of_ioremap(&qec_op->resource[0], 0,
1103*4882a593Smuzhiyun 			       GLOB_REG_SIZE, "BigMAC QEC GLobal Regs");
1104*4882a593Smuzhiyun 	if (!bp->gregs) {
1105*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: Cannot map QEC global registers.\n");
1106*4882a593Smuzhiyun 		goto fail_and_cleanup;
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	/* Make sure QEC is in BigMAC mode. */
1110*4882a593Smuzhiyun 	if ((sbus_readl(bp->gregs + GLOB_CTRL) & 0xf0000000) != GLOB_CTRL_BMODE) {
1111*4882a593Smuzhiyun 		printk(KERN_ERR "BigMAC: AIEEE, QEC is not in BigMAC mode!\n");
1112*4882a593Smuzhiyun 		goto fail_and_cleanup;
1113*4882a593Smuzhiyun 	}
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	/* Reset the QEC. */
1116*4882a593Smuzhiyun 	if (qec_global_reset(bp->gregs))
1117*4882a593Smuzhiyun 		goto fail_and_cleanup;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	/* Get supported SBUS burst sizes. */
1120*4882a593Smuzhiyun 	bsizes = of_getintprop_default(qec_op->dev.of_node, "burst-sizes", 0xff);
1121*4882a593Smuzhiyun 	bsizes_more = of_getintprop_default(qec_op->dev.of_node, "burst-sizes", 0xff);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	bsizes &= 0xff;
1124*4882a593Smuzhiyun 	if (bsizes_more != 0xff)
1125*4882a593Smuzhiyun 		bsizes &= bsizes_more;
1126*4882a593Smuzhiyun 	if (bsizes == 0xff || (bsizes & DMA_BURST16) == 0 ||
1127*4882a593Smuzhiyun 	    (bsizes & DMA_BURST32) == 0)
1128*4882a593Smuzhiyun 		bsizes = (DMA_BURST32 - 1);
1129*4882a593Smuzhiyun 	bp->bigmac_bursts = bsizes;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	/* Perform QEC initialization. */
1132*4882a593Smuzhiyun 	qec_init(bp);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	/* Map in the BigMAC channel registers. */
1135*4882a593Smuzhiyun 	bp->creg = of_ioremap(&op->resource[0], 0,
1136*4882a593Smuzhiyun 			      CREG_REG_SIZE, "BigMAC QEC Channel Regs");
1137*4882a593Smuzhiyun 	if (!bp->creg) {
1138*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: Cannot map QEC channel registers.\n");
1139*4882a593Smuzhiyun 		goto fail_and_cleanup;
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	/* Map in the BigMAC control registers. */
1143*4882a593Smuzhiyun 	bp->bregs = of_ioremap(&op->resource[1], 0,
1144*4882a593Smuzhiyun 			       BMAC_REG_SIZE, "BigMAC Primary Regs");
1145*4882a593Smuzhiyun 	if (!bp->bregs) {
1146*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: Cannot map BigMAC primary registers.\n");
1147*4882a593Smuzhiyun 		goto fail_and_cleanup;
1148*4882a593Smuzhiyun 	}
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	/* Map in the BigMAC transceiver registers, this is how you poke at
1151*4882a593Smuzhiyun 	 * the BigMAC's PHY.
1152*4882a593Smuzhiyun 	 */
1153*4882a593Smuzhiyun 	bp->tregs = of_ioremap(&op->resource[2], 0,
1154*4882a593Smuzhiyun 			       TCVR_REG_SIZE, "BigMAC Transceiver Regs");
1155*4882a593Smuzhiyun 	if (!bp->tregs) {
1156*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: Cannot map BigMAC transceiver registers.\n");
1157*4882a593Smuzhiyun 		goto fail_and_cleanup;
1158*4882a593Smuzhiyun 	}
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	/* Stop the BigMAC. */
1161*4882a593Smuzhiyun 	bigmac_stop(bp);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	/* Allocate transmit/receive descriptor DVMA block. */
1164*4882a593Smuzhiyun 	bp->bmac_block = dma_alloc_coherent(&bp->bigmac_op->dev,
1165*4882a593Smuzhiyun 					    PAGE_SIZE,
1166*4882a593Smuzhiyun 					    &bp->bblock_dvma, GFP_ATOMIC);
1167*4882a593Smuzhiyun 	if (bp->bmac_block == NULL || bp->bblock_dvma == 0)
1168*4882a593Smuzhiyun 		goto fail_and_cleanup;
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	/* Get the board revision of this BigMAC. */
1171*4882a593Smuzhiyun 	bp->board_rev = of_getintprop_default(bp->bigmac_op->dev.of_node,
1172*4882a593Smuzhiyun 					      "board-version", 1);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	/* Init auto-negotiation timer state. */
1175*4882a593Smuzhiyun 	timer_setup(&bp->bigmac_timer, bigmac_timer, 0);
1176*4882a593Smuzhiyun 	bp->timer_state = asleep;
1177*4882a593Smuzhiyun 	bp->timer_ticks = 0;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	/* Backlink to generic net device struct. */
1180*4882a593Smuzhiyun 	bp->dev = dev;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	/* Set links to our BigMAC open and close routines. */
1183*4882a593Smuzhiyun 	dev->ethtool_ops = &bigmac_ethtool_ops;
1184*4882a593Smuzhiyun 	dev->netdev_ops = &bigmac_ops;
1185*4882a593Smuzhiyun 	dev->watchdog_timeo = 5*HZ;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	/* Finish net device registration. */
1188*4882a593Smuzhiyun 	dev->irq = bp->bigmac_op->archdata.irqs[0];
1189*4882a593Smuzhiyun 	dev->dma = 0;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	if (register_netdev(dev)) {
1192*4882a593Smuzhiyun 		printk(KERN_ERR "BIGMAC: Cannot register device.\n");
1193*4882a593Smuzhiyun 		goto fail_and_cleanup;
1194*4882a593Smuzhiyun 	}
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	dev_set_drvdata(&bp->bigmac_op->dev, bp);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	printk(KERN_INFO "%s: BigMAC 100baseT Ethernet %pM\n",
1199*4882a593Smuzhiyun 	       dev->name, dev->dev_addr);
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	return 0;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun fail_and_cleanup:
1204*4882a593Smuzhiyun 	/* Something went wrong, undo whatever we did so far. */
1205*4882a593Smuzhiyun 	/* Free register mappings if any. */
1206*4882a593Smuzhiyun 	if (bp->gregs)
1207*4882a593Smuzhiyun 		of_iounmap(&qec_op->resource[0], bp->gregs, GLOB_REG_SIZE);
1208*4882a593Smuzhiyun 	if (bp->creg)
1209*4882a593Smuzhiyun 		of_iounmap(&op->resource[0], bp->creg, CREG_REG_SIZE);
1210*4882a593Smuzhiyun 	if (bp->bregs)
1211*4882a593Smuzhiyun 		of_iounmap(&op->resource[1], bp->bregs, BMAC_REG_SIZE);
1212*4882a593Smuzhiyun 	if (bp->tregs)
1213*4882a593Smuzhiyun 		of_iounmap(&op->resource[2], bp->tregs, TCVR_REG_SIZE);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	if (bp->bmac_block)
1216*4882a593Smuzhiyun 		dma_free_coherent(&bp->bigmac_op->dev,
1217*4882a593Smuzhiyun 				  PAGE_SIZE,
1218*4882a593Smuzhiyun 				  bp->bmac_block,
1219*4882a593Smuzhiyun 				  bp->bblock_dvma);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	/* This also frees the co-located private data */
1222*4882a593Smuzhiyun 	free_netdev(dev);
1223*4882a593Smuzhiyun 	return -ENODEV;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun /* QEC can be the parent of either QuadEthernet or a BigMAC.  We want
1227*4882a593Smuzhiyun  * the latter.
1228*4882a593Smuzhiyun  */
bigmac_sbus_probe(struct platform_device * op)1229*4882a593Smuzhiyun static int bigmac_sbus_probe(struct platform_device *op)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun 	struct device *parent = op->dev.parent;
1232*4882a593Smuzhiyun 	struct platform_device *qec_op;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	qec_op = to_platform_device(parent);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	return bigmac_ether_init(op, qec_op);
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun 
bigmac_sbus_remove(struct platform_device * op)1239*4882a593Smuzhiyun static int bigmac_sbus_remove(struct platform_device *op)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun 	struct bigmac *bp = platform_get_drvdata(op);
1242*4882a593Smuzhiyun 	struct device *parent = op->dev.parent;
1243*4882a593Smuzhiyun 	struct net_device *net_dev = bp->dev;
1244*4882a593Smuzhiyun 	struct platform_device *qec_op;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	qec_op = to_platform_device(parent);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	unregister_netdev(net_dev);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	of_iounmap(&qec_op->resource[0], bp->gregs, GLOB_REG_SIZE);
1251*4882a593Smuzhiyun 	of_iounmap(&op->resource[0], bp->creg, CREG_REG_SIZE);
1252*4882a593Smuzhiyun 	of_iounmap(&op->resource[1], bp->bregs, BMAC_REG_SIZE);
1253*4882a593Smuzhiyun 	of_iounmap(&op->resource[2], bp->tregs, TCVR_REG_SIZE);
1254*4882a593Smuzhiyun 	dma_free_coherent(&op->dev,
1255*4882a593Smuzhiyun 			  PAGE_SIZE,
1256*4882a593Smuzhiyun 			  bp->bmac_block,
1257*4882a593Smuzhiyun 			  bp->bblock_dvma);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	free_netdev(net_dev);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	return 0;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun static const struct of_device_id bigmac_sbus_match[] = {
1265*4882a593Smuzhiyun 	{
1266*4882a593Smuzhiyun 		.name = "be",
1267*4882a593Smuzhiyun 	},
1268*4882a593Smuzhiyun 	{},
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bigmac_sbus_match);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun static struct platform_driver bigmac_sbus_driver = {
1274*4882a593Smuzhiyun 	.driver = {
1275*4882a593Smuzhiyun 		.name = "sunbmac",
1276*4882a593Smuzhiyun 		.of_match_table = bigmac_sbus_match,
1277*4882a593Smuzhiyun 	},
1278*4882a593Smuzhiyun 	.probe		= bigmac_sbus_probe,
1279*4882a593Smuzhiyun 	.remove		= bigmac_sbus_remove,
1280*4882a593Smuzhiyun };
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun module_platform_driver(bigmac_sbus_driver);
1283