1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* niu.h: Definitions for Neptune ethernet driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2007 David S. Miller (davem@davemloft.net)
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef _NIU_H
8*4882a593Smuzhiyun #define _NIU_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #define PIO 0x000000UL
11*4882a593Smuzhiyun #define FZC_PIO 0x080000UL
12*4882a593Smuzhiyun #define FZC_MAC 0x180000UL
13*4882a593Smuzhiyun #define FZC_IPP 0x280000UL
14*4882a593Smuzhiyun #define FFLP 0x300000UL
15*4882a593Smuzhiyun #define FZC_FFLP 0x380000UL
16*4882a593Smuzhiyun #define PIO_VADDR 0x400000UL
17*4882a593Smuzhiyun #define ZCP 0x500000UL
18*4882a593Smuzhiyun #define FZC_ZCP 0x580000UL
19*4882a593Smuzhiyun #define DMC 0x600000UL
20*4882a593Smuzhiyun #define FZC_DMC 0x680000UL
21*4882a593Smuzhiyun #define TXC 0x700000UL
22*4882a593Smuzhiyun #define FZC_TXC 0x780000UL
23*4882a593Smuzhiyun #define PIO_LDSV 0x800000UL
24*4882a593Smuzhiyun #define PIO_PIO_LDGIM 0x900000UL
25*4882a593Smuzhiyun #define PIO_IMASK0 0xa00000UL
26*4882a593Smuzhiyun #define PIO_IMASK1 0xb00000UL
27*4882a593Smuzhiyun #define FZC_PROM 0xc80000UL
28*4882a593Smuzhiyun #define FZC_PIM 0xd80000UL
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define LDSV0(LDG) (PIO_LDSV + 0x00000UL + (LDG) * 0x2000UL)
31*4882a593Smuzhiyun #define LDSV1(LDG) (PIO_LDSV + 0x00008UL + (LDG) * 0x2000UL)
32*4882a593Smuzhiyun #define LDSV2(LDG) (PIO_LDSV + 0x00010UL + (LDG) * 0x2000UL)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define LDG_IMGMT(LDG) (PIO_LDSV + 0x00018UL + (LDG) * 0x2000UL)
35*4882a593Smuzhiyun #define LDG_IMGMT_ARM 0x0000000080000000ULL
36*4882a593Smuzhiyun #define LDG_IMGMT_TIMER 0x000000000000003fULL
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define LD_IM0(IDX) (PIO_IMASK0 + 0x00000UL + (IDX) * 0x2000UL)
39*4882a593Smuzhiyun #define LD_IM0_MASK 0x0000000000000003ULL
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define LD_IM1(IDX) (PIO_IMASK1 + 0x00000UL + (IDX) * 0x2000UL)
42*4882a593Smuzhiyun #define LD_IM1_MASK 0x0000000000000003ULL
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define LDG_TIMER_RES (FZC_PIO + 0x00008UL)
45*4882a593Smuzhiyun #define LDG_TIMER_RES_VAL 0x00000000000fffffULL
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define DIRTY_TID_CTL (FZC_PIO + 0x00010UL)
48*4882a593Smuzhiyun #define DIRTY_TID_CTL_NPTHRED 0x00000000003f0000ULL
49*4882a593Smuzhiyun #define DIRTY_TID_CTL_RDTHRED 0x00000000000003f0ULL
50*4882a593Smuzhiyun #define DIRTY_TID_CTL_DTIDCLR 0x0000000000000002ULL
51*4882a593Smuzhiyun #define DIRTY_TID_CTL_DTIDENAB 0x0000000000000001ULL
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define DIRTY_TID_STAT (FZC_PIO + 0x00018UL)
54*4882a593Smuzhiyun #define DIRTY_TID_STAT_NPWSTAT 0x0000000000003f00ULL
55*4882a593Smuzhiyun #define DIRTY_TID_STAT_RDSTAT 0x000000000000003fULL
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define RST_CTL (FZC_PIO + 0x00038UL)
58*4882a593Smuzhiyun #define RST_CTL_MAC_RST3 0x0000000000400000ULL
59*4882a593Smuzhiyun #define RST_CTL_MAC_RST2 0x0000000000200000ULL
60*4882a593Smuzhiyun #define RST_CTL_MAC_RST1 0x0000000000100000ULL
61*4882a593Smuzhiyun #define RST_CTL_MAC_RST0 0x0000000000080000ULL
62*4882a593Smuzhiyun #define RST_CTL_ACK_TO_EN 0x0000000000000800ULL
63*4882a593Smuzhiyun #define RST_CTL_ACK_TO_VAL 0x00000000000007feULL
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define SMX_CFIG_DAT (FZC_PIO + 0x00040UL)
66*4882a593Smuzhiyun #define SMX_CFIG_DAT_RAS_DET 0x0000000080000000ULL
67*4882a593Smuzhiyun #define SMX_CFIG_DAT_RAS_INJ 0x0000000040000000ULL
68*4882a593Smuzhiyun #define SMX_CFIG_DAT_XACT_TO 0x000000000fffffffULL
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define SMX_INT_STAT (FZC_PIO + 0x00048UL)
71*4882a593Smuzhiyun #define SMX_INT_STAT_STAT 0x00000000ffffffffULL
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define SMX_CTL (FZC_PIO + 0x00050UL)
74*4882a593Smuzhiyun #define SMX_CTL_CTL 0x00000000ffffffffULL
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define SMX_DBG_VEC (FZC_PIO + 0x00058UL)
77*4882a593Smuzhiyun #define SMX_DBG_VEC_VEC 0x00000000ffffffffULL
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define PIO_DBG_SEL (FZC_PIO + 0x00060UL)
80*4882a593Smuzhiyun #define PIO_DBG_SEL_SEL 0x000000000000003fULL
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define PIO_TRAIN_VEC (FZC_PIO + 0x00068UL)
83*4882a593Smuzhiyun #define PIO_TRAIN_VEC_VEC 0x00000000ffffffffULL
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define PIO_ARB_CTL (FZC_PIO + 0x00070UL)
86*4882a593Smuzhiyun #define PIO_ARB_CTL_CTL 0x00000000ffffffffULL
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define PIO_ARB_DBG_VEC (FZC_PIO + 0x00078UL)
89*4882a593Smuzhiyun #define PIO_ARB_DBG_VEC_VEC 0x00000000ffffffffULL
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define SYS_ERR_MASK (FZC_PIO + 0x00090UL)
92*4882a593Smuzhiyun #define SYS_ERR_MASK_META2 0x0000000000000400ULL
93*4882a593Smuzhiyun #define SYS_ERR_MASK_META1 0x0000000000000200ULL
94*4882a593Smuzhiyun #define SYS_ERR_MASK_PEU 0x0000000000000100ULL
95*4882a593Smuzhiyun #define SYS_ERR_MASK_TXC 0x0000000000000080ULL
96*4882a593Smuzhiyun #define SYS_ERR_MASK_RDMC 0x0000000000000040ULL
97*4882a593Smuzhiyun #define SYS_ERR_MASK_TDMC 0x0000000000000020ULL
98*4882a593Smuzhiyun #define SYS_ERR_MASK_ZCP 0x0000000000000010ULL
99*4882a593Smuzhiyun #define SYS_ERR_MASK_FFLP 0x0000000000000008ULL
100*4882a593Smuzhiyun #define SYS_ERR_MASK_IPP 0x0000000000000004ULL
101*4882a593Smuzhiyun #define SYS_ERR_MASK_MAC 0x0000000000000002ULL
102*4882a593Smuzhiyun #define SYS_ERR_MASK_SMX 0x0000000000000001ULL
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define SYS_ERR_STAT (FZC_PIO + 0x00098UL)
105*4882a593Smuzhiyun #define SYS_ERR_STAT_META2 0x0000000000000400ULL
106*4882a593Smuzhiyun #define SYS_ERR_STAT_META1 0x0000000000000200ULL
107*4882a593Smuzhiyun #define SYS_ERR_STAT_PEU 0x0000000000000100ULL
108*4882a593Smuzhiyun #define SYS_ERR_STAT_TXC 0x0000000000000080ULL
109*4882a593Smuzhiyun #define SYS_ERR_STAT_RDMC 0x0000000000000040ULL
110*4882a593Smuzhiyun #define SYS_ERR_STAT_TDMC 0x0000000000000020ULL
111*4882a593Smuzhiyun #define SYS_ERR_STAT_ZCP 0x0000000000000010ULL
112*4882a593Smuzhiyun #define SYS_ERR_STAT_FFLP 0x0000000000000008ULL
113*4882a593Smuzhiyun #define SYS_ERR_STAT_IPP 0x0000000000000004ULL
114*4882a593Smuzhiyun #define SYS_ERR_STAT_MAC 0x0000000000000002ULL
115*4882a593Smuzhiyun #define SYS_ERR_STAT_SMX 0x0000000000000001ULL
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define SID(LDG) (FZC_PIO + 0x10200UL + (LDG) * 8UL)
118*4882a593Smuzhiyun #define SID_FUNC 0x0000000000000060ULL
119*4882a593Smuzhiyun #define SID_FUNC_SHIFT 5
120*4882a593Smuzhiyun #define SID_VECTOR 0x000000000000001fULL
121*4882a593Smuzhiyun #define SID_VECTOR_SHIFT 0
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define LDG_NUM(LDN) (FZC_PIO + 0x20000UL + (LDN) * 8UL)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define XMAC_PORT0_OFF (FZC_MAC + 0x000000)
126*4882a593Smuzhiyun #define XMAC_PORT1_OFF (FZC_MAC + 0x006000)
127*4882a593Smuzhiyun #define BMAC_PORT2_OFF (FZC_MAC + 0x00c000)
128*4882a593Smuzhiyun #define BMAC_PORT3_OFF (FZC_MAC + 0x010000)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* XMAC registers, offset from np->mac_regs */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define XTXMAC_SW_RST 0x00000UL
133*4882a593Smuzhiyun #define XTXMAC_SW_RST_REG_RS 0x0000000000000002ULL
134*4882a593Smuzhiyun #define XTXMAC_SW_RST_SOFT_RST 0x0000000000000001ULL
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define XRXMAC_SW_RST 0x00008UL
137*4882a593Smuzhiyun #define XRXMAC_SW_RST_REG_RS 0x0000000000000002ULL
138*4882a593Smuzhiyun #define XRXMAC_SW_RST_SOFT_RST 0x0000000000000001ULL
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #define XTXMAC_STATUS 0x00020UL
141*4882a593Smuzhiyun #define XTXMAC_STATUS_FRAME_CNT_EXP 0x0000000000000800ULL
142*4882a593Smuzhiyun #define XTXMAC_STATUS_BYTE_CNT_EXP 0x0000000000000400ULL
143*4882a593Smuzhiyun #define XTXMAC_STATUS_TXFIFO_XFR_ERR 0x0000000000000010ULL
144*4882a593Smuzhiyun #define XTXMAC_STATUS_TXMAC_OFLOW 0x0000000000000008ULL
145*4882a593Smuzhiyun #define XTXMAC_STATUS_MAX_PSIZE_ERR 0x0000000000000004ULL
146*4882a593Smuzhiyun #define XTXMAC_STATUS_TXMAC_UFLOW 0x0000000000000002ULL
147*4882a593Smuzhiyun #define XTXMAC_STATUS_FRAME_XMITED 0x0000000000000001ULL
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define XRXMAC_STATUS 0x00028UL
150*4882a593Smuzhiyun #define XRXMAC_STATUS_RXHIST7_CNT_EXP 0x0000000000100000ULL
151*4882a593Smuzhiyun #define XRXMAC_STATUS_LCL_FLT_STATUS 0x0000000000080000ULL
152*4882a593Smuzhiyun #define XRXMAC_STATUS_RFLT_DET 0x0000000000040000ULL
153*4882a593Smuzhiyun #define XRXMAC_STATUS_LFLT_CNT_EXP 0x0000000000020000ULL
154*4882a593Smuzhiyun #define XRXMAC_STATUS_PHY_MDINT 0x0000000000010000ULL
155*4882a593Smuzhiyun #define XRXMAC_STATUS_ALIGNERR_CNT_EXP 0x0000000000010000ULL
156*4882a593Smuzhiyun #define XRXMAC_STATUS_RXFRAG_CNT_EXP 0x0000000000008000ULL
157*4882a593Smuzhiyun #define XRXMAC_STATUS_RXMULTF_CNT_EXP 0x0000000000004000ULL
158*4882a593Smuzhiyun #define XRXMAC_STATUS_RXBCAST_CNT_EXP 0x0000000000002000ULL
159*4882a593Smuzhiyun #define XRXMAC_STATUS_RXHIST6_CNT_EXP 0x0000000000001000ULL
160*4882a593Smuzhiyun #define XRXMAC_STATUS_RXHIST5_CNT_EXP 0x0000000000000800ULL
161*4882a593Smuzhiyun #define XRXMAC_STATUS_RXHIST4_CNT_EXP 0x0000000000000400ULL
162*4882a593Smuzhiyun #define XRXMAC_STATUS_RXHIST3_CNT_EXP 0x0000000000000200ULL
163*4882a593Smuzhiyun #define XRXMAC_STATUS_RXHIST2_CNT_EXP 0x0000000000000100ULL
164*4882a593Smuzhiyun #define XRXMAC_STATUS_RXHIST1_CNT_EXP 0x0000000000000080ULL
165*4882a593Smuzhiyun #define XRXMAC_STATUS_RXOCTET_CNT_EXP 0x0000000000000040ULL
166*4882a593Smuzhiyun #define XRXMAC_STATUS_CVIOLERR_CNT_EXP 0x0000000000000020ULL
167*4882a593Smuzhiyun #define XRXMAC_STATUS_LENERR_CNT_EXP 0x0000000000000010ULL
168*4882a593Smuzhiyun #define XRXMAC_STATUS_CRCERR_CNT_EXP 0x0000000000000008ULL
169*4882a593Smuzhiyun #define XRXMAC_STATUS_RXUFLOW 0x0000000000000004ULL
170*4882a593Smuzhiyun #define XRXMAC_STATUS_RXOFLOW 0x0000000000000002ULL
171*4882a593Smuzhiyun #define XRXMAC_STATUS_FRAME_RCVD 0x0000000000000001ULL
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define XMAC_FC_STAT 0x00030UL
174*4882a593Smuzhiyun #define XMAC_FC_STAT_RX_RCV_PAUSE_TIME 0x00000000ffff0000ULL
175*4882a593Smuzhiyun #define XMAC_FC_STAT_TX_MAC_NPAUSE 0x0000000000000004ULL
176*4882a593Smuzhiyun #define XMAC_FC_STAT_TX_MAC_PAUSE 0x0000000000000002ULL
177*4882a593Smuzhiyun #define XMAC_FC_STAT_RX_MAC_RPAUSE 0x0000000000000001ULL
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define XTXMAC_STAT_MSK 0x00040UL
180*4882a593Smuzhiyun #define XTXMAC_STAT_MSK_FRAME_CNT_EXP 0x0000000000000800ULL
181*4882a593Smuzhiyun #define XTXMAC_STAT_MSK_BYTE_CNT_EXP 0x0000000000000400ULL
182*4882a593Smuzhiyun #define XTXMAC_STAT_MSK_TXFIFO_XFR_ERR 0x0000000000000010ULL
183*4882a593Smuzhiyun #define XTXMAC_STAT_MSK_TXMAC_OFLOW 0x0000000000000008ULL
184*4882a593Smuzhiyun #define XTXMAC_STAT_MSK_MAX_PSIZE_ERR 0x0000000000000004ULL
185*4882a593Smuzhiyun #define XTXMAC_STAT_MSK_TXMAC_UFLOW 0x0000000000000002ULL
186*4882a593Smuzhiyun #define XTXMAC_STAT_MSK_FRAME_XMITED 0x0000000000000001ULL
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define XRXMAC_STAT_MSK 0x00048UL
189*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_LCL_FLT_STAT_MSK 0x0000000000080000ULL
190*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RFLT_DET 0x0000000000040000ULL
191*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_LFLT_CNT_EXP 0x0000000000020000ULL
192*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_PHY_MDINT 0x0000000000010000ULL
193*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXFRAG_CNT_EXP 0x0000000000008000ULL
194*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXMULTF_CNT_EXP 0x0000000000004000ULL
195*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXBCAST_CNT_EXP 0x0000000000002000ULL
196*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXHIST6_CNT_EXP 0x0000000000001000ULL
197*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXHIST5_CNT_EXP 0x0000000000000800ULL
198*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXHIST4_CNT_EXP 0x0000000000000400ULL
199*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXHIST3_CNT_EXP 0x0000000000000200ULL
200*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXHIST2_CNT_EXP 0x0000000000000100ULL
201*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXHIST1_CNT_EXP 0x0000000000000080ULL
202*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXOCTET_CNT_EXP 0x0000000000000040ULL
203*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_CVIOLERR_CNT_EXP 0x0000000000000020ULL
204*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_LENERR_CNT_EXP 0x0000000000000010ULL
205*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_CRCERR_CNT_EXP 0x0000000000000008ULL
206*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXUFLOW_CNT_EXP 0x0000000000000004ULL
207*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_RXOFLOW_CNT_EXP 0x0000000000000002ULL
208*4882a593Smuzhiyun #define XRXMAC_STAT_MSK_FRAME_RCVD 0x0000000000000001ULL
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define XMAC_FC_MSK 0x00050UL
211*4882a593Smuzhiyun #define XMAC_FC_MSK_TX_MAC_NPAUSE 0x0000000000000004ULL
212*4882a593Smuzhiyun #define XMAC_FC_MSK_TX_MAC_PAUSE 0x0000000000000002ULL
213*4882a593Smuzhiyun #define XMAC_FC_MSK_RX_MAC_RPAUSE 0x0000000000000001ULL
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define XMAC_CONFIG 0x00060UL
216*4882a593Smuzhiyun #define XMAC_CONFIG_SEL_CLK_25MHZ 0x0000000080000000ULL
217*4882a593Smuzhiyun #define XMAC_CONFIG_1G_PCS_BYPASS 0x0000000040000000ULL
218*4882a593Smuzhiyun #define XMAC_CONFIG_10G_XPCS_BYPASS 0x0000000020000000ULL
219*4882a593Smuzhiyun #define XMAC_CONFIG_MODE_MASK 0x0000000018000000ULL
220*4882a593Smuzhiyun #define XMAC_CONFIG_MODE_XGMII 0x0000000000000000ULL
221*4882a593Smuzhiyun #define XMAC_CONFIG_MODE_GMII 0x0000000008000000ULL
222*4882a593Smuzhiyun #define XMAC_CONFIG_MODE_MII 0x0000000010000000ULL
223*4882a593Smuzhiyun #define XMAC_CONFIG_LFS_DISABLE 0x0000000004000000ULL
224*4882a593Smuzhiyun #define XMAC_CONFIG_LOOPBACK 0x0000000002000000ULL
225*4882a593Smuzhiyun #define XMAC_CONFIG_TX_OUTPUT_EN 0x0000000001000000ULL
226*4882a593Smuzhiyun #define XMAC_CONFIG_SEL_POR_CLK_SRC 0x0000000000800000ULL
227*4882a593Smuzhiyun #define XMAC_CONFIG_LED_POLARITY 0x0000000000400000ULL
228*4882a593Smuzhiyun #define XMAC_CONFIG_FORCE_LED_ON 0x0000000000200000ULL
229*4882a593Smuzhiyun #define XMAC_CONFIG_PASS_FLOW_CTRL 0x0000000000100000ULL
230*4882a593Smuzhiyun #define XMAC_CONFIG_RCV_PAUSE_ENABLE 0x0000000000080000ULL
231*4882a593Smuzhiyun #define XMAC_CONFIG_MAC2IPP_PKT_CNT_EN 0x0000000000040000ULL
232*4882a593Smuzhiyun #define XMAC_CONFIG_STRIP_CRC 0x0000000000020000ULL
233*4882a593Smuzhiyun #define XMAC_CONFIG_ADDR_FILTER_EN 0x0000000000010000ULL
234*4882a593Smuzhiyun #define XMAC_CONFIG_HASH_FILTER_EN 0x0000000000008000ULL
235*4882a593Smuzhiyun #define XMAC_CONFIG_RX_CODEV_CHK_DIS 0x0000000000004000ULL
236*4882a593Smuzhiyun #define XMAC_CONFIG_RESERVED_MULTICAST 0x0000000000002000ULL
237*4882a593Smuzhiyun #define XMAC_CONFIG_RX_CRC_CHK_DIS 0x0000000000001000ULL
238*4882a593Smuzhiyun #define XMAC_CONFIG_ERR_CHK_DIS 0x0000000000000800ULL
239*4882a593Smuzhiyun #define XMAC_CONFIG_PROMISC_GROUP 0x0000000000000400ULL
240*4882a593Smuzhiyun #define XMAC_CONFIG_PROMISCUOUS 0x0000000000000200ULL
241*4882a593Smuzhiyun #define XMAC_CONFIG_RX_MAC_ENABLE 0x0000000000000100ULL
242*4882a593Smuzhiyun #define XMAC_CONFIG_WARNING_MSG_EN 0x0000000000000080ULL
243*4882a593Smuzhiyun #define XMAC_CONFIG_ALWAYS_NO_CRC 0x0000000000000008ULL
244*4882a593Smuzhiyun #define XMAC_CONFIG_VAR_MIN_IPG_EN 0x0000000000000004ULL
245*4882a593Smuzhiyun #define XMAC_CONFIG_STRETCH_MODE 0x0000000000000002ULL
246*4882a593Smuzhiyun #define XMAC_CONFIG_TX_ENABLE 0x0000000000000001ULL
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #define XMAC_IPG 0x00080UL
249*4882a593Smuzhiyun #define XMAC_IPG_STRETCH_CONST 0x0000000000e00000ULL
250*4882a593Smuzhiyun #define XMAC_IPG_STRETCH_CONST_SHIFT 21
251*4882a593Smuzhiyun #define XMAC_IPG_STRETCH_RATIO 0x00000000001f0000ULL
252*4882a593Smuzhiyun #define XMAC_IPG_STRETCH_RATIO_SHIFT 16
253*4882a593Smuzhiyun #define XMAC_IPG_IPG_MII_GMII 0x000000000000ff00ULL
254*4882a593Smuzhiyun #define XMAC_IPG_IPG_MII_GMII_SHIFT 8
255*4882a593Smuzhiyun #define XMAC_IPG_IPG_XGMII 0x0000000000000007ULL
256*4882a593Smuzhiyun #define XMAC_IPG_IPG_XGMII_SHIFT 0
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define IPG_12_15_XGMII 3
259*4882a593Smuzhiyun #define IPG_16_19_XGMII 4
260*4882a593Smuzhiyun #define IPG_20_23_XGMII 5
261*4882a593Smuzhiyun #define IPG_12_MII_GMII 10
262*4882a593Smuzhiyun #define IPG_13_MII_GMII 11
263*4882a593Smuzhiyun #define IPG_14_MII_GMII 12
264*4882a593Smuzhiyun #define IPG_15_MII_GMII 13
265*4882a593Smuzhiyun #define IPG_16_MII_GMII 14
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun #define XMAC_MIN 0x00088UL
268*4882a593Smuzhiyun #define XMAC_MIN_RX_MIN_PKT_SIZE 0x000000003ff00000ULL
269*4882a593Smuzhiyun #define XMAC_MIN_RX_MIN_PKT_SIZE_SHFT 20
270*4882a593Smuzhiyun #define XMAC_MIN_SLOT_TIME 0x000000000003fc00ULL
271*4882a593Smuzhiyun #define XMAC_MIN_SLOT_TIME_SHFT 10
272*4882a593Smuzhiyun #define XMAC_MIN_TX_MIN_PKT_SIZE 0x00000000000003ffULL
273*4882a593Smuzhiyun #define XMAC_MIN_TX_MIN_PKT_SIZE_SHFT 0
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #define XMAC_MAX 0x00090UL
276*4882a593Smuzhiyun #define XMAC_MAX_FRAME_SIZE 0x0000000000003fffULL
277*4882a593Smuzhiyun #define XMAC_MAX_FRAME_SIZE_SHFT 0
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun #define XMAC_ADDR0 0x000a0UL
280*4882a593Smuzhiyun #define XMAC_ADDR0_ADDR0 0x000000000000ffffULL
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #define XMAC_ADDR1 0x000a8UL
283*4882a593Smuzhiyun #define XMAC_ADDR1_ADDR1 0x000000000000ffffULL
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define XMAC_ADDR2 0x000b0UL
286*4882a593Smuzhiyun #define XMAC_ADDR2_ADDR2 0x000000000000ffffULL
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN 0x00208UL
289*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN15 0x0000000000008000ULL
290*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN14 0x0000000000004000ULL
291*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN13 0x0000000000002000ULL
292*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN12 0x0000000000001000ULL
293*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN11 0x0000000000000800ULL
294*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN10 0x0000000000000400ULL
295*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN9 0x0000000000000200ULL
296*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN8 0x0000000000000100ULL
297*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN7 0x0000000000000080ULL
298*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN6 0x0000000000000040ULL
299*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN5 0x0000000000000020ULL
300*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN4 0x0000000000000010ULL
301*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN3 0x0000000000000008ULL
302*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN2 0x0000000000000004ULL
303*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN1 0x0000000000000002ULL
304*4882a593Smuzhiyun #define XMAC_ADDR_CMPEN_EN0 0x0000000000000001ULL
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #define XMAC_NUM_ALT_ADDR 16
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun #define XMAC_ALT_ADDR0(NUM) (0x00218UL + (NUM)*0x18UL)
309*4882a593Smuzhiyun #define XMAC_ALT_ADDR0_ADDR0 0x000000000000ffffULL
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #define XMAC_ALT_ADDR1(NUM) (0x00220UL + (NUM)*0x18UL)
312*4882a593Smuzhiyun #define XMAC_ALT_ADDR1_ADDR1 0x000000000000ffffULL
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun #define XMAC_ALT_ADDR2(NUM) (0x00228UL + (NUM)*0x18UL)
315*4882a593Smuzhiyun #define XMAC_ALT_ADDR2_ADDR2 0x000000000000ffffULL
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun #define XMAC_ADD_FILT0 0x00818UL
318*4882a593Smuzhiyun #define XMAC_ADD_FILT0_FILT0 0x000000000000ffffULL
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun #define XMAC_ADD_FILT1 0x00820UL
321*4882a593Smuzhiyun #define XMAC_ADD_FILT1_FILT1 0x000000000000ffffULL
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun #define XMAC_ADD_FILT2 0x00828UL
324*4882a593Smuzhiyun #define XMAC_ADD_FILT2_FILT2 0x000000000000ffffULL
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #define XMAC_ADD_FILT12_MASK 0x00830UL
327*4882a593Smuzhiyun #define XMAC_ADD_FILT12_MASK_VAL 0x00000000000000ffULL
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun #define XMAC_ADD_FILT00_MASK 0x00838UL
330*4882a593Smuzhiyun #define XMAC_ADD_FILT00_MASK_VAL 0x000000000000ffffULL
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #define XMAC_HASH_TBL(NUM) (0x00840UL + (NUM) * 0x8UL)
333*4882a593Smuzhiyun #define XMAC_HASH_TBL_VAL 0x000000000000ffffULL
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun #define XMAC_NUM_HOST_INFO 20
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define XMAC_HOST_INFO(NUM) (0x00900UL + (NUM) * 0x8UL)
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define XMAC_PA_DATA0 0x00b80UL
340*4882a593Smuzhiyun #define XMAC_PA_DATA0_VAL 0x00000000ffffffffULL
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #define XMAC_PA_DATA1 0x00b88UL
343*4882a593Smuzhiyun #define XMAC_PA_DATA1_VAL 0x00000000ffffffffULL
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun #define XMAC_DEBUG_SEL 0x00b90UL
346*4882a593Smuzhiyun #define XMAC_DEBUG_SEL_XMAC 0x0000000000000078ULL
347*4882a593Smuzhiyun #define XMAC_DEBUG_SEL_MAC 0x0000000000000007ULL
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun #define XMAC_TRAIN_VEC 0x00b98UL
350*4882a593Smuzhiyun #define XMAC_TRAIN_VEC_VAL 0x00000000ffffffffULL
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun #define RXMAC_BT_CNT 0x00100UL
353*4882a593Smuzhiyun #define RXMAC_BT_CNT_COUNT 0x00000000ffffffffULL
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun #define RXMAC_BC_FRM_CNT 0x00108UL
356*4882a593Smuzhiyun #define RXMAC_BC_FRM_CNT_COUNT 0x00000000001fffffULL
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun #define RXMAC_MC_FRM_CNT 0x00110UL
359*4882a593Smuzhiyun #define RXMAC_MC_FRM_CNT_COUNT 0x00000000001fffffULL
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun #define RXMAC_FRAG_CNT 0x00118UL
362*4882a593Smuzhiyun #define RXMAC_FRAG_CNT_COUNT 0x00000000001fffffULL
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun #define RXMAC_HIST_CNT1 0x00120UL
365*4882a593Smuzhiyun #define RXMAC_HIST_CNT1_COUNT 0x00000000001fffffULL
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun #define RXMAC_HIST_CNT2 0x00128UL
368*4882a593Smuzhiyun #define RXMAC_HIST_CNT2_COUNT 0x00000000001fffffULL
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun #define RXMAC_HIST_CNT3 0x00130UL
371*4882a593Smuzhiyun #define RXMAC_HIST_CNT3_COUNT 0x00000000000fffffULL
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun #define RXMAC_HIST_CNT4 0x00138UL
374*4882a593Smuzhiyun #define RXMAC_HIST_CNT4_COUNT 0x000000000007ffffULL
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun #define RXMAC_HIST_CNT5 0x00140UL
377*4882a593Smuzhiyun #define RXMAC_HIST_CNT5_COUNT 0x000000000003ffffULL
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun #define RXMAC_HIST_CNT6 0x00148UL
380*4882a593Smuzhiyun #define RXMAC_HIST_CNT6_COUNT 0x000000000000ffffULL
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun #define RXMAC_MPSZER_CNT 0x00150UL
383*4882a593Smuzhiyun #define RXMAC_MPSZER_CNT_COUNT 0x00000000000000ffULL
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun #define RXMAC_CRC_ER_CNT 0x00158UL
386*4882a593Smuzhiyun #define RXMAC_CRC_ER_CNT_COUNT 0x00000000000000ffULL
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun #define RXMAC_CD_VIO_CNT 0x00160UL
389*4882a593Smuzhiyun #define RXMAC_CD_VIO_CNT_COUNT 0x00000000000000ffULL
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun #define RXMAC_ALIGN_ERR_CNT 0x00168UL
392*4882a593Smuzhiyun #define RXMAC_ALIGN_ERR_CNT_COUNT 0x00000000000000ffULL
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun #define TXMAC_FRM_CNT 0x00170UL
395*4882a593Smuzhiyun #define TXMAC_FRM_CNT_COUNT 0x00000000ffffffffULL
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun #define TXMAC_BYTE_CNT 0x00178UL
398*4882a593Smuzhiyun #define TXMAC_BYTE_CNT_COUNT 0x00000000ffffffffULL
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun #define LINK_FAULT_CNT 0x00180UL
401*4882a593Smuzhiyun #define LINK_FAULT_CNT_COUNT 0x00000000000000ffULL
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun #define RXMAC_HIST_CNT7 0x00188UL
404*4882a593Smuzhiyun #define RXMAC_HIST_CNT7_COUNT 0x0000000007ffffffULL
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun #define XMAC_SM_REG 0x001a8UL
407*4882a593Smuzhiyun #define XMAC_SM_REG_STATE 0x00000000ffffffffULL
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun #define XMAC_INTER1 0x001b0UL
410*4882a593Smuzhiyun #define XMAC_INTERN1_SIGNALS1 0x00000000ffffffffULL
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun #define XMAC_INTER2 0x001b8UL
413*4882a593Smuzhiyun #define XMAC_INTERN2_SIGNALS2 0x00000000ffffffffULL
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* BMAC registers, offset from np->mac_regs */
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun #define BTXMAC_SW_RST 0x00000UL
418*4882a593Smuzhiyun #define BTXMAC_SW_RST_RESET 0x0000000000000001ULL
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun #define BRXMAC_SW_RST 0x00008UL
421*4882a593Smuzhiyun #define BRXMAC_SW_RST_RESET 0x0000000000000001ULL
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun #define BMAC_SEND_PAUSE 0x00010UL
424*4882a593Smuzhiyun #define BMAC_SEND_PAUSE_SEND 0x0000000000010000ULL
425*4882a593Smuzhiyun #define BMAC_SEND_PAUSE_TIME 0x000000000000ffffULL
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun #define BTXMAC_STATUS 0x00020UL
428*4882a593Smuzhiyun #define BTXMAC_STATUS_XMIT 0x0000000000000001ULL
429*4882a593Smuzhiyun #define BTXMAC_STATUS_UNDERRUN 0x0000000000000002ULL
430*4882a593Smuzhiyun #define BTXMAC_STATUS_MAX_PKT_ERR 0x0000000000000004ULL
431*4882a593Smuzhiyun #define BTXMAC_STATUS_BYTE_CNT_EXP 0x0000000000000400ULL
432*4882a593Smuzhiyun #define BTXMAC_STATUS_FRAME_CNT_EXP 0x0000000000000800ULL
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun #define BRXMAC_STATUS 0x00028UL
435*4882a593Smuzhiyun #define BRXMAC_STATUS_RX_PKT 0x0000000000000001ULL
436*4882a593Smuzhiyun #define BRXMAC_STATUS_OVERFLOW 0x0000000000000002ULL
437*4882a593Smuzhiyun #define BRXMAC_STATUS_FRAME_CNT_EXP 0x0000000000000004ULL
438*4882a593Smuzhiyun #define BRXMAC_STATUS_ALIGN_ERR_EXP 0x0000000000000008ULL
439*4882a593Smuzhiyun #define BRXMAC_STATUS_CRC_ERR_EXP 0x0000000000000010ULL
440*4882a593Smuzhiyun #define BRXMAC_STATUS_LEN_ERR_EXP 0x0000000000000020ULL
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun #define BMAC_CTRL_STATUS 0x00030UL
443*4882a593Smuzhiyun #define BMAC_CTRL_STATUS_PAUSE_RECV 0x0000000000000001ULL
444*4882a593Smuzhiyun #define BMAC_CTRL_STATUS_PAUSE 0x0000000000000002ULL
445*4882a593Smuzhiyun #define BMAC_CTRL_STATUS_NOPAUSE 0x0000000000000004ULL
446*4882a593Smuzhiyun #define BMAC_CTRL_STATUS_TIME 0x00000000ffff0000ULL
447*4882a593Smuzhiyun #define BMAC_CTRL_STATUS_TIME_SHIFT 16
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun #define BTXMAC_STATUS_MASK 0x00040UL
450*4882a593Smuzhiyun #define BRXMAC_STATUS_MASK 0x00048UL
451*4882a593Smuzhiyun #define BMAC_CTRL_STATUS_MASK 0x00050UL
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun #define BTXMAC_CONFIG 0x00060UL
454*4882a593Smuzhiyun #define BTXMAC_CONFIG_ENABLE 0x0000000000000001ULL
455*4882a593Smuzhiyun #define BTXMAC_CONFIG_FCS_DISABLE 0x0000000000000002ULL
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun #define BRXMAC_CONFIG 0x00068UL
458*4882a593Smuzhiyun #define BRXMAC_CONFIG_DISCARD_DIS 0x0000000000000080ULL
459*4882a593Smuzhiyun #define BRXMAC_CONFIG_ADDR_FILT_EN 0x0000000000000040ULL
460*4882a593Smuzhiyun #define BRXMAC_CONFIG_HASH_FILT_EN 0x0000000000000020ULL
461*4882a593Smuzhiyun #define BRXMAC_CONFIG_PROMISC_GRP 0x0000000000000010ULL
462*4882a593Smuzhiyun #define BRXMAC_CONFIG_PROMISC 0x0000000000000008ULL
463*4882a593Smuzhiyun #define BRXMAC_CONFIG_STRIP_FCS 0x0000000000000004ULL
464*4882a593Smuzhiyun #define BRXMAC_CONFIG_STRIP_PAD 0x0000000000000002ULL
465*4882a593Smuzhiyun #define BRXMAC_CONFIG_ENABLE 0x0000000000000001ULL
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun #define BMAC_CTRL_CONFIG 0x00070UL
468*4882a593Smuzhiyun #define BMAC_CTRL_CONFIG_TX_PAUSE_EN 0x0000000000000001ULL
469*4882a593Smuzhiyun #define BMAC_CTRL_CONFIG_RX_PAUSE_EN 0x0000000000000002ULL
470*4882a593Smuzhiyun #define BMAC_CTRL_CONFIG_PASS_CTRL 0x0000000000000004ULL
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun #define BMAC_XIF_CONFIG 0x00078UL
473*4882a593Smuzhiyun #define BMAC_XIF_CONFIG_TX_OUTPUT_EN 0x0000000000000001ULL
474*4882a593Smuzhiyun #define BMAC_XIF_CONFIG_MII_LOOPBACK 0x0000000000000002ULL
475*4882a593Smuzhiyun #define BMAC_XIF_CONFIG_GMII_MODE 0x0000000000000008ULL
476*4882a593Smuzhiyun #define BMAC_XIF_CONFIG_LINK_LED 0x0000000000000020ULL
477*4882a593Smuzhiyun #define BMAC_XIF_CONFIG_LED_POLARITY 0x0000000000000040ULL
478*4882a593Smuzhiyun #define BMAC_XIF_CONFIG_25MHZ_CLOCK 0x0000000000000080ULL
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun #define BMAC_MIN_FRAME 0x000a0UL
481*4882a593Smuzhiyun #define BMAC_MIN_FRAME_VAL 0x00000000000003ffULL
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun #define BMAC_MAX_FRAME 0x000a8UL
484*4882a593Smuzhiyun #define BMAC_MAX_FRAME_MAX_BURST 0x000000003fff0000ULL
485*4882a593Smuzhiyun #define BMAC_MAX_FRAME_MAX_BURST_SHIFT 16
486*4882a593Smuzhiyun #define BMAC_MAX_FRAME_MAX_FRAME 0x0000000000003fffULL
487*4882a593Smuzhiyun #define BMAC_MAX_FRAME_MAX_FRAME_SHIFT 0
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun #define BMAC_PREAMBLE_SIZE 0x000b0UL
490*4882a593Smuzhiyun #define BMAC_PREAMBLE_SIZE_VAL 0x00000000000003ffULL
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun #define BMAC_CTRL_TYPE 0x000c8UL
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun #define BMAC_ADDR0 0x00100UL
495*4882a593Smuzhiyun #define BMAC_ADDR0_ADDR0 0x000000000000ffffULL
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun #define BMAC_ADDR1 0x00108UL
498*4882a593Smuzhiyun #define BMAC_ADDR1_ADDR1 0x000000000000ffffULL
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #define BMAC_ADDR2 0x00110UL
501*4882a593Smuzhiyun #define BMAC_ADDR2_ADDR2 0x000000000000ffffULL
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun #define BMAC_NUM_ALT_ADDR 6
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun #define BMAC_ALT_ADDR0(NUM) (0x00118UL + (NUM)*0x18UL)
506*4882a593Smuzhiyun #define BMAC_ALT_ADDR0_ADDR0 0x000000000000ffffULL
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun #define BMAC_ALT_ADDR1(NUM) (0x00120UL + (NUM)*0x18UL)
509*4882a593Smuzhiyun #define BMAC_ALT_ADDR1_ADDR1 0x000000000000ffffULL
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun #define BMAC_ALT_ADDR2(NUM) (0x00128UL + (NUM)*0x18UL)
512*4882a593Smuzhiyun #define BMAC_ALT_ADDR2_ADDR2 0x000000000000ffffULL
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun #define BMAC_FC_ADDR0 0x00268UL
515*4882a593Smuzhiyun #define BMAC_FC_ADDR0_ADDR0 0x000000000000ffffULL
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun #define BMAC_FC_ADDR1 0x00270UL
518*4882a593Smuzhiyun #define BMAC_FC_ADDR1_ADDR1 0x000000000000ffffULL
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun #define BMAC_FC_ADDR2 0x00278UL
521*4882a593Smuzhiyun #define BMAC_FC_ADDR2_ADDR2 0x000000000000ffffULL
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun #define BMAC_ADD_FILT0 0x00298UL
524*4882a593Smuzhiyun #define BMAC_ADD_FILT0_FILT0 0x000000000000ffffULL
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun #define BMAC_ADD_FILT1 0x002a0UL
527*4882a593Smuzhiyun #define BMAC_ADD_FILT1_FILT1 0x000000000000ffffULL
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun #define BMAC_ADD_FILT2 0x002a8UL
530*4882a593Smuzhiyun #define BMAC_ADD_FILT2_FILT2 0x000000000000ffffULL
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun #define BMAC_ADD_FILT12_MASK 0x002b0UL
533*4882a593Smuzhiyun #define BMAC_ADD_FILT12_MASK_VAL 0x00000000000000ffULL
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun #define BMAC_ADD_FILT00_MASK 0x002b8UL
536*4882a593Smuzhiyun #define BMAC_ADD_FILT00_MASK_VAL 0x000000000000ffffULL
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun #define BMAC_HASH_TBL(NUM) (0x002c0UL + (NUM) * 0x8UL)
539*4882a593Smuzhiyun #define BMAC_HASH_TBL_VAL 0x000000000000ffffULL
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun #define BRXMAC_FRAME_CNT 0x00370
542*4882a593Smuzhiyun #define BRXMAC_FRAME_CNT_COUNT 0x000000000000ffffULL
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun #define BRXMAC_MAX_LEN_ERR_CNT 0x00378
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun #define BRXMAC_ALIGN_ERR_CNT 0x00380
547*4882a593Smuzhiyun #define BRXMAC_ALIGN_ERR_CNT_COUNT 0x000000000000ffffULL
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun #define BRXMAC_CRC_ERR_CNT 0x00388
550*4882a593Smuzhiyun #define BRXMAC_ALIGN_ERR_CNT_COUNT 0x000000000000ffffULL
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun #define BRXMAC_CODE_VIOL_ERR_CNT 0x00390
553*4882a593Smuzhiyun #define BRXMAC_CODE_VIOL_ERR_CNT_COUNT 0x000000000000ffffULL
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun #define BMAC_STATE_MACHINE 0x003a0
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN 0x003f8UL
558*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN15 0x0000000000008000ULL
559*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN14 0x0000000000004000ULL
560*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN13 0x0000000000002000ULL
561*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN12 0x0000000000001000ULL
562*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN11 0x0000000000000800ULL
563*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN10 0x0000000000000400ULL
564*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN9 0x0000000000000200ULL
565*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN8 0x0000000000000100ULL
566*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN7 0x0000000000000080ULL
567*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN6 0x0000000000000040ULL
568*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN5 0x0000000000000020ULL
569*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN4 0x0000000000000010ULL
570*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN3 0x0000000000000008ULL
571*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN2 0x0000000000000004ULL
572*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN1 0x0000000000000002ULL
573*4882a593Smuzhiyun #define BMAC_ADDR_CMPEN_EN0 0x0000000000000001ULL
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun #define BMAC_NUM_HOST_INFO 9
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun #define BMAC_HOST_INFO(NUM) (0x00400UL + (NUM) * 0x8UL)
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun #define BTXMAC_BYTE_CNT 0x00448UL
580*4882a593Smuzhiyun #define BTXMAC_BYTE_CNT_COUNT 0x00000000ffffffffULL
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun #define BTXMAC_FRM_CNT 0x00450UL
583*4882a593Smuzhiyun #define BTXMAC_FRM_CNT_COUNT 0x00000000ffffffffULL
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun #define BRXMAC_BYTE_CNT 0x00458UL
586*4882a593Smuzhiyun #define BRXMAC_BYTE_CNT_COUNT 0x00000000ffffffffULL
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun #define HOST_INFO_MPR 0x0000000000000100ULL
589*4882a593Smuzhiyun #define HOST_INFO_MACRDCTBLN 0x0000000000000007ULL
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* XPCS registers, offset from np->regs + np->xpcs_off */
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun #define XPCS_CONTROL1 (FZC_MAC + 0x00000UL)
594*4882a593Smuzhiyun #define XPCS_CONTROL1_RESET 0x0000000000008000ULL
595*4882a593Smuzhiyun #define XPCS_CONTROL1_LOOPBACK 0x0000000000004000ULL
596*4882a593Smuzhiyun #define XPCS_CONTROL1_SPEED_SELECT3 0x0000000000002000ULL
597*4882a593Smuzhiyun #define XPCS_CONTROL1_CSR_LOW_PWR 0x0000000000000800ULL
598*4882a593Smuzhiyun #define XPCS_CONTROL1_CSR_SPEED1 0x0000000000000040ULL
599*4882a593Smuzhiyun #define XPCS_CONTROL1_CSR_SPEED0 0x000000000000003cULL
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun #define XPCS_STATUS1 (FZC_MAC + 0x00008UL)
602*4882a593Smuzhiyun #define XPCS_STATUS1_CSR_FAULT 0x0000000000000080ULL
603*4882a593Smuzhiyun #define XPCS_STATUS1_CSR_RXLNK_STAT 0x0000000000000004ULL
604*4882a593Smuzhiyun #define XPCS_STATUS1_CSR_LPWR_ABLE 0x0000000000000002ULL
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun #define XPCS_DEVICE_IDENTIFIER (FZC_MAC + 0x00010UL)
607*4882a593Smuzhiyun #define XPCS_DEVICE_IDENTIFIER_VAL 0x00000000ffffffffULL
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun #define XPCS_SPEED_ABILITY (FZC_MAC + 0x00018UL)
610*4882a593Smuzhiyun #define XPCS_SPEED_ABILITY_10GIG 0x0000000000000001ULL
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun #define XPCS_DEV_IN_PKG (FZC_MAC + 0x00020UL)
613*4882a593Smuzhiyun #define XPCS_DEV_IN_PKG_CSR_VEND2 0x0000000080000000ULL
614*4882a593Smuzhiyun #define XPCS_DEV_IN_PKG_CSR_VEND1 0x0000000040000000ULL
615*4882a593Smuzhiyun #define XPCS_DEV_IN_PKG_DTE_XS 0x0000000000000020ULL
616*4882a593Smuzhiyun #define XPCS_DEV_IN_PKG_PHY_XS 0x0000000000000010ULL
617*4882a593Smuzhiyun #define XPCS_DEV_IN_PKG_PCS 0x0000000000000008ULL
618*4882a593Smuzhiyun #define XPCS_DEV_IN_PKG_WIS 0x0000000000000004ULL
619*4882a593Smuzhiyun #define XPCS_DEV_IN_PKG_PMD_PMA 0x0000000000000002ULL
620*4882a593Smuzhiyun #define XPCS_DEV_IN_PKG_CLS22 0x0000000000000001ULL
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun #define XPCS_CONTROL2 (FZC_MAC + 0x00028UL)
623*4882a593Smuzhiyun #define XPCS_CONTROL2_CSR_PSC_SEL 0x0000000000000003ULL
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun #define XPCS_STATUS2 (FZC_MAC + 0x00030UL)
626*4882a593Smuzhiyun #define XPCS_STATUS2_CSR_DEV_PRES 0x000000000000c000ULL
627*4882a593Smuzhiyun #define XPCS_STATUS2_CSR_TX_FAULT 0x0000000000000800ULL
628*4882a593Smuzhiyun #define XPCS_STATUS2_CSR_RCV_FAULT 0x0000000000000400ULL
629*4882a593Smuzhiyun #define XPCS_STATUS2_TEN_GBASE_W 0x0000000000000004ULL
630*4882a593Smuzhiyun #define XPCS_STATUS2_TEN_GBASE_X 0x0000000000000002ULL
631*4882a593Smuzhiyun #define XPCS_STATUS2_TEN_GBASE_R 0x0000000000000001ULL
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun #define XPCS_PKG_ID (FZC_MAC + 0x00038UL)
634*4882a593Smuzhiyun #define XPCS_PKG_ID_VAL 0x00000000ffffffffULL
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun #define XPCS_STATUS(IDX) (FZC_MAC + 0x00040UL)
637*4882a593Smuzhiyun #define XPCS_STATUS_CSR_LANE_ALIGN 0x0000000000001000ULL
638*4882a593Smuzhiyun #define XPCS_STATUS_CSR_PATTEST_CAP 0x0000000000000800ULL
639*4882a593Smuzhiyun #define XPCS_STATUS_CSR_LANE3_SYNC 0x0000000000000008ULL
640*4882a593Smuzhiyun #define XPCS_STATUS_CSR_LANE2_SYNC 0x0000000000000004ULL
641*4882a593Smuzhiyun #define XPCS_STATUS_CSR_LANE1_SYNC 0x0000000000000002ULL
642*4882a593Smuzhiyun #define XPCS_STATUS_CSR_LANE0_SYNC 0x0000000000000001ULL
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun #define XPCS_TEST_CONTROL (FZC_MAC + 0x00048UL)
645*4882a593Smuzhiyun #define XPCS_TEST_CONTROL_TXTST_EN 0x0000000000000004ULL
646*4882a593Smuzhiyun #define XPCS_TEST_CONTROL_TPAT_SEL 0x0000000000000003ULL
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun #define XPCS_CFG_VENDOR1 (FZC_MAC + 0x00050UL)
649*4882a593Smuzhiyun #define XPCS_CFG_VENDOR1_DBG_IOTST 0x0000000000000080ULL
650*4882a593Smuzhiyun #define XPCS_CFG_VENDOR1_DBG_SEL 0x0000000000000078ULL
651*4882a593Smuzhiyun #define XPCS_CFG_VENDOR1_BYPASS_DET 0x0000000000000004ULL
652*4882a593Smuzhiyun #define XPCS_CFG_VENDOR1_TXBUF_EN 0x0000000000000002ULL
653*4882a593Smuzhiyun #define XPCS_CFG_VENDOR1_XPCS_EN 0x0000000000000001ULL
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun #define XPCS_DIAG_VENDOR2 (FZC_MAC + 0x00058UL)
656*4882a593Smuzhiyun #define XPCS_DIAG_VENDOR2_SSM_LANE3 0x0000000001e00000ULL
657*4882a593Smuzhiyun #define XPCS_DIAG_VENDOR2_SSM_LANE2 0x00000000001e0000ULL
658*4882a593Smuzhiyun #define XPCS_DIAG_VENDOR2_SSM_LANE1 0x000000000001e000ULL
659*4882a593Smuzhiyun #define XPCS_DIAG_VENDOR2_SSM_LANE0 0x0000000000001e00ULL
660*4882a593Smuzhiyun #define XPCS_DIAG_VENDOR2_EBUF_SM 0x00000000000001feULL
661*4882a593Smuzhiyun #define XPCS_DIAG_VENDOR2_RCV_SM 0x0000000000000001ULL
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun #define XPCS_MASK1 (FZC_MAC + 0x00060UL)
664*4882a593Smuzhiyun #define XPCS_MASK1_FAULT_MASK 0x0000000000000080ULL
665*4882a593Smuzhiyun #define XPCS_MASK1_RXALIGN_STAT_MSK 0x0000000000000004ULL
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun #define XPCS_PKT_COUNT (FZC_MAC + 0x00068UL)
668*4882a593Smuzhiyun #define XPCS_PKT_COUNT_TX 0x00000000ffff0000ULL
669*4882a593Smuzhiyun #define XPCS_PKT_COUNT_RX 0x000000000000ffffULL
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun #define XPCS_TX_SM (FZC_MAC + 0x00070UL)
672*4882a593Smuzhiyun #define XPCS_TX_SM_VAL 0x000000000000000fULL
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun #define XPCS_DESKEW_ERR_CNT (FZC_MAC + 0x00078UL)
675*4882a593Smuzhiyun #define XPCS_DESKEW_ERR_CNT_VAL 0x00000000000000ffULL
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun #define XPCS_SYMERR_CNT01 (FZC_MAC + 0x00080UL)
678*4882a593Smuzhiyun #define XPCS_SYMERR_CNT01_LANE1 0x00000000ffff0000ULL
679*4882a593Smuzhiyun #define XPCS_SYMERR_CNT01_LANE0 0x000000000000ffffULL
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun #define XPCS_SYMERR_CNT23 (FZC_MAC + 0x00088UL)
682*4882a593Smuzhiyun #define XPCS_SYMERR_CNT23_LANE3 0x00000000ffff0000ULL
683*4882a593Smuzhiyun #define XPCS_SYMERR_CNT23_LANE2 0x000000000000ffffULL
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun #define XPCS_TRAINING_VECTOR (FZC_MAC + 0x00090UL)
686*4882a593Smuzhiyun #define XPCS_TRAINING_VECTOR_VAL 0x00000000ffffffffULL
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* PCS registers, offset from np->regs + np->pcs_off */
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun #define PCS_MII_CTL (FZC_MAC + 0x00000UL)
691*4882a593Smuzhiyun #define PCS_MII_CTL_RST 0x0000000000008000ULL
692*4882a593Smuzhiyun #define PCS_MII_CTL_10_100_SPEED 0x0000000000002000ULL
693*4882a593Smuzhiyun #define PCS_MII_AUTONEG_EN 0x0000000000001000ULL
694*4882a593Smuzhiyun #define PCS_MII_PWR_DOWN 0x0000000000000800ULL
695*4882a593Smuzhiyun #define PCS_MII_ISOLATE 0x0000000000000400ULL
696*4882a593Smuzhiyun #define PCS_MII_AUTONEG_RESTART 0x0000000000000200ULL
697*4882a593Smuzhiyun #define PCS_MII_DUPLEX 0x0000000000000100ULL
698*4882a593Smuzhiyun #define PCS_MII_COLL_TEST 0x0000000000000080ULL
699*4882a593Smuzhiyun #define PCS_MII_1000MB_SPEED 0x0000000000000040ULL
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun #define PCS_MII_STAT (FZC_MAC + 0x00008UL)
702*4882a593Smuzhiyun #define PCS_MII_STAT_EXT_STATUS 0x0000000000000100ULL
703*4882a593Smuzhiyun #define PCS_MII_STAT_AUTONEG_DONE 0x0000000000000020ULL
704*4882a593Smuzhiyun #define PCS_MII_STAT_REMOTE_FAULT 0x0000000000000010ULL
705*4882a593Smuzhiyun #define PCS_MII_STAT_AUTONEG_ABLE 0x0000000000000008ULL
706*4882a593Smuzhiyun #define PCS_MII_STAT_LINK_STATUS 0x0000000000000004ULL
707*4882a593Smuzhiyun #define PCS_MII_STAT_JABBER_DET 0x0000000000000002ULL
708*4882a593Smuzhiyun #define PCS_MII_STAT_EXT_CAP 0x0000000000000001ULL
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun #define PCS_MII_ADV (FZC_MAC + 0x00010UL)
711*4882a593Smuzhiyun #define PCS_MII_ADV_NEXT_PAGE 0x0000000000008000ULL
712*4882a593Smuzhiyun #define PCS_MII_ADV_ACK 0x0000000000004000ULL
713*4882a593Smuzhiyun #define PCS_MII_ADV_REMOTE_FAULT 0x0000000000003000ULL
714*4882a593Smuzhiyun #define PCS_MII_ADV_ASM_DIR 0x0000000000000100ULL
715*4882a593Smuzhiyun #define PCS_MII_ADV_PAUSE 0x0000000000000080ULL
716*4882a593Smuzhiyun #define PCS_MII_ADV_HALF_DUPLEX 0x0000000000000040ULL
717*4882a593Smuzhiyun #define PCS_MII_ADV_FULL_DUPLEX 0x0000000000000020ULL
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun #define PCS_MII_PARTNER (FZC_MAC + 0x00018UL)
720*4882a593Smuzhiyun #define PCS_MII_PARTNER_NEXT_PAGE 0x0000000000008000ULL
721*4882a593Smuzhiyun #define PCS_MII_PARTNER_ACK 0x0000000000004000ULL
722*4882a593Smuzhiyun #define PCS_MII_PARTNER_REMOTE_FAULT 0x0000000000002000ULL
723*4882a593Smuzhiyun #define PCS_MII_PARTNER_PAUSE 0x0000000000000180ULL
724*4882a593Smuzhiyun #define PCS_MII_PARTNER_HALF_DUPLEX 0x0000000000000040ULL
725*4882a593Smuzhiyun #define PCS_MII_PARTNER_FULL_DUPLEX 0x0000000000000020ULL
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun #define PCS_CONF (FZC_MAC + 0x00020UL)
728*4882a593Smuzhiyun #define PCS_CONF_MASK 0x0000000000000040ULL
729*4882a593Smuzhiyun #define PCS_CONF_10MS_TMR_OVERRIDE 0x0000000000000020ULL
730*4882a593Smuzhiyun #define PCS_CONF_JITTER_STUDY 0x0000000000000018ULL
731*4882a593Smuzhiyun #define PCS_CONF_SIGDET_ACTIVE_LOW 0x0000000000000004ULL
732*4882a593Smuzhiyun #define PCS_CONF_SIGDET_OVERRIDE 0x0000000000000002ULL
733*4882a593Smuzhiyun #define PCS_CONF_ENABLE 0x0000000000000001ULL
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun #define PCS_STATE (FZC_MAC + 0x00028UL)
736*4882a593Smuzhiyun #define PCS_STATE_D_PARTNER_FAIL 0x0000000020000000ULL
737*4882a593Smuzhiyun #define PCS_STATE_D_WAIT_C_CODES_ACK 0x0000000010000000ULL
738*4882a593Smuzhiyun #define PCS_STATE_D_SYNC_LOSS 0x0000000008000000ULL
739*4882a593Smuzhiyun #define PCS_STATE_D_NO_GOOD_C_CODES 0x0000000004000000ULL
740*4882a593Smuzhiyun #define PCS_STATE_D_SERDES 0x0000000002000000ULL
741*4882a593Smuzhiyun #define PCS_STATE_D_BREAKLINK_C_CODES 0x0000000001000000ULL
742*4882a593Smuzhiyun #define PCS_STATE_L_SIGDET 0x0000000000400000ULL
743*4882a593Smuzhiyun #define PCS_STATE_L_SYNC_LOSS 0x0000000000200000ULL
744*4882a593Smuzhiyun #define PCS_STATE_L_C_CODES 0x0000000000100000ULL
745*4882a593Smuzhiyun #define PCS_STATE_LINK_CFG_STATE 0x000000000001e000ULL
746*4882a593Smuzhiyun #define PCS_STATE_SEQ_DET_STATE 0x0000000000001800ULL
747*4882a593Smuzhiyun #define PCS_STATE_WORD_SYNC_STATE 0x0000000000000700ULL
748*4882a593Smuzhiyun #define PCS_STATE_NO_IDLE 0x000000000000000fULL
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun #define PCS_INTERRUPT (FZC_MAC + 0x00030UL)
751*4882a593Smuzhiyun #define PCS_INTERRUPT_LSTATUS 0x0000000000000004ULL
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun #define PCS_DPATH_MODE (FZC_MAC + 0x000a0UL)
754*4882a593Smuzhiyun #define PCS_DPATH_MODE_PCS 0x0000000000000000ULL
755*4882a593Smuzhiyun #define PCS_DPATH_MODE_MII 0x0000000000000002ULL
756*4882a593Smuzhiyun #define PCS_DPATH_MODE_LINKUP_F_ENAB 0x0000000000000001ULL
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun #define PCS_PKT_CNT (FZC_MAC + 0x000c0UL)
759*4882a593Smuzhiyun #define PCS_PKT_CNT_RX 0x0000000007ff0000ULL
760*4882a593Smuzhiyun #define PCS_PKT_CNT_TX 0x00000000000007ffULL
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun #define MIF_BB_MDC (FZC_MAC + 0x16000UL)
763*4882a593Smuzhiyun #define MIF_BB_MDC_CLK 0x0000000000000001ULL
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun #define MIF_BB_MDO (FZC_MAC + 0x16008UL)
766*4882a593Smuzhiyun #define MIF_BB_MDO_DAT 0x0000000000000001ULL
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun #define MIF_BB_MDO_EN (FZC_MAC + 0x16010UL)
769*4882a593Smuzhiyun #define MIF_BB_MDO_EN_VAL 0x0000000000000001ULL
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT (FZC_MAC + 0x16018UL)
772*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_ST 0x00000000c0000000ULL
773*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_ST_SHIFT 30
774*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_OP_ADDR 0x0000000000000000ULL
775*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_OP_WRITE 0x0000000010000000ULL
776*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_OP_READ_INC 0x0000000020000000ULL
777*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_OP_READ 0x0000000030000000ULL
778*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_OP_SHIFT 28
779*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_PORT 0x000000000f800000ULL
780*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_PORT_SHIFT 23
781*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_REG 0x00000000007c0000ULL
782*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_REG_SHIFT 18
783*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_TA 0x0000000000030000ULL
784*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_TA_SHIFT 16
785*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_DATA 0x000000000000ffffULL
786*4882a593Smuzhiyun #define MIF_FRAME_OUTPUT_DATA_SHIFT 0
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun #define MDIO_ADDR_OP(port, dev, reg) \
789*4882a593Smuzhiyun ((0 << MIF_FRAME_OUTPUT_ST_SHIFT) | \
790*4882a593Smuzhiyun MIF_FRAME_OUTPUT_OP_ADDR | \
791*4882a593Smuzhiyun (port << MIF_FRAME_OUTPUT_PORT_SHIFT) | \
792*4882a593Smuzhiyun (dev << MIF_FRAME_OUTPUT_REG_SHIFT) | \
793*4882a593Smuzhiyun (0x2 << MIF_FRAME_OUTPUT_TA_SHIFT) | \
794*4882a593Smuzhiyun (reg << MIF_FRAME_OUTPUT_DATA_SHIFT))
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun #define MDIO_READ_OP(port, dev) \
797*4882a593Smuzhiyun ((0 << MIF_FRAME_OUTPUT_ST_SHIFT) | \
798*4882a593Smuzhiyun MIF_FRAME_OUTPUT_OP_READ | \
799*4882a593Smuzhiyun (port << MIF_FRAME_OUTPUT_PORT_SHIFT) | \
800*4882a593Smuzhiyun (dev << MIF_FRAME_OUTPUT_REG_SHIFT) | \
801*4882a593Smuzhiyun (0x2 << MIF_FRAME_OUTPUT_TA_SHIFT))
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun #define MDIO_WRITE_OP(port, dev, data) \
804*4882a593Smuzhiyun ((0 << MIF_FRAME_OUTPUT_ST_SHIFT) | \
805*4882a593Smuzhiyun MIF_FRAME_OUTPUT_OP_WRITE | \
806*4882a593Smuzhiyun (port << MIF_FRAME_OUTPUT_PORT_SHIFT) | \
807*4882a593Smuzhiyun (dev << MIF_FRAME_OUTPUT_REG_SHIFT) | \
808*4882a593Smuzhiyun (0x2 << MIF_FRAME_OUTPUT_TA_SHIFT) | \
809*4882a593Smuzhiyun (data << MIF_FRAME_OUTPUT_DATA_SHIFT))
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun #define MII_READ_OP(port, reg) \
812*4882a593Smuzhiyun ((1 << MIF_FRAME_OUTPUT_ST_SHIFT) | \
813*4882a593Smuzhiyun (2 << MIF_FRAME_OUTPUT_OP_SHIFT) | \
814*4882a593Smuzhiyun (port << MIF_FRAME_OUTPUT_PORT_SHIFT) | \
815*4882a593Smuzhiyun (reg << MIF_FRAME_OUTPUT_REG_SHIFT) | \
816*4882a593Smuzhiyun (0x2 << MIF_FRAME_OUTPUT_TA_SHIFT))
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun #define MII_WRITE_OP(port, reg, data) \
819*4882a593Smuzhiyun ((1 << MIF_FRAME_OUTPUT_ST_SHIFT) | \
820*4882a593Smuzhiyun (1 << MIF_FRAME_OUTPUT_OP_SHIFT) | \
821*4882a593Smuzhiyun (port << MIF_FRAME_OUTPUT_PORT_SHIFT) | \
822*4882a593Smuzhiyun (reg << MIF_FRAME_OUTPUT_REG_SHIFT) | \
823*4882a593Smuzhiyun (0x2 << MIF_FRAME_OUTPUT_TA_SHIFT) | \
824*4882a593Smuzhiyun (data << MIF_FRAME_OUTPUT_DATA_SHIFT))
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun #define MIF_CONFIG (FZC_MAC + 0x16020UL)
827*4882a593Smuzhiyun #define MIF_CONFIG_ATCA_GE 0x0000000000010000ULL
828*4882a593Smuzhiyun #define MIF_CONFIG_INDIRECT_MODE 0x0000000000008000ULL
829*4882a593Smuzhiyun #define MIF_CONFIG_POLL_PRT_PHYADDR 0x0000000000003c00ULL
830*4882a593Smuzhiyun #define MIF_CONFIG_POLL_DEV_REG_ADDR 0x00000000000003e0ULL
831*4882a593Smuzhiyun #define MIF_CONFIG_BB_MODE 0x0000000000000010ULL
832*4882a593Smuzhiyun #define MIF_CONFIG_POLL_EN 0x0000000000000008ULL
833*4882a593Smuzhiyun #define MIF_CONFIG_BB_SER_SEL 0x0000000000000006ULL
834*4882a593Smuzhiyun #define MIF_CONFIG_MANUAL_MODE 0x0000000000000001ULL
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun #define MIF_POLL_STATUS (FZC_MAC + 0x16028UL)
837*4882a593Smuzhiyun #define MIF_POLL_STATUS_DATA 0x00000000ffff0000ULL
838*4882a593Smuzhiyun #define MIF_POLL_STATUS_STAT 0x000000000000ffffULL
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun #define MIF_POLL_MASK (FZC_MAC + 0x16030UL)
841*4882a593Smuzhiyun #define MIF_POLL_MASK_VAL 0x000000000000ffffULL
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun #define MIF_SM (FZC_MAC + 0x16038UL)
844*4882a593Smuzhiyun #define MIF_SM_PORT_ADDR 0x00000000001f0000ULL
845*4882a593Smuzhiyun #define MIF_SM_MDI_1 0x0000000000004000ULL
846*4882a593Smuzhiyun #define MIF_SM_MDI_0 0x0000000000002400ULL
847*4882a593Smuzhiyun #define MIF_SM_MDCLK 0x0000000000001000ULL
848*4882a593Smuzhiyun #define MIF_SM_MDO_EN 0x0000000000000800ULL
849*4882a593Smuzhiyun #define MIF_SM_MDO 0x0000000000000400ULL
850*4882a593Smuzhiyun #define MIF_SM_MDI 0x0000000000000200ULL
851*4882a593Smuzhiyun #define MIF_SM_CTL 0x00000000000001c0ULL
852*4882a593Smuzhiyun #define MIF_SM_EX 0x000000000000003fULL
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun #define MIF_STATUS (FZC_MAC + 0x16040UL)
855*4882a593Smuzhiyun #define MIF_STATUS_MDINT1 0x0000000000000020ULL
856*4882a593Smuzhiyun #define MIF_STATUS_MDINT0 0x0000000000000010ULL
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun #define MIF_MASK (FZC_MAC + 0x16048UL)
859*4882a593Smuzhiyun #define MIF_MASK_MDINT1 0x0000000000000020ULL
860*4882a593Smuzhiyun #define MIF_MASK_MDINT0 0x0000000000000010ULL
861*4882a593Smuzhiyun #define MIF_MASK_PEU_ERR 0x0000000000000008ULL
862*4882a593Smuzhiyun #define MIF_MASK_YC 0x0000000000000004ULL
863*4882a593Smuzhiyun #define MIF_MASK_XGE_ERR0 0x0000000000000002ULL
864*4882a593Smuzhiyun #define MIF_MASK_MIF_INIT_DONE 0x0000000000000001ULL
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun #define ENET_SERDES_RESET (FZC_MAC + 0x14000UL)
867*4882a593Smuzhiyun #define ENET_SERDES_RESET_1 0x0000000000000002ULL
868*4882a593Smuzhiyun #define ENET_SERDES_RESET_0 0x0000000000000001ULL
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun #define ENET_SERDES_CFG (FZC_MAC + 0x14008UL)
871*4882a593Smuzhiyun #define ENET_SERDES_BE_LOOPBACK 0x0000000000000002ULL
872*4882a593Smuzhiyun #define ENET_SERDES_CFG_FORCE_RDY 0x0000000000000001ULL
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun #define ENET_SERDES_0_PLL_CFG (FZC_MAC + 0x14010UL)
875*4882a593Smuzhiyun #define ENET_SERDES_PLL_FBDIV0 0x0000000000000001ULL
876*4882a593Smuzhiyun #define ENET_SERDES_PLL_FBDIV1 0x0000000000000002ULL
877*4882a593Smuzhiyun #define ENET_SERDES_PLL_FBDIV2 0x0000000000000004ULL
878*4882a593Smuzhiyun #define ENET_SERDES_PLL_HRATE0 0x0000000000000008ULL
879*4882a593Smuzhiyun #define ENET_SERDES_PLL_HRATE1 0x0000000000000010ULL
880*4882a593Smuzhiyun #define ENET_SERDES_PLL_HRATE2 0x0000000000000020ULL
881*4882a593Smuzhiyun #define ENET_SERDES_PLL_HRATE3 0x0000000000000040ULL
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun #define ENET_SERDES_0_CTRL_CFG (FZC_MAC + 0x14018UL)
884*4882a593Smuzhiyun #define ENET_SERDES_CTRL_SDET_0 0x0000000000000001ULL
885*4882a593Smuzhiyun #define ENET_SERDES_CTRL_SDET_1 0x0000000000000002ULL
886*4882a593Smuzhiyun #define ENET_SERDES_CTRL_SDET_2 0x0000000000000004ULL
887*4882a593Smuzhiyun #define ENET_SERDES_CTRL_SDET_3 0x0000000000000008ULL
888*4882a593Smuzhiyun #define ENET_SERDES_CTRL_EMPH_0 0x0000000000000070ULL
889*4882a593Smuzhiyun #define ENET_SERDES_CTRL_EMPH_0_SHIFT 4
890*4882a593Smuzhiyun #define ENET_SERDES_CTRL_EMPH_1 0x0000000000000380ULL
891*4882a593Smuzhiyun #define ENET_SERDES_CTRL_EMPH_1_SHIFT 7
892*4882a593Smuzhiyun #define ENET_SERDES_CTRL_EMPH_2 0x0000000000001c00ULL
893*4882a593Smuzhiyun #define ENET_SERDES_CTRL_EMPH_2_SHIFT 10
894*4882a593Smuzhiyun #define ENET_SERDES_CTRL_EMPH_3 0x000000000000e000ULL
895*4882a593Smuzhiyun #define ENET_SERDES_CTRL_EMPH_3_SHIFT 13
896*4882a593Smuzhiyun #define ENET_SERDES_CTRL_LADJ_0 0x0000000000070000ULL
897*4882a593Smuzhiyun #define ENET_SERDES_CTRL_LADJ_0_SHIFT 16
898*4882a593Smuzhiyun #define ENET_SERDES_CTRL_LADJ_1 0x0000000000380000ULL
899*4882a593Smuzhiyun #define ENET_SERDES_CTRL_LADJ_1_SHIFT 19
900*4882a593Smuzhiyun #define ENET_SERDES_CTRL_LADJ_2 0x0000000001c00000ULL
901*4882a593Smuzhiyun #define ENET_SERDES_CTRL_LADJ_2_SHIFT 22
902*4882a593Smuzhiyun #define ENET_SERDES_CTRL_LADJ_3 0x000000000e000000ULL
903*4882a593Smuzhiyun #define ENET_SERDES_CTRL_LADJ_3_SHIFT 25
904*4882a593Smuzhiyun #define ENET_SERDES_CTRL_RXITERM_0 0x0000000010000000ULL
905*4882a593Smuzhiyun #define ENET_SERDES_CTRL_RXITERM_1 0x0000000020000000ULL
906*4882a593Smuzhiyun #define ENET_SERDES_CTRL_RXITERM_2 0x0000000040000000ULL
907*4882a593Smuzhiyun #define ENET_SERDES_CTRL_RXITERM_3 0x0000000080000000ULL
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun #define ENET_SERDES_0_TEST_CFG (FZC_MAC + 0x14020UL)
910*4882a593Smuzhiyun #define ENET_SERDES_TEST_MD_0 0x0000000000000003ULL
911*4882a593Smuzhiyun #define ENET_SERDES_TEST_MD_0_SHIFT 0
912*4882a593Smuzhiyun #define ENET_SERDES_TEST_MD_1 0x000000000000000cULL
913*4882a593Smuzhiyun #define ENET_SERDES_TEST_MD_1_SHIFT 2
914*4882a593Smuzhiyun #define ENET_SERDES_TEST_MD_2 0x0000000000000030ULL
915*4882a593Smuzhiyun #define ENET_SERDES_TEST_MD_2_SHIFT 4
916*4882a593Smuzhiyun #define ENET_SERDES_TEST_MD_3 0x00000000000000c0ULL
917*4882a593Smuzhiyun #define ENET_SERDES_TEST_MD_3_SHIFT 6
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun #define ENET_TEST_MD_NO_LOOPBACK 0x0
920*4882a593Smuzhiyun #define ENET_TEST_MD_EWRAP 0x1
921*4882a593Smuzhiyun #define ENET_TEST_MD_PAD_LOOPBACK 0x2
922*4882a593Smuzhiyun #define ENET_TEST_MD_REV_LOOPBACK 0x3
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun #define ENET_SERDES_1_PLL_CFG (FZC_MAC + 0x14028UL)
925*4882a593Smuzhiyun #define ENET_SERDES_1_CTRL_CFG (FZC_MAC + 0x14030UL)
926*4882a593Smuzhiyun #define ENET_SERDES_1_TEST_CFG (FZC_MAC + 0x14038UL)
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun #define ENET_RGMII_CFG_REG (FZC_MAC + 0x14040UL)
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun #define ESR_INT_SIGNALS (FZC_MAC + 0x14800UL)
931*4882a593Smuzhiyun #define ESR_INT_SIGNALS_ALL 0x00000000ffffffffULL
932*4882a593Smuzhiyun #define ESR_INT_SIGNALS_P0_BITS 0x0000000033e0000fULL
933*4882a593Smuzhiyun #define ESR_INT_SIGNALS_P1_BITS 0x000000000c1f00f0ULL
934*4882a593Smuzhiyun #define ESR_INT_SRDY0_P0 0x0000000020000000ULL
935*4882a593Smuzhiyun #define ESR_INT_DET0_P0 0x0000000010000000ULL
936*4882a593Smuzhiyun #define ESR_INT_SRDY0_P1 0x0000000008000000ULL
937*4882a593Smuzhiyun #define ESR_INT_DET0_P1 0x0000000004000000ULL
938*4882a593Smuzhiyun #define ESR_INT_XSRDY_P0 0x0000000002000000ULL
939*4882a593Smuzhiyun #define ESR_INT_XDP_P0_CH3 0x0000000001000000ULL
940*4882a593Smuzhiyun #define ESR_INT_XDP_P0_CH2 0x0000000000800000ULL
941*4882a593Smuzhiyun #define ESR_INT_XDP_P0_CH1 0x0000000000400000ULL
942*4882a593Smuzhiyun #define ESR_INT_XDP_P0_CH0 0x0000000000200000ULL
943*4882a593Smuzhiyun #define ESR_INT_XSRDY_P1 0x0000000000100000ULL
944*4882a593Smuzhiyun #define ESR_INT_XDP_P1_CH3 0x0000000000080000ULL
945*4882a593Smuzhiyun #define ESR_INT_XDP_P1_CH2 0x0000000000040000ULL
946*4882a593Smuzhiyun #define ESR_INT_XDP_P1_CH1 0x0000000000020000ULL
947*4882a593Smuzhiyun #define ESR_INT_XDP_P1_CH0 0x0000000000010000ULL
948*4882a593Smuzhiyun #define ESR_INT_SLOSS_P1_CH3 0x0000000000000080ULL
949*4882a593Smuzhiyun #define ESR_INT_SLOSS_P1_CH2 0x0000000000000040ULL
950*4882a593Smuzhiyun #define ESR_INT_SLOSS_P1_CH1 0x0000000000000020ULL
951*4882a593Smuzhiyun #define ESR_INT_SLOSS_P1_CH0 0x0000000000000010ULL
952*4882a593Smuzhiyun #define ESR_INT_SLOSS_P0_CH3 0x0000000000000008ULL
953*4882a593Smuzhiyun #define ESR_INT_SLOSS_P0_CH2 0x0000000000000004ULL
954*4882a593Smuzhiyun #define ESR_INT_SLOSS_P0_CH1 0x0000000000000002ULL
955*4882a593Smuzhiyun #define ESR_INT_SLOSS_P0_CH0 0x0000000000000001ULL
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun #define ESR_DEBUG_SEL (FZC_MAC + 0x14808UL)
958*4882a593Smuzhiyun #define ESR_DEBUG_SEL_VAL 0x000000000000003fULL
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /* SerDes registers behind MIF */
961*4882a593Smuzhiyun #define NIU_ESR_DEV_ADDR 0x1e
962*4882a593Smuzhiyun #define ESR_BASE 0x0000
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun #define ESR_RXTX_COMM_CTRL_L (ESR_BASE + 0x0000)
965*4882a593Smuzhiyun #define ESR_RXTX_COMM_CTRL_H (ESR_BASE + 0x0001)
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun #define ESR_RXTX_RESET_CTRL_L (ESR_BASE + 0x0002)
968*4882a593Smuzhiyun #define ESR_RXTX_RESET_CTRL_H (ESR_BASE + 0x0003)
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun #define ESR_RX_POWER_CTRL_L (ESR_BASE + 0x0004)
971*4882a593Smuzhiyun #define ESR_RX_POWER_CTRL_H (ESR_BASE + 0x0005)
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun #define ESR_TX_POWER_CTRL_L (ESR_BASE + 0x0006)
974*4882a593Smuzhiyun #define ESR_TX_POWER_CTRL_H (ESR_BASE + 0x0007)
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun #define ESR_MISC_POWER_CTRL_L (ESR_BASE + 0x0008)
977*4882a593Smuzhiyun #define ESR_MISC_POWER_CTRL_H (ESR_BASE + 0x0009)
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun #define ESR_RXTX_CTRL_L(CHAN) (ESR_BASE + 0x0080 + (CHAN) * 0x10)
980*4882a593Smuzhiyun #define ESR_RXTX_CTRL_H(CHAN) (ESR_BASE + 0x0081 + (CHAN) * 0x10)
981*4882a593Smuzhiyun #define ESR_RXTX_CTRL_BIASCNTL 0x80000000
982*4882a593Smuzhiyun #define ESR_RXTX_CTRL_RESV1 0x7c000000
983*4882a593Smuzhiyun #define ESR_RXTX_CTRL_TDENFIFO 0x02000000
984*4882a593Smuzhiyun #define ESR_RXTX_CTRL_TDWS20 0x01000000
985*4882a593Smuzhiyun #define ESR_RXTX_CTRL_VMUXLO 0x00c00000
986*4882a593Smuzhiyun #define ESR_RXTX_CTRL_VMUXLO_SHIFT 22
987*4882a593Smuzhiyun #define ESR_RXTX_CTRL_VPULSELO 0x00300000
988*4882a593Smuzhiyun #define ESR_RXTX_CTRL_VPULSELO_SHIFT 20
989*4882a593Smuzhiyun #define ESR_RXTX_CTRL_RESV2 0x000f0000
990*4882a593Smuzhiyun #define ESR_RXTX_CTRL_RESV3 0x0000c000
991*4882a593Smuzhiyun #define ESR_RXTX_CTRL_RXPRESWIN 0x00003000
992*4882a593Smuzhiyun #define ESR_RXTX_CTRL_RXPRESWIN_SHIFT 12
993*4882a593Smuzhiyun #define ESR_RXTX_CTRL_RESV4 0x00000800
994*4882a593Smuzhiyun #define ESR_RXTX_CTRL_RISEFALL 0x00000700
995*4882a593Smuzhiyun #define ESR_RXTX_CTRL_RISEFALL_SHIFT 8
996*4882a593Smuzhiyun #define ESR_RXTX_CTRL_RESV5 0x000000fe
997*4882a593Smuzhiyun #define ESR_RXTX_CTRL_ENSTRETCH 0x00000001
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun #define ESR_RXTX_TUNING_L(CHAN) (ESR_BASE + 0x0082 + (CHAN) * 0x10)
1000*4882a593Smuzhiyun #define ESR_RXTX_TUNING_H(CHAN) (ESR_BASE + 0x0083 + (CHAN) * 0x10)
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun #define ESR_RX_SYNCCHAR_L(CHAN) (ESR_BASE + 0x0084 + (CHAN) * 0x10)
1003*4882a593Smuzhiyun #define ESR_RX_SYNCCHAR_H(CHAN) (ESR_BASE + 0x0085 + (CHAN) * 0x10)
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun #define ESR_RXTX_TEST_L(CHAN) (ESR_BASE + 0x0086 + (CHAN) * 0x10)
1006*4882a593Smuzhiyun #define ESR_RXTX_TEST_H(CHAN) (ESR_BASE + 0x0087 + (CHAN) * 0x10)
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_L(CHAN) (ESR_BASE + 0x0088 + (CHAN) * 0x10)
1009*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_H(CHAN) (ESR_BASE + 0x0089 + (CHAN) * 0x10)
1010*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_RESV1 0xf8000000
1011*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_BLTIME 0x07000000
1012*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_BLTIME_SHIFT 24
1013*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_RESV2 0x00ff0000
1014*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_RXLOS_TEST 0x00008000
1015*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_RESV3 0x00004000
1016*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_RXLOSENAB 0x00002000
1017*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_FASTRESYNC 0x00001000
1018*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_SRATE 0x00000f00
1019*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_SRATE_SHIFT 8
1020*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_THCNT 0x000000ff
1021*4882a593Smuzhiyun #define ESR_GLUE_CTRL0_THCNT_SHIFT 0
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun #define BLTIME_64_CYCLES 0
1024*4882a593Smuzhiyun #define BLTIME_128_CYCLES 1
1025*4882a593Smuzhiyun #define BLTIME_256_CYCLES 2
1026*4882a593Smuzhiyun #define BLTIME_300_CYCLES 3
1027*4882a593Smuzhiyun #define BLTIME_384_CYCLES 4
1028*4882a593Smuzhiyun #define BLTIME_512_CYCLES 5
1029*4882a593Smuzhiyun #define BLTIME_1024_CYCLES 6
1030*4882a593Smuzhiyun #define BLTIME_2048_CYCLES 7
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun #define ESR_GLUE_CTRL1_L(CHAN) (ESR_BASE + 0x008a + (CHAN) * 0x10)
1033*4882a593Smuzhiyun #define ESR_GLUE_CTRL1_H(CHAN) (ESR_BASE + 0x008b + (CHAN) * 0x10)
1034*4882a593Smuzhiyun #define ESR_RXTX_TUNING1_L(CHAN) (ESR_BASE + 0x00c2 + (CHAN) * 0x10)
1035*4882a593Smuzhiyun #define ESR_RXTX_TUNING1_H(CHAN) (ESR_BASE + 0x00c2 + (CHAN) * 0x10)
1036*4882a593Smuzhiyun #define ESR_RXTX_TUNING2_L(CHAN) (ESR_BASE + 0x0102 + (CHAN) * 0x10)
1037*4882a593Smuzhiyun #define ESR_RXTX_TUNING2_H(CHAN) (ESR_BASE + 0x0102 + (CHAN) * 0x10)
1038*4882a593Smuzhiyun #define ESR_RXTX_TUNING3_L(CHAN) (ESR_BASE + 0x0142 + (CHAN) * 0x10)
1039*4882a593Smuzhiyun #define ESR_RXTX_TUNING3_H(CHAN) (ESR_BASE + 0x0142 + (CHAN) * 0x10)
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun #define NIU_ESR2_DEV_ADDR 0x1e
1042*4882a593Smuzhiyun #define ESR2_BASE 0x8000
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun #define ESR2_TI_PLL_CFG_L (ESR2_BASE + 0x000)
1045*4882a593Smuzhiyun #define ESR2_TI_PLL_CFG_H (ESR2_BASE + 0x001)
1046*4882a593Smuzhiyun #define PLL_CFG_STD 0x00000c00
1047*4882a593Smuzhiyun #define PLL_CFG_STD_SHIFT 10
1048*4882a593Smuzhiyun #define PLL_CFG_LD 0x00000300
1049*4882a593Smuzhiyun #define PLL_CFG_LD_SHIFT 8
1050*4882a593Smuzhiyun #define PLL_CFG_MPY 0x0000001e
1051*4882a593Smuzhiyun #define PLL_CFG_MPY_SHIFT 1
1052*4882a593Smuzhiyun #define PLL_CFG_MPY_4X 0x0
1053*4882a593Smuzhiyun #define PLL_CFG_MPY_5X 0x00000002
1054*4882a593Smuzhiyun #define PLL_CFG_MPY_6X 0x00000004
1055*4882a593Smuzhiyun #define PLL_CFG_MPY_8X 0x00000008
1056*4882a593Smuzhiyun #define PLL_CFG_MPY_10X 0x0000000a
1057*4882a593Smuzhiyun #define PLL_CFG_MPY_12X 0x0000000c
1058*4882a593Smuzhiyun #define PLL_CFG_MPY_12P5X 0x0000000e
1059*4882a593Smuzhiyun #define PLL_CFG_ENPLL 0x00000001
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun #define ESR2_TI_PLL_STS_L (ESR2_BASE + 0x002)
1062*4882a593Smuzhiyun #define ESR2_TI_PLL_STS_H (ESR2_BASE + 0x003)
1063*4882a593Smuzhiyun #define PLL_STS_LOCK 0x00000001
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun #define ESR2_TI_PLL_TEST_CFG_L (ESR2_BASE + 0x004)
1066*4882a593Smuzhiyun #define ESR2_TI_PLL_TEST_CFG_H (ESR2_BASE + 0x005)
1067*4882a593Smuzhiyun #define PLL_TEST_INVPATT 0x00004000
1068*4882a593Smuzhiyun #define PLL_TEST_RATE 0x00003000
1069*4882a593Smuzhiyun #define PLL_TEST_RATE_SHIFT 12
1070*4882a593Smuzhiyun #define PLL_TEST_CFG_ENBSAC 0x00000400
1071*4882a593Smuzhiyun #define PLL_TEST_CFG_ENBSRX 0x00000200
1072*4882a593Smuzhiyun #define PLL_TEST_CFG_ENBSTX 0x00000100
1073*4882a593Smuzhiyun #define PLL_TEST_CFG_LOOPBACK_PAD 0x00000040
1074*4882a593Smuzhiyun #define PLL_TEST_CFG_LOOPBACK_CML_DIS 0x00000080
1075*4882a593Smuzhiyun #define PLL_TEST_CFG_LOOPBACK_CML_EN 0x000000c0
1076*4882a593Smuzhiyun #define PLL_TEST_CFG_CLKBYP 0x00000030
1077*4882a593Smuzhiyun #define PLL_TEST_CFG_CLKBYP_SHIFT 4
1078*4882a593Smuzhiyun #define PLL_TEST_CFG_EN_RXPATT 0x00000008
1079*4882a593Smuzhiyun #define PLL_TEST_CFG_EN_TXPATT 0x00000004
1080*4882a593Smuzhiyun #define PLL_TEST_CFG_TPATT 0x00000003
1081*4882a593Smuzhiyun #define PLL_TEST_CFG_TPATT_SHIFT 0
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun #define ESR2_TI_PLL_TX_CFG_L(CHAN) (ESR2_BASE + 0x100 + (CHAN) * 4)
1084*4882a593Smuzhiyun #define ESR2_TI_PLL_TX_CFG_H(CHAN) (ESR2_BASE + 0x101 + (CHAN) * 4)
1085*4882a593Smuzhiyun #define PLL_TX_CFG_RDTCT 0x00600000
1086*4882a593Smuzhiyun #define PLL_TX_CFG_RDTCT_SHIFT 21
1087*4882a593Smuzhiyun #define PLL_TX_CFG_ENIDL 0x00100000
1088*4882a593Smuzhiyun #define PLL_TX_CFG_BSTX 0x00020000
1089*4882a593Smuzhiyun #define PLL_TX_CFG_ENFTP 0x00010000
1090*4882a593Smuzhiyun #define PLL_TX_CFG_DE 0x0000f000
1091*4882a593Smuzhiyun #define PLL_TX_CFG_DE_SHIFT 12
1092*4882a593Smuzhiyun #define PLL_TX_CFG_SWING_125MV 0x00000000
1093*4882a593Smuzhiyun #define PLL_TX_CFG_SWING_250MV 0x00000200
1094*4882a593Smuzhiyun #define PLL_TX_CFG_SWING_500MV 0x00000400
1095*4882a593Smuzhiyun #define PLL_TX_CFG_SWING_625MV 0x00000600
1096*4882a593Smuzhiyun #define PLL_TX_CFG_SWING_750MV 0x00000800
1097*4882a593Smuzhiyun #define PLL_TX_CFG_SWING_1000MV 0x00000a00
1098*4882a593Smuzhiyun #define PLL_TX_CFG_SWING_1250MV 0x00000c00
1099*4882a593Smuzhiyun #define PLL_TX_CFG_SWING_1375MV 0x00000e00
1100*4882a593Smuzhiyun #define PLL_TX_CFG_CM 0x00000100
1101*4882a593Smuzhiyun #define PLL_TX_CFG_INVPAIR 0x00000080
1102*4882a593Smuzhiyun #define PLL_TX_CFG_RATE 0x00000060
1103*4882a593Smuzhiyun #define PLL_TX_CFG_RATE_SHIFT 5
1104*4882a593Smuzhiyun #define PLL_TX_CFG_RATE_FULL 0x0
1105*4882a593Smuzhiyun #define PLL_TX_CFG_RATE_HALF 0x20
1106*4882a593Smuzhiyun #define PLL_TX_CFG_RATE_QUAD 0x40
1107*4882a593Smuzhiyun #define PLL_TX_CFG_BUSWIDTH 0x0000001c
1108*4882a593Smuzhiyun #define PLL_TX_CFG_BUSWIDTH_SHIFT 2
1109*4882a593Smuzhiyun #define PLL_TX_CFG_ENTEST 0x00000002
1110*4882a593Smuzhiyun #define PLL_TX_CFG_ENTX 0x00000001
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun #define ESR2_TI_PLL_TX_STS_L(CHAN) (ESR2_BASE + 0x102 + (CHAN) * 4)
1113*4882a593Smuzhiyun #define ESR2_TI_PLL_TX_STS_H(CHAN) (ESR2_BASE + 0x103 + (CHAN) * 4)
1114*4882a593Smuzhiyun #define PLL_TX_STS_RDTCTIP 0x00000002
1115*4882a593Smuzhiyun #define PLL_TX_STS_TESTFAIL 0x00000001
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun #define ESR2_TI_PLL_RX_CFG_L(CHAN) (ESR2_BASE + 0x120 + (CHAN) * 4)
1118*4882a593Smuzhiyun #define ESR2_TI_PLL_RX_CFG_H(CHAN) (ESR2_BASE + 0x121 + (CHAN) * 4)
1119*4882a593Smuzhiyun #define PLL_RX_CFG_BSINRXN 0x02000000
1120*4882a593Smuzhiyun #define PLL_RX_CFG_BSINRXP 0x01000000
1121*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_MAX_LF 0x00000000
1122*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_LP_ADAPTIVE 0x00080000
1123*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_LP_1084MHZ 0x00400000
1124*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_LP_805MHZ 0x00480000
1125*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_LP_573MHZ 0x00500000
1126*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_LP_402MHZ 0x00580000
1127*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_LP_304MHZ 0x00600000
1128*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_LP_216MHZ 0x00680000
1129*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_LP_156MHZ 0x00700000
1130*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_LP_135MHZ 0x00780000
1131*4882a593Smuzhiyun #define PLL_RX_CFG_EQ_SHIFT 19
1132*4882a593Smuzhiyun #define PLL_RX_CFG_CDR 0x00070000
1133*4882a593Smuzhiyun #define PLL_RX_CFG_CDR_SHIFT 16
1134*4882a593Smuzhiyun #define PLL_RX_CFG_LOS_DIS 0x00000000
1135*4882a593Smuzhiyun #define PLL_RX_CFG_LOS_HTHRESH 0x00004000
1136*4882a593Smuzhiyun #define PLL_RX_CFG_LOS_LTHRESH 0x00008000
1137*4882a593Smuzhiyun #define PLL_RX_CFG_ALIGN_DIS 0x00000000
1138*4882a593Smuzhiyun #define PLL_RX_CFG_ALIGN_ENA 0x00001000
1139*4882a593Smuzhiyun #define PLL_RX_CFG_ALIGN_JOG 0x00002000
1140*4882a593Smuzhiyun #define PLL_RX_CFG_TERM_VDDT 0x00000000
1141*4882a593Smuzhiyun #define PLL_RX_CFG_TERM_0P8VDDT 0x00000100
1142*4882a593Smuzhiyun #define PLL_RX_CFG_TERM_FLOAT 0x00000300
1143*4882a593Smuzhiyun #define PLL_RX_CFG_INVPAIR 0x00000080
1144*4882a593Smuzhiyun #define PLL_RX_CFG_RATE 0x00000060
1145*4882a593Smuzhiyun #define PLL_RX_CFG_RATE_SHIFT 5
1146*4882a593Smuzhiyun #define PLL_RX_CFG_RATE_FULL 0x0
1147*4882a593Smuzhiyun #define PLL_RX_CFG_RATE_HALF 0x20
1148*4882a593Smuzhiyun #define PLL_RX_CFG_RATE_QUAD 0x40
1149*4882a593Smuzhiyun #define PLL_RX_CFG_BUSWIDTH 0x0000001c
1150*4882a593Smuzhiyun #define PLL_RX_CFG_BUSWIDTH_SHIFT 2
1151*4882a593Smuzhiyun #define PLL_RX_CFG_ENTEST 0x00000002
1152*4882a593Smuzhiyun #define PLL_RX_CFG_ENRX 0x00000001
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun #define ESR2_TI_PLL_RX_STS_L(CHAN) (ESR2_BASE + 0x122 + (CHAN) * 4)
1155*4882a593Smuzhiyun #define ESR2_TI_PLL_RX_STS_H(CHAN) (ESR2_BASE + 0x123 + (CHAN) * 4)
1156*4882a593Smuzhiyun #define PLL_RX_STS_CRCIDTCT 0x00000200
1157*4882a593Smuzhiyun #define PLL_RX_STS_CWDTCT 0x00000100
1158*4882a593Smuzhiyun #define PLL_RX_STS_BSRXN 0x00000020
1159*4882a593Smuzhiyun #define PLL_RX_STS_BSRXP 0x00000010
1160*4882a593Smuzhiyun #define PLL_RX_STS_LOSDTCT 0x00000008
1161*4882a593Smuzhiyun #define PLL_RX_STS_ODDCG 0x00000004
1162*4882a593Smuzhiyun #define PLL_RX_STS_SYNC 0x00000002
1163*4882a593Smuzhiyun #define PLL_RX_STS_TESTFAIL 0x00000001
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun #define ENET_VLAN_TBL(IDX) (FZC_FFLP + 0x00000UL + (IDX) * 8UL)
1166*4882a593Smuzhiyun #define ENET_VLAN_TBL_PARITY1 0x0000000000020000ULL
1167*4882a593Smuzhiyun #define ENET_VLAN_TBL_PARITY0 0x0000000000010000ULL
1168*4882a593Smuzhiyun #define ENET_VLAN_TBL_VPR 0x0000000000000008ULL
1169*4882a593Smuzhiyun #define ENET_VLAN_TBL_VLANRDCTBLN 0x0000000000000007ULL
1170*4882a593Smuzhiyun #define ENET_VLAN_TBL_SHIFT(PORT) ((PORT) * 4)
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun #define ENET_VLAN_TBL_NUM_ENTRIES 4096
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun #define FFLP_VLAN_PAR_ERR (FZC_FFLP + 0x0800UL)
1175*4882a593Smuzhiyun #define FFLP_VLAN_PAR_ERR_ERR 0x0000000080000000ULL
1176*4882a593Smuzhiyun #define FFLP_VLAN_PAR_ERR_M_ERR 0x0000000040000000ULL
1177*4882a593Smuzhiyun #define FFLP_VLAN_PAR_ERR_ADDR 0x000000003ffc0000ULL
1178*4882a593Smuzhiyun #define FFLP_VLAN_PAR_ERR_DATA 0x000000000003ffffULL
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun #define L2_CLS(IDX) (FZC_FFLP + 0x20000UL + (IDX) * 8UL)
1181*4882a593Smuzhiyun #define L2_CLS_VLD 0x0000000000010000ULL
1182*4882a593Smuzhiyun #define L2_CLS_ETYPE 0x000000000000ffffULL
1183*4882a593Smuzhiyun #define L2_CLS_ETYPE_SHIFT 0
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun #define L3_CLS(IDX) (FZC_FFLP + 0x20010UL + (IDX) * 8UL)
1186*4882a593Smuzhiyun #define L3_CLS_VALID 0x0000000002000000ULL
1187*4882a593Smuzhiyun #define L3_CLS_IPVER 0x0000000001000000ULL
1188*4882a593Smuzhiyun #define L3_CLS_PID 0x0000000000ff0000ULL
1189*4882a593Smuzhiyun #define L3_CLS_PID_SHIFT 16
1190*4882a593Smuzhiyun #define L3_CLS_TOSMASK 0x000000000000ff00ULL
1191*4882a593Smuzhiyun #define L3_CLS_TOSMASK_SHIFT 8
1192*4882a593Smuzhiyun #define L3_CLS_TOS 0x00000000000000ffULL
1193*4882a593Smuzhiyun #define L3_CLS_TOS_SHIFT 0
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun #define TCAM_KEY(IDX) (FZC_FFLP + 0x20030UL + (IDX) * 8UL)
1196*4882a593Smuzhiyun #define TCAM_KEY_DISC 0x0000000000000008ULL
1197*4882a593Smuzhiyun #define TCAM_KEY_TSEL 0x0000000000000004ULL
1198*4882a593Smuzhiyun #define TCAM_KEY_IPADDR 0x0000000000000001ULL
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun #define TCAM_KEY_0 (FZC_FFLP + 0x20090UL)
1201*4882a593Smuzhiyun #define TCAM_KEY_0_KEY 0x00000000000000ffULL /* bits 192-199 */
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun #define TCAM_KEY_1 (FZC_FFLP + 0x20098UL)
1204*4882a593Smuzhiyun #define TCAM_KEY_1_KEY 0xffffffffffffffffULL /* bits 128-191 */
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun #define TCAM_KEY_2 (FZC_FFLP + 0x200a0UL)
1207*4882a593Smuzhiyun #define TCAM_KEY_2_KEY 0xffffffffffffffffULL /* bits 64-127 */
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun #define TCAM_KEY_3 (FZC_FFLP + 0x200a8UL)
1210*4882a593Smuzhiyun #define TCAM_KEY_3_KEY 0xffffffffffffffffULL /* bits 0-63 */
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun #define TCAM_KEY_MASK_0 (FZC_FFLP + 0x200b0UL)
1213*4882a593Smuzhiyun #define TCAM_KEY_MASK_0_KEY_SEL 0x00000000000000ffULL /* bits 192-199 */
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun #define TCAM_KEY_MASK_1 (FZC_FFLP + 0x200b8UL)
1216*4882a593Smuzhiyun #define TCAM_KEY_MASK_1_KEY_SEL 0xffffffffffffffffULL /* bits 128-191 */
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun #define TCAM_KEY_MASK_2 (FZC_FFLP + 0x200c0UL)
1219*4882a593Smuzhiyun #define TCAM_KEY_MASK_2_KEY_SEL 0xffffffffffffffffULL /* bits 64-127 */
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun #define TCAM_KEY_MASK_3 (FZC_FFLP + 0x200c8UL)
1222*4882a593Smuzhiyun #define TCAM_KEY_MASK_3_KEY_SEL 0xffffffffffffffffULL /* bits 0-63 */
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun #define TCAM_CTL (FZC_FFLP + 0x200d0UL)
1225*4882a593Smuzhiyun #define TCAM_CTL_RWC 0x00000000001c0000ULL
1226*4882a593Smuzhiyun #define TCAM_CTL_RWC_TCAM_WRITE 0x0000000000000000ULL
1227*4882a593Smuzhiyun #define TCAM_CTL_RWC_TCAM_READ 0x0000000000040000ULL
1228*4882a593Smuzhiyun #define TCAM_CTL_RWC_TCAM_COMPARE 0x0000000000080000ULL
1229*4882a593Smuzhiyun #define TCAM_CTL_RWC_RAM_WRITE 0x0000000000100000ULL
1230*4882a593Smuzhiyun #define TCAM_CTL_RWC_RAM_READ 0x0000000000140000ULL
1231*4882a593Smuzhiyun #define TCAM_CTL_STAT 0x0000000000020000ULL
1232*4882a593Smuzhiyun #define TCAM_CTL_MATCH 0x0000000000010000ULL
1233*4882a593Smuzhiyun #define TCAM_CTL_LOC 0x00000000000003ffULL
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun #define TCAM_ERR (FZC_FFLP + 0x200d8UL)
1236*4882a593Smuzhiyun #define TCAM_ERR_ERR 0x0000000080000000ULL
1237*4882a593Smuzhiyun #define TCAM_ERR_P_ECC 0x0000000040000000ULL
1238*4882a593Smuzhiyun #define TCAM_ERR_MULT 0x0000000020000000ULL
1239*4882a593Smuzhiyun #define TCAM_ERR_ADDR 0x0000000000ff0000ULL
1240*4882a593Smuzhiyun #define TCAM_ERR_SYNDROME 0x000000000000ffffULL
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun #define HASH_LOOKUP_ERR_LOG1 (FZC_FFLP + 0x200e0UL)
1243*4882a593Smuzhiyun #define HASH_LOOKUP_ERR_LOG1_ERR 0x0000000000000008ULL
1244*4882a593Smuzhiyun #define HASH_LOOKUP_ERR_LOG1_MULT_LK 0x0000000000000004ULL
1245*4882a593Smuzhiyun #define HASH_LOOKUP_ERR_LOG1_CU 0x0000000000000002ULL
1246*4882a593Smuzhiyun #define HASH_LOOKUP_ERR_LOG1_MULT_BIT 0x0000000000000001ULL
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun #define HASH_LOOKUP_ERR_LOG2 (FZC_FFLP + 0x200e8UL)
1249*4882a593Smuzhiyun #define HASH_LOOKUP_ERR_LOG2_H1 0x000000007ffff800ULL
1250*4882a593Smuzhiyun #define HASH_LOOKUP_ERR_LOG2_SUBAREA 0x0000000000000700ULL
1251*4882a593Smuzhiyun #define HASH_LOOKUP_ERR_LOG2_SYNDROME 0x00000000000000ffULL
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun #define FFLP_CFG_1 (FZC_FFLP + 0x20100UL)
1254*4882a593Smuzhiyun #define FFLP_CFG_1_TCAM_DIS 0x0000000004000000ULL
1255*4882a593Smuzhiyun #define FFLP_CFG_1_PIO_DBG_SEL 0x0000000003800000ULL
1256*4882a593Smuzhiyun #define FFLP_CFG_1_PIO_FIO_RST 0x0000000000400000ULL
1257*4882a593Smuzhiyun #define FFLP_CFG_1_PIO_FIO_LAT 0x0000000000300000ULL
1258*4882a593Smuzhiyun #define FFLP_CFG_1_CAMLAT 0x00000000000f0000ULL
1259*4882a593Smuzhiyun #define FFLP_CFG_1_CAMLAT_SHIFT 16
1260*4882a593Smuzhiyun #define FFLP_CFG_1_CAMRATIO 0x000000000000f000ULL
1261*4882a593Smuzhiyun #define FFLP_CFG_1_CAMRATIO_SHIFT 12
1262*4882a593Smuzhiyun #define FFLP_CFG_1_FCRAMRATIO 0x0000000000000f00ULL
1263*4882a593Smuzhiyun #define FFLP_CFG_1_FCRAMRATIO_SHIFT 8
1264*4882a593Smuzhiyun #define FFLP_CFG_1_FCRAMOUTDR_MASK 0x00000000000000f0ULL
1265*4882a593Smuzhiyun #define FFLP_CFG_1_FCRAMOUTDR_NORMAL 0x0000000000000000ULL
1266*4882a593Smuzhiyun #define FFLP_CFG_1_FCRAMOUTDR_STRONG 0x0000000000000050ULL
1267*4882a593Smuzhiyun #define FFLP_CFG_1_FCRAMOUTDR_WEAK 0x00000000000000a0ULL
1268*4882a593Smuzhiyun #define FFLP_CFG_1_FCRAMQS 0x0000000000000008ULL
1269*4882a593Smuzhiyun #define FFLP_CFG_1_ERRORDIS 0x0000000000000004ULL
1270*4882a593Smuzhiyun #define FFLP_CFG_1_FFLPINITDONE 0x0000000000000002ULL
1271*4882a593Smuzhiyun #define FFLP_CFG_1_LLCSNAP 0x0000000000000001ULL
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun #define DEFAULT_FCRAMRATIO 10
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun #define DEFAULT_TCAM_LATENCY 4
1276*4882a593Smuzhiyun #define DEFAULT_TCAM_ACCESS_RATIO 10
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun #define TCP_CFLAG_MSK (FZC_FFLP + 0x20108UL)
1279*4882a593Smuzhiyun #define TCP_CFLAG_MSK_MASK 0x0000000000000fffULL
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun #define FCRAM_REF_TMR (FZC_FFLP + 0x20110UL)
1282*4882a593Smuzhiyun #define FCRAM_REF_TMR_MAX 0x00000000ffff0000ULL
1283*4882a593Smuzhiyun #define FCRAM_REF_TMR_MAX_SHIFT 16
1284*4882a593Smuzhiyun #define FCRAM_REF_TMR_MIN 0x000000000000ffffULL
1285*4882a593Smuzhiyun #define FCRAM_REF_TMR_MIN_SHIFT 0
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun #define DEFAULT_FCRAM_REFRESH_MAX 512
1288*4882a593Smuzhiyun #define DEFAULT_FCRAM_REFRESH_MIN 512
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun #define FCRAM_FIO_ADDR (FZC_FFLP + 0x20118UL)
1291*4882a593Smuzhiyun #define FCRAM_FIO_ADDR_ADDR 0x00000000000000ffULL
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun #define FCRAM_FIO_DAT (FZC_FFLP + 0x20120UL)
1294*4882a593Smuzhiyun #define FCRAM_FIO_DAT_DATA 0x000000000000ffffULL
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun #define FCRAM_ERR_TST0 (FZC_FFLP + 0x20128UL)
1297*4882a593Smuzhiyun #define FCRAM_ERR_TST0_SYND 0x00000000000000ffULL
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun #define FCRAM_ERR_TST1 (FZC_FFLP + 0x20130UL)
1300*4882a593Smuzhiyun #define FCRAM_ERR_TST1_DAT 0x00000000ffffffffULL
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun #define FCRAM_ERR_TST2 (FZC_FFLP + 0x20138UL)
1303*4882a593Smuzhiyun #define FCRAM_ERR_TST2_DAT 0x00000000ffffffffULL
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun #define FFLP_ERR_MASK (FZC_FFLP + 0x20140UL)
1306*4882a593Smuzhiyun #define FFLP_ERR_MASK_HSH_TBL_DAT 0x00000000000007f8ULL
1307*4882a593Smuzhiyun #define FFLP_ERR_MASK_HSH_TBL_LKUP 0x0000000000000004ULL
1308*4882a593Smuzhiyun #define FFLP_ERR_MASK_TCAM 0x0000000000000002ULL
1309*4882a593Smuzhiyun #define FFLP_ERR_MASK_VLAN 0x0000000000000001ULL
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun #define FFLP_DBG_TRAIN_VCT (FZC_FFLP + 0x20148UL)
1312*4882a593Smuzhiyun #define FFLP_DBG_TRAIN_VCT_VECTOR 0x00000000ffffffffULL
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun #define FCRAM_PHY_RD_LAT (FZC_FFLP + 0x20150UL)
1315*4882a593Smuzhiyun #define FCRAM_PHY_RD_LAT_LAT 0x00000000000000ffULL
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /* Ethernet TCAM format */
1318*4882a593Smuzhiyun #define TCAM_ETHKEY0_RESV1 0xffffffffffffff00ULL
1319*4882a593Smuzhiyun #define TCAM_ETHKEY0_CLASS_CODE 0x00000000000000f8ULL
1320*4882a593Smuzhiyun #define TCAM_ETHKEY0_CLASS_CODE_SHIFT 3
1321*4882a593Smuzhiyun #define TCAM_ETHKEY0_RESV2 0x0000000000000007ULL
1322*4882a593Smuzhiyun #define TCAM_ETHKEY1_FRAME_BYTE0_7(NUM) (0xff << ((7 - NUM) * 8))
1323*4882a593Smuzhiyun #define TCAM_ETHKEY2_FRAME_BYTE8 0xff00000000000000ULL
1324*4882a593Smuzhiyun #define TCAM_ETHKEY2_FRAME_BYTE8_SHIFT 56
1325*4882a593Smuzhiyun #define TCAM_ETHKEY2_FRAME_BYTE9 0x00ff000000000000ULL
1326*4882a593Smuzhiyun #define TCAM_ETHKEY2_FRAME_BYTE9_SHIFT 48
1327*4882a593Smuzhiyun #define TCAM_ETHKEY2_FRAME_BYTE10 0x0000ff0000000000ULL
1328*4882a593Smuzhiyun #define TCAM_ETHKEY2_FRAME_BYTE10_SHIFT 40
1329*4882a593Smuzhiyun #define TCAM_ETHKEY2_FRAME_RESV 0x000000ffffffffffULL
1330*4882a593Smuzhiyun #define TCAM_ETHKEY3_FRAME_RESV 0xffffffffffffffffULL
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun /* IPV4 TCAM format */
1333*4882a593Smuzhiyun #define TCAM_V4KEY0_RESV1 0xffffffffffffff00ULL
1334*4882a593Smuzhiyun #define TCAM_V4KEY0_CLASS_CODE 0x00000000000000f8ULL
1335*4882a593Smuzhiyun #define TCAM_V4KEY0_CLASS_CODE_SHIFT 3
1336*4882a593Smuzhiyun #define TCAM_V4KEY0_RESV2 0x0000000000000007ULL
1337*4882a593Smuzhiyun #define TCAM_V4KEY1_L2RDCNUM 0xf800000000000000ULL
1338*4882a593Smuzhiyun #define TCAM_V4KEY1_L2RDCNUM_SHIFT 59
1339*4882a593Smuzhiyun #define TCAM_V4KEY1_NOPORT 0x0400000000000000ULL
1340*4882a593Smuzhiyun #define TCAM_V4KEY1_RESV 0x03ffffffffffffffULL
1341*4882a593Smuzhiyun #define TCAM_V4KEY2_RESV 0xffff000000000000ULL
1342*4882a593Smuzhiyun #define TCAM_V4KEY2_TOS 0x0000ff0000000000ULL
1343*4882a593Smuzhiyun #define TCAM_V4KEY2_TOS_SHIFT 40
1344*4882a593Smuzhiyun #define TCAM_V4KEY2_PROTO 0x000000ff00000000ULL
1345*4882a593Smuzhiyun #define TCAM_V4KEY2_PROTO_SHIFT 32
1346*4882a593Smuzhiyun #define TCAM_V4KEY2_PORT_SPI 0x00000000ffffffffULL
1347*4882a593Smuzhiyun #define TCAM_V4KEY2_PORT_SPI_SHIFT 0
1348*4882a593Smuzhiyun #define TCAM_V4KEY3_SADDR 0xffffffff00000000ULL
1349*4882a593Smuzhiyun #define TCAM_V4KEY3_SADDR_SHIFT 32
1350*4882a593Smuzhiyun #define TCAM_V4KEY3_DADDR 0x00000000ffffffffULL
1351*4882a593Smuzhiyun #define TCAM_V4KEY3_DADDR_SHIFT 0
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun /* IPV6 TCAM format */
1354*4882a593Smuzhiyun #define TCAM_V6KEY0_RESV1 0xffffffffffffff00ULL
1355*4882a593Smuzhiyun #define TCAM_V6KEY0_CLASS_CODE 0x00000000000000f8ULL
1356*4882a593Smuzhiyun #define TCAM_V6KEY0_CLASS_CODE_SHIFT 3
1357*4882a593Smuzhiyun #define TCAM_V6KEY0_RESV2 0x0000000000000007ULL
1358*4882a593Smuzhiyun #define TCAM_V6KEY1_L2RDCNUM 0xf800000000000000ULL
1359*4882a593Smuzhiyun #define TCAM_V6KEY1_L2RDCNUM_SHIFT 59
1360*4882a593Smuzhiyun #define TCAM_V6KEY1_NOPORT 0x0400000000000000ULL
1361*4882a593Smuzhiyun #define TCAM_V6KEY1_RESV 0x03ff000000000000ULL
1362*4882a593Smuzhiyun #define TCAM_V6KEY1_TOS 0x0000ff0000000000ULL
1363*4882a593Smuzhiyun #define TCAM_V6KEY1_TOS_SHIFT 40
1364*4882a593Smuzhiyun #define TCAM_V6KEY1_NEXT_HDR 0x000000ff00000000ULL
1365*4882a593Smuzhiyun #define TCAM_V6KEY1_NEXT_HDR_SHIFT 32
1366*4882a593Smuzhiyun #define TCAM_V6KEY1_PORT_SPI 0x00000000ffffffffULL
1367*4882a593Smuzhiyun #define TCAM_V6KEY1_PORT_SPI_SHIFT 0
1368*4882a593Smuzhiyun #define TCAM_V6KEY2_ADDR_HIGH 0xffffffffffffffffULL
1369*4882a593Smuzhiyun #define TCAM_V6KEY3_ADDR_LOW 0xffffffffffffffffULL
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun #define TCAM_ASSOCDATA_SYNDROME 0x000003fffc000000ULL
1372*4882a593Smuzhiyun #define TCAM_ASSOCDATA_SYNDROME_SHIFT 26
1373*4882a593Smuzhiyun #define TCAM_ASSOCDATA_ZFID 0x0000000003ffc000ULL
1374*4882a593Smuzhiyun #define TCAM_ASSOCDATA_ZFID_SHIFT 14
1375*4882a593Smuzhiyun #define TCAM_ASSOCDATA_V4_ECC_OK 0x0000000000002000ULL
1376*4882a593Smuzhiyun #define TCAM_ASSOCDATA_DISC 0x0000000000001000ULL
1377*4882a593Smuzhiyun #define TCAM_ASSOCDATA_TRES_MASK 0x0000000000000c00ULL
1378*4882a593Smuzhiyun #define TCAM_ASSOCDATA_TRES_USE_L2RDC 0x0000000000000000ULL
1379*4882a593Smuzhiyun #define TCAM_ASSOCDATA_TRES_USE_OFFSET 0x0000000000000400ULL
1380*4882a593Smuzhiyun #define TCAM_ASSOCDATA_TRES_OVR_RDC 0x0000000000000800ULL
1381*4882a593Smuzhiyun #define TCAM_ASSOCDATA_TRES_OVR_RDC_OFF 0x0000000000000c00ULL
1382*4882a593Smuzhiyun #define TCAM_ASSOCDATA_RDCTBL 0x0000000000000380ULL
1383*4882a593Smuzhiyun #define TCAM_ASSOCDATA_RDCTBL_SHIFT 7
1384*4882a593Smuzhiyun #define TCAM_ASSOCDATA_OFFSET 0x000000000000007cULL
1385*4882a593Smuzhiyun #define TCAM_ASSOCDATA_OFFSET_SHIFT 2
1386*4882a593Smuzhiyun #define TCAM_ASSOCDATA_ZFVLD 0x0000000000000002ULL
1387*4882a593Smuzhiyun #define TCAM_ASSOCDATA_AGE 0x0000000000000001ULL
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun #define FLOW_KEY(IDX) (FZC_FFLP + 0x40000UL + (IDX) * 8UL)
1390*4882a593Smuzhiyun #define FLOW_KEY_PORT 0x0000000000000200ULL
1391*4882a593Smuzhiyun #define FLOW_KEY_L2DA 0x0000000000000100ULL
1392*4882a593Smuzhiyun #define FLOW_KEY_VLAN 0x0000000000000080ULL
1393*4882a593Smuzhiyun #define FLOW_KEY_IPSA 0x0000000000000040ULL
1394*4882a593Smuzhiyun #define FLOW_KEY_IPDA 0x0000000000000020ULL
1395*4882a593Smuzhiyun #define FLOW_KEY_PROTO 0x0000000000000010ULL
1396*4882a593Smuzhiyun #define FLOW_KEY_L4_0 0x000000000000000cULL
1397*4882a593Smuzhiyun #define FLOW_KEY_L4_0_SHIFT 2
1398*4882a593Smuzhiyun #define FLOW_KEY_L4_1 0x0000000000000003ULL
1399*4882a593Smuzhiyun #define FLOW_KEY_L4_1_SHIFT 0
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun #define FLOW_KEY_L4_NONE 0x0
1402*4882a593Smuzhiyun #define FLOW_KEY_L4_RESV 0x1
1403*4882a593Smuzhiyun #define FLOW_KEY_L4_BYTE12 0x2
1404*4882a593Smuzhiyun #define FLOW_KEY_L4_BYTE56 0x3
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun #define H1POLY (FZC_FFLP + 0x40060UL)
1407*4882a593Smuzhiyun #define H1POLY_INITVAL 0x00000000ffffffffULL
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun #define H2POLY (FZC_FFLP + 0x40068UL)
1410*4882a593Smuzhiyun #define H2POLY_INITVAL 0x000000000000ffffULL
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun #define FLW_PRT_SEL(IDX) (FZC_FFLP + 0x40070UL + (IDX) * 8UL)
1413*4882a593Smuzhiyun #define FLW_PRT_SEL_EXT 0x0000000000010000ULL
1414*4882a593Smuzhiyun #define FLW_PRT_SEL_MASK 0x0000000000001f00ULL
1415*4882a593Smuzhiyun #define FLW_PRT_SEL_MASK_SHIFT 8
1416*4882a593Smuzhiyun #define FLW_PRT_SEL_BASE 0x000000000000001fULL
1417*4882a593Smuzhiyun #define FLW_PRT_SEL_BASE_SHIFT 0
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun #define HASH_TBL_ADDR(IDX) (FFLP + 0x00000UL + (IDX) * 8192UL)
1420*4882a593Smuzhiyun #define HASH_TBL_ADDR_AUTOINC 0x0000000000800000ULL
1421*4882a593Smuzhiyun #define HASH_TBL_ADDR_ADDR 0x00000000007fffffULL
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun #define HASH_TBL_DATA(IDX) (FFLP + 0x00008UL + (IDX) * 8192UL)
1424*4882a593Smuzhiyun #define HASH_TBL_DATA_DATA 0xffffffffffffffffULL
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun /* FCRAM hash table entries are up to 8 64-bit words in size.
1427*4882a593Smuzhiyun * The layout of each entry is determined by the settings in the
1428*4882a593Smuzhiyun * first word, which is the header.
1429*4882a593Smuzhiyun *
1430*4882a593Smuzhiyun * The indexing is controllable per partition (there is one partition
1431*4882a593Smuzhiyun * per RDC group, thus a total of eight) using the BASE and MASK fields
1432*4882a593Smuzhiyun * of FLW_PRT_SEL above.
1433*4882a593Smuzhiyun */
1434*4882a593Smuzhiyun #define FCRAM_SIZE 0x800000
1435*4882a593Smuzhiyun #define FCRAM_NUM_PARTITIONS 8
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun /* Generic HASH entry header, used for all non-optimized formats. */
1438*4882a593Smuzhiyun #define HASH_HEADER_FMT 0x8000000000000000ULL
1439*4882a593Smuzhiyun #define HASH_HEADER_EXT 0x4000000000000000ULL
1440*4882a593Smuzhiyun #define HASH_HEADER_VALID 0x2000000000000000ULL
1441*4882a593Smuzhiyun #define HASH_HEADER_RESVD 0x1000000000000000ULL
1442*4882a593Smuzhiyun #define HASH_HEADER_L2_DADDR 0x0ffffffffffff000ULL
1443*4882a593Smuzhiyun #define HASH_HEADER_L2_DADDR_SHIFT 12
1444*4882a593Smuzhiyun #define HASH_HEADER_VLAN 0x0000000000000fffULL
1445*4882a593Smuzhiyun #define HASH_HEADER_VLAN_SHIFT 0
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun /* Optimized format, just a header with a special layout defined below.
1448*4882a593Smuzhiyun * Set FMT and EXT both to zero to indicate this layout is being used.
1449*4882a593Smuzhiyun */
1450*4882a593Smuzhiyun #define HASH_OPT_HEADER_FMT 0x8000000000000000ULL
1451*4882a593Smuzhiyun #define HASH_OPT_HEADER_EXT 0x4000000000000000ULL
1452*4882a593Smuzhiyun #define HASH_OPT_HEADER_VALID 0x2000000000000000ULL
1453*4882a593Smuzhiyun #define HASH_OPT_HEADER_RDCOFF 0x1f00000000000000ULL
1454*4882a593Smuzhiyun #define HASH_OPT_HEADER_RDCOFF_SHIFT 56
1455*4882a593Smuzhiyun #define HASH_OPT_HEADER_HASH2 0x00ffff0000000000ULL
1456*4882a593Smuzhiyun #define HASH_OPT_HEADER_HASH2_SHIFT 40
1457*4882a593Smuzhiyun #define HASH_OPT_HEADER_RESVD 0x000000ff00000000ULL
1458*4882a593Smuzhiyun #define HASH_OPT_HEADER_USERINFO 0x00000000ffffffffULL
1459*4882a593Smuzhiyun #define HASH_OPT_HEADER_USERINFO_SHIFT 0
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun /* Port and protocol word used for ipv4 and ipv6 layouts. */
1462*4882a593Smuzhiyun #define HASH_PORT_DPORT 0xffff000000000000ULL
1463*4882a593Smuzhiyun #define HASH_PORT_DPORT_SHIFT 48
1464*4882a593Smuzhiyun #define HASH_PORT_SPORT 0x0000ffff00000000ULL
1465*4882a593Smuzhiyun #define HASH_PORT_SPORT_SHIFT 32
1466*4882a593Smuzhiyun #define HASH_PORT_PROTO 0x00000000ff000000ULL
1467*4882a593Smuzhiyun #define HASH_PORT_PROTO_SHIFT 24
1468*4882a593Smuzhiyun #define HASH_PORT_PORT_OFF 0x0000000000c00000ULL
1469*4882a593Smuzhiyun #define HASH_PORT_PORT_OFF_SHIFT 22
1470*4882a593Smuzhiyun #define HASH_PORT_PORT_RESV 0x00000000003fffffULL
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun /* Action word used for ipv4 and ipv6 layouts. */
1473*4882a593Smuzhiyun #define HASH_ACTION_RESV1 0xe000000000000000ULL
1474*4882a593Smuzhiyun #define HASH_ACTION_RDCOFF 0x1f00000000000000ULL
1475*4882a593Smuzhiyun #define HASH_ACTION_RDCOFF_SHIFT 56
1476*4882a593Smuzhiyun #define HASH_ACTION_ZFVALID 0x0080000000000000ULL
1477*4882a593Smuzhiyun #define HASH_ACTION_RESV2 0x0070000000000000ULL
1478*4882a593Smuzhiyun #define HASH_ACTION_ZFID 0x000fff0000000000ULL
1479*4882a593Smuzhiyun #define HASH_ACTION_ZFID_SHIFT 40
1480*4882a593Smuzhiyun #define HASH_ACTION_RESV3 0x000000ff00000000ULL
1481*4882a593Smuzhiyun #define HASH_ACTION_USERINFO 0x00000000ffffffffULL
1482*4882a593Smuzhiyun #define HASH_ACTION_USERINFO_SHIFT 0
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun /* IPV4 address word. Addresses are in network endian. */
1485*4882a593Smuzhiyun #define HASH_IP4ADDR_SADDR 0xffffffff00000000ULL
1486*4882a593Smuzhiyun #define HASH_IP4ADDR_SADDR_SHIFT 32
1487*4882a593Smuzhiyun #define HASH_IP4ADDR_DADDR 0x00000000ffffffffULL
1488*4882a593Smuzhiyun #define HASH_IP4ADDR_DADDR_SHIFT 0
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun /* IPV6 address layout is 4 words, first two are saddr, next two
1491*4882a593Smuzhiyun * are daddr. Addresses are in network endian.
1492*4882a593Smuzhiyun */
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun struct fcram_hash_opt {
1495*4882a593Smuzhiyun u64 header;
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun /* EXT=1, FMT=0 */
1499*4882a593Smuzhiyun struct fcram_hash_ipv4 {
1500*4882a593Smuzhiyun u64 header;
1501*4882a593Smuzhiyun u64 addrs;
1502*4882a593Smuzhiyun u64 ports;
1503*4882a593Smuzhiyun u64 action;
1504*4882a593Smuzhiyun };
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun /* EXT=1, FMT=1 */
1507*4882a593Smuzhiyun struct fcram_hash_ipv6 {
1508*4882a593Smuzhiyun u64 header;
1509*4882a593Smuzhiyun u64 addrs[4];
1510*4882a593Smuzhiyun u64 ports;
1511*4882a593Smuzhiyun u64 action;
1512*4882a593Smuzhiyun };
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun #define HASH_TBL_DATA_LOG(IDX) (FFLP + 0x00010UL + (IDX) * 8192UL)
1515*4882a593Smuzhiyun #define HASH_TBL_DATA_LOG_ERR 0x0000000080000000ULL
1516*4882a593Smuzhiyun #define HASH_TBL_DATA_LOG_ADDR 0x000000007fffff00ULL
1517*4882a593Smuzhiyun #define HASH_TBL_DATA_LOG_SYNDROME 0x00000000000000ffULL
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun #define RX_DMA_CK_DIV (FZC_DMC + 0x00000UL)
1520*4882a593Smuzhiyun #define RX_DMA_CK_DIV_CNT 0x000000000000ffffULL
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun #define DEF_RDC(IDX) (FZC_DMC + 0x00008UL + (IDX) * 0x8UL)
1523*4882a593Smuzhiyun #define DEF_RDC_VAL 0x000000000000001fULL
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun #define PT_DRR_WT(IDX) (FZC_DMC + 0x00028UL + (IDX) * 0x8UL)
1526*4882a593Smuzhiyun #define PT_DRR_WT_VAL 0x000000000000ffffULL
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun #define PT_DRR_WEIGHT_DEFAULT_10G 0x0400
1529*4882a593Smuzhiyun #define PT_DRR_WEIGHT_DEFAULT_1G 0x0066
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun #define PT_USE(IDX) (FZC_DMC + 0x00048UL + (IDX) * 0x8UL)
1532*4882a593Smuzhiyun #define PT_USE_CNT 0x00000000000fffffULL
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun #define RED_RAN_INIT (FZC_DMC + 0x00068UL)
1535*4882a593Smuzhiyun #define RED_RAN_INIT_OPMODE 0x0000000000010000ULL
1536*4882a593Smuzhiyun #define RED_RAN_INIT_VAL 0x000000000000ffffULL
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun #define RX_ADDR_MD (FZC_DMC + 0x00070UL)
1539*4882a593Smuzhiyun #define RX_ADDR_MD_DBG_PT_MUX_SEL 0x000000000000000cULL
1540*4882a593Smuzhiyun #define RX_ADDR_MD_RAM_ACC 0x0000000000000002ULL
1541*4882a593Smuzhiyun #define RX_ADDR_MD_MODE32 0x0000000000000001ULL
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun #define RDMC_PRE_PAR_ERR (FZC_DMC + 0x00078UL)
1544*4882a593Smuzhiyun #define RDMC_PRE_PAR_ERR_ERR 0x0000000000008000ULL
1545*4882a593Smuzhiyun #define RDMC_PRE_PAR_ERR_MERR 0x0000000000004000ULL
1546*4882a593Smuzhiyun #define RDMC_PRE_PAR_ERR_ADDR 0x00000000000000ffULL
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun #define RDMC_SHA_PAR_ERR (FZC_DMC + 0x00080UL)
1549*4882a593Smuzhiyun #define RDMC_SHA_PAR_ERR_ERR 0x0000000000008000ULL
1550*4882a593Smuzhiyun #define RDMC_SHA_PAR_ERR_MERR 0x0000000000004000ULL
1551*4882a593Smuzhiyun #define RDMC_SHA_PAR_ERR_ADDR 0x00000000000000ffULL
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun #define RDMC_MEM_ADDR (FZC_DMC + 0x00088UL)
1554*4882a593Smuzhiyun #define RDMC_MEM_ADDR_PRE_SHAD 0x0000000000000100ULL
1555*4882a593Smuzhiyun #define RDMC_MEM_ADDR_ADDR 0x00000000000000ffULL
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun #define RDMC_MEM_DAT0 (FZC_DMC + 0x00090UL)
1558*4882a593Smuzhiyun #define RDMC_MEM_DAT0_DATA 0x00000000ffffffffULL /* bits 31:0 */
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun #define RDMC_MEM_DAT1 (FZC_DMC + 0x00098UL)
1561*4882a593Smuzhiyun #define RDMC_MEM_DAT1_DATA 0x00000000ffffffffULL /* bits 63:32 */
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun #define RDMC_MEM_DAT2 (FZC_DMC + 0x000a0UL)
1564*4882a593Smuzhiyun #define RDMC_MEM_DAT2_DATA 0x00000000ffffffffULL /* bits 95:64 */
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun #define RDMC_MEM_DAT3 (FZC_DMC + 0x000a8UL)
1567*4882a593Smuzhiyun #define RDMC_MEM_DAT3_DATA 0x00000000ffffffffULL /* bits 127:96 */
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun #define RDMC_MEM_DAT4 (FZC_DMC + 0x000b0UL)
1570*4882a593Smuzhiyun #define RDMC_MEM_DAT4_DATA 0x00000000000fffffULL /* bits 147:128 */
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_STAT (FZC_DMC + 0x000b8UL)
1573*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_STAT_ID_MISMATCH 0x0000000000000100ULL
1574*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_STAT_ZCP_EOP_ERR 0x00000000000000f0ULL
1575*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_STAT_IPP_EOP_ERR 0x000000000000000fULL
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_MASK (FZC_DMC + 0x000c0UL)
1578*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_MASK_ID_MISMATCH 0x0000000000000100ULL
1579*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_MASK_ZCP_EOP_ERR 0x00000000000000f0ULL
1580*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_MASK_IPP_EOP_ERR 0x000000000000000fULL
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun #define RDMC_TRAINING_VECTOR (FZC_DMC + 0x000c8UL)
1583*4882a593Smuzhiyun #define RDMC_TRAINING_VECTOR_TRAINING_VECTOR 0x00000000ffffffffULL
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_STAT_DBG (FZC_DMC + 0x000d0UL)
1586*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_STAT_DBG_ID_MISMATCH 0x0000000000000100ULL
1587*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_STAT_DBG_ZCP_EOP_ERR 0x00000000000000f0ULL
1588*4882a593Smuzhiyun #define RX_CTL_DAT_FIFO_STAT_DBG_IPP_EOP_ERR 0x000000000000000fULL
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun #define RDC_TBL(TBL,SLOT) (FZC_ZCP + 0x10000UL + \
1591*4882a593Smuzhiyun (TBL) * (8UL * 16UL) + \
1592*4882a593Smuzhiyun (SLOT) * 8UL)
1593*4882a593Smuzhiyun #define RDC_TBL_RDC 0x000000000000000fULL
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun #define RX_LOG_PAGE_VLD(IDX) (FZC_DMC + 0x20000UL + (IDX) * 0x40UL)
1596*4882a593Smuzhiyun #define RX_LOG_PAGE_VLD_FUNC 0x000000000000000cULL
1597*4882a593Smuzhiyun #define RX_LOG_PAGE_VLD_FUNC_SHIFT 2
1598*4882a593Smuzhiyun #define RX_LOG_PAGE_VLD_PAGE1 0x0000000000000002ULL
1599*4882a593Smuzhiyun #define RX_LOG_PAGE_VLD_PAGE0 0x0000000000000001ULL
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun #define RX_LOG_MASK1(IDX) (FZC_DMC + 0x20008UL + (IDX) * 0x40UL)
1602*4882a593Smuzhiyun #define RX_LOG_MASK1_MASK 0x00000000ffffffffULL
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun #define RX_LOG_VAL1(IDX) (FZC_DMC + 0x20010UL + (IDX) * 0x40UL)
1605*4882a593Smuzhiyun #define RX_LOG_VAL1_VALUE 0x00000000ffffffffULL
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun #define RX_LOG_MASK2(IDX) (FZC_DMC + 0x20018UL + (IDX) * 0x40UL)
1608*4882a593Smuzhiyun #define RX_LOG_MASK2_MASK 0x00000000ffffffffULL
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun #define RX_LOG_VAL2(IDX) (FZC_DMC + 0x20020UL + (IDX) * 0x40UL)
1611*4882a593Smuzhiyun #define RX_LOG_VAL2_VALUE 0x00000000ffffffffULL
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun #define RX_LOG_PAGE_RELO1(IDX) (FZC_DMC + 0x20028UL + (IDX) * 0x40UL)
1614*4882a593Smuzhiyun #define RX_LOG_PAGE_RELO1_RELO 0x00000000ffffffffULL
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun #define RX_LOG_PAGE_RELO2(IDX) (FZC_DMC + 0x20030UL + (IDX) * 0x40UL)
1617*4882a593Smuzhiyun #define RX_LOG_PAGE_RELO2_RELO 0x00000000ffffffffULL
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun #define RX_LOG_PAGE_HDL(IDX) (FZC_DMC + 0x20038UL + (IDX) * 0x40UL)
1620*4882a593Smuzhiyun #define RX_LOG_PAGE_HDL_HANDLE 0x00000000000fffffULL
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun #define TX_LOG_PAGE_VLD(IDX) (FZC_DMC + 0x40000UL + (IDX) * 0x200UL)
1623*4882a593Smuzhiyun #define TX_LOG_PAGE_VLD_FUNC 0x000000000000000cULL
1624*4882a593Smuzhiyun #define TX_LOG_PAGE_VLD_FUNC_SHIFT 2
1625*4882a593Smuzhiyun #define TX_LOG_PAGE_VLD_PAGE1 0x0000000000000002ULL
1626*4882a593Smuzhiyun #define TX_LOG_PAGE_VLD_PAGE0 0x0000000000000001ULL
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun #define TX_LOG_MASK1(IDX) (FZC_DMC + 0x40008UL + (IDX) * 0x200UL)
1629*4882a593Smuzhiyun #define TX_LOG_MASK1_MASK 0x00000000ffffffffULL
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun #define TX_LOG_VAL1(IDX) (FZC_DMC + 0x40010UL + (IDX) * 0x200UL)
1632*4882a593Smuzhiyun #define TX_LOG_VAL1_VALUE 0x00000000ffffffffULL
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun #define TX_LOG_MASK2(IDX) (FZC_DMC + 0x40018UL + (IDX) * 0x200UL)
1635*4882a593Smuzhiyun #define TX_LOG_MASK2_MASK 0x00000000ffffffffULL
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun #define TX_LOG_VAL2(IDX) (FZC_DMC + 0x40020UL + (IDX) * 0x200UL)
1638*4882a593Smuzhiyun #define TX_LOG_VAL2_VALUE 0x00000000ffffffffULL
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun #define TX_LOG_PAGE_RELO1(IDX) (FZC_DMC + 0x40028UL + (IDX) * 0x200UL)
1641*4882a593Smuzhiyun #define TX_LOG_PAGE_RELO1_RELO 0x00000000ffffffffULL
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun #define TX_LOG_PAGE_RELO2(IDX) (FZC_DMC + 0x40030UL + (IDX) * 0x200UL)
1644*4882a593Smuzhiyun #define TX_LOG_PAGE_RELO2_RELO 0x00000000ffffffffULL
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun #define TX_LOG_PAGE_HDL(IDX) (FZC_DMC + 0x40038UL + (IDX) * 0x200UL)
1647*4882a593Smuzhiyun #define TX_LOG_PAGE_HDL_HANDLE 0x00000000000fffffULL
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun #define TX_ADDR_MD (FZC_DMC + 0x45000UL)
1650*4882a593Smuzhiyun #define TX_ADDR_MD_MODE32 0x0000000000000001ULL
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun #define RDC_RED_PARA(IDX) (FZC_DMC + 0x30000UL + (IDX) * 0x40UL)
1653*4882a593Smuzhiyun #define RDC_RED_PARA_THRE_SYN 0x00000000fff00000ULL
1654*4882a593Smuzhiyun #define RDC_RED_PARA_THRE_SYN_SHIFT 20
1655*4882a593Smuzhiyun #define RDC_RED_PARA_WIN_SYN 0x00000000000f0000ULL
1656*4882a593Smuzhiyun #define RDC_RED_PARA_WIN_SYN_SHIFT 16
1657*4882a593Smuzhiyun #define RDC_RED_PARA_THRE 0x000000000000fff0ULL
1658*4882a593Smuzhiyun #define RDC_RED_PARA_THRE_SHIFT 4
1659*4882a593Smuzhiyun #define RDC_RED_PARA_WIN 0x000000000000000fULL
1660*4882a593Smuzhiyun #define RDC_RED_PARA_WIN_SHIFT 0
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun #define RED_DIS_CNT(IDX) (FZC_DMC + 0x30008UL + (IDX) * 0x40UL)
1663*4882a593Smuzhiyun #define RED_DIS_CNT_OFLOW 0x0000000000010000ULL
1664*4882a593Smuzhiyun #define RED_DIS_CNT_COUNT 0x000000000000ffffULL
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun #define IPP_CFIG (FZC_IPP + 0x00000UL)
1667*4882a593Smuzhiyun #define IPP_CFIG_SOFT_RST 0x0000000080000000ULL
1668*4882a593Smuzhiyun #define IPP_CFIG_IP_MAX_PKT 0x0000000001ffff00ULL
1669*4882a593Smuzhiyun #define IPP_CFIG_IP_MAX_PKT_SHIFT 8
1670*4882a593Smuzhiyun #define IPP_CFIG_FFLP_CS_PIO_W 0x0000000000000080ULL
1671*4882a593Smuzhiyun #define IPP_CFIG_PFIFO_PIO_W 0x0000000000000040ULL
1672*4882a593Smuzhiyun #define IPP_CFIG_DFIFO_PIO_W 0x0000000000000020ULL
1673*4882a593Smuzhiyun #define IPP_CFIG_CKSUM_EN 0x0000000000000010ULL
1674*4882a593Smuzhiyun #define IPP_CFIG_DROP_BAD_CRC 0x0000000000000008ULL
1675*4882a593Smuzhiyun #define IPP_CFIG_DFIFO_ECC_EN 0x0000000000000004ULL
1676*4882a593Smuzhiyun #define IPP_CFIG_DEBUG_BUS_OUT_EN 0x0000000000000002ULL
1677*4882a593Smuzhiyun #define IPP_CFIG_IPP_ENABLE 0x0000000000000001ULL
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun #define IPP_PKT_DIS (FZC_IPP + 0x00020UL)
1680*4882a593Smuzhiyun #define IPP_PKT_DIS_COUNT 0x0000000000003fffULL
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun #define IPP_BAD_CS_CNT (FZC_IPP + 0x00028UL)
1683*4882a593Smuzhiyun #define IPP_BAD_CS_CNT_COUNT 0x0000000000003fffULL
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun #define IPP_ECC (FZC_IPP + 0x00030UL)
1686*4882a593Smuzhiyun #define IPP_ECC_COUNT 0x00000000000000ffULL
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun #define IPP_INT_STAT (FZC_IPP + 0x00040UL)
1689*4882a593Smuzhiyun #define IPP_INT_STAT_SOP_MISS 0x0000000080000000ULL
1690*4882a593Smuzhiyun #define IPP_INT_STAT_EOP_MISS 0x0000000040000000ULL
1691*4882a593Smuzhiyun #define IPP_INT_STAT_DFIFO_UE 0x0000000030000000ULL
1692*4882a593Smuzhiyun #define IPP_INT_STAT_DFIFO_CE 0x000000000c000000ULL
1693*4882a593Smuzhiyun #define IPP_INT_STAT_DFIFO_ECC 0x0000000003000000ULL
1694*4882a593Smuzhiyun #define IPP_INT_STAT_DFIFO_ECC_IDX 0x00000000007ff000ULL
1695*4882a593Smuzhiyun #define IPP_INT_STAT_PFIFO_PERR 0x0000000000000800ULL
1696*4882a593Smuzhiyun #define IPP_INT_STAT_ECC_ERR_MAX 0x0000000000000400ULL
1697*4882a593Smuzhiyun #define IPP_INT_STAT_PFIFO_ERR_IDX 0x00000000000003f0ULL
1698*4882a593Smuzhiyun #define IPP_INT_STAT_PFIFO_OVER 0x0000000000000008ULL
1699*4882a593Smuzhiyun #define IPP_INT_STAT_PFIFO_UND 0x0000000000000004ULL
1700*4882a593Smuzhiyun #define IPP_INT_STAT_BAD_CS_MX 0x0000000000000002ULL
1701*4882a593Smuzhiyun #define IPP_INT_STAT_PKT_DIS_MX 0x0000000000000001ULL
1702*4882a593Smuzhiyun #define IPP_INT_STAT_ALL 0x00000000ff7fffffULL
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun #define IPP_MSK (FZC_IPP + 0x00048UL)
1705*4882a593Smuzhiyun #define IPP_MSK_ECC_ERR_MX 0x0000000000000080ULL
1706*4882a593Smuzhiyun #define IPP_MSK_DFIFO_EOP_SOP 0x0000000000000040ULL
1707*4882a593Smuzhiyun #define IPP_MSK_DFIFO_UC 0x0000000000000020ULL
1708*4882a593Smuzhiyun #define IPP_MSK_PFIFO_PAR 0x0000000000000010ULL
1709*4882a593Smuzhiyun #define IPP_MSK_PFIFO_OVER 0x0000000000000008ULL
1710*4882a593Smuzhiyun #define IPP_MSK_PFIFO_UND 0x0000000000000004ULL
1711*4882a593Smuzhiyun #define IPP_MSK_BAD_CS 0x0000000000000002ULL
1712*4882a593Smuzhiyun #define IPP_MSK_PKT_DIS_CNT 0x0000000000000001ULL
1713*4882a593Smuzhiyun #define IPP_MSK_ALL 0x00000000000000ffULL
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun #define IPP_PFIFO_RD0 (FZC_IPP + 0x00060UL)
1716*4882a593Smuzhiyun #define IPP_PFIFO_RD0_DATA 0x00000000ffffffffULL /* bits 31:0 */
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun #define IPP_PFIFO_RD1 (FZC_IPP + 0x00068UL)
1719*4882a593Smuzhiyun #define IPP_PFIFO_RD1_DATA 0x00000000ffffffffULL /* bits 63:32 */
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun #define IPP_PFIFO_RD2 (FZC_IPP + 0x00070UL)
1722*4882a593Smuzhiyun #define IPP_PFIFO_RD2_DATA 0x00000000ffffffffULL /* bits 95:64 */
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun #define IPP_PFIFO_RD3 (FZC_IPP + 0x00078UL)
1725*4882a593Smuzhiyun #define IPP_PFIFO_RD3_DATA 0x00000000ffffffffULL /* bits 127:96 */
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun #define IPP_PFIFO_RD4 (FZC_IPP + 0x00080UL)
1728*4882a593Smuzhiyun #define IPP_PFIFO_RD4_DATA 0x00000000ffffffffULL /* bits 145:128 */
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun #define IPP_PFIFO_WR0 (FZC_IPP + 0x00088UL)
1731*4882a593Smuzhiyun #define IPP_PFIFO_WR0_DATA 0x00000000ffffffffULL /* bits 31:0 */
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun #define IPP_PFIFO_WR1 (FZC_IPP + 0x00090UL)
1734*4882a593Smuzhiyun #define IPP_PFIFO_WR1_DATA 0x00000000ffffffffULL /* bits 63:32 */
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun #define IPP_PFIFO_WR2 (FZC_IPP + 0x00098UL)
1737*4882a593Smuzhiyun #define IPP_PFIFO_WR2_DATA 0x00000000ffffffffULL /* bits 95:64 */
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun #define IPP_PFIFO_WR3 (FZC_IPP + 0x000a0UL)
1740*4882a593Smuzhiyun #define IPP_PFIFO_WR3_DATA 0x00000000ffffffffULL /* bits 127:96 */
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun #define IPP_PFIFO_WR4 (FZC_IPP + 0x000a8UL)
1743*4882a593Smuzhiyun #define IPP_PFIFO_WR4_DATA 0x00000000ffffffffULL /* bits 145:128 */
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun #define IPP_PFIFO_RD_PTR (FZC_IPP + 0x000b0UL)
1746*4882a593Smuzhiyun #define IPP_PFIFO_RD_PTR_PTR 0x000000000000003fULL
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun #define IPP_PFIFO_WR_PTR (FZC_IPP + 0x000b8UL)
1749*4882a593Smuzhiyun #define IPP_PFIFO_WR_PTR_PTR 0x000000000000007fULL
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun #define IPP_DFIFO_RD0 (FZC_IPP + 0x000c0UL)
1752*4882a593Smuzhiyun #define IPP_DFIFO_RD0_DATA 0x00000000ffffffffULL /* bits 31:0 */
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun #define IPP_DFIFO_RD1 (FZC_IPP + 0x000c8UL)
1755*4882a593Smuzhiyun #define IPP_DFIFO_RD1_DATA 0x00000000ffffffffULL /* bits 63:32 */
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun #define IPP_DFIFO_RD2 (FZC_IPP + 0x000d0UL)
1758*4882a593Smuzhiyun #define IPP_DFIFO_RD2_DATA 0x00000000ffffffffULL /* bits 95:64 */
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun #define IPP_DFIFO_RD3 (FZC_IPP + 0x000d8UL)
1761*4882a593Smuzhiyun #define IPP_DFIFO_RD3_DATA 0x00000000ffffffffULL /* bits 127:96 */
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun #define IPP_DFIFO_RD4 (FZC_IPP + 0x000e0UL)
1764*4882a593Smuzhiyun #define IPP_DFIFO_RD4_DATA 0x00000000ffffffffULL /* bits 145:128 */
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun #define IPP_DFIFO_WR0 (FZC_IPP + 0x000e8UL)
1767*4882a593Smuzhiyun #define IPP_DFIFO_WR0_DATA 0x00000000ffffffffULL /* bits 31:0 */
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun #define IPP_DFIFO_WR1 (FZC_IPP + 0x000f0UL)
1770*4882a593Smuzhiyun #define IPP_DFIFO_WR1_DATA 0x00000000ffffffffULL /* bits 63:32 */
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun #define IPP_DFIFO_WR2 (FZC_IPP + 0x000f8UL)
1773*4882a593Smuzhiyun #define IPP_DFIFO_WR2_DATA 0x00000000ffffffffULL /* bits 95:64 */
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun #define IPP_DFIFO_WR3 (FZC_IPP + 0x00100UL)
1776*4882a593Smuzhiyun #define IPP_DFIFO_WR3_DATA 0x00000000ffffffffULL /* bits 127:96 */
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun #define IPP_DFIFO_WR4 (FZC_IPP + 0x00108UL)
1779*4882a593Smuzhiyun #define IPP_DFIFO_WR4_DATA 0x00000000ffffffffULL /* bits 145:128 */
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun #define IPP_DFIFO_RD_PTR (FZC_IPP + 0x00110UL)
1782*4882a593Smuzhiyun #define IPP_DFIFO_RD_PTR_PTR 0x0000000000000fffULL
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun #define IPP_DFIFO_WR_PTR (FZC_IPP + 0x00118UL)
1785*4882a593Smuzhiyun #define IPP_DFIFO_WR_PTR_PTR 0x0000000000000fffULL
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun #define IPP_SM (FZC_IPP + 0x00120UL)
1788*4882a593Smuzhiyun #define IPP_SM_SM 0x00000000ffffffffULL
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun #define IPP_CS_STAT (FZC_IPP + 0x00128UL)
1791*4882a593Smuzhiyun #define IPP_CS_STAT_BCYC_CNT 0x00000000ff000000ULL
1792*4882a593Smuzhiyun #define IPP_CS_STAT_IP_LEN 0x0000000000fff000ULL
1793*4882a593Smuzhiyun #define IPP_CS_STAT_CS_FAIL 0x0000000000000800ULL
1794*4882a593Smuzhiyun #define IPP_CS_STAT_TERM 0x0000000000000400ULL
1795*4882a593Smuzhiyun #define IPP_CS_STAT_BAD_NUM 0x0000000000000200ULL
1796*4882a593Smuzhiyun #define IPP_CS_STAT_CS_STATE 0x00000000000001ffULL
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun #define IPP_FFLP_CS_INFO (FZC_IPP + 0x00130UL)
1799*4882a593Smuzhiyun #define IPP_FFLP_CS_INFO_PKT_ID 0x0000000000003c00ULL
1800*4882a593Smuzhiyun #define IPP_FFLP_CS_INFO_L4_PROTO 0x0000000000000300ULL
1801*4882a593Smuzhiyun #define IPP_FFLP_CS_INFO_V4_HD_LEN 0x00000000000000f0ULL
1802*4882a593Smuzhiyun #define IPP_FFLP_CS_INFO_L3_VER 0x000000000000000cULL
1803*4882a593Smuzhiyun #define IPP_FFLP_CS_INFO_L2_OP 0x0000000000000003ULL
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun #define IPP_DBG_SEL (FZC_IPP + 0x00138UL)
1806*4882a593Smuzhiyun #define IPP_DBG_SEL_SEL 0x000000000000000fULL
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun #define IPP_DFIFO_ECC_SYND (FZC_IPP + 0x00140UL)
1809*4882a593Smuzhiyun #define IPP_DFIFO_ECC_SYND_SYND 0x000000000000ffffULL
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun #define IPP_DFIFO_EOP_RD_PTR (FZC_IPP + 0x00148UL)
1812*4882a593Smuzhiyun #define IPP_DFIFO_EOP_RD_PTR_PTR 0x0000000000000fffULL
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun #define IPP_ECC_CTL (FZC_IPP + 0x00150UL)
1815*4882a593Smuzhiyun #define IPP_ECC_CTL_DIS_DBL 0x0000000080000000ULL
1816*4882a593Smuzhiyun #define IPP_ECC_CTL_COR_DBL 0x0000000000020000ULL
1817*4882a593Smuzhiyun #define IPP_ECC_CTL_COR_SNG 0x0000000000010000ULL
1818*4882a593Smuzhiyun #define IPP_ECC_CTL_COR_ALL 0x0000000000000400ULL
1819*4882a593Smuzhiyun #define IPP_ECC_CTL_COR_1 0x0000000000000100ULL
1820*4882a593Smuzhiyun #define IPP_ECC_CTL_COR_LST 0x0000000000000004ULL
1821*4882a593Smuzhiyun #define IPP_ECC_CTL_COR_SND 0x0000000000000002ULL
1822*4882a593Smuzhiyun #define IPP_ECC_CTL_COR_FSR 0x0000000000000001ULL
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun #define NIU_DFIFO_ENTRIES 1024
1825*4882a593Smuzhiyun #define ATLAS_P0_P1_DFIFO_ENTRIES 2048
1826*4882a593Smuzhiyun #define ATLAS_P2_P3_DFIFO_ENTRIES 1024
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun #define ZCP_CFIG (FZC_ZCP + 0x00000UL)
1829*4882a593Smuzhiyun #define ZCP_CFIG_ZCP_32BIT_MODE 0x0000000001000000ULL
1830*4882a593Smuzhiyun #define ZCP_CFIG_ZCP_DEBUG_SEL 0x0000000000ff0000ULL
1831*4882a593Smuzhiyun #define ZCP_CFIG_DMA_TH 0x000000000000ffe0ULL
1832*4882a593Smuzhiyun #define ZCP_CFIG_ECC_CHK_DIS 0x0000000000000010ULL
1833*4882a593Smuzhiyun #define ZCP_CFIG_PAR_CHK_DIS 0x0000000000000008ULL
1834*4882a593Smuzhiyun #define ZCP_CFIG_DIS_BUFF_RSP_IF 0x0000000000000004ULL
1835*4882a593Smuzhiyun #define ZCP_CFIG_DIS_BUFF_REQ_IF 0x0000000000000002ULL
1836*4882a593Smuzhiyun #define ZCP_CFIG_ZC_ENABLE 0x0000000000000001ULL
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun #define ZCP_INT_STAT (FZC_ZCP + 0x00008UL)
1839*4882a593Smuzhiyun #define ZCP_INT_STAT_RRFIFO_UNDERRUN 0x0000000000008000ULL
1840*4882a593Smuzhiyun #define ZCP_INT_STAT_RRFIFO_OVERRUN 0x0000000000004000ULL
1841*4882a593Smuzhiyun #define ZCP_INT_STAT_RSPFIFO_UNCOR_ERR 0x0000000000001000ULL
1842*4882a593Smuzhiyun #define ZCP_INT_STAT_BUFFER_OVERFLOW 0x0000000000000800ULL
1843*4882a593Smuzhiyun #define ZCP_INT_STAT_STAT_TBL_PERR 0x0000000000000400ULL
1844*4882a593Smuzhiyun #define ZCP_INT_STAT_DYN_TBL_PERR 0x0000000000000200ULL
1845*4882a593Smuzhiyun #define ZCP_INT_STAT_BUF_TBL_PERR 0x0000000000000100ULL
1846*4882a593Smuzhiyun #define ZCP_INT_STAT_TT_PROGRAM_ERR 0x0000000000000080ULL
1847*4882a593Smuzhiyun #define ZCP_INT_STAT_RSP_TT_INDEX_ERR 0x0000000000000040ULL
1848*4882a593Smuzhiyun #define ZCP_INT_STAT_SLV_TT_INDEX_ERR 0x0000000000000020ULL
1849*4882a593Smuzhiyun #define ZCP_INT_STAT_ZCP_TT_INDEX_ERR 0x0000000000000010ULL
1850*4882a593Smuzhiyun #define ZCP_INT_STAT_CFIFO_ECC3 0x0000000000000008ULL
1851*4882a593Smuzhiyun #define ZCP_INT_STAT_CFIFO_ECC2 0x0000000000000004ULL
1852*4882a593Smuzhiyun #define ZCP_INT_STAT_CFIFO_ECC1 0x0000000000000002ULL
1853*4882a593Smuzhiyun #define ZCP_INT_STAT_CFIFO_ECC0 0x0000000000000001ULL
1854*4882a593Smuzhiyun #define ZCP_INT_STAT_ALL 0x000000000000ffffULL
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun #define ZCP_INT_MASK (FZC_ZCP + 0x00010UL)
1857*4882a593Smuzhiyun #define ZCP_INT_MASK_RRFIFO_UNDERRUN 0x0000000000008000ULL
1858*4882a593Smuzhiyun #define ZCP_INT_MASK_RRFIFO_OVERRUN 0x0000000000004000ULL
1859*4882a593Smuzhiyun #define ZCP_INT_MASK_LOJ 0x0000000000002000ULL
1860*4882a593Smuzhiyun #define ZCP_INT_MASK_RSPFIFO_UNCOR_ERR 0x0000000000001000ULL
1861*4882a593Smuzhiyun #define ZCP_INT_MASK_BUFFER_OVERFLOW 0x0000000000000800ULL
1862*4882a593Smuzhiyun #define ZCP_INT_MASK_STAT_TBL_PERR 0x0000000000000400ULL
1863*4882a593Smuzhiyun #define ZCP_INT_MASK_DYN_TBL_PERR 0x0000000000000200ULL
1864*4882a593Smuzhiyun #define ZCP_INT_MASK_BUF_TBL_PERR 0x0000000000000100ULL
1865*4882a593Smuzhiyun #define ZCP_INT_MASK_TT_PROGRAM_ERR 0x0000000000000080ULL
1866*4882a593Smuzhiyun #define ZCP_INT_MASK_RSP_TT_INDEX_ERR 0x0000000000000040ULL
1867*4882a593Smuzhiyun #define ZCP_INT_MASK_SLV_TT_INDEX_ERR 0x0000000000000020ULL
1868*4882a593Smuzhiyun #define ZCP_INT_MASK_ZCP_TT_INDEX_ERR 0x0000000000000010ULL
1869*4882a593Smuzhiyun #define ZCP_INT_MASK_CFIFO_ECC3 0x0000000000000008ULL
1870*4882a593Smuzhiyun #define ZCP_INT_MASK_CFIFO_ECC2 0x0000000000000004ULL
1871*4882a593Smuzhiyun #define ZCP_INT_MASK_CFIFO_ECC1 0x0000000000000002ULL
1872*4882a593Smuzhiyun #define ZCP_INT_MASK_CFIFO_ECC0 0x0000000000000001ULL
1873*4882a593Smuzhiyun #define ZCP_INT_MASK_ALL 0x000000000000ffffULL
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun #define BAM4BUF (FZC_ZCP + 0x00018UL)
1876*4882a593Smuzhiyun #define BAM4BUF_LOJ 0x0000000080000000ULL
1877*4882a593Smuzhiyun #define BAM4BUF_EN_CK 0x0000000040000000ULL
1878*4882a593Smuzhiyun #define BAM4BUF_IDX_END0 0x000000003ff00000ULL
1879*4882a593Smuzhiyun #define BAM4BUF_IDX_ST0 0x00000000000ffc00ULL
1880*4882a593Smuzhiyun #define BAM4BUF_OFFSET0 0x00000000000003ffULL
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun #define BAM8BUF (FZC_ZCP + 0x00020UL)
1883*4882a593Smuzhiyun #define BAM8BUF_LOJ 0x0000000080000000ULL
1884*4882a593Smuzhiyun #define BAM8BUF_EN_CK 0x0000000040000000ULL
1885*4882a593Smuzhiyun #define BAM8BUF_IDX_END1 0x000000003ff00000ULL
1886*4882a593Smuzhiyun #define BAM8BUF_IDX_ST1 0x00000000000ffc00ULL
1887*4882a593Smuzhiyun #define BAM8BUF_OFFSET1 0x00000000000003ffULL
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun #define BAM16BUF (FZC_ZCP + 0x00028UL)
1890*4882a593Smuzhiyun #define BAM16BUF_LOJ 0x0000000080000000ULL
1891*4882a593Smuzhiyun #define BAM16BUF_EN_CK 0x0000000040000000ULL
1892*4882a593Smuzhiyun #define BAM16BUF_IDX_END2 0x000000003ff00000ULL
1893*4882a593Smuzhiyun #define BAM16BUF_IDX_ST2 0x00000000000ffc00ULL
1894*4882a593Smuzhiyun #define BAM16BUF_OFFSET2 0x00000000000003ffULL
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun #define BAM32BUF (FZC_ZCP + 0x00030UL)
1897*4882a593Smuzhiyun #define BAM32BUF_LOJ 0x0000000080000000ULL
1898*4882a593Smuzhiyun #define BAM32BUF_EN_CK 0x0000000040000000ULL
1899*4882a593Smuzhiyun #define BAM32BUF_IDX_END3 0x000000003ff00000ULL
1900*4882a593Smuzhiyun #define BAM32BUF_IDX_ST3 0x00000000000ffc00ULL
1901*4882a593Smuzhiyun #define BAM32BUF_OFFSET3 0x00000000000003ffULL
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun #define DST4BUF (FZC_ZCP + 0x00038UL)
1904*4882a593Smuzhiyun #define DST4BUF_DS_OFFSET0 0x00000000000003ffULL
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun #define DST8BUF (FZC_ZCP + 0x00040UL)
1907*4882a593Smuzhiyun #define DST8BUF_DS_OFFSET1 0x00000000000003ffULL
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun #define DST16BUF (FZC_ZCP + 0x00048UL)
1910*4882a593Smuzhiyun #define DST16BUF_DS_OFFSET2 0x00000000000003ffULL
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun #define DST32BUF (FZC_ZCP + 0x00050UL)
1913*4882a593Smuzhiyun #define DST32BUF_DS_OFFSET3 0x00000000000003ffULL
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun #define ZCP_RAM_DATA0 (FZC_ZCP + 0x00058UL)
1916*4882a593Smuzhiyun #define ZCP_RAM_DATA0_DAT0 0x00000000ffffffffULL
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun #define ZCP_RAM_DATA1 (FZC_ZCP + 0x00060UL)
1919*4882a593Smuzhiyun #define ZCP_RAM_DAT10_DAT1 0x00000000ffffffffULL
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun #define ZCP_RAM_DATA2 (FZC_ZCP + 0x00068UL)
1922*4882a593Smuzhiyun #define ZCP_RAM_DATA2_DAT2 0x00000000ffffffffULL
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun #define ZCP_RAM_DATA3 (FZC_ZCP + 0x00070UL)
1925*4882a593Smuzhiyun #define ZCP_RAM_DATA3_DAT3 0x00000000ffffffffULL
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun #define ZCP_RAM_DATA4 (FZC_ZCP + 0x00078UL)
1928*4882a593Smuzhiyun #define ZCP_RAM_DATA4_DAT4 0x00000000000000ffULL
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun #define ZCP_RAM_BE (FZC_ZCP + 0x00080UL)
1931*4882a593Smuzhiyun #define ZCP_RAM_BE_VAL 0x000000000001ffffULL
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun #define ZCP_RAM_ACC (FZC_ZCP + 0x00088UL)
1934*4882a593Smuzhiyun #define ZCP_RAM_ACC_BUSY 0x0000000080000000ULL
1935*4882a593Smuzhiyun #define ZCP_RAM_ACC_READ 0x0000000040000000ULL
1936*4882a593Smuzhiyun #define ZCP_RAM_ACC_WRITE 0x0000000000000000ULL
1937*4882a593Smuzhiyun #define ZCP_RAM_ACC_LOJ 0x0000000020000000ULL
1938*4882a593Smuzhiyun #define ZCP_RAM_ACC_ZFCID 0x000000001ffe0000ULL
1939*4882a593Smuzhiyun #define ZCP_RAM_ACC_ZFCID_SHIFT 17
1940*4882a593Smuzhiyun #define ZCP_RAM_ACC_RAM_SEL 0x000000000001f000ULL
1941*4882a593Smuzhiyun #define ZCP_RAM_ACC_RAM_SEL_SHIFT 12
1942*4882a593Smuzhiyun #define ZCP_RAM_ACC_CFIFOADDR 0x0000000000000fffULL
1943*4882a593Smuzhiyun #define ZCP_RAM_ACC_CFIFOADDR_SHIFT 0
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun #define ZCP_RAM_SEL_BAM(INDEX) (0x00 + (INDEX))
1946*4882a593Smuzhiyun #define ZCP_RAM_SEL_TT_STATIC 0x08
1947*4882a593Smuzhiyun #define ZCP_RAM_SEL_TT_DYNAMIC 0x09
1948*4882a593Smuzhiyun #define ZCP_RAM_SEL_CFIFO(PORT) (0x10 + (PORT))
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun #define NIU_CFIFO_ENTRIES 1024
1951*4882a593Smuzhiyun #define ATLAS_P0_P1_CFIFO_ENTRIES 2048
1952*4882a593Smuzhiyun #define ATLAS_P2_P3_CFIFO_ENTRIES 1024
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun #define CHK_BIT_DATA (FZC_ZCP + 0x00090UL)
1955*4882a593Smuzhiyun #define CHK_BIT_DATA_DATA 0x000000000000ffffULL
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun #define RESET_CFIFO (FZC_ZCP + 0x00098UL)
1958*4882a593Smuzhiyun #define RESET_CFIFO_RST(PORT) (0x1 << (PORT))
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun #define CFIFO_ECC(PORT) (FZC_ZCP + 0x000a0UL + (PORT) * 8UL)
1961*4882a593Smuzhiyun #define CFIFO_ECC_DIS_DBLBIT_ERR 0x0000000080000000ULL
1962*4882a593Smuzhiyun #define CFIFO_ECC_DBLBIT_ERR 0x0000000000020000ULL
1963*4882a593Smuzhiyun #define CFIFO_ECC_SINGLEBIT_ERR 0x0000000000010000ULL
1964*4882a593Smuzhiyun #define CFIFO_ECC_ALL_PKT 0x0000000000000400ULL
1965*4882a593Smuzhiyun #define CFIFO_ECC_LAST_LINE 0x0000000000000004ULL
1966*4882a593Smuzhiyun #define CFIFO_ECC_2ND_LINE 0x0000000000000002ULL
1967*4882a593Smuzhiyun #define CFIFO_ECC_1ST_LINE 0x0000000000000001ULL
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun #define ZCP_TRAINING_VECTOR (FZC_ZCP + 0x000c0UL)
1970*4882a593Smuzhiyun #define ZCP_TRAINING_VECTOR_VECTOR 0x00000000ffffffffULL
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun #define ZCP_STATE_MACHINE (FZC_ZCP + 0x000c8UL)
1973*4882a593Smuzhiyun #define ZCP_STATE_MACHINE_SM 0x00000000ffffffffULL
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun /* Same bits as ZCP_INT_STAT */
1976*4882a593Smuzhiyun #define ZCP_INT_STAT_TEST (FZC_ZCP + 0x00108UL)
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun #define RXDMA_CFIG1(IDX) (DMC + 0x00000UL + (IDX) * 0x200UL)
1979*4882a593Smuzhiyun #define RXDMA_CFIG1_EN 0x0000000080000000ULL
1980*4882a593Smuzhiyun #define RXDMA_CFIG1_RST 0x0000000040000000ULL
1981*4882a593Smuzhiyun #define RXDMA_CFIG1_QST 0x0000000020000000ULL
1982*4882a593Smuzhiyun #define RXDMA_CFIG1_MBADDR_H 0x0000000000000fffULL /* mboxaddr 43:32 */
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun #define RXDMA_CFIG2(IDX) (DMC + 0x00008UL + (IDX) * 0x200UL)
1985*4882a593Smuzhiyun #define RXDMA_CFIG2_MBADDR_L 0x00000000ffffffc0ULL /* mboxaddr 31:6 */
1986*4882a593Smuzhiyun #define RXDMA_CFIG2_OFFSET 0x0000000000000006ULL
1987*4882a593Smuzhiyun #define RXDMA_CFIG2_OFFSET_SHIFT 1
1988*4882a593Smuzhiyun #define RXDMA_CFIG2_FULL_HDR 0x0000000000000001ULL
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun #define RBR_CFIG_A(IDX) (DMC + 0x00010UL + (IDX) * 0x200UL)
1991*4882a593Smuzhiyun #define RBR_CFIG_A_LEN 0xffff000000000000ULL
1992*4882a593Smuzhiyun #define RBR_CFIG_A_LEN_SHIFT 48
1993*4882a593Smuzhiyun #define RBR_CFIG_A_STADDR_BASE 0x00000ffffffc0000ULL
1994*4882a593Smuzhiyun #define RBR_CFIG_A_STADDR 0x000000000003ffc0ULL
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun #define RBR_CFIG_B(IDX) (DMC + 0x00018UL + (IDX) * 0x200UL)
1997*4882a593Smuzhiyun #define RBR_CFIG_B_BLKSIZE 0x0000000003000000ULL
1998*4882a593Smuzhiyun #define RBR_CFIG_B_BLKSIZE_SHIFT 24
1999*4882a593Smuzhiyun #define RBR_CFIG_B_VLD2 0x0000000000800000ULL
2000*4882a593Smuzhiyun #define RBR_CFIG_B_BUFSZ2 0x0000000000030000ULL
2001*4882a593Smuzhiyun #define RBR_CFIG_B_BUFSZ2_SHIFT 16
2002*4882a593Smuzhiyun #define RBR_CFIG_B_VLD1 0x0000000000008000ULL
2003*4882a593Smuzhiyun #define RBR_CFIG_B_BUFSZ1 0x0000000000000300ULL
2004*4882a593Smuzhiyun #define RBR_CFIG_B_BUFSZ1_SHIFT 8
2005*4882a593Smuzhiyun #define RBR_CFIG_B_VLD0 0x0000000000000080ULL
2006*4882a593Smuzhiyun #define RBR_CFIG_B_BUFSZ0 0x0000000000000003ULL
2007*4882a593Smuzhiyun #define RBR_CFIG_B_BUFSZ0_SHIFT 0
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun #define RBR_BLKSIZE_4K 0x0
2010*4882a593Smuzhiyun #define RBR_BLKSIZE_8K 0x1
2011*4882a593Smuzhiyun #define RBR_BLKSIZE_16K 0x2
2012*4882a593Smuzhiyun #define RBR_BLKSIZE_32K 0x3
2013*4882a593Smuzhiyun #define RBR_BUFSZ2_2K 0x0
2014*4882a593Smuzhiyun #define RBR_BUFSZ2_4K 0x1
2015*4882a593Smuzhiyun #define RBR_BUFSZ2_8K 0x2
2016*4882a593Smuzhiyun #define RBR_BUFSZ2_16K 0x3
2017*4882a593Smuzhiyun #define RBR_BUFSZ1_1K 0x0
2018*4882a593Smuzhiyun #define RBR_BUFSZ1_2K 0x1
2019*4882a593Smuzhiyun #define RBR_BUFSZ1_4K 0x2
2020*4882a593Smuzhiyun #define RBR_BUFSZ1_8K 0x3
2021*4882a593Smuzhiyun #define RBR_BUFSZ0_256 0x0
2022*4882a593Smuzhiyun #define RBR_BUFSZ0_512 0x1
2023*4882a593Smuzhiyun #define RBR_BUFSZ0_1K 0x2
2024*4882a593Smuzhiyun #define RBR_BUFSZ0_2K 0x3
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun #define RBR_KICK(IDX) (DMC + 0x00020UL + (IDX) * 0x200UL)
2027*4882a593Smuzhiyun #define RBR_KICK_BKADD 0x000000000000ffffULL
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun #define RBR_STAT(IDX) (DMC + 0x00028UL + (IDX) * 0x200UL)
2030*4882a593Smuzhiyun #define RBR_STAT_QLEN 0x000000000000ffffULL
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun #define RBR_HDH(IDX) (DMC + 0x00030UL + (IDX) * 0x200UL)
2033*4882a593Smuzhiyun #define RBR_HDH_HEAD_H 0x0000000000000fffULL
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun #define RBR_HDL(IDX) (DMC + 0x00038UL + (IDX) * 0x200UL)
2036*4882a593Smuzhiyun #define RBR_HDL_HEAD_L 0x00000000fffffffcULL
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun #define RCRCFIG_A(IDX) (DMC + 0x00040UL + (IDX) * 0x200UL)
2039*4882a593Smuzhiyun #define RCRCFIG_A_LEN 0xffff000000000000ULL
2040*4882a593Smuzhiyun #define RCRCFIG_A_LEN_SHIFT 48
2041*4882a593Smuzhiyun #define RCRCFIG_A_STADDR_BASE 0x00000ffffff80000ULL
2042*4882a593Smuzhiyun #define RCRCFIG_A_STADDR 0x000000000007ffc0ULL
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun #define RCRCFIG_B(IDX) (DMC + 0x00048UL + (IDX) * 0x200UL)
2045*4882a593Smuzhiyun #define RCRCFIG_B_PTHRES 0x00000000ffff0000ULL
2046*4882a593Smuzhiyun #define RCRCFIG_B_PTHRES_SHIFT 16
2047*4882a593Smuzhiyun #define RCRCFIG_B_ENTOUT 0x0000000000008000ULL
2048*4882a593Smuzhiyun #define RCRCFIG_B_TIMEOUT 0x000000000000003fULL
2049*4882a593Smuzhiyun #define RCRCFIG_B_TIMEOUT_SHIFT 0
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun #define RCRSTAT_A(IDX) (DMC + 0x00050UL + (IDX) * 0x200UL)
2052*4882a593Smuzhiyun #define RCRSTAT_A_QLEN 0x000000000000ffffULL
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun #define RCRSTAT_B(IDX) (DMC + 0x00058UL + (IDX) * 0x200UL)
2055*4882a593Smuzhiyun #define RCRSTAT_B_TIPTR_H 0x0000000000000fffULL
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun #define RCRSTAT_C(IDX) (DMC + 0x00060UL + (IDX) * 0x200UL)
2058*4882a593Smuzhiyun #define RCRSTAT_C_TIPTR_L 0x00000000fffffff8ULL
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun #define RX_DMA_CTL_STAT(IDX) (DMC + 0x00070UL + (IDX) * 0x200UL)
2061*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RBR_TMOUT 0x0020000000000000ULL
2062*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RSP_CNT_ERR 0x0010000000000000ULL
2063*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_BYTE_EN_BUS 0x0008000000000000ULL
2064*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RSP_DAT_ERR 0x0004000000000000ULL
2065*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RCR_ACK_ERR 0x0002000000000000ULL
2066*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DC_FIFO_ERR 0x0001000000000000ULL
2067*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_MEX 0x0000800000000000ULL
2068*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RCRTHRES 0x0000400000000000ULL
2069*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RCRTO 0x0000200000000000ULL
2070*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RCR_SHA_PAR 0x0000100000000000ULL
2071*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RBR_PRE_PAR 0x0000080000000000ULL
2072*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_PORT_DROP_PKT 0x0000040000000000ULL
2073*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_WRED_DROP 0x0000020000000000ULL
2074*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RBR_PRE_EMTY 0x0000010000000000ULL
2075*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RCRSHADOW_FULL 0x0000008000000000ULL
2076*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_CONFIG_ERR 0x0000004000000000ULL
2077*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RCRINCON 0x0000002000000000ULL
2078*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RCRFULL 0x0000001000000000ULL
2079*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RBR_EMPTY 0x0000000800000000ULL
2080*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RBRFULL 0x0000000400000000ULL
2081*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_RBRLOGPAGE 0x0000000200000000ULL
2082*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_CFIGLOGPAGE 0x0000000100000000ULL
2083*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_PTRREAD 0x00000000ffff0000ULL
2084*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_PTRREAD_SHIFT 16
2085*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_PKTREAD 0x000000000000ffffULL
2086*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_PKTREAD_SHIFT 0
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_CHAN_FATAL (RX_DMA_CTL_STAT_RBR_TMOUT | \
2089*4882a593Smuzhiyun RX_DMA_CTL_STAT_RSP_CNT_ERR | \
2090*4882a593Smuzhiyun RX_DMA_CTL_STAT_BYTE_EN_BUS | \
2091*4882a593Smuzhiyun RX_DMA_CTL_STAT_RSP_DAT_ERR | \
2092*4882a593Smuzhiyun RX_DMA_CTL_STAT_RCR_ACK_ERR | \
2093*4882a593Smuzhiyun RX_DMA_CTL_STAT_RCR_SHA_PAR | \
2094*4882a593Smuzhiyun RX_DMA_CTL_STAT_RBR_PRE_PAR | \
2095*4882a593Smuzhiyun RX_DMA_CTL_STAT_CONFIG_ERR | \
2096*4882a593Smuzhiyun RX_DMA_CTL_STAT_RCRINCON | \
2097*4882a593Smuzhiyun RX_DMA_CTL_STAT_RCRFULL | \
2098*4882a593Smuzhiyun RX_DMA_CTL_STAT_RBRFULL | \
2099*4882a593Smuzhiyun RX_DMA_CTL_STAT_RBRLOGPAGE | \
2100*4882a593Smuzhiyun RX_DMA_CTL_STAT_CFIGLOGPAGE)
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_PORT_FATAL (RX_DMA_CTL_STAT_DC_FIFO_ERR)
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun #define RX_DMA_CTL_WRITE_CLEAR_ERRS (RX_DMA_CTL_STAT_RBR_EMPTY | \
2105*4882a593Smuzhiyun RX_DMA_CTL_STAT_RCRSHADOW_FULL | \
2106*4882a593Smuzhiyun RX_DMA_CTL_STAT_RBR_PRE_EMTY | \
2107*4882a593Smuzhiyun RX_DMA_CTL_STAT_WRED_DROP | \
2108*4882a593Smuzhiyun RX_DMA_CTL_STAT_PORT_DROP_PKT | \
2109*4882a593Smuzhiyun RX_DMA_CTL_STAT_RCRTO | \
2110*4882a593Smuzhiyun RX_DMA_CTL_STAT_RCRTHRES | \
2111*4882a593Smuzhiyun RX_DMA_CTL_STAT_DC_FIFO_ERR)
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun #define RCR_FLSH(IDX) (DMC + 0x00078UL + (IDX) * 0x200UL)
2114*4882a593Smuzhiyun #define RCR_FLSH_FLSH 0x0000000000000001ULL
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun #define RXMISC(IDX) (DMC + 0x00090UL + (IDX) * 0x200UL)
2117*4882a593Smuzhiyun #define RXMISC_OFLOW 0x0000000000010000ULL
2118*4882a593Smuzhiyun #define RXMISC_COUNT 0x000000000000ffffULL
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG(IDX) (DMC + 0x00098UL + (IDX) * 0x200UL)
2121*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RBR_TMOUT 0x0020000000000000ULL
2122*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RSP_CNT_ERR 0x0010000000000000ULL
2123*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_BYTE_EN_BUS 0x0008000000000000ULL
2124*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RSP_DAT_ERR 0x0004000000000000ULL
2125*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RCR_ACK_ERR 0x0002000000000000ULL
2126*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_DC_FIFO_ERR 0x0001000000000000ULL
2127*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_MEX 0x0000800000000000ULL
2128*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RCRTHRES 0x0000400000000000ULL
2129*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RCRTO 0x0000200000000000ULL
2130*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RCR_SHA_PAR 0x0000100000000000ULL
2131*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RBR_PRE_PAR 0x0000080000000000ULL
2132*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_PORT_DROP_PKT 0x0000040000000000ULL
2133*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_WRED_DROP 0x0000020000000000ULL
2134*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RBR_PRE_EMTY 0x0000010000000000ULL
2135*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RCRSHADOW_FULL 0x0000008000000000ULL
2136*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_CONFIG_ERR 0x0000004000000000ULL
2137*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RCRINCON 0x0000002000000000ULL
2138*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RCRFULL 0x0000001000000000ULL
2139*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RBR_EMPTY 0x0000000800000000ULL
2140*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RBRFULL 0x0000000400000000ULL
2141*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_RBRLOGPAGE 0x0000000200000000ULL
2142*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_CFIGLOGPAGE 0x0000000100000000ULL
2143*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_PTRREAD 0x00000000ffff0000ULL
2144*4882a593Smuzhiyun #define RX_DMA_CTL_STAT_DBG_PKTREAD 0x000000000000ffffULL
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun #define RX_DMA_ENT_MSK(IDX) (DMC + 0x00068UL + (IDX) * 0x200UL)
2147*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RBR_TMOUT 0x0000000000200000ULL
2148*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RSP_CNT_ERR 0x0000000000100000ULL
2149*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_BYTE_EN_BUS 0x0000000000080000ULL
2150*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RSP_DAT_ERR 0x0000000000040000ULL
2151*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RCR_ACK_ERR 0x0000000000020000ULL
2152*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_DC_FIFO_ERR 0x0000000000010000ULL
2153*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RCRTHRES 0x0000000000004000ULL
2154*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RCRTO 0x0000000000002000ULL
2155*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RCR_SHA_PAR 0x0000000000001000ULL
2156*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RBR_PRE_PAR 0x0000000000000800ULL
2157*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_PORT_DROP_PKT 0x0000000000000400ULL
2158*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_WRED_DROP 0x0000000000000200ULL
2159*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RBR_PRE_EMTY 0x0000000000000100ULL
2160*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RCR_SHADOW_FULL 0x0000000000000080ULL
2161*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_CONFIG_ERR 0x0000000000000040ULL
2162*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RCRINCON 0x0000000000000020ULL
2163*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RCRFULL 0x0000000000000010ULL
2164*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RBR_EMPTY 0x0000000000000008ULL
2165*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RBRFULL 0x0000000000000004ULL
2166*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_RBRLOGPAGE 0x0000000000000002ULL
2167*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_CFIGLOGPAGE 0x0000000000000001ULL
2168*4882a593Smuzhiyun #define RX_DMA_ENT_MSK_ALL 0x00000000003f7fffULL
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun #define TX_RNG_CFIG(IDX) (DMC + 0x40000UL + (IDX) * 0x200UL)
2171*4882a593Smuzhiyun #define TX_RNG_CFIG_LEN 0x1fff000000000000ULL
2172*4882a593Smuzhiyun #define TX_RNG_CFIG_LEN_SHIFT 48
2173*4882a593Smuzhiyun #define TX_RNG_CFIG_STADDR_BASE 0x00000ffffff80000ULL
2174*4882a593Smuzhiyun #define TX_RNG_CFIG_STADDR 0x000000000007ffc0ULL
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun #define TX_RING_HDL(IDX) (DMC + 0x40010UL + (IDX) * 0x200UL)
2177*4882a593Smuzhiyun #define TX_RING_HDL_WRAP 0x0000000000080000ULL
2178*4882a593Smuzhiyun #define TX_RING_HDL_HEAD 0x000000000007fff8ULL
2179*4882a593Smuzhiyun #define TX_RING_HDL_HEAD_SHIFT 3
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun #define TX_RING_KICK(IDX) (DMC + 0x40018UL + (IDX) * 0x200UL)
2182*4882a593Smuzhiyun #define TX_RING_KICK_WRAP 0x0000000000080000ULL
2183*4882a593Smuzhiyun #define TX_RING_KICK_TAIL 0x000000000007fff8ULL
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun #define TX_ENT_MSK(IDX) (DMC + 0x40020UL + (IDX) * 0x200UL)
2186*4882a593Smuzhiyun #define TX_ENT_MSK_MK 0x0000000000008000ULL
2187*4882a593Smuzhiyun #define TX_ENT_MSK_MBOX_ERR 0x0000000000000080ULL
2188*4882a593Smuzhiyun #define TX_ENT_MSK_PKT_SIZE_ERR 0x0000000000000040ULL
2189*4882a593Smuzhiyun #define TX_ENT_MSK_TX_RING_OFLOW 0x0000000000000020ULL
2190*4882a593Smuzhiyun #define TX_ENT_MSK_PREF_BUF_ECC_ERR 0x0000000000000010ULL
2191*4882a593Smuzhiyun #define TX_ENT_MSK_NACK_PREF 0x0000000000000008ULL
2192*4882a593Smuzhiyun #define TX_ENT_MSK_NACK_PKT_RD 0x0000000000000004ULL
2193*4882a593Smuzhiyun #define TX_ENT_MSK_CONF_PART_ERR 0x0000000000000002ULL
2194*4882a593Smuzhiyun #define TX_ENT_MSK_PKT_PRT_ERR 0x0000000000000001ULL
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun #define TX_CS(IDX) (DMC + 0x40028UL + (IDX)*0x200UL)
2197*4882a593Smuzhiyun #define TX_CS_PKT_CNT 0x0fff000000000000ULL
2198*4882a593Smuzhiyun #define TX_CS_PKT_CNT_SHIFT 48
2199*4882a593Smuzhiyun #define TX_CS_LASTMARK 0x00000fff00000000ULL
2200*4882a593Smuzhiyun #define TX_CS_LASTMARK_SHIFT 32
2201*4882a593Smuzhiyun #define TX_CS_RST 0x0000000080000000ULL
2202*4882a593Smuzhiyun #define TX_CS_RST_STATE 0x0000000040000000ULL
2203*4882a593Smuzhiyun #define TX_CS_MB 0x0000000020000000ULL
2204*4882a593Smuzhiyun #define TX_CS_STOP_N_GO 0x0000000010000000ULL
2205*4882a593Smuzhiyun #define TX_CS_SNG_STATE 0x0000000008000000ULL
2206*4882a593Smuzhiyun #define TX_CS_MK 0x0000000000008000ULL
2207*4882a593Smuzhiyun #define TX_CS_MMK 0x0000000000004000ULL
2208*4882a593Smuzhiyun #define TX_CS_MBOX_ERR 0x0000000000000080ULL
2209*4882a593Smuzhiyun #define TX_CS_PKT_SIZE_ERR 0x0000000000000040ULL
2210*4882a593Smuzhiyun #define TX_CS_TX_RING_OFLOW 0x0000000000000020ULL
2211*4882a593Smuzhiyun #define TX_CS_PREF_BUF_PAR_ERR 0x0000000000000010ULL
2212*4882a593Smuzhiyun #define TX_CS_NACK_PREF 0x0000000000000008ULL
2213*4882a593Smuzhiyun #define TX_CS_NACK_PKT_RD 0x0000000000000004ULL
2214*4882a593Smuzhiyun #define TX_CS_CONF_PART_ERR 0x0000000000000002ULL
2215*4882a593Smuzhiyun #define TX_CS_PKT_PRT_ERR 0x0000000000000001ULL
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun #define TXDMA_MBH(IDX) (DMC + 0x40030UL + (IDX) * 0x200UL)
2218*4882a593Smuzhiyun #define TXDMA_MBH_MBADDR 0x0000000000000fffULL
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun #define TXDMA_MBL(IDX) (DMC + 0x40038UL + (IDX) * 0x200UL)
2221*4882a593Smuzhiyun #define TXDMA_MBL_MBADDR 0x00000000ffffffc0ULL
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun #define TX_DMA_PRE_ST(IDX) (DMC + 0x40040UL + (IDX) * 0x200UL)
2224*4882a593Smuzhiyun #define TX_DMA_PRE_ST_SHADOW_HD 0x000000000007ffffULL
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun #define TX_RNG_ERR_LOGH(IDX) (DMC + 0x40048UL + (IDX) * 0x200UL)
2227*4882a593Smuzhiyun #define TX_RNG_ERR_LOGH_ERR 0x0000000080000000ULL
2228*4882a593Smuzhiyun #define TX_RNG_ERR_LOGH_MERR 0x0000000040000000ULL
2229*4882a593Smuzhiyun #define TX_RNG_ERR_LOGH_ERRCODE 0x0000000038000000ULL
2230*4882a593Smuzhiyun #define TX_RNG_ERR_LOGH_ERRADDR 0x0000000000000fffULL
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun #define TX_RNG_ERR_LOGL(IDX) (DMC + 0x40050UL + (IDX) * 0x200UL)
2233*4882a593Smuzhiyun #define TX_RNG_ERR_LOGL_ERRADDR 0x00000000ffffffffULL
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun #define TDMC_INTR_DBG(IDX) (DMC + 0x40060UL + (IDX) * 0x200UL)
2236*4882a593Smuzhiyun #define TDMC_INTR_DBG_MK 0x0000000000008000ULL
2237*4882a593Smuzhiyun #define TDMC_INTR_DBG_MBOX_ERR 0x0000000000000080ULL
2238*4882a593Smuzhiyun #define TDMC_INTR_DBG_PKT_SIZE_ERR 0x0000000000000040ULL
2239*4882a593Smuzhiyun #define TDMC_INTR_DBG_TX_RING_OFLOW 0x0000000000000020ULL
2240*4882a593Smuzhiyun #define TDMC_INTR_DBG_PREF_BUF_PAR_ERR 0x0000000000000010ULL
2241*4882a593Smuzhiyun #define TDMC_INTR_DBG_NACK_PREF 0x0000000000000008ULL
2242*4882a593Smuzhiyun #define TDMC_INTR_DBG_NACK_PKT_RD 0x0000000000000004ULL
2243*4882a593Smuzhiyun #define TDMC_INTR_DBG_CONF_PART_ERR 0x0000000000000002ULL
2244*4882a593Smuzhiyun #define TDMC_INTR_DBG_PKT_PART_ERR 0x0000000000000001ULL
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun #define TX_CS_DBG(IDX) (DMC + 0x40068UL + (IDX) * 0x200UL)
2247*4882a593Smuzhiyun #define TX_CS_DBG_PKT_CNT 0x0fff000000000000ULL
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun #define TDMC_INJ_PAR_ERR(IDX) (DMC + 0x45040UL + (IDX) * 0x200UL)
2250*4882a593Smuzhiyun #define TDMC_INJ_PAR_ERR_VAL 0x000000000000ffffULL
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun #define TDMC_DBG_SEL(IDX) (DMC + 0x45080UL + (IDX) * 0x200UL)
2253*4882a593Smuzhiyun #define TDMC_DBG_SEL_DBG_SEL 0x000000000000003fULL
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun #define TDMC_TRAINING_VECTOR(IDX) (DMC + 0x45088UL + (IDX) * 0x200UL)
2256*4882a593Smuzhiyun #define TDMC_TRAINING_VECTOR_VEC 0x00000000ffffffffULL
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun #define TXC_DMA_MAX(CHAN) (FZC_TXC + 0x00000UL + (CHAN)*0x1000UL)
2259*4882a593Smuzhiyun #define TXC_DMA_MAX_LEN(CHAN) (FZC_TXC + 0x00008UL + (CHAN)*0x1000UL)
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun #define TXC_CONTROL (FZC_TXC + 0x20000UL)
2262*4882a593Smuzhiyun #define TXC_CONTROL_ENABLE 0x0000000000000010ULL
2263*4882a593Smuzhiyun #define TXC_CONTROL_PORT_ENABLE(X) (1 << (X))
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun #define TXC_TRAINING_VEC (FZC_TXC + 0x20008UL)
2266*4882a593Smuzhiyun #define TXC_TRAINING_VEC_MASK 0x00000000ffffffffULL
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun #define TXC_DEBUG (FZC_TXC + 0x20010UL)
2269*4882a593Smuzhiyun #define TXC_DEBUG_SELECT 0x000000000000003fULL
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun #define TXC_MAX_REORDER (FZC_TXC + 0x20018UL)
2272*4882a593Smuzhiyun #define TXC_MAX_REORDER_PORT3 0x000000000f000000ULL
2273*4882a593Smuzhiyun #define TXC_MAX_REORDER_PORT2 0x00000000000f0000ULL
2274*4882a593Smuzhiyun #define TXC_MAX_REORDER_PORT1 0x0000000000000f00ULL
2275*4882a593Smuzhiyun #define TXC_MAX_REORDER_PORT0 0x000000000000000fULL
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun #define TXC_PORT_CTL(PORT) (FZC_TXC + 0x20020UL + (PORT)*0x100UL)
2278*4882a593Smuzhiyun #define TXC_PORT_CTL_CLR_ALL_STAT 0x0000000000000001ULL
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun #define TXC_PKT_STUFFED(PORT) (FZC_TXC + 0x20030UL + (PORT)*0x100UL)
2281*4882a593Smuzhiyun #define TXC_PKT_STUFFED_PP_REORDER 0x00000000ffff0000ULL
2282*4882a593Smuzhiyun #define TXC_PKT_STUFFED_PP_PACKETASSY 0x000000000000ffffULL
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun #define TXC_PKT_XMIT(PORT) (FZC_TXC + 0x20038UL + (PORT)*0x100UL)
2285*4882a593Smuzhiyun #define TXC_PKT_XMIT_BYTES 0x00000000ffff0000ULL
2286*4882a593Smuzhiyun #define TXC_PKT_XMIT_PKTS 0x000000000000ffffULL
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun #define TXC_ROECC_CTL(PORT) (FZC_TXC + 0x20040UL + (PORT)*0x100UL)
2289*4882a593Smuzhiyun #define TXC_ROECC_CTL_DISABLE_UE 0x0000000080000000ULL
2290*4882a593Smuzhiyun #define TXC_ROECC_CTL_DBL_BIT_ERR 0x0000000000020000ULL
2291*4882a593Smuzhiyun #define TXC_ROECC_CTL_SNGL_BIT_ERR 0x0000000000010000ULL
2292*4882a593Smuzhiyun #define TXC_ROECC_CTL_ALL_PKTS 0x0000000000000400ULL
2293*4882a593Smuzhiyun #define TXC_ROECC_CTL_ALT_PKTS 0x0000000000000200ULL
2294*4882a593Smuzhiyun #define TXC_ROECC_CTL_ONE_PKT_ONLY 0x0000000000000100ULL
2295*4882a593Smuzhiyun #define TXC_ROECC_CTL_LST_PKT_LINE 0x0000000000000004ULL
2296*4882a593Smuzhiyun #define TXC_ROECC_CTL_2ND_PKT_LINE 0x0000000000000002ULL
2297*4882a593Smuzhiyun #define TXC_ROECC_CTL_1ST_PKT_LINE 0x0000000000000001ULL
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun #define TXC_ROECC_ST(PORT) (FZC_TXC + 0x20048UL + (PORT)*0x100UL)
2300*4882a593Smuzhiyun #define TXC_ROECC_CLR_ST 0x0000000080000000ULL
2301*4882a593Smuzhiyun #define TXC_ROECC_CE 0x0000000000020000ULL
2302*4882a593Smuzhiyun #define TXC_ROECC_UE 0x0000000000010000ULL
2303*4882a593Smuzhiyun #define TXC_ROECC_ST_ECC_ADDR 0x00000000000003ffULL
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun #define TXC_RO_DATA0(PORT) (FZC_TXC + 0x20050UL + (PORT)*0x100UL)
2306*4882a593Smuzhiyun #define TXC_RO_DATA0_DATA0 0x00000000ffffffffULL /* bits 31:0 */
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun #define TXC_RO_DATA1(PORT) (FZC_TXC + 0x20058UL + (PORT)*0x100UL)
2309*4882a593Smuzhiyun #define TXC_RO_DATA1_DATA1 0x00000000ffffffffULL /* bits 63:32 */
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun #define TXC_RO_DATA2(PORT) (FZC_TXC + 0x20060UL + (PORT)*0x100UL)
2312*4882a593Smuzhiyun #define TXC_RO_DATA2_DATA2 0x00000000ffffffffULL /* bits 95:64 */
2313*4882a593Smuzhiyun
2314*4882a593Smuzhiyun #define TXC_RO_DATA3(PORT) (FZC_TXC + 0x20068UL + (PORT)*0x100UL)
2315*4882a593Smuzhiyun #define TXC_RO_DATA3_DATA3 0x00000000ffffffffULL /* bits 127:96 */
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun #define TXC_RO_DATA4(PORT) (FZC_TXC + 0x20070UL + (PORT)*0x100UL)
2318*4882a593Smuzhiyun #define TXC_RO_DATA4_DATA4 0x0000000000ffffffULL /* bits 151:128 */
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun #define TXC_SFECC_CTL(PORT) (FZC_TXC + 0x20078UL + (PORT)*0x100UL)
2321*4882a593Smuzhiyun #define TXC_SFECC_CTL_DISABLE_UE 0x0000000080000000ULL
2322*4882a593Smuzhiyun #define TXC_SFECC_CTL_DBL_BIT_ERR 0x0000000000020000ULL
2323*4882a593Smuzhiyun #define TXC_SFECC_CTL_SNGL_BIT_ERR 0x0000000000010000ULL
2324*4882a593Smuzhiyun #define TXC_SFECC_CTL_ALL_PKTS 0x0000000000000400ULL
2325*4882a593Smuzhiyun #define TXC_SFECC_CTL_ALT_PKTS 0x0000000000000200ULL
2326*4882a593Smuzhiyun #define TXC_SFECC_CTL_ONE_PKT_ONLY 0x0000000000000100ULL
2327*4882a593Smuzhiyun #define TXC_SFECC_CTL_LST_PKT_LINE 0x0000000000000004ULL
2328*4882a593Smuzhiyun #define TXC_SFECC_CTL_2ND_PKT_LINE 0x0000000000000002ULL
2329*4882a593Smuzhiyun #define TXC_SFECC_CTL_1ST_PKT_LINE 0x0000000000000001ULL
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun #define TXC_SFECC_ST(PORT) (FZC_TXC + 0x20080UL + (PORT)*0x100UL)
2332*4882a593Smuzhiyun #define TXC_SFECC_ST_CLR_ST 0x0000000080000000ULL
2333*4882a593Smuzhiyun #define TXC_SFECC_ST_CE 0x0000000000020000ULL
2334*4882a593Smuzhiyun #define TXC_SFECC_ST_UE 0x0000000000010000ULL
2335*4882a593Smuzhiyun #define TXC_SFECC_ST_ECC_ADDR 0x00000000000003ffULL
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun #define TXC_SF_DATA0(PORT) (FZC_TXC + 0x20088UL + (PORT)*0x100UL)
2338*4882a593Smuzhiyun #define TXC_SF_DATA0_DATA0 0x00000000ffffffffULL /* bits 31:0 */
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun #define TXC_SF_DATA1(PORT) (FZC_TXC + 0x20090UL + (PORT)*0x100UL)
2341*4882a593Smuzhiyun #define TXC_SF_DATA1_DATA1 0x00000000ffffffffULL /* bits 63:32 */
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun #define TXC_SF_DATA2(PORT) (FZC_TXC + 0x20098UL + (PORT)*0x100UL)
2344*4882a593Smuzhiyun #define TXC_SF_DATA2_DATA2 0x00000000ffffffffULL /* bits 95:64 */
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun #define TXC_SF_DATA3(PORT) (FZC_TXC + 0x200a0UL + (PORT)*0x100UL)
2347*4882a593Smuzhiyun #define TXC_SF_DATA3_DATA3 0x00000000ffffffffULL /* bits 127:96 */
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun #define TXC_SF_DATA4(PORT) (FZC_TXC + 0x200a8UL + (PORT)*0x100UL)
2350*4882a593Smuzhiyun #define TXC_SF_DATA4_DATA4 0x0000000000ffffffULL /* bits 151:128 */
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun #define TXC_RO_TIDS(PORT) (FZC_TXC + 0x200b0UL + (PORT)*0x100UL)
2353*4882a593Smuzhiyun #define TXC_RO_TIDS_IN_USE 0x00000000ffffffffULL
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun #define TXC_RO_STATE0(PORT) (FZC_TXC + 0x200b8UL + (PORT)*0x100UL)
2356*4882a593Smuzhiyun #define TXC_RO_STATE0_DUPLICATE_TID 0x00000000ffffffffULL
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun #define TXC_RO_STATE1(PORT) (FZC_TXC + 0x200c0UL + (PORT)*0x100UL)
2359*4882a593Smuzhiyun #define TXC_RO_STATE1_UNUSED_TID 0x00000000ffffffffULL
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun #define TXC_RO_STATE2(PORT) (FZC_TXC + 0x200c8UL + (PORT)*0x100UL)
2362*4882a593Smuzhiyun #define TXC_RO_STATE2_TRANS_TIMEOUT 0x00000000ffffffffULL
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun #define TXC_RO_STATE3(PORT) (FZC_TXC + 0x200d0UL + (PORT)*0x100UL)
2365*4882a593Smuzhiyun #define TXC_RO_STATE3_ENAB_SPC_WMARK 0x0000000080000000ULL
2366*4882a593Smuzhiyun #define TXC_RO_STATE3_RO_SPC_WMARK 0x000000007fe00000ULL
2367*4882a593Smuzhiyun #define TXC_RO_STATE3_ROFIFO_SPC_AVAIL 0x00000000001ff800ULL
2368*4882a593Smuzhiyun #define TXC_RO_STATE3_ENAB_RO_WMARK 0x0000000000000100ULL
2369*4882a593Smuzhiyun #define TXC_RO_STATE3_HIGH_RO_USED 0x00000000000000f0ULL
2370*4882a593Smuzhiyun #define TXC_RO_STATE3_NUM_RO_USED 0x000000000000000fULL
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun #define TXC_RO_CTL(PORT) (FZC_TXC + 0x200d8UL + (PORT)*0x100UL)
2373*4882a593Smuzhiyun #define TXC_RO_CTL_CLR_FAIL_STATE 0x0000000080000000ULL
2374*4882a593Smuzhiyun #define TXC_RO_CTL_RO_ADDR 0x000000000f000000ULL
2375*4882a593Smuzhiyun #define TXC_RO_CTL_ADDR_FAILED 0x0000000000400000ULL
2376*4882a593Smuzhiyun #define TXC_RO_CTL_DMA_FAILED 0x0000000000200000ULL
2377*4882a593Smuzhiyun #define TXC_RO_CTL_LEN_FAILED 0x0000000000100000ULL
2378*4882a593Smuzhiyun #define TXC_RO_CTL_CAPT_ADDR_FAILED 0x0000000000040000ULL
2379*4882a593Smuzhiyun #define TXC_RO_CTL_CAPT_DMA_FAILED 0x0000000000020000ULL
2380*4882a593Smuzhiyun #define TXC_RO_CTL_CAPT_LEN_FAILED 0x0000000000010000ULL
2381*4882a593Smuzhiyun #define TXC_RO_CTL_RO_STATE_RD_DONE 0x0000000000000080ULL
2382*4882a593Smuzhiyun #define TXC_RO_CTL_RO_STATE_WR_DONE 0x0000000000000040ULL
2383*4882a593Smuzhiyun #define TXC_RO_CTL_RO_STATE_RD 0x0000000000000020ULL
2384*4882a593Smuzhiyun #define TXC_RO_CTL_RO_STATE_WR 0x0000000000000010ULL
2385*4882a593Smuzhiyun #define TXC_RO_CTL_RO_STATE_ADDR 0x000000000000000fULL
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun #define TXC_RO_ST_DATA0(PORT) (FZC_TXC + 0x200e0UL + (PORT)*0x100UL)
2388*4882a593Smuzhiyun #define TXC_RO_ST_DATA0_DATA0 0x00000000ffffffffULL
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun #define TXC_RO_ST_DATA1(PORT) (FZC_TXC + 0x200e8UL + (PORT)*0x100UL)
2391*4882a593Smuzhiyun #define TXC_RO_ST_DATA1_DATA1 0x00000000ffffffffULL
2392*4882a593Smuzhiyun
2393*4882a593Smuzhiyun #define TXC_RO_ST_DATA2(PORT) (FZC_TXC + 0x200f0UL + (PORT)*0x100UL)
2394*4882a593Smuzhiyun #define TXC_RO_ST_DATA2_DATA2 0x00000000ffffffffULL
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun #define TXC_RO_ST_DATA3(PORT) (FZC_TXC + 0x200f8UL + (PORT)*0x100UL)
2397*4882a593Smuzhiyun #define TXC_RO_ST_DATA3_DATA3 0x00000000ffffffffULL
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun #define TXC_PORT_PACKET_REQ(PORT) (FZC_TXC + 0x20100UL + (PORT)*0x100UL)
2400*4882a593Smuzhiyun #define TXC_PORT_PACKET_REQ_GATHER_REQ 0x00000000f0000000ULL
2401*4882a593Smuzhiyun #define TXC_PORT_PACKET_REQ_PKT_REQ 0x000000000fff0000ULL
2402*4882a593Smuzhiyun #define TXC_PORT_PACKET_REQ_PERR_ABRT 0x000000000000ffffULL
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun /* bits are same as TXC_INT_STAT */
2405*4882a593Smuzhiyun #define TXC_INT_STAT_DBG (FZC_TXC + 0x20420UL)
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun #define TXC_INT_STAT (FZC_TXC + 0x20428UL)
2408*4882a593Smuzhiyun #define TXC_INT_STAT_VAL_SHIFT(PORT) ((PORT) * 8)
2409*4882a593Smuzhiyun #define TXC_INT_STAT_VAL(PORT) (0x3f << TXC_INT_STAT_VAL_SHIFT(PORT))
2410*4882a593Smuzhiyun #define TXC_INT_STAT_SF_CE(PORT) (0x01 << TXC_INT_STAT_VAL_SHIFT(PORT))
2411*4882a593Smuzhiyun #define TXC_INT_STAT_SF_UE(PORT) (0x02 << TXC_INT_STAT_VAL_SHIFT(PORT))
2412*4882a593Smuzhiyun #define TXC_INT_STAT_RO_CE(PORT) (0x04 << TXC_INT_STAT_VAL_SHIFT(PORT))
2413*4882a593Smuzhiyun #define TXC_INT_STAT_RO_UE(PORT) (0x08 << TXC_INT_STAT_VAL_SHIFT(PORT))
2414*4882a593Smuzhiyun #define TXC_INT_STAT_REORDER_ERR(PORT) (0x10 << TXC_INT_STAT_VAL_SHIFT(PORT))
2415*4882a593Smuzhiyun #define TXC_INT_STAT_PKTASM_DEAD(PORT) (0x20 << TXC_INT_STAT_VAL_SHIFT(PORT))
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun #define TXC_INT_MASK (FZC_TXC + 0x20430UL)
2418*4882a593Smuzhiyun #define TXC_INT_MASK_VAL_SHIFT(PORT) ((PORT) * 8)
2419*4882a593Smuzhiyun #define TXC_INT_MASK_VAL(PORT) (0x3f << TXC_INT_STAT_VAL_SHIFT(PORT))
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun #define TXC_INT_MASK_SF_CE 0x01
2422*4882a593Smuzhiyun #define TXC_INT_MASK_SF_UE 0x02
2423*4882a593Smuzhiyun #define TXC_INT_MASK_RO_CE 0x04
2424*4882a593Smuzhiyun #define TXC_INT_MASK_RO_UE 0x08
2425*4882a593Smuzhiyun #define TXC_INT_MASK_REORDER_ERR 0x10
2426*4882a593Smuzhiyun #define TXC_INT_MASK_PKTASM_DEAD 0x20
2427*4882a593Smuzhiyun #define TXC_INT_MASK_ALL 0x3f
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun #define TXC_PORT_DMA(IDX) (FZC_TXC + 0x20028UL + (IDX)*0x100UL)
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun #define ESPC_PIO_EN (FZC_PROM + 0x40000UL)
2432*4882a593Smuzhiyun #define ESPC_PIO_EN_ENABLE 0x0000000000000001ULL
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun #define ESPC_PIO_STAT (FZC_PROM + 0x40008UL)
2435*4882a593Smuzhiyun #define ESPC_PIO_STAT_READ_START 0x0000000080000000ULL
2436*4882a593Smuzhiyun #define ESPC_PIO_STAT_READ_END 0x0000000040000000ULL
2437*4882a593Smuzhiyun #define ESPC_PIO_STAT_WRITE_INIT 0x0000000020000000ULL
2438*4882a593Smuzhiyun #define ESPC_PIO_STAT_WRITE_END 0x0000000010000000ULL
2439*4882a593Smuzhiyun #define ESPC_PIO_STAT_ADDR 0x0000000003ffff00ULL
2440*4882a593Smuzhiyun #define ESPC_PIO_STAT_ADDR_SHIFT 8
2441*4882a593Smuzhiyun #define ESPC_PIO_STAT_DATA 0x00000000000000ffULL
2442*4882a593Smuzhiyun #define ESPC_PIO_STAT_DATA_SHIFT 0
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun #define ESPC_NCR(IDX) (FZC_PROM + 0x40020UL + (IDX)*0x8UL)
2445*4882a593Smuzhiyun #define ESPC_NCR_VAL 0x00000000ffffffffULL
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun #define ESPC_MAC_ADDR0 ESPC_NCR(0)
2448*4882a593Smuzhiyun #define ESPC_MAC_ADDR1 ESPC_NCR(1)
2449*4882a593Smuzhiyun #define ESPC_NUM_PORTS_MACS ESPC_NCR(2)
2450*4882a593Smuzhiyun #define ESPC_NUM_PORTS_MACS_VAL 0x00000000000000ffULL
2451*4882a593Smuzhiyun #define ESPC_MOD_STR_LEN ESPC_NCR(4)
2452*4882a593Smuzhiyun #define ESPC_MOD_STR_1 ESPC_NCR(5)
2453*4882a593Smuzhiyun #define ESPC_MOD_STR_2 ESPC_NCR(6)
2454*4882a593Smuzhiyun #define ESPC_MOD_STR_3 ESPC_NCR(7)
2455*4882a593Smuzhiyun #define ESPC_MOD_STR_4 ESPC_NCR(8)
2456*4882a593Smuzhiyun #define ESPC_MOD_STR_5 ESPC_NCR(9)
2457*4882a593Smuzhiyun #define ESPC_MOD_STR_6 ESPC_NCR(10)
2458*4882a593Smuzhiyun #define ESPC_MOD_STR_7 ESPC_NCR(11)
2459*4882a593Smuzhiyun #define ESPC_MOD_STR_8 ESPC_NCR(12)
2460*4882a593Smuzhiyun #define ESPC_BD_MOD_STR_LEN ESPC_NCR(13)
2461*4882a593Smuzhiyun #define ESPC_BD_MOD_STR_1 ESPC_NCR(14)
2462*4882a593Smuzhiyun #define ESPC_BD_MOD_STR_2 ESPC_NCR(15)
2463*4882a593Smuzhiyun #define ESPC_BD_MOD_STR_3 ESPC_NCR(16)
2464*4882a593Smuzhiyun #define ESPC_BD_MOD_STR_4 ESPC_NCR(17)
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun #define ESPC_PHY_TYPE ESPC_NCR(18)
2467*4882a593Smuzhiyun #define ESPC_PHY_TYPE_PORT0 0x00000000ff000000ULL
2468*4882a593Smuzhiyun #define ESPC_PHY_TYPE_PORT0_SHIFT 24
2469*4882a593Smuzhiyun #define ESPC_PHY_TYPE_PORT1 0x0000000000ff0000ULL
2470*4882a593Smuzhiyun #define ESPC_PHY_TYPE_PORT1_SHIFT 16
2471*4882a593Smuzhiyun #define ESPC_PHY_TYPE_PORT2 0x000000000000ff00ULL
2472*4882a593Smuzhiyun #define ESPC_PHY_TYPE_PORT2_SHIFT 8
2473*4882a593Smuzhiyun #define ESPC_PHY_TYPE_PORT3 0x00000000000000ffULL
2474*4882a593Smuzhiyun #define ESPC_PHY_TYPE_PORT3_SHIFT 0
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun #define ESPC_PHY_TYPE_1G_COPPER 3
2477*4882a593Smuzhiyun #define ESPC_PHY_TYPE_1G_FIBER 2
2478*4882a593Smuzhiyun #define ESPC_PHY_TYPE_10G_COPPER 1
2479*4882a593Smuzhiyun #define ESPC_PHY_TYPE_10G_FIBER 0
2480*4882a593Smuzhiyun
2481*4882a593Smuzhiyun #define ESPC_MAX_FM_SZ ESPC_NCR(19)
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun #define ESPC_INTR_NUM ESPC_NCR(20)
2484*4882a593Smuzhiyun #define ESPC_INTR_NUM_PORT0 0x00000000ff000000ULL
2485*4882a593Smuzhiyun #define ESPC_INTR_NUM_PORT1 0x0000000000ff0000ULL
2486*4882a593Smuzhiyun #define ESPC_INTR_NUM_PORT2 0x000000000000ff00ULL
2487*4882a593Smuzhiyun #define ESPC_INTR_NUM_PORT3 0x00000000000000ffULL
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun #define ESPC_VER_IMGSZ ESPC_NCR(21)
2490*4882a593Smuzhiyun #define ESPC_VER_IMGSZ_IMGSZ 0x00000000ffff0000ULL
2491*4882a593Smuzhiyun #define ESPC_VER_IMGSZ_IMGSZ_SHIFT 16
2492*4882a593Smuzhiyun #define ESPC_VER_IMGSZ_VER 0x000000000000ffffULL
2493*4882a593Smuzhiyun #define ESPC_VER_IMGSZ_VER_SHIFT 0
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun #define ESPC_CHKSUM ESPC_NCR(22)
2496*4882a593Smuzhiyun #define ESPC_CHKSUM_SUM 0x00000000000000ffULL
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun #define ESPC_EEPROM_SIZE 0x100000
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun #define CLASS_CODE_UNRECOG 0x00
2501*4882a593Smuzhiyun #define CLASS_CODE_DUMMY1 0x01
2502*4882a593Smuzhiyun #define CLASS_CODE_ETHERTYPE1 0x02
2503*4882a593Smuzhiyun #define CLASS_CODE_ETHERTYPE2 0x03
2504*4882a593Smuzhiyun #define CLASS_CODE_USER_PROG1 0x04
2505*4882a593Smuzhiyun #define CLASS_CODE_USER_PROG2 0x05
2506*4882a593Smuzhiyun #define CLASS_CODE_USER_PROG3 0x06
2507*4882a593Smuzhiyun #define CLASS_CODE_USER_PROG4 0x07
2508*4882a593Smuzhiyun #define CLASS_CODE_TCP_IPV4 0x08
2509*4882a593Smuzhiyun #define CLASS_CODE_UDP_IPV4 0x09
2510*4882a593Smuzhiyun #define CLASS_CODE_AH_ESP_IPV4 0x0a
2511*4882a593Smuzhiyun #define CLASS_CODE_SCTP_IPV4 0x0b
2512*4882a593Smuzhiyun #define CLASS_CODE_TCP_IPV6 0x0c
2513*4882a593Smuzhiyun #define CLASS_CODE_UDP_IPV6 0x0d
2514*4882a593Smuzhiyun #define CLASS_CODE_AH_ESP_IPV6 0x0e
2515*4882a593Smuzhiyun #define CLASS_CODE_SCTP_IPV6 0x0f
2516*4882a593Smuzhiyun #define CLASS_CODE_ARP 0x10
2517*4882a593Smuzhiyun #define CLASS_CODE_RARP 0x11
2518*4882a593Smuzhiyun #define CLASS_CODE_DUMMY2 0x12
2519*4882a593Smuzhiyun #define CLASS_CODE_DUMMY3 0x13
2520*4882a593Smuzhiyun #define CLASS_CODE_DUMMY4 0x14
2521*4882a593Smuzhiyun #define CLASS_CODE_DUMMY5 0x15
2522*4882a593Smuzhiyun #define CLASS_CODE_DUMMY6 0x16
2523*4882a593Smuzhiyun #define CLASS_CODE_DUMMY7 0x17
2524*4882a593Smuzhiyun #define CLASS_CODE_DUMMY8 0x18
2525*4882a593Smuzhiyun #define CLASS_CODE_DUMMY9 0x19
2526*4882a593Smuzhiyun #define CLASS_CODE_DUMMY10 0x1a
2527*4882a593Smuzhiyun #define CLASS_CODE_DUMMY11 0x1b
2528*4882a593Smuzhiyun #define CLASS_CODE_DUMMY12 0x1c
2529*4882a593Smuzhiyun #define CLASS_CODE_DUMMY13 0x1d
2530*4882a593Smuzhiyun #define CLASS_CODE_DUMMY14 0x1e
2531*4882a593Smuzhiyun #define CLASS_CODE_DUMMY15 0x1f
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun /* Logical devices and device groups */
2534*4882a593Smuzhiyun #define LDN_RXDMA(CHAN) (0 + (CHAN))
2535*4882a593Smuzhiyun #define LDN_RESV1(OFF) (16 + (OFF))
2536*4882a593Smuzhiyun #define LDN_TXDMA(CHAN) (32 + (CHAN))
2537*4882a593Smuzhiyun #define LDN_RESV2(OFF) (56 + (OFF))
2538*4882a593Smuzhiyun #define LDN_MIF 63
2539*4882a593Smuzhiyun #define LDN_MAC(PORT) (64 + (PORT))
2540*4882a593Smuzhiyun #define LDN_DEVICE_ERROR 68
2541*4882a593Smuzhiyun #define LDN_MAX LDN_DEVICE_ERROR
2542*4882a593Smuzhiyun
2543*4882a593Smuzhiyun #define NIU_LDG_MIN 0
2544*4882a593Smuzhiyun #define NIU_LDG_MAX 63
2545*4882a593Smuzhiyun #define NIU_NUM_LDG 64
2546*4882a593Smuzhiyun #define LDG_INVALID 0xff
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun /* PHY stuff */
2549*4882a593Smuzhiyun #define NIU_PMA_PMD_DEV_ADDR 1
2550*4882a593Smuzhiyun #define NIU_PCS_DEV_ADDR 3
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun #define NIU_PHY_ID_MASK 0xfffff0f0
2553*4882a593Smuzhiyun #define NIU_PHY_ID_BCM8704 0x00206030
2554*4882a593Smuzhiyun #define NIU_PHY_ID_BCM8706 0x00206035
2555*4882a593Smuzhiyun #define NIU_PHY_ID_BCM5464R 0x002060b0
2556*4882a593Smuzhiyun #define NIU_PHY_ID_MRVL88X2011 0x01410020
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun /* MRVL88X2011 register addresses */
2559*4882a593Smuzhiyun #define MRVL88X2011_USER_DEV1_ADDR 1
2560*4882a593Smuzhiyun #define MRVL88X2011_USER_DEV2_ADDR 2
2561*4882a593Smuzhiyun #define MRVL88X2011_USER_DEV3_ADDR 3
2562*4882a593Smuzhiyun #define MRVL88X2011_USER_DEV4_ADDR 4
2563*4882a593Smuzhiyun #define MRVL88X2011_PMA_PMD_CTL_1 0x0000
2564*4882a593Smuzhiyun #define MRVL88X2011_PMA_PMD_STATUS_1 0x0001
2565*4882a593Smuzhiyun #define MRVL88X2011_10G_PMD_STATUS_2 0x0008
2566*4882a593Smuzhiyun #define MRVL88X2011_10G_PMD_TX_DIS 0x0009
2567*4882a593Smuzhiyun #define MRVL88X2011_10G_XGXS_LANE_STAT 0x0018
2568*4882a593Smuzhiyun #define MRVL88X2011_GENERAL_CTL 0x8300
2569*4882a593Smuzhiyun #define MRVL88X2011_LED_BLINK_CTL 0x8303
2570*4882a593Smuzhiyun #define MRVL88X2011_LED_8_TO_11_CTL 0x8306
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun /* MRVL88X2011 register control */
2573*4882a593Smuzhiyun #define MRVL88X2011_ENA_XFPREFCLK 0x0001
2574*4882a593Smuzhiyun #define MRVL88X2011_ENA_PMDTX 0x0000
2575*4882a593Smuzhiyun #define MRVL88X2011_LOOPBACK 0x1
2576*4882a593Smuzhiyun #define MRVL88X2011_LED_ACT 0x1
2577*4882a593Smuzhiyun #define MRVL88X2011_LNK_STATUS_OK 0x4
2578*4882a593Smuzhiyun #define MRVL88X2011_LED_BLKRATE_MASK 0x70
2579*4882a593Smuzhiyun #define MRVL88X2011_LED_BLKRATE_034MS 0x0
2580*4882a593Smuzhiyun #define MRVL88X2011_LED_BLKRATE_067MS 0x1
2581*4882a593Smuzhiyun #define MRVL88X2011_LED_BLKRATE_134MS 0x2
2582*4882a593Smuzhiyun #define MRVL88X2011_LED_BLKRATE_269MS 0x3
2583*4882a593Smuzhiyun #define MRVL88X2011_LED_BLKRATE_538MS 0x4
2584*4882a593Smuzhiyun #define MRVL88X2011_LED_CTL_OFF 0x0
2585*4882a593Smuzhiyun #define MRVL88X2011_LED_CTL_PCS_ACT 0x5
2586*4882a593Smuzhiyun #define MRVL88X2011_LED_CTL_MASK 0x7
2587*4882a593Smuzhiyun #define MRVL88X2011_LED(n,v) ((v)<<((n)*4))
2588*4882a593Smuzhiyun #define MRVL88X2011_LED_STAT(n,v) ((v)>>((n)*4))
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun #define BCM8704_PMA_PMD_DEV_ADDR 1
2591*4882a593Smuzhiyun #define BCM8704_PCS_DEV_ADDR 2
2592*4882a593Smuzhiyun #define BCM8704_USER_DEV3_ADDR 3
2593*4882a593Smuzhiyun #define BCM8704_PHYXS_DEV_ADDR 4
2594*4882a593Smuzhiyun #define BCM8704_USER_DEV4_ADDR 4
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun #define BCM8704_PMD_RCV_SIGDET 0x000a
2597*4882a593Smuzhiyun #define PMD_RCV_SIGDET_LANE3 0x0010
2598*4882a593Smuzhiyun #define PMD_RCV_SIGDET_LANE2 0x0008
2599*4882a593Smuzhiyun #define PMD_RCV_SIGDET_LANE1 0x0004
2600*4882a593Smuzhiyun #define PMD_RCV_SIGDET_LANE0 0x0002
2601*4882a593Smuzhiyun #define PMD_RCV_SIGDET_GLOBAL 0x0001
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun #define BCM8704_PCS_10G_R_STATUS 0x0020
2604*4882a593Smuzhiyun #define PCS_10G_R_STATUS_LINKSTAT 0x1000
2605*4882a593Smuzhiyun #define PCS_10G_R_STATUS_PRBS31_ABLE 0x0004
2606*4882a593Smuzhiyun #define PCS_10G_R_STATUS_HI_BER 0x0002
2607*4882a593Smuzhiyun #define PCS_10G_R_STATUS_BLK_LOCK 0x0001
2608*4882a593Smuzhiyun
2609*4882a593Smuzhiyun #define BCM8704_USER_CONTROL 0xc800
2610*4882a593Smuzhiyun #define USER_CONTROL_OPTXENB_LVL 0x8000
2611*4882a593Smuzhiyun #define USER_CONTROL_OPTXRST_LVL 0x4000
2612*4882a593Smuzhiyun #define USER_CONTROL_OPBIASFLT_LVL 0x2000
2613*4882a593Smuzhiyun #define USER_CONTROL_OBTMPFLT_LVL 0x1000
2614*4882a593Smuzhiyun #define USER_CONTROL_OPPRFLT_LVL 0x0800
2615*4882a593Smuzhiyun #define USER_CONTROL_OPTXFLT_LVL 0x0400
2616*4882a593Smuzhiyun #define USER_CONTROL_OPRXLOS_LVL 0x0200
2617*4882a593Smuzhiyun #define USER_CONTROL_OPRXFLT_LVL 0x0100
2618*4882a593Smuzhiyun #define USER_CONTROL_OPTXON_LVL 0x0080
2619*4882a593Smuzhiyun #define USER_CONTROL_RES1 0x007f
2620*4882a593Smuzhiyun #define USER_CONTROL_RES1_SHIFT 0
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun #define BCM8704_USER_ANALOG_CLK 0xc801
2623*4882a593Smuzhiyun #define BCM8704_USER_PMD_RX_CONTROL 0xc802
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun #define BCM8704_USER_PMD_TX_CONTROL 0xc803
2626*4882a593Smuzhiyun #define USER_PMD_TX_CTL_RES1 0xfe00
2627*4882a593Smuzhiyun #define USER_PMD_TX_CTL_XFP_CLKEN 0x0100
2628*4882a593Smuzhiyun #define USER_PMD_TX_CTL_TX_DAC_TXD 0x00c0
2629*4882a593Smuzhiyun #define USER_PMD_TX_CTL_TX_DAC_TXD_SH 6
2630*4882a593Smuzhiyun #define USER_PMD_TX_CTL_TX_DAC_TXCK 0x0030
2631*4882a593Smuzhiyun #define USER_PMD_TX_CTL_TX_DAC_TXCK_SH 4
2632*4882a593Smuzhiyun #define USER_PMD_TX_CTL_TSD_LPWREN 0x0008
2633*4882a593Smuzhiyun #define USER_PMD_TX_CTL_TSCK_LPWREN 0x0004
2634*4882a593Smuzhiyun #define USER_PMD_TX_CTL_CMU_LPWREN 0x0002
2635*4882a593Smuzhiyun #define USER_PMD_TX_CTL_SFIFORST 0x0001
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun #define BCM8704_USER_ANALOG_STATUS0 0xc804
2638*4882a593Smuzhiyun #define BCM8704_USER_OPT_DIGITAL_CTRL 0xc808
2639*4882a593Smuzhiyun #define BCM8704_USER_TX_ALARM_STATUS 0x9004
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun #define USER_ODIG_CTRL_FMODE 0x8000
2642*4882a593Smuzhiyun #define USER_ODIG_CTRL_TX_PDOWN 0x4000
2643*4882a593Smuzhiyun #define USER_ODIG_CTRL_RX_PDOWN 0x2000
2644*4882a593Smuzhiyun #define USER_ODIG_CTRL_EFILT_EN 0x1000
2645*4882a593Smuzhiyun #define USER_ODIG_CTRL_OPT_RST 0x0800
2646*4882a593Smuzhiyun #define USER_ODIG_CTRL_PCS_TIB 0x0400
2647*4882a593Smuzhiyun #define USER_ODIG_CTRL_PCS_RI 0x0200
2648*4882a593Smuzhiyun #define USER_ODIG_CTRL_RESV1 0x0180
2649*4882a593Smuzhiyun #define USER_ODIG_CTRL_GPIOS 0x0060
2650*4882a593Smuzhiyun #define USER_ODIG_CTRL_GPIOS_SHIFT 5
2651*4882a593Smuzhiyun #define USER_ODIG_CTRL_RESV2 0x0010
2652*4882a593Smuzhiyun #define USER_ODIG_CTRL_LB_ERR_DIS 0x0008
2653*4882a593Smuzhiyun #define USER_ODIG_CTRL_RESV3 0x0006
2654*4882a593Smuzhiyun #define USER_ODIG_CTRL_TXONOFF_PD_DIS 0x0001
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun #define BCM8704_PHYXS_XGXS_LANE_STAT 0x0018
2657*4882a593Smuzhiyun #define PHYXS_XGXS_LANE_STAT_ALINGED 0x1000
2658*4882a593Smuzhiyun #define PHYXS_XGXS_LANE_STAT_PATTEST 0x0800
2659*4882a593Smuzhiyun #define PHYXS_XGXS_LANE_STAT_MAGIC 0x0400
2660*4882a593Smuzhiyun #define PHYXS_XGXS_LANE_STAT_LANE3 0x0008
2661*4882a593Smuzhiyun #define PHYXS_XGXS_LANE_STAT_LANE2 0x0004
2662*4882a593Smuzhiyun #define PHYXS_XGXS_LANE_STAT_LANE1 0x0002
2663*4882a593Smuzhiyun #define PHYXS_XGXS_LANE_STAT_LANE0 0x0001
2664*4882a593Smuzhiyun
2665*4882a593Smuzhiyun #define BCM5464R_AUX_CTL 24
2666*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_EXT_LB 0x8000
2667*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_EXT_PLEN 0x4000
2668*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_ER1000 0x3000
2669*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_ER1000_SHIFT 12
2670*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_RESV1 0x0800
2671*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_WRITE_1 0x0400
2672*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_RESV2 0x0300
2673*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_PRESP_DIS 0x0080
2674*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_RESV3 0x0040
2675*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_ER100 0x0030
2676*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_ER100_SHIFT 4
2677*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_DIAG_MODE 0x0008
2678*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_SR_SEL 0x0007
2679*4882a593Smuzhiyun #define BCM5464R_AUX_CTL_SR_SEL_SHIFT 0
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun #define BCM5464R_CTRL1000_AS_MASTER 0x0800
2682*4882a593Smuzhiyun #define BCM5464R_CTRL1000_ENABLE_AS_MASTER 0x1000
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun #define RCR_ENTRY_MULTI 0x8000000000000000ULL
2685*4882a593Smuzhiyun #define RCR_ENTRY_PKT_TYPE 0x6000000000000000ULL
2686*4882a593Smuzhiyun #define RCR_ENTRY_PKT_TYPE_SHIFT 61
2687*4882a593Smuzhiyun #define RCR_ENTRY_ZERO_COPY 0x1000000000000000ULL
2688*4882a593Smuzhiyun #define RCR_ENTRY_NOPORT 0x0800000000000000ULL
2689*4882a593Smuzhiyun #define RCR_ENTRY_PROMISC 0x0400000000000000ULL
2690*4882a593Smuzhiyun #define RCR_ENTRY_ERROR 0x0380000000000000ULL
2691*4882a593Smuzhiyun #define RCR_ENTRY_DCF_ERR 0x0040000000000000ULL
2692*4882a593Smuzhiyun #define RCR_ENTRY_L2_LEN 0x003fff0000000000ULL
2693*4882a593Smuzhiyun #define RCR_ENTRY_L2_LEN_SHIFT 40
2694*4882a593Smuzhiyun #define RCR_ENTRY_PKTBUFSZ 0x000000c000000000ULL
2695*4882a593Smuzhiyun #define RCR_ENTRY_PKTBUFSZ_SHIFT 38
2696*4882a593Smuzhiyun #define RCR_ENTRY_PKT_BUF_ADDR 0x0000003fffffffffULL /* bits 43:6 */
2697*4882a593Smuzhiyun #define RCR_ENTRY_PKT_BUF_ADDR_SHIFT 6
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun #define RCR_PKT_TYPE_OTHER 0x0
2700*4882a593Smuzhiyun #define RCR_PKT_TYPE_TCP 0x1
2701*4882a593Smuzhiyun #define RCR_PKT_TYPE_UDP 0x2
2702*4882a593Smuzhiyun #define RCR_PKT_TYPE_SCTP 0x3
2703*4882a593Smuzhiyun
2704*4882a593Smuzhiyun #define NIU_RXPULL_MAX ETH_HLEN
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun struct rx_pkt_hdr0 {
2707*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD)
2708*4882a593Smuzhiyun u8 inputport:2,
2709*4882a593Smuzhiyun maccheck:1,
2710*4882a593Smuzhiyun class:5;
2711*4882a593Smuzhiyun u8 vlan:1,
2712*4882a593Smuzhiyun llcsnap:1,
2713*4882a593Smuzhiyun noport:1,
2714*4882a593Smuzhiyun badip:1,
2715*4882a593Smuzhiyun tcamhit:1,
2716*4882a593Smuzhiyun tres:2,
2717*4882a593Smuzhiyun tzfvld:1;
2718*4882a593Smuzhiyun #elif defined(__BIG_ENDIAN_BITFIELD)
2719*4882a593Smuzhiyun u8 class:5,
2720*4882a593Smuzhiyun maccheck:1,
2721*4882a593Smuzhiyun inputport:2;
2722*4882a593Smuzhiyun u8 tzfvld:1,
2723*4882a593Smuzhiyun tres:2,
2724*4882a593Smuzhiyun tcamhit:1,
2725*4882a593Smuzhiyun badip:1,
2726*4882a593Smuzhiyun noport:1,
2727*4882a593Smuzhiyun llcsnap:1,
2728*4882a593Smuzhiyun vlan:1;
2729*4882a593Smuzhiyun #endif
2730*4882a593Smuzhiyun };
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun struct rx_pkt_hdr1 {
2733*4882a593Smuzhiyun u8 hwrsvd1;
2734*4882a593Smuzhiyun u8 tcammatch;
2735*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD)
2736*4882a593Smuzhiyun u8 hwrsvd2:2,
2737*4882a593Smuzhiyun hashit:1,
2738*4882a593Smuzhiyun exact:1,
2739*4882a593Smuzhiyun hzfvld:1,
2740*4882a593Smuzhiyun hashsidx:3;
2741*4882a593Smuzhiyun #elif defined(__BIG_ENDIAN_BITFIELD)
2742*4882a593Smuzhiyun u8 hashsidx:3,
2743*4882a593Smuzhiyun hzfvld:1,
2744*4882a593Smuzhiyun exact:1,
2745*4882a593Smuzhiyun hashit:1,
2746*4882a593Smuzhiyun hwrsvd2:2;
2747*4882a593Smuzhiyun #endif
2748*4882a593Smuzhiyun u8 zcrsvd;
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun /* Bits 11:8 of zero copy flow ID. */
2751*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD)
2752*4882a593Smuzhiyun u8 hwrsvd3:4, zflowid0:4;
2753*4882a593Smuzhiyun #elif defined(__BIG_ENDIAN_BITFIELD)
2754*4882a593Smuzhiyun u8 zflowid0:4, hwrsvd3:4;
2755*4882a593Smuzhiyun #endif
2756*4882a593Smuzhiyun
2757*4882a593Smuzhiyun /* Bits 7:0 of zero copy flow ID. */
2758*4882a593Smuzhiyun u8 zflowid1;
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun /* Bits 15:8 of hash value, H2. */
2761*4882a593Smuzhiyun u8 hashval2_0;
2762*4882a593Smuzhiyun
2763*4882a593Smuzhiyun /* Bits 7:0 of hash value, H2. */
2764*4882a593Smuzhiyun u8 hashval2_1;
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun /* Bits 19:16 of hash value, H1. */
2767*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN_BITFIELD)
2768*4882a593Smuzhiyun u8 hwrsvd4:4, hashval1_0:4;
2769*4882a593Smuzhiyun #elif defined(__BIG_ENDIAN_BITFIELD)
2770*4882a593Smuzhiyun u8 hashval1_0:4, hwrsvd4:4;
2771*4882a593Smuzhiyun #endif
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun /* Bits 15:8 of hash value, H1. */
2774*4882a593Smuzhiyun u8 hashval1_1;
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun /* Bits 7:0 of hash value, H1. */
2777*4882a593Smuzhiyun u8 hashval1_2;
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun u8 hwrsvd5;
2780*4882a593Smuzhiyun u8 hwrsvd6;
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun u8 usrdata_0; /* Bits 39:32 of user data. */
2783*4882a593Smuzhiyun u8 usrdata_1; /* Bits 31:24 of user data. */
2784*4882a593Smuzhiyun u8 usrdata_2; /* Bits 23:16 of user data. */
2785*4882a593Smuzhiyun u8 usrdata_3; /* Bits 15:8 of user data. */
2786*4882a593Smuzhiyun u8 usrdata_4; /* Bits 7:0 of user data. */
2787*4882a593Smuzhiyun };
2788*4882a593Smuzhiyun
2789*4882a593Smuzhiyun struct tx_dma_mbox {
2790*4882a593Smuzhiyun u64 tx_dma_pre_st;
2791*4882a593Smuzhiyun u64 tx_cs;
2792*4882a593Smuzhiyun u64 tx_ring_kick;
2793*4882a593Smuzhiyun u64 tx_ring_hdl;
2794*4882a593Smuzhiyun u64 resv1;
2795*4882a593Smuzhiyun u32 tx_rng_err_logl;
2796*4882a593Smuzhiyun u32 tx_rng_err_logh;
2797*4882a593Smuzhiyun u64 resv2;
2798*4882a593Smuzhiyun u64 resv3;
2799*4882a593Smuzhiyun };
2800*4882a593Smuzhiyun
2801*4882a593Smuzhiyun struct tx_pkt_hdr {
2802*4882a593Smuzhiyun __le64 flags;
2803*4882a593Smuzhiyun #define TXHDR_PAD 0x0000000000000007ULL
2804*4882a593Smuzhiyun #define TXHDR_PAD_SHIFT 0
2805*4882a593Smuzhiyun #define TXHDR_LEN 0x000000003fff0000ULL
2806*4882a593Smuzhiyun #define TXHDR_LEN_SHIFT 16
2807*4882a593Smuzhiyun #define TXHDR_L4STUFF 0x0000003f00000000ULL
2808*4882a593Smuzhiyun #define TXHDR_L4STUFF_SHIFT 32
2809*4882a593Smuzhiyun #define TXHDR_L4START 0x00003f0000000000ULL
2810*4882a593Smuzhiyun #define TXHDR_L4START_SHIFT 40
2811*4882a593Smuzhiyun #define TXHDR_L3START 0x000f000000000000ULL
2812*4882a593Smuzhiyun #define TXHDR_L3START_SHIFT 48
2813*4882a593Smuzhiyun #define TXHDR_IHL 0x00f0000000000000ULL
2814*4882a593Smuzhiyun #define TXHDR_IHL_SHIFT 52
2815*4882a593Smuzhiyun #define TXHDR_VLAN 0x0100000000000000ULL
2816*4882a593Smuzhiyun #define TXHDR_LLC 0x0200000000000000ULL
2817*4882a593Smuzhiyun #define TXHDR_IP_VER 0x2000000000000000ULL
2818*4882a593Smuzhiyun #define TXHDR_CSUM_NONE 0x0000000000000000ULL
2819*4882a593Smuzhiyun #define TXHDR_CSUM_TCP 0x4000000000000000ULL
2820*4882a593Smuzhiyun #define TXHDR_CSUM_UDP 0x8000000000000000ULL
2821*4882a593Smuzhiyun #define TXHDR_CSUM_SCTP 0xc000000000000000ULL
2822*4882a593Smuzhiyun __le64 resv;
2823*4882a593Smuzhiyun };
2824*4882a593Smuzhiyun
2825*4882a593Smuzhiyun #define TX_DESC_SOP 0x8000000000000000ULL
2826*4882a593Smuzhiyun #define TX_DESC_MARK 0x4000000000000000ULL
2827*4882a593Smuzhiyun #define TX_DESC_NUM_PTR 0x3c00000000000000ULL
2828*4882a593Smuzhiyun #define TX_DESC_NUM_PTR_SHIFT 58
2829*4882a593Smuzhiyun #define TX_DESC_TR_LEN 0x01fff00000000000ULL
2830*4882a593Smuzhiyun #define TX_DESC_TR_LEN_SHIFT 44
2831*4882a593Smuzhiyun #define TX_DESC_SAD 0x00000fffffffffffULL
2832*4882a593Smuzhiyun #define TX_DESC_SAD_SHIFT 0
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun struct tx_buff_info {
2835*4882a593Smuzhiyun struct sk_buff *skb;
2836*4882a593Smuzhiyun u64 mapping;
2837*4882a593Smuzhiyun };
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun struct txdma_mailbox {
2840*4882a593Smuzhiyun __le64 tx_dma_pre_st;
2841*4882a593Smuzhiyun __le64 tx_cs;
2842*4882a593Smuzhiyun __le64 tx_ring_kick;
2843*4882a593Smuzhiyun __le64 tx_ring_hdl;
2844*4882a593Smuzhiyun __le64 resv1;
2845*4882a593Smuzhiyun __le32 tx_rng_err_logl;
2846*4882a593Smuzhiyun __le32 tx_rng_err_logh;
2847*4882a593Smuzhiyun __le64 resv2[2];
2848*4882a593Smuzhiyun } __attribute__((aligned(64)));
2849*4882a593Smuzhiyun
2850*4882a593Smuzhiyun #define MAX_TX_RING_SIZE 256
2851*4882a593Smuzhiyun #define MAX_TX_DESC_LEN 4076
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun struct tx_ring_info {
2854*4882a593Smuzhiyun struct tx_buff_info tx_buffs[MAX_TX_RING_SIZE];
2855*4882a593Smuzhiyun struct niu *np;
2856*4882a593Smuzhiyun u64 tx_cs;
2857*4882a593Smuzhiyun int pending;
2858*4882a593Smuzhiyun int prod;
2859*4882a593Smuzhiyun int cons;
2860*4882a593Smuzhiyun int wrap_bit;
2861*4882a593Smuzhiyun u16 last_pkt_cnt;
2862*4882a593Smuzhiyun u16 tx_channel;
2863*4882a593Smuzhiyun u16 mark_counter;
2864*4882a593Smuzhiyun u16 mark_freq;
2865*4882a593Smuzhiyun u16 mark_pending;
2866*4882a593Smuzhiyun u16 __pad;
2867*4882a593Smuzhiyun struct txdma_mailbox *mbox;
2868*4882a593Smuzhiyun __le64 *descr;
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun u64 tx_packets;
2871*4882a593Smuzhiyun u64 tx_bytes;
2872*4882a593Smuzhiyun u64 tx_errors;
2873*4882a593Smuzhiyun
2874*4882a593Smuzhiyun u64 mbox_dma;
2875*4882a593Smuzhiyun u64 descr_dma;
2876*4882a593Smuzhiyun int max_burst;
2877*4882a593Smuzhiyun };
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun #define NEXT_TX(tp, index) \
2880*4882a593Smuzhiyun (((index) + 1) < (tp)->pending ? ((index) + 1) : 0)
2881*4882a593Smuzhiyun
niu_tx_avail(struct tx_ring_info * tp)2882*4882a593Smuzhiyun static inline u32 niu_tx_avail(struct tx_ring_info *tp)
2883*4882a593Smuzhiyun {
2884*4882a593Smuzhiyun return (tp->pending -
2885*4882a593Smuzhiyun ((tp->prod - tp->cons) & (MAX_TX_RING_SIZE - 1)));
2886*4882a593Smuzhiyun }
2887*4882a593Smuzhiyun
2888*4882a593Smuzhiyun struct rxdma_mailbox {
2889*4882a593Smuzhiyun __le64 rx_dma_ctl_stat;
2890*4882a593Smuzhiyun __le64 rbr_stat;
2891*4882a593Smuzhiyun __le32 rbr_hdl;
2892*4882a593Smuzhiyun __le32 rbr_hdh;
2893*4882a593Smuzhiyun __le64 resv1;
2894*4882a593Smuzhiyun __le32 rcrstat_c;
2895*4882a593Smuzhiyun __le32 rcrstat_b;
2896*4882a593Smuzhiyun __le64 rcrstat_a;
2897*4882a593Smuzhiyun __le64 resv2[2];
2898*4882a593Smuzhiyun } __attribute__((aligned(64)));
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun #define MAX_RBR_RING_SIZE 128
2901*4882a593Smuzhiyun #define MAX_RCR_RING_SIZE (MAX_RBR_RING_SIZE * 2)
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun #define RBR_REFILL_MIN 16
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun #define RX_SKB_ALLOC_SIZE 128 + NET_IP_ALIGN
2906*4882a593Smuzhiyun
2907*4882a593Smuzhiyun struct rx_ring_info {
2908*4882a593Smuzhiyun struct niu *np;
2909*4882a593Smuzhiyun int rx_channel;
2910*4882a593Smuzhiyun u16 rbr_block_size;
2911*4882a593Smuzhiyun u16 rbr_blocks_per_page;
2912*4882a593Smuzhiyun u16 rbr_sizes[4];
2913*4882a593Smuzhiyun unsigned int rcr_index;
2914*4882a593Smuzhiyun unsigned int rcr_table_size;
2915*4882a593Smuzhiyun unsigned int rbr_index;
2916*4882a593Smuzhiyun unsigned int rbr_pending;
2917*4882a593Smuzhiyun unsigned int rbr_refill_pending;
2918*4882a593Smuzhiyun unsigned int rbr_kick_thresh;
2919*4882a593Smuzhiyun unsigned int rbr_table_size;
2920*4882a593Smuzhiyun struct page **rxhash;
2921*4882a593Smuzhiyun struct rxdma_mailbox *mbox;
2922*4882a593Smuzhiyun __le64 *rcr;
2923*4882a593Smuzhiyun __le32 *rbr;
2924*4882a593Smuzhiyun #define RBR_DESCR_ADDR_SHIFT 12
2925*4882a593Smuzhiyun
2926*4882a593Smuzhiyun u64 rx_packets;
2927*4882a593Smuzhiyun u64 rx_bytes;
2928*4882a593Smuzhiyun u64 rx_dropped;
2929*4882a593Smuzhiyun u64 rx_errors;
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun u64 mbox_dma;
2932*4882a593Smuzhiyun u64 rcr_dma;
2933*4882a593Smuzhiyun u64 rbr_dma;
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun /* WRED */
2936*4882a593Smuzhiyun int nonsyn_window;
2937*4882a593Smuzhiyun int nonsyn_threshold;
2938*4882a593Smuzhiyun int syn_window;
2939*4882a593Smuzhiyun int syn_threshold;
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun /* interrupt mitigation */
2942*4882a593Smuzhiyun int rcr_pkt_threshold;
2943*4882a593Smuzhiyun int rcr_timeout;
2944*4882a593Smuzhiyun };
2945*4882a593Smuzhiyun
2946*4882a593Smuzhiyun #define NEXT_RCR(rp, index) \
2947*4882a593Smuzhiyun (((index) + 1) < (rp)->rcr_table_size ? ((index) + 1) : 0)
2948*4882a593Smuzhiyun #define NEXT_RBR(rp, index) \
2949*4882a593Smuzhiyun (((index) + 1) < (rp)->rbr_table_size ? ((index) + 1) : 0)
2950*4882a593Smuzhiyun
2951*4882a593Smuzhiyun #define NIU_MAX_PORTS 4
2952*4882a593Smuzhiyun #define NIU_NUM_RXCHAN 16
2953*4882a593Smuzhiyun #define NIU_NUM_TXCHAN 24
2954*4882a593Smuzhiyun #define MAC_NUM_HASH 16
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun #define NIU_MAX_MTU 9216
2957*4882a593Smuzhiyun
2958*4882a593Smuzhiyun /* VPD strings */
2959*4882a593Smuzhiyun #define NIU_QGC_LP_BM_STR "501-7606"
2960*4882a593Smuzhiyun #define NIU_2XGF_LP_BM_STR "501-7283"
2961*4882a593Smuzhiyun #define NIU_QGC_PEM_BM_STR "501-7765"
2962*4882a593Smuzhiyun #define NIU_2XGF_PEM_BM_STR "501-7626"
2963*4882a593Smuzhiyun #define NIU_ALONSO_BM_STR "373-0202"
2964*4882a593Smuzhiyun #define NIU_FOXXY_BM_STR "501-7961"
2965*4882a593Smuzhiyun #define NIU_2XGF_MRVL_BM_STR "SK-6E82"
2966*4882a593Smuzhiyun #define NIU_QGC_LP_MDL_STR "SUNW,pcie-qgc"
2967*4882a593Smuzhiyun #define NIU_2XGF_LP_MDL_STR "SUNW,pcie-2xgf"
2968*4882a593Smuzhiyun #define NIU_QGC_PEM_MDL_STR "SUNW,pcie-qgc-pem"
2969*4882a593Smuzhiyun #define NIU_2XGF_PEM_MDL_STR "SUNW,pcie-2xgf-pem"
2970*4882a593Smuzhiyun #define NIU_ALONSO_MDL_STR "SUNW,CP3220"
2971*4882a593Smuzhiyun #define NIU_KIMI_MDL_STR "SUNW,CP3260"
2972*4882a593Smuzhiyun #define NIU_MARAMBA_MDL_STR "SUNW,pcie-neptune"
2973*4882a593Smuzhiyun #define NIU_FOXXY_MDL_STR "SUNW,pcie-rfem"
2974*4882a593Smuzhiyun #define NIU_2XGF_MRVL_MDL_STR "SysKonnect,pcie-2xgf"
2975*4882a593Smuzhiyun
2976*4882a593Smuzhiyun #define NIU_VPD_MIN_MAJOR 3
2977*4882a593Smuzhiyun #define NIU_VPD_MIN_MINOR 4
2978*4882a593Smuzhiyun
2979*4882a593Smuzhiyun #define NIU_VPD_MODEL_MAX 32
2980*4882a593Smuzhiyun #define NIU_VPD_BD_MODEL_MAX 16
2981*4882a593Smuzhiyun #define NIU_VPD_VERSION_MAX 64
2982*4882a593Smuzhiyun #define NIU_VPD_PHY_TYPE_MAX 8
2983*4882a593Smuzhiyun
2984*4882a593Smuzhiyun struct niu_vpd {
2985*4882a593Smuzhiyun char model[NIU_VPD_MODEL_MAX];
2986*4882a593Smuzhiyun char board_model[NIU_VPD_BD_MODEL_MAX];
2987*4882a593Smuzhiyun char version[NIU_VPD_VERSION_MAX];
2988*4882a593Smuzhiyun char phy_type[NIU_VPD_PHY_TYPE_MAX];
2989*4882a593Smuzhiyun u8 mac_num;
2990*4882a593Smuzhiyun u8 __pad;
2991*4882a593Smuzhiyun u8 local_mac[6];
2992*4882a593Smuzhiyun int fcode_major;
2993*4882a593Smuzhiyun int fcode_minor;
2994*4882a593Smuzhiyun };
2995*4882a593Smuzhiyun
2996*4882a593Smuzhiyun struct niu_altmac_rdc {
2997*4882a593Smuzhiyun u8 alt_mac_num;
2998*4882a593Smuzhiyun u8 rdc_num;
2999*4882a593Smuzhiyun u8 mac_pref;
3000*4882a593Smuzhiyun };
3001*4882a593Smuzhiyun
3002*4882a593Smuzhiyun struct niu_vlan_rdc {
3003*4882a593Smuzhiyun u8 rdc_num;
3004*4882a593Smuzhiyun u8 vlan_pref;
3005*4882a593Smuzhiyun };
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun struct niu_classifier {
3008*4882a593Smuzhiyun struct niu_altmac_rdc alt_mac_mappings[16];
3009*4882a593Smuzhiyun struct niu_vlan_rdc vlan_mappings[ENET_VLAN_TBL_NUM_ENTRIES];
3010*4882a593Smuzhiyun
3011*4882a593Smuzhiyun u16 tcam_top;
3012*4882a593Smuzhiyun u16 tcam_sz;
3013*4882a593Smuzhiyun u16 tcam_valid_entries;
3014*4882a593Smuzhiyun u16 num_alt_mac_mappings;
3015*4882a593Smuzhiyun
3016*4882a593Smuzhiyun u32 h1_init;
3017*4882a593Smuzhiyun u16 h2_init;
3018*4882a593Smuzhiyun };
3019*4882a593Smuzhiyun
3020*4882a593Smuzhiyun #define NIU_NUM_RDC_TABLES 8
3021*4882a593Smuzhiyun #define NIU_RDC_TABLE_SLOTS 16
3022*4882a593Smuzhiyun
3023*4882a593Smuzhiyun struct rdc_table {
3024*4882a593Smuzhiyun u8 rxdma_channel[NIU_RDC_TABLE_SLOTS];
3025*4882a593Smuzhiyun };
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun struct niu_rdc_tables {
3028*4882a593Smuzhiyun struct rdc_table tables[NIU_NUM_RDC_TABLES];
3029*4882a593Smuzhiyun int first_table_num;
3030*4882a593Smuzhiyun int num_tables;
3031*4882a593Smuzhiyun };
3032*4882a593Smuzhiyun
3033*4882a593Smuzhiyun #define PHY_TYPE_PMA_PMD 0
3034*4882a593Smuzhiyun #define PHY_TYPE_PCS 1
3035*4882a593Smuzhiyun #define PHY_TYPE_MII 2
3036*4882a593Smuzhiyun #define PHY_TYPE_MAX 3
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun struct phy_probe_info {
3039*4882a593Smuzhiyun u32 phy_id[PHY_TYPE_MAX][NIU_MAX_PORTS];
3040*4882a593Smuzhiyun u8 phy_port[PHY_TYPE_MAX][NIU_MAX_PORTS];
3041*4882a593Smuzhiyun u8 cur[PHY_TYPE_MAX];
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun struct device_attribute phy_port_attrs[PHY_TYPE_MAX * NIU_MAX_PORTS];
3044*4882a593Smuzhiyun struct device_attribute phy_type_attrs[PHY_TYPE_MAX * NIU_MAX_PORTS];
3045*4882a593Smuzhiyun struct device_attribute phy_id_attrs[PHY_TYPE_MAX * NIU_MAX_PORTS];
3046*4882a593Smuzhiyun };
3047*4882a593Smuzhiyun
3048*4882a593Smuzhiyun struct niu_tcam_entry {
3049*4882a593Smuzhiyun u8 valid;
3050*4882a593Smuzhiyun u64 key[4];
3051*4882a593Smuzhiyun u64 key_mask[4];
3052*4882a593Smuzhiyun u64 assoc_data;
3053*4882a593Smuzhiyun };
3054*4882a593Smuzhiyun
3055*4882a593Smuzhiyun struct device_node;
3056*4882a593Smuzhiyun union niu_parent_id {
3057*4882a593Smuzhiyun struct {
3058*4882a593Smuzhiyun int domain;
3059*4882a593Smuzhiyun int bus;
3060*4882a593Smuzhiyun int device;
3061*4882a593Smuzhiyun } pci;
3062*4882a593Smuzhiyun struct device_node *of;
3063*4882a593Smuzhiyun };
3064*4882a593Smuzhiyun
3065*4882a593Smuzhiyun struct niu;
3066*4882a593Smuzhiyun struct niu_parent {
3067*4882a593Smuzhiyun struct platform_device *plat_dev;
3068*4882a593Smuzhiyun int index;
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun union niu_parent_id id;
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun struct niu *ports[NIU_MAX_PORTS];
3073*4882a593Smuzhiyun
3074*4882a593Smuzhiyun atomic_t refcnt;
3075*4882a593Smuzhiyun struct list_head list;
3076*4882a593Smuzhiyun
3077*4882a593Smuzhiyun spinlock_t lock;
3078*4882a593Smuzhiyun
3079*4882a593Smuzhiyun u32 flags;
3080*4882a593Smuzhiyun #define PARENT_FLGS_CLS_HWINIT 0x00000001
3081*4882a593Smuzhiyun
3082*4882a593Smuzhiyun u32 port_phy;
3083*4882a593Smuzhiyun #define PORT_PHY_UNKNOWN 0x00000000
3084*4882a593Smuzhiyun #define PORT_PHY_INVALID 0xffffffff
3085*4882a593Smuzhiyun #define PORT_TYPE_10G 0x01
3086*4882a593Smuzhiyun #define PORT_TYPE_1G 0x02
3087*4882a593Smuzhiyun #define PORT_TYPE_MASK 0x03
3088*4882a593Smuzhiyun
3089*4882a593Smuzhiyun u8 rxchan_per_port[NIU_MAX_PORTS];
3090*4882a593Smuzhiyun u8 txchan_per_port[NIU_MAX_PORTS];
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun struct niu_rdc_tables rdc_group_cfg[NIU_MAX_PORTS];
3093*4882a593Smuzhiyun u8 rdc_default[NIU_MAX_PORTS];
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun u8 ldg_map[LDN_MAX + 1];
3096*4882a593Smuzhiyun
3097*4882a593Smuzhiyun u8 plat_type;
3098*4882a593Smuzhiyun #define PLAT_TYPE_INVALID 0x00
3099*4882a593Smuzhiyun #define PLAT_TYPE_ATLAS 0x01
3100*4882a593Smuzhiyun #define PLAT_TYPE_NIU 0x02
3101*4882a593Smuzhiyun #define PLAT_TYPE_VF_P0 0x03
3102*4882a593Smuzhiyun #define PLAT_TYPE_VF_P1 0x04
3103*4882a593Smuzhiyun #define PLAT_TYPE_ATCA_CP3220 0x08
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun u8 num_ports;
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun u16 tcam_num_entries;
3108*4882a593Smuzhiyun #define NIU_PCI_TCAM_ENTRIES 256
3109*4882a593Smuzhiyun #define NIU_NONPCI_TCAM_ENTRIES 128
3110*4882a593Smuzhiyun #define NIU_TCAM_ENTRIES_MAX 256
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun int rxdma_clock_divider;
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun struct phy_probe_info phy_probe_info;
3115*4882a593Smuzhiyun
3116*4882a593Smuzhiyun struct niu_tcam_entry tcam[NIU_TCAM_ENTRIES_MAX];
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun #define NIU_L2_PROG_CLS 2
3119*4882a593Smuzhiyun #define NIU_L3_PROG_CLS 4
3120*4882a593Smuzhiyun u64 l2_cls[NIU_L2_PROG_CLS];
3121*4882a593Smuzhiyun u64 l3_cls[NIU_L3_PROG_CLS];
3122*4882a593Smuzhiyun u64 tcam_key[12];
3123*4882a593Smuzhiyun u64 flow_key[12];
3124*4882a593Smuzhiyun u16 l3_cls_refcnt[NIU_L3_PROG_CLS];
3125*4882a593Smuzhiyun u8 l3_cls_pid[NIU_L3_PROG_CLS];
3126*4882a593Smuzhiyun };
3127*4882a593Smuzhiyun
3128*4882a593Smuzhiyun struct niu_ops {
3129*4882a593Smuzhiyun void *(*alloc_coherent)(struct device *dev, size_t size,
3130*4882a593Smuzhiyun u64 *handle, gfp_t flag);
3131*4882a593Smuzhiyun void (*free_coherent)(struct device *dev, size_t size,
3132*4882a593Smuzhiyun void *cpu_addr, u64 handle);
3133*4882a593Smuzhiyun u64 (*map_page)(struct device *dev, struct page *page,
3134*4882a593Smuzhiyun unsigned long offset, size_t size,
3135*4882a593Smuzhiyun enum dma_data_direction direction);
3136*4882a593Smuzhiyun void (*unmap_page)(struct device *dev, u64 dma_address,
3137*4882a593Smuzhiyun size_t size, enum dma_data_direction direction);
3138*4882a593Smuzhiyun u64 (*map_single)(struct device *dev, void *cpu_addr,
3139*4882a593Smuzhiyun size_t size,
3140*4882a593Smuzhiyun enum dma_data_direction direction);
3141*4882a593Smuzhiyun void (*unmap_single)(struct device *dev, u64 dma_address,
3142*4882a593Smuzhiyun size_t size, enum dma_data_direction direction);
3143*4882a593Smuzhiyun };
3144*4882a593Smuzhiyun
3145*4882a593Smuzhiyun struct niu_link_config {
3146*4882a593Smuzhiyun u32 supported;
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun /* Describes what we're trying to get. */
3149*4882a593Smuzhiyun u32 advertising;
3150*4882a593Smuzhiyun u16 speed;
3151*4882a593Smuzhiyun u8 duplex;
3152*4882a593Smuzhiyun u8 autoneg;
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun /* Describes what we actually have. */
3155*4882a593Smuzhiyun u32 active_advertising;
3156*4882a593Smuzhiyun u16 active_speed;
3157*4882a593Smuzhiyun u8 active_duplex;
3158*4882a593Smuzhiyun u8 active_autoneg;
3159*4882a593Smuzhiyun #define SPEED_INVALID 0xffff
3160*4882a593Smuzhiyun #define DUPLEX_INVALID 0xff
3161*4882a593Smuzhiyun #define AUTONEG_INVALID 0xff
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun u8 loopback_mode;
3164*4882a593Smuzhiyun #define LOOPBACK_DISABLED 0x00
3165*4882a593Smuzhiyun #define LOOPBACK_PHY 0x01
3166*4882a593Smuzhiyun #define LOOPBACK_MAC 0x02
3167*4882a593Smuzhiyun };
3168*4882a593Smuzhiyun
3169*4882a593Smuzhiyun struct niu_ldg {
3170*4882a593Smuzhiyun struct napi_struct napi;
3171*4882a593Smuzhiyun struct niu *np;
3172*4882a593Smuzhiyun u8 ldg_num;
3173*4882a593Smuzhiyun u8 timer;
3174*4882a593Smuzhiyun u64 v0, v1, v2;
3175*4882a593Smuzhiyun unsigned int irq;
3176*4882a593Smuzhiyun };
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun struct niu_xmac_stats {
3179*4882a593Smuzhiyun u64 tx_frames;
3180*4882a593Smuzhiyun u64 tx_bytes;
3181*4882a593Smuzhiyun u64 tx_fifo_errors;
3182*4882a593Smuzhiyun u64 tx_overflow_errors;
3183*4882a593Smuzhiyun u64 tx_max_pkt_size_errors;
3184*4882a593Smuzhiyun u64 tx_underflow_errors;
3185*4882a593Smuzhiyun
3186*4882a593Smuzhiyun u64 rx_local_faults;
3187*4882a593Smuzhiyun u64 rx_remote_faults;
3188*4882a593Smuzhiyun u64 rx_link_faults;
3189*4882a593Smuzhiyun u64 rx_align_errors;
3190*4882a593Smuzhiyun u64 rx_frags;
3191*4882a593Smuzhiyun u64 rx_mcasts;
3192*4882a593Smuzhiyun u64 rx_bcasts;
3193*4882a593Smuzhiyun u64 rx_hist_cnt1;
3194*4882a593Smuzhiyun u64 rx_hist_cnt2;
3195*4882a593Smuzhiyun u64 rx_hist_cnt3;
3196*4882a593Smuzhiyun u64 rx_hist_cnt4;
3197*4882a593Smuzhiyun u64 rx_hist_cnt5;
3198*4882a593Smuzhiyun u64 rx_hist_cnt6;
3199*4882a593Smuzhiyun u64 rx_hist_cnt7;
3200*4882a593Smuzhiyun u64 rx_octets;
3201*4882a593Smuzhiyun u64 rx_code_violations;
3202*4882a593Smuzhiyun u64 rx_len_errors;
3203*4882a593Smuzhiyun u64 rx_crc_errors;
3204*4882a593Smuzhiyun u64 rx_underflows;
3205*4882a593Smuzhiyun u64 rx_overflows;
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun u64 pause_off_state;
3208*4882a593Smuzhiyun u64 pause_on_state;
3209*4882a593Smuzhiyun u64 pause_received;
3210*4882a593Smuzhiyun };
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun struct niu_bmac_stats {
3213*4882a593Smuzhiyun u64 tx_underflow_errors;
3214*4882a593Smuzhiyun u64 tx_max_pkt_size_errors;
3215*4882a593Smuzhiyun u64 tx_bytes;
3216*4882a593Smuzhiyun u64 tx_frames;
3217*4882a593Smuzhiyun
3218*4882a593Smuzhiyun u64 rx_overflows;
3219*4882a593Smuzhiyun u64 rx_frames;
3220*4882a593Smuzhiyun u64 rx_align_errors;
3221*4882a593Smuzhiyun u64 rx_crc_errors;
3222*4882a593Smuzhiyun u64 rx_len_errors;
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun u64 pause_off_state;
3225*4882a593Smuzhiyun u64 pause_on_state;
3226*4882a593Smuzhiyun u64 pause_received;
3227*4882a593Smuzhiyun };
3228*4882a593Smuzhiyun
3229*4882a593Smuzhiyun union niu_mac_stats {
3230*4882a593Smuzhiyun struct niu_xmac_stats xmac;
3231*4882a593Smuzhiyun struct niu_bmac_stats bmac;
3232*4882a593Smuzhiyun };
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun struct niu_phy_ops {
3235*4882a593Smuzhiyun int (*serdes_init)(struct niu *np);
3236*4882a593Smuzhiyun int (*xcvr_init)(struct niu *np);
3237*4882a593Smuzhiyun int (*link_status)(struct niu *np, int *);
3238*4882a593Smuzhiyun };
3239*4882a593Smuzhiyun
3240*4882a593Smuzhiyun struct platform_device;
3241*4882a593Smuzhiyun struct niu {
3242*4882a593Smuzhiyun void __iomem *regs;
3243*4882a593Smuzhiyun struct net_device *dev;
3244*4882a593Smuzhiyun struct pci_dev *pdev;
3245*4882a593Smuzhiyun struct device *device;
3246*4882a593Smuzhiyun struct niu_parent *parent;
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun u32 flags;
3249*4882a593Smuzhiyun #define NIU_FLAGS_HOTPLUG_PHY_PRESENT 0x02000000 /* Removeable PHY detected*/
3250*4882a593Smuzhiyun #define NIU_FLAGS_HOTPLUG_PHY 0x01000000 /* Removeable PHY */
3251*4882a593Smuzhiyun #define NIU_FLAGS_VPD_VALID 0x00800000 /* VPD has valid version */
3252*4882a593Smuzhiyun #define NIU_FLAGS_MSIX 0x00400000 /* MSI-X in use */
3253*4882a593Smuzhiyun #define NIU_FLAGS_MCAST 0x00200000 /* multicast filter enabled */
3254*4882a593Smuzhiyun #define NIU_FLAGS_PROMISC 0x00100000 /* PROMISC enabled */
3255*4882a593Smuzhiyun #define NIU_FLAGS_XCVR_SERDES 0x00080000 /* 0=PHY 1=SERDES */
3256*4882a593Smuzhiyun #define NIU_FLAGS_10G 0x00040000 /* 0=1G 1=10G */
3257*4882a593Smuzhiyun #define NIU_FLAGS_FIBER 0x00020000 /* 0=COPPER 1=FIBER */
3258*4882a593Smuzhiyun #define NIU_FLAGS_XMAC 0x00010000 /* 0=BMAC 1=XMAC */
3259*4882a593Smuzhiyun
3260*4882a593Smuzhiyun u32 msg_enable;
3261*4882a593Smuzhiyun char irq_name[NIU_NUM_RXCHAN+NIU_NUM_TXCHAN+3][IFNAMSIZ + 6];
3262*4882a593Smuzhiyun
3263*4882a593Smuzhiyun /* Protects hw programming, and ring state. */
3264*4882a593Smuzhiyun spinlock_t lock;
3265*4882a593Smuzhiyun
3266*4882a593Smuzhiyun const struct niu_ops *ops;
3267*4882a593Smuzhiyun union niu_mac_stats mac_stats;
3268*4882a593Smuzhiyun
3269*4882a593Smuzhiyun struct rx_ring_info *rx_rings;
3270*4882a593Smuzhiyun struct tx_ring_info *tx_rings;
3271*4882a593Smuzhiyun int num_rx_rings;
3272*4882a593Smuzhiyun int num_tx_rings;
3273*4882a593Smuzhiyun
3274*4882a593Smuzhiyun struct niu_ldg ldg[NIU_NUM_LDG];
3275*4882a593Smuzhiyun int num_ldg;
3276*4882a593Smuzhiyun
3277*4882a593Smuzhiyun void __iomem *mac_regs;
3278*4882a593Smuzhiyun unsigned long ipp_off;
3279*4882a593Smuzhiyun unsigned long pcs_off;
3280*4882a593Smuzhiyun unsigned long xpcs_off;
3281*4882a593Smuzhiyun
3282*4882a593Smuzhiyun struct timer_list timer;
3283*4882a593Smuzhiyun u64 orig_led_state;
3284*4882a593Smuzhiyun const struct niu_phy_ops *phy_ops;
3285*4882a593Smuzhiyun int phy_addr;
3286*4882a593Smuzhiyun
3287*4882a593Smuzhiyun struct niu_link_config link_config;
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun struct work_struct reset_task;
3290*4882a593Smuzhiyun
3291*4882a593Smuzhiyun u8 port;
3292*4882a593Smuzhiyun u8 mac_xcvr;
3293*4882a593Smuzhiyun #define MAC_XCVR_MII 1
3294*4882a593Smuzhiyun #define MAC_XCVR_PCS 2
3295*4882a593Smuzhiyun #define MAC_XCVR_XPCS 3
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun struct niu_classifier clas;
3298*4882a593Smuzhiyun
3299*4882a593Smuzhiyun struct niu_vpd vpd;
3300*4882a593Smuzhiyun u32 eeprom_len;
3301*4882a593Smuzhiyun
3302*4882a593Smuzhiyun struct platform_device *op;
3303*4882a593Smuzhiyun void __iomem *vir_regs_1;
3304*4882a593Smuzhiyun void __iomem *vir_regs_2;
3305*4882a593Smuzhiyun };
3306*4882a593Smuzhiyun
3307*4882a593Smuzhiyun #endif /* _NIU_H */
3308