1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* niu.c: Neptune ethernet driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net)
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/netdevice.h>
15*4882a593Smuzhiyun #include <linux/ethtool.h>
16*4882a593Smuzhiyun #include <linux/etherdevice.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/bitops.h>
20*4882a593Smuzhiyun #include <linux/mii.h>
21*4882a593Smuzhiyun #include <linux/if.h>
22*4882a593Smuzhiyun #include <linux/if_ether.h>
23*4882a593Smuzhiyun #include <linux/if_vlan.h>
24*4882a593Smuzhiyun #include <linux/ip.h>
25*4882a593Smuzhiyun #include <linux/in.h>
26*4882a593Smuzhiyun #include <linux/ipv6.h>
27*4882a593Smuzhiyun #include <linux/log2.h>
28*4882a593Smuzhiyun #include <linux/jiffies.h>
29*4882a593Smuzhiyun #include <linux/crc32.h>
30*4882a593Smuzhiyun #include <linux/list.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <linux/io.h>
34*4882a593Smuzhiyun #include <linux/of_device.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include "niu.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define DRV_MODULE_NAME "niu"
39*4882a593Smuzhiyun #define DRV_MODULE_VERSION "1.1"
40*4882a593Smuzhiyun #define DRV_MODULE_RELDATE "Apr 22, 2010"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static char version[] =
43*4882a593Smuzhiyun DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
46*4882a593Smuzhiyun MODULE_DESCRIPTION("NIU ethernet driver");
47*4882a593Smuzhiyun MODULE_LICENSE("GPL");
48*4882a593Smuzhiyun MODULE_VERSION(DRV_MODULE_VERSION);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #ifndef readq
readq(void __iomem * reg)51*4882a593Smuzhiyun static u64 readq(void __iomem *reg)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
writeq(u64 val,void __iomem * reg)56*4882a593Smuzhiyun static void writeq(u64 val, void __iomem *reg)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun writel(val & 0xffffffff, reg);
59*4882a593Smuzhiyun writel(val >> 32, reg + 0x4UL);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static const struct pci_device_id niu_pci_tbl[] = {
64*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
65*4882a593Smuzhiyun {}
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define NIU_TX_TIMEOUT (5 * HZ)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define nr64(reg) readq(np->regs + (reg))
73*4882a593Smuzhiyun #define nw64(reg, val) writeq((val), np->regs + (reg))
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define nr64_mac(reg) readq(np->mac_regs + (reg))
76*4882a593Smuzhiyun #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
79*4882a593Smuzhiyun #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
82*4882a593Smuzhiyun #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
85*4882a593Smuzhiyun #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static int niu_debug;
90*4882a593Smuzhiyun static int debug = -1;
91*4882a593Smuzhiyun module_param(debug, int, 0);
92*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "NIU debug level");
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define niu_lock_parent(np, flags) \
95*4882a593Smuzhiyun spin_lock_irqsave(&np->parent->lock, flags)
96*4882a593Smuzhiyun #define niu_unlock_parent(np, flags) \
97*4882a593Smuzhiyun spin_unlock_irqrestore(&np->parent->lock, flags)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static int serdes_init_10g_serdes(struct niu *np);
100*4882a593Smuzhiyun
__niu_wait_bits_clear_mac(struct niu * np,unsigned long reg,u64 bits,int limit,int delay)101*4882a593Smuzhiyun static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
102*4882a593Smuzhiyun u64 bits, int limit, int delay)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun while (--limit >= 0) {
105*4882a593Smuzhiyun u64 val = nr64_mac(reg);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (!(val & bits))
108*4882a593Smuzhiyun break;
109*4882a593Smuzhiyun udelay(delay);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun if (limit < 0)
112*4882a593Smuzhiyun return -ENODEV;
113*4882a593Smuzhiyun return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
__niu_set_and_wait_clear_mac(struct niu * np,unsigned long reg,u64 bits,int limit,int delay,const char * reg_name)116*4882a593Smuzhiyun static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
117*4882a593Smuzhiyun u64 bits, int limit, int delay,
118*4882a593Smuzhiyun const char *reg_name)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun int err;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun nw64_mac(reg, bits);
123*4882a593Smuzhiyun err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
124*4882a593Smuzhiyun if (err)
125*4882a593Smuzhiyun netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
126*4882a593Smuzhiyun (unsigned long long)bits, reg_name,
127*4882a593Smuzhiyun (unsigned long long)nr64_mac(reg));
128*4882a593Smuzhiyun return err;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
132*4882a593Smuzhiyun ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
133*4882a593Smuzhiyun __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
134*4882a593Smuzhiyun })
135*4882a593Smuzhiyun
__niu_wait_bits_clear_ipp(struct niu * np,unsigned long reg,u64 bits,int limit,int delay)136*4882a593Smuzhiyun static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
137*4882a593Smuzhiyun u64 bits, int limit, int delay)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun while (--limit >= 0) {
140*4882a593Smuzhiyun u64 val = nr64_ipp(reg);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (!(val & bits))
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun udelay(delay);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun if (limit < 0)
147*4882a593Smuzhiyun return -ENODEV;
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
__niu_set_and_wait_clear_ipp(struct niu * np,unsigned long reg,u64 bits,int limit,int delay,const char * reg_name)151*4882a593Smuzhiyun static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
152*4882a593Smuzhiyun u64 bits, int limit, int delay,
153*4882a593Smuzhiyun const char *reg_name)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun int err;
156*4882a593Smuzhiyun u64 val;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun val = nr64_ipp(reg);
159*4882a593Smuzhiyun val |= bits;
160*4882a593Smuzhiyun nw64_ipp(reg, val);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
163*4882a593Smuzhiyun if (err)
164*4882a593Smuzhiyun netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
165*4882a593Smuzhiyun (unsigned long long)bits, reg_name,
166*4882a593Smuzhiyun (unsigned long long)nr64_ipp(reg));
167*4882a593Smuzhiyun return err;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
171*4882a593Smuzhiyun ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
172*4882a593Smuzhiyun __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
173*4882a593Smuzhiyun })
174*4882a593Smuzhiyun
__niu_wait_bits_clear(struct niu * np,unsigned long reg,u64 bits,int limit,int delay)175*4882a593Smuzhiyun static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
176*4882a593Smuzhiyun u64 bits, int limit, int delay)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun while (--limit >= 0) {
179*4882a593Smuzhiyun u64 val = nr64(reg);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (!(val & bits))
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun udelay(delay);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun if (limit < 0)
186*4882a593Smuzhiyun return -ENODEV;
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
191*4882a593Smuzhiyun ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
192*4882a593Smuzhiyun __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
193*4882a593Smuzhiyun })
194*4882a593Smuzhiyun
__niu_set_and_wait_clear(struct niu * np,unsigned long reg,u64 bits,int limit,int delay,const char * reg_name)195*4882a593Smuzhiyun static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
196*4882a593Smuzhiyun u64 bits, int limit, int delay,
197*4882a593Smuzhiyun const char *reg_name)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun int err;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun nw64(reg, bits);
202*4882a593Smuzhiyun err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
203*4882a593Smuzhiyun if (err)
204*4882a593Smuzhiyun netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
205*4882a593Smuzhiyun (unsigned long long)bits, reg_name,
206*4882a593Smuzhiyun (unsigned long long)nr64(reg));
207*4882a593Smuzhiyun return err;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
211*4882a593Smuzhiyun ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
212*4882a593Smuzhiyun __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
213*4882a593Smuzhiyun })
214*4882a593Smuzhiyun
niu_ldg_rearm(struct niu * np,struct niu_ldg * lp,int on)215*4882a593Smuzhiyun static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun u64 val = (u64) lp->timer;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (on)
220*4882a593Smuzhiyun val |= LDG_IMGMT_ARM;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun nw64(LDG_IMGMT(lp->ldg_num), val);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
niu_ldn_irq_enable(struct niu * np,int ldn,int on)225*4882a593Smuzhiyun static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun unsigned long mask_reg, bits;
228*4882a593Smuzhiyun u64 val;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (ldn < 0 || ldn > LDN_MAX)
231*4882a593Smuzhiyun return -EINVAL;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (ldn < 64) {
234*4882a593Smuzhiyun mask_reg = LD_IM0(ldn);
235*4882a593Smuzhiyun bits = LD_IM0_MASK;
236*4882a593Smuzhiyun } else {
237*4882a593Smuzhiyun mask_reg = LD_IM1(ldn - 64);
238*4882a593Smuzhiyun bits = LD_IM1_MASK;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun val = nr64(mask_reg);
242*4882a593Smuzhiyun if (on)
243*4882a593Smuzhiyun val &= ~bits;
244*4882a593Smuzhiyun else
245*4882a593Smuzhiyun val |= bits;
246*4882a593Smuzhiyun nw64(mask_reg, val);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
niu_enable_ldn_in_ldg(struct niu * np,struct niu_ldg * lp,int on)251*4882a593Smuzhiyun static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
254*4882a593Smuzhiyun int i;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun for (i = 0; i <= LDN_MAX; i++) {
257*4882a593Smuzhiyun int err;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (parent->ldg_map[i] != lp->ldg_num)
260*4882a593Smuzhiyun continue;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun err = niu_ldn_irq_enable(np, i, on);
263*4882a593Smuzhiyun if (err)
264*4882a593Smuzhiyun return err;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
niu_enable_interrupts(struct niu * np,int on)269*4882a593Smuzhiyun static int niu_enable_interrupts(struct niu *np, int on)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun int i;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun for (i = 0; i < np->num_ldg; i++) {
274*4882a593Smuzhiyun struct niu_ldg *lp = &np->ldg[i];
275*4882a593Smuzhiyun int err;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun err = niu_enable_ldn_in_ldg(np, lp, on);
278*4882a593Smuzhiyun if (err)
279*4882a593Smuzhiyun return err;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun for (i = 0; i < np->num_ldg; i++)
282*4882a593Smuzhiyun niu_ldg_rearm(np, &np->ldg[i], on);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
phy_encode(u32 type,int port)287*4882a593Smuzhiyun static u32 phy_encode(u32 type, int port)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun return type << (port * 2);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
phy_decode(u32 val,int port)292*4882a593Smuzhiyun static u32 phy_decode(u32 val, int port)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun return (val >> (port * 2)) & PORT_TYPE_MASK;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
mdio_wait(struct niu * np)297*4882a593Smuzhiyun static int mdio_wait(struct niu *np)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun int limit = 1000;
300*4882a593Smuzhiyun u64 val;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun while (--limit > 0) {
303*4882a593Smuzhiyun val = nr64(MIF_FRAME_OUTPUT);
304*4882a593Smuzhiyun if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
305*4882a593Smuzhiyun return val & MIF_FRAME_OUTPUT_DATA;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun udelay(10);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun return -ENODEV;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
mdio_read(struct niu * np,int port,int dev,int reg)313*4882a593Smuzhiyun static int mdio_read(struct niu *np, int port, int dev, int reg)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun int err;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
318*4882a593Smuzhiyun err = mdio_wait(np);
319*4882a593Smuzhiyun if (err < 0)
320*4882a593Smuzhiyun return err;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
323*4882a593Smuzhiyun return mdio_wait(np);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
mdio_write(struct niu * np,int port,int dev,int reg,int data)326*4882a593Smuzhiyun static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun int err;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
331*4882a593Smuzhiyun err = mdio_wait(np);
332*4882a593Smuzhiyun if (err < 0)
333*4882a593Smuzhiyun return err;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
336*4882a593Smuzhiyun err = mdio_wait(np);
337*4882a593Smuzhiyun if (err < 0)
338*4882a593Smuzhiyun return err;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
mii_read(struct niu * np,int port,int reg)343*4882a593Smuzhiyun static int mii_read(struct niu *np, int port, int reg)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
346*4882a593Smuzhiyun return mdio_wait(np);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
mii_write(struct niu * np,int port,int reg,int data)349*4882a593Smuzhiyun static int mii_write(struct niu *np, int port, int reg, int data)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun int err;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
354*4882a593Smuzhiyun err = mdio_wait(np);
355*4882a593Smuzhiyun if (err < 0)
356*4882a593Smuzhiyun return err;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
esr2_set_tx_cfg(struct niu * np,unsigned long channel,u32 val)361*4882a593Smuzhiyun static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun int err;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
366*4882a593Smuzhiyun ESR2_TI_PLL_TX_CFG_L(channel),
367*4882a593Smuzhiyun val & 0xffff);
368*4882a593Smuzhiyun if (!err)
369*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
370*4882a593Smuzhiyun ESR2_TI_PLL_TX_CFG_H(channel),
371*4882a593Smuzhiyun val >> 16);
372*4882a593Smuzhiyun return err;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
esr2_set_rx_cfg(struct niu * np,unsigned long channel,u32 val)375*4882a593Smuzhiyun static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun int err;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
380*4882a593Smuzhiyun ESR2_TI_PLL_RX_CFG_L(channel),
381*4882a593Smuzhiyun val & 0xffff);
382*4882a593Smuzhiyun if (!err)
383*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
384*4882a593Smuzhiyun ESR2_TI_PLL_RX_CFG_H(channel),
385*4882a593Smuzhiyun val >> 16);
386*4882a593Smuzhiyun return err;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Mode is always 10G fiber. */
serdes_init_niu_10g_fiber(struct niu * np)390*4882a593Smuzhiyun static int serdes_init_niu_10g_fiber(struct niu *np)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
393*4882a593Smuzhiyun u32 tx_cfg, rx_cfg;
394*4882a593Smuzhiyun unsigned long i;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
397*4882a593Smuzhiyun rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
398*4882a593Smuzhiyun PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
399*4882a593Smuzhiyun PLL_RX_CFG_EQ_LP_ADAPTIVE);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_PHY) {
402*4882a593Smuzhiyun u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
405*4882a593Smuzhiyun ESR2_TI_PLL_TEST_CFG_L, test_cfg);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun tx_cfg |= PLL_TX_CFG_ENTEST;
408*4882a593Smuzhiyun rx_cfg |= PLL_RX_CFG_ENTEST;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* Initialize all 4 lanes of the SERDES. */
412*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
413*4882a593Smuzhiyun int err = esr2_set_tx_cfg(np, i, tx_cfg);
414*4882a593Smuzhiyun if (err)
415*4882a593Smuzhiyun return err;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
419*4882a593Smuzhiyun int err = esr2_set_rx_cfg(np, i, rx_cfg);
420*4882a593Smuzhiyun if (err)
421*4882a593Smuzhiyun return err;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
serdes_init_niu_1g_serdes(struct niu * np)427*4882a593Smuzhiyun static int serdes_init_niu_1g_serdes(struct niu *np)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
430*4882a593Smuzhiyun u16 pll_cfg, pll_sts;
431*4882a593Smuzhiyun int max_retry = 100;
432*4882a593Smuzhiyun u64 sig, mask, val;
433*4882a593Smuzhiyun u32 tx_cfg, rx_cfg;
434*4882a593Smuzhiyun unsigned long i;
435*4882a593Smuzhiyun int err;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV |
438*4882a593Smuzhiyun PLL_TX_CFG_RATE_HALF);
439*4882a593Smuzhiyun rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
440*4882a593Smuzhiyun PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
441*4882a593Smuzhiyun PLL_RX_CFG_RATE_HALF);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (np->port == 0)
444*4882a593Smuzhiyun rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_PHY) {
447*4882a593Smuzhiyun u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
450*4882a593Smuzhiyun ESR2_TI_PLL_TEST_CFG_L, test_cfg);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun tx_cfg |= PLL_TX_CFG_ENTEST;
453*4882a593Smuzhiyun rx_cfg |= PLL_RX_CFG_ENTEST;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Initialize PLL for 1G */
457*4882a593Smuzhiyun pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
460*4882a593Smuzhiyun ESR2_TI_PLL_CFG_L, pll_cfg);
461*4882a593Smuzhiyun if (err) {
462*4882a593Smuzhiyun netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
463*4882a593Smuzhiyun np->port, __func__);
464*4882a593Smuzhiyun return err;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun pll_sts = PLL_CFG_ENPLL;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
470*4882a593Smuzhiyun ESR2_TI_PLL_STS_L, pll_sts);
471*4882a593Smuzhiyun if (err) {
472*4882a593Smuzhiyun netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
473*4882a593Smuzhiyun np->port, __func__);
474*4882a593Smuzhiyun return err;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun udelay(200);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* Initialize all 4 lanes of the SERDES. */
480*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
481*4882a593Smuzhiyun err = esr2_set_tx_cfg(np, i, tx_cfg);
482*4882a593Smuzhiyun if (err)
483*4882a593Smuzhiyun return err;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
487*4882a593Smuzhiyun err = esr2_set_rx_cfg(np, i, rx_cfg);
488*4882a593Smuzhiyun if (err)
489*4882a593Smuzhiyun return err;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun switch (np->port) {
493*4882a593Smuzhiyun case 0:
494*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
495*4882a593Smuzhiyun mask = val;
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun case 1:
499*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
500*4882a593Smuzhiyun mask = val;
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun default:
504*4882a593Smuzhiyun return -EINVAL;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun while (max_retry--) {
508*4882a593Smuzhiyun sig = nr64(ESR_INT_SIGNALS);
509*4882a593Smuzhiyun if ((sig & mask) == val)
510*4882a593Smuzhiyun break;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun mdelay(500);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if ((sig & mask) != val) {
516*4882a593Smuzhiyun netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
517*4882a593Smuzhiyun np->port, (int)(sig & mask), (int)val);
518*4882a593Smuzhiyun return -ENODEV;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun return 0;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
serdes_init_niu_10g_serdes(struct niu * np)524*4882a593Smuzhiyun static int serdes_init_niu_10g_serdes(struct niu *np)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
527*4882a593Smuzhiyun u32 tx_cfg, rx_cfg, pll_cfg, pll_sts;
528*4882a593Smuzhiyun int max_retry = 100;
529*4882a593Smuzhiyun u64 sig, mask, val;
530*4882a593Smuzhiyun unsigned long i;
531*4882a593Smuzhiyun int err;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
534*4882a593Smuzhiyun rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
535*4882a593Smuzhiyun PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
536*4882a593Smuzhiyun PLL_RX_CFG_EQ_LP_ADAPTIVE);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_PHY) {
539*4882a593Smuzhiyun u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
542*4882a593Smuzhiyun ESR2_TI_PLL_TEST_CFG_L, test_cfg);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun tx_cfg |= PLL_TX_CFG_ENTEST;
545*4882a593Smuzhiyun rx_cfg |= PLL_RX_CFG_ENTEST;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* Initialize PLL for 10G */
549*4882a593Smuzhiyun pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
552*4882a593Smuzhiyun ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff);
553*4882a593Smuzhiyun if (err) {
554*4882a593Smuzhiyun netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
555*4882a593Smuzhiyun np->port, __func__);
556*4882a593Smuzhiyun return err;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun pll_sts = PLL_CFG_ENPLL;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
562*4882a593Smuzhiyun ESR2_TI_PLL_STS_L, pll_sts & 0xffff);
563*4882a593Smuzhiyun if (err) {
564*4882a593Smuzhiyun netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
565*4882a593Smuzhiyun np->port, __func__);
566*4882a593Smuzhiyun return err;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun udelay(200);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Initialize all 4 lanes of the SERDES. */
572*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
573*4882a593Smuzhiyun err = esr2_set_tx_cfg(np, i, tx_cfg);
574*4882a593Smuzhiyun if (err)
575*4882a593Smuzhiyun return err;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
579*4882a593Smuzhiyun err = esr2_set_rx_cfg(np, i, rx_cfg);
580*4882a593Smuzhiyun if (err)
581*4882a593Smuzhiyun return err;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* check if serdes is ready */
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun switch (np->port) {
587*4882a593Smuzhiyun case 0:
588*4882a593Smuzhiyun mask = ESR_INT_SIGNALS_P0_BITS;
589*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P0 |
590*4882a593Smuzhiyun ESR_INT_DET0_P0 |
591*4882a593Smuzhiyun ESR_INT_XSRDY_P0 |
592*4882a593Smuzhiyun ESR_INT_XDP_P0_CH3 |
593*4882a593Smuzhiyun ESR_INT_XDP_P0_CH2 |
594*4882a593Smuzhiyun ESR_INT_XDP_P0_CH1 |
595*4882a593Smuzhiyun ESR_INT_XDP_P0_CH0);
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun case 1:
599*4882a593Smuzhiyun mask = ESR_INT_SIGNALS_P1_BITS;
600*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P1 |
601*4882a593Smuzhiyun ESR_INT_DET0_P1 |
602*4882a593Smuzhiyun ESR_INT_XSRDY_P1 |
603*4882a593Smuzhiyun ESR_INT_XDP_P1_CH3 |
604*4882a593Smuzhiyun ESR_INT_XDP_P1_CH2 |
605*4882a593Smuzhiyun ESR_INT_XDP_P1_CH1 |
606*4882a593Smuzhiyun ESR_INT_XDP_P1_CH0);
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun default:
610*4882a593Smuzhiyun return -EINVAL;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun while (max_retry--) {
614*4882a593Smuzhiyun sig = nr64(ESR_INT_SIGNALS);
615*4882a593Smuzhiyun if ((sig & mask) == val)
616*4882a593Smuzhiyun break;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun mdelay(500);
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if ((sig & mask) != val) {
622*4882a593Smuzhiyun pr_info("NIU Port %u signal bits [%08x] are not [%08x] for 10G...trying 1G\n",
623*4882a593Smuzhiyun np->port, (int)(sig & mask), (int)val);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* 10G failed, try initializing at 1G */
626*4882a593Smuzhiyun err = serdes_init_niu_1g_serdes(np);
627*4882a593Smuzhiyun if (!err) {
628*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_10G;
629*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_PCS;
630*4882a593Smuzhiyun } else {
631*4882a593Smuzhiyun netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
632*4882a593Smuzhiyun np->port);
633*4882a593Smuzhiyun return -ENODEV;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
esr_read_rxtx_ctrl(struct niu * np,unsigned long chan,u32 * val)639*4882a593Smuzhiyun static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun int err;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
644*4882a593Smuzhiyun if (err >= 0) {
645*4882a593Smuzhiyun *val = (err & 0xffff);
646*4882a593Smuzhiyun err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
647*4882a593Smuzhiyun ESR_RXTX_CTRL_H(chan));
648*4882a593Smuzhiyun if (err >= 0)
649*4882a593Smuzhiyun *val |= ((err & 0xffff) << 16);
650*4882a593Smuzhiyun err = 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun return err;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
esr_read_glue0(struct niu * np,unsigned long chan,u32 * val)655*4882a593Smuzhiyun static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun int err;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
660*4882a593Smuzhiyun ESR_GLUE_CTRL0_L(chan));
661*4882a593Smuzhiyun if (err >= 0) {
662*4882a593Smuzhiyun *val = (err & 0xffff);
663*4882a593Smuzhiyun err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
664*4882a593Smuzhiyun ESR_GLUE_CTRL0_H(chan));
665*4882a593Smuzhiyun if (err >= 0) {
666*4882a593Smuzhiyun *val |= ((err & 0xffff) << 16);
667*4882a593Smuzhiyun err = 0;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun return err;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
esr_read_reset(struct niu * np,u32 * val)673*4882a593Smuzhiyun static int esr_read_reset(struct niu *np, u32 *val)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun int err;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
678*4882a593Smuzhiyun ESR_RXTX_RESET_CTRL_L);
679*4882a593Smuzhiyun if (err >= 0) {
680*4882a593Smuzhiyun *val = (err & 0xffff);
681*4882a593Smuzhiyun err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
682*4882a593Smuzhiyun ESR_RXTX_RESET_CTRL_H);
683*4882a593Smuzhiyun if (err >= 0) {
684*4882a593Smuzhiyun *val |= ((err & 0xffff) << 16);
685*4882a593Smuzhiyun err = 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun return err;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
esr_write_rxtx_ctrl(struct niu * np,unsigned long chan,u32 val)691*4882a593Smuzhiyun static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun int err;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
696*4882a593Smuzhiyun ESR_RXTX_CTRL_L(chan), val & 0xffff);
697*4882a593Smuzhiyun if (!err)
698*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
699*4882a593Smuzhiyun ESR_RXTX_CTRL_H(chan), (val >> 16));
700*4882a593Smuzhiyun return err;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
esr_write_glue0(struct niu * np,unsigned long chan,u32 val)703*4882a593Smuzhiyun static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun int err;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
708*4882a593Smuzhiyun ESR_GLUE_CTRL0_L(chan), val & 0xffff);
709*4882a593Smuzhiyun if (!err)
710*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
711*4882a593Smuzhiyun ESR_GLUE_CTRL0_H(chan), (val >> 16));
712*4882a593Smuzhiyun return err;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
esr_reset(struct niu * np)715*4882a593Smuzhiyun static int esr_reset(struct niu *np)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun u32 reset;
718*4882a593Smuzhiyun int err;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
721*4882a593Smuzhiyun ESR_RXTX_RESET_CTRL_L, 0x0000);
722*4882a593Smuzhiyun if (err)
723*4882a593Smuzhiyun return err;
724*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
725*4882a593Smuzhiyun ESR_RXTX_RESET_CTRL_H, 0xffff);
726*4882a593Smuzhiyun if (err)
727*4882a593Smuzhiyun return err;
728*4882a593Smuzhiyun udelay(200);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
731*4882a593Smuzhiyun ESR_RXTX_RESET_CTRL_L, 0xffff);
732*4882a593Smuzhiyun if (err)
733*4882a593Smuzhiyun return err;
734*4882a593Smuzhiyun udelay(200);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
737*4882a593Smuzhiyun ESR_RXTX_RESET_CTRL_H, 0x0000);
738*4882a593Smuzhiyun if (err)
739*4882a593Smuzhiyun return err;
740*4882a593Smuzhiyun udelay(200);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun err = esr_read_reset(np, &reset);
743*4882a593Smuzhiyun if (err)
744*4882a593Smuzhiyun return err;
745*4882a593Smuzhiyun if (reset != 0) {
746*4882a593Smuzhiyun netdev_err(np->dev, "Port %u ESR_RESET did not clear [%08x]\n",
747*4882a593Smuzhiyun np->port, reset);
748*4882a593Smuzhiyun return -ENODEV;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return 0;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
serdes_init_10g(struct niu * np)754*4882a593Smuzhiyun static int serdes_init_10g(struct niu *np)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
757*4882a593Smuzhiyun unsigned long ctrl_reg, test_cfg_reg, i;
758*4882a593Smuzhiyun u64 ctrl_val, test_cfg_val, sig, mask, val;
759*4882a593Smuzhiyun int err;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun switch (np->port) {
762*4882a593Smuzhiyun case 0:
763*4882a593Smuzhiyun ctrl_reg = ENET_SERDES_0_CTRL_CFG;
764*4882a593Smuzhiyun test_cfg_reg = ENET_SERDES_0_TEST_CFG;
765*4882a593Smuzhiyun break;
766*4882a593Smuzhiyun case 1:
767*4882a593Smuzhiyun ctrl_reg = ENET_SERDES_1_CTRL_CFG;
768*4882a593Smuzhiyun test_cfg_reg = ENET_SERDES_1_TEST_CFG;
769*4882a593Smuzhiyun break;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun default:
772*4882a593Smuzhiyun return -EINVAL;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
775*4882a593Smuzhiyun ENET_SERDES_CTRL_SDET_1 |
776*4882a593Smuzhiyun ENET_SERDES_CTRL_SDET_2 |
777*4882a593Smuzhiyun ENET_SERDES_CTRL_SDET_3 |
778*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
779*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
780*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
781*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
782*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
783*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
784*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
785*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
786*4882a593Smuzhiyun test_cfg_val = 0;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_PHY) {
789*4882a593Smuzhiyun test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
790*4882a593Smuzhiyun ENET_SERDES_TEST_MD_0_SHIFT) |
791*4882a593Smuzhiyun (ENET_TEST_MD_PAD_LOOPBACK <<
792*4882a593Smuzhiyun ENET_SERDES_TEST_MD_1_SHIFT) |
793*4882a593Smuzhiyun (ENET_TEST_MD_PAD_LOOPBACK <<
794*4882a593Smuzhiyun ENET_SERDES_TEST_MD_2_SHIFT) |
795*4882a593Smuzhiyun (ENET_TEST_MD_PAD_LOOPBACK <<
796*4882a593Smuzhiyun ENET_SERDES_TEST_MD_3_SHIFT));
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun nw64(ctrl_reg, ctrl_val);
800*4882a593Smuzhiyun nw64(test_cfg_reg, test_cfg_val);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* Initialize all 4 lanes of the SERDES. */
803*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
804*4882a593Smuzhiyun u32 rxtx_ctrl, glue0;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
807*4882a593Smuzhiyun if (err)
808*4882a593Smuzhiyun return err;
809*4882a593Smuzhiyun err = esr_read_glue0(np, i, &glue0);
810*4882a593Smuzhiyun if (err)
811*4882a593Smuzhiyun return err;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
814*4882a593Smuzhiyun rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
815*4882a593Smuzhiyun (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
818*4882a593Smuzhiyun ESR_GLUE_CTRL0_THCNT |
819*4882a593Smuzhiyun ESR_GLUE_CTRL0_BLTIME);
820*4882a593Smuzhiyun glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
821*4882a593Smuzhiyun (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
822*4882a593Smuzhiyun (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
823*4882a593Smuzhiyun (BLTIME_300_CYCLES <<
824*4882a593Smuzhiyun ESR_GLUE_CTRL0_BLTIME_SHIFT));
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
827*4882a593Smuzhiyun if (err)
828*4882a593Smuzhiyun return err;
829*4882a593Smuzhiyun err = esr_write_glue0(np, i, glue0);
830*4882a593Smuzhiyun if (err)
831*4882a593Smuzhiyun return err;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun err = esr_reset(np);
835*4882a593Smuzhiyun if (err)
836*4882a593Smuzhiyun return err;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun sig = nr64(ESR_INT_SIGNALS);
839*4882a593Smuzhiyun switch (np->port) {
840*4882a593Smuzhiyun case 0:
841*4882a593Smuzhiyun mask = ESR_INT_SIGNALS_P0_BITS;
842*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P0 |
843*4882a593Smuzhiyun ESR_INT_DET0_P0 |
844*4882a593Smuzhiyun ESR_INT_XSRDY_P0 |
845*4882a593Smuzhiyun ESR_INT_XDP_P0_CH3 |
846*4882a593Smuzhiyun ESR_INT_XDP_P0_CH2 |
847*4882a593Smuzhiyun ESR_INT_XDP_P0_CH1 |
848*4882a593Smuzhiyun ESR_INT_XDP_P0_CH0);
849*4882a593Smuzhiyun break;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun case 1:
852*4882a593Smuzhiyun mask = ESR_INT_SIGNALS_P1_BITS;
853*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P1 |
854*4882a593Smuzhiyun ESR_INT_DET0_P1 |
855*4882a593Smuzhiyun ESR_INT_XSRDY_P1 |
856*4882a593Smuzhiyun ESR_INT_XDP_P1_CH3 |
857*4882a593Smuzhiyun ESR_INT_XDP_P1_CH2 |
858*4882a593Smuzhiyun ESR_INT_XDP_P1_CH1 |
859*4882a593Smuzhiyun ESR_INT_XDP_P1_CH0);
860*4882a593Smuzhiyun break;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun default:
863*4882a593Smuzhiyun return -EINVAL;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun if ((sig & mask) != val) {
867*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
868*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
869*4882a593Smuzhiyun return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
872*4882a593Smuzhiyun np->port, (int)(sig & mask), (int)val);
873*4882a593Smuzhiyun return -ENODEV;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
876*4882a593Smuzhiyun np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
877*4882a593Smuzhiyun return 0;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
serdes_init_1g(struct niu * np)880*4882a593Smuzhiyun static int serdes_init_1g(struct niu *np)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun u64 val;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun val = nr64(ENET_SERDES_1_PLL_CFG);
885*4882a593Smuzhiyun val &= ~ENET_SERDES_PLL_FBDIV2;
886*4882a593Smuzhiyun switch (np->port) {
887*4882a593Smuzhiyun case 0:
888*4882a593Smuzhiyun val |= ENET_SERDES_PLL_HRATE0;
889*4882a593Smuzhiyun break;
890*4882a593Smuzhiyun case 1:
891*4882a593Smuzhiyun val |= ENET_SERDES_PLL_HRATE1;
892*4882a593Smuzhiyun break;
893*4882a593Smuzhiyun case 2:
894*4882a593Smuzhiyun val |= ENET_SERDES_PLL_HRATE2;
895*4882a593Smuzhiyun break;
896*4882a593Smuzhiyun case 3:
897*4882a593Smuzhiyun val |= ENET_SERDES_PLL_HRATE3;
898*4882a593Smuzhiyun break;
899*4882a593Smuzhiyun default:
900*4882a593Smuzhiyun return -EINVAL;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun nw64(ENET_SERDES_1_PLL_CFG, val);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
serdes_init_1g_serdes(struct niu * np)907*4882a593Smuzhiyun static int serdes_init_1g_serdes(struct niu *np)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
910*4882a593Smuzhiyun unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
911*4882a593Smuzhiyun u64 ctrl_val, test_cfg_val, sig, mask, val;
912*4882a593Smuzhiyun int err;
913*4882a593Smuzhiyun u64 reset_val, val_rd;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 |
916*4882a593Smuzhiyun ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 |
917*4882a593Smuzhiyun ENET_SERDES_PLL_FBDIV0;
918*4882a593Smuzhiyun switch (np->port) {
919*4882a593Smuzhiyun case 0:
920*4882a593Smuzhiyun reset_val = ENET_SERDES_RESET_0;
921*4882a593Smuzhiyun ctrl_reg = ENET_SERDES_0_CTRL_CFG;
922*4882a593Smuzhiyun test_cfg_reg = ENET_SERDES_0_TEST_CFG;
923*4882a593Smuzhiyun pll_cfg = ENET_SERDES_0_PLL_CFG;
924*4882a593Smuzhiyun break;
925*4882a593Smuzhiyun case 1:
926*4882a593Smuzhiyun reset_val = ENET_SERDES_RESET_1;
927*4882a593Smuzhiyun ctrl_reg = ENET_SERDES_1_CTRL_CFG;
928*4882a593Smuzhiyun test_cfg_reg = ENET_SERDES_1_TEST_CFG;
929*4882a593Smuzhiyun pll_cfg = ENET_SERDES_1_PLL_CFG;
930*4882a593Smuzhiyun break;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun default:
933*4882a593Smuzhiyun return -EINVAL;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
936*4882a593Smuzhiyun ENET_SERDES_CTRL_SDET_1 |
937*4882a593Smuzhiyun ENET_SERDES_CTRL_SDET_2 |
938*4882a593Smuzhiyun ENET_SERDES_CTRL_SDET_3 |
939*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
940*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
941*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
942*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
943*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
944*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
945*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
946*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
947*4882a593Smuzhiyun test_cfg_val = 0;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_PHY) {
950*4882a593Smuzhiyun test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
951*4882a593Smuzhiyun ENET_SERDES_TEST_MD_0_SHIFT) |
952*4882a593Smuzhiyun (ENET_TEST_MD_PAD_LOOPBACK <<
953*4882a593Smuzhiyun ENET_SERDES_TEST_MD_1_SHIFT) |
954*4882a593Smuzhiyun (ENET_TEST_MD_PAD_LOOPBACK <<
955*4882a593Smuzhiyun ENET_SERDES_TEST_MD_2_SHIFT) |
956*4882a593Smuzhiyun (ENET_TEST_MD_PAD_LOOPBACK <<
957*4882a593Smuzhiyun ENET_SERDES_TEST_MD_3_SHIFT));
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun nw64(ENET_SERDES_RESET, reset_val);
961*4882a593Smuzhiyun mdelay(20);
962*4882a593Smuzhiyun val_rd = nr64(ENET_SERDES_RESET);
963*4882a593Smuzhiyun val_rd &= ~reset_val;
964*4882a593Smuzhiyun nw64(pll_cfg, val);
965*4882a593Smuzhiyun nw64(ctrl_reg, ctrl_val);
966*4882a593Smuzhiyun nw64(test_cfg_reg, test_cfg_val);
967*4882a593Smuzhiyun nw64(ENET_SERDES_RESET, val_rd);
968*4882a593Smuzhiyun mdelay(2000);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* Initialize all 4 lanes of the SERDES. */
971*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
972*4882a593Smuzhiyun u32 rxtx_ctrl, glue0;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
975*4882a593Smuzhiyun if (err)
976*4882a593Smuzhiyun return err;
977*4882a593Smuzhiyun err = esr_read_glue0(np, i, &glue0);
978*4882a593Smuzhiyun if (err)
979*4882a593Smuzhiyun return err;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
982*4882a593Smuzhiyun rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
983*4882a593Smuzhiyun (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
986*4882a593Smuzhiyun ESR_GLUE_CTRL0_THCNT |
987*4882a593Smuzhiyun ESR_GLUE_CTRL0_BLTIME);
988*4882a593Smuzhiyun glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
989*4882a593Smuzhiyun (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
990*4882a593Smuzhiyun (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
991*4882a593Smuzhiyun (BLTIME_300_CYCLES <<
992*4882a593Smuzhiyun ESR_GLUE_CTRL0_BLTIME_SHIFT));
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
995*4882a593Smuzhiyun if (err)
996*4882a593Smuzhiyun return err;
997*4882a593Smuzhiyun err = esr_write_glue0(np, i, glue0);
998*4882a593Smuzhiyun if (err)
999*4882a593Smuzhiyun return err;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun sig = nr64(ESR_INT_SIGNALS);
1004*4882a593Smuzhiyun switch (np->port) {
1005*4882a593Smuzhiyun case 0:
1006*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
1007*4882a593Smuzhiyun mask = val;
1008*4882a593Smuzhiyun break;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun case 1:
1011*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
1012*4882a593Smuzhiyun mask = val;
1013*4882a593Smuzhiyun break;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun default:
1016*4882a593Smuzhiyun return -EINVAL;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun if ((sig & mask) != val) {
1020*4882a593Smuzhiyun netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
1021*4882a593Smuzhiyun np->port, (int)(sig & mask), (int)val);
1022*4882a593Smuzhiyun return -ENODEV;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
link_status_1g_serdes(struct niu * np,int * link_up_p)1028*4882a593Smuzhiyun static int link_status_1g_serdes(struct niu *np, int *link_up_p)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
1031*4882a593Smuzhiyun int link_up;
1032*4882a593Smuzhiyun u64 val;
1033*4882a593Smuzhiyun u16 current_speed;
1034*4882a593Smuzhiyun unsigned long flags;
1035*4882a593Smuzhiyun u8 current_duplex;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun link_up = 0;
1038*4882a593Smuzhiyun current_speed = SPEED_INVALID;
1039*4882a593Smuzhiyun current_duplex = DUPLEX_INVALID;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun val = nr64_pcs(PCS_MII_STAT);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun if (val & PCS_MII_STAT_LINK_STATUS) {
1046*4882a593Smuzhiyun link_up = 1;
1047*4882a593Smuzhiyun current_speed = SPEED_1000;
1048*4882a593Smuzhiyun current_duplex = DUPLEX_FULL;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun lp->active_speed = current_speed;
1052*4882a593Smuzhiyun lp->active_duplex = current_duplex;
1053*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun *link_up_p = link_up;
1056*4882a593Smuzhiyun return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
link_status_10g_serdes(struct niu * np,int * link_up_p)1059*4882a593Smuzhiyun static int link_status_10g_serdes(struct niu *np, int *link_up_p)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun unsigned long flags;
1062*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
1063*4882a593Smuzhiyun int link_up = 0;
1064*4882a593Smuzhiyun int link_ok = 1;
1065*4882a593Smuzhiyun u64 val, val2;
1066*4882a593Smuzhiyun u16 current_speed;
1067*4882a593Smuzhiyun u8 current_duplex;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun if (!(np->flags & NIU_FLAGS_10G))
1070*4882a593Smuzhiyun return link_status_1g_serdes(np, link_up_p);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun current_speed = SPEED_INVALID;
1073*4882a593Smuzhiyun current_duplex = DUPLEX_INVALID;
1074*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun val = nr64_xpcs(XPCS_STATUS(0));
1077*4882a593Smuzhiyun val2 = nr64_mac(XMAC_INTER2);
1078*4882a593Smuzhiyun if (val2 & 0x01000000)
1079*4882a593Smuzhiyun link_ok = 0;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun if ((val & 0x1000ULL) && link_ok) {
1082*4882a593Smuzhiyun link_up = 1;
1083*4882a593Smuzhiyun current_speed = SPEED_10000;
1084*4882a593Smuzhiyun current_duplex = DUPLEX_FULL;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun lp->active_speed = current_speed;
1087*4882a593Smuzhiyun lp->active_duplex = current_duplex;
1088*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
1089*4882a593Smuzhiyun *link_up_p = link_up;
1090*4882a593Smuzhiyun return 0;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
link_status_mii(struct niu * np,int * link_up_p)1093*4882a593Smuzhiyun static int link_status_mii(struct niu *np, int *link_up_p)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
1096*4882a593Smuzhiyun int err;
1097*4882a593Smuzhiyun int bmsr, advert, ctrl1000, stat1000, lpa, bmcr, estatus;
1098*4882a593Smuzhiyun int supported, advertising, active_speed, active_duplex;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_BMCR);
1101*4882a593Smuzhiyun if (unlikely(err < 0))
1102*4882a593Smuzhiyun return err;
1103*4882a593Smuzhiyun bmcr = err;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_BMSR);
1106*4882a593Smuzhiyun if (unlikely(err < 0))
1107*4882a593Smuzhiyun return err;
1108*4882a593Smuzhiyun bmsr = err;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_ADVERTISE);
1111*4882a593Smuzhiyun if (unlikely(err < 0))
1112*4882a593Smuzhiyun return err;
1113*4882a593Smuzhiyun advert = err;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_LPA);
1116*4882a593Smuzhiyun if (unlikely(err < 0))
1117*4882a593Smuzhiyun return err;
1118*4882a593Smuzhiyun lpa = err;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun if (likely(bmsr & BMSR_ESTATEN)) {
1121*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_ESTATUS);
1122*4882a593Smuzhiyun if (unlikely(err < 0))
1123*4882a593Smuzhiyun return err;
1124*4882a593Smuzhiyun estatus = err;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_CTRL1000);
1127*4882a593Smuzhiyun if (unlikely(err < 0))
1128*4882a593Smuzhiyun return err;
1129*4882a593Smuzhiyun ctrl1000 = err;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_STAT1000);
1132*4882a593Smuzhiyun if (unlikely(err < 0))
1133*4882a593Smuzhiyun return err;
1134*4882a593Smuzhiyun stat1000 = err;
1135*4882a593Smuzhiyun } else
1136*4882a593Smuzhiyun estatus = ctrl1000 = stat1000 = 0;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun supported = 0;
1139*4882a593Smuzhiyun if (bmsr & BMSR_ANEGCAPABLE)
1140*4882a593Smuzhiyun supported |= SUPPORTED_Autoneg;
1141*4882a593Smuzhiyun if (bmsr & BMSR_10HALF)
1142*4882a593Smuzhiyun supported |= SUPPORTED_10baseT_Half;
1143*4882a593Smuzhiyun if (bmsr & BMSR_10FULL)
1144*4882a593Smuzhiyun supported |= SUPPORTED_10baseT_Full;
1145*4882a593Smuzhiyun if (bmsr & BMSR_100HALF)
1146*4882a593Smuzhiyun supported |= SUPPORTED_100baseT_Half;
1147*4882a593Smuzhiyun if (bmsr & BMSR_100FULL)
1148*4882a593Smuzhiyun supported |= SUPPORTED_100baseT_Full;
1149*4882a593Smuzhiyun if (estatus & ESTATUS_1000_THALF)
1150*4882a593Smuzhiyun supported |= SUPPORTED_1000baseT_Half;
1151*4882a593Smuzhiyun if (estatus & ESTATUS_1000_TFULL)
1152*4882a593Smuzhiyun supported |= SUPPORTED_1000baseT_Full;
1153*4882a593Smuzhiyun lp->supported = supported;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun advertising = mii_adv_to_ethtool_adv_t(advert);
1156*4882a593Smuzhiyun advertising |= mii_ctrl1000_to_ethtool_adv_t(ctrl1000);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun if (bmcr & BMCR_ANENABLE) {
1159*4882a593Smuzhiyun int neg, neg1000;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun lp->active_autoneg = 1;
1162*4882a593Smuzhiyun advertising |= ADVERTISED_Autoneg;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun neg = advert & lpa;
1165*4882a593Smuzhiyun neg1000 = (ctrl1000 << 2) & stat1000;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun if (neg1000 & (LPA_1000FULL | LPA_1000HALF))
1168*4882a593Smuzhiyun active_speed = SPEED_1000;
1169*4882a593Smuzhiyun else if (neg & LPA_100)
1170*4882a593Smuzhiyun active_speed = SPEED_100;
1171*4882a593Smuzhiyun else if (neg & (LPA_10HALF | LPA_10FULL))
1172*4882a593Smuzhiyun active_speed = SPEED_10;
1173*4882a593Smuzhiyun else
1174*4882a593Smuzhiyun active_speed = SPEED_INVALID;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun if ((neg1000 & LPA_1000FULL) || (neg & LPA_DUPLEX))
1177*4882a593Smuzhiyun active_duplex = DUPLEX_FULL;
1178*4882a593Smuzhiyun else if (active_speed != SPEED_INVALID)
1179*4882a593Smuzhiyun active_duplex = DUPLEX_HALF;
1180*4882a593Smuzhiyun else
1181*4882a593Smuzhiyun active_duplex = DUPLEX_INVALID;
1182*4882a593Smuzhiyun } else {
1183*4882a593Smuzhiyun lp->active_autoneg = 0;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun if ((bmcr & BMCR_SPEED1000) && !(bmcr & BMCR_SPEED100))
1186*4882a593Smuzhiyun active_speed = SPEED_1000;
1187*4882a593Smuzhiyun else if (bmcr & BMCR_SPEED100)
1188*4882a593Smuzhiyun active_speed = SPEED_100;
1189*4882a593Smuzhiyun else
1190*4882a593Smuzhiyun active_speed = SPEED_10;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun if (bmcr & BMCR_FULLDPLX)
1193*4882a593Smuzhiyun active_duplex = DUPLEX_FULL;
1194*4882a593Smuzhiyun else
1195*4882a593Smuzhiyun active_duplex = DUPLEX_HALF;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun lp->active_advertising = advertising;
1199*4882a593Smuzhiyun lp->active_speed = active_speed;
1200*4882a593Smuzhiyun lp->active_duplex = active_duplex;
1201*4882a593Smuzhiyun *link_up_p = !!(bmsr & BMSR_LSTATUS);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun return 0;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
link_status_1g_rgmii(struct niu * np,int * link_up_p)1206*4882a593Smuzhiyun static int link_status_1g_rgmii(struct niu *np, int *link_up_p)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
1209*4882a593Smuzhiyun u16 current_speed, bmsr;
1210*4882a593Smuzhiyun unsigned long flags;
1211*4882a593Smuzhiyun u8 current_duplex;
1212*4882a593Smuzhiyun int err, link_up;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun link_up = 0;
1215*4882a593Smuzhiyun current_speed = SPEED_INVALID;
1216*4882a593Smuzhiyun current_duplex = DUPLEX_INVALID;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_BMSR);
1221*4882a593Smuzhiyun if (err < 0)
1222*4882a593Smuzhiyun goto out;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun bmsr = err;
1225*4882a593Smuzhiyun if (bmsr & BMSR_LSTATUS) {
1226*4882a593Smuzhiyun link_up = 1;
1227*4882a593Smuzhiyun current_speed = SPEED_1000;
1228*4882a593Smuzhiyun current_duplex = DUPLEX_FULL;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun lp->active_speed = current_speed;
1231*4882a593Smuzhiyun lp->active_duplex = current_duplex;
1232*4882a593Smuzhiyun err = 0;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun out:
1235*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun *link_up_p = link_up;
1238*4882a593Smuzhiyun return err;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
link_status_1g(struct niu * np,int * link_up_p)1241*4882a593Smuzhiyun static int link_status_1g(struct niu *np, int *link_up_p)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
1244*4882a593Smuzhiyun unsigned long flags;
1245*4882a593Smuzhiyun int err;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun err = link_status_mii(np, link_up_p);
1250*4882a593Smuzhiyun lp->supported |= SUPPORTED_TP;
1251*4882a593Smuzhiyun lp->active_advertising |= ADVERTISED_TP;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
1254*4882a593Smuzhiyun return err;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
bcm8704_reset(struct niu * np)1257*4882a593Smuzhiyun static int bcm8704_reset(struct niu *np)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun int err, limit;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr,
1262*4882a593Smuzhiyun BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
1263*4882a593Smuzhiyun if (err < 0 || err == 0xffff)
1264*4882a593Smuzhiyun return err;
1265*4882a593Smuzhiyun err |= BMCR_RESET;
1266*4882a593Smuzhiyun err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
1267*4882a593Smuzhiyun MII_BMCR, err);
1268*4882a593Smuzhiyun if (err)
1269*4882a593Smuzhiyun return err;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun limit = 1000;
1272*4882a593Smuzhiyun while (--limit >= 0) {
1273*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr,
1274*4882a593Smuzhiyun BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
1275*4882a593Smuzhiyun if (err < 0)
1276*4882a593Smuzhiyun return err;
1277*4882a593Smuzhiyun if (!(err & BMCR_RESET))
1278*4882a593Smuzhiyun break;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun if (limit < 0) {
1281*4882a593Smuzhiyun netdev_err(np->dev, "Port %u PHY will not reset (bmcr=%04x)\n",
1282*4882a593Smuzhiyun np->port, (err & 0xffff));
1283*4882a593Smuzhiyun return -ENODEV;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun return 0;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /* When written, certain PHY registers need to be read back twice
1289*4882a593Smuzhiyun * in order for the bits to settle properly.
1290*4882a593Smuzhiyun */
bcm8704_user_dev3_readback(struct niu * np,int reg)1291*4882a593Smuzhiyun static int bcm8704_user_dev3_readback(struct niu *np, int reg)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
1294*4882a593Smuzhiyun if (err < 0)
1295*4882a593Smuzhiyun return err;
1296*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
1297*4882a593Smuzhiyun if (err < 0)
1298*4882a593Smuzhiyun return err;
1299*4882a593Smuzhiyun return 0;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
bcm8706_init_user_dev3(struct niu * np)1302*4882a593Smuzhiyun static int bcm8706_init_user_dev3(struct niu *np)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun int err;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1308*4882a593Smuzhiyun BCM8704_USER_OPT_DIGITAL_CTRL);
1309*4882a593Smuzhiyun if (err < 0)
1310*4882a593Smuzhiyun return err;
1311*4882a593Smuzhiyun err &= ~USER_ODIG_CTRL_GPIOS;
1312*4882a593Smuzhiyun err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
1313*4882a593Smuzhiyun err |= USER_ODIG_CTRL_RESV2;
1314*4882a593Smuzhiyun err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1315*4882a593Smuzhiyun BCM8704_USER_OPT_DIGITAL_CTRL, err);
1316*4882a593Smuzhiyun if (err)
1317*4882a593Smuzhiyun return err;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun mdelay(1000);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun return 0;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
bcm8704_init_user_dev3(struct niu * np)1324*4882a593Smuzhiyun static int bcm8704_init_user_dev3(struct niu *np)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun int err;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun err = mdio_write(np, np->phy_addr,
1329*4882a593Smuzhiyun BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
1330*4882a593Smuzhiyun (USER_CONTROL_OPTXRST_LVL |
1331*4882a593Smuzhiyun USER_CONTROL_OPBIASFLT_LVL |
1332*4882a593Smuzhiyun USER_CONTROL_OBTMPFLT_LVL |
1333*4882a593Smuzhiyun USER_CONTROL_OPPRFLT_LVL |
1334*4882a593Smuzhiyun USER_CONTROL_OPTXFLT_LVL |
1335*4882a593Smuzhiyun USER_CONTROL_OPRXLOS_LVL |
1336*4882a593Smuzhiyun USER_CONTROL_OPRXFLT_LVL |
1337*4882a593Smuzhiyun USER_CONTROL_OPTXON_LVL |
1338*4882a593Smuzhiyun (0x3f << USER_CONTROL_RES1_SHIFT)));
1339*4882a593Smuzhiyun if (err)
1340*4882a593Smuzhiyun return err;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun err = mdio_write(np, np->phy_addr,
1343*4882a593Smuzhiyun BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
1344*4882a593Smuzhiyun (USER_PMD_TX_CTL_XFP_CLKEN |
1345*4882a593Smuzhiyun (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
1346*4882a593Smuzhiyun (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
1347*4882a593Smuzhiyun USER_PMD_TX_CTL_TSCK_LPWREN));
1348*4882a593Smuzhiyun if (err)
1349*4882a593Smuzhiyun return err;
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
1352*4882a593Smuzhiyun if (err)
1353*4882a593Smuzhiyun return err;
1354*4882a593Smuzhiyun err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
1355*4882a593Smuzhiyun if (err)
1356*4882a593Smuzhiyun return err;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1359*4882a593Smuzhiyun BCM8704_USER_OPT_DIGITAL_CTRL);
1360*4882a593Smuzhiyun if (err < 0)
1361*4882a593Smuzhiyun return err;
1362*4882a593Smuzhiyun err &= ~USER_ODIG_CTRL_GPIOS;
1363*4882a593Smuzhiyun err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
1364*4882a593Smuzhiyun err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1365*4882a593Smuzhiyun BCM8704_USER_OPT_DIGITAL_CTRL, err);
1366*4882a593Smuzhiyun if (err)
1367*4882a593Smuzhiyun return err;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun mdelay(1000);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun return 0;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
mrvl88x2011_act_led(struct niu * np,int val)1374*4882a593Smuzhiyun static int mrvl88x2011_act_led(struct niu *np, int val)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun int err;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1379*4882a593Smuzhiyun MRVL88X2011_LED_8_TO_11_CTL);
1380*4882a593Smuzhiyun if (err < 0)
1381*4882a593Smuzhiyun return err;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
1384*4882a593Smuzhiyun err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1387*4882a593Smuzhiyun MRVL88X2011_LED_8_TO_11_CTL, err);
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
mrvl88x2011_led_blink_rate(struct niu * np,int rate)1390*4882a593Smuzhiyun static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun int err;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1395*4882a593Smuzhiyun MRVL88X2011_LED_BLINK_CTL);
1396*4882a593Smuzhiyun if (err >= 0) {
1397*4882a593Smuzhiyun err &= ~MRVL88X2011_LED_BLKRATE_MASK;
1398*4882a593Smuzhiyun err |= (rate << 4);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1401*4882a593Smuzhiyun MRVL88X2011_LED_BLINK_CTL, err);
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun return err;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
xcvr_init_10g_mrvl88x2011(struct niu * np)1407*4882a593Smuzhiyun static int xcvr_init_10g_mrvl88x2011(struct niu *np)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun int err;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* Set LED functions */
1412*4882a593Smuzhiyun err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
1413*4882a593Smuzhiyun if (err)
1414*4882a593Smuzhiyun return err;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun /* led activity */
1417*4882a593Smuzhiyun err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
1418*4882a593Smuzhiyun if (err)
1419*4882a593Smuzhiyun return err;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1422*4882a593Smuzhiyun MRVL88X2011_GENERAL_CTL);
1423*4882a593Smuzhiyun if (err < 0)
1424*4882a593Smuzhiyun return err;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun err |= MRVL88X2011_ENA_XFPREFCLK;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1429*4882a593Smuzhiyun MRVL88X2011_GENERAL_CTL, err);
1430*4882a593Smuzhiyun if (err < 0)
1431*4882a593Smuzhiyun return err;
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1434*4882a593Smuzhiyun MRVL88X2011_PMA_PMD_CTL_1);
1435*4882a593Smuzhiyun if (err < 0)
1436*4882a593Smuzhiyun return err;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun if (np->link_config.loopback_mode == LOOPBACK_MAC)
1439*4882a593Smuzhiyun err |= MRVL88X2011_LOOPBACK;
1440*4882a593Smuzhiyun else
1441*4882a593Smuzhiyun err &= ~MRVL88X2011_LOOPBACK;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1444*4882a593Smuzhiyun MRVL88X2011_PMA_PMD_CTL_1, err);
1445*4882a593Smuzhiyun if (err < 0)
1446*4882a593Smuzhiyun return err;
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /* Enable PMD */
1449*4882a593Smuzhiyun return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1450*4882a593Smuzhiyun MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun
xcvr_diag_bcm870x(struct niu * np)1454*4882a593Smuzhiyun static int xcvr_diag_bcm870x(struct niu *np)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun u16 analog_stat0, tx_alarm_status;
1457*4882a593Smuzhiyun int err = 0;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun #if 1
1460*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
1461*4882a593Smuzhiyun MII_STAT1000);
1462*4882a593Smuzhiyun if (err < 0)
1463*4882a593Smuzhiyun return err;
1464*4882a593Smuzhiyun pr_info("Port %u PMA_PMD(MII_STAT1000) [%04x]\n", np->port, err);
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
1467*4882a593Smuzhiyun if (err < 0)
1468*4882a593Smuzhiyun return err;
1469*4882a593Smuzhiyun pr_info("Port %u USER_DEV3(0x20) [%04x]\n", np->port, err);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
1472*4882a593Smuzhiyun MII_NWAYTEST);
1473*4882a593Smuzhiyun if (err < 0)
1474*4882a593Smuzhiyun return err;
1475*4882a593Smuzhiyun pr_info("Port %u PHYXS(MII_NWAYTEST) [%04x]\n", np->port, err);
1476*4882a593Smuzhiyun #endif
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun /* XXX dig this out it might not be so useful XXX */
1479*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1480*4882a593Smuzhiyun BCM8704_USER_ANALOG_STATUS0);
1481*4882a593Smuzhiyun if (err < 0)
1482*4882a593Smuzhiyun return err;
1483*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1484*4882a593Smuzhiyun BCM8704_USER_ANALOG_STATUS0);
1485*4882a593Smuzhiyun if (err < 0)
1486*4882a593Smuzhiyun return err;
1487*4882a593Smuzhiyun analog_stat0 = err;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1490*4882a593Smuzhiyun BCM8704_USER_TX_ALARM_STATUS);
1491*4882a593Smuzhiyun if (err < 0)
1492*4882a593Smuzhiyun return err;
1493*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1494*4882a593Smuzhiyun BCM8704_USER_TX_ALARM_STATUS);
1495*4882a593Smuzhiyun if (err < 0)
1496*4882a593Smuzhiyun return err;
1497*4882a593Smuzhiyun tx_alarm_status = err;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun if (analog_stat0 != 0x03fc) {
1500*4882a593Smuzhiyun if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
1501*4882a593Smuzhiyun pr_info("Port %u cable not connected or bad cable\n",
1502*4882a593Smuzhiyun np->port);
1503*4882a593Smuzhiyun } else if (analog_stat0 == 0x639c) {
1504*4882a593Smuzhiyun pr_info("Port %u optical module is bad or missing\n",
1505*4882a593Smuzhiyun np->port);
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun return 0;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
xcvr_10g_set_lb_bcm870x(struct niu * np)1512*4882a593Smuzhiyun static int xcvr_10g_set_lb_bcm870x(struct niu *np)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
1515*4882a593Smuzhiyun int err;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
1518*4882a593Smuzhiyun MII_BMCR);
1519*4882a593Smuzhiyun if (err < 0)
1520*4882a593Smuzhiyun return err;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun err &= ~BMCR_LOOPBACK;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_MAC)
1525*4882a593Smuzhiyun err |= BMCR_LOOPBACK;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
1528*4882a593Smuzhiyun MII_BMCR, err);
1529*4882a593Smuzhiyun if (err)
1530*4882a593Smuzhiyun return err;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun return 0;
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun
xcvr_init_10g_bcm8706(struct niu * np)1535*4882a593Smuzhiyun static int xcvr_init_10g_bcm8706(struct niu *np)
1536*4882a593Smuzhiyun {
1537*4882a593Smuzhiyun int err = 0;
1538*4882a593Smuzhiyun u64 val;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) &&
1541*4882a593Smuzhiyun (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0)
1542*4882a593Smuzhiyun return err;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun val = nr64_mac(XMAC_CONFIG);
1545*4882a593Smuzhiyun val &= ~XMAC_CONFIG_LED_POLARITY;
1546*4882a593Smuzhiyun val |= XMAC_CONFIG_FORCE_LED_ON;
1547*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun val = nr64(MIF_CONFIG);
1550*4882a593Smuzhiyun val |= MIF_CONFIG_INDIRECT_MODE;
1551*4882a593Smuzhiyun nw64(MIF_CONFIG, val);
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun err = bcm8704_reset(np);
1554*4882a593Smuzhiyun if (err)
1555*4882a593Smuzhiyun return err;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun err = xcvr_10g_set_lb_bcm870x(np);
1558*4882a593Smuzhiyun if (err)
1559*4882a593Smuzhiyun return err;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun err = bcm8706_init_user_dev3(np);
1562*4882a593Smuzhiyun if (err)
1563*4882a593Smuzhiyun return err;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun err = xcvr_diag_bcm870x(np);
1566*4882a593Smuzhiyun if (err)
1567*4882a593Smuzhiyun return err;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun return 0;
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun
xcvr_init_10g_bcm8704(struct niu * np)1572*4882a593Smuzhiyun static int xcvr_init_10g_bcm8704(struct niu *np)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun int err;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun err = bcm8704_reset(np);
1577*4882a593Smuzhiyun if (err)
1578*4882a593Smuzhiyun return err;
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun err = bcm8704_init_user_dev3(np);
1581*4882a593Smuzhiyun if (err)
1582*4882a593Smuzhiyun return err;
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun err = xcvr_10g_set_lb_bcm870x(np);
1585*4882a593Smuzhiyun if (err)
1586*4882a593Smuzhiyun return err;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun err = xcvr_diag_bcm870x(np);
1589*4882a593Smuzhiyun if (err)
1590*4882a593Smuzhiyun return err;
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun return 0;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
xcvr_init_10g(struct niu * np)1595*4882a593Smuzhiyun static int xcvr_init_10g(struct niu *np)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun int phy_id, err;
1598*4882a593Smuzhiyun u64 val;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun val = nr64_mac(XMAC_CONFIG);
1601*4882a593Smuzhiyun val &= ~XMAC_CONFIG_LED_POLARITY;
1602*4882a593Smuzhiyun val |= XMAC_CONFIG_FORCE_LED_ON;
1603*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* XXX shared resource, lock parent XXX */
1606*4882a593Smuzhiyun val = nr64(MIF_CONFIG);
1607*4882a593Smuzhiyun val |= MIF_CONFIG_INDIRECT_MODE;
1608*4882a593Smuzhiyun nw64(MIF_CONFIG, val);
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun phy_id = phy_decode(np->parent->port_phy, np->port);
1611*4882a593Smuzhiyun phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun /* handle different phy types */
1614*4882a593Smuzhiyun switch (phy_id & NIU_PHY_ID_MASK) {
1615*4882a593Smuzhiyun case NIU_PHY_ID_MRVL88X2011:
1616*4882a593Smuzhiyun err = xcvr_init_10g_mrvl88x2011(np);
1617*4882a593Smuzhiyun break;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun default: /* bcom 8704 */
1620*4882a593Smuzhiyun err = xcvr_init_10g_bcm8704(np);
1621*4882a593Smuzhiyun break;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun return err;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
mii_reset(struct niu * np)1627*4882a593Smuzhiyun static int mii_reset(struct niu *np)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun int limit, err;
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
1632*4882a593Smuzhiyun if (err)
1633*4882a593Smuzhiyun return err;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun limit = 1000;
1636*4882a593Smuzhiyun while (--limit >= 0) {
1637*4882a593Smuzhiyun udelay(500);
1638*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_BMCR);
1639*4882a593Smuzhiyun if (err < 0)
1640*4882a593Smuzhiyun return err;
1641*4882a593Smuzhiyun if (!(err & BMCR_RESET))
1642*4882a593Smuzhiyun break;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun if (limit < 0) {
1645*4882a593Smuzhiyun netdev_err(np->dev, "Port %u MII would not reset, bmcr[%04x]\n",
1646*4882a593Smuzhiyun np->port, err);
1647*4882a593Smuzhiyun return -ENODEV;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun return 0;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
xcvr_init_1g_rgmii(struct niu * np)1653*4882a593Smuzhiyun static int xcvr_init_1g_rgmii(struct niu *np)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun int err;
1656*4882a593Smuzhiyun u64 val;
1657*4882a593Smuzhiyun u16 bmcr, bmsr, estat;
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun val = nr64(MIF_CONFIG);
1660*4882a593Smuzhiyun val &= ~MIF_CONFIG_INDIRECT_MODE;
1661*4882a593Smuzhiyun nw64(MIF_CONFIG, val);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun err = mii_reset(np);
1664*4882a593Smuzhiyun if (err)
1665*4882a593Smuzhiyun return err;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_BMSR);
1668*4882a593Smuzhiyun if (err < 0)
1669*4882a593Smuzhiyun return err;
1670*4882a593Smuzhiyun bmsr = err;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun estat = 0;
1673*4882a593Smuzhiyun if (bmsr & BMSR_ESTATEN) {
1674*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_ESTATUS);
1675*4882a593Smuzhiyun if (err < 0)
1676*4882a593Smuzhiyun return err;
1677*4882a593Smuzhiyun estat = err;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun bmcr = 0;
1681*4882a593Smuzhiyun err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1682*4882a593Smuzhiyun if (err)
1683*4882a593Smuzhiyun return err;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun if (bmsr & BMSR_ESTATEN) {
1686*4882a593Smuzhiyun u16 ctrl1000 = 0;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun if (estat & ESTATUS_1000_TFULL)
1689*4882a593Smuzhiyun ctrl1000 |= ADVERTISE_1000FULL;
1690*4882a593Smuzhiyun err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
1691*4882a593Smuzhiyun if (err)
1692*4882a593Smuzhiyun return err;
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1698*4882a593Smuzhiyun if (err)
1699*4882a593Smuzhiyun return err;
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_BMCR);
1702*4882a593Smuzhiyun if (err < 0)
1703*4882a593Smuzhiyun return err;
1704*4882a593Smuzhiyun bmcr = mii_read(np, np->phy_addr, MII_BMCR);
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_BMSR);
1707*4882a593Smuzhiyun if (err < 0)
1708*4882a593Smuzhiyun return err;
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun return 0;
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun
mii_init_common(struct niu * np)1713*4882a593Smuzhiyun static int mii_init_common(struct niu *np)
1714*4882a593Smuzhiyun {
1715*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
1716*4882a593Smuzhiyun u16 bmcr, bmsr, adv, estat;
1717*4882a593Smuzhiyun int err;
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun err = mii_reset(np);
1720*4882a593Smuzhiyun if (err)
1721*4882a593Smuzhiyun return err;
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_BMSR);
1724*4882a593Smuzhiyun if (err < 0)
1725*4882a593Smuzhiyun return err;
1726*4882a593Smuzhiyun bmsr = err;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun estat = 0;
1729*4882a593Smuzhiyun if (bmsr & BMSR_ESTATEN) {
1730*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_ESTATUS);
1731*4882a593Smuzhiyun if (err < 0)
1732*4882a593Smuzhiyun return err;
1733*4882a593Smuzhiyun estat = err;
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun bmcr = 0;
1737*4882a593Smuzhiyun err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1738*4882a593Smuzhiyun if (err)
1739*4882a593Smuzhiyun return err;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_MAC) {
1742*4882a593Smuzhiyun bmcr |= BMCR_LOOPBACK;
1743*4882a593Smuzhiyun if (lp->active_speed == SPEED_1000)
1744*4882a593Smuzhiyun bmcr |= BMCR_SPEED1000;
1745*4882a593Smuzhiyun if (lp->active_duplex == DUPLEX_FULL)
1746*4882a593Smuzhiyun bmcr |= BMCR_FULLDPLX;
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_PHY) {
1750*4882a593Smuzhiyun u16 aux;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun aux = (BCM5464R_AUX_CTL_EXT_LB |
1753*4882a593Smuzhiyun BCM5464R_AUX_CTL_WRITE_1);
1754*4882a593Smuzhiyun err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
1755*4882a593Smuzhiyun if (err)
1756*4882a593Smuzhiyun return err;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun if (lp->autoneg) {
1760*4882a593Smuzhiyun u16 ctrl1000;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
1763*4882a593Smuzhiyun if ((bmsr & BMSR_10HALF) &&
1764*4882a593Smuzhiyun (lp->advertising & ADVERTISED_10baseT_Half))
1765*4882a593Smuzhiyun adv |= ADVERTISE_10HALF;
1766*4882a593Smuzhiyun if ((bmsr & BMSR_10FULL) &&
1767*4882a593Smuzhiyun (lp->advertising & ADVERTISED_10baseT_Full))
1768*4882a593Smuzhiyun adv |= ADVERTISE_10FULL;
1769*4882a593Smuzhiyun if ((bmsr & BMSR_100HALF) &&
1770*4882a593Smuzhiyun (lp->advertising & ADVERTISED_100baseT_Half))
1771*4882a593Smuzhiyun adv |= ADVERTISE_100HALF;
1772*4882a593Smuzhiyun if ((bmsr & BMSR_100FULL) &&
1773*4882a593Smuzhiyun (lp->advertising & ADVERTISED_100baseT_Full))
1774*4882a593Smuzhiyun adv |= ADVERTISE_100FULL;
1775*4882a593Smuzhiyun err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
1776*4882a593Smuzhiyun if (err)
1777*4882a593Smuzhiyun return err;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun if (likely(bmsr & BMSR_ESTATEN)) {
1780*4882a593Smuzhiyun ctrl1000 = 0;
1781*4882a593Smuzhiyun if ((estat & ESTATUS_1000_THALF) &&
1782*4882a593Smuzhiyun (lp->advertising & ADVERTISED_1000baseT_Half))
1783*4882a593Smuzhiyun ctrl1000 |= ADVERTISE_1000HALF;
1784*4882a593Smuzhiyun if ((estat & ESTATUS_1000_TFULL) &&
1785*4882a593Smuzhiyun (lp->advertising & ADVERTISED_1000baseT_Full))
1786*4882a593Smuzhiyun ctrl1000 |= ADVERTISE_1000FULL;
1787*4882a593Smuzhiyun err = mii_write(np, np->phy_addr,
1788*4882a593Smuzhiyun MII_CTRL1000, ctrl1000);
1789*4882a593Smuzhiyun if (err)
1790*4882a593Smuzhiyun return err;
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
1794*4882a593Smuzhiyun } else {
1795*4882a593Smuzhiyun /* !lp->autoneg */
1796*4882a593Smuzhiyun int fulldpx;
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun if (lp->duplex == DUPLEX_FULL) {
1799*4882a593Smuzhiyun bmcr |= BMCR_FULLDPLX;
1800*4882a593Smuzhiyun fulldpx = 1;
1801*4882a593Smuzhiyun } else if (lp->duplex == DUPLEX_HALF)
1802*4882a593Smuzhiyun fulldpx = 0;
1803*4882a593Smuzhiyun else
1804*4882a593Smuzhiyun return -EINVAL;
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun if (lp->speed == SPEED_1000) {
1807*4882a593Smuzhiyun /* if X-full requested while not supported, or
1808*4882a593Smuzhiyun X-half requested while not supported... */
1809*4882a593Smuzhiyun if ((fulldpx && !(estat & ESTATUS_1000_TFULL)) ||
1810*4882a593Smuzhiyun (!fulldpx && !(estat & ESTATUS_1000_THALF)))
1811*4882a593Smuzhiyun return -EINVAL;
1812*4882a593Smuzhiyun bmcr |= BMCR_SPEED1000;
1813*4882a593Smuzhiyun } else if (lp->speed == SPEED_100) {
1814*4882a593Smuzhiyun if ((fulldpx && !(bmsr & BMSR_100FULL)) ||
1815*4882a593Smuzhiyun (!fulldpx && !(bmsr & BMSR_100HALF)))
1816*4882a593Smuzhiyun return -EINVAL;
1817*4882a593Smuzhiyun bmcr |= BMCR_SPEED100;
1818*4882a593Smuzhiyun } else if (lp->speed == SPEED_10) {
1819*4882a593Smuzhiyun if ((fulldpx && !(bmsr & BMSR_10FULL)) ||
1820*4882a593Smuzhiyun (!fulldpx && !(bmsr & BMSR_10HALF)))
1821*4882a593Smuzhiyun return -EINVAL;
1822*4882a593Smuzhiyun } else
1823*4882a593Smuzhiyun return -EINVAL;
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1827*4882a593Smuzhiyun if (err)
1828*4882a593Smuzhiyun return err;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun #if 0
1831*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_BMCR);
1832*4882a593Smuzhiyun if (err < 0)
1833*4882a593Smuzhiyun return err;
1834*4882a593Smuzhiyun bmcr = err;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun err = mii_read(np, np->phy_addr, MII_BMSR);
1837*4882a593Smuzhiyun if (err < 0)
1838*4882a593Smuzhiyun return err;
1839*4882a593Smuzhiyun bmsr = err;
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun pr_info("Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
1842*4882a593Smuzhiyun np->port, bmcr, bmsr);
1843*4882a593Smuzhiyun #endif
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun return 0;
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun
xcvr_init_1g(struct niu * np)1848*4882a593Smuzhiyun static int xcvr_init_1g(struct niu *np)
1849*4882a593Smuzhiyun {
1850*4882a593Smuzhiyun u64 val;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun /* XXX shared resource, lock parent XXX */
1853*4882a593Smuzhiyun val = nr64(MIF_CONFIG);
1854*4882a593Smuzhiyun val &= ~MIF_CONFIG_INDIRECT_MODE;
1855*4882a593Smuzhiyun nw64(MIF_CONFIG, val);
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun return mii_init_common(np);
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun
niu_xcvr_init(struct niu * np)1860*4882a593Smuzhiyun static int niu_xcvr_init(struct niu *np)
1861*4882a593Smuzhiyun {
1862*4882a593Smuzhiyun const struct niu_phy_ops *ops = np->phy_ops;
1863*4882a593Smuzhiyun int err;
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun err = 0;
1866*4882a593Smuzhiyun if (ops->xcvr_init)
1867*4882a593Smuzhiyun err = ops->xcvr_init(np);
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun return err;
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun
niu_serdes_init(struct niu * np)1872*4882a593Smuzhiyun static int niu_serdes_init(struct niu *np)
1873*4882a593Smuzhiyun {
1874*4882a593Smuzhiyun const struct niu_phy_ops *ops = np->phy_ops;
1875*4882a593Smuzhiyun int err;
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun err = 0;
1878*4882a593Smuzhiyun if (ops->serdes_init)
1879*4882a593Smuzhiyun err = ops->serdes_init(np);
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun return err;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun static void niu_init_xif(struct niu *);
1885*4882a593Smuzhiyun static void niu_handle_led(struct niu *, int status);
1886*4882a593Smuzhiyun
niu_link_status_common(struct niu * np,int link_up)1887*4882a593Smuzhiyun static int niu_link_status_common(struct niu *np, int link_up)
1888*4882a593Smuzhiyun {
1889*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
1890*4882a593Smuzhiyun struct net_device *dev = np->dev;
1891*4882a593Smuzhiyun unsigned long flags;
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun if (!netif_carrier_ok(dev) && link_up) {
1894*4882a593Smuzhiyun netif_info(np, link, dev, "Link is up at %s, %s duplex\n",
1895*4882a593Smuzhiyun lp->active_speed == SPEED_10000 ? "10Gb/sec" :
1896*4882a593Smuzhiyun lp->active_speed == SPEED_1000 ? "1Gb/sec" :
1897*4882a593Smuzhiyun lp->active_speed == SPEED_100 ? "100Mbit/sec" :
1898*4882a593Smuzhiyun "10Mbit/sec",
1899*4882a593Smuzhiyun lp->active_duplex == DUPLEX_FULL ? "full" : "half");
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
1902*4882a593Smuzhiyun niu_init_xif(np);
1903*4882a593Smuzhiyun niu_handle_led(np, 1);
1904*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun netif_carrier_on(dev);
1907*4882a593Smuzhiyun } else if (netif_carrier_ok(dev) && !link_up) {
1908*4882a593Smuzhiyun netif_warn(np, link, dev, "Link is down\n");
1909*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
1910*4882a593Smuzhiyun niu_handle_led(np, 0);
1911*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
1912*4882a593Smuzhiyun netif_carrier_off(dev);
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun return 0;
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun
link_status_10g_mrvl(struct niu * np,int * link_up_p)1918*4882a593Smuzhiyun static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
1919*4882a593Smuzhiyun {
1920*4882a593Smuzhiyun int err, link_up, pma_status, pcs_status;
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun link_up = 0;
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1925*4882a593Smuzhiyun MRVL88X2011_10G_PMD_STATUS_2);
1926*4882a593Smuzhiyun if (err < 0)
1927*4882a593Smuzhiyun goto out;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun /* Check PMA/PMD Register: 1.0001.2 == 1 */
1930*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1931*4882a593Smuzhiyun MRVL88X2011_PMA_PMD_STATUS_1);
1932*4882a593Smuzhiyun if (err < 0)
1933*4882a593Smuzhiyun goto out;
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun /* Check PMC Register : 3.0001.2 == 1: read twice */
1938*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1939*4882a593Smuzhiyun MRVL88X2011_PMA_PMD_STATUS_1);
1940*4882a593Smuzhiyun if (err < 0)
1941*4882a593Smuzhiyun goto out;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1944*4882a593Smuzhiyun MRVL88X2011_PMA_PMD_STATUS_1);
1945*4882a593Smuzhiyun if (err < 0)
1946*4882a593Smuzhiyun goto out;
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun /* Check XGXS Register : 4.0018.[0-3,12] */
1951*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
1952*4882a593Smuzhiyun MRVL88X2011_10G_XGXS_LANE_STAT);
1953*4882a593Smuzhiyun if (err < 0)
1954*4882a593Smuzhiyun goto out;
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
1957*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
1958*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
1959*4882a593Smuzhiyun 0x800))
1960*4882a593Smuzhiyun link_up = (pma_status && pcs_status) ? 1 : 0;
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun np->link_config.active_speed = SPEED_10000;
1963*4882a593Smuzhiyun np->link_config.active_duplex = DUPLEX_FULL;
1964*4882a593Smuzhiyun err = 0;
1965*4882a593Smuzhiyun out:
1966*4882a593Smuzhiyun mrvl88x2011_act_led(np, (link_up ?
1967*4882a593Smuzhiyun MRVL88X2011_LED_CTL_PCS_ACT :
1968*4882a593Smuzhiyun MRVL88X2011_LED_CTL_OFF));
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun *link_up_p = link_up;
1971*4882a593Smuzhiyun return err;
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
link_status_10g_bcm8706(struct niu * np,int * link_up_p)1974*4882a593Smuzhiyun static int link_status_10g_bcm8706(struct niu *np, int *link_up_p)
1975*4882a593Smuzhiyun {
1976*4882a593Smuzhiyun int err, link_up;
1977*4882a593Smuzhiyun link_up = 0;
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
1980*4882a593Smuzhiyun BCM8704_PMD_RCV_SIGDET);
1981*4882a593Smuzhiyun if (err < 0 || err == 0xffff)
1982*4882a593Smuzhiyun goto out;
1983*4882a593Smuzhiyun if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
1984*4882a593Smuzhiyun err = 0;
1985*4882a593Smuzhiyun goto out;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
1989*4882a593Smuzhiyun BCM8704_PCS_10G_R_STATUS);
1990*4882a593Smuzhiyun if (err < 0)
1991*4882a593Smuzhiyun goto out;
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
1994*4882a593Smuzhiyun err = 0;
1995*4882a593Smuzhiyun goto out;
1996*4882a593Smuzhiyun }
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
1999*4882a593Smuzhiyun BCM8704_PHYXS_XGXS_LANE_STAT);
2000*4882a593Smuzhiyun if (err < 0)
2001*4882a593Smuzhiyun goto out;
2002*4882a593Smuzhiyun if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
2003*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_MAGIC |
2004*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_PATTEST |
2005*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_LANE3 |
2006*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_LANE2 |
2007*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_LANE1 |
2008*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_LANE0)) {
2009*4882a593Smuzhiyun err = 0;
2010*4882a593Smuzhiyun np->link_config.active_speed = SPEED_INVALID;
2011*4882a593Smuzhiyun np->link_config.active_duplex = DUPLEX_INVALID;
2012*4882a593Smuzhiyun goto out;
2013*4882a593Smuzhiyun }
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun link_up = 1;
2016*4882a593Smuzhiyun np->link_config.active_speed = SPEED_10000;
2017*4882a593Smuzhiyun np->link_config.active_duplex = DUPLEX_FULL;
2018*4882a593Smuzhiyun err = 0;
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun out:
2021*4882a593Smuzhiyun *link_up_p = link_up;
2022*4882a593Smuzhiyun return err;
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun
link_status_10g_bcom(struct niu * np,int * link_up_p)2025*4882a593Smuzhiyun static int link_status_10g_bcom(struct niu *np, int *link_up_p)
2026*4882a593Smuzhiyun {
2027*4882a593Smuzhiyun int err, link_up;
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun link_up = 0;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
2032*4882a593Smuzhiyun BCM8704_PMD_RCV_SIGDET);
2033*4882a593Smuzhiyun if (err < 0)
2034*4882a593Smuzhiyun goto out;
2035*4882a593Smuzhiyun if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
2036*4882a593Smuzhiyun err = 0;
2037*4882a593Smuzhiyun goto out;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
2041*4882a593Smuzhiyun BCM8704_PCS_10G_R_STATUS);
2042*4882a593Smuzhiyun if (err < 0)
2043*4882a593Smuzhiyun goto out;
2044*4882a593Smuzhiyun if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
2045*4882a593Smuzhiyun err = 0;
2046*4882a593Smuzhiyun goto out;
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
2050*4882a593Smuzhiyun BCM8704_PHYXS_XGXS_LANE_STAT);
2051*4882a593Smuzhiyun if (err < 0)
2052*4882a593Smuzhiyun goto out;
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
2055*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_MAGIC |
2056*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_LANE3 |
2057*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_LANE2 |
2058*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_LANE1 |
2059*4882a593Smuzhiyun PHYXS_XGXS_LANE_STAT_LANE0)) {
2060*4882a593Smuzhiyun err = 0;
2061*4882a593Smuzhiyun goto out;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun link_up = 1;
2065*4882a593Smuzhiyun np->link_config.active_speed = SPEED_10000;
2066*4882a593Smuzhiyun np->link_config.active_duplex = DUPLEX_FULL;
2067*4882a593Smuzhiyun err = 0;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun out:
2070*4882a593Smuzhiyun *link_up_p = link_up;
2071*4882a593Smuzhiyun return err;
2072*4882a593Smuzhiyun }
2073*4882a593Smuzhiyun
link_status_10g(struct niu * np,int * link_up_p)2074*4882a593Smuzhiyun static int link_status_10g(struct niu *np, int *link_up_p)
2075*4882a593Smuzhiyun {
2076*4882a593Smuzhiyun unsigned long flags;
2077*4882a593Smuzhiyun int err = -EINVAL;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
2082*4882a593Smuzhiyun int phy_id;
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun phy_id = phy_decode(np->parent->port_phy, np->port);
2085*4882a593Smuzhiyun phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun /* handle different phy types */
2088*4882a593Smuzhiyun switch (phy_id & NIU_PHY_ID_MASK) {
2089*4882a593Smuzhiyun case NIU_PHY_ID_MRVL88X2011:
2090*4882a593Smuzhiyun err = link_status_10g_mrvl(np, link_up_p);
2091*4882a593Smuzhiyun break;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun default: /* bcom 8704 */
2094*4882a593Smuzhiyun err = link_status_10g_bcom(np, link_up_p);
2095*4882a593Smuzhiyun break;
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun return err;
2102*4882a593Smuzhiyun }
2103*4882a593Smuzhiyun
niu_10g_phy_present(struct niu * np)2104*4882a593Smuzhiyun static int niu_10g_phy_present(struct niu *np)
2105*4882a593Smuzhiyun {
2106*4882a593Smuzhiyun u64 sig, mask, val;
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun sig = nr64(ESR_INT_SIGNALS);
2109*4882a593Smuzhiyun switch (np->port) {
2110*4882a593Smuzhiyun case 0:
2111*4882a593Smuzhiyun mask = ESR_INT_SIGNALS_P0_BITS;
2112*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P0 |
2113*4882a593Smuzhiyun ESR_INT_DET0_P0 |
2114*4882a593Smuzhiyun ESR_INT_XSRDY_P0 |
2115*4882a593Smuzhiyun ESR_INT_XDP_P0_CH3 |
2116*4882a593Smuzhiyun ESR_INT_XDP_P0_CH2 |
2117*4882a593Smuzhiyun ESR_INT_XDP_P0_CH1 |
2118*4882a593Smuzhiyun ESR_INT_XDP_P0_CH0);
2119*4882a593Smuzhiyun break;
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun case 1:
2122*4882a593Smuzhiyun mask = ESR_INT_SIGNALS_P1_BITS;
2123*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P1 |
2124*4882a593Smuzhiyun ESR_INT_DET0_P1 |
2125*4882a593Smuzhiyun ESR_INT_XSRDY_P1 |
2126*4882a593Smuzhiyun ESR_INT_XDP_P1_CH3 |
2127*4882a593Smuzhiyun ESR_INT_XDP_P1_CH2 |
2128*4882a593Smuzhiyun ESR_INT_XDP_P1_CH1 |
2129*4882a593Smuzhiyun ESR_INT_XDP_P1_CH0);
2130*4882a593Smuzhiyun break;
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun default:
2133*4882a593Smuzhiyun return 0;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun if ((sig & mask) != val)
2137*4882a593Smuzhiyun return 0;
2138*4882a593Smuzhiyun return 1;
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun
link_status_10g_hotplug(struct niu * np,int * link_up_p)2141*4882a593Smuzhiyun static int link_status_10g_hotplug(struct niu *np, int *link_up_p)
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun unsigned long flags;
2144*4882a593Smuzhiyun int err = 0;
2145*4882a593Smuzhiyun int phy_present;
2146*4882a593Smuzhiyun int phy_present_prev;
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
2151*4882a593Smuzhiyun phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ?
2152*4882a593Smuzhiyun 1 : 0;
2153*4882a593Smuzhiyun phy_present = niu_10g_phy_present(np);
2154*4882a593Smuzhiyun if (phy_present != phy_present_prev) {
2155*4882a593Smuzhiyun /* state change */
2156*4882a593Smuzhiyun if (phy_present) {
2157*4882a593Smuzhiyun /* A NEM was just plugged in */
2158*4882a593Smuzhiyun np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
2159*4882a593Smuzhiyun if (np->phy_ops->xcvr_init)
2160*4882a593Smuzhiyun err = np->phy_ops->xcvr_init(np);
2161*4882a593Smuzhiyun if (err) {
2162*4882a593Smuzhiyun err = mdio_read(np, np->phy_addr,
2163*4882a593Smuzhiyun BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
2164*4882a593Smuzhiyun if (err == 0xffff) {
2165*4882a593Smuzhiyun /* No mdio, back-to-back XAUI */
2166*4882a593Smuzhiyun goto out;
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun /* debounce */
2169*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun } else {
2172*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
2173*4882a593Smuzhiyun *link_up_p = 0;
2174*4882a593Smuzhiyun netif_warn(np, link, np->dev,
2175*4882a593Smuzhiyun "Hotplug PHY Removed\n");
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun out:
2179*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) {
2180*4882a593Smuzhiyun err = link_status_10g_bcm8706(np, link_up_p);
2181*4882a593Smuzhiyun if (err == 0xffff) {
2182*4882a593Smuzhiyun /* No mdio, back-to-back XAUI: it is C10NEM */
2183*4882a593Smuzhiyun *link_up_p = 1;
2184*4882a593Smuzhiyun np->link_config.active_speed = SPEED_10000;
2185*4882a593Smuzhiyun np->link_config.active_duplex = DUPLEX_FULL;
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun return 0;
2193*4882a593Smuzhiyun }
2194*4882a593Smuzhiyun
niu_link_status(struct niu * np,int * link_up_p)2195*4882a593Smuzhiyun static int niu_link_status(struct niu *np, int *link_up_p)
2196*4882a593Smuzhiyun {
2197*4882a593Smuzhiyun const struct niu_phy_ops *ops = np->phy_ops;
2198*4882a593Smuzhiyun int err;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun err = 0;
2201*4882a593Smuzhiyun if (ops->link_status)
2202*4882a593Smuzhiyun err = ops->link_status(np, link_up_p);
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun return err;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun
niu_timer(struct timer_list * t)2207*4882a593Smuzhiyun static void niu_timer(struct timer_list *t)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun struct niu *np = from_timer(np, t, timer);
2210*4882a593Smuzhiyun unsigned long off;
2211*4882a593Smuzhiyun int err, link_up;
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun err = niu_link_status(np, &link_up);
2214*4882a593Smuzhiyun if (!err)
2215*4882a593Smuzhiyun niu_link_status_common(np, link_up);
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun if (netif_carrier_ok(np->dev))
2218*4882a593Smuzhiyun off = 5 * HZ;
2219*4882a593Smuzhiyun else
2220*4882a593Smuzhiyun off = 1 * HZ;
2221*4882a593Smuzhiyun np->timer.expires = jiffies + off;
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun add_timer(&np->timer);
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_10g_serdes = {
2227*4882a593Smuzhiyun .serdes_init = serdes_init_10g_serdes,
2228*4882a593Smuzhiyun .link_status = link_status_10g_serdes,
2229*4882a593Smuzhiyun };
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_10g_serdes_niu = {
2232*4882a593Smuzhiyun .serdes_init = serdes_init_niu_10g_serdes,
2233*4882a593Smuzhiyun .link_status = link_status_10g_serdes,
2234*4882a593Smuzhiyun };
2235*4882a593Smuzhiyun
2236*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_1g_serdes_niu = {
2237*4882a593Smuzhiyun .serdes_init = serdes_init_niu_1g_serdes,
2238*4882a593Smuzhiyun .link_status = link_status_1g_serdes,
2239*4882a593Smuzhiyun };
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_1g_rgmii = {
2242*4882a593Smuzhiyun .xcvr_init = xcvr_init_1g_rgmii,
2243*4882a593Smuzhiyun .link_status = link_status_1g_rgmii,
2244*4882a593Smuzhiyun };
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
2247*4882a593Smuzhiyun .serdes_init = serdes_init_niu_10g_fiber,
2248*4882a593Smuzhiyun .xcvr_init = xcvr_init_10g,
2249*4882a593Smuzhiyun .link_status = link_status_10g,
2250*4882a593Smuzhiyun };
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_10g_fiber = {
2253*4882a593Smuzhiyun .serdes_init = serdes_init_10g,
2254*4882a593Smuzhiyun .xcvr_init = xcvr_init_10g,
2255*4882a593Smuzhiyun .link_status = link_status_10g,
2256*4882a593Smuzhiyun };
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = {
2259*4882a593Smuzhiyun .serdes_init = serdes_init_10g,
2260*4882a593Smuzhiyun .xcvr_init = xcvr_init_10g_bcm8706,
2261*4882a593Smuzhiyun .link_status = link_status_10g_hotplug,
2262*4882a593Smuzhiyun };
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_niu_10g_hotplug = {
2265*4882a593Smuzhiyun .serdes_init = serdes_init_niu_10g_fiber,
2266*4882a593Smuzhiyun .xcvr_init = xcvr_init_10g_bcm8706,
2267*4882a593Smuzhiyun .link_status = link_status_10g_hotplug,
2268*4882a593Smuzhiyun };
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_10g_copper = {
2271*4882a593Smuzhiyun .serdes_init = serdes_init_10g,
2272*4882a593Smuzhiyun .link_status = link_status_10g, /* XXX */
2273*4882a593Smuzhiyun };
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_1g_fiber = {
2276*4882a593Smuzhiyun .serdes_init = serdes_init_1g,
2277*4882a593Smuzhiyun .xcvr_init = xcvr_init_1g,
2278*4882a593Smuzhiyun .link_status = link_status_1g,
2279*4882a593Smuzhiyun };
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun static const struct niu_phy_ops phy_ops_1g_copper = {
2282*4882a593Smuzhiyun .xcvr_init = xcvr_init_1g,
2283*4882a593Smuzhiyun .link_status = link_status_1g,
2284*4882a593Smuzhiyun };
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun struct niu_phy_template {
2287*4882a593Smuzhiyun const struct niu_phy_ops *ops;
2288*4882a593Smuzhiyun u32 phy_addr_base;
2289*4882a593Smuzhiyun };
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun static const struct niu_phy_template phy_template_niu_10g_fiber = {
2292*4882a593Smuzhiyun .ops = &phy_ops_10g_fiber_niu,
2293*4882a593Smuzhiyun .phy_addr_base = 16,
2294*4882a593Smuzhiyun };
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun static const struct niu_phy_template phy_template_niu_10g_serdes = {
2297*4882a593Smuzhiyun .ops = &phy_ops_10g_serdes_niu,
2298*4882a593Smuzhiyun .phy_addr_base = 0,
2299*4882a593Smuzhiyun };
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun static const struct niu_phy_template phy_template_niu_1g_serdes = {
2302*4882a593Smuzhiyun .ops = &phy_ops_1g_serdes_niu,
2303*4882a593Smuzhiyun .phy_addr_base = 0,
2304*4882a593Smuzhiyun };
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun static const struct niu_phy_template phy_template_10g_fiber = {
2307*4882a593Smuzhiyun .ops = &phy_ops_10g_fiber,
2308*4882a593Smuzhiyun .phy_addr_base = 8,
2309*4882a593Smuzhiyun };
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun static const struct niu_phy_template phy_template_10g_fiber_hotplug = {
2312*4882a593Smuzhiyun .ops = &phy_ops_10g_fiber_hotplug,
2313*4882a593Smuzhiyun .phy_addr_base = 8,
2314*4882a593Smuzhiyun };
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun static const struct niu_phy_template phy_template_niu_10g_hotplug = {
2317*4882a593Smuzhiyun .ops = &phy_ops_niu_10g_hotplug,
2318*4882a593Smuzhiyun .phy_addr_base = 8,
2319*4882a593Smuzhiyun };
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun static const struct niu_phy_template phy_template_10g_copper = {
2322*4882a593Smuzhiyun .ops = &phy_ops_10g_copper,
2323*4882a593Smuzhiyun .phy_addr_base = 10,
2324*4882a593Smuzhiyun };
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun static const struct niu_phy_template phy_template_1g_fiber = {
2327*4882a593Smuzhiyun .ops = &phy_ops_1g_fiber,
2328*4882a593Smuzhiyun .phy_addr_base = 0,
2329*4882a593Smuzhiyun };
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun static const struct niu_phy_template phy_template_1g_copper = {
2332*4882a593Smuzhiyun .ops = &phy_ops_1g_copper,
2333*4882a593Smuzhiyun .phy_addr_base = 0,
2334*4882a593Smuzhiyun };
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun static const struct niu_phy_template phy_template_1g_rgmii = {
2337*4882a593Smuzhiyun .ops = &phy_ops_1g_rgmii,
2338*4882a593Smuzhiyun .phy_addr_base = 0,
2339*4882a593Smuzhiyun };
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun static const struct niu_phy_template phy_template_10g_serdes = {
2342*4882a593Smuzhiyun .ops = &phy_ops_10g_serdes,
2343*4882a593Smuzhiyun .phy_addr_base = 0,
2344*4882a593Smuzhiyun };
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun static int niu_atca_port_num[4] = {
2347*4882a593Smuzhiyun 0, 0, 11, 10
2348*4882a593Smuzhiyun };
2349*4882a593Smuzhiyun
serdes_init_10g_serdes(struct niu * np)2350*4882a593Smuzhiyun static int serdes_init_10g_serdes(struct niu *np)
2351*4882a593Smuzhiyun {
2352*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
2353*4882a593Smuzhiyun unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
2354*4882a593Smuzhiyun u64 ctrl_val, test_cfg_val, sig, mask, val;
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun switch (np->port) {
2357*4882a593Smuzhiyun case 0:
2358*4882a593Smuzhiyun ctrl_reg = ENET_SERDES_0_CTRL_CFG;
2359*4882a593Smuzhiyun test_cfg_reg = ENET_SERDES_0_TEST_CFG;
2360*4882a593Smuzhiyun pll_cfg = ENET_SERDES_0_PLL_CFG;
2361*4882a593Smuzhiyun break;
2362*4882a593Smuzhiyun case 1:
2363*4882a593Smuzhiyun ctrl_reg = ENET_SERDES_1_CTRL_CFG;
2364*4882a593Smuzhiyun test_cfg_reg = ENET_SERDES_1_TEST_CFG;
2365*4882a593Smuzhiyun pll_cfg = ENET_SERDES_1_PLL_CFG;
2366*4882a593Smuzhiyun break;
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun default:
2369*4882a593Smuzhiyun return -EINVAL;
2370*4882a593Smuzhiyun }
2371*4882a593Smuzhiyun ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
2372*4882a593Smuzhiyun ENET_SERDES_CTRL_SDET_1 |
2373*4882a593Smuzhiyun ENET_SERDES_CTRL_SDET_2 |
2374*4882a593Smuzhiyun ENET_SERDES_CTRL_SDET_3 |
2375*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
2376*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
2377*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
2378*4882a593Smuzhiyun (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
2379*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
2380*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
2381*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
2382*4882a593Smuzhiyun (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
2383*4882a593Smuzhiyun test_cfg_val = 0;
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_PHY) {
2386*4882a593Smuzhiyun test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
2387*4882a593Smuzhiyun ENET_SERDES_TEST_MD_0_SHIFT) |
2388*4882a593Smuzhiyun (ENET_TEST_MD_PAD_LOOPBACK <<
2389*4882a593Smuzhiyun ENET_SERDES_TEST_MD_1_SHIFT) |
2390*4882a593Smuzhiyun (ENET_TEST_MD_PAD_LOOPBACK <<
2391*4882a593Smuzhiyun ENET_SERDES_TEST_MD_2_SHIFT) |
2392*4882a593Smuzhiyun (ENET_TEST_MD_PAD_LOOPBACK <<
2393*4882a593Smuzhiyun ENET_SERDES_TEST_MD_3_SHIFT));
2394*4882a593Smuzhiyun }
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun esr_reset(np);
2397*4882a593Smuzhiyun nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2);
2398*4882a593Smuzhiyun nw64(ctrl_reg, ctrl_val);
2399*4882a593Smuzhiyun nw64(test_cfg_reg, test_cfg_val);
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun /* Initialize all 4 lanes of the SERDES. */
2402*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
2403*4882a593Smuzhiyun u32 rxtx_ctrl, glue0;
2404*4882a593Smuzhiyun int err;
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
2407*4882a593Smuzhiyun if (err)
2408*4882a593Smuzhiyun return err;
2409*4882a593Smuzhiyun err = esr_read_glue0(np, i, &glue0);
2410*4882a593Smuzhiyun if (err)
2411*4882a593Smuzhiyun return err;
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
2414*4882a593Smuzhiyun rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
2415*4882a593Smuzhiyun (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
2418*4882a593Smuzhiyun ESR_GLUE_CTRL0_THCNT |
2419*4882a593Smuzhiyun ESR_GLUE_CTRL0_BLTIME);
2420*4882a593Smuzhiyun glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
2421*4882a593Smuzhiyun (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
2422*4882a593Smuzhiyun (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
2423*4882a593Smuzhiyun (BLTIME_300_CYCLES <<
2424*4882a593Smuzhiyun ESR_GLUE_CTRL0_BLTIME_SHIFT));
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
2427*4882a593Smuzhiyun if (err)
2428*4882a593Smuzhiyun return err;
2429*4882a593Smuzhiyun err = esr_write_glue0(np, i, glue0);
2430*4882a593Smuzhiyun if (err)
2431*4882a593Smuzhiyun return err;
2432*4882a593Smuzhiyun }
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun sig = nr64(ESR_INT_SIGNALS);
2436*4882a593Smuzhiyun switch (np->port) {
2437*4882a593Smuzhiyun case 0:
2438*4882a593Smuzhiyun mask = ESR_INT_SIGNALS_P0_BITS;
2439*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P0 |
2440*4882a593Smuzhiyun ESR_INT_DET0_P0 |
2441*4882a593Smuzhiyun ESR_INT_XSRDY_P0 |
2442*4882a593Smuzhiyun ESR_INT_XDP_P0_CH3 |
2443*4882a593Smuzhiyun ESR_INT_XDP_P0_CH2 |
2444*4882a593Smuzhiyun ESR_INT_XDP_P0_CH1 |
2445*4882a593Smuzhiyun ESR_INT_XDP_P0_CH0);
2446*4882a593Smuzhiyun break;
2447*4882a593Smuzhiyun
2448*4882a593Smuzhiyun case 1:
2449*4882a593Smuzhiyun mask = ESR_INT_SIGNALS_P1_BITS;
2450*4882a593Smuzhiyun val = (ESR_INT_SRDY0_P1 |
2451*4882a593Smuzhiyun ESR_INT_DET0_P1 |
2452*4882a593Smuzhiyun ESR_INT_XSRDY_P1 |
2453*4882a593Smuzhiyun ESR_INT_XDP_P1_CH3 |
2454*4882a593Smuzhiyun ESR_INT_XDP_P1_CH2 |
2455*4882a593Smuzhiyun ESR_INT_XDP_P1_CH1 |
2456*4882a593Smuzhiyun ESR_INT_XDP_P1_CH0);
2457*4882a593Smuzhiyun break;
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun default:
2460*4882a593Smuzhiyun return -EINVAL;
2461*4882a593Smuzhiyun }
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun if ((sig & mask) != val) {
2464*4882a593Smuzhiyun int err;
2465*4882a593Smuzhiyun err = serdes_init_1g_serdes(np);
2466*4882a593Smuzhiyun if (!err) {
2467*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_10G;
2468*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_PCS;
2469*4882a593Smuzhiyun } else {
2470*4882a593Smuzhiyun netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
2471*4882a593Smuzhiyun np->port);
2472*4882a593Smuzhiyun return -ENODEV;
2473*4882a593Smuzhiyun }
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun return 0;
2477*4882a593Smuzhiyun }
2478*4882a593Smuzhiyun
niu_determine_phy_disposition(struct niu * np)2479*4882a593Smuzhiyun static int niu_determine_phy_disposition(struct niu *np)
2480*4882a593Smuzhiyun {
2481*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
2482*4882a593Smuzhiyun u8 plat_type = parent->plat_type;
2483*4882a593Smuzhiyun const struct niu_phy_template *tp;
2484*4882a593Smuzhiyun u32 phy_addr_off = 0;
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun if (plat_type == PLAT_TYPE_NIU) {
2487*4882a593Smuzhiyun switch (np->flags &
2488*4882a593Smuzhiyun (NIU_FLAGS_10G |
2489*4882a593Smuzhiyun NIU_FLAGS_FIBER |
2490*4882a593Smuzhiyun NIU_FLAGS_XCVR_SERDES)) {
2491*4882a593Smuzhiyun case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
2492*4882a593Smuzhiyun /* 10G Serdes */
2493*4882a593Smuzhiyun tp = &phy_template_niu_10g_serdes;
2494*4882a593Smuzhiyun break;
2495*4882a593Smuzhiyun case NIU_FLAGS_XCVR_SERDES:
2496*4882a593Smuzhiyun /* 1G Serdes */
2497*4882a593Smuzhiyun tp = &phy_template_niu_1g_serdes;
2498*4882a593Smuzhiyun break;
2499*4882a593Smuzhiyun case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
2500*4882a593Smuzhiyun /* 10G Fiber */
2501*4882a593Smuzhiyun default:
2502*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
2503*4882a593Smuzhiyun tp = &phy_template_niu_10g_hotplug;
2504*4882a593Smuzhiyun if (np->port == 0)
2505*4882a593Smuzhiyun phy_addr_off = 8;
2506*4882a593Smuzhiyun if (np->port == 1)
2507*4882a593Smuzhiyun phy_addr_off = 12;
2508*4882a593Smuzhiyun } else {
2509*4882a593Smuzhiyun tp = &phy_template_niu_10g_fiber;
2510*4882a593Smuzhiyun phy_addr_off += np->port;
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun break;
2513*4882a593Smuzhiyun }
2514*4882a593Smuzhiyun } else {
2515*4882a593Smuzhiyun switch (np->flags &
2516*4882a593Smuzhiyun (NIU_FLAGS_10G |
2517*4882a593Smuzhiyun NIU_FLAGS_FIBER |
2518*4882a593Smuzhiyun NIU_FLAGS_XCVR_SERDES)) {
2519*4882a593Smuzhiyun case 0:
2520*4882a593Smuzhiyun /* 1G copper */
2521*4882a593Smuzhiyun tp = &phy_template_1g_copper;
2522*4882a593Smuzhiyun if (plat_type == PLAT_TYPE_VF_P0)
2523*4882a593Smuzhiyun phy_addr_off = 10;
2524*4882a593Smuzhiyun else if (plat_type == PLAT_TYPE_VF_P1)
2525*4882a593Smuzhiyun phy_addr_off = 26;
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun phy_addr_off += (np->port ^ 0x3);
2528*4882a593Smuzhiyun break;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun case NIU_FLAGS_10G:
2531*4882a593Smuzhiyun /* 10G copper */
2532*4882a593Smuzhiyun tp = &phy_template_10g_copper;
2533*4882a593Smuzhiyun break;
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun case NIU_FLAGS_FIBER:
2536*4882a593Smuzhiyun /* 1G fiber */
2537*4882a593Smuzhiyun tp = &phy_template_1g_fiber;
2538*4882a593Smuzhiyun break;
2539*4882a593Smuzhiyun
2540*4882a593Smuzhiyun case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
2541*4882a593Smuzhiyun /* 10G fiber */
2542*4882a593Smuzhiyun tp = &phy_template_10g_fiber;
2543*4882a593Smuzhiyun if (plat_type == PLAT_TYPE_VF_P0 ||
2544*4882a593Smuzhiyun plat_type == PLAT_TYPE_VF_P1)
2545*4882a593Smuzhiyun phy_addr_off = 8;
2546*4882a593Smuzhiyun phy_addr_off += np->port;
2547*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
2548*4882a593Smuzhiyun tp = &phy_template_10g_fiber_hotplug;
2549*4882a593Smuzhiyun if (np->port == 0)
2550*4882a593Smuzhiyun phy_addr_off = 8;
2551*4882a593Smuzhiyun if (np->port == 1)
2552*4882a593Smuzhiyun phy_addr_off = 12;
2553*4882a593Smuzhiyun }
2554*4882a593Smuzhiyun break;
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
2557*4882a593Smuzhiyun case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
2558*4882a593Smuzhiyun case NIU_FLAGS_XCVR_SERDES:
2559*4882a593Smuzhiyun switch(np->port) {
2560*4882a593Smuzhiyun case 0:
2561*4882a593Smuzhiyun case 1:
2562*4882a593Smuzhiyun tp = &phy_template_10g_serdes;
2563*4882a593Smuzhiyun break;
2564*4882a593Smuzhiyun case 2:
2565*4882a593Smuzhiyun case 3:
2566*4882a593Smuzhiyun tp = &phy_template_1g_rgmii;
2567*4882a593Smuzhiyun break;
2568*4882a593Smuzhiyun default:
2569*4882a593Smuzhiyun return -EINVAL;
2570*4882a593Smuzhiyun }
2571*4882a593Smuzhiyun phy_addr_off = niu_atca_port_num[np->port];
2572*4882a593Smuzhiyun break;
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun default:
2575*4882a593Smuzhiyun return -EINVAL;
2576*4882a593Smuzhiyun }
2577*4882a593Smuzhiyun }
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun np->phy_ops = tp->ops;
2580*4882a593Smuzhiyun np->phy_addr = tp->phy_addr_base + phy_addr_off;
2581*4882a593Smuzhiyun
2582*4882a593Smuzhiyun return 0;
2583*4882a593Smuzhiyun }
2584*4882a593Smuzhiyun
niu_init_link(struct niu * np)2585*4882a593Smuzhiyun static int niu_init_link(struct niu *np)
2586*4882a593Smuzhiyun {
2587*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
2588*4882a593Smuzhiyun int err, ignore;
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun if (parent->plat_type == PLAT_TYPE_NIU) {
2591*4882a593Smuzhiyun err = niu_xcvr_init(np);
2592*4882a593Smuzhiyun if (err)
2593*4882a593Smuzhiyun return err;
2594*4882a593Smuzhiyun msleep(200);
2595*4882a593Smuzhiyun }
2596*4882a593Smuzhiyun err = niu_serdes_init(np);
2597*4882a593Smuzhiyun if (err && !(np->flags & NIU_FLAGS_HOTPLUG_PHY))
2598*4882a593Smuzhiyun return err;
2599*4882a593Smuzhiyun msleep(200);
2600*4882a593Smuzhiyun err = niu_xcvr_init(np);
2601*4882a593Smuzhiyun if (!err || (np->flags & NIU_FLAGS_HOTPLUG_PHY))
2602*4882a593Smuzhiyun niu_link_status(np, &ignore);
2603*4882a593Smuzhiyun return 0;
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun
niu_set_primary_mac(struct niu * np,unsigned char * addr)2606*4882a593Smuzhiyun static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
2607*4882a593Smuzhiyun {
2608*4882a593Smuzhiyun u16 reg0 = addr[4] << 8 | addr[5];
2609*4882a593Smuzhiyun u16 reg1 = addr[2] << 8 | addr[3];
2610*4882a593Smuzhiyun u16 reg2 = addr[0] << 8 | addr[1];
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC) {
2613*4882a593Smuzhiyun nw64_mac(XMAC_ADDR0, reg0);
2614*4882a593Smuzhiyun nw64_mac(XMAC_ADDR1, reg1);
2615*4882a593Smuzhiyun nw64_mac(XMAC_ADDR2, reg2);
2616*4882a593Smuzhiyun } else {
2617*4882a593Smuzhiyun nw64_mac(BMAC_ADDR0, reg0);
2618*4882a593Smuzhiyun nw64_mac(BMAC_ADDR1, reg1);
2619*4882a593Smuzhiyun nw64_mac(BMAC_ADDR2, reg2);
2620*4882a593Smuzhiyun }
2621*4882a593Smuzhiyun }
2622*4882a593Smuzhiyun
niu_num_alt_addr(struct niu * np)2623*4882a593Smuzhiyun static int niu_num_alt_addr(struct niu *np)
2624*4882a593Smuzhiyun {
2625*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
2626*4882a593Smuzhiyun return XMAC_NUM_ALT_ADDR;
2627*4882a593Smuzhiyun else
2628*4882a593Smuzhiyun return BMAC_NUM_ALT_ADDR;
2629*4882a593Smuzhiyun }
2630*4882a593Smuzhiyun
niu_set_alt_mac(struct niu * np,int index,unsigned char * addr)2631*4882a593Smuzhiyun static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
2632*4882a593Smuzhiyun {
2633*4882a593Smuzhiyun u16 reg0 = addr[4] << 8 | addr[5];
2634*4882a593Smuzhiyun u16 reg1 = addr[2] << 8 | addr[3];
2635*4882a593Smuzhiyun u16 reg2 = addr[0] << 8 | addr[1];
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun if (index >= niu_num_alt_addr(np))
2638*4882a593Smuzhiyun return -EINVAL;
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC) {
2641*4882a593Smuzhiyun nw64_mac(XMAC_ALT_ADDR0(index), reg0);
2642*4882a593Smuzhiyun nw64_mac(XMAC_ALT_ADDR1(index), reg1);
2643*4882a593Smuzhiyun nw64_mac(XMAC_ALT_ADDR2(index), reg2);
2644*4882a593Smuzhiyun } else {
2645*4882a593Smuzhiyun nw64_mac(BMAC_ALT_ADDR0(index), reg0);
2646*4882a593Smuzhiyun nw64_mac(BMAC_ALT_ADDR1(index), reg1);
2647*4882a593Smuzhiyun nw64_mac(BMAC_ALT_ADDR2(index), reg2);
2648*4882a593Smuzhiyun }
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun return 0;
2651*4882a593Smuzhiyun }
2652*4882a593Smuzhiyun
niu_enable_alt_mac(struct niu * np,int index,int on)2653*4882a593Smuzhiyun static int niu_enable_alt_mac(struct niu *np, int index, int on)
2654*4882a593Smuzhiyun {
2655*4882a593Smuzhiyun unsigned long reg;
2656*4882a593Smuzhiyun u64 val, mask;
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun if (index >= niu_num_alt_addr(np))
2659*4882a593Smuzhiyun return -EINVAL;
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC) {
2662*4882a593Smuzhiyun reg = XMAC_ADDR_CMPEN;
2663*4882a593Smuzhiyun mask = 1 << index;
2664*4882a593Smuzhiyun } else {
2665*4882a593Smuzhiyun reg = BMAC_ADDR_CMPEN;
2666*4882a593Smuzhiyun mask = 1 << (index + 1);
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun val = nr64_mac(reg);
2670*4882a593Smuzhiyun if (on)
2671*4882a593Smuzhiyun val |= mask;
2672*4882a593Smuzhiyun else
2673*4882a593Smuzhiyun val &= ~mask;
2674*4882a593Smuzhiyun nw64_mac(reg, val);
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun return 0;
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun
__set_rdc_table_num_hw(struct niu * np,unsigned long reg,int num,int mac_pref)2679*4882a593Smuzhiyun static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
2680*4882a593Smuzhiyun int num, int mac_pref)
2681*4882a593Smuzhiyun {
2682*4882a593Smuzhiyun u64 val = nr64_mac(reg);
2683*4882a593Smuzhiyun val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
2684*4882a593Smuzhiyun val |= num;
2685*4882a593Smuzhiyun if (mac_pref)
2686*4882a593Smuzhiyun val |= HOST_INFO_MPR;
2687*4882a593Smuzhiyun nw64_mac(reg, val);
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun
__set_rdc_table_num(struct niu * np,int xmac_index,int bmac_index,int rdc_table_num,int mac_pref)2690*4882a593Smuzhiyun static int __set_rdc_table_num(struct niu *np,
2691*4882a593Smuzhiyun int xmac_index, int bmac_index,
2692*4882a593Smuzhiyun int rdc_table_num, int mac_pref)
2693*4882a593Smuzhiyun {
2694*4882a593Smuzhiyun unsigned long reg;
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
2697*4882a593Smuzhiyun return -EINVAL;
2698*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
2699*4882a593Smuzhiyun reg = XMAC_HOST_INFO(xmac_index);
2700*4882a593Smuzhiyun else
2701*4882a593Smuzhiyun reg = BMAC_HOST_INFO(bmac_index);
2702*4882a593Smuzhiyun __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
2703*4882a593Smuzhiyun return 0;
2704*4882a593Smuzhiyun }
2705*4882a593Smuzhiyun
niu_set_primary_mac_rdc_table(struct niu * np,int table_num,int mac_pref)2706*4882a593Smuzhiyun static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
2707*4882a593Smuzhiyun int mac_pref)
2708*4882a593Smuzhiyun {
2709*4882a593Smuzhiyun return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
2710*4882a593Smuzhiyun }
2711*4882a593Smuzhiyun
niu_set_multicast_mac_rdc_table(struct niu * np,int table_num,int mac_pref)2712*4882a593Smuzhiyun static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
2713*4882a593Smuzhiyun int mac_pref)
2714*4882a593Smuzhiyun {
2715*4882a593Smuzhiyun return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun
niu_set_alt_mac_rdc_table(struct niu * np,int idx,int table_num,int mac_pref)2718*4882a593Smuzhiyun static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
2719*4882a593Smuzhiyun int table_num, int mac_pref)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun if (idx >= niu_num_alt_addr(np))
2722*4882a593Smuzhiyun return -EINVAL;
2723*4882a593Smuzhiyun return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
2724*4882a593Smuzhiyun }
2725*4882a593Smuzhiyun
vlan_entry_set_parity(u64 reg_val)2726*4882a593Smuzhiyun static u64 vlan_entry_set_parity(u64 reg_val)
2727*4882a593Smuzhiyun {
2728*4882a593Smuzhiyun u64 port01_mask;
2729*4882a593Smuzhiyun u64 port23_mask;
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun port01_mask = 0x00ff;
2732*4882a593Smuzhiyun port23_mask = 0xff00;
2733*4882a593Smuzhiyun
2734*4882a593Smuzhiyun if (hweight64(reg_val & port01_mask) & 1)
2735*4882a593Smuzhiyun reg_val |= ENET_VLAN_TBL_PARITY0;
2736*4882a593Smuzhiyun else
2737*4882a593Smuzhiyun reg_val &= ~ENET_VLAN_TBL_PARITY0;
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun if (hweight64(reg_val & port23_mask) & 1)
2740*4882a593Smuzhiyun reg_val |= ENET_VLAN_TBL_PARITY1;
2741*4882a593Smuzhiyun else
2742*4882a593Smuzhiyun reg_val &= ~ENET_VLAN_TBL_PARITY1;
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun return reg_val;
2745*4882a593Smuzhiyun }
2746*4882a593Smuzhiyun
vlan_tbl_write(struct niu * np,unsigned long index,int port,int vpr,int rdc_table)2747*4882a593Smuzhiyun static void vlan_tbl_write(struct niu *np, unsigned long index,
2748*4882a593Smuzhiyun int port, int vpr, int rdc_table)
2749*4882a593Smuzhiyun {
2750*4882a593Smuzhiyun u64 reg_val = nr64(ENET_VLAN_TBL(index));
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun reg_val &= ~((ENET_VLAN_TBL_VPR |
2753*4882a593Smuzhiyun ENET_VLAN_TBL_VLANRDCTBLN) <<
2754*4882a593Smuzhiyun ENET_VLAN_TBL_SHIFT(port));
2755*4882a593Smuzhiyun if (vpr)
2756*4882a593Smuzhiyun reg_val |= (ENET_VLAN_TBL_VPR <<
2757*4882a593Smuzhiyun ENET_VLAN_TBL_SHIFT(port));
2758*4882a593Smuzhiyun reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun reg_val = vlan_entry_set_parity(reg_val);
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun nw64(ENET_VLAN_TBL(index), reg_val);
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun
vlan_tbl_clear(struct niu * np)2765*4882a593Smuzhiyun static void vlan_tbl_clear(struct niu *np)
2766*4882a593Smuzhiyun {
2767*4882a593Smuzhiyun int i;
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
2770*4882a593Smuzhiyun nw64(ENET_VLAN_TBL(i), 0);
2771*4882a593Smuzhiyun }
2772*4882a593Smuzhiyun
tcam_wait_bit(struct niu * np,u64 bit)2773*4882a593Smuzhiyun static int tcam_wait_bit(struct niu *np, u64 bit)
2774*4882a593Smuzhiyun {
2775*4882a593Smuzhiyun int limit = 1000;
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun while (--limit > 0) {
2778*4882a593Smuzhiyun if (nr64(TCAM_CTL) & bit)
2779*4882a593Smuzhiyun break;
2780*4882a593Smuzhiyun udelay(1);
2781*4882a593Smuzhiyun }
2782*4882a593Smuzhiyun if (limit <= 0)
2783*4882a593Smuzhiyun return -ENODEV;
2784*4882a593Smuzhiyun
2785*4882a593Smuzhiyun return 0;
2786*4882a593Smuzhiyun }
2787*4882a593Smuzhiyun
tcam_flush(struct niu * np,int index)2788*4882a593Smuzhiyun static int tcam_flush(struct niu *np, int index)
2789*4882a593Smuzhiyun {
2790*4882a593Smuzhiyun nw64(TCAM_KEY_0, 0x00);
2791*4882a593Smuzhiyun nw64(TCAM_KEY_MASK_0, 0xff);
2792*4882a593Smuzhiyun nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun return tcam_wait_bit(np, TCAM_CTL_STAT);
2795*4882a593Smuzhiyun }
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun #if 0
2798*4882a593Smuzhiyun static int tcam_read(struct niu *np, int index,
2799*4882a593Smuzhiyun u64 *key, u64 *mask)
2800*4882a593Smuzhiyun {
2801*4882a593Smuzhiyun int err;
2802*4882a593Smuzhiyun
2803*4882a593Smuzhiyun nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
2804*4882a593Smuzhiyun err = tcam_wait_bit(np, TCAM_CTL_STAT);
2805*4882a593Smuzhiyun if (!err) {
2806*4882a593Smuzhiyun key[0] = nr64(TCAM_KEY_0);
2807*4882a593Smuzhiyun key[1] = nr64(TCAM_KEY_1);
2808*4882a593Smuzhiyun key[2] = nr64(TCAM_KEY_2);
2809*4882a593Smuzhiyun key[3] = nr64(TCAM_KEY_3);
2810*4882a593Smuzhiyun mask[0] = nr64(TCAM_KEY_MASK_0);
2811*4882a593Smuzhiyun mask[1] = nr64(TCAM_KEY_MASK_1);
2812*4882a593Smuzhiyun mask[2] = nr64(TCAM_KEY_MASK_2);
2813*4882a593Smuzhiyun mask[3] = nr64(TCAM_KEY_MASK_3);
2814*4882a593Smuzhiyun }
2815*4882a593Smuzhiyun return err;
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun #endif
2818*4882a593Smuzhiyun
tcam_write(struct niu * np,int index,u64 * key,u64 * mask)2819*4882a593Smuzhiyun static int tcam_write(struct niu *np, int index,
2820*4882a593Smuzhiyun u64 *key, u64 *mask)
2821*4882a593Smuzhiyun {
2822*4882a593Smuzhiyun nw64(TCAM_KEY_0, key[0]);
2823*4882a593Smuzhiyun nw64(TCAM_KEY_1, key[1]);
2824*4882a593Smuzhiyun nw64(TCAM_KEY_2, key[2]);
2825*4882a593Smuzhiyun nw64(TCAM_KEY_3, key[3]);
2826*4882a593Smuzhiyun nw64(TCAM_KEY_MASK_0, mask[0]);
2827*4882a593Smuzhiyun nw64(TCAM_KEY_MASK_1, mask[1]);
2828*4882a593Smuzhiyun nw64(TCAM_KEY_MASK_2, mask[2]);
2829*4882a593Smuzhiyun nw64(TCAM_KEY_MASK_3, mask[3]);
2830*4882a593Smuzhiyun nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun return tcam_wait_bit(np, TCAM_CTL_STAT);
2833*4882a593Smuzhiyun }
2834*4882a593Smuzhiyun
2835*4882a593Smuzhiyun #if 0
2836*4882a593Smuzhiyun static int tcam_assoc_read(struct niu *np, int index, u64 *data)
2837*4882a593Smuzhiyun {
2838*4882a593Smuzhiyun int err;
2839*4882a593Smuzhiyun
2840*4882a593Smuzhiyun nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
2841*4882a593Smuzhiyun err = tcam_wait_bit(np, TCAM_CTL_STAT);
2842*4882a593Smuzhiyun if (!err)
2843*4882a593Smuzhiyun *data = nr64(TCAM_KEY_1);
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun return err;
2846*4882a593Smuzhiyun }
2847*4882a593Smuzhiyun #endif
2848*4882a593Smuzhiyun
tcam_assoc_write(struct niu * np,int index,u64 assoc_data)2849*4882a593Smuzhiyun static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
2850*4882a593Smuzhiyun {
2851*4882a593Smuzhiyun nw64(TCAM_KEY_1, assoc_data);
2852*4882a593Smuzhiyun nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun return tcam_wait_bit(np, TCAM_CTL_STAT);
2855*4882a593Smuzhiyun }
2856*4882a593Smuzhiyun
tcam_enable(struct niu * np,int on)2857*4882a593Smuzhiyun static void tcam_enable(struct niu *np, int on)
2858*4882a593Smuzhiyun {
2859*4882a593Smuzhiyun u64 val = nr64(FFLP_CFG_1);
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun if (on)
2862*4882a593Smuzhiyun val &= ~FFLP_CFG_1_TCAM_DIS;
2863*4882a593Smuzhiyun else
2864*4882a593Smuzhiyun val |= FFLP_CFG_1_TCAM_DIS;
2865*4882a593Smuzhiyun nw64(FFLP_CFG_1, val);
2866*4882a593Smuzhiyun }
2867*4882a593Smuzhiyun
tcam_set_lat_and_ratio(struct niu * np,u64 latency,u64 ratio)2868*4882a593Smuzhiyun static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
2869*4882a593Smuzhiyun {
2870*4882a593Smuzhiyun u64 val = nr64(FFLP_CFG_1);
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun val &= ~(FFLP_CFG_1_FFLPINITDONE |
2873*4882a593Smuzhiyun FFLP_CFG_1_CAMLAT |
2874*4882a593Smuzhiyun FFLP_CFG_1_CAMRATIO);
2875*4882a593Smuzhiyun val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
2876*4882a593Smuzhiyun val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
2877*4882a593Smuzhiyun nw64(FFLP_CFG_1, val);
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun val = nr64(FFLP_CFG_1);
2880*4882a593Smuzhiyun val |= FFLP_CFG_1_FFLPINITDONE;
2881*4882a593Smuzhiyun nw64(FFLP_CFG_1, val);
2882*4882a593Smuzhiyun }
2883*4882a593Smuzhiyun
tcam_user_eth_class_enable(struct niu * np,unsigned long class,int on)2884*4882a593Smuzhiyun static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
2885*4882a593Smuzhiyun int on)
2886*4882a593Smuzhiyun {
2887*4882a593Smuzhiyun unsigned long reg;
2888*4882a593Smuzhiyun u64 val;
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun if (class < CLASS_CODE_ETHERTYPE1 ||
2891*4882a593Smuzhiyun class > CLASS_CODE_ETHERTYPE2)
2892*4882a593Smuzhiyun return -EINVAL;
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
2895*4882a593Smuzhiyun val = nr64(reg);
2896*4882a593Smuzhiyun if (on)
2897*4882a593Smuzhiyun val |= L2_CLS_VLD;
2898*4882a593Smuzhiyun else
2899*4882a593Smuzhiyun val &= ~L2_CLS_VLD;
2900*4882a593Smuzhiyun nw64(reg, val);
2901*4882a593Smuzhiyun
2902*4882a593Smuzhiyun return 0;
2903*4882a593Smuzhiyun }
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun #if 0
2906*4882a593Smuzhiyun static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
2907*4882a593Smuzhiyun u64 ether_type)
2908*4882a593Smuzhiyun {
2909*4882a593Smuzhiyun unsigned long reg;
2910*4882a593Smuzhiyun u64 val;
2911*4882a593Smuzhiyun
2912*4882a593Smuzhiyun if (class < CLASS_CODE_ETHERTYPE1 ||
2913*4882a593Smuzhiyun class > CLASS_CODE_ETHERTYPE2 ||
2914*4882a593Smuzhiyun (ether_type & ~(u64)0xffff) != 0)
2915*4882a593Smuzhiyun return -EINVAL;
2916*4882a593Smuzhiyun
2917*4882a593Smuzhiyun reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
2918*4882a593Smuzhiyun val = nr64(reg);
2919*4882a593Smuzhiyun val &= ~L2_CLS_ETYPE;
2920*4882a593Smuzhiyun val |= (ether_type << L2_CLS_ETYPE_SHIFT);
2921*4882a593Smuzhiyun nw64(reg, val);
2922*4882a593Smuzhiyun
2923*4882a593Smuzhiyun return 0;
2924*4882a593Smuzhiyun }
2925*4882a593Smuzhiyun #endif
2926*4882a593Smuzhiyun
tcam_user_ip_class_enable(struct niu * np,unsigned long class,int on)2927*4882a593Smuzhiyun static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
2928*4882a593Smuzhiyun int on)
2929*4882a593Smuzhiyun {
2930*4882a593Smuzhiyun unsigned long reg;
2931*4882a593Smuzhiyun u64 val;
2932*4882a593Smuzhiyun
2933*4882a593Smuzhiyun if (class < CLASS_CODE_USER_PROG1 ||
2934*4882a593Smuzhiyun class > CLASS_CODE_USER_PROG4)
2935*4882a593Smuzhiyun return -EINVAL;
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
2938*4882a593Smuzhiyun val = nr64(reg);
2939*4882a593Smuzhiyun if (on)
2940*4882a593Smuzhiyun val |= L3_CLS_VALID;
2941*4882a593Smuzhiyun else
2942*4882a593Smuzhiyun val &= ~L3_CLS_VALID;
2943*4882a593Smuzhiyun nw64(reg, val);
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun return 0;
2946*4882a593Smuzhiyun }
2947*4882a593Smuzhiyun
tcam_user_ip_class_set(struct niu * np,unsigned long class,int ipv6,u64 protocol_id,u64 tos_mask,u64 tos_val)2948*4882a593Smuzhiyun static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
2949*4882a593Smuzhiyun int ipv6, u64 protocol_id,
2950*4882a593Smuzhiyun u64 tos_mask, u64 tos_val)
2951*4882a593Smuzhiyun {
2952*4882a593Smuzhiyun unsigned long reg;
2953*4882a593Smuzhiyun u64 val;
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun if (class < CLASS_CODE_USER_PROG1 ||
2956*4882a593Smuzhiyun class > CLASS_CODE_USER_PROG4 ||
2957*4882a593Smuzhiyun (protocol_id & ~(u64)0xff) != 0 ||
2958*4882a593Smuzhiyun (tos_mask & ~(u64)0xff) != 0 ||
2959*4882a593Smuzhiyun (tos_val & ~(u64)0xff) != 0)
2960*4882a593Smuzhiyun return -EINVAL;
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
2963*4882a593Smuzhiyun val = nr64(reg);
2964*4882a593Smuzhiyun val &= ~(L3_CLS_IPVER | L3_CLS_PID |
2965*4882a593Smuzhiyun L3_CLS_TOSMASK | L3_CLS_TOS);
2966*4882a593Smuzhiyun if (ipv6)
2967*4882a593Smuzhiyun val |= L3_CLS_IPVER;
2968*4882a593Smuzhiyun val |= (protocol_id << L3_CLS_PID_SHIFT);
2969*4882a593Smuzhiyun val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
2970*4882a593Smuzhiyun val |= (tos_val << L3_CLS_TOS_SHIFT);
2971*4882a593Smuzhiyun nw64(reg, val);
2972*4882a593Smuzhiyun
2973*4882a593Smuzhiyun return 0;
2974*4882a593Smuzhiyun }
2975*4882a593Smuzhiyun
tcam_early_init(struct niu * np)2976*4882a593Smuzhiyun static int tcam_early_init(struct niu *np)
2977*4882a593Smuzhiyun {
2978*4882a593Smuzhiyun unsigned long i;
2979*4882a593Smuzhiyun int err;
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun tcam_enable(np, 0);
2982*4882a593Smuzhiyun tcam_set_lat_and_ratio(np,
2983*4882a593Smuzhiyun DEFAULT_TCAM_LATENCY,
2984*4882a593Smuzhiyun DEFAULT_TCAM_ACCESS_RATIO);
2985*4882a593Smuzhiyun for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
2986*4882a593Smuzhiyun err = tcam_user_eth_class_enable(np, i, 0);
2987*4882a593Smuzhiyun if (err)
2988*4882a593Smuzhiyun return err;
2989*4882a593Smuzhiyun }
2990*4882a593Smuzhiyun for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
2991*4882a593Smuzhiyun err = tcam_user_ip_class_enable(np, i, 0);
2992*4882a593Smuzhiyun if (err)
2993*4882a593Smuzhiyun return err;
2994*4882a593Smuzhiyun }
2995*4882a593Smuzhiyun
2996*4882a593Smuzhiyun return 0;
2997*4882a593Smuzhiyun }
2998*4882a593Smuzhiyun
tcam_flush_all(struct niu * np)2999*4882a593Smuzhiyun static int tcam_flush_all(struct niu *np)
3000*4882a593Smuzhiyun {
3001*4882a593Smuzhiyun unsigned long i;
3002*4882a593Smuzhiyun
3003*4882a593Smuzhiyun for (i = 0; i < np->parent->tcam_num_entries; i++) {
3004*4882a593Smuzhiyun int err = tcam_flush(np, i);
3005*4882a593Smuzhiyun if (err)
3006*4882a593Smuzhiyun return err;
3007*4882a593Smuzhiyun }
3008*4882a593Smuzhiyun return 0;
3009*4882a593Smuzhiyun }
3010*4882a593Smuzhiyun
hash_addr_regval(unsigned long index,unsigned long num_entries)3011*4882a593Smuzhiyun static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
3012*4882a593Smuzhiyun {
3013*4882a593Smuzhiyun return (u64)index | (num_entries == 1 ? HASH_TBL_ADDR_AUTOINC : 0);
3014*4882a593Smuzhiyun }
3015*4882a593Smuzhiyun
3016*4882a593Smuzhiyun #if 0
3017*4882a593Smuzhiyun static int hash_read(struct niu *np, unsigned long partition,
3018*4882a593Smuzhiyun unsigned long index, unsigned long num_entries,
3019*4882a593Smuzhiyun u64 *data)
3020*4882a593Smuzhiyun {
3021*4882a593Smuzhiyun u64 val = hash_addr_regval(index, num_entries);
3022*4882a593Smuzhiyun unsigned long i;
3023*4882a593Smuzhiyun
3024*4882a593Smuzhiyun if (partition >= FCRAM_NUM_PARTITIONS ||
3025*4882a593Smuzhiyun index + num_entries > FCRAM_SIZE)
3026*4882a593Smuzhiyun return -EINVAL;
3027*4882a593Smuzhiyun
3028*4882a593Smuzhiyun nw64(HASH_TBL_ADDR(partition), val);
3029*4882a593Smuzhiyun for (i = 0; i < num_entries; i++)
3030*4882a593Smuzhiyun data[i] = nr64(HASH_TBL_DATA(partition));
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun return 0;
3033*4882a593Smuzhiyun }
3034*4882a593Smuzhiyun #endif
3035*4882a593Smuzhiyun
hash_write(struct niu * np,unsigned long partition,unsigned long index,unsigned long num_entries,u64 * data)3036*4882a593Smuzhiyun static int hash_write(struct niu *np, unsigned long partition,
3037*4882a593Smuzhiyun unsigned long index, unsigned long num_entries,
3038*4882a593Smuzhiyun u64 *data)
3039*4882a593Smuzhiyun {
3040*4882a593Smuzhiyun u64 val = hash_addr_regval(index, num_entries);
3041*4882a593Smuzhiyun unsigned long i;
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun if (partition >= FCRAM_NUM_PARTITIONS ||
3044*4882a593Smuzhiyun index + (num_entries * 8) > FCRAM_SIZE)
3045*4882a593Smuzhiyun return -EINVAL;
3046*4882a593Smuzhiyun
3047*4882a593Smuzhiyun nw64(HASH_TBL_ADDR(partition), val);
3048*4882a593Smuzhiyun for (i = 0; i < num_entries; i++)
3049*4882a593Smuzhiyun nw64(HASH_TBL_DATA(partition), data[i]);
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun return 0;
3052*4882a593Smuzhiyun }
3053*4882a593Smuzhiyun
fflp_reset(struct niu * np)3054*4882a593Smuzhiyun static void fflp_reset(struct niu *np)
3055*4882a593Smuzhiyun {
3056*4882a593Smuzhiyun u64 val;
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
3059*4882a593Smuzhiyun udelay(10);
3060*4882a593Smuzhiyun nw64(FFLP_CFG_1, 0);
3061*4882a593Smuzhiyun
3062*4882a593Smuzhiyun val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
3063*4882a593Smuzhiyun nw64(FFLP_CFG_1, val);
3064*4882a593Smuzhiyun }
3065*4882a593Smuzhiyun
fflp_set_timings(struct niu * np)3066*4882a593Smuzhiyun static void fflp_set_timings(struct niu *np)
3067*4882a593Smuzhiyun {
3068*4882a593Smuzhiyun u64 val = nr64(FFLP_CFG_1);
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun val &= ~FFLP_CFG_1_FFLPINITDONE;
3071*4882a593Smuzhiyun val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
3072*4882a593Smuzhiyun nw64(FFLP_CFG_1, val);
3073*4882a593Smuzhiyun
3074*4882a593Smuzhiyun val = nr64(FFLP_CFG_1);
3075*4882a593Smuzhiyun val |= FFLP_CFG_1_FFLPINITDONE;
3076*4882a593Smuzhiyun nw64(FFLP_CFG_1, val);
3077*4882a593Smuzhiyun
3078*4882a593Smuzhiyun val = nr64(FCRAM_REF_TMR);
3079*4882a593Smuzhiyun val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
3080*4882a593Smuzhiyun val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
3081*4882a593Smuzhiyun val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
3082*4882a593Smuzhiyun nw64(FCRAM_REF_TMR, val);
3083*4882a593Smuzhiyun }
3084*4882a593Smuzhiyun
fflp_set_partition(struct niu * np,u64 partition,u64 mask,u64 base,int enable)3085*4882a593Smuzhiyun static int fflp_set_partition(struct niu *np, u64 partition,
3086*4882a593Smuzhiyun u64 mask, u64 base, int enable)
3087*4882a593Smuzhiyun {
3088*4882a593Smuzhiyun unsigned long reg;
3089*4882a593Smuzhiyun u64 val;
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun if (partition >= FCRAM_NUM_PARTITIONS ||
3092*4882a593Smuzhiyun (mask & ~(u64)0x1f) != 0 ||
3093*4882a593Smuzhiyun (base & ~(u64)0x1f) != 0)
3094*4882a593Smuzhiyun return -EINVAL;
3095*4882a593Smuzhiyun
3096*4882a593Smuzhiyun reg = FLW_PRT_SEL(partition);
3097*4882a593Smuzhiyun
3098*4882a593Smuzhiyun val = nr64(reg);
3099*4882a593Smuzhiyun val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
3100*4882a593Smuzhiyun val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
3101*4882a593Smuzhiyun val |= (base << FLW_PRT_SEL_BASE_SHIFT);
3102*4882a593Smuzhiyun if (enable)
3103*4882a593Smuzhiyun val |= FLW_PRT_SEL_EXT;
3104*4882a593Smuzhiyun nw64(reg, val);
3105*4882a593Smuzhiyun
3106*4882a593Smuzhiyun return 0;
3107*4882a593Smuzhiyun }
3108*4882a593Smuzhiyun
fflp_disable_all_partitions(struct niu * np)3109*4882a593Smuzhiyun static int fflp_disable_all_partitions(struct niu *np)
3110*4882a593Smuzhiyun {
3111*4882a593Smuzhiyun unsigned long i;
3112*4882a593Smuzhiyun
3113*4882a593Smuzhiyun for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
3114*4882a593Smuzhiyun int err = fflp_set_partition(np, 0, 0, 0, 0);
3115*4882a593Smuzhiyun if (err)
3116*4882a593Smuzhiyun return err;
3117*4882a593Smuzhiyun }
3118*4882a593Smuzhiyun return 0;
3119*4882a593Smuzhiyun }
3120*4882a593Smuzhiyun
fflp_llcsnap_enable(struct niu * np,int on)3121*4882a593Smuzhiyun static void fflp_llcsnap_enable(struct niu *np, int on)
3122*4882a593Smuzhiyun {
3123*4882a593Smuzhiyun u64 val = nr64(FFLP_CFG_1);
3124*4882a593Smuzhiyun
3125*4882a593Smuzhiyun if (on)
3126*4882a593Smuzhiyun val |= FFLP_CFG_1_LLCSNAP;
3127*4882a593Smuzhiyun else
3128*4882a593Smuzhiyun val &= ~FFLP_CFG_1_LLCSNAP;
3129*4882a593Smuzhiyun nw64(FFLP_CFG_1, val);
3130*4882a593Smuzhiyun }
3131*4882a593Smuzhiyun
fflp_errors_enable(struct niu * np,int on)3132*4882a593Smuzhiyun static void fflp_errors_enable(struct niu *np, int on)
3133*4882a593Smuzhiyun {
3134*4882a593Smuzhiyun u64 val = nr64(FFLP_CFG_1);
3135*4882a593Smuzhiyun
3136*4882a593Smuzhiyun if (on)
3137*4882a593Smuzhiyun val &= ~FFLP_CFG_1_ERRORDIS;
3138*4882a593Smuzhiyun else
3139*4882a593Smuzhiyun val |= FFLP_CFG_1_ERRORDIS;
3140*4882a593Smuzhiyun nw64(FFLP_CFG_1, val);
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun
fflp_hash_clear(struct niu * np)3143*4882a593Smuzhiyun static int fflp_hash_clear(struct niu *np)
3144*4882a593Smuzhiyun {
3145*4882a593Smuzhiyun struct fcram_hash_ipv4 ent;
3146*4882a593Smuzhiyun unsigned long i;
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun /* IPV4 hash entry with valid bit clear, rest is don't care. */
3149*4882a593Smuzhiyun memset(&ent, 0, sizeof(ent));
3150*4882a593Smuzhiyun ent.header = HASH_HEADER_EXT;
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
3153*4882a593Smuzhiyun int err = hash_write(np, 0, i, 1, (u64 *) &ent);
3154*4882a593Smuzhiyun if (err)
3155*4882a593Smuzhiyun return err;
3156*4882a593Smuzhiyun }
3157*4882a593Smuzhiyun return 0;
3158*4882a593Smuzhiyun }
3159*4882a593Smuzhiyun
fflp_early_init(struct niu * np)3160*4882a593Smuzhiyun static int fflp_early_init(struct niu *np)
3161*4882a593Smuzhiyun {
3162*4882a593Smuzhiyun struct niu_parent *parent;
3163*4882a593Smuzhiyun unsigned long flags;
3164*4882a593Smuzhiyun int err;
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun niu_lock_parent(np, flags);
3167*4882a593Smuzhiyun
3168*4882a593Smuzhiyun parent = np->parent;
3169*4882a593Smuzhiyun err = 0;
3170*4882a593Smuzhiyun if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
3171*4882a593Smuzhiyun if (np->parent->plat_type != PLAT_TYPE_NIU) {
3172*4882a593Smuzhiyun fflp_reset(np);
3173*4882a593Smuzhiyun fflp_set_timings(np);
3174*4882a593Smuzhiyun err = fflp_disable_all_partitions(np);
3175*4882a593Smuzhiyun if (err) {
3176*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
3177*4882a593Smuzhiyun "fflp_disable_all_partitions failed, err=%d\n",
3178*4882a593Smuzhiyun err);
3179*4882a593Smuzhiyun goto out;
3180*4882a593Smuzhiyun }
3181*4882a593Smuzhiyun }
3182*4882a593Smuzhiyun
3183*4882a593Smuzhiyun err = tcam_early_init(np);
3184*4882a593Smuzhiyun if (err) {
3185*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
3186*4882a593Smuzhiyun "tcam_early_init failed, err=%d\n", err);
3187*4882a593Smuzhiyun goto out;
3188*4882a593Smuzhiyun }
3189*4882a593Smuzhiyun fflp_llcsnap_enable(np, 1);
3190*4882a593Smuzhiyun fflp_errors_enable(np, 0);
3191*4882a593Smuzhiyun nw64(H1POLY, 0);
3192*4882a593Smuzhiyun nw64(H2POLY, 0);
3193*4882a593Smuzhiyun
3194*4882a593Smuzhiyun err = tcam_flush_all(np);
3195*4882a593Smuzhiyun if (err) {
3196*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
3197*4882a593Smuzhiyun "tcam_flush_all failed, err=%d\n", err);
3198*4882a593Smuzhiyun goto out;
3199*4882a593Smuzhiyun }
3200*4882a593Smuzhiyun if (np->parent->plat_type != PLAT_TYPE_NIU) {
3201*4882a593Smuzhiyun err = fflp_hash_clear(np);
3202*4882a593Smuzhiyun if (err) {
3203*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
3204*4882a593Smuzhiyun "fflp_hash_clear failed, err=%d\n",
3205*4882a593Smuzhiyun err);
3206*4882a593Smuzhiyun goto out;
3207*4882a593Smuzhiyun }
3208*4882a593Smuzhiyun }
3209*4882a593Smuzhiyun
3210*4882a593Smuzhiyun vlan_tbl_clear(np);
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun parent->flags |= PARENT_FLGS_CLS_HWINIT;
3213*4882a593Smuzhiyun }
3214*4882a593Smuzhiyun out:
3215*4882a593Smuzhiyun niu_unlock_parent(np, flags);
3216*4882a593Smuzhiyun return err;
3217*4882a593Smuzhiyun }
3218*4882a593Smuzhiyun
niu_set_flow_key(struct niu * np,unsigned long class_code,u64 key)3219*4882a593Smuzhiyun static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
3220*4882a593Smuzhiyun {
3221*4882a593Smuzhiyun if (class_code < CLASS_CODE_USER_PROG1 ||
3222*4882a593Smuzhiyun class_code > CLASS_CODE_SCTP_IPV6)
3223*4882a593Smuzhiyun return -EINVAL;
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
3226*4882a593Smuzhiyun return 0;
3227*4882a593Smuzhiyun }
3228*4882a593Smuzhiyun
niu_set_tcam_key(struct niu * np,unsigned long class_code,u64 key)3229*4882a593Smuzhiyun static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
3230*4882a593Smuzhiyun {
3231*4882a593Smuzhiyun if (class_code < CLASS_CODE_USER_PROG1 ||
3232*4882a593Smuzhiyun class_code > CLASS_CODE_SCTP_IPV6)
3233*4882a593Smuzhiyun return -EINVAL;
3234*4882a593Smuzhiyun
3235*4882a593Smuzhiyun nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
3236*4882a593Smuzhiyun return 0;
3237*4882a593Smuzhiyun }
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun /* Entries for the ports are interleaved in the TCAM */
tcam_get_index(struct niu * np,u16 idx)3240*4882a593Smuzhiyun static u16 tcam_get_index(struct niu *np, u16 idx)
3241*4882a593Smuzhiyun {
3242*4882a593Smuzhiyun /* One entry reserved for IP fragment rule */
3243*4882a593Smuzhiyun if (idx >= (np->clas.tcam_sz - 1))
3244*4882a593Smuzhiyun idx = 0;
3245*4882a593Smuzhiyun return np->clas.tcam_top + ((idx+1) * np->parent->num_ports);
3246*4882a593Smuzhiyun }
3247*4882a593Smuzhiyun
tcam_get_size(struct niu * np)3248*4882a593Smuzhiyun static u16 tcam_get_size(struct niu *np)
3249*4882a593Smuzhiyun {
3250*4882a593Smuzhiyun /* One entry reserved for IP fragment rule */
3251*4882a593Smuzhiyun return np->clas.tcam_sz - 1;
3252*4882a593Smuzhiyun }
3253*4882a593Smuzhiyun
tcam_get_valid_entry_cnt(struct niu * np)3254*4882a593Smuzhiyun static u16 tcam_get_valid_entry_cnt(struct niu *np)
3255*4882a593Smuzhiyun {
3256*4882a593Smuzhiyun /* One entry reserved for IP fragment rule */
3257*4882a593Smuzhiyun return np->clas.tcam_valid_entries - 1;
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun
niu_rx_skb_append(struct sk_buff * skb,struct page * page,u32 offset,u32 size,u32 truesize)3260*4882a593Smuzhiyun static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
3261*4882a593Smuzhiyun u32 offset, u32 size, u32 truesize)
3262*4882a593Smuzhiyun {
3263*4882a593Smuzhiyun skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags, page, offset, size);
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun skb->len += size;
3266*4882a593Smuzhiyun skb->data_len += size;
3267*4882a593Smuzhiyun skb->truesize += truesize;
3268*4882a593Smuzhiyun }
3269*4882a593Smuzhiyun
niu_hash_rxaddr(struct rx_ring_info * rp,u64 a)3270*4882a593Smuzhiyun static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
3271*4882a593Smuzhiyun {
3272*4882a593Smuzhiyun a >>= PAGE_SHIFT;
3273*4882a593Smuzhiyun a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
3274*4882a593Smuzhiyun
3275*4882a593Smuzhiyun return a & (MAX_RBR_RING_SIZE - 1);
3276*4882a593Smuzhiyun }
3277*4882a593Smuzhiyun
niu_find_rxpage(struct rx_ring_info * rp,u64 addr,struct page *** link)3278*4882a593Smuzhiyun static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
3279*4882a593Smuzhiyun struct page ***link)
3280*4882a593Smuzhiyun {
3281*4882a593Smuzhiyun unsigned int h = niu_hash_rxaddr(rp, addr);
3282*4882a593Smuzhiyun struct page *p, **pp;
3283*4882a593Smuzhiyun
3284*4882a593Smuzhiyun addr &= PAGE_MASK;
3285*4882a593Smuzhiyun pp = &rp->rxhash[h];
3286*4882a593Smuzhiyun for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
3287*4882a593Smuzhiyun if (p->index == addr) {
3288*4882a593Smuzhiyun *link = pp;
3289*4882a593Smuzhiyun goto found;
3290*4882a593Smuzhiyun }
3291*4882a593Smuzhiyun }
3292*4882a593Smuzhiyun BUG();
3293*4882a593Smuzhiyun
3294*4882a593Smuzhiyun found:
3295*4882a593Smuzhiyun return p;
3296*4882a593Smuzhiyun }
3297*4882a593Smuzhiyun
niu_hash_page(struct rx_ring_info * rp,struct page * page,u64 base)3298*4882a593Smuzhiyun static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
3299*4882a593Smuzhiyun {
3300*4882a593Smuzhiyun unsigned int h = niu_hash_rxaddr(rp, base);
3301*4882a593Smuzhiyun
3302*4882a593Smuzhiyun page->index = base;
3303*4882a593Smuzhiyun page->mapping = (struct address_space *) rp->rxhash[h];
3304*4882a593Smuzhiyun rp->rxhash[h] = page;
3305*4882a593Smuzhiyun }
3306*4882a593Smuzhiyun
niu_rbr_add_page(struct niu * np,struct rx_ring_info * rp,gfp_t mask,int start_index)3307*4882a593Smuzhiyun static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
3308*4882a593Smuzhiyun gfp_t mask, int start_index)
3309*4882a593Smuzhiyun {
3310*4882a593Smuzhiyun struct page *page;
3311*4882a593Smuzhiyun u64 addr;
3312*4882a593Smuzhiyun int i;
3313*4882a593Smuzhiyun
3314*4882a593Smuzhiyun page = alloc_page(mask);
3315*4882a593Smuzhiyun if (!page)
3316*4882a593Smuzhiyun return -ENOMEM;
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun addr = np->ops->map_page(np->device, page, 0,
3319*4882a593Smuzhiyun PAGE_SIZE, DMA_FROM_DEVICE);
3320*4882a593Smuzhiyun if (!addr) {
3321*4882a593Smuzhiyun __free_page(page);
3322*4882a593Smuzhiyun return -ENOMEM;
3323*4882a593Smuzhiyun }
3324*4882a593Smuzhiyun
3325*4882a593Smuzhiyun niu_hash_page(rp, page, addr);
3326*4882a593Smuzhiyun if (rp->rbr_blocks_per_page > 1)
3327*4882a593Smuzhiyun page_ref_add(page, rp->rbr_blocks_per_page - 1);
3328*4882a593Smuzhiyun
3329*4882a593Smuzhiyun for (i = 0; i < rp->rbr_blocks_per_page; i++) {
3330*4882a593Smuzhiyun __le32 *rbr = &rp->rbr[start_index + i];
3331*4882a593Smuzhiyun
3332*4882a593Smuzhiyun *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
3333*4882a593Smuzhiyun addr += rp->rbr_block_size;
3334*4882a593Smuzhiyun }
3335*4882a593Smuzhiyun
3336*4882a593Smuzhiyun return 0;
3337*4882a593Smuzhiyun }
3338*4882a593Smuzhiyun
niu_rbr_refill(struct niu * np,struct rx_ring_info * rp,gfp_t mask)3339*4882a593Smuzhiyun static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
3340*4882a593Smuzhiyun {
3341*4882a593Smuzhiyun int index = rp->rbr_index;
3342*4882a593Smuzhiyun
3343*4882a593Smuzhiyun rp->rbr_pending++;
3344*4882a593Smuzhiyun if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
3345*4882a593Smuzhiyun int err = niu_rbr_add_page(np, rp, mask, index);
3346*4882a593Smuzhiyun
3347*4882a593Smuzhiyun if (unlikely(err)) {
3348*4882a593Smuzhiyun rp->rbr_pending--;
3349*4882a593Smuzhiyun return;
3350*4882a593Smuzhiyun }
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun rp->rbr_index += rp->rbr_blocks_per_page;
3353*4882a593Smuzhiyun BUG_ON(rp->rbr_index > rp->rbr_table_size);
3354*4882a593Smuzhiyun if (rp->rbr_index == rp->rbr_table_size)
3355*4882a593Smuzhiyun rp->rbr_index = 0;
3356*4882a593Smuzhiyun
3357*4882a593Smuzhiyun if (rp->rbr_pending >= rp->rbr_kick_thresh) {
3358*4882a593Smuzhiyun nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
3359*4882a593Smuzhiyun rp->rbr_pending = 0;
3360*4882a593Smuzhiyun }
3361*4882a593Smuzhiyun }
3362*4882a593Smuzhiyun }
3363*4882a593Smuzhiyun
niu_rx_pkt_ignore(struct niu * np,struct rx_ring_info * rp)3364*4882a593Smuzhiyun static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
3365*4882a593Smuzhiyun {
3366*4882a593Smuzhiyun unsigned int index = rp->rcr_index;
3367*4882a593Smuzhiyun int num_rcr = 0;
3368*4882a593Smuzhiyun
3369*4882a593Smuzhiyun rp->rx_dropped++;
3370*4882a593Smuzhiyun while (1) {
3371*4882a593Smuzhiyun struct page *page, **link;
3372*4882a593Smuzhiyun u64 addr, val;
3373*4882a593Smuzhiyun u32 rcr_size;
3374*4882a593Smuzhiyun
3375*4882a593Smuzhiyun num_rcr++;
3376*4882a593Smuzhiyun
3377*4882a593Smuzhiyun val = le64_to_cpup(&rp->rcr[index]);
3378*4882a593Smuzhiyun addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
3379*4882a593Smuzhiyun RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
3380*4882a593Smuzhiyun page = niu_find_rxpage(rp, addr, &link);
3381*4882a593Smuzhiyun
3382*4882a593Smuzhiyun rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
3383*4882a593Smuzhiyun RCR_ENTRY_PKTBUFSZ_SHIFT];
3384*4882a593Smuzhiyun if ((page->index + PAGE_SIZE) - rcr_size == addr) {
3385*4882a593Smuzhiyun *link = (struct page *) page->mapping;
3386*4882a593Smuzhiyun np->ops->unmap_page(np->device, page->index,
3387*4882a593Smuzhiyun PAGE_SIZE, DMA_FROM_DEVICE);
3388*4882a593Smuzhiyun page->index = 0;
3389*4882a593Smuzhiyun page->mapping = NULL;
3390*4882a593Smuzhiyun __free_page(page);
3391*4882a593Smuzhiyun rp->rbr_refill_pending++;
3392*4882a593Smuzhiyun }
3393*4882a593Smuzhiyun
3394*4882a593Smuzhiyun index = NEXT_RCR(rp, index);
3395*4882a593Smuzhiyun if (!(val & RCR_ENTRY_MULTI))
3396*4882a593Smuzhiyun break;
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun }
3399*4882a593Smuzhiyun rp->rcr_index = index;
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun return num_rcr;
3402*4882a593Smuzhiyun }
3403*4882a593Smuzhiyun
niu_process_rx_pkt(struct napi_struct * napi,struct niu * np,struct rx_ring_info * rp)3404*4882a593Smuzhiyun static int niu_process_rx_pkt(struct napi_struct *napi, struct niu *np,
3405*4882a593Smuzhiyun struct rx_ring_info *rp)
3406*4882a593Smuzhiyun {
3407*4882a593Smuzhiyun unsigned int index = rp->rcr_index;
3408*4882a593Smuzhiyun struct rx_pkt_hdr1 *rh;
3409*4882a593Smuzhiyun struct sk_buff *skb;
3410*4882a593Smuzhiyun int len, num_rcr;
3411*4882a593Smuzhiyun
3412*4882a593Smuzhiyun skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
3413*4882a593Smuzhiyun if (unlikely(!skb))
3414*4882a593Smuzhiyun return niu_rx_pkt_ignore(np, rp);
3415*4882a593Smuzhiyun
3416*4882a593Smuzhiyun num_rcr = 0;
3417*4882a593Smuzhiyun while (1) {
3418*4882a593Smuzhiyun struct page *page, **link;
3419*4882a593Smuzhiyun u32 rcr_size, append_size;
3420*4882a593Smuzhiyun u64 addr, val, off;
3421*4882a593Smuzhiyun
3422*4882a593Smuzhiyun num_rcr++;
3423*4882a593Smuzhiyun
3424*4882a593Smuzhiyun val = le64_to_cpup(&rp->rcr[index]);
3425*4882a593Smuzhiyun
3426*4882a593Smuzhiyun len = (val & RCR_ENTRY_L2_LEN) >>
3427*4882a593Smuzhiyun RCR_ENTRY_L2_LEN_SHIFT;
3428*4882a593Smuzhiyun append_size = len + ETH_HLEN + ETH_FCS_LEN;
3429*4882a593Smuzhiyun
3430*4882a593Smuzhiyun addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
3431*4882a593Smuzhiyun RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
3432*4882a593Smuzhiyun page = niu_find_rxpage(rp, addr, &link);
3433*4882a593Smuzhiyun
3434*4882a593Smuzhiyun rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
3435*4882a593Smuzhiyun RCR_ENTRY_PKTBUFSZ_SHIFT];
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun off = addr & ~PAGE_MASK;
3438*4882a593Smuzhiyun if (num_rcr == 1) {
3439*4882a593Smuzhiyun int ptype;
3440*4882a593Smuzhiyun
3441*4882a593Smuzhiyun ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
3442*4882a593Smuzhiyun if ((ptype == RCR_PKT_TYPE_TCP ||
3443*4882a593Smuzhiyun ptype == RCR_PKT_TYPE_UDP) &&
3444*4882a593Smuzhiyun !(val & (RCR_ENTRY_NOPORT |
3445*4882a593Smuzhiyun RCR_ENTRY_ERROR)))
3446*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
3447*4882a593Smuzhiyun else
3448*4882a593Smuzhiyun skb_checksum_none_assert(skb);
3449*4882a593Smuzhiyun } else if (!(val & RCR_ENTRY_MULTI))
3450*4882a593Smuzhiyun append_size = append_size - skb->len;
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun niu_rx_skb_append(skb, page, off, append_size, rcr_size);
3453*4882a593Smuzhiyun if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
3454*4882a593Smuzhiyun *link = (struct page *) page->mapping;
3455*4882a593Smuzhiyun np->ops->unmap_page(np->device, page->index,
3456*4882a593Smuzhiyun PAGE_SIZE, DMA_FROM_DEVICE);
3457*4882a593Smuzhiyun page->index = 0;
3458*4882a593Smuzhiyun page->mapping = NULL;
3459*4882a593Smuzhiyun rp->rbr_refill_pending++;
3460*4882a593Smuzhiyun } else
3461*4882a593Smuzhiyun get_page(page);
3462*4882a593Smuzhiyun
3463*4882a593Smuzhiyun index = NEXT_RCR(rp, index);
3464*4882a593Smuzhiyun if (!(val & RCR_ENTRY_MULTI))
3465*4882a593Smuzhiyun break;
3466*4882a593Smuzhiyun
3467*4882a593Smuzhiyun }
3468*4882a593Smuzhiyun rp->rcr_index = index;
3469*4882a593Smuzhiyun
3470*4882a593Smuzhiyun len += sizeof(*rh);
3471*4882a593Smuzhiyun len = min_t(int, len, sizeof(*rh) + VLAN_ETH_HLEN);
3472*4882a593Smuzhiyun __pskb_pull_tail(skb, len);
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun rh = (struct rx_pkt_hdr1 *) skb->data;
3475*4882a593Smuzhiyun if (np->dev->features & NETIF_F_RXHASH)
3476*4882a593Smuzhiyun skb_set_hash(skb,
3477*4882a593Smuzhiyun ((u32)rh->hashval2_0 << 24 |
3478*4882a593Smuzhiyun (u32)rh->hashval2_1 << 16 |
3479*4882a593Smuzhiyun (u32)rh->hashval1_1 << 8 |
3480*4882a593Smuzhiyun (u32)rh->hashval1_2 << 0),
3481*4882a593Smuzhiyun PKT_HASH_TYPE_L3);
3482*4882a593Smuzhiyun skb_pull(skb, sizeof(*rh));
3483*4882a593Smuzhiyun
3484*4882a593Smuzhiyun rp->rx_packets++;
3485*4882a593Smuzhiyun rp->rx_bytes += skb->len;
3486*4882a593Smuzhiyun
3487*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, np->dev);
3488*4882a593Smuzhiyun skb_record_rx_queue(skb, rp->rx_channel);
3489*4882a593Smuzhiyun napi_gro_receive(napi, skb);
3490*4882a593Smuzhiyun
3491*4882a593Smuzhiyun return num_rcr;
3492*4882a593Smuzhiyun }
3493*4882a593Smuzhiyun
niu_rbr_fill(struct niu * np,struct rx_ring_info * rp,gfp_t mask)3494*4882a593Smuzhiyun static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
3495*4882a593Smuzhiyun {
3496*4882a593Smuzhiyun int blocks_per_page = rp->rbr_blocks_per_page;
3497*4882a593Smuzhiyun int err, index = rp->rbr_index;
3498*4882a593Smuzhiyun
3499*4882a593Smuzhiyun err = 0;
3500*4882a593Smuzhiyun while (index < (rp->rbr_table_size - blocks_per_page)) {
3501*4882a593Smuzhiyun err = niu_rbr_add_page(np, rp, mask, index);
3502*4882a593Smuzhiyun if (unlikely(err))
3503*4882a593Smuzhiyun break;
3504*4882a593Smuzhiyun
3505*4882a593Smuzhiyun index += blocks_per_page;
3506*4882a593Smuzhiyun }
3507*4882a593Smuzhiyun
3508*4882a593Smuzhiyun rp->rbr_index = index;
3509*4882a593Smuzhiyun return err;
3510*4882a593Smuzhiyun }
3511*4882a593Smuzhiyun
niu_rbr_free(struct niu * np,struct rx_ring_info * rp)3512*4882a593Smuzhiyun static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
3513*4882a593Smuzhiyun {
3514*4882a593Smuzhiyun int i;
3515*4882a593Smuzhiyun
3516*4882a593Smuzhiyun for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
3517*4882a593Smuzhiyun struct page *page;
3518*4882a593Smuzhiyun
3519*4882a593Smuzhiyun page = rp->rxhash[i];
3520*4882a593Smuzhiyun while (page) {
3521*4882a593Smuzhiyun struct page *next = (struct page *) page->mapping;
3522*4882a593Smuzhiyun u64 base = page->index;
3523*4882a593Smuzhiyun
3524*4882a593Smuzhiyun np->ops->unmap_page(np->device, base, PAGE_SIZE,
3525*4882a593Smuzhiyun DMA_FROM_DEVICE);
3526*4882a593Smuzhiyun page->index = 0;
3527*4882a593Smuzhiyun page->mapping = NULL;
3528*4882a593Smuzhiyun
3529*4882a593Smuzhiyun __free_page(page);
3530*4882a593Smuzhiyun
3531*4882a593Smuzhiyun page = next;
3532*4882a593Smuzhiyun }
3533*4882a593Smuzhiyun }
3534*4882a593Smuzhiyun
3535*4882a593Smuzhiyun for (i = 0; i < rp->rbr_table_size; i++)
3536*4882a593Smuzhiyun rp->rbr[i] = cpu_to_le32(0);
3537*4882a593Smuzhiyun rp->rbr_index = 0;
3538*4882a593Smuzhiyun }
3539*4882a593Smuzhiyun
release_tx_packet(struct niu * np,struct tx_ring_info * rp,int idx)3540*4882a593Smuzhiyun static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
3541*4882a593Smuzhiyun {
3542*4882a593Smuzhiyun struct tx_buff_info *tb = &rp->tx_buffs[idx];
3543*4882a593Smuzhiyun struct sk_buff *skb = tb->skb;
3544*4882a593Smuzhiyun struct tx_pkt_hdr *tp;
3545*4882a593Smuzhiyun u64 tx_flags;
3546*4882a593Smuzhiyun int i, len;
3547*4882a593Smuzhiyun
3548*4882a593Smuzhiyun tp = (struct tx_pkt_hdr *) skb->data;
3549*4882a593Smuzhiyun tx_flags = le64_to_cpup(&tp->flags);
3550*4882a593Smuzhiyun
3551*4882a593Smuzhiyun rp->tx_packets++;
3552*4882a593Smuzhiyun rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
3553*4882a593Smuzhiyun ((tx_flags & TXHDR_PAD) / 2));
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun len = skb_headlen(skb);
3556*4882a593Smuzhiyun np->ops->unmap_single(np->device, tb->mapping,
3557*4882a593Smuzhiyun len, DMA_TO_DEVICE);
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
3560*4882a593Smuzhiyun rp->mark_pending--;
3561*4882a593Smuzhiyun
3562*4882a593Smuzhiyun tb->skb = NULL;
3563*4882a593Smuzhiyun do {
3564*4882a593Smuzhiyun idx = NEXT_TX(rp, idx);
3565*4882a593Smuzhiyun len -= MAX_TX_DESC_LEN;
3566*4882a593Smuzhiyun } while (len > 0);
3567*4882a593Smuzhiyun
3568*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
3569*4882a593Smuzhiyun tb = &rp->tx_buffs[idx];
3570*4882a593Smuzhiyun BUG_ON(tb->skb != NULL);
3571*4882a593Smuzhiyun np->ops->unmap_page(np->device, tb->mapping,
3572*4882a593Smuzhiyun skb_frag_size(&skb_shinfo(skb)->frags[i]),
3573*4882a593Smuzhiyun DMA_TO_DEVICE);
3574*4882a593Smuzhiyun idx = NEXT_TX(rp, idx);
3575*4882a593Smuzhiyun }
3576*4882a593Smuzhiyun
3577*4882a593Smuzhiyun dev_kfree_skb(skb);
3578*4882a593Smuzhiyun
3579*4882a593Smuzhiyun return idx;
3580*4882a593Smuzhiyun }
3581*4882a593Smuzhiyun
3582*4882a593Smuzhiyun #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
3583*4882a593Smuzhiyun
niu_tx_work(struct niu * np,struct tx_ring_info * rp)3584*4882a593Smuzhiyun static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
3585*4882a593Smuzhiyun {
3586*4882a593Smuzhiyun struct netdev_queue *txq;
3587*4882a593Smuzhiyun u16 pkt_cnt, tmp;
3588*4882a593Smuzhiyun int cons, index;
3589*4882a593Smuzhiyun u64 cs;
3590*4882a593Smuzhiyun
3591*4882a593Smuzhiyun index = (rp - np->tx_rings);
3592*4882a593Smuzhiyun txq = netdev_get_tx_queue(np->dev, index);
3593*4882a593Smuzhiyun
3594*4882a593Smuzhiyun cs = rp->tx_cs;
3595*4882a593Smuzhiyun if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
3596*4882a593Smuzhiyun goto out;
3597*4882a593Smuzhiyun
3598*4882a593Smuzhiyun tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
3599*4882a593Smuzhiyun pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
3600*4882a593Smuzhiyun (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
3601*4882a593Smuzhiyun
3602*4882a593Smuzhiyun rp->last_pkt_cnt = tmp;
3603*4882a593Smuzhiyun
3604*4882a593Smuzhiyun cons = rp->cons;
3605*4882a593Smuzhiyun
3606*4882a593Smuzhiyun netif_printk(np, tx_done, KERN_DEBUG, np->dev,
3607*4882a593Smuzhiyun "%s() pkt_cnt[%u] cons[%d]\n", __func__, pkt_cnt, cons);
3608*4882a593Smuzhiyun
3609*4882a593Smuzhiyun while (pkt_cnt--)
3610*4882a593Smuzhiyun cons = release_tx_packet(np, rp, cons);
3611*4882a593Smuzhiyun
3612*4882a593Smuzhiyun rp->cons = cons;
3613*4882a593Smuzhiyun smp_mb();
3614*4882a593Smuzhiyun
3615*4882a593Smuzhiyun out:
3616*4882a593Smuzhiyun if (unlikely(netif_tx_queue_stopped(txq) &&
3617*4882a593Smuzhiyun (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
3618*4882a593Smuzhiyun __netif_tx_lock(txq, smp_processor_id());
3619*4882a593Smuzhiyun if (netif_tx_queue_stopped(txq) &&
3620*4882a593Smuzhiyun (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
3621*4882a593Smuzhiyun netif_tx_wake_queue(txq);
3622*4882a593Smuzhiyun __netif_tx_unlock(txq);
3623*4882a593Smuzhiyun }
3624*4882a593Smuzhiyun }
3625*4882a593Smuzhiyun
niu_sync_rx_discard_stats(struct niu * np,struct rx_ring_info * rp,const int limit)3626*4882a593Smuzhiyun static inline void niu_sync_rx_discard_stats(struct niu *np,
3627*4882a593Smuzhiyun struct rx_ring_info *rp,
3628*4882a593Smuzhiyun const int limit)
3629*4882a593Smuzhiyun {
3630*4882a593Smuzhiyun /* This elaborate scheme is needed for reading the RX discard
3631*4882a593Smuzhiyun * counters, as they are only 16-bit and can overflow quickly,
3632*4882a593Smuzhiyun * and because the overflow indication bit is not usable as
3633*4882a593Smuzhiyun * the counter value does not wrap, but remains at max value
3634*4882a593Smuzhiyun * 0xFFFF.
3635*4882a593Smuzhiyun *
3636*4882a593Smuzhiyun * In theory and in practice counters can be lost in between
3637*4882a593Smuzhiyun * reading nr64() and clearing the counter nw64(). For this
3638*4882a593Smuzhiyun * reason, the number of counter clearings nw64() is
3639*4882a593Smuzhiyun * limited/reduced though the limit parameter.
3640*4882a593Smuzhiyun */
3641*4882a593Smuzhiyun int rx_channel = rp->rx_channel;
3642*4882a593Smuzhiyun u32 misc, wred;
3643*4882a593Smuzhiyun
3644*4882a593Smuzhiyun /* RXMISC (Receive Miscellaneous Discard Count), covers the
3645*4882a593Smuzhiyun * following discard events: IPP (Input Port Process),
3646*4882a593Smuzhiyun * FFLP/TCAM, Full RCR (Receive Completion Ring) RBR (Receive
3647*4882a593Smuzhiyun * Block Ring) prefetch buffer is empty.
3648*4882a593Smuzhiyun */
3649*4882a593Smuzhiyun misc = nr64(RXMISC(rx_channel));
3650*4882a593Smuzhiyun if (unlikely((misc & RXMISC_COUNT) > limit)) {
3651*4882a593Smuzhiyun nw64(RXMISC(rx_channel), 0);
3652*4882a593Smuzhiyun rp->rx_errors += misc & RXMISC_COUNT;
3653*4882a593Smuzhiyun
3654*4882a593Smuzhiyun if (unlikely(misc & RXMISC_OFLOW))
3655*4882a593Smuzhiyun dev_err(np->device, "rx-%d: Counter overflow RXMISC discard\n",
3656*4882a593Smuzhiyun rx_channel);
3657*4882a593Smuzhiyun
3658*4882a593Smuzhiyun netif_printk(np, rx_err, KERN_DEBUG, np->dev,
3659*4882a593Smuzhiyun "rx-%d: MISC drop=%u over=%u\n",
3660*4882a593Smuzhiyun rx_channel, misc, misc-limit);
3661*4882a593Smuzhiyun }
3662*4882a593Smuzhiyun
3663*4882a593Smuzhiyun /* WRED (Weighted Random Early Discard) by hardware */
3664*4882a593Smuzhiyun wred = nr64(RED_DIS_CNT(rx_channel));
3665*4882a593Smuzhiyun if (unlikely((wred & RED_DIS_CNT_COUNT) > limit)) {
3666*4882a593Smuzhiyun nw64(RED_DIS_CNT(rx_channel), 0);
3667*4882a593Smuzhiyun rp->rx_dropped += wred & RED_DIS_CNT_COUNT;
3668*4882a593Smuzhiyun
3669*4882a593Smuzhiyun if (unlikely(wred & RED_DIS_CNT_OFLOW))
3670*4882a593Smuzhiyun dev_err(np->device, "rx-%d: Counter overflow WRED discard\n", rx_channel);
3671*4882a593Smuzhiyun
3672*4882a593Smuzhiyun netif_printk(np, rx_err, KERN_DEBUG, np->dev,
3673*4882a593Smuzhiyun "rx-%d: WRED drop=%u over=%u\n",
3674*4882a593Smuzhiyun rx_channel, wred, wred-limit);
3675*4882a593Smuzhiyun }
3676*4882a593Smuzhiyun }
3677*4882a593Smuzhiyun
niu_rx_work(struct napi_struct * napi,struct niu * np,struct rx_ring_info * rp,int budget)3678*4882a593Smuzhiyun static int niu_rx_work(struct napi_struct *napi, struct niu *np,
3679*4882a593Smuzhiyun struct rx_ring_info *rp, int budget)
3680*4882a593Smuzhiyun {
3681*4882a593Smuzhiyun int qlen, rcr_done = 0, work_done = 0;
3682*4882a593Smuzhiyun struct rxdma_mailbox *mbox = rp->mbox;
3683*4882a593Smuzhiyun u64 stat;
3684*4882a593Smuzhiyun
3685*4882a593Smuzhiyun #if 1
3686*4882a593Smuzhiyun stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
3687*4882a593Smuzhiyun qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
3688*4882a593Smuzhiyun #else
3689*4882a593Smuzhiyun stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
3690*4882a593Smuzhiyun qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
3691*4882a593Smuzhiyun #endif
3692*4882a593Smuzhiyun mbox->rx_dma_ctl_stat = 0;
3693*4882a593Smuzhiyun mbox->rcrstat_a = 0;
3694*4882a593Smuzhiyun
3695*4882a593Smuzhiyun netif_printk(np, rx_status, KERN_DEBUG, np->dev,
3696*4882a593Smuzhiyun "%s(chan[%d]), stat[%llx] qlen=%d\n",
3697*4882a593Smuzhiyun __func__, rp->rx_channel, (unsigned long long)stat, qlen);
3698*4882a593Smuzhiyun
3699*4882a593Smuzhiyun rcr_done = work_done = 0;
3700*4882a593Smuzhiyun qlen = min(qlen, budget);
3701*4882a593Smuzhiyun while (work_done < qlen) {
3702*4882a593Smuzhiyun rcr_done += niu_process_rx_pkt(napi, np, rp);
3703*4882a593Smuzhiyun work_done++;
3704*4882a593Smuzhiyun }
3705*4882a593Smuzhiyun
3706*4882a593Smuzhiyun if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
3707*4882a593Smuzhiyun unsigned int i;
3708*4882a593Smuzhiyun
3709*4882a593Smuzhiyun for (i = 0; i < rp->rbr_refill_pending; i++)
3710*4882a593Smuzhiyun niu_rbr_refill(np, rp, GFP_ATOMIC);
3711*4882a593Smuzhiyun rp->rbr_refill_pending = 0;
3712*4882a593Smuzhiyun }
3713*4882a593Smuzhiyun
3714*4882a593Smuzhiyun stat = (RX_DMA_CTL_STAT_MEX |
3715*4882a593Smuzhiyun ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
3716*4882a593Smuzhiyun ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
3717*4882a593Smuzhiyun
3718*4882a593Smuzhiyun nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
3719*4882a593Smuzhiyun
3720*4882a593Smuzhiyun /* Only sync discards stats when qlen indicate potential for drops */
3721*4882a593Smuzhiyun if (qlen > 10)
3722*4882a593Smuzhiyun niu_sync_rx_discard_stats(np, rp, 0x7FFF);
3723*4882a593Smuzhiyun
3724*4882a593Smuzhiyun return work_done;
3725*4882a593Smuzhiyun }
3726*4882a593Smuzhiyun
niu_poll_core(struct niu * np,struct niu_ldg * lp,int budget)3727*4882a593Smuzhiyun static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
3728*4882a593Smuzhiyun {
3729*4882a593Smuzhiyun u64 v0 = lp->v0;
3730*4882a593Smuzhiyun u32 tx_vec = (v0 >> 32);
3731*4882a593Smuzhiyun u32 rx_vec = (v0 & 0xffffffff);
3732*4882a593Smuzhiyun int i, work_done = 0;
3733*4882a593Smuzhiyun
3734*4882a593Smuzhiyun netif_printk(np, intr, KERN_DEBUG, np->dev,
3735*4882a593Smuzhiyun "%s() v0[%016llx]\n", __func__, (unsigned long long)v0);
3736*4882a593Smuzhiyun
3737*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
3738*4882a593Smuzhiyun struct tx_ring_info *rp = &np->tx_rings[i];
3739*4882a593Smuzhiyun if (tx_vec & (1 << rp->tx_channel))
3740*4882a593Smuzhiyun niu_tx_work(np, rp);
3741*4882a593Smuzhiyun nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
3742*4882a593Smuzhiyun }
3743*4882a593Smuzhiyun
3744*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
3745*4882a593Smuzhiyun struct rx_ring_info *rp = &np->rx_rings[i];
3746*4882a593Smuzhiyun
3747*4882a593Smuzhiyun if (rx_vec & (1 << rp->rx_channel)) {
3748*4882a593Smuzhiyun int this_work_done;
3749*4882a593Smuzhiyun
3750*4882a593Smuzhiyun this_work_done = niu_rx_work(&lp->napi, np, rp,
3751*4882a593Smuzhiyun budget);
3752*4882a593Smuzhiyun
3753*4882a593Smuzhiyun budget -= this_work_done;
3754*4882a593Smuzhiyun work_done += this_work_done;
3755*4882a593Smuzhiyun }
3756*4882a593Smuzhiyun nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
3757*4882a593Smuzhiyun }
3758*4882a593Smuzhiyun
3759*4882a593Smuzhiyun return work_done;
3760*4882a593Smuzhiyun }
3761*4882a593Smuzhiyun
niu_poll(struct napi_struct * napi,int budget)3762*4882a593Smuzhiyun static int niu_poll(struct napi_struct *napi, int budget)
3763*4882a593Smuzhiyun {
3764*4882a593Smuzhiyun struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
3765*4882a593Smuzhiyun struct niu *np = lp->np;
3766*4882a593Smuzhiyun int work_done;
3767*4882a593Smuzhiyun
3768*4882a593Smuzhiyun work_done = niu_poll_core(np, lp, budget);
3769*4882a593Smuzhiyun
3770*4882a593Smuzhiyun if (work_done < budget) {
3771*4882a593Smuzhiyun napi_complete_done(napi, work_done);
3772*4882a593Smuzhiyun niu_ldg_rearm(np, lp, 1);
3773*4882a593Smuzhiyun }
3774*4882a593Smuzhiyun return work_done;
3775*4882a593Smuzhiyun }
3776*4882a593Smuzhiyun
niu_log_rxchan_errors(struct niu * np,struct rx_ring_info * rp,u64 stat)3777*4882a593Smuzhiyun static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
3778*4882a593Smuzhiyun u64 stat)
3779*4882a593Smuzhiyun {
3780*4882a593Smuzhiyun netdev_err(np->dev, "RX channel %u errors ( ", rp->rx_channel);
3781*4882a593Smuzhiyun
3782*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
3783*4882a593Smuzhiyun pr_cont("RBR_TMOUT ");
3784*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
3785*4882a593Smuzhiyun pr_cont("RSP_CNT ");
3786*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
3787*4882a593Smuzhiyun pr_cont("BYTE_EN_BUS ");
3788*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
3789*4882a593Smuzhiyun pr_cont("RSP_DAT ");
3790*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
3791*4882a593Smuzhiyun pr_cont("RCR_ACK ");
3792*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
3793*4882a593Smuzhiyun pr_cont("RCR_SHA_PAR ");
3794*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
3795*4882a593Smuzhiyun pr_cont("RBR_PRE_PAR ");
3796*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
3797*4882a593Smuzhiyun pr_cont("CONFIG ");
3798*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_RCRINCON)
3799*4882a593Smuzhiyun pr_cont("RCRINCON ");
3800*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_RCRFULL)
3801*4882a593Smuzhiyun pr_cont("RCRFULL ");
3802*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_RBRFULL)
3803*4882a593Smuzhiyun pr_cont("RBRFULL ");
3804*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
3805*4882a593Smuzhiyun pr_cont("RBRLOGPAGE ");
3806*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
3807*4882a593Smuzhiyun pr_cont("CFIGLOGPAGE ");
3808*4882a593Smuzhiyun if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
3809*4882a593Smuzhiyun pr_cont("DC_FIDO ");
3810*4882a593Smuzhiyun
3811*4882a593Smuzhiyun pr_cont(")\n");
3812*4882a593Smuzhiyun }
3813*4882a593Smuzhiyun
niu_rx_error(struct niu * np,struct rx_ring_info * rp)3814*4882a593Smuzhiyun static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
3815*4882a593Smuzhiyun {
3816*4882a593Smuzhiyun u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
3817*4882a593Smuzhiyun int err = 0;
3818*4882a593Smuzhiyun
3819*4882a593Smuzhiyun
3820*4882a593Smuzhiyun if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
3821*4882a593Smuzhiyun RX_DMA_CTL_STAT_PORT_FATAL))
3822*4882a593Smuzhiyun err = -EINVAL;
3823*4882a593Smuzhiyun
3824*4882a593Smuzhiyun if (err) {
3825*4882a593Smuzhiyun netdev_err(np->dev, "RX channel %u error, stat[%llx]\n",
3826*4882a593Smuzhiyun rp->rx_channel,
3827*4882a593Smuzhiyun (unsigned long long) stat);
3828*4882a593Smuzhiyun
3829*4882a593Smuzhiyun niu_log_rxchan_errors(np, rp, stat);
3830*4882a593Smuzhiyun }
3831*4882a593Smuzhiyun
3832*4882a593Smuzhiyun nw64(RX_DMA_CTL_STAT(rp->rx_channel),
3833*4882a593Smuzhiyun stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
3834*4882a593Smuzhiyun
3835*4882a593Smuzhiyun return err;
3836*4882a593Smuzhiyun }
3837*4882a593Smuzhiyun
niu_log_txchan_errors(struct niu * np,struct tx_ring_info * rp,u64 cs)3838*4882a593Smuzhiyun static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
3839*4882a593Smuzhiyun u64 cs)
3840*4882a593Smuzhiyun {
3841*4882a593Smuzhiyun netdev_err(np->dev, "TX channel %u errors ( ", rp->tx_channel);
3842*4882a593Smuzhiyun
3843*4882a593Smuzhiyun if (cs & TX_CS_MBOX_ERR)
3844*4882a593Smuzhiyun pr_cont("MBOX ");
3845*4882a593Smuzhiyun if (cs & TX_CS_PKT_SIZE_ERR)
3846*4882a593Smuzhiyun pr_cont("PKT_SIZE ");
3847*4882a593Smuzhiyun if (cs & TX_CS_TX_RING_OFLOW)
3848*4882a593Smuzhiyun pr_cont("TX_RING_OFLOW ");
3849*4882a593Smuzhiyun if (cs & TX_CS_PREF_BUF_PAR_ERR)
3850*4882a593Smuzhiyun pr_cont("PREF_BUF_PAR ");
3851*4882a593Smuzhiyun if (cs & TX_CS_NACK_PREF)
3852*4882a593Smuzhiyun pr_cont("NACK_PREF ");
3853*4882a593Smuzhiyun if (cs & TX_CS_NACK_PKT_RD)
3854*4882a593Smuzhiyun pr_cont("NACK_PKT_RD ");
3855*4882a593Smuzhiyun if (cs & TX_CS_CONF_PART_ERR)
3856*4882a593Smuzhiyun pr_cont("CONF_PART ");
3857*4882a593Smuzhiyun if (cs & TX_CS_PKT_PRT_ERR)
3858*4882a593Smuzhiyun pr_cont("PKT_PTR ");
3859*4882a593Smuzhiyun
3860*4882a593Smuzhiyun pr_cont(")\n");
3861*4882a593Smuzhiyun }
3862*4882a593Smuzhiyun
niu_tx_error(struct niu * np,struct tx_ring_info * rp)3863*4882a593Smuzhiyun static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
3864*4882a593Smuzhiyun {
3865*4882a593Smuzhiyun u64 cs, logh, logl;
3866*4882a593Smuzhiyun
3867*4882a593Smuzhiyun cs = nr64(TX_CS(rp->tx_channel));
3868*4882a593Smuzhiyun logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
3869*4882a593Smuzhiyun logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
3870*4882a593Smuzhiyun
3871*4882a593Smuzhiyun netdev_err(np->dev, "TX channel %u error, cs[%llx] logh[%llx] logl[%llx]\n",
3872*4882a593Smuzhiyun rp->tx_channel,
3873*4882a593Smuzhiyun (unsigned long long)cs,
3874*4882a593Smuzhiyun (unsigned long long)logh,
3875*4882a593Smuzhiyun (unsigned long long)logl);
3876*4882a593Smuzhiyun
3877*4882a593Smuzhiyun niu_log_txchan_errors(np, rp, cs);
3878*4882a593Smuzhiyun
3879*4882a593Smuzhiyun return -ENODEV;
3880*4882a593Smuzhiyun }
3881*4882a593Smuzhiyun
niu_mif_interrupt(struct niu * np)3882*4882a593Smuzhiyun static int niu_mif_interrupt(struct niu *np)
3883*4882a593Smuzhiyun {
3884*4882a593Smuzhiyun u64 mif_status = nr64(MIF_STATUS);
3885*4882a593Smuzhiyun int phy_mdint = 0;
3886*4882a593Smuzhiyun
3887*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC) {
3888*4882a593Smuzhiyun u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
3891*4882a593Smuzhiyun phy_mdint = 1;
3892*4882a593Smuzhiyun }
3893*4882a593Smuzhiyun
3894*4882a593Smuzhiyun netdev_err(np->dev, "MIF interrupt, stat[%llx] phy_mdint(%d)\n",
3895*4882a593Smuzhiyun (unsigned long long)mif_status, phy_mdint);
3896*4882a593Smuzhiyun
3897*4882a593Smuzhiyun return -ENODEV;
3898*4882a593Smuzhiyun }
3899*4882a593Smuzhiyun
niu_xmac_interrupt(struct niu * np)3900*4882a593Smuzhiyun static void niu_xmac_interrupt(struct niu *np)
3901*4882a593Smuzhiyun {
3902*4882a593Smuzhiyun struct niu_xmac_stats *mp = &np->mac_stats.xmac;
3903*4882a593Smuzhiyun u64 val;
3904*4882a593Smuzhiyun
3905*4882a593Smuzhiyun val = nr64_mac(XTXMAC_STATUS);
3906*4882a593Smuzhiyun if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
3907*4882a593Smuzhiyun mp->tx_frames += TXMAC_FRM_CNT_COUNT;
3908*4882a593Smuzhiyun if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
3909*4882a593Smuzhiyun mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
3910*4882a593Smuzhiyun if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
3911*4882a593Smuzhiyun mp->tx_fifo_errors++;
3912*4882a593Smuzhiyun if (val & XTXMAC_STATUS_TXMAC_OFLOW)
3913*4882a593Smuzhiyun mp->tx_overflow_errors++;
3914*4882a593Smuzhiyun if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
3915*4882a593Smuzhiyun mp->tx_max_pkt_size_errors++;
3916*4882a593Smuzhiyun if (val & XTXMAC_STATUS_TXMAC_UFLOW)
3917*4882a593Smuzhiyun mp->tx_underflow_errors++;
3918*4882a593Smuzhiyun
3919*4882a593Smuzhiyun val = nr64_mac(XRXMAC_STATUS);
3920*4882a593Smuzhiyun if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
3921*4882a593Smuzhiyun mp->rx_local_faults++;
3922*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RFLT_DET)
3923*4882a593Smuzhiyun mp->rx_remote_faults++;
3924*4882a593Smuzhiyun if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
3925*4882a593Smuzhiyun mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
3926*4882a593Smuzhiyun if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
3927*4882a593Smuzhiyun mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
3928*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
3929*4882a593Smuzhiyun mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
3930*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
3931*4882a593Smuzhiyun mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
3932*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
3933*4882a593Smuzhiyun mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
3934*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
3935*4882a593Smuzhiyun mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
3936*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
3937*4882a593Smuzhiyun mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
3938*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
3939*4882a593Smuzhiyun mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
3940*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
3941*4882a593Smuzhiyun mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
3942*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
3943*4882a593Smuzhiyun mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
3944*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
3945*4882a593Smuzhiyun mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
3946*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
3947*4882a593Smuzhiyun mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
3948*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXOCTET_CNT_EXP)
3949*4882a593Smuzhiyun mp->rx_octets += RXMAC_BT_CNT_COUNT;
3950*4882a593Smuzhiyun if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
3951*4882a593Smuzhiyun mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
3952*4882a593Smuzhiyun if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
3953*4882a593Smuzhiyun mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
3954*4882a593Smuzhiyun if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
3955*4882a593Smuzhiyun mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
3956*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXUFLOW)
3957*4882a593Smuzhiyun mp->rx_underflows++;
3958*4882a593Smuzhiyun if (val & XRXMAC_STATUS_RXOFLOW)
3959*4882a593Smuzhiyun mp->rx_overflows++;
3960*4882a593Smuzhiyun
3961*4882a593Smuzhiyun val = nr64_mac(XMAC_FC_STAT);
3962*4882a593Smuzhiyun if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
3963*4882a593Smuzhiyun mp->pause_off_state++;
3964*4882a593Smuzhiyun if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
3965*4882a593Smuzhiyun mp->pause_on_state++;
3966*4882a593Smuzhiyun if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
3967*4882a593Smuzhiyun mp->pause_received++;
3968*4882a593Smuzhiyun }
3969*4882a593Smuzhiyun
niu_bmac_interrupt(struct niu * np)3970*4882a593Smuzhiyun static void niu_bmac_interrupt(struct niu *np)
3971*4882a593Smuzhiyun {
3972*4882a593Smuzhiyun struct niu_bmac_stats *mp = &np->mac_stats.bmac;
3973*4882a593Smuzhiyun u64 val;
3974*4882a593Smuzhiyun
3975*4882a593Smuzhiyun val = nr64_mac(BTXMAC_STATUS);
3976*4882a593Smuzhiyun if (val & BTXMAC_STATUS_UNDERRUN)
3977*4882a593Smuzhiyun mp->tx_underflow_errors++;
3978*4882a593Smuzhiyun if (val & BTXMAC_STATUS_MAX_PKT_ERR)
3979*4882a593Smuzhiyun mp->tx_max_pkt_size_errors++;
3980*4882a593Smuzhiyun if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
3981*4882a593Smuzhiyun mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
3982*4882a593Smuzhiyun if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
3983*4882a593Smuzhiyun mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
3984*4882a593Smuzhiyun
3985*4882a593Smuzhiyun val = nr64_mac(BRXMAC_STATUS);
3986*4882a593Smuzhiyun if (val & BRXMAC_STATUS_OVERFLOW)
3987*4882a593Smuzhiyun mp->rx_overflows++;
3988*4882a593Smuzhiyun if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
3989*4882a593Smuzhiyun mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
3990*4882a593Smuzhiyun if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
3991*4882a593Smuzhiyun mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
3992*4882a593Smuzhiyun if (val & BRXMAC_STATUS_CRC_ERR_EXP)
3993*4882a593Smuzhiyun mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
3994*4882a593Smuzhiyun if (val & BRXMAC_STATUS_LEN_ERR_EXP)
3995*4882a593Smuzhiyun mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
3996*4882a593Smuzhiyun
3997*4882a593Smuzhiyun val = nr64_mac(BMAC_CTRL_STATUS);
3998*4882a593Smuzhiyun if (val & BMAC_CTRL_STATUS_NOPAUSE)
3999*4882a593Smuzhiyun mp->pause_off_state++;
4000*4882a593Smuzhiyun if (val & BMAC_CTRL_STATUS_PAUSE)
4001*4882a593Smuzhiyun mp->pause_on_state++;
4002*4882a593Smuzhiyun if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
4003*4882a593Smuzhiyun mp->pause_received++;
4004*4882a593Smuzhiyun }
4005*4882a593Smuzhiyun
niu_mac_interrupt(struct niu * np)4006*4882a593Smuzhiyun static int niu_mac_interrupt(struct niu *np)
4007*4882a593Smuzhiyun {
4008*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
4009*4882a593Smuzhiyun niu_xmac_interrupt(np);
4010*4882a593Smuzhiyun else
4011*4882a593Smuzhiyun niu_bmac_interrupt(np);
4012*4882a593Smuzhiyun
4013*4882a593Smuzhiyun return 0;
4014*4882a593Smuzhiyun }
4015*4882a593Smuzhiyun
niu_log_device_error(struct niu * np,u64 stat)4016*4882a593Smuzhiyun static void niu_log_device_error(struct niu *np, u64 stat)
4017*4882a593Smuzhiyun {
4018*4882a593Smuzhiyun netdev_err(np->dev, "Core device errors ( ");
4019*4882a593Smuzhiyun
4020*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_META2)
4021*4882a593Smuzhiyun pr_cont("META2 ");
4022*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_META1)
4023*4882a593Smuzhiyun pr_cont("META1 ");
4024*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_PEU)
4025*4882a593Smuzhiyun pr_cont("PEU ");
4026*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_TXC)
4027*4882a593Smuzhiyun pr_cont("TXC ");
4028*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_RDMC)
4029*4882a593Smuzhiyun pr_cont("RDMC ");
4030*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_TDMC)
4031*4882a593Smuzhiyun pr_cont("TDMC ");
4032*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_ZCP)
4033*4882a593Smuzhiyun pr_cont("ZCP ");
4034*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_FFLP)
4035*4882a593Smuzhiyun pr_cont("FFLP ");
4036*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_IPP)
4037*4882a593Smuzhiyun pr_cont("IPP ");
4038*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_MAC)
4039*4882a593Smuzhiyun pr_cont("MAC ");
4040*4882a593Smuzhiyun if (stat & SYS_ERR_MASK_SMX)
4041*4882a593Smuzhiyun pr_cont("SMX ");
4042*4882a593Smuzhiyun
4043*4882a593Smuzhiyun pr_cont(")\n");
4044*4882a593Smuzhiyun }
4045*4882a593Smuzhiyun
niu_device_error(struct niu * np)4046*4882a593Smuzhiyun static int niu_device_error(struct niu *np)
4047*4882a593Smuzhiyun {
4048*4882a593Smuzhiyun u64 stat = nr64(SYS_ERR_STAT);
4049*4882a593Smuzhiyun
4050*4882a593Smuzhiyun netdev_err(np->dev, "Core device error, stat[%llx]\n",
4051*4882a593Smuzhiyun (unsigned long long)stat);
4052*4882a593Smuzhiyun
4053*4882a593Smuzhiyun niu_log_device_error(np, stat);
4054*4882a593Smuzhiyun
4055*4882a593Smuzhiyun return -ENODEV;
4056*4882a593Smuzhiyun }
4057*4882a593Smuzhiyun
niu_slowpath_interrupt(struct niu * np,struct niu_ldg * lp,u64 v0,u64 v1,u64 v2)4058*4882a593Smuzhiyun static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
4059*4882a593Smuzhiyun u64 v0, u64 v1, u64 v2)
4060*4882a593Smuzhiyun {
4061*4882a593Smuzhiyun
4062*4882a593Smuzhiyun int i, err = 0;
4063*4882a593Smuzhiyun
4064*4882a593Smuzhiyun lp->v0 = v0;
4065*4882a593Smuzhiyun lp->v1 = v1;
4066*4882a593Smuzhiyun lp->v2 = v2;
4067*4882a593Smuzhiyun
4068*4882a593Smuzhiyun if (v1 & 0x00000000ffffffffULL) {
4069*4882a593Smuzhiyun u32 rx_vec = (v1 & 0xffffffff);
4070*4882a593Smuzhiyun
4071*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
4072*4882a593Smuzhiyun struct rx_ring_info *rp = &np->rx_rings[i];
4073*4882a593Smuzhiyun
4074*4882a593Smuzhiyun if (rx_vec & (1 << rp->rx_channel)) {
4075*4882a593Smuzhiyun int r = niu_rx_error(np, rp);
4076*4882a593Smuzhiyun if (r) {
4077*4882a593Smuzhiyun err = r;
4078*4882a593Smuzhiyun } else {
4079*4882a593Smuzhiyun if (!v0)
4080*4882a593Smuzhiyun nw64(RX_DMA_CTL_STAT(rp->rx_channel),
4081*4882a593Smuzhiyun RX_DMA_CTL_STAT_MEX);
4082*4882a593Smuzhiyun }
4083*4882a593Smuzhiyun }
4084*4882a593Smuzhiyun }
4085*4882a593Smuzhiyun }
4086*4882a593Smuzhiyun if (v1 & 0x7fffffff00000000ULL) {
4087*4882a593Smuzhiyun u32 tx_vec = (v1 >> 32) & 0x7fffffff;
4088*4882a593Smuzhiyun
4089*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
4090*4882a593Smuzhiyun struct tx_ring_info *rp = &np->tx_rings[i];
4091*4882a593Smuzhiyun
4092*4882a593Smuzhiyun if (tx_vec & (1 << rp->tx_channel)) {
4093*4882a593Smuzhiyun int r = niu_tx_error(np, rp);
4094*4882a593Smuzhiyun if (r)
4095*4882a593Smuzhiyun err = r;
4096*4882a593Smuzhiyun }
4097*4882a593Smuzhiyun }
4098*4882a593Smuzhiyun }
4099*4882a593Smuzhiyun if ((v0 | v1) & 0x8000000000000000ULL) {
4100*4882a593Smuzhiyun int r = niu_mif_interrupt(np);
4101*4882a593Smuzhiyun if (r)
4102*4882a593Smuzhiyun err = r;
4103*4882a593Smuzhiyun }
4104*4882a593Smuzhiyun if (v2) {
4105*4882a593Smuzhiyun if (v2 & 0x01ef) {
4106*4882a593Smuzhiyun int r = niu_mac_interrupt(np);
4107*4882a593Smuzhiyun if (r)
4108*4882a593Smuzhiyun err = r;
4109*4882a593Smuzhiyun }
4110*4882a593Smuzhiyun if (v2 & 0x0210) {
4111*4882a593Smuzhiyun int r = niu_device_error(np);
4112*4882a593Smuzhiyun if (r)
4113*4882a593Smuzhiyun err = r;
4114*4882a593Smuzhiyun }
4115*4882a593Smuzhiyun }
4116*4882a593Smuzhiyun
4117*4882a593Smuzhiyun if (err)
4118*4882a593Smuzhiyun niu_enable_interrupts(np, 0);
4119*4882a593Smuzhiyun
4120*4882a593Smuzhiyun return err;
4121*4882a593Smuzhiyun }
4122*4882a593Smuzhiyun
niu_rxchan_intr(struct niu * np,struct rx_ring_info * rp,int ldn)4123*4882a593Smuzhiyun static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
4124*4882a593Smuzhiyun int ldn)
4125*4882a593Smuzhiyun {
4126*4882a593Smuzhiyun struct rxdma_mailbox *mbox = rp->mbox;
4127*4882a593Smuzhiyun u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
4128*4882a593Smuzhiyun
4129*4882a593Smuzhiyun stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
4130*4882a593Smuzhiyun RX_DMA_CTL_STAT_RCRTO);
4131*4882a593Smuzhiyun nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
4132*4882a593Smuzhiyun
4133*4882a593Smuzhiyun netif_printk(np, intr, KERN_DEBUG, np->dev,
4134*4882a593Smuzhiyun "%s() stat[%llx]\n", __func__, (unsigned long long)stat);
4135*4882a593Smuzhiyun }
4136*4882a593Smuzhiyun
niu_txchan_intr(struct niu * np,struct tx_ring_info * rp,int ldn)4137*4882a593Smuzhiyun static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
4138*4882a593Smuzhiyun int ldn)
4139*4882a593Smuzhiyun {
4140*4882a593Smuzhiyun rp->tx_cs = nr64(TX_CS(rp->tx_channel));
4141*4882a593Smuzhiyun
4142*4882a593Smuzhiyun netif_printk(np, intr, KERN_DEBUG, np->dev,
4143*4882a593Smuzhiyun "%s() cs[%llx]\n", __func__, (unsigned long long)rp->tx_cs);
4144*4882a593Smuzhiyun }
4145*4882a593Smuzhiyun
__niu_fastpath_interrupt(struct niu * np,int ldg,u64 v0)4146*4882a593Smuzhiyun static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
4147*4882a593Smuzhiyun {
4148*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
4149*4882a593Smuzhiyun u32 rx_vec, tx_vec;
4150*4882a593Smuzhiyun int i;
4151*4882a593Smuzhiyun
4152*4882a593Smuzhiyun tx_vec = (v0 >> 32);
4153*4882a593Smuzhiyun rx_vec = (v0 & 0xffffffff);
4154*4882a593Smuzhiyun
4155*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
4156*4882a593Smuzhiyun struct rx_ring_info *rp = &np->rx_rings[i];
4157*4882a593Smuzhiyun int ldn = LDN_RXDMA(rp->rx_channel);
4158*4882a593Smuzhiyun
4159*4882a593Smuzhiyun if (parent->ldg_map[ldn] != ldg)
4160*4882a593Smuzhiyun continue;
4161*4882a593Smuzhiyun
4162*4882a593Smuzhiyun nw64(LD_IM0(ldn), LD_IM0_MASK);
4163*4882a593Smuzhiyun if (rx_vec & (1 << rp->rx_channel))
4164*4882a593Smuzhiyun niu_rxchan_intr(np, rp, ldn);
4165*4882a593Smuzhiyun }
4166*4882a593Smuzhiyun
4167*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
4168*4882a593Smuzhiyun struct tx_ring_info *rp = &np->tx_rings[i];
4169*4882a593Smuzhiyun int ldn = LDN_TXDMA(rp->tx_channel);
4170*4882a593Smuzhiyun
4171*4882a593Smuzhiyun if (parent->ldg_map[ldn] != ldg)
4172*4882a593Smuzhiyun continue;
4173*4882a593Smuzhiyun
4174*4882a593Smuzhiyun nw64(LD_IM0(ldn), LD_IM0_MASK);
4175*4882a593Smuzhiyun if (tx_vec & (1 << rp->tx_channel))
4176*4882a593Smuzhiyun niu_txchan_intr(np, rp, ldn);
4177*4882a593Smuzhiyun }
4178*4882a593Smuzhiyun }
4179*4882a593Smuzhiyun
niu_schedule_napi(struct niu * np,struct niu_ldg * lp,u64 v0,u64 v1,u64 v2)4180*4882a593Smuzhiyun static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
4181*4882a593Smuzhiyun u64 v0, u64 v1, u64 v2)
4182*4882a593Smuzhiyun {
4183*4882a593Smuzhiyun if (likely(napi_schedule_prep(&lp->napi))) {
4184*4882a593Smuzhiyun lp->v0 = v0;
4185*4882a593Smuzhiyun lp->v1 = v1;
4186*4882a593Smuzhiyun lp->v2 = v2;
4187*4882a593Smuzhiyun __niu_fastpath_interrupt(np, lp->ldg_num, v0);
4188*4882a593Smuzhiyun __napi_schedule(&lp->napi);
4189*4882a593Smuzhiyun }
4190*4882a593Smuzhiyun }
4191*4882a593Smuzhiyun
niu_interrupt(int irq,void * dev_id)4192*4882a593Smuzhiyun static irqreturn_t niu_interrupt(int irq, void *dev_id)
4193*4882a593Smuzhiyun {
4194*4882a593Smuzhiyun struct niu_ldg *lp = dev_id;
4195*4882a593Smuzhiyun struct niu *np = lp->np;
4196*4882a593Smuzhiyun int ldg = lp->ldg_num;
4197*4882a593Smuzhiyun unsigned long flags;
4198*4882a593Smuzhiyun u64 v0, v1, v2;
4199*4882a593Smuzhiyun
4200*4882a593Smuzhiyun if (netif_msg_intr(np))
4201*4882a593Smuzhiyun printk(KERN_DEBUG KBUILD_MODNAME ": " "%s() ldg[%p](%d)",
4202*4882a593Smuzhiyun __func__, lp, ldg);
4203*4882a593Smuzhiyun
4204*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
4205*4882a593Smuzhiyun
4206*4882a593Smuzhiyun v0 = nr64(LDSV0(ldg));
4207*4882a593Smuzhiyun v1 = nr64(LDSV1(ldg));
4208*4882a593Smuzhiyun v2 = nr64(LDSV2(ldg));
4209*4882a593Smuzhiyun
4210*4882a593Smuzhiyun if (netif_msg_intr(np))
4211*4882a593Smuzhiyun pr_cont(" v0[%llx] v1[%llx] v2[%llx]\n",
4212*4882a593Smuzhiyun (unsigned long long) v0,
4213*4882a593Smuzhiyun (unsigned long long) v1,
4214*4882a593Smuzhiyun (unsigned long long) v2);
4215*4882a593Smuzhiyun
4216*4882a593Smuzhiyun if (unlikely(!v0 && !v1 && !v2)) {
4217*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
4218*4882a593Smuzhiyun return IRQ_NONE;
4219*4882a593Smuzhiyun }
4220*4882a593Smuzhiyun
4221*4882a593Smuzhiyun if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
4222*4882a593Smuzhiyun int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
4223*4882a593Smuzhiyun if (err)
4224*4882a593Smuzhiyun goto out;
4225*4882a593Smuzhiyun }
4226*4882a593Smuzhiyun if (likely(v0 & ~((u64)1 << LDN_MIF)))
4227*4882a593Smuzhiyun niu_schedule_napi(np, lp, v0, v1, v2);
4228*4882a593Smuzhiyun else
4229*4882a593Smuzhiyun niu_ldg_rearm(np, lp, 1);
4230*4882a593Smuzhiyun out:
4231*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
4232*4882a593Smuzhiyun
4233*4882a593Smuzhiyun return IRQ_HANDLED;
4234*4882a593Smuzhiyun }
4235*4882a593Smuzhiyun
niu_free_rx_ring_info(struct niu * np,struct rx_ring_info * rp)4236*4882a593Smuzhiyun static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
4237*4882a593Smuzhiyun {
4238*4882a593Smuzhiyun if (rp->mbox) {
4239*4882a593Smuzhiyun np->ops->free_coherent(np->device,
4240*4882a593Smuzhiyun sizeof(struct rxdma_mailbox),
4241*4882a593Smuzhiyun rp->mbox, rp->mbox_dma);
4242*4882a593Smuzhiyun rp->mbox = NULL;
4243*4882a593Smuzhiyun }
4244*4882a593Smuzhiyun if (rp->rcr) {
4245*4882a593Smuzhiyun np->ops->free_coherent(np->device,
4246*4882a593Smuzhiyun MAX_RCR_RING_SIZE * sizeof(__le64),
4247*4882a593Smuzhiyun rp->rcr, rp->rcr_dma);
4248*4882a593Smuzhiyun rp->rcr = NULL;
4249*4882a593Smuzhiyun rp->rcr_table_size = 0;
4250*4882a593Smuzhiyun rp->rcr_index = 0;
4251*4882a593Smuzhiyun }
4252*4882a593Smuzhiyun if (rp->rbr) {
4253*4882a593Smuzhiyun niu_rbr_free(np, rp);
4254*4882a593Smuzhiyun
4255*4882a593Smuzhiyun np->ops->free_coherent(np->device,
4256*4882a593Smuzhiyun MAX_RBR_RING_SIZE * sizeof(__le32),
4257*4882a593Smuzhiyun rp->rbr, rp->rbr_dma);
4258*4882a593Smuzhiyun rp->rbr = NULL;
4259*4882a593Smuzhiyun rp->rbr_table_size = 0;
4260*4882a593Smuzhiyun rp->rbr_index = 0;
4261*4882a593Smuzhiyun }
4262*4882a593Smuzhiyun kfree(rp->rxhash);
4263*4882a593Smuzhiyun rp->rxhash = NULL;
4264*4882a593Smuzhiyun }
4265*4882a593Smuzhiyun
niu_free_tx_ring_info(struct niu * np,struct tx_ring_info * rp)4266*4882a593Smuzhiyun static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
4267*4882a593Smuzhiyun {
4268*4882a593Smuzhiyun if (rp->mbox) {
4269*4882a593Smuzhiyun np->ops->free_coherent(np->device,
4270*4882a593Smuzhiyun sizeof(struct txdma_mailbox),
4271*4882a593Smuzhiyun rp->mbox, rp->mbox_dma);
4272*4882a593Smuzhiyun rp->mbox = NULL;
4273*4882a593Smuzhiyun }
4274*4882a593Smuzhiyun if (rp->descr) {
4275*4882a593Smuzhiyun int i;
4276*4882a593Smuzhiyun
4277*4882a593Smuzhiyun for (i = 0; i < MAX_TX_RING_SIZE; i++) {
4278*4882a593Smuzhiyun if (rp->tx_buffs[i].skb)
4279*4882a593Smuzhiyun (void) release_tx_packet(np, rp, i);
4280*4882a593Smuzhiyun }
4281*4882a593Smuzhiyun
4282*4882a593Smuzhiyun np->ops->free_coherent(np->device,
4283*4882a593Smuzhiyun MAX_TX_RING_SIZE * sizeof(__le64),
4284*4882a593Smuzhiyun rp->descr, rp->descr_dma);
4285*4882a593Smuzhiyun rp->descr = NULL;
4286*4882a593Smuzhiyun rp->pending = 0;
4287*4882a593Smuzhiyun rp->prod = 0;
4288*4882a593Smuzhiyun rp->cons = 0;
4289*4882a593Smuzhiyun rp->wrap_bit = 0;
4290*4882a593Smuzhiyun }
4291*4882a593Smuzhiyun }
4292*4882a593Smuzhiyun
niu_free_channels(struct niu * np)4293*4882a593Smuzhiyun static void niu_free_channels(struct niu *np)
4294*4882a593Smuzhiyun {
4295*4882a593Smuzhiyun int i;
4296*4882a593Smuzhiyun
4297*4882a593Smuzhiyun if (np->rx_rings) {
4298*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
4299*4882a593Smuzhiyun struct rx_ring_info *rp = &np->rx_rings[i];
4300*4882a593Smuzhiyun
4301*4882a593Smuzhiyun niu_free_rx_ring_info(np, rp);
4302*4882a593Smuzhiyun }
4303*4882a593Smuzhiyun kfree(np->rx_rings);
4304*4882a593Smuzhiyun np->rx_rings = NULL;
4305*4882a593Smuzhiyun np->num_rx_rings = 0;
4306*4882a593Smuzhiyun }
4307*4882a593Smuzhiyun
4308*4882a593Smuzhiyun if (np->tx_rings) {
4309*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
4310*4882a593Smuzhiyun struct tx_ring_info *rp = &np->tx_rings[i];
4311*4882a593Smuzhiyun
4312*4882a593Smuzhiyun niu_free_tx_ring_info(np, rp);
4313*4882a593Smuzhiyun }
4314*4882a593Smuzhiyun kfree(np->tx_rings);
4315*4882a593Smuzhiyun np->tx_rings = NULL;
4316*4882a593Smuzhiyun np->num_tx_rings = 0;
4317*4882a593Smuzhiyun }
4318*4882a593Smuzhiyun }
4319*4882a593Smuzhiyun
niu_alloc_rx_ring_info(struct niu * np,struct rx_ring_info * rp)4320*4882a593Smuzhiyun static int niu_alloc_rx_ring_info(struct niu *np,
4321*4882a593Smuzhiyun struct rx_ring_info *rp)
4322*4882a593Smuzhiyun {
4323*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
4324*4882a593Smuzhiyun
4325*4882a593Smuzhiyun rp->rxhash = kcalloc(MAX_RBR_RING_SIZE, sizeof(struct page *),
4326*4882a593Smuzhiyun GFP_KERNEL);
4327*4882a593Smuzhiyun if (!rp->rxhash)
4328*4882a593Smuzhiyun return -ENOMEM;
4329*4882a593Smuzhiyun
4330*4882a593Smuzhiyun rp->mbox = np->ops->alloc_coherent(np->device,
4331*4882a593Smuzhiyun sizeof(struct rxdma_mailbox),
4332*4882a593Smuzhiyun &rp->mbox_dma, GFP_KERNEL);
4333*4882a593Smuzhiyun if (!rp->mbox)
4334*4882a593Smuzhiyun return -ENOMEM;
4335*4882a593Smuzhiyun if ((unsigned long)rp->mbox & (64UL - 1)) {
4336*4882a593Smuzhiyun netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA mailbox %p\n",
4337*4882a593Smuzhiyun rp->mbox);
4338*4882a593Smuzhiyun return -EINVAL;
4339*4882a593Smuzhiyun }
4340*4882a593Smuzhiyun
4341*4882a593Smuzhiyun rp->rcr = np->ops->alloc_coherent(np->device,
4342*4882a593Smuzhiyun MAX_RCR_RING_SIZE * sizeof(__le64),
4343*4882a593Smuzhiyun &rp->rcr_dma, GFP_KERNEL);
4344*4882a593Smuzhiyun if (!rp->rcr)
4345*4882a593Smuzhiyun return -ENOMEM;
4346*4882a593Smuzhiyun if ((unsigned long)rp->rcr & (64UL - 1)) {
4347*4882a593Smuzhiyun netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RCR table %p\n",
4348*4882a593Smuzhiyun rp->rcr);
4349*4882a593Smuzhiyun return -EINVAL;
4350*4882a593Smuzhiyun }
4351*4882a593Smuzhiyun rp->rcr_table_size = MAX_RCR_RING_SIZE;
4352*4882a593Smuzhiyun rp->rcr_index = 0;
4353*4882a593Smuzhiyun
4354*4882a593Smuzhiyun rp->rbr = np->ops->alloc_coherent(np->device,
4355*4882a593Smuzhiyun MAX_RBR_RING_SIZE * sizeof(__le32),
4356*4882a593Smuzhiyun &rp->rbr_dma, GFP_KERNEL);
4357*4882a593Smuzhiyun if (!rp->rbr)
4358*4882a593Smuzhiyun return -ENOMEM;
4359*4882a593Smuzhiyun if ((unsigned long)rp->rbr & (64UL - 1)) {
4360*4882a593Smuzhiyun netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RBR table %p\n",
4361*4882a593Smuzhiyun rp->rbr);
4362*4882a593Smuzhiyun return -EINVAL;
4363*4882a593Smuzhiyun }
4364*4882a593Smuzhiyun rp->rbr_table_size = MAX_RBR_RING_SIZE;
4365*4882a593Smuzhiyun rp->rbr_index = 0;
4366*4882a593Smuzhiyun rp->rbr_pending = 0;
4367*4882a593Smuzhiyun
4368*4882a593Smuzhiyun return 0;
4369*4882a593Smuzhiyun }
4370*4882a593Smuzhiyun
niu_set_max_burst(struct niu * np,struct tx_ring_info * rp)4371*4882a593Smuzhiyun static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
4372*4882a593Smuzhiyun {
4373*4882a593Smuzhiyun int mtu = np->dev->mtu;
4374*4882a593Smuzhiyun
4375*4882a593Smuzhiyun /* These values are recommended by the HW designers for fair
4376*4882a593Smuzhiyun * utilization of DRR amongst the rings.
4377*4882a593Smuzhiyun */
4378*4882a593Smuzhiyun rp->max_burst = mtu + 32;
4379*4882a593Smuzhiyun if (rp->max_burst > 4096)
4380*4882a593Smuzhiyun rp->max_burst = 4096;
4381*4882a593Smuzhiyun }
4382*4882a593Smuzhiyun
niu_alloc_tx_ring_info(struct niu * np,struct tx_ring_info * rp)4383*4882a593Smuzhiyun static int niu_alloc_tx_ring_info(struct niu *np,
4384*4882a593Smuzhiyun struct tx_ring_info *rp)
4385*4882a593Smuzhiyun {
4386*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
4387*4882a593Smuzhiyun
4388*4882a593Smuzhiyun rp->mbox = np->ops->alloc_coherent(np->device,
4389*4882a593Smuzhiyun sizeof(struct txdma_mailbox),
4390*4882a593Smuzhiyun &rp->mbox_dma, GFP_KERNEL);
4391*4882a593Smuzhiyun if (!rp->mbox)
4392*4882a593Smuzhiyun return -ENOMEM;
4393*4882a593Smuzhiyun if ((unsigned long)rp->mbox & (64UL - 1)) {
4394*4882a593Smuzhiyun netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA mailbox %p\n",
4395*4882a593Smuzhiyun rp->mbox);
4396*4882a593Smuzhiyun return -EINVAL;
4397*4882a593Smuzhiyun }
4398*4882a593Smuzhiyun
4399*4882a593Smuzhiyun rp->descr = np->ops->alloc_coherent(np->device,
4400*4882a593Smuzhiyun MAX_TX_RING_SIZE * sizeof(__le64),
4401*4882a593Smuzhiyun &rp->descr_dma, GFP_KERNEL);
4402*4882a593Smuzhiyun if (!rp->descr)
4403*4882a593Smuzhiyun return -ENOMEM;
4404*4882a593Smuzhiyun if ((unsigned long)rp->descr & (64UL - 1)) {
4405*4882a593Smuzhiyun netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA descr table %p\n",
4406*4882a593Smuzhiyun rp->descr);
4407*4882a593Smuzhiyun return -EINVAL;
4408*4882a593Smuzhiyun }
4409*4882a593Smuzhiyun
4410*4882a593Smuzhiyun rp->pending = MAX_TX_RING_SIZE;
4411*4882a593Smuzhiyun rp->prod = 0;
4412*4882a593Smuzhiyun rp->cons = 0;
4413*4882a593Smuzhiyun rp->wrap_bit = 0;
4414*4882a593Smuzhiyun
4415*4882a593Smuzhiyun /* XXX make these configurable... XXX */
4416*4882a593Smuzhiyun rp->mark_freq = rp->pending / 4;
4417*4882a593Smuzhiyun
4418*4882a593Smuzhiyun niu_set_max_burst(np, rp);
4419*4882a593Smuzhiyun
4420*4882a593Smuzhiyun return 0;
4421*4882a593Smuzhiyun }
4422*4882a593Smuzhiyun
niu_size_rbr(struct niu * np,struct rx_ring_info * rp)4423*4882a593Smuzhiyun static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
4424*4882a593Smuzhiyun {
4425*4882a593Smuzhiyun u16 bss;
4426*4882a593Smuzhiyun
4427*4882a593Smuzhiyun bss = min(PAGE_SHIFT, 15);
4428*4882a593Smuzhiyun
4429*4882a593Smuzhiyun rp->rbr_block_size = 1 << bss;
4430*4882a593Smuzhiyun rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
4431*4882a593Smuzhiyun
4432*4882a593Smuzhiyun rp->rbr_sizes[0] = 256;
4433*4882a593Smuzhiyun rp->rbr_sizes[1] = 1024;
4434*4882a593Smuzhiyun if (np->dev->mtu > ETH_DATA_LEN) {
4435*4882a593Smuzhiyun switch (PAGE_SIZE) {
4436*4882a593Smuzhiyun case 4 * 1024:
4437*4882a593Smuzhiyun rp->rbr_sizes[2] = 4096;
4438*4882a593Smuzhiyun break;
4439*4882a593Smuzhiyun
4440*4882a593Smuzhiyun default:
4441*4882a593Smuzhiyun rp->rbr_sizes[2] = 8192;
4442*4882a593Smuzhiyun break;
4443*4882a593Smuzhiyun }
4444*4882a593Smuzhiyun } else {
4445*4882a593Smuzhiyun rp->rbr_sizes[2] = 2048;
4446*4882a593Smuzhiyun }
4447*4882a593Smuzhiyun rp->rbr_sizes[3] = rp->rbr_block_size;
4448*4882a593Smuzhiyun }
4449*4882a593Smuzhiyun
niu_alloc_channels(struct niu * np)4450*4882a593Smuzhiyun static int niu_alloc_channels(struct niu *np)
4451*4882a593Smuzhiyun {
4452*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
4453*4882a593Smuzhiyun int first_rx_channel, first_tx_channel;
4454*4882a593Smuzhiyun int num_rx_rings, num_tx_rings;
4455*4882a593Smuzhiyun struct rx_ring_info *rx_rings;
4456*4882a593Smuzhiyun struct tx_ring_info *tx_rings;
4457*4882a593Smuzhiyun int i, port, err;
4458*4882a593Smuzhiyun
4459*4882a593Smuzhiyun port = np->port;
4460*4882a593Smuzhiyun first_rx_channel = first_tx_channel = 0;
4461*4882a593Smuzhiyun for (i = 0; i < port; i++) {
4462*4882a593Smuzhiyun first_rx_channel += parent->rxchan_per_port[i];
4463*4882a593Smuzhiyun first_tx_channel += parent->txchan_per_port[i];
4464*4882a593Smuzhiyun }
4465*4882a593Smuzhiyun
4466*4882a593Smuzhiyun num_rx_rings = parent->rxchan_per_port[port];
4467*4882a593Smuzhiyun num_tx_rings = parent->txchan_per_port[port];
4468*4882a593Smuzhiyun
4469*4882a593Smuzhiyun rx_rings = kcalloc(num_rx_rings, sizeof(struct rx_ring_info),
4470*4882a593Smuzhiyun GFP_KERNEL);
4471*4882a593Smuzhiyun err = -ENOMEM;
4472*4882a593Smuzhiyun if (!rx_rings)
4473*4882a593Smuzhiyun goto out_err;
4474*4882a593Smuzhiyun
4475*4882a593Smuzhiyun np->num_rx_rings = num_rx_rings;
4476*4882a593Smuzhiyun smp_wmb();
4477*4882a593Smuzhiyun np->rx_rings = rx_rings;
4478*4882a593Smuzhiyun
4479*4882a593Smuzhiyun netif_set_real_num_rx_queues(np->dev, num_rx_rings);
4480*4882a593Smuzhiyun
4481*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
4482*4882a593Smuzhiyun struct rx_ring_info *rp = &np->rx_rings[i];
4483*4882a593Smuzhiyun
4484*4882a593Smuzhiyun rp->np = np;
4485*4882a593Smuzhiyun rp->rx_channel = first_rx_channel + i;
4486*4882a593Smuzhiyun
4487*4882a593Smuzhiyun err = niu_alloc_rx_ring_info(np, rp);
4488*4882a593Smuzhiyun if (err)
4489*4882a593Smuzhiyun goto out_err;
4490*4882a593Smuzhiyun
4491*4882a593Smuzhiyun niu_size_rbr(np, rp);
4492*4882a593Smuzhiyun
4493*4882a593Smuzhiyun /* XXX better defaults, configurable, etc... XXX */
4494*4882a593Smuzhiyun rp->nonsyn_window = 64;
4495*4882a593Smuzhiyun rp->nonsyn_threshold = rp->rcr_table_size - 64;
4496*4882a593Smuzhiyun rp->syn_window = 64;
4497*4882a593Smuzhiyun rp->syn_threshold = rp->rcr_table_size - 64;
4498*4882a593Smuzhiyun rp->rcr_pkt_threshold = 16;
4499*4882a593Smuzhiyun rp->rcr_timeout = 8;
4500*4882a593Smuzhiyun rp->rbr_kick_thresh = RBR_REFILL_MIN;
4501*4882a593Smuzhiyun if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
4502*4882a593Smuzhiyun rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
4503*4882a593Smuzhiyun
4504*4882a593Smuzhiyun err = niu_rbr_fill(np, rp, GFP_KERNEL);
4505*4882a593Smuzhiyun if (err)
4506*4882a593Smuzhiyun return err;
4507*4882a593Smuzhiyun }
4508*4882a593Smuzhiyun
4509*4882a593Smuzhiyun tx_rings = kcalloc(num_tx_rings, sizeof(struct tx_ring_info),
4510*4882a593Smuzhiyun GFP_KERNEL);
4511*4882a593Smuzhiyun err = -ENOMEM;
4512*4882a593Smuzhiyun if (!tx_rings)
4513*4882a593Smuzhiyun goto out_err;
4514*4882a593Smuzhiyun
4515*4882a593Smuzhiyun np->num_tx_rings = num_tx_rings;
4516*4882a593Smuzhiyun smp_wmb();
4517*4882a593Smuzhiyun np->tx_rings = tx_rings;
4518*4882a593Smuzhiyun
4519*4882a593Smuzhiyun netif_set_real_num_tx_queues(np->dev, num_tx_rings);
4520*4882a593Smuzhiyun
4521*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
4522*4882a593Smuzhiyun struct tx_ring_info *rp = &np->tx_rings[i];
4523*4882a593Smuzhiyun
4524*4882a593Smuzhiyun rp->np = np;
4525*4882a593Smuzhiyun rp->tx_channel = first_tx_channel + i;
4526*4882a593Smuzhiyun
4527*4882a593Smuzhiyun err = niu_alloc_tx_ring_info(np, rp);
4528*4882a593Smuzhiyun if (err)
4529*4882a593Smuzhiyun goto out_err;
4530*4882a593Smuzhiyun }
4531*4882a593Smuzhiyun
4532*4882a593Smuzhiyun return 0;
4533*4882a593Smuzhiyun
4534*4882a593Smuzhiyun out_err:
4535*4882a593Smuzhiyun niu_free_channels(np);
4536*4882a593Smuzhiyun return err;
4537*4882a593Smuzhiyun }
4538*4882a593Smuzhiyun
niu_tx_cs_sng_poll(struct niu * np,int channel)4539*4882a593Smuzhiyun static int niu_tx_cs_sng_poll(struct niu *np, int channel)
4540*4882a593Smuzhiyun {
4541*4882a593Smuzhiyun int limit = 1000;
4542*4882a593Smuzhiyun
4543*4882a593Smuzhiyun while (--limit > 0) {
4544*4882a593Smuzhiyun u64 val = nr64(TX_CS(channel));
4545*4882a593Smuzhiyun if (val & TX_CS_SNG_STATE)
4546*4882a593Smuzhiyun return 0;
4547*4882a593Smuzhiyun }
4548*4882a593Smuzhiyun return -ENODEV;
4549*4882a593Smuzhiyun }
4550*4882a593Smuzhiyun
niu_tx_channel_stop(struct niu * np,int channel)4551*4882a593Smuzhiyun static int niu_tx_channel_stop(struct niu *np, int channel)
4552*4882a593Smuzhiyun {
4553*4882a593Smuzhiyun u64 val = nr64(TX_CS(channel));
4554*4882a593Smuzhiyun
4555*4882a593Smuzhiyun val |= TX_CS_STOP_N_GO;
4556*4882a593Smuzhiyun nw64(TX_CS(channel), val);
4557*4882a593Smuzhiyun
4558*4882a593Smuzhiyun return niu_tx_cs_sng_poll(np, channel);
4559*4882a593Smuzhiyun }
4560*4882a593Smuzhiyun
niu_tx_cs_reset_poll(struct niu * np,int channel)4561*4882a593Smuzhiyun static int niu_tx_cs_reset_poll(struct niu *np, int channel)
4562*4882a593Smuzhiyun {
4563*4882a593Smuzhiyun int limit = 1000;
4564*4882a593Smuzhiyun
4565*4882a593Smuzhiyun while (--limit > 0) {
4566*4882a593Smuzhiyun u64 val = nr64(TX_CS(channel));
4567*4882a593Smuzhiyun if (!(val & TX_CS_RST))
4568*4882a593Smuzhiyun return 0;
4569*4882a593Smuzhiyun }
4570*4882a593Smuzhiyun return -ENODEV;
4571*4882a593Smuzhiyun }
4572*4882a593Smuzhiyun
niu_tx_channel_reset(struct niu * np,int channel)4573*4882a593Smuzhiyun static int niu_tx_channel_reset(struct niu *np, int channel)
4574*4882a593Smuzhiyun {
4575*4882a593Smuzhiyun u64 val = nr64(TX_CS(channel));
4576*4882a593Smuzhiyun int err;
4577*4882a593Smuzhiyun
4578*4882a593Smuzhiyun val |= TX_CS_RST;
4579*4882a593Smuzhiyun nw64(TX_CS(channel), val);
4580*4882a593Smuzhiyun
4581*4882a593Smuzhiyun err = niu_tx_cs_reset_poll(np, channel);
4582*4882a593Smuzhiyun if (!err)
4583*4882a593Smuzhiyun nw64(TX_RING_KICK(channel), 0);
4584*4882a593Smuzhiyun
4585*4882a593Smuzhiyun return err;
4586*4882a593Smuzhiyun }
4587*4882a593Smuzhiyun
niu_tx_channel_lpage_init(struct niu * np,int channel)4588*4882a593Smuzhiyun static int niu_tx_channel_lpage_init(struct niu *np, int channel)
4589*4882a593Smuzhiyun {
4590*4882a593Smuzhiyun u64 val;
4591*4882a593Smuzhiyun
4592*4882a593Smuzhiyun nw64(TX_LOG_MASK1(channel), 0);
4593*4882a593Smuzhiyun nw64(TX_LOG_VAL1(channel), 0);
4594*4882a593Smuzhiyun nw64(TX_LOG_MASK2(channel), 0);
4595*4882a593Smuzhiyun nw64(TX_LOG_VAL2(channel), 0);
4596*4882a593Smuzhiyun nw64(TX_LOG_PAGE_RELO1(channel), 0);
4597*4882a593Smuzhiyun nw64(TX_LOG_PAGE_RELO2(channel), 0);
4598*4882a593Smuzhiyun nw64(TX_LOG_PAGE_HDL(channel), 0);
4599*4882a593Smuzhiyun
4600*4882a593Smuzhiyun val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
4601*4882a593Smuzhiyun val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
4602*4882a593Smuzhiyun nw64(TX_LOG_PAGE_VLD(channel), val);
4603*4882a593Smuzhiyun
4604*4882a593Smuzhiyun /* XXX TXDMA 32bit mode? XXX */
4605*4882a593Smuzhiyun
4606*4882a593Smuzhiyun return 0;
4607*4882a593Smuzhiyun }
4608*4882a593Smuzhiyun
niu_txc_enable_port(struct niu * np,int on)4609*4882a593Smuzhiyun static void niu_txc_enable_port(struct niu *np, int on)
4610*4882a593Smuzhiyun {
4611*4882a593Smuzhiyun unsigned long flags;
4612*4882a593Smuzhiyun u64 val, mask;
4613*4882a593Smuzhiyun
4614*4882a593Smuzhiyun niu_lock_parent(np, flags);
4615*4882a593Smuzhiyun val = nr64(TXC_CONTROL);
4616*4882a593Smuzhiyun mask = (u64)1 << np->port;
4617*4882a593Smuzhiyun if (on) {
4618*4882a593Smuzhiyun val |= TXC_CONTROL_ENABLE | mask;
4619*4882a593Smuzhiyun } else {
4620*4882a593Smuzhiyun val &= ~mask;
4621*4882a593Smuzhiyun if ((val & ~TXC_CONTROL_ENABLE) == 0)
4622*4882a593Smuzhiyun val &= ~TXC_CONTROL_ENABLE;
4623*4882a593Smuzhiyun }
4624*4882a593Smuzhiyun nw64(TXC_CONTROL, val);
4625*4882a593Smuzhiyun niu_unlock_parent(np, flags);
4626*4882a593Smuzhiyun }
4627*4882a593Smuzhiyun
niu_txc_set_imask(struct niu * np,u64 imask)4628*4882a593Smuzhiyun static void niu_txc_set_imask(struct niu *np, u64 imask)
4629*4882a593Smuzhiyun {
4630*4882a593Smuzhiyun unsigned long flags;
4631*4882a593Smuzhiyun u64 val;
4632*4882a593Smuzhiyun
4633*4882a593Smuzhiyun niu_lock_parent(np, flags);
4634*4882a593Smuzhiyun val = nr64(TXC_INT_MASK);
4635*4882a593Smuzhiyun val &= ~TXC_INT_MASK_VAL(np->port);
4636*4882a593Smuzhiyun val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
4637*4882a593Smuzhiyun niu_unlock_parent(np, flags);
4638*4882a593Smuzhiyun }
4639*4882a593Smuzhiyun
niu_txc_port_dma_enable(struct niu * np,int on)4640*4882a593Smuzhiyun static void niu_txc_port_dma_enable(struct niu *np, int on)
4641*4882a593Smuzhiyun {
4642*4882a593Smuzhiyun u64 val = 0;
4643*4882a593Smuzhiyun
4644*4882a593Smuzhiyun if (on) {
4645*4882a593Smuzhiyun int i;
4646*4882a593Smuzhiyun
4647*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++)
4648*4882a593Smuzhiyun val |= (1 << np->tx_rings[i].tx_channel);
4649*4882a593Smuzhiyun }
4650*4882a593Smuzhiyun nw64(TXC_PORT_DMA(np->port), val);
4651*4882a593Smuzhiyun }
4652*4882a593Smuzhiyun
niu_init_one_tx_channel(struct niu * np,struct tx_ring_info * rp)4653*4882a593Smuzhiyun static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
4654*4882a593Smuzhiyun {
4655*4882a593Smuzhiyun int err, channel = rp->tx_channel;
4656*4882a593Smuzhiyun u64 val, ring_len;
4657*4882a593Smuzhiyun
4658*4882a593Smuzhiyun err = niu_tx_channel_stop(np, channel);
4659*4882a593Smuzhiyun if (err)
4660*4882a593Smuzhiyun return err;
4661*4882a593Smuzhiyun
4662*4882a593Smuzhiyun err = niu_tx_channel_reset(np, channel);
4663*4882a593Smuzhiyun if (err)
4664*4882a593Smuzhiyun return err;
4665*4882a593Smuzhiyun
4666*4882a593Smuzhiyun err = niu_tx_channel_lpage_init(np, channel);
4667*4882a593Smuzhiyun if (err)
4668*4882a593Smuzhiyun return err;
4669*4882a593Smuzhiyun
4670*4882a593Smuzhiyun nw64(TXC_DMA_MAX(channel), rp->max_burst);
4671*4882a593Smuzhiyun nw64(TX_ENT_MSK(channel), 0);
4672*4882a593Smuzhiyun
4673*4882a593Smuzhiyun if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
4674*4882a593Smuzhiyun TX_RNG_CFIG_STADDR)) {
4675*4882a593Smuzhiyun netdev_err(np->dev, "TX ring channel %d DMA addr (%llx) is not aligned\n",
4676*4882a593Smuzhiyun channel, (unsigned long long)rp->descr_dma);
4677*4882a593Smuzhiyun return -EINVAL;
4678*4882a593Smuzhiyun }
4679*4882a593Smuzhiyun
4680*4882a593Smuzhiyun /* The length field in TX_RNG_CFIG is measured in 64-byte
4681*4882a593Smuzhiyun * blocks. rp->pending is the number of TX descriptors in
4682*4882a593Smuzhiyun * our ring, 8 bytes each, thus we divide by 8 bytes more
4683*4882a593Smuzhiyun * to get the proper value the chip wants.
4684*4882a593Smuzhiyun */
4685*4882a593Smuzhiyun ring_len = (rp->pending / 8);
4686*4882a593Smuzhiyun
4687*4882a593Smuzhiyun val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
4688*4882a593Smuzhiyun rp->descr_dma);
4689*4882a593Smuzhiyun nw64(TX_RNG_CFIG(channel), val);
4690*4882a593Smuzhiyun
4691*4882a593Smuzhiyun if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
4692*4882a593Smuzhiyun ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
4693*4882a593Smuzhiyun netdev_err(np->dev, "TX ring channel %d MBOX addr (%llx) has invalid bits\n",
4694*4882a593Smuzhiyun channel, (unsigned long long)rp->mbox_dma);
4695*4882a593Smuzhiyun return -EINVAL;
4696*4882a593Smuzhiyun }
4697*4882a593Smuzhiyun nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
4698*4882a593Smuzhiyun nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
4699*4882a593Smuzhiyun
4700*4882a593Smuzhiyun nw64(TX_CS(channel), 0);
4701*4882a593Smuzhiyun
4702*4882a593Smuzhiyun rp->last_pkt_cnt = 0;
4703*4882a593Smuzhiyun
4704*4882a593Smuzhiyun return 0;
4705*4882a593Smuzhiyun }
4706*4882a593Smuzhiyun
niu_init_rdc_groups(struct niu * np)4707*4882a593Smuzhiyun static void niu_init_rdc_groups(struct niu *np)
4708*4882a593Smuzhiyun {
4709*4882a593Smuzhiyun struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
4710*4882a593Smuzhiyun int i, first_table_num = tp->first_table_num;
4711*4882a593Smuzhiyun
4712*4882a593Smuzhiyun for (i = 0; i < tp->num_tables; i++) {
4713*4882a593Smuzhiyun struct rdc_table *tbl = &tp->tables[i];
4714*4882a593Smuzhiyun int this_table = first_table_num + i;
4715*4882a593Smuzhiyun int slot;
4716*4882a593Smuzhiyun
4717*4882a593Smuzhiyun for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
4718*4882a593Smuzhiyun nw64(RDC_TBL(this_table, slot),
4719*4882a593Smuzhiyun tbl->rxdma_channel[slot]);
4720*4882a593Smuzhiyun }
4721*4882a593Smuzhiyun
4722*4882a593Smuzhiyun nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
4723*4882a593Smuzhiyun }
4724*4882a593Smuzhiyun
niu_init_drr_weight(struct niu * np)4725*4882a593Smuzhiyun static void niu_init_drr_weight(struct niu *np)
4726*4882a593Smuzhiyun {
4727*4882a593Smuzhiyun int type = phy_decode(np->parent->port_phy, np->port);
4728*4882a593Smuzhiyun u64 val;
4729*4882a593Smuzhiyun
4730*4882a593Smuzhiyun switch (type) {
4731*4882a593Smuzhiyun case PORT_TYPE_10G:
4732*4882a593Smuzhiyun val = PT_DRR_WEIGHT_DEFAULT_10G;
4733*4882a593Smuzhiyun break;
4734*4882a593Smuzhiyun
4735*4882a593Smuzhiyun case PORT_TYPE_1G:
4736*4882a593Smuzhiyun default:
4737*4882a593Smuzhiyun val = PT_DRR_WEIGHT_DEFAULT_1G;
4738*4882a593Smuzhiyun break;
4739*4882a593Smuzhiyun }
4740*4882a593Smuzhiyun nw64(PT_DRR_WT(np->port), val);
4741*4882a593Smuzhiyun }
4742*4882a593Smuzhiyun
niu_init_hostinfo(struct niu * np)4743*4882a593Smuzhiyun static int niu_init_hostinfo(struct niu *np)
4744*4882a593Smuzhiyun {
4745*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
4746*4882a593Smuzhiyun struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
4747*4882a593Smuzhiyun int i, err, num_alt = niu_num_alt_addr(np);
4748*4882a593Smuzhiyun int first_rdc_table = tp->first_table_num;
4749*4882a593Smuzhiyun
4750*4882a593Smuzhiyun err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
4751*4882a593Smuzhiyun if (err)
4752*4882a593Smuzhiyun return err;
4753*4882a593Smuzhiyun
4754*4882a593Smuzhiyun err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
4755*4882a593Smuzhiyun if (err)
4756*4882a593Smuzhiyun return err;
4757*4882a593Smuzhiyun
4758*4882a593Smuzhiyun for (i = 0; i < num_alt; i++) {
4759*4882a593Smuzhiyun err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
4760*4882a593Smuzhiyun if (err)
4761*4882a593Smuzhiyun return err;
4762*4882a593Smuzhiyun }
4763*4882a593Smuzhiyun
4764*4882a593Smuzhiyun return 0;
4765*4882a593Smuzhiyun }
4766*4882a593Smuzhiyun
niu_rx_channel_reset(struct niu * np,int channel)4767*4882a593Smuzhiyun static int niu_rx_channel_reset(struct niu *np, int channel)
4768*4882a593Smuzhiyun {
4769*4882a593Smuzhiyun return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
4770*4882a593Smuzhiyun RXDMA_CFIG1_RST, 1000, 10,
4771*4882a593Smuzhiyun "RXDMA_CFIG1");
4772*4882a593Smuzhiyun }
4773*4882a593Smuzhiyun
niu_rx_channel_lpage_init(struct niu * np,int channel)4774*4882a593Smuzhiyun static int niu_rx_channel_lpage_init(struct niu *np, int channel)
4775*4882a593Smuzhiyun {
4776*4882a593Smuzhiyun u64 val;
4777*4882a593Smuzhiyun
4778*4882a593Smuzhiyun nw64(RX_LOG_MASK1(channel), 0);
4779*4882a593Smuzhiyun nw64(RX_LOG_VAL1(channel), 0);
4780*4882a593Smuzhiyun nw64(RX_LOG_MASK2(channel), 0);
4781*4882a593Smuzhiyun nw64(RX_LOG_VAL2(channel), 0);
4782*4882a593Smuzhiyun nw64(RX_LOG_PAGE_RELO1(channel), 0);
4783*4882a593Smuzhiyun nw64(RX_LOG_PAGE_RELO2(channel), 0);
4784*4882a593Smuzhiyun nw64(RX_LOG_PAGE_HDL(channel), 0);
4785*4882a593Smuzhiyun
4786*4882a593Smuzhiyun val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
4787*4882a593Smuzhiyun val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
4788*4882a593Smuzhiyun nw64(RX_LOG_PAGE_VLD(channel), val);
4789*4882a593Smuzhiyun
4790*4882a593Smuzhiyun return 0;
4791*4882a593Smuzhiyun }
4792*4882a593Smuzhiyun
niu_rx_channel_wred_init(struct niu * np,struct rx_ring_info * rp)4793*4882a593Smuzhiyun static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
4794*4882a593Smuzhiyun {
4795*4882a593Smuzhiyun u64 val;
4796*4882a593Smuzhiyun
4797*4882a593Smuzhiyun val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
4798*4882a593Smuzhiyun ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
4799*4882a593Smuzhiyun ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
4800*4882a593Smuzhiyun ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
4801*4882a593Smuzhiyun nw64(RDC_RED_PARA(rp->rx_channel), val);
4802*4882a593Smuzhiyun }
4803*4882a593Smuzhiyun
niu_compute_rbr_cfig_b(struct rx_ring_info * rp,u64 * ret)4804*4882a593Smuzhiyun static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
4805*4882a593Smuzhiyun {
4806*4882a593Smuzhiyun u64 val = 0;
4807*4882a593Smuzhiyun
4808*4882a593Smuzhiyun *ret = 0;
4809*4882a593Smuzhiyun switch (rp->rbr_block_size) {
4810*4882a593Smuzhiyun case 4 * 1024:
4811*4882a593Smuzhiyun val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
4812*4882a593Smuzhiyun break;
4813*4882a593Smuzhiyun case 8 * 1024:
4814*4882a593Smuzhiyun val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
4815*4882a593Smuzhiyun break;
4816*4882a593Smuzhiyun case 16 * 1024:
4817*4882a593Smuzhiyun val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
4818*4882a593Smuzhiyun break;
4819*4882a593Smuzhiyun case 32 * 1024:
4820*4882a593Smuzhiyun val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
4821*4882a593Smuzhiyun break;
4822*4882a593Smuzhiyun default:
4823*4882a593Smuzhiyun return -EINVAL;
4824*4882a593Smuzhiyun }
4825*4882a593Smuzhiyun val |= RBR_CFIG_B_VLD2;
4826*4882a593Smuzhiyun switch (rp->rbr_sizes[2]) {
4827*4882a593Smuzhiyun case 2 * 1024:
4828*4882a593Smuzhiyun val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
4829*4882a593Smuzhiyun break;
4830*4882a593Smuzhiyun case 4 * 1024:
4831*4882a593Smuzhiyun val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
4832*4882a593Smuzhiyun break;
4833*4882a593Smuzhiyun case 8 * 1024:
4834*4882a593Smuzhiyun val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
4835*4882a593Smuzhiyun break;
4836*4882a593Smuzhiyun case 16 * 1024:
4837*4882a593Smuzhiyun val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
4838*4882a593Smuzhiyun break;
4839*4882a593Smuzhiyun
4840*4882a593Smuzhiyun default:
4841*4882a593Smuzhiyun return -EINVAL;
4842*4882a593Smuzhiyun }
4843*4882a593Smuzhiyun val |= RBR_CFIG_B_VLD1;
4844*4882a593Smuzhiyun switch (rp->rbr_sizes[1]) {
4845*4882a593Smuzhiyun case 1 * 1024:
4846*4882a593Smuzhiyun val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
4847*4882a593Smuzhiyun break;
4848*4882a593Smuzhiyun case 2 * 1024:
4849*4882a593Smuzhiyun val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
4850*4882a593Smuzhiyun break;
4851*4882a593Smuzhiyun case 4 * 1024:
4852*4882a593Smuzhiyun val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
4853*4882a593Smuzhiyun break;
4854*4882a593Smuzhiyun case 8 * 1024:
4855*4882a593Smuzhiyun val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
4856*4882a593Smuzhiyun break;
4857*4882a593Smuzhiyun
4858*4882a593Smuzhiyun default:
4859*4882a593Smuzhiyun return -EINVAL;
4860*4882a593Smuzhiyun }
4861*4882a593Smuzhiyun val |= RBR_CFIG_B_VLD0;
4862*4882a593Smuzhiyun switch (rp->rbr_sizes[0]) {
4863*4882a593Smuzhiyun case 256:
4864*4882a593Smuzhiyun val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
4865*4882a593Smuzhiyun break;
4866*4882a593Smuzhiyun case 512:
4867*4882a593Smuzhiyun val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
4868*4882a593Smuzhiyun break;
4869*4882a593Smuzhiyun case 1 * 1024:
4870*4882a593Smuzhiyun val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
4871*4882a593Smuzhiyun break;
4872*4882a593Smuzhiyun case 2 * 1024:
4873*4882a593Smuzhiyun val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
4874*4882a593Smuzhiyun break;
4875*4882a593Smuzhiyun
4876*4882a593Smuzhiyun default:
4877*4882a593Smuzhiyun return -EINVAL;
4878*4882a593Smuzhiyun }
4879*4882a593Smuzhiyun
4880*4882a593Smuzhiyun *ret = val;
4881*4882a593Smuzhiyun return 0;
4882*4882a593Smuzhiyun }
4883*4882a593Smuzhiyun
niu_enable_rx_channel(struct niu * np,int channel,int on)4884*4882a593Smuzhiyun static int niu_enable_rx_channel(struct niu *np, int channel, int on)
4885*4882a593Smuzhiyun {
4886*4882a593Smuzhiyun u64 val = nr64(RXDMA_CFIG1(channel));
4887*4882a593Smuzhiyun int limit;
4888*4882a593Smuzhiyun
4889*4882a593Smuzhiyun if (on)
4890*4882a593Smuzhiyun val |= RXDMA_CFIG1_EN;
4891*4882a593Smuzhiyun else
4892*4882a593Smuzhiyun val &= ~RXDMA_CFIG1_EN;
4893*4882a593Smuzhiyun nw64(RXDMA_CFIG1(channel), val);
4894*4882a593Smuzhiyun
4895*4882a593Smuzhiyun limit = 1000;
4896*4882a593Smuzhiyun while (--limit > 0) {
4897*4882a593Smuzhiyun if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
4898*4882a593Smuzhiyun break;
4899*4882a593Smuzhiyun udelay(10);
4900*4882a593Smuzhiyun }
4901*4882a593Smuzhiyun if (limit <= 0)
4902*4882a593Smuzhiyun return -ENODEV;
4903*4882a593Smuzhiyun return 0;
4904*4882a593Smuzhiyun }
4905*4882a593Smuzhiyun
niu_init_one_rx_channel(struct niu * np,struct rx_ring_info * rp)4906*4882a593Smuzhiyun static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
4907*4882a593Smuzhiyun {
4908*4882a593Smuzhiyun int err, channel = rp->rx_channel;
4909*4882a593Smuzhiyun u64 val;
4910*4882a593Smuzhiyun
4911*4882a593Smuzhiyun err = niu_rx_channel_reset(np, channel);
4912*4882a593Smuzhiyun if (err)
4913*4882a593Smuzhiyun return err;
4914*4882a593Smuzhiyun
4915*4882a593Smuzhiyun err = niu_rx_channel_lpage_init(np, channel);
4916*4882a593Smuzhiyun if (err)
4917*4882a593Smuzhiyun return err;
4918*4882a593Smuzhiyun
4919*4882a593Smuzhiyun niu_rx_channel_wred_init(np, rp);
4920*4882a593Smuzhiyun
4921*4882a593Smuzhiyun nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
4922*4882a593Smuzhiyun nw64(RX_DMA_CTL_STAT(channel),
4923*4882a593Smuzhiyun (RX_DMA_CTL_STAT_MEX |
4924*4882a593Smuzhiyun RX_DMA_CTL_STAT_RCRTHRES |
4925*4882a593Smuzhiyun RX_DMA_CTL_STAT_RCRTO |
4926*4882a593Smuzhiyun RX_DMA_CTL_STAT_RBR_EMPTY));
4927*4882a593Smuzhiyun nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
4928*4882a593Smuzhiyun nw64(RXDMA_CFIG2(channel),
4929*4882a593Smuzhiyun ((rp->mbox_dma & RXDMA_CFIG2_MBADDR_L) |
4930*4882a593Smuzhiyun RXDMA_CFIG2_FULL_HDR));
4931*4882a593Smuzhiyun nw64(RBR_CFIG_A(channel),
4932*4882a593Smuzhiyun ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
4933*4882a593Smuzhiyun (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
4934*4882a593Smuzhiyun err = niu_compute_rbr_cfig_b(rp, &val);
4935*4882a593Smuzhiyun if (err)
4936*4882a593Smuzhiyun return err;
4937*4882a593Smuzhiyun nw64(RBR_CFIG_B(channel), val);
4938*4882a593Smuzhiyun nw64(RCRCFIG_A(channel),
4939*4882a593Smuzhiyun ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
4940*4882a593Smuzhiyun (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
4941*4882a593Smuzhiyun nw64(RCRCFIG_B(channel),
4942*4882a593Smuzhiyun ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
4943*4882a593Smuzhiyun RCRCFIG_B_ENTOUT |
4944*4882a593Smuzhiyun ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
4945*4882a593Smuzhiyun
4946*4882a593Smuzhiyun err = niu_enable_rx_channel(np, channel, 1);
4947*4882a593Smuzhiyun if (err)
4948*4882a593Smuzhiyun return err;
4949*4882a593Smuzhiyun
4950*4882a593Smuzhiyun nw64(RBR_KICK(channel), rp->rbr_index);
4951*4882a593Smuzhiyun
4952*4882a593Smuzhiyun val = nr64(RX_DMA_CTL_STAT(channel));
4953*4882a593Smuzhiyun val |= RX_DMA_CTL_STAT_RBR_EMPTY;
4954*4882a593Smuzhiyun nw64(RX_DMA_CTL_STAT(channel), val);
4955*4882a593Smuzhiyun
4956*4882a593Smuzhiyun return 0;
4957*4882a593Smuzhiyun }
4958*4882a593Smuzhiyun
niu_init_rx_channels(struct niu * np)4959*4882a593Smuzhiyun static int niu_init_rx_channels(struct niu *np)
4960*4882a593Smuzhiyun {
4961*4882a593Smuzhiyun unsigned long flags;
4962*4882a593Smuzhiyun u64 seed = jiffies_64;
4963*4882a593Smuzhiyun int err, i;
4964*4882a593Smuzhiyun
4965*4882a593Smuzhiyun niu_lock_parent(np, flags);
4966*4882a593Smuzhiyun nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
4967*4882a593Smuzhiyun nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
4968*4882a593Smuzhiyun niu_unlock_parent(np, flags);
4969*4882a593Smuzhiyun
4970*4882a593Smuzhiyun /* XXX RXDMA 32bit mode? XXX */
4971*4882a593Smuzhiyun
4972*4882a593Smuzhiyun niu_init_rdc_groups(np);
4973*4882a593Smuzhiyun niu_init_drr_weight(np);
4974*4882a593Smuzhiyun
4975*4882a593Smuzhiyun err = niu_init_hostinfo(np);
4976*4882a593Smuzhiyun if (err)
4977*4882a593Smuzhiyun return err;
4978*4882a593Smuzhiyun
4979*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
4980*4882a593Smuzhiyun struct rx_ring_info *rp = &np->rx_rings[i];
4981*4882a593Smuzhiyun
4982*4882a593Smuzhiyun err = niu_init_one_rx_channel(np, rp);
4983*4882a593Smuzhiyun if (err)
4984*4882a593Smuzhiyun return err;
4985*4882a593Smuzhiyun }
4986*4882a593Smuzhiyun
4987*4882a593Smuzhiyun return 0;
4988*4882a593Smuzhiyun }
4989*4882a593Smuzhiyun
niu_set_ip_frag_rule(struct niu * np)4990*4882a593Smuzhiyun static int niu_set_ip_frag_rule(struct niu *np)
4991*4882a593Smuzhiyun {
4992*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
4993*4882a593Smuzhiyun struct niu_classifier *cp = &np->clas;
4994*4882a593Smuzhiyun struct niu_tcam_entry *tp;
4995*4882a593Smuzhiyun int index, err;
4996*4882a593Smuzhiyun
4997*4882a593Smuzhiyun index = cp->tcam_top;
4998*4882a593Smuzhiyun tp = &parent->tcam[index];
4999*4882a593Smuzhiyun
5000*4882a593Smuzhiyun /* Note that the noport bit is the same in both ipv4 and
5001*4882a593Smuzhiyun * ipv6 format TCAM entries.
5002*4882a593Smuzhiyun */
5003*4882a593Smuzhiyun memset(tp, 0, sizeof(*tp));
5004*4882a593Smuzhiyun tp->key[1] = TCAM_V4KEY1_NOPORT;
5005*4882a593Smuzhiyun tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
5006*4882a593Smuzhiyun tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
5007*4882a593Smuzhiyun ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
5008*4882a593Smuzhiyun err = tcam_write(np, index, tp->key, tp->key_mask);
5009*4882a593Smuzhiyun if (err)
5010*4882a593Smuzhiyun return err;
5011*4882a593Smuzhiyun err = tcam_assoc_write(np, index, tp->assoc_data);
5012*4882a593Smuzhiyun if (err)
5013*4882a593Smuzhiyun return err;
5014*4882a593Smuzhiyun tp->valid = 1;
5015*4882a593Smuzhiyun cp->tcam_valid_entries++;
5016*4882a593Smuzhiyun
5017*4882a593Smuzhiyun return 0;
5018*4882a593Smuzhiyun }
5019*4882a593Smuzhiyun
niu_init_classifier_hw(struct niu * np)5020*4882a593Smuzhiyun static int niu_init_classifier_hw(struct niu *np)
5021*4882a593Smuzhiyun {
5022*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
5023*4882a593Smuzhiyun struct niu_classifier *cp = &np->clas;
5024*4882a593Smuzhiyun int i, err;
5025*4882a593Smuzhiyun
5026*4882a593Smuzhiyun nw64(H1POLY, cp->h1_init);
5027*4882a593Smuzhiyun nw64(H2POLY, cp->h2_init);
5028*4882a593Smuzhiyun
5029*4882a593Smuzhiyun err = niu_init_hostinfo(np);
5030*4882a593Smuzhiyun if (err)
5031*4882a593Smuzhiyun return err;
5032*4882a593Smuzhiyun
5033*4882a593Smuzhiyun for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
5034*4882a593Smuzhiyun struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
5035*4882a593Smuzhiyun
5036*4882a593Smuzhiyun vlan_tbl_write(np, i, np->port,
5037*4882a593Smuzhiyun vp->vlan_pref, vp->rdc_num);
5038*4882a593Smuzhiyun }
5039*4882a593Smuzhiyun
5040*4882a593Smuzhiyun for (i = 0; i < cp->num_alt_mac_mappings; i++) {
5041*4882a593Smuzhiyun struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
5042*4882a593Smuzhiyun
5043*4882a593Smuzhiyun err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
5044*4882a593Smuzhiyun ap->rdc_num, ap->mac_pref);
5045*4882a593Smuzhiyun if (err)
5046*4882a593Smuzhiyun return err;
5047*4882a593Smuzhiyun }
5048*4882a593Smuzhiyun
5049*4882a593Smuzhiyun for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
5050*4882a593Smuzhiyun int index = i - CLASS_CODE_USER_PROG1;
5051*4882a593Smuzhiyun
5052*4882a593Smuzhiyun err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
5053*4882a593Smuzhiyun if (err)
5054*4882a593Smuzhiyun return err;
5055*4882a593Smuzhiyun err = niu_set_flow_key(np, i, parent->flow_key[index]);
5056*4882a593Smuzhiyun if (err)
5057*4882a593Smuzhiyun return err;
5058*4882a593Smuzhiyun }
5059*4882a593Smuzhiyun
5060*4882a593Smuzhiyun err = niu_set_ip_frag_rule(np);
5061*4882a593Smuzhiyun if (err)
5062*4882a593Smuzhiyun return err;
5063*4882a593Smuzhiyun
5064*4882a593Smuzhiyun tcam_enable(np, 1);
5065*4882a593Smuzhiyun
5066*4882a593Smuzhiyun return 0;
5067*4882a593Smuzhiyun }
5068*4882a593Smuzhiyun
niu_zcp_write(struct niu * np,int index,u64 * data)5069*4882a593Smuzhiyun static int niu_zcp_write(struct niu *np, int index, u64 *data)
5070*4882a593Smuzhiyun {
5071*4882a593Smuzhiyun nw64(ZCP_RAM_DATA0, data[0]);
5072*4882a593Smuzhiyun nw64(ZCP_RAM_DATA1, data[1]);
5073*4882a593Smuzhiyun nw64(ZCP_RAM_DATA2, data[2]);
5074*4882a593Smuzhiyun nw64(ZCP_RAM_DATA3, data[3]);
5075*4882a593Smuzhiyun nw64(ZCP_RAM_DATA4, data[4]);
5076*4882a593Smuzhiyun nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
5077*4882a593Smuzhiyun nw64(ZCP_RAM_ACC,
5078*4882a593Smuzhiyun (ZCP_RAM_ACC_WRITE |
5079*4882a593Smuzhiyun (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
5080*4882a593Smuzhiyun (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
5081*4882a593Smuzhiyun
5082*4882a593Smuzhiyun return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
5083*4882a593Smuzhiyun 1000, 100);
5084*4882a593Smuzhiyun }
5085*4882a593Smuzhiyun
niu_zcp_read(struct niu * np,int index,u64 * data)5086*4882a593Smuzhiyun static int niu_zcp_read(struct niu *np, int index, u64 *data)
5087*4882a593Smuzhiyun {
5088*4882a593Smuzhiyun int err;
5089*4882a593Smuzhiyun
5090*4882a593Smuzhiyun err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
5091*4882a593Smuzhiyun 1000, 100);
5092*4882a593Smuzhiyun if (err) {
5093*4882a593Smuzhiyun netdev_err(np->dev, "ZCP read busy won't clear, ZCP_RAM_ACC[%llx]\n",
5094*4882a593Smuzhiyun (unsigned long long)nr64(ZCP_RAM_ACC));
5095*4882a593Smuzhiyun return err;
5096*4882a593Smuzhiyun }
5097*4882a593Smuzhiyun
5098*4882a593Smuzhiyun nw64(ZCP_RAM_ACC,
5099*4882a593Smuzhiyun (ZCP_RAM_ACC_READ |
5100*4882a593Smuzhiyun (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
5101*4882a593Smuzhiyun (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
5102*4882a593Smuzhiyun
5103*4882a593Smuzhiyun err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
5104*4882a593Smuzhiyun 1000, 100);
5105*4882a593Smuzhiyun if (err) {
5106*4882a593Smuzhiyun netdev_err(np->dev, "ZCP read busy2 won't clear, ZCP_RAM_ACC[%llx]\n",
5107*4882a593Smuzhiyun (unsigned long long)nr64(ZCP_RAM_ACC));
5108*4882a593Smuzhiyun return err;
5109*4882a593Smuzhiyun }
5110*4882a593Smuzhiyun
5111*4882a593Smuzhiyun data[0] = nr64(ZCP_RAM_DATA0);
5112*4882a593Smuzhiyun data[1] = nr64(ZCP_RAM_DATA1);
5113*4882a593Smuzhiyun data[2] = nr64(ZCP_RAM_DATA2);
5114*4882a593Smuzhiyun data[3] = nr64(ZCP_RAM_DATA3);
5115*4882a593Smuzhiyun data[4] = nr64(ZCP_RAM_DATA4);
5116*4882a593Smuzhiyun
5117*4882a593Smuzhiyun return 0;
5118*4882a593Smuzhiyun }
5119*4882a593Smuzhiyun
niu_zcp_cfifo_reset(struct niu * np)5120*4882a593Smuzhiyun static void niu_zcp_cfifo_reset(struct niu *np)
5121*4882a593Smuzhiyun {
5122*4882a593Smuzhiyun u64 val = nr64(RESET_CFIFO);
5123*4882a593Smuzhiyun
5124*4882a593Smuzhiyun val |= RESET_CFIFO_RST(np->port);
5125*4882a593Smuzhiyun nw64(RESET_CFIFO, val);
5126*4882a593Smuzhiyun udelay(10);
5127*4882a593Smuzhiyun
5128*4882a593Smuzhiyun val &= ~RESET_CFIFO_RST(np->port);
5129*4882a593Smuzhiyun nw64(RESET_CFIFO, val);
5130*4882a593Smuzhiyun }
5131*4882a593Smuzhiyun
niu_init_zcp(struct niu * np)5132*4882a593Smuzhiyun static int niu_init_zcp(struct niu *np)
5133*4882a593Smuzhiyun {
5134*4882a593Smuzhiyun u64 data[5], rbuf[5];
5135*4882a593Smuzhiyun int i, max, err;
5136*4882a593Smuzhiyun
5137*4882a593Smuzhiyun if (np->parent->plat_type != PLAT_TYPE_NIU) {
5138*4882a593Smuzhiyun if (np->port == 0 || np->port == 1)
5139*4882a593Smuzhiyun max = ATLAS_P0_P1_CFIFO_ENTRIES;
5140*4882a593Smuzhiyun else
5141*4882a593Smuzhiyun max = ATLAS_P2_P3_CFIFO_ENTRIES;
5142*4882a593Smuzhiyun } else
5143*4882a593Smuzhiyun max = NIU_CFIFO_ENTRIES;
5144*4882a593Smuzhiyun
5145*4882a593Smuzhiyun data[0] = 0;
5146*4882a593Smuzhiyun data[1] = 0;
5147*4882a593Smuzhiyun data[2] = 0;
5148*4882a593Smuzhiyun data[3] = 0;
5149*4882a593Smuzhiyun data[4] = 0;
5150*4882a593Smuzhiyun
5151*4882a593Smuzhiyun for (i = 0; i < max; i++) {
5152*4882a593Smuzhiyun err = niu_zcp_write(np, i, data);
5153*4882a593Smuzhiyun if (err)
5154*4882a593Smuzhiyun return err;
5155*4882a593Smuzhiyun err = niu_zcp_read(np, i, rbuf);
5156*4882a593Smuzhiyun if (err)
5157*4882a593Smuzhiyun return err;
5158*4882a593Smuzhiyun }
5159*4882a593Smuzhiyun
5160*4882a593Smuzhiyun niu_zcp_cfifo_reset(np);
5161*4882a593Smuzhiyun nw64(CFIFO_ECC(np->port), 0);
5162*4882a593Smuzhiyun nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
5163*4882a593Smuzhiyun (void) nr64(ZCP_INT_STAT);
5164*4882a593Smuzhiyun nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
5165*4882a593Smuzhiyun
5166*4882a593Smuzhiyun return 0;
5167*4882a593Smuzhiyun }
5168*4882a593Smuzhiyun
niu_ipp_write(struct niu * np,int index,u64 * data)5169*4882a593Smuzhiyun static void niu_ipp_write(struct niu *np, int index, u64 *data)
5170*4882a593Smuzhiyun {
5171*4882a593Smuzhiyun u64 val = nr64_ipp(IPP_CFIG);
5172*4882a593Smuzhiyun
5173*4882a593Smuzhiyun nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
5174*4882a593Smuzhiyun nw64_ipp(IPP_DFIFO_WR_PTR, index);
5175*4882a593Smuzhiyun nw64_ipp(IPP_DFIFO_WR0, data[0]);
5176*4882a593Smuzhiyun nw64_ipp(IPP_DFIFO_WR1, data[1]);
5177*4882a593Smuzhiyun nw64_ipp(IPP_DFIFO_WR2, data[2]);
5178*4882a593Smuzhiyun nw64_ipp(IPP_DFIFO_WR3, data[3]);
5179*4882a593Smuzhiyun nw64_ipp(IPP_DFIFO_WR4, data[4]);
5180*4882a593Smuzhiyun nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
5181*4882a593Smuzhiyun }
5182*4882a593Smuzhiyun
niu_ipp_read(struct niu * np,int index,u64 * data)5183*4882a593Smuzhiyun static void niu_ipp_read(struct niu *np, int index, u64 *data)
5184*4882a593Smuzhiyun {
5185*4882a593Smuzhiyun nw64_ipp(IPP_DFIFO_RD_PTR, index);
5186*4882a593Smuzhiyun data[0] = nr64_ipp(IPP_DFIFO_RD0);
5187*4882a593Smuzhiyun data[1] = nr64_ipp(IPP_DFIFO_RD1);
5188*4882a593Smuzhiyun data[2] = nr64_ipp(IPP_DFIFO_RD2);
5189*4882a593Smuzhiyun data[3] = nr64_ipp(IPP_DFIFO_RD3);
5190*4882a593Smuzhiyun data[4] = nr64_ipp(IPP_DFIFO_RD4);
5191*4882a593Smuzhiyun }
5192*4882a593Smuzhiyun
niu_ipp_reset(struct niu * np)5193*4882a593Smuzhiyun static int niu_ipp_reset(struct niu *np)
5194*4882a593Smuzhiyun {
5195*4882a593Smuzhiyun return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
5196*4882a593Smuzhiyun 1000, 100, "IPP_CFIG");
5197*4882a593Smuzhiyun }
5198*4882a593Smuzhiyun
niu_init_ipp(struct niu * np)5199*4882a593Smuzhiyun static int niu_init_ipp(struct niu *np)
5200*4882a593Smuzhiyun {
5201*4882a593Smuzhiyun u64 data[5], rbuf[5], val;
5202*4882a593Smuzhiyun int i, max, err;
5203*4882a593Smuzhiyun
5204*4882a593Smuzhiyun if (np->parent->plat_type != PLAT_TYPE_NIU) {
5205*4882a593Smuzhiyun if (np->port == 0 || np->port == 1)
5206*4882a593Smuzhiyun max = ATLAS_P0_P1_DFIFO_ENTRIES;
5207*4882a593Smuzhiyun else
5208*4882a593Smuzhiyun max = ATLAS_P2_P3_DFIFO_ENTRIES;
5209*4882a593Smuzhiyun } else
5210*4882a593Smuzhiyun max = NIU_DFIFO_ENTRIES;
5211*4882a593Smuzhiyun
5212*4882a593Smuzhiyun data[0] = 0;
5213*4882a593Smuzhiyun data[1] = 0;
5214*4882a593Smuzhiyun data[2] = 0;
5215*4882a593Smuzhiyun data[3] = 0;
5216*4882a593Smuzhiyun data[4] = 0;
5217*4882a593Smuzhiyun
5218*4882a593Smuzhiyun for (i = 0; i < max; i++) {
5219*4882a593Smuzhiyun niu_ipp_write(np, i, data);
5220*4882a593Smuzhiyun niu_ipp_read(np, i, rbuf);
5221*4882a593Smuzhiyun }
5222*4882a593Smuzhiyun
5223*4882a593Smuzhiyun (void) nr64_ipp(IPP_INT_STAT);
5224*4882a593Smuzhiyun (void) nr64_ipp(IPP_INT_STAT);
5225*4882a593Smuzhiyun
5226*4882a593Smuzhiyun err = niu_ipp_reset(np);
5227*4882a593Smuzhiyun if (err)
5228*4882a593Smuzhiyun return err;
5229*4882a593Smuzhiyun
5230*4882a593Smuzhiyun (void) nr64_ipp(IPP_PKT_DIS);
5231*4882a593Smuzhiyun (void) nr64_ipp(IPP_BAD_CS_CNT);
5232*4882a593Smuzhiyun (void) nr64_ipp(IPP_ECC);
5233*4882a593Smuzhiyun
5234*4882a593Smuzhiyun (void) nr64_ipp(IPP_INT_STAT);
5235*4882a593Smuzhiyun
5236*4882a593Smuzhiyun nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
5237*4882a593Smuzhiyun
5238*4882a593Smuzhiyun val = nr64_ipp(IPP_CFIG);
5239*4882a593Smuzhiyun val &= ~IPP_CFIG_IP_MAX_PKT;
5240*4882a593Smuzhiyun val |= (IPP_CFIG_IPP_ENABLE |
5241*4882a593Smuzhiyun IPP_CFIG_DFIFO_ECC_EN |
5242*4882a593Smuzhiyun IPP_CFIG_DROP_BAD_CRC |
5243*4882a593Smuzhiyun IPP_CFIG_CKSUM_EN |
5244*4882a593Smuzhiyun (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
5245*4882a593Smuzhiyun nw64_ipp(IPP_CFIG, val);
5246*4882a593Smuzhiyun
5247*4882a593Smuzhiyun return 0;
5248*4882a593Smuzhiyun }
5249*4882a593Smuzhiyun
niu_handle_led(struct niu * np,int status)5250*4882a593Smuzhiyun static void niu_handle_led(struct niu *np, int status)
5251*4882a593Smuzhiyun {
5252*4882a593Smuzhiyun u64 val;
5253*4882a593Smuzhiyun val = nr64_mac(XMAC_CONFIG);
5254*4882a593Smuzhiyun
5255*4882a593Smuzhiyun if ((np->flags & NIU_FLAGS_10G) != 0 &&
5256*4882a593Smuzhiyun (np->flags & NIU_FLAGS_FIBER) != 0) {
5257*4882a593Smuzhiyun if (status) {
5258*4882a593Smuzhiyun val |= XMAC_CONFIG_LED_POLARITY;
5259*4882a593Smuzhiyun val &= ~XMAC_CONFIG_FORCE_LED_ON;
5260*4882a593Smuzhiyun } else {
5261*4882a593Smuzhiyun val |= XMAC_CONFIG_FORCE_LED_ON;
5262*4882a593Smuzhiyun val &= ~XMAC_CONFIG_LED_POLARITY;
5263*4882a593Smuzhiyun }
5264*4882a593Smuzhiyun }
5265*4882a593Smuzhiyun
5266*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
5267*4882a593Smuzhiyun }
5268*4882a593Smuzhiyun
niu_init_xif_xmac(struct niu * np)5269*4882a593Smuzhiyun static void niu_init_xif_xmac(struct niu *np)
5270*4882a593Smuzhiyun {
5271*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
5272*4882a593Smuzhiyun u64 val;
5273*4882a593Smuzhiyun
5274*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XCVR_SERDES) {
5275*4882a593Smuzhiyun val = nr64(MIF_CONFIG);
5276*4882a593Smuzhiyun val |= MIF_CONFIG_ATCA_GE;
5277*4882a593Smuzhiyun nw64(MIF_CONFIG, val);
5278*4882a593Smuzhiyun }
5279*4882a593Smuzhiyun
5280*4882a593Smuzhiyun val = nr64_mac(XMAC_CONFIG);
5281*4882a593Smuzhiyun val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
5282*4882a593Smuzhiyun
5283*4882a593Smuzhiyun val |= XMAC_CONFIG_TX_OUTPUT_EN;
5284*4882a593Smuzhiyun
5285*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_MAC) {
5286*4882a593Smuzhiyun val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
5287*4882a593Smuzhiyun val |= XMAC_CONFIG_LOOPBACK;
5288*4882a593Smuzhiyun } else {
5289*4882a593Smuzhiyun val &= ~XMAC_CONFIG_LOOPBACK;
5290*4882a593Smuzhiyun }
5291*4882a593Smuzhiyun
5292*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_10G) {
5293*4882a593Smuzhiyun val &= ~XMAC_CONFIG_LFS_DISABLE;
5294*4882a593Smuzhiyun } else {
5295*4882a593Smuzhiyun val |= XMAC_CONFIG_LFS_DISABLE;
5296*4882a593Smuzhiyun if (!(np->flags & NIU_FLAGS_FIBER) &&
5297*4882a593Smuzhiyun !(np->flags & NIU_FLAGS_XCVR_SERDES))
5298*4882a593Smuzhiyun val |= XMAC_CONFIG_1G_PCS_BYPASS;
5299*4882a593Smuzhiyun else
5300*4882a593Smuzhiyun val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
5301*4882a593Smuzhiyun }
5302*4882a593Smuzhiyun
5303*4882a593Smuzhiyun val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
5304*4882a593Smuzhiyun
5305*4882a593Smuzhiyun if (lp->active_speed == SPEED_100)
5306*4882a593Smuzhiyun val |= XMAC_CONFIG_SEL_CLK_25MHZ;
5307*4882a593Smuzhiyun else
5308*4882a593Smuzhiyun val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
5309*4882a593Smuzhiyun
5310*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
5311*4882a593Smuzhiyun
5312*4882a593Smuzhiyun val = nr64_mac(XMAC_CONFIG);
5313*4882a593Smuzhiyun val &= ~XMAC_CONFIG_MODE_MASK;
5314*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_10G) {
5315*4882a593Smuzhiyun val |= XMAC_CONFIG_MODE_XGMII;
5316*4882a593Smuzhiyun } else {
5317*4882a593Smuzhiyun if (lp->active_speed == SPEED_1000)
5318*4882a593Smuzhiyun val |= XMAC_CONFIG_MODE_GMII;
5319*4882a593Smuzhiyun else
5320*4882a593Smuzhiyun val |= XMAC_CONFIG_MODE_MII;
5321*4882a593Smuzhiyun }
5322*4882a593Smuzhiyun
5323*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
5324*4882a593Smuzhiyun }
5325*4882a593Smuzhiyun
niu_init_xif_bmac(struct niu * np)5326*4882a593Smuzhiyun static void niu_init_xif_bmac(struct niu *np)
5327*4882a593Smuzhiyun {
5328*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
5329*4882a593Smuzhiyun u64 val;
5330*4882a593Smuzhiyun
5331*4882a593Smuzhiyun val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
5332*4882a593Smuzhiyun
5333*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_MAC)
5334*4882a593Smuzhiyun val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
5335*4882a593Smuzhiyun else
5336*4882a593Smuzhiyun val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
5337*4882a593Smuzhiyun
5338*4882a593Smuzhiyun if (lp->active_speed == SPEED_1000)
5339*4882a593Smuzhiyun val |= BMAC_XIF_CONFIG_GMII_MODE;
5340*4882a593Smuzhiyun else
5341*4882a593Smuzhiyun val &= ~BMAC_XIF_CONFIG_GMII_MODE;
5342*4882a593Smuzhiyun
5343*4882a593Smuzhiyun val &= ~(BMAC_XIF_CONFIG_LINK_LED |
5344*4882a593Smuzhiyun BMAC_XIF_CONFIG_LED_POLARITY);
5345*4882a593Smuzhiyun
5346*4882a593Smuzhiyun if (!(np->flags & NIU_FLAGS_10G) &&
5347*4882a593Smuzhiyun !(np->flags & NIU_FLAGS_FIBER) &&
5348*4882a593Smuzhiyun lp->active_speed == SPEED_100)
5349*4882a593Smuzhiyun val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
5350*4882a593Smuzhiyun else
5351*4882a593Smuzhiyun val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
5352*4882a593Smuzhiyun
5353*4882a593Smuzhiyun nw64_mac(BMAC_XIF_CONFIG, val);
5354*4882a593Smuzhiyun }
5355*4882a593Smuzhiyun
niu_init_xif(struct niu * np)5356*4882a593Smuzhiyun static void niu_init_xif(struct niu *np)
5357*4882a593Smuzhiyun {
5358*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
5359*4882a593Smuzhiyun niu_init_xif_xmac(np);
5360*4882a593Smuzhiyun else
5361*4882a593Smuzhiyun niu_init_xif_bmac(np);
5362*4882a593Smuzhiyun }
5363*4882a593Smuzhiyun
niu_pcs_mii_reset(struct niu * np)5364*4882a593Smuzhiyun static void niu_pcs_mii_reset(struct niu *np)
5365*4882a593Smuzhiyun {
5366*4882a593Smuzhiyun int limit = 1000;
5367*4882a593Smuzhiyun u64 val = nr64_pcs(PCS_MII_CTL);
5368*4882a593Smuzhiyun val |= PCS_MII_CTL_RST;
5369*4882a593Smuzhiyun nw64_pcs(PCS_MII_CTL, val);
5370*4882a593Smuzhiyun while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) {
5371*4882a593Smuzhiyun udelay(100);
5372*4882a593Smuzhiyun val = nr64_pcs(PCS_MII_CTL);
5373*4882a593Smuzhiyun }
5374*4882a593Smuzhiyun }
5375*4882a593Smuzhiyun
niu_xpcs_reset(struct niu * np)5376*4882a593Smuzhiyun static void niu_xpcs_reset(struct niu *np)
5377*4882a593Smuzhiyun {
5378*4882a593Smuzhiyun int limit = 1000;
5379*4882a593Smuzhiyun u64 val = nr64_xpcs(XPCS_CONTROL1);
5380*4882a593Smuzhiyun val |= XPCS_CONTROL1_RESET;
5381*4882a593Smuzhiyun nw64_xpcs(XPCS_CONTROL1, val);
5382*4882a593Smuzhiyun while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) {
5383*4882a593Smuzhiyun udelay(100);
5384*4882a593Smuzhiyun val = nr64_xpcs(XPCS_CONTROL1);
5385*4882a593Smuzhiyun }
5386*4882a593Smuzhiyun }
5387*4882a593Smuzhiyun
niu_init_pcs(struct niu * np)5388*4882a593Smuzhiyun static int niu_init_pcs(struct niu *np)
5389*4882a593Smuzhiyun {
5390*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
5391*4882a593Smuzhiyun u64 val;
5392*4882a593Smuzhiyun
5393*4882a593Smuzhiyun switch (np->flags & (NIU_FLAGS_10G |
5394*4882a593Smuzhiyun NIU_FLAGS_FIBER |
5395*4882a593Smuzhiyun NIU_FLAGS_XCVR_SERDES)) {
5396*4882a593Smuzhiyun case NIU_FLAGS_FIBER:
5397*4882a593Smuzhiyun /* 1G fiber */
5398*4882a593Smuzhiyun nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
5399*4882a593Smuzhiyun nw64_pcs(PCS_DPATH_MODE, 0);
5400*4882a593Smuzhiyun niu_pcs_mii_reset(np);
5401*4882a593Smuzhiyun break;
5402*4882a593Smuzhiyun
5403*4882a593Smuzhiyun case NIU_FLAGS_10G:
5404*4882a593Smuzhiyun case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
5405*4882a593Smuzhiyun case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
5406*4882a593Smuzhiyun /* 10G SERDES */
5407*4882a593Smuzhiyun if (!(np->flags & NIU_FLAGS_XMAC))
5408*4882a593Smuzhiyun return -EINVAL;
5409*4882a593Smuzhiyun
5410*4882a593Smuzhiyun /* 10G copper or fiber */
5411*4882a593Smuzhiyun val = nr64_mac(XMAC_CONFIG);
5412*4882a593Smuzhiyun val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
5413*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
5414*4882a593Smuzhiyun
5415*4882a593Smuzhiyun niu_xpcs_reset(np);
5416*4882a593Smuzhiyun
5417*4882a593Smuzhiyun val = nr64_xpcs(XPCS_CONTROL1);
5418*4882a593Smuzhiyun if (lp->loopback_mode == LOOPBACK_PHY)
5419*4882a593Smuzhiyun val |= XPCS_CONTROL1_LOOPBACK;
5420*4882a593Smuzhiyun else
5421*4882a593Smuzhiyun val &= ~XPCS_CONTROL1_LOOPBACK;
5422*4882a593Smuzhiyun nw64_xpcs(XPCS_CONTROL1, val);
5423*4882a593Smuzhiyun
5424*4882a593Smuzhiyun nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
5425*4882a593Smuzhiyun (void) nr64_xpcs(XPCS_SYMERR_CNT01);
5426*4882a593Smuzhiyun (void) nr64_xpcs(XPCS_SYMERR_CNT23);
5427*4882a593Smuzhiyun break;
5428*4882a593Smuzhiyun
5429*4882a593Smuzhiyun
5430*4882a593Smuzhiyun case NIU_FLAGS_XCVR_SERDES:
5431*4882a593Smuzhiyun /* 1G SERDES */
5432*4882a593Smuzhiyun niu_pcs_mii_reset(np);
5433*4882a593Smuzhiyun nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
5434*4882a593Smuzhiyun nw64_pcs(PCS_DPATH_MODE, 0);
5435*4882a593Smuzhiyun break;
5436*4882a593Smuzhiyun
5437*4882a593Smuzhiyun case 0:
5438*4882a593Smuzhiyun /* 1G copper */
5439*4882a593Smuzhiyun case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
5440*4882a593Smuzhiyun /* 1G RGMII FIBER */
5441*4882a593Smuzhiyun nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
5442*4882a593Smuzhiyun niu_pcs_mii_reset(np);
5443*4882a593Smuzhiyun break;
5444*4882a593Smuzhiyun
5445*4882a593Smuzhiyun default:
5446*4882a593Smuzhiyun return -EINVAL;
5447*4882a593Smuzhiyun }
5448*4882a593Smuzhiyun
5449*4882a593Smuzhiyun return 0;
5450*4882a593Smuzhiyun }
5451*4882a593Smuzhiyun
niu_reset_tx_xmac(struct niu * np)5452*4882a593Smuzhiyun static int niu_reset_tx_xmac(struct niu *np)
5453*4882a593Smuzhiyun {
5454*4882a593Smuzhiyun return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
5455*4882a593Smuzhiyun (XTXMAC_SW_RST_REG_RS |
5456*4882a593Smuzhiyun XTXMAC_SW_RST_SOFT_RST),
5457*4882a593Smuzhiyun 1000, 100, "XTXMAC_SW_RST");
5458*4882a593Smuzhiyun }
5459*4882a593Smuzhiyun
niu_reset_tx_bmac(struct niu * np)5460*4882a593Smuzhiyun static int niu_reset_tx_bmac(struct niu *np)
5461*4882a593Smuzhiyun {
5462*4882a593Smuzhiyun int limit;
5463*4882a593Smuzhiyun
5464*4882a593Smuzhiyun nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
5465*4882a593Smuzhiyun limit = 1000;
5466*4882a593Smuzhiyun while (--limit >= 0) {
5467*4882a593Smuzhiyun if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
5468*4882a593Smuzhiyun break;
5469*4882a593Smuzhiyun udelay(100);
5470*4882a593Smuzhiyun }
5471*4882a593Smuzhiyun if (limit < 0) {
5472*4882a593Smuzhiyun dev_err(np->device, "Port %u TX BMAC would not reset, BTXMAC_SW_RST[%llx]\n",
5473*4882a593Smuzhiyun np->port,
5474*4882a593Smuzhiyun (unsigned long long) nr64_mac(BTXMAC_SW_RST));
5475*4882a593Smuzhiyun return -ENODEV;
5476*4882a593Smuzhiyun }
5477*4882a593Smuzhiyun
5478*4882a593Smuzhiyun return 0;
5479*4882a593Smuzhiyun }
5480*4882a593Smuzhiyun
niu_reset_tx_mac(struct niu * np)5481*4882a593Smuzhiyun static int niu_reset_tx_mac(struct niu *np)
5482*4882a593Smuzhiyun {
5483*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
5484*4882a593Smuzhiyun return niu_reset_tx_xmac(np);
5485*4882a593Smuzhiyun else
5486*4882a593Smuzhiyun return niu_reset_tx_bmac(np);
5487*4882a593Smuzhiyun }
5488*4882a593Smuzhiyun
niu_init_tx_xmac(struct niu * np,u64 min,u64 max)5489*4882a593Smuzhiyun static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
5490*4882a593Smuzhiyun {
5491*4882a593Smuzhiyun u64 val;
5492*4882a593Smuzhiyun
5493*4882a593Smuzhiyun val = nr64_mac(XMAC_MIN);
5494*4882a593Smuzhiyun val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
5495*4882a593Smuzhiyun XMAC_MIN_RX_MIN_PKT_SIZE);
5496*4882a593Smuzhiyun val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
5497*4882a593Smuzhiyun val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
5498*4882a593Smuzhiyun nw64_mac(XMAC_MIN, val);
5499*4882a593Smuzhiyun
5500*4882a593Smuzhiyun nw64_mac(XMAC_MAX, max);
5501*4882a593Smuzhiyun
5502*4882a593Smuzhiyun nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
5503*4882a593Smuzhiyun
5504*4882a593Smuzhiyun val = nr64_mac(XMAC_IPG);
5505*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_10G) {
5506*4882a593Smuzhiyun val &= ~XMAC_IPG_IPG_XGMII;
5507*4882a593Smuzhiyun val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
5508*4882a593Smuzhiyun } else {
5509*4882a593Smuzhiyun val &= ~XMAC_IPG_IPG_MII_GMII;
5510*4882a593Smuzhiyun val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
5511*4882a593Smuzhiyun }
5512*4882a593Smuzhiyun nw64_mac(XMAC_IPG, val);
5513*4882a593Smuzhiyun
5514*4882a593Smuzhiyun val = nr64_mac(XMAC_CONFIG);
5515*4882a593Smuzhiyun val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
5516*4882a593Smuzhiyun XMAC_CONFIG_STRETCH_MODE |
5517*4882a593Smuzhiyun XMAC_CONFIG_VAR_MIN_IPG_EN |
5518*4882a593Smuzhiyun XMAC_CONFIG_TX_ENABLE);
5519*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
5520*4882a593Smuzhiyun
5521*4882a593Smuzhiyun nw64_mac(TXMAC_FRM_CNT, 0);
5522*4882a593Smuzhiyun nw64_mac(TXMAC_BYTE_CNT, 0);
5523*4882a593Smuzhiyun }
5524*4882a593Smuzhiyun
niu_init_tx_bmac(struct niu * np,u64 min,u64 max)5525*4882a593Smuzhiyun static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
5526*4882a593Smuzhiyun {
5527*4882a593Smuzhiyun u64 val;
5528*4882a593Smuzhiyun
5529*4882a593Smuzhiyun nw64_mac(BMAC_MIN_FRAME, min);
5530*4882a593Smuzhiyun nw64_mac(BMAC_MAX_FRAME, max);
5531*4882a593Smuzhiyun
5532*4882a593Smuzhiyun nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
5533*4882a593Smuzhiyun nw64_mac(BMAC_CTRL_TYPE, 0x8808);
5534*4882a593Smuzhiyun nw64_mac(BMAC_PREAMBLE_SIZE, 7);
5535*4882a593Smuzhiyun
5536*4882a593Smuzhiyun val = nr64_mac(BTXMAC_CONFIG);
5537*4882a593Smuzhiyun val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
5538*4882a593Smuzhiyun BTXMAC_CONFIG_ENABLE);
5539*4882a593Smuzhiyun nw64_mac(BTXMAC_CONFIG, val);
5540*4882a593Smuzhiyun }
5541*4882a593Smuzhiyun
niu_init_tx_mac(struct niu * np)5542*4882a593Smuzhiyun static void niu_init_tx_mac(struct niu *np)
5543*4882a593Smuzhiyun {
5544*4882a593Smuzhiyun u64 min, max;
5545*4882a593Smuzhiyun
5546*4882a593Smuzhiyun min = 64;
5547*4882a593Smuzhiyun if (np->dev->mtu > ETH_DATA_LEN)
5548*4882a593Smuzhiyun max = 9216;
5549*4882a593Smuzhiyun else
5550*4882a593Smuzhiyun max = 1522;
5551*4882a593Smuzhiyun
5552*4882a593Smuzhiyun /* The XMAC_MIN register only accepts values for TX min which
5553*4882a593Smuzhiyun * have the low 3 bits cleared.
5554*4882a593Smuzhiyun */
5555*4882a593Smuzhiyun BUG_ON(min & 0x7);
5556*4882a593Smuzhiyun
5557*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
5558*4882a593Smuzhiyun niu_init_tx_xmac(np, min, max);
5559*4882a593Smuzhiyun else
5560*4882a593Smuzhiyun niu_init_tx_bmac(np, min, max);
5561*4882a593Smuzhiyun }
5562*4882a593Smuzhiyun
niu_reset_rx_xmac(struct niu * np)5563*4882a593Smuzhiyun static int niu_reset_rx_xmac(struct niu *np)
5564*4882a593Smuzhiyun {
5565*4882a593Smuzhiyun int limit;
5566*4882a593Smuzhiyun
5567*4882a593Smuzhiyun nw64_mac(XRXMAC_SW_RST,
5568*4882a593Smuzhiyun XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
5569*4882a593Smuzhiyun limit = 1000;
5570*4882a593Smuzhiyun while (--limit >= 0) {
5571*4882a593Smuzhiyun if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
5572*4882a593Smuzhiyun XRXMAC_SW_RST_SOFT_RST)))
5573*4882a593Smuzhiyun break;
5574*4882a593Smuzhiyun udelay(100);
5575*4882a593Smuzhiyun }
5576*4882a593Smuzhiyun if (limit < 0) {
5577*4882a593Smuzhiyun dev_err(np->device, "Port %u RX XMAC would not reset, XRXMAC_SW_RST[%llx]\n",
5578*4882a593Smuzhiyun np->port,
5579*4882a593Smuzhiyun (unsigned long long) nr64_mac(XRXMAC_SW_RST));
5580*4882a593Smuzhiyun return -ENODEV;
5581*4882a593Smuzhiyun }
5582*4882a593Smuzhiyun
5583*4882a593Smuzhiyun return 0;
5584*4882a593Smuzhiyun }
5585*4882a593Smuzhiyun
niu_reset_rx_bmac(struct niu * np)5586*4882a593Smuzhiyun static int niu_reset_rx_bmac(struct niu *np)
5587*4882a593Smuzhiyun {
5588*4882a593Smuzhiyun int limit;
5589*4882a593Smuzhiyun
5590*4882a593Smuzhiyun nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
5591*4882a593Smuzhiyun limit = 1000;
5592*4882a593Smuzhiyun while (--limit >= 0) {
5593*4882a593Smuzhiyun if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
5594*4882a593Smuzhiyun break;
5595*4882a593Smuzhiyun udelay(100);
5596*4882a593Smuzhiyun }
5597*4882a593Smuzhiyun if (limit < 0) {
5598*4882a593Smuzhiyun dev_err(np->device, "Port %u RX BMAC would not reset, BRXMAC_SW_RST[%llx]\n",
5599*4882a593Smuzhiyun np->port,
5600*4882a593Smuzhiyun (unsigned long long) nr64_mac(BRXMAC_SW_RST));
5601*4882a593Smuzhiyun return -ENODEV;
5602*4882a593Smuzhiyun }
5603*4882a593Smuzhiyun
5604*4882a593Smuzhiyun return 0;
5605*4882a593Smuzhiyun }
5606*4882a593Smuzhiyun
niu_reset_rx_mac(struct niu * np)5607*4882a593Smuzhiyun static int niu_reset_rx_mac(struct niu *np)
5608*4882a593Smuzhiyun {
5609*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
5610*4882a593Smuzhiyun return niu_reset_rx_xmac(np);
5611*4882a593Smuzhiyun else
5612*4882a593Smuzhiyun return niu_reset_rx_bmac(np);
5613*4882a593Smuzhiyun }
5614*4882a593Smuzhiyun
niu_init_rx_xmac(struct niu * np)5615*4882a593Smuzhiyun static void niu_init_rx_xmac(struct niu *np)
5616*4882a593Smuzhiyun {
5617*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
5618*4882a593Smuzhiyun struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
5619*4882a593Smuzhiyun int first_rdc_table = tp->first_table_num;
5620*4882a593Smuzhiyun unsigned long i;
5621*4882a593Smuzhiyun u64 val;
5622*4882a593Smuzhiyun
5623*4882a593Smuzhiyun nw64_mac(XMAC_ADD_FILT0, 0);
5624*4882a593Smuzhiyun nw64_mac(XMAC_ADD_FILT1, 0);
5625*4882a593Smuzhiyun nw64_mac(XMAC_ADD_FILT2, 0);
5626*4882a593Smuzhiyun nw64_mac(XMAC_ADD_FILT12_MASK, 0);
5627*4882a593Smuzhiyun nw64_mac(XMAC_ADD_FILT00_MASK, 0);
5628*4882a593Smuzhiyun for (i = 0; i < MAC_NUM_HASH; i++)
5629*4882a593Smuzhiyun nw64_mac(XMAC_HASH_TBL(i), 0);
5630*4882a593Smuzhiyun nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
5631*4882a593Smuzhiyun niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
5632*4882a593Smuzhiyun niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
5633*4882a593Smuzhiyun
5634*4882a593Smuzhiyun val = nr64_mac(XMAC_CONFIG);
5635*4882a593Smuzhiyun val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
5636*4882a593Smuzhiyun XMAC_CONFIG_PROMISCUOUS |
5637*4882a593Smuzhiyun XMAC_CONFIG_PROMISC_GROUP |
5638*4882a593Smuzhiyun XMAC_CONFIG_ERR_CHK_DIS |
5639*4882a593Smuzhiyun XMAC_CONFIG_RX_CRC_CHK_DIS |
5640*4882a593Smuzhiyun XMAC_CONFIG_RESERVED_MULTICAST |
5641*4882a593Smuzhiyun XMAC_CONFIG_RX_CODEV_CHK_DIS |
5642*4882a593Smuzhiyun XMAC_CONFIG_ADDR_FILTER_EN |
5643*4882a593Smuzhiyun XMAC_CONFIG_RCV_PAUSE_ENABLE |
5644*4882a593Smuzhiyun XMAC_CONFIG_STRIP_CRC |
5645*4882a593Smuzhiyun XMAC_CONFIG_PASS_FLOW_CTRL |
5646*4882a593Smuzhiyun XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
5647*4882a593Smuzhiyun val |= (XMAC_CONFIG_HASH_FILTER_EN);
5648*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
5649*4882a593Smuzhiyun
5650*4882a593Smuzhiyun nw64_mac(RXMAC_BT_CNT, 0);
5651*4882a593Smuzhiyun nw64_mac(RXMAC_BC_FRM_CNT, 0);
5652*4882a593Smuzhiyun nw64_mac(RXMAC_MC_FRM_CNT, 0);
5653*4882a593Smuzhiyun nw64_mac(RXMAC_FRAG_CNT, 0);
5654*4882a593Smuzhiyun nw64_mac(RXMAC_HIST_CNT1, 0);
5655*4882a593Smuzhiyun nw64_mac(RXMAC_HIST_CNT2, 0);
5656*4882a593Smuzhiyun nw64_mac(RXMAC_HIST_CNT3, 0);
5657*4882a593Smuzhiyun nw64_mac(RXMAC_HIST_CNT4, 0);
5658*4882a593Smuzhiyun nw64_mac(RXMAC_HIST_CNT5, 0);
5659*4882a593Smuzhiyun nw64_mac(RXMAC_HIST_CNT6, 0);
5660*4882a593Smuzhiyun nw64_mac(RXMAC_HIST_CNT7, 0);
5661*4882a593Smuzhiyun nw64_mac(RXMAC_MPSZER_CNT, 0);
5662*4882a593Smuzhiyun nw64_mac(RXMAC_CRC_ER_CNT, 0);
5663*4882a593Smuzhiyun nw64_mac(RXMAC_CD_VIO_CNT, 0);
5664*4882a593Smuzhiyun nw64_mac(LINK_FAULT_CNT, 0);
5665*4882a593Smuzhiyun }
5666*4882a593Smuzhiyun
niu_init_rx_bmac(struct niu * np)5667*4882a593Smuzhiyun static void niu_init_rx_bmac(struct niu *np)
5668*4882a593Smuzhiyun {
5669*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
5670*4882a593Smuzhiyun struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
5671*4882a593Smuzhiyun int first_rdc_table = tp->first_table_num;
5672*4882a593Smuzhiyun unsigned long i;
5673*4882a593Smuzhiyun u64 val;
5674*4882a593Smuzhiyun
5675*4882a593Smuzhiyun nw64_mac(BMAC_ADD_FILT0, 0);
5676*4882a593Smuzhiyun nw64_mac(BMAC_ADD_FILT1, 0);
5677*4882a593Smuzhiyun nw64_mac(BMAC_ADD_FILT2, 0);
5678*4882a593Smuzhiyun nw64_mac(BMAC_ADD_FILT12_MASK, 0);
5679*4882a593Smuzhiyun nw64_mac(BMAC_ADD_FILT00_MASK, 0);
5680*4882a593Smuzhiyun for (i = 0; i < MAC_NUM_HASH; i++)
5681*4882a593Smuzhiyun nw64_mac(BMAC_HASH_TBL(i), 0);
5682*4882a593Smuzhiyun niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
5683*4882a593Smuzhiyun niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
5684*4882a593Smuzhiyun nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
5685*4882a593Smuzhiyun
5686*4882a593Smuzhiyun val = nr64_mac(BRXMAC_CONFIG);
5687*4882a593Smuzhiyun val &= ~(BRXMAC_CONFIG_ENABLE |
5688*4882a593Smuzhiyun BRXMAC_CONFIG_STRIP_PAD |
5689*4882a593Smuzhiyun BRXMAC_CONFIG_STRIP_FCS |
5690*4882a593Smuzhiyun BRXMAC_CONFIG_PROMISC |
5691*4882a593Smuzhiyun BRXMAC_CONFIG_PROMISC_GRP |
5692*4882a593Smuzhiyun BRXMAC_CONFIG_ADDR_FILT_EN |
5693*4882a593Smuzhiyun BRXMAC_CONFIG_DISCARD_DIS);
5694*4882a593Smuzhiyun val |= (BRXMAC_CONFIG_HASH_FILT_EN);
5695*4882a593Smuzhiyun nw64_mac(BRXMAC_CONFIG, val);
5696*4882a593Smuzhiyun
5697*4882a593Smuzhiyun val = nr64_mac(BMAC_ADDR_CMPEN);
5698*4882a593Smuzhiyun val |= BMAC_ADDR_CMPEN_EN0;
5699*4882a593Smuzhiyun nw64_mac(BMAC_ADDR_CMPEN, val);
5700*4882a593Smuzhiyun }
5701*4882a593Smuzhiyun
niu_init_rx_mac(struct niu * np)5702*4882a593Smuzhiyun static void niu_init_rx_mac(struct niu *np)
5703*4882a593Smuzhiyun {
5704*4882a593Smuzhiyun niu_set_primary_mac(np, np->dev->dev_addr);
5705*4882a593Smuzhiyun
5706*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
5707*4882a593Smuzhiyun niu_init_rx_xmac(np);
5708*4882a593Smuzhiyun else
5709*4882a593Smuzhiyun niu_init_rx_bmac(np);
5710*4882a593Smuzhiyun }
5711*4882a593Smuzhiyun
niu_enable_tx_xmac(struct niu * np,int on)5712*4882a593Smuzhiyun static void niu_enable_tx_xmac(struct niu *np, int on)
5713*4882a593Smuzhiyun {
5714*4882a593Smuzhiyun u64 val = nr64_mac(XMAC_CONFIG);
5715*4882a593Smuzhiyun
5716*4882a593Smuzhiyun if (on)
5717*4882a593Smuzhiyun val |= XMAC_CONFIG_TX_ENABLE;
5718*4882a593Smuzhiyun else
5719*4882a593Smuzhiyun val &= ~XMAC_CONFIG_TX_ENABLE;
5720*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
5721*4882a593Smuzhiyun }
5722*4882a593Smuzhiyun
niu_enable_tx_bmac(struct niu * np,int on)5723*4882a593Smuzhiyun static void niu_enable_tx_bmac(struct niu *np, int on)
5724*4882a593Smuzhiyun {
5725*4882a593Smuzhiyun u64 val = nr64_mac(BTXMAC_CONFIG);
5726*4882a593Smuzhiyun
5727*4882a593Smuzhiyun if (on)
5728*4882a593Smuzhiyun val |= BTXMAC_CONFIG_ENABLE;
5729*4882a593Smuzhiyun else
5730*4882a593Smuzhiyun val &= ~BTXMAC_CONFIG_ENABLE;
5731*4882a593Smuzhiyun nw64_mac(BTXMAC_CONFIG, val);
5732*4882a593Smuzhiyun }
5733*4882a593Smuzhiyun
niu_enable_tx_mac(struct niu * np,int on)5734*4882a593Smuzhiyun static void niu_enable_tx_mac(struct niu *np, int on)
5735*4882a593Smuzhiyun {
5736*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
5737*4882a593Smuzhiyun niu_enable_tx_xmac(np, on);
5738*4882a593Smuzhiyun else
5739*4882a593Smuzhiyun niu_enable_tx_bmac(np, on);
5740*4882a593Smuzhiyun }
5741*4882a593Smuzhiyun
niu_enable_rx_xmac(struct niu * np,int on)5742*4882a593Smuzhiyun static void niu_enable_rx_xmac(struct niu *np, int on)
5743*4882a593Smuzhiyun {
5744*4882a593Smuzhiyun u64 val = nr64_mac(XMAC_CONFIG);
5745*4882a593Smuzhiyun
5746*4882a593Smuzhiyun val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
5747*4882a593Smuzhiyun XMAC_CONFIG_PROMISCUOUS);
5748*4882a593Smuzhiyun
5749*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_MCAST)
5750*4882a593Smuzhiyun val |= XMAC_CONFIG_HASH_FILTER_EN;
5751*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_PROMISC)
5752*4882a593Smuzhiyun val |= XMAC_CONFIG_PROMISCUOUS;
5753*4882a593Smuzhiyun
5754*4882a593Smuzhiyun if (on)
5755*4882a593Smuzhiyun val |= XMAC_CONFIG_RX_MAC_ENABLE;
5756*4882a593Smuzhiyun else
5757*4882a593Smuzhiyun val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
5758*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
5759*4882a593Smuzhiyun }
5760*4882a593Smuzhiyun
niu_enable_rx_bmac(struct niu * np,int on)5761*4882a593Smuzhiyun static void niu_enable_rx_bmac(struct niu *np, int on)
5762*4882a593Smuzhiyun {
5763*4882a593Smuzhiyun u64 val = nr64_mac(BRXMAC_CONFIG);
5764*4882a593Smuzhiyun
5765*4882a593Smuzhiyun val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
5766*4882a593Smuzhiyun BRXMAC_CONFIG_PROMISC);
5767*4882a593Smuzhiyun
5768*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_MCAST)
5769*4882a593Smuzhiyun val |= BRXMAC_CONFIG_HASH_FILT_EN;
5770*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_PROMISC)
5771*4882a593Smuzhiyun val |= BRXMAC_CONFIG_PROMISC;
5772*4882a593Smuzhiyun
5773*4882a593Smuzhiyun if (on)
5774*4882a593Smuzhiyun val |= BRXMAC_CONFIG_ENABLE;
5775*4882a593Smuzhiyun else
5776*4882a593Smuzhiyun val &= ~BRXMAC_CONFIG_ENABLE;
5777*4882a593Smuzhiyun nw64_mac(BRXMAC_CONFIG, val);
5778*4882a593Smuzhiyun }
5779*4882a593Smuzhiyun
niu_enable_rx_mac(struct niu * np,int on)5780*4882a593Smuzhiyun static void niu_enable_rx_mac(struct niu *np, int on)
5781*4882a593Smuzhiyun {
5782*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
5783*4882a593Smuzhiyun niu_enable_rx_xmac(np, on);
5784*4882a593Smuzhiyun else
5785*4882a593Smuzhiyun niu_enable_rx_bmac(np, on);
5786*4882a593Smuzhiyun }
5787*4882a593Smuzhiyun
niu_init_mac(struct niu * np)5788*4882a593Smuzhiyun static int niu_init_mac(struct niu *np)
5789*4882a593Smuzhiyun {
5790*4882a593Smuzhiyun int err;
5791*4882a593Smuzhiyun
5792*4882a593Smuzhiyun niu_init_xif(np);
5793*4882a593Smuzhiyun err = niu_init_pcs(np);
5794*4882a593Smuzhiyun if (err)
5795*4882a593Smuzhiyun return err;
5796*4882a593Smuzhiyun
5797*4882a593Smuzhiyun err = niu_reset_tx_mac(np);
5798*4882a593Smuzhiyun if (err)
5799*4882a593Smuzhiyun return err;
5800*4882a593Smuzhiyun niu_init_tx_mac(np);
5801*4882a593Smuzhiyun err = niu_reset_rx_mac(np);
5802*4882a593Smuzhiyun if (err)
5803*4882a593Smuzhiyun return err;
5804*4882a593Smuzhiyun niu_init_rx_mac(np);
5805*4882a593Smuzhiyun
5806*4882a593Smuzhiyun /* This looks hookey but the RX MAC reset we just did will
5807*4882a593Smuzhiyun * undo some of the state we setup in niu_init_tx_mac() so we
5808*4882a593Smuzhiyun * have to call it again. In particular, the RX MAC reset will
5809*4882a593Smuzhiyun * set the XMAC_MAX register back to it's default value.
5810*4882a593Smuzhiyun */
5811*4882a593Smuzhiyun niu_init_tx_mac(np);
5812*4882a593Smuzhiyun niu_enable_tx_mac(np, 1);
5813*4882a593Smuzhiyun
5814*4882a593Smuzhiyun niu_enable_rx_mac(np, 1);
5815*4882a593Smuzhiyun
5816*4882a593Smuzhiyun return 0;
5817*4882a593Smuzhiyun }
5818*4882a593Smuzhiyun
niu_stop_one_tx_channel(struct niu * np,struct tx_ring_info * rp)5819*4882a593Smuzhiyun static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
5820*4882a593Smuzhiyun {
5821*4882a593Smuzhiyun (void) niu_tx_channel_stop(np, rp->tx_channel);
5822*4882a593Smuzhiyun }
5823*4882a593Smuzhiyun
niu_stop_tx_channels(struct niu * np)5824*4882a593Smuzhiyun static void niu_stop_tx_channels(struct niu *np)
5825*4882a593Smuzhiyun {
5826*4882a593Smuzhiyun int i;
5827*4882a593Smuzhiyun
5828*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
5829*4882a593Smuzhiyun struct tx_ring_info *rp = &np->tx_rings[i];
5830*4882a593Smuzhiyun
5831*4882a593Smuzhiyun niu_stop_one_tx_channel(np, rp);
5832*4882a593Smuzhiyun }
5833*4882a593Smuzhiyun }
5834*4882a593Smuzhiyun
niu_reset_one_tx_channel(struct niu * np,struct tx_ring_info * rp)5835*4882a593Smuzhiyun static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
5836*4882a593Smuzhiyun {
5837*4882a593Smuzhiyun (void) niu_tx_channel_reset(np, rp->tx_channel);
5838*4882a593Smuzhiyun }
5839*4882a593Smuzhiyun
niu_reset_tx_channels(struct niu * np)5840*4882a593Smuzhiyun static void niu_reset_tx_channels(struct niu *np)
5841*4882a593Smuzhiyun {
5842*4882a593Smuzhiyun int i;
5843*4882a593Smuzhiyun
5844*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
5845*4882a593Smuzhiyun struct tx_ring_info *rp = &np->tx_rings[i];
5846*4882a593Smuzhiyun
5847*4882a593Smuzhiyun niu_reset_one_tx_channel(np, rp);
5848*4882a593Smuzhiyun }
5849*4882a593Smuzhiyun }
5850*4882a593Smuzhiyun
niu_stop_one_rx_channel(struct niu * np,struct rx_ring_info * rp)5851*4882a593Smuzhiyun static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
5852*4882a593Smuzhiyun {
5853*4882a593Smuzhiyun (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
5854*4882a593Smuzhiyun }
5855*4882a593Smuzhiyun
niu_stop_rx_channels(struct niu * np)5856*4882a593Smuzhiyun static void niu_stop_rx_channels(struct niu *np)
5857*4882a593Smuzhiyun {
5858*4882a593Smuzhiyun int i;
5859*4882a593Smuzhiyun
5860*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
5861*4882a593Smuzhiyun struct rx_ring_info *rp = &np->rx_rings[i];
5862*4882a593Smuzhiyun
5863*4882a593Smuzhiyun niu_stop_one_rx_channel(np, rp);
5864*4882a593Smuzhiyun }
5865*4882a593Smuzhiyun }
5866*4882a593Smuzhiyun
niu_reset_one_rx_channel(struct niu * np,struct rx_ring_info * rp)5867*4882a593Smuzhiyun static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
5868*4882a593Smuzhiyun {
5869*4882a593Smuzhiyun int channel = rp->rx_channel;
5870*4882a593Smuzhiyun
5871*4882a593Smuzhiyun (void) niu_rx_channel_reset(np, channel);
5872*4882a593Smuzhiyun nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
5873*4882a593Smuzhiyun nw64(RX_DMA_CTL_STAT(channel), 0);
5874*4882a593Smuzhiyun (void) niu_enable_rx_channel(np, channel, 0);
5875*4882a593Smuzhiyun }
5876*4882a593Smuzhiyun
niu_reset_rx_channels(struct niu * np)5877*4882a593Smuzhiyun static void niu_reset_rx_channels(struct niu *np)
5878*4882a593Smuzhiyun {
5879*4882a593Smuzhiyun int i;
5880*4882a593Smuzhiyun
5881*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
5882*4882a593Smuzhiyun struct rx_ring_info *rp = &np->rx_rings[i];
5883*4882a593Smuzhiyun
5884*4882a593Smuzhiyun niu_reset_one_rx_channel(np, rp);
5885*4882a593Smuzhiyun }
5886*4882a593Smuzhiyun }
5887*4882a593Smuzhiyun
niu_disable_ipp(struct niu * np)5888*4882a593Smuzhiyun static void niu_disable_ipp(struct niu *np)
5889*4882a593Smuzhiyun {
5890*4882a593Smuzhiyun u64 rd, wr, val;
5891*4882a593Smuzhiyun int limit;
5892*4882a593Smuzhiyun
5893*4882a593Smuzhiyun rd = nr64_ipp(IPP_DFIFO_RD_PTR);
5894*4882a593Smuzhiyun wr = nr64_ipp(IPP_DFIFO_WR_PTR);
5895*4882a593Smuzhiyun limit = 100;
5896*4882a593Smuzhiyun while (--limit >= 0 && (rd != wr)) {
5897*4882a593Smuzhiyun rd = nr64_ipp(IPP_DFIFO_RD_PTR);
5898*4882a593Smuzhiyun wr = nr64_ipp(IPP_DFIFO_WR_PTR);
5899*4882a593Smuzhiyun }
5900*4882a593Smuzhiyun if (limit < 0 &&
5901*4882a593Smuzhiyun (rd != 0 && wr != 1)) {
5902*4882a593Smuzhiyun netdev_err(np->dev, "IPP would not quiesce, rd_ptr[%llx] wr_ptr[%llx]\n",
5903*4882a593Smuzhiyun (unsigned long long)nr64_ipp(IPP_DFIFO_RD_PTR),
5904*4882a593Smuzhiyun (unsigned long long)nr64_ipp(IPP_DFIFO_WR_PTR));
5905*4882a593Smuzhiyun }
5906*4882a593Smuzhiyun
5907*4882a593Smuzhiyun val = nr64_ipp(IPP_CFIG);
5908*4882a593Smuzhiyun val &= ~(IPP_CFIG_IPP_ENABLE |
5909*4882a593Smuzhiyun IPP_CFIG_DFIFO_ECC_EN |
5910*4882a593Smuzhiyun IPP_CFIG_DROP_BAD_CRC |
5911*4882a593Smuzhiyun IPP_CFIG_CKSUM_EN);
5912*4882a593Smuzhiyun nw64_ipp(IPP_CFIG, val);
5913*4882a593Smuzhiyun
5914*4882a593Smuzhiyun (void) niu_ipp_reset(np);
5915*4882a593Smuzhiyun }
5916*4882a593Smuzhiyun
niu_init_hw(struct niu * np)5917*4882a593Smuzhiyun static int niu_init_hw(struct niu *np)
5918*4882a593Smuzhiyun {
5919*4882a593Smuzhiyun int i, err;
5920*4882a593Smuzhiyun
5921*4882a593Smuzhiyun netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TXC\n");
5922*4882a593Smuzhiyun niu_txc_enable_port(np, 1);
5923*4882a593Smuzhiyun niu_txc_port_dma_enable(np, 1);
5924*4882a593Smuzhiyun niu_txc_set_imask(np, 0);
5925*4882a593Smuzhiyun
5926*4882a593Smuzhiyun netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TX channels\n");
5927*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
5928*4882a593Smuzhiyun struct tx_ring_info *rp = &np->tx_rings[i];
5929*4882a593Smuzhiyun
5930*4882a593Smuzhiyun err = niu_init_one_tx_channel(np, rp);
5931*4882a593Smuzhiyun if (err)
5932*4882a593Smuzhiyun return err;
5933*4882a593Smuzhiyun }
5934*4882a593Smuzhiyun
5935*4882a593Smuzhiyun netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize RX channels\n");
5936*4882a593Smuzhiyun err = niu_init_rx_channels(np);
5937*4882a593Smuzhiyun if (err)
5938*4882a593Smuzhiyun goto out_uninit_tx_channels;
5939*4882a593Smuzhiyun
5940*4882a593Smuzhiyun netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize classifier\n");
5941*4882a593Smuzhiyun err = niu_init_classifier_hw(np);
5942*4882a593Smuzhiyun if (err)
5943*4882a593Smuzhiyun goto out_uninit_rx_channels;
5944*4882a593Smuzhiyun
5945*4882a593Smuzhiyun netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize ZCP\n");
5946*4882a593Smuzhiyun err = niu_init_zcp(np);
5947*4882a593Smuzhiyun if (err)
5948*4882a593Smuzhiyun goto out_uninit_rx_channels;
5949*4882a593Smuzhiyun
5950*4882a593Smuzhiyun netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize IPP\n");
5951*4882a593Smuzhiyun err = niu_init_ipp(np);
5952*4882a593Smuzhiyun if (err)
5953*4882a593Smuzhiyun goto out_uninit_rx_channels;
5954*4882a593Smuzhiyun
5955*4882a593Smuzhiyun netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize MAC\n");
5956*4882a593Smuzhiyun err = niu_init_mac(np);
5957*4882a593Smuzhiyun if (err)
5958*4882a593Smuzhiyun goto out_uninit_ipp;
5959*4882a593Smuzhiyun
5960*4882a593Smuzhiyun return 0;
5961*4882a593Smuzhiyun
5962*4882a593Smuzhiyun out_uninit_ipp:
5963*4882a593Smuzhiyun netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit IPP\n");
5964*4882a593Smuzhiyun niu_disable_ipp(np);
5965*4882a593Smuzhiyun
5966*4882a593Smuzhiyun out_uninit_rx_channels:
5967*4882a593Smuzhiyun netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit RX channels\n");
5968*4882a593Smuzhiyun niu_stop_rx_channels(np);
5969*4882a593Smuzhiyun niu_reset_rx_channels(np);
5970*4882a593Smuzhiyun
5971*4882a593Smuzhiyun out_uninit_tx_channels:
5972*4882a593Smuzhiyun netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit TX channels\n");
5973*4882a593Smuzhiyun niu_stop_tx_channels(np);
5974*4882a593Smuzhiyun niu_reset_tx_channels(np);
5975*4882a593Smuzhiyun
5976*4882a593Smuzhiyun return err;
5977*4882a593Smuzhiyun }
5978*4882a593Smuzhiyun
niu_stop_hw(struct niu * np)5979*4882a593Smuzhiyun static void niu_stop_hw(struct niu *np)
5980*4882a593Smuzhiyun {
5981*4882a593Smuzhiyun netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable interrupts\n");
5982*4882a593Smuzhiyun niu_enable_interrupts(np, 0);
5983*4882a593Smuzhiyun
5984*4882a593Smuzhiyun netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable RX MAC\n");
5985*4882a593Smuzhiyun niu_enable_rx_mac(np, 0);
5986*4882a593Smuzhiyun
5987*4882a593Smuzhiyun netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable IPP\n");
5988*4882a593Smuzhiyun niu_disable_ipp(np);
5989*4882a593Smuzhiyun
5990*4882a593Smuzhiyun netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop TX channels\n");
5991*4882a593Smuzhiyun niu_stop_tx_channels(np);
5992*4882a593Smuzhiyun
5993*4882a593Smuzhiyun netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop RX channels\n");
5994*4882a593Smuzhiyun niu_stop_rx_channels(np);
5995*4882a593Smuzhiyun
5996*4882a593Smuzhiyun netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset TX channels\n");
5997*4882a593Smuzhiyun niu_reset_tx_channels(np);
5998*4882a593Smuzhiyun
5999*4882a593Smuzhiyun netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset RX channels\n");
6000*4882a593Smuzhiyun niu_reset_rx_channels(np);
6001*4882a593Smuzhiyun }
6002*4882a593Smuzhiyun
niu_set_irq_name(struct niu * np)6003*4882a593Smuzhiyun static void niu_set_irq_name(struct niu *np)
6004*4882a593Smuzhiyun {
6005*4882a593Smuzhiyun int port = np->port;
6006*4882a593Smuzhiyun int i, j = 1;
6007*4882a593Smuzhiyun
6008*4882a593Smuzhiyun sprintf(np->irq_name[0], "%s:MAC", np->dev->name);
6009*4882a593Smuzhiyun
6010*4882a593Smuzhiyun if (port == 0) {
6011*4882a593Smuzhiyun sprintf(np->irq_name[1], "%s:MIF", np->dev->name);
6012*4882a593Smuzhiyun sprintf(np->irq_name[2], "%s:SYSERR", np->dev->name);
6013*4882a593Smuzhiyun j = 3;
6014*4882a593Smuzhiyun }
6015*4882a593Smuzhiyun
6016*4882a593Smuzhiyun for (i = 0; i < np->num_ldg - j; i++) {
6017*4882a593Smuzhiyun if (i < np->num_rx_rings)
6018*4882a593Smuzhiyun sprintf(np->irq_name[i+j], "%s-rx-%d",
6019*4882a593Smuzhiyun np->dev->name, i);
6020*4882a593Smuzhiyun else if (i < np->num_tx_rings + np->num_rx_rings)
6021*4882a593Smuzhiyun sprintf(np->irq_name[i+j], "%s-tx-%d", np->dev->name,
6022*4882a593Smuzhiyun i - np->num_rx_rings);
6023*4882a593Smuzhiyun }
6024*4882a593Smuzhiyun }
6025*4882a593Smuzhiyun
niu_request_irq(struct niu * np)6026*4882a593Smuzhiyun static int niu_request_irq(struct niu *np)
6027*4882a593Smuzhiyun {
6028*4882a593Smuzhiyun int i, j, err;
6029*4882a593Smuzhiyun
6030*4882a593Smuzhiyun niu_set_irq_name(np);
6031*4882a593Smuzhiyun
6032*4882a593Smuzhiyun err = 0;
6033*4882a593Smuzhiyun for (i = 0; i < np->num_ldg; i++) {
6034*4882a593Smuzhiyun struct niu_ldg *lp = &np->ldg[i];
6035*4882a593Smuzhiyun
6036*4882a593Smuzhiyun err = request_irq(lp->irq, niu_interrupt, IRQF_SHARED,
6037*4882a593Smuzhiyun np->irq_name[i], lp);
6038*4882a593Smuzhiyun if (err)
6039*4882a593Smuzhiyun goto out_free_irqs;
6040*4882a593Smuzhiyun
6041*4882a593Smuzhiyun }
6042*4882a593Smuzhiyun
6043*4882a593Smuzhiyun return 0;
6044*4882a593Smuzhiyun
6045*4882a593Smuzhiyun out_free_irqs:
6046*4882a593Smuzhiyun for (j = 0; j < i; j++) {
6047*4882a593Smuzhiyun struct niu_ldg *lp = &np->ldg[j];
6048*4882a593Smuzhiyun
6049*4882a593Smuzhiyun free_irq(lp->irq, lp);
6050*4882a593Smuzhiyun }
6051*4882a593Smuzhiyun return err;
6052*4882a593Smuzhiyun }
6053*4882a593Smuzhiyun
niu_free_irq(struct niu * np)6054*4882a593Smuzhiyun static void niu_free_irq(struct niu *np)
6055*4882a593Smuzhiyun {
6056*4882a593Smuzhiyun int i;
6057*4882a593Smuzhiyun
6058*4882a593Smuzhiyun for (i = 0; i < np->num_ldg; i++) {
6059*4882a593Smuzhiyun struct niu_ldg *lp = &np->ldg[i];
6060*4882a593Smuzhiyun
6061*4882a593Smuzhiyun free_irq(lp->irq, lp);
6062*4882a593Smuzhiyun }
6063*4882a593Smuzhiyun }
6064*4882a593Smuzhiyun
niu_enable_napi(struct niu * np)6065*4882a593Smuzhiyun static void niu_enable_napi(struct niu *np)
6066*4882a593Smuzhiyun {
6067*4882a593Smuzhiyun int i;
6068*4882a593Smuzhiyun
6069*4882a593Smuzhiyun for (i = 0; i < np->num_ldg; i++)
6070*4882a593Smuzhiyun napi_enable(&np->ldg[i].napi);
6071*4882a593Smuzhiyun }
6072*4882a593Smuzhiyun
niu_disable_napi(struct niu * np)6073*4882a593Smuzhiyun static void niu_disable_napi(struct niu *np)
6074*4882a593Smuzhiyun {
6075*4882a593Smuzhiyun int i;
6076*4882a593Smuzhiyun
6077*4882a593Smuzhiyun for (i = 0; i < np->num_ldg; i++)
6078*4882a593Smuzhiyun napi_disable(&np->ldg[i].napi);
6079*4882a593Smuzhiyun }
6080*4882a593Smuzhiyun
niu_open(struct net_device * dev)6081*4882a593Smuzhiyun static int niu_open(struct net_device *dev)
6082*4882a593Smuzhiyun {
6083*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6084*4882a593Smuzhiyun int err;
6085*4882a593Smuzhiyun
6086*4882a593Smuzhiyun netif_carrier_off(dev);
6087*4882a593Smuzhiyun
6088*4882a593Smuzhiyun err = niu_alloc_channels(np);
6089*4882a593Smuzhiyun if (err)
6090*4882a593Smuzhiyun goto out_err;
6091*4882a593Smuzhiyun
6092*4882a593Smuzhiyun err = niu_enable_interrupts(np, 0);
6093*4882a593Smuzhiyun if (err)
6094*4882a593Smuzhiyun goto out_free_channels;
6095*4882a593Smuzhiyun
6096*4882a593Smuzhiyun err = niu_request_irq(np);
6097*4882a593Smuzhiyun if (err)
6098*4882a593Smuzhiyun goto out_free_channels;
6099*4882a593Smuzhiyun
6100*4882a593Smuzhiyun niu_enable_napi(np);
6101*4882a593Smuzhiyun
6102*4882a593Smuzhiyun spin_lock_irq(&np->lock);
6103*4882a593Smuzhiyun
6104*4882a593Smuzhiyun err = niu_init_hw(np);
6105*4882a593Smuzhiyun if (!err) {
6106*4882a593Smuzhiyun timer_setup(&np->timer, niu_timer, 0);
6107*4882a593Smuzhiyun np->timer.expires = jiffies + HZ;
6108*4882a593Smuzhiyun
6109*4882a593Smuzhiyun err = niu_enable_interrupts(np, 1);
6110*4882a593Smuzhiyun if (err)
6111*4882a593Smuzhiyun niu_stop_hw(np);
6112*4882a593Smuzhiyun }
6113*4882a593Smuzhiyun
6114*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
6115*4882a593Smuzhiyun
6116*4882a593Smuzhiyun if (err) {
6117*4882a593Smuzhiyun niu_disable_napi(np);
6118*4882a593Smuzhiyun goto out_free_irq;
6119*4882a593Smuzhiyun }
6120*4882a593Smuzhiyun
6121*4882a593Smuzhiyun netif_tx_start_all_queues(dev);
6122*4882a593Smuzhiyun
6123*4882a593Smuzhiyun if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
6124*4882a593Smuzhiyun netif_carrier_on(dev);
6125*4882a593Smuzhiyun
6126*4882a593Smuzhiyun add_timer(&np->timer);
6127*4882a593Smuzhiyun
6128*4882a593Smuzhiyun return 0;
6129*4882a593Smuzhiyun
6130*4882a593Smuzhiyun out_free_irq:
6131*4882a593Smuzhiyun niu_free_irq(np);
6132*4882a593Smuzhiyun
6133*4882a593Smuzhiyun out_free_channels:
6134*4882a593Smuzhiyun niu_free_channels(np);
6135*4882a593Smuzhiyun
6136*4882a593Smuzhiyun out_err:
6137*4882a593Smuzhiyun return err;
6138*4882a593Smuzhiyun }
6139*4882a593Smuzhiyun
niu_full_shutdown(struct niu * np,struct net_device * dev)6140*4882a593Smuzhiyun static void niu_full_shutdown(struct niu *np, struct net_device *dev)
6141*4882a593Smuzhiyun {
6142*4882a593Smuzhiyun cancel_work_sync(&np->reset_task);
6143*4882a593Smuzhiyun
6144*4882a593Smuzhiyun niu_disable_napi(np);
6145*4882a593Smuzhiyun netif_tx_stop_all_queues(dev);
6146*4882a593Smuzhiyun
6147*4882a593Smuzhiyun del_timer_sync(&np->timer);
6148*4882a593Smuzhiyun
6149*4882a593Smuzhiyun spin_lock_irq(&np->lock);
6150*4882a593Smuzhiyun
6151*4882a593Smuzhiyun niu_stop_hw(np);
6152*4882a593Smuzhiyun
6153*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
6154*4882a593Smuzhiyun }
6155*4882a593Smuzhiyun
niu_close(struct net_device * dev)6156*4882a593Smuzhiyun static int niu_close(struct net_device *dev)
6157*4882a593Smuzhiyun {
6158*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6159*4882a593Smuzhiyun
6160*4882a593Smuzhiyun niu_full_shutdown(np, dev);
6161*4882a593Smuzhiyun
6162*4882a593Smuzhiyun niu_free_irq(np);
6163*4882a593Smuzhiyun
6164*4882a593Smuzhiyun niu_free_channels(np);
6165*4882a593Smuzhiyun
6166*4882a593Smuzhiyun niu_handle_led(np, 0);
6167*4882a593Smuzhiyun
6168*4882a593Smuzhiyun return 0;
6169*4882a593Smuzhiyun }
6170*4882a593Smuzhiyun
niu_sync_xmac_stats(struct niu * np)6171*4882a593Smuzhiyun static void niu_sync_xmac_stats(struct niu *np)
6172*4882a593Smuzhiyun {
6173*4882a593Smuzhiyun struct niu_xmac_stats *mp = &np->mac_stats.xmac;
6174*4882a593Smuzhiyun
6175*4882a593Smuzhiyun mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
6176*4882a593Smuzhiyun mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
6177*4882a593Smuzhiyun
6178*4882a593Smuzhiyun mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
6179*4882a593Smuzhiyun mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
6180*4882a593Smuzhiyun mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
6181*4882a593Smuzhiyun mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
6182*4882a593Smuzhiyun mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
6183*4882a593Smuzhiyun mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
6184*4882a593Smuzhiyun mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
6185*4882a593Smuzhiyun mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
6186*4882a593Smuzhiyun mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
6187*4882a593Smuzhiyun mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
6188*4882a593Smuzhiyun mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
6189*4882a593Smuzhiyun mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
6190*4882a593Smuzhiyun mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
6191*4882a593Smuzhiyun mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
6192*4882a593Smuzhiyun mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
6193*4882a593Smuzhiyun mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
6194*4882a593Smuzhiyun }
6195*4882a593Smuzhiyun
niu_sync_bmac_stats(struct niu * np)6196*4882a593Smuzhiyun static void niu_sync_bmac_stats(struct niu *np)
6197*4882a593Smuzhiyun {
6198*4882a593Smuzhiyun struct niu_bmac_stats *mp = &np->mac_stats.bmac;
6199*4882a593Smuzhiyun
6200*4882a593Smuzhiyun mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
6201*4882a593Smuzhiyun mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
6202*4882a593Smuzhiyun
6203*4882a593Smuzhiyun mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
6204*4882a593Smuzhiyun mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
6205*4882a593Smuzhiyun mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
6206*4882a593Smuzhiyun mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
6207*4882a593Smuzhiyun }
6208*4882a593Smuzhiyun
niu_sync_mac_stats(struct niu * np)6209*4882a593Smuzhiyun static void niu_sync_mac_stats(struct niu *np)
6210*4882a593Smuzhiyun {
6211*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
6212*4882a593Smuzhiyun niu_sync_xmac_stats(np);
6213*4882a593Smuzhiyun else
6214*4882a593Smuzhiyun niu_sync_bmac_stats(np);
6215*4882a593Smuzhiyun }
6216*4882a593Smuzhiyun
niu_get_rx_stats(struct niu * np,struct rtnl_link_stats64 * stats)6217*4882a593Smuzhiyun static void niu_get_rx_stats(struct niu *np,
6218*4882a593Smuzhiyun struct rtnl_link_stats64 *stats)
6219*4882a593Smuzhiyun {
6220*4882a593Smuzhiyun u64 pkts, dropped, errors, bytes;
6221*4882a593Smuzhiyun struct rx_ring_info *rx_rings;
6222*4882a593Smuzhiyun int i;
6223*4882a593Smuzhiyun
6224*4882a593Smuzhiyun pkts = dropped = errors = bytes = 0;
6225*4882a593Smuzhiyun
6226*4882a593Smuzhiyun rx_rings = READ_ONCE(np->rx_rings);
6227*4882a593Smuzhiyun if (!rx_rings)
6228*4882a593Smuzhiyun goto no_rings;
6229*4882a593Smuzhiyun
6230*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
6231*4882a593Smuzhiyun struct rx_ring_info *rp = &rx_rings[i];
6232*4882a593Smuzhiyun
6233*4882a593Smuzhiyun niu_sync_rx_discard_stats(np, rp, 0);
6234*4882a593Smuzhiyun
6235*4882a593Smuzhiyun pkts += rp->rx_packets;
6236*4882a593Smuzhiyun bytes += rp->rx_bytes;
6237*4882a593Smuzhiyun dropped += rp->rx_dropped;
6238*4882a593Smuzhiyun errors += rp->rx_errors;
6239*4882a593Smuzhiyun }
6240*4882a593Smuzhiyun
6241*4882a593Smuzhiyun no_rings:
6242*4882a593Smuzhiyun stats->rx_packets = pkts;
6243*4882a593Smuzhiyun stats->rx_bytes = bytes;
6244*4882a593Smuzhiyun stats->rx_dropped = dropped;
6245*4882a593Smuzhiyun stats->rx_errors = errors;
6246*4882a593Smuzhiyun }
6247*4882a593Smuzhiyun
niu_get_tx_stats(struct niu * np,struct rtnl_link_stats64 * stats)6248*4882a593Smuzhiyun static void niu_get_tx_stats(struct niu *np,
6249*4882a593Smuzhiyun struct rtnl_link_stats64 *stats)
6250*4882a593Smuzhiyun {
6251*4882a593Smuzhiyun u64 pkts, errors, bytes;
6252*4882a593Smuzhiyun struct tx_ring_info *tx_rings;
6253*4882a593Smuzhiyun int i;
6254*4882a593Smuzhiyun
6255*4882a593Smuzhiyun pkts = errors = bytes = 0;
6256*4882a593Smuzhiyun
6257*4882a593Smuzhiyun tx_rings = READ_ONCE(np->tx_rings);
6258*4882a593Smuzhiyun if (!tx_rings)
6259*4882a593Smuzhiyun goto no_rings;
6260*4882a593Smuzhiyun
6261*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
6262*4882a593Smuzhiyun struct tx_ring_info *rp = &tx_rings[i];
6263*4882a593Smuzhiyun
6264*4882a593Smuzhiyun pkts += rp->tx_packets;
6265*4882a593Smuzhiyun bytes += rp->tx_bytes;
6266*4882a593Smuzhiyun errors += rp->tx_errors;
6267*4882a593Smuzhiyun }
6268*4882a593Smuzhiyun
6269*4882a593Smuzhiyun no_rings:
6270*4882a593Smuzhiyun stats->tx_packets = pkts;
6271*4882a593Smuzhiyun stats->tx_bytes = bytes;
6272*4882a593Smuzhiyun stats->tx_errors = errors;
6273*4882a593Smuzhiyun }
6274*4882a593Smuzhiyun
niu_get_stats(struct net_device * dev,struct rtnl_link_stats64 * stats)6275*4882a593Smuzhiyun static void niu_get_stats(struct net_device *dev,
6276*4882a593Smuzhiyun struct rtnl_link_stats64 *stats)
6277*4882a593Smuzhiyun {
6278*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6279*4882a593Smuzhiyun
6280*4882a593Smuzhiyun if (netif_running(dev)) {
6281*4882a593Smuzhiyun niu_get_rx_stats(np, stats);
6282*4882a593Smuzhiyun niu_get_tx_stats(np, stats);
6283*4882a593Smuzhiyun }
6284*4882a593Smuzhiyun }
6285*4882a593Smuzhiyun
niu_load_hash_xmac(struct niu * np,u16 * hash)6286*4882a593Smuzhiyun static void niu_load_hash_xmac(struct niu *np, u16 *hash)
6287*4882a593Smuzhiyun {
6288*4882a593Smuzhiyun int i;
6289*4882a593Smuzhiyun
6290*4882a593Smuzhiyun for (i = 0; i < 16; i++)
6291*4882a593Smuzhiyun nw64_mac(XMAC_HASH_TBL(i), hash[i]);
6292*4882a593Smuzhiyun }
6293*4882a593Smuzhiyun
niu_load_hash_bmac(struct niu * np,u16 * hash)6294*4882a593Smuzhiyun static void niu_load_hash_bmac(struct niu *np, u16 *hash)
6295*4882a593Smuzhiyun {
6296*4882a593Smuzhiyun int i;
6297*4882a593Smuzhiyun
6298*4882a593Smuzhiyun for (i = 0; i < 16; i++)
6299*4882a593Smuzhiyun nw64_mac(BMAC_HASH_TBL(i), hash[i]);
6300*4882a593Smuzhiyun }
6301*4882a593Smuzhiyun
niu_load_hash(struct niu * np,u16 * hash)6302*4882a593Smuzhiyun static void niu_load_hash(struct niu *np, u16 *hash)
6303*4882a593Smuzhiyun {
6304*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
6305*4882a593Smuzhiyun niu_load_hash_xmac(np, hash);
6306*4882a593Smuzhiyun else
6307*4882a593Smuzhiyun niu_load_hash_bmac(np, hash);
6308*4882a593Smuzhiyun }
6309*4882a593Smuzhiyun
niu_set_rx_mode(struct net_device * dev)6310*4882a593Smuzhiyun static void niu_set_rx_mode(struct net_device *dev)
6311*4882a593Smuzhiyun {
6312*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6313*4882a593Smuzhiyun int i, alt_cnt, err;
6314*4882a593Smuzhiyun struct netdev_hw_addr *ha;
6315*4882a593Smuzhiyun unsigned long flags;
6316*4882a593Smuzhiyun u16 hash[16] = { 0, };
6317*4882a593Smuzhiyun
6318*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
6319*4882a593Smuzhiyun niu_enable_rx_mac(np, 0);
6320*4882a593Smuzhiyun
6321*4882a593Smuzhiyun np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
6322*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC)
6323*4882a593Smuzhiyun np->flags |= NIU_FLAGS_PROMISC;
6324*4882a593Smuzhiyun if ((dev->flags & IFF_ALLMULTI) || (!netdev_mc_empty(dev)))
6325*4882a593Smuzhiyun np->flags |= NIU_FLAGS_MCAST;
6326*4882a593Smuzhiyun
6327*4882a593Smuzhiyun alt_cnt = netdev_uc_count(dev);
6328*4882a593Smuzhiyun if (alt_cnt > niu_num_alt_addr(np)) {
6329*4882a593Smuzhiyun alt_cnt = 0;
6330*4882a593Smuzhiyun np->flags |= NIU_FLAGS_PROMISC;
6331*4882a593Smuzhiyun }
6332*4882a593Smuzhiyun
6333*4882a593Smuzhiyun if (alt_cnt) {
6334*4882a593Smuzhiyun int index = 0;
6335*4882a593Smuzhiyun
6336*4882a593Smuzhiyun netdev_for_each_uc_addr(ha, dev) {
6337*4882a593Smuzhiyun err = niu_set_alt_mac(np, index, ha->addr);
6338*4882a593Smuzhiyun if (err)
6339*4882a593Smuzhiyun netdev_warn(dev, "Error %d adding alt mac %d\n",
6340*4882a593Smuzhiyun err, index);
6341*4882a593Smuzhiyun err = niu_enable_alt_mac(np, index, 1);
6342*4882a593Smuzhiyun if (err)
6343*4882a593Smuzhiyun netdev_warn(dev, "Error %d enabling alt mac %d\n",
6344*4882a593Smuzhiyun err, index);
6345*4882a593Smuzhiyun
6346*4882a593Smuzhiyun index++;
6347*4882a593Smuzhiyun }
6348*4882a593Smuzhiyun } else {
6349*4882a593Smuzhiyun int alt_start;
6350*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
6351*4882a593Smuzhiyun alt_start = 0;
6352*4882a593Smuzhiyun else
6353*4882a593Smuzhiyun alt_start = 1;
6354*4882a593Smuzhiyun for (i = alt_start; i < niu_num_alt_addr(np); i++) {
6355*4882a593Smuzhiyun err = niu_enable_alt_mac(np, i, 0);
6356*4882a593Smuzhiyun if (err)
6357*4882a593Smuzhiyun netdev_warn(dev, "Error %d disabling alt mac %d\n",
6358*4882a593Smuzhiyun err, i);
6359*4882a593Smuzhiyun }
6360*4882a593Smuzhiyun }
6361*4882a593Smuzhiyun if (dev->flags & IFF_ALLMULTI) {
6362*4882a593Smuzhiyun for (i = 0; i < 16; i++)
6363*4882a593Smuzhiyun hash[i] = 0xffff;
6364*4882a593Smuzhiyun } else if (!netdev_mc_empty(dev)) {
6365*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
6366*4882a593Smuzhiyun u32 crc = ether_crc_le(ETH_ALEN, ha->addr);
6367*4882a593Smuzhiyun
6368*4882a593Smuzhiyun crc >>= 24;
6369*4882a593Smuzhiyun hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
6370*4882a593Smuzhiyun }
6371*4882a593Smuzhiyun }
6372*4882a593Smuzhiyun
6373*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_MCAST)
6374*4882a593Smuzhiyun niu_load_hash(np, hash);
6375*4882a593Smuzhiyun
6376*4882a593Smuzhiyun niu_enable_rx_mac(np, 1);
6377*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
6378*4882a593Smuzhiyun }
6379*4882a593Smuzhiyun
niu_set_mac_addr(struct net_device * dev,void * p)6380*4882a593Smuzhiyun static int niu_set_mac_addr(struct net_device *dev, void *p)
6381*4882a593Smuzhiyun {
6382*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6383*4882a593Smuzhiyun struct sockaddr *addr = p;
6384*4882a593Smuzhiyun unsigned long flags;
6385*4882a593Smuzhiyun
6386*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
6387*4882a593Smuzhiyun return -EADDRNOTAVAIL;
6388*4882a593Smuzhiyun
6389*4882a593Smuzhiyun memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
6390*4882a593Smuzhiyun
6391*4882a593Smuzhiyun if (!netif_running(dev))
6392*4882a593Smuzhiyun return 0;
6393*4882a593Smuzhiyun
6394*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
6395*4882a593Smuzhiyun niu_enable_rx_mac(np, 0);
6396*4882a593Smuzhiyun niu_set_primary_mac(np, dev->dev_addr);
6397*4882a593Smuzhiyun niu_enable_rx_mac(np, 1);
6398*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
6399*4882a593Smuzhiyun
6400*4882a593Smuzhiyun return 0;
6401*4882a593Smuzhiyun }
6402*4882a593Smuzhiyun
niu_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)6403*4882a593Smuzhiyun static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6404*4882a593Smuzhiyun {
6405*4882a593Smuzhiyun return -EOPNOTSUPP;
6406*4882a593Smuzhiyun }
6407*4882a593Smuzhiyun
niu_netif_stop(struct niu * np)6408*4882a593Smuzhiyun static void niu_netif_stop(struct niu *np)
6409*4882a593Smuzhiyun {
6410*4882a593Smuzhiyun netif_trans_update(np->dev); /* prevent tx timeout */
6411*4882a593Smuzhiyun
6412*4882a593Smuzhiyun niu_disable_napi(np);
6413*4882a593Smuzhiyun
6414*4882a593Smuzhiyun netif_tx_disable(np->dev);
6415*4882a593Smuzhiyun }
6416*4882a593Smuzhiyun
niu_netif_start(struct niu * np)6417*4882a593Smuzhiyun static void niu_netif_start(struct niu *np)
6418*4882a593Smuzhiyun {
6419*4882a593Smuzhiyun /* NOTE: unconditional netif_wake_queue is only appropriate
6420*4882a593Smuzhiyun * so long as all callers are assured to have free tx slots
6421*4882a593Smuzhiyun * (such as after niu_init_hw).
6422*4882a593Smuzhiyun */
6423*4882a593Smuzhiyun netif_tx_wake_all_queues(np->dev);
6424*4882a593Smuzhiyun
6425*4882a593Smuzhiyun niu_enable_napi(np);
6426*4882a593Smuzhiyun
6427*4882a593Smuzhiyun niu_enable_interrupts(np, 1);
6428*4882a593Smuzhiyun }
6429*4882a593Smuzhiyun
niu_reset_buffers(struct niu * np)6430*4882a593Smuzhiyun static void niu_reset_buffers(struct niu *np)
6431*4882a593Smuzhiyun {
6432*4882a593Smuzhiyun int i, j, k, err;
6433*4882a593Smuzhiyun
6434*4882a593Smuzhiyun if (np->rx_rings) {
6435*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
6436*4882a593Smuzhiyun struct rx_ring_info *rp = &np->rx_rings[i];
6437*4882a593Smuzhiyun
6438*4882a593Smuzhiyun for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) {
6439*4882a593Smuzhiyun struct page *page;
6440*4882a593Smuzhiyun
6441*4882a593Smuzhiyun page = rp->rxhash[j];
6442*4882a593Smuzhiyun while (page) {
6443*4882a593Smuzhiyun struct page *next =
6444*4882a593Smuzhiyun (struct page *) page->mapping;
6445*4882a593Smuzhiyun u64 base = page->index;
6446*4882a593Smuzhiyun base = base >> RBR_DESCR_ADDR_SHIFT;
6447*4882a593Smuzhiyun rp->rbr[k++] = cpu_to_le32(base);
6448*4882a593Smuzhiyun page = next;
6449*4882a593Smuzhiyun }
6450*4882a593Smuzhiyun }
6451*4882a593Smuzhiyun for (; k < MAX_RBR_RING_SIZE; k++) {
6452*4882a593Smuzhiyun err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k);
6453*4882a593Smuzhiyun if (unlikely(err))
6454*4882a593Smuzhiyun break;
6455*4882a593Smuzhiyun }
6456*4882a593Smuzhiyun
6457*4882a593Smuzhiyun rp->rbr_index = rp->rbr_table_size - 1;
6458*4882a593Smuzhiyun rp->rcr_index = 0;
6459*4882a593Smuzhiyun rp->rbr_pending = 0;
6460*4882a593Smuzhiyun rp->rbr_refill_pending = 0;
6461*4882a593Smuzhiyun }
6462*4882a593Smuzhiyun }
6463*4882a593Smuzhiyun if (np->tx_rings) {
6464*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
6465*4882a593Smuzhiyun struct tx_ring_info *rp = &np->tx_rings[i];
6466*4882a593Smuzhiyun
6467*4882a593Smuzhiyun for (j = 0; j < MAX_TX_RING_SIZE; j++) {
6468*4882a593Smuzhiyun if (rp->tx_buffs[j].skb)
6469*4882a593Smuzhiyun (void) release_tx_packet(np, rp, j);
6470*4882a593Smuzhiyun }
6471*4882a593Smuzhiyun
6472*4882a593Smuzhiyun rp->pending = MAX_TX_RING_SIZE;
6473*4882a593Smuzhiyun rp->prod = 0;
6474*4882a593Smuzhiyun rp->cons = 0;
6475*4882a593Smuzhiyun rp->wrap_bit = 0;
6476*4882a593Smuzhiyun }
6477*4882a593Smuzhiyun }
6478*4882a593Smuzhiyun }
6479*4882a593Smuzhiyun
niu_reset_task(struct work_struct * work)6480*4882a593Smuzhiyun static void niu_reset_task(struct work_struct *work)
6481*4882a593Smuzhiyun {
6482*4882a593Smuzhiyun struct niu *np = container_of(work, struct niu, reset_task);
6483*4882a593Smuzhiyun unsigned long flags;
6484*4882a593Smuzhiyun int err;
6485*4882a593Smuzhiyun
6486*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
6487*4882a593Smuzhiyun if (!netif_running(np->dev)) {
6488*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
6489*4882a593Smuzhiyun return;
6490*4882a593Smuzhiyun }
6491*4882a593Smuzhiyun
6492*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
6493*4882a593Smuzhiyun
6494*4882a593Smuzhiyun del_timer_sync(&np->timer);
6495*4882a593Smuzhiyun
6496*4882a593Smuzhiyun niu_netif_stop(np);
6497*4882a593Smuzhiyun
6498*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
6499*4882a593Smuzhiyun
6500*4882a593Smuzhiyun niu_stop_hw(np);
6501*4882a593Smuzhiyun
6502*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
6503*4882a593Smuzhiyun
6504*4882a593Smuzhiyun niu_reset_buffers(np);
6505*4882a593Smuzhiyun
6506*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
6507*4882a593Smuzhiyun
6508*4882a593Smuzhiyun err = niu_init_hw(np);
6509*4882a593Smuzhiyun if (!err) {
6510*4882a593Smuzhiyun np->timer.expires = jiffies + HZ;
6511*4882a593Smuzhiyun add_timer(&np->timer);
6512*4882a593Smuzhiyun niu_netif_start(np);
6513*4882a593Smuzhiyun }
6514*4882a593Smuzhiyun
6515*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
6516*4882a593Smuzhiyun }
6517*4882a593Smuzhiyun
niu_tx_timeout(struct net_device * dev,unsigned int txqueue)6518*4882a593Smuzhiyun static void niu_tx_timeout(struct net_device *dev, unsigned int txqueue)
6519*4882a593Smuzhiyun {
6520*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6521*4882a593Smuzhiyun
6522*4882a593Smuzhiyun dev_err(np->device, "%s: Transmit timed out, resetting\n",
6523*4882a593Smuzhiyun dev->name);
6524*4882a593Smuzhiyun
6525*4882a593Smuzhiyun schedule_work(&np->reset_task);
6526*4882a593Smuzhiyun }
6527*4882a593Smuzhiyun
niu_set_txd(struct tx_ring_info * rp,int index,u64 mapping,u64 len,u64 mark,u64 n_frags)6528*4882a593Smuzhiyun static void niu_set_txd(struct tx_ring_info *rp, int index,
6529*4882a593Smuzhiyun u64 mapping, u64 len, u64 mark,
6530*4882a593Smuzhiyun u64 n_frags)
6531*4882a593Smuzhiyun {
6532*4882a593Smuzhiyun __le64 *desc = &rp->descr[index];
6533*4882a593Smuzhiyun
6534*4882a593Smuzhiyun *desc = cpu_to_le64(mark |
6535*4882a593Smuzhiyun (n_frags << TX_DESC_NUM_PTR_SHIFT) |
6536*4882a593Smuzhiyun (len << TX_DESC_TR_LEN_SHIFT) |
6537*4882a593Smuzhiyun (mapping & TX_DESC_SAD));
6538*4882a593Smuzhiyun }
6539*4882a593Smuzhiyun
niu_compute_tx_flags(struct sk_buff * skb,struct ethhdr * ehdr,u64 pad_bytes,u64 len)6540*4882a593Smuzhiyun static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
6541*4882a593Smuzhiyun u64 pad_bytes, u64 len)
6542*4882a593Smuzhiyun {
6543*4882a593Smuzhiyun u16 eth_proto, eth_proto_inner;
6544*4882a593Smuzhiyun u64 csum_bits, l3off, ihl, ret;
6545*4882a593Smuzhiyun u8 ip_proto;
6546*4882a593Smuzhiyun int ipv6;
6547*4882a593Smuzhiyun
6548*4882a593Smuzhiyun eth_proto = be16_to_cpu(ehdr->h_proto);
6549*4882a593Smuzhiyun eth_proto_inner = eth_proto;
6550*4882a593Smuzhiyun if (eth_proto == ETH_P_8021Q) {
6551*4882a593Smuzhiyun struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
6552*4882a593Smuzhiyun __be16 val = vp->h_vlan_encapsulated_proto;
6553*4882a593Smuzhiyun
6554*4882a593Smuzhiyun eth_proto_inner = be16_to_cpu(val);
6555*4882a593Smuzhiyun }
6556*4882a593Smuzhiyun
6557*4882a593Smuzhiyun ipv6 = ihl = 0;
6558*4882a593Smuzhiyun switch (skb->protocol) {
6559*4882a593Smuzhiyun case cpu_to_be16(ETH_P_IP):
6560*4882a593Smuzhiyun ip_proto = ip_hdr(skb)->protocol;
6561*4882a593Smuzhiyun ihl = ip_hdr(skb)->ihl;
6562*4882a593Smuzhiyun break;
6563*4882a593Smuzhiyun case cpu_to_be16(ETH_P_IPV6):
6564*4882a593Smuzhiyun ip_proto = ipv6_hdr(skb)->nexthdr;
6565*4882a593Smuzhiyun ihl = (40 >> 2);
6566*4882a593Smuzhiyun ipv6 = 1;
6567*4882a593Smuzhiyun break;
6568*4882a593Smuzhiyun default:
6569*4882a593Smuzhiyun ip_proto = ihl = 0;
6570*4882a593Smuzhiyun break;
6571*4882a593Smuzhiyun }
6572*4882a593Smuzhiyun
6573*4882a593Smuzhiyun csum_bits = TXHDR_CSUM_NONE;
6574*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL) {
6575*4882a593Smuzhiyun u64 start, stuff;
6576*4882a593Smuzhiyun
6577*4882a593Smuzhiyun csum_bits = (ip_proto == IPPROTO_TCP ?
6578*4882a593Smuzhiyun TXHDR_CSUM_TCP :
6579*4882a593Smuzhiyun (ip_proto == IPPROTO_UDP ?
6580*4882a593Smuzhiyun TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
6581*4882a593Smuzhiyun
6582*4882a593Smuzhiyun start = skb_checksum_start_offset(skb) -
6583*4882a593Smuzhiyun (pad_bytes + sizeof(struct tx_pkt_hdr));
6584*4882a593Smuzhiyun stuff = start + skb->csum_offset;
6585*4882a593Smuzhiyun
6586*4882a593Smuzhiyun csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
6587*4882a593Smuzhiyun csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
6588*4882a593Smuzhiyun }
6589*4882a593Smuzhiyun
6590*4882a593Smuzhiyun l3off = skb_network_offset(skb) -
6591*4882a593Smuzhiyun (pad_bytes + sizeof(struct tx_pkt_hdr));
6592*4882a593Smuzhiyun
6593*4882a593Smuzhiyun ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
6594*4882a593Smuzhiyun (len << TXHDR_LEN_SHIFT) |
6595*4882a593Smuzhiyun ((l3off / 2) << TXHDR_L3START_SHIFT) |
6596*4882a593Smuzhiyun (ihl << TXHDR_IHL_SHIFT) |
6597*4882a593Smuzhiyun ((eth_proto_inner < ETH_P_802_3_MIN) ? TXHDR_LLC : 0) |
6598*4882a593Smuzhiyun ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
6599*4882a593Smuzhiyun (ipv6 ? TXHDR_IP_VER : 0) |
6600*4882a593Smuzhiyun csum_bits);
6601*4882a593Smuzhiyun
6602*4882a593Smuzhiyun return ret;
6603*4882a593Smuzhiyun }
6604*4882a593Smuzhiyun
niu_start_xmit(struct sk_buff * skb,struct net_device * dev)6605*4882a593Smuzhiyun static netdev_tx_t niu_start_xmit(struct sk_buff *skb,
6606*4882a593Smuzhiyun struct net_device *dev)
6607*4882a593Smuzhiyun {
6608*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6609*4882a593Smuzhiyun unsigned long align, headroom;
6610*4882a593Smuzhiyun struct netdev_queue *txq;
6611*4882a593Smuzhiyun struct tx_ring_info *rp;
6612*4882a593Smuzhiyun struct tx_pkt_hdr *tp;
6613*4882a593Smuzhiyun unsigned int len, nfg;
6614*4882a593Smuzhiyun struct ethhdr *ehdr;
6615*4882a593Smuzhiyun int prod, i, tlen;
6616*4882a593Smuzhiyun u64 mapping, mrk;
6617*4882a593Smuzhiyun
6618*4882a593Smuzhiyun i = skb_get_queue_mapping(skb);
6619*4882a593Smuzhiyun rp = &np->tx_rings[i];
6620*4882a593Smuzhiyun txq = netdev_get_tx_queue(dev, i);
6621*4882a593Smuzhiyun
6622*4882a593Smuzhiyun if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
6623*4882a593Smuzhiyun netif_tx_stop_queue(txq);
6624*4882a593Smuzhiyun dev_err(np->device, "%s: BUG! Tx ring full when queue awake!\n", dev->name);
6625*4882a593Smuzhiyun rp->tx_errors++;
6626*4882a593Smuzhiyun return NETDEV_TX_BUSY;
6627*4882a593Smuzhiyun }
6628*4882a593Smuzhiyun
6629*4882a593Smuzhiyun if (eth_skb_pad(skb))
6630*4882a593Smuzhiyun goto out;
6631*4882a593Smuzhiyun
6632*4882a593Smuzhiyun len = sizeof(struct tx_pkt_hdr) + 15;
6633*4882a593Smuzhiyun if (skb_headroom(skb) < len) {
6634*4882a593Smuzhiyun struct sk_buff *skb_new;
6635*4882a593Smuzhiyun
6636*4882a593Smuzhiyun skb_new = skb_realloc_headroom(skb, len);
6637*4882a593Smuzhiyun if (!skb_new)
6638*4882a593Smuzhiyun goto out_drop;
6639*4882a593Smuzhiyun kfree_skb(skb);
6640*4882a593Smuzhiyun skb = skb_new;
6641*4882a593Smuzhiyun } else
6642*4882a593Smuzhiyun skb_orphan(skb);
6643*4882a593Smuzhiyun
6644*4882a593Smuzhiyun align = ((unsigned long) skb->data & (16 - 1));
6645*4882a593Smuzhiyun headroom = align + sizeof(struct tx_pkt_hdr);
6646*4882a593Smuzhiyun
6647*4882a593Smuzhiyun ehdr = (struct ethhdr *) skb->data;
6648*4882a593Smuzhiyun tp = skb_push(skb, headroom);
6649*4882a593Smuzhiyun
6650*4882a593Smuzhiyun len = skb->len - sizeof(struct tx_pkt_hdr);
6651*4882a593Smuzhiyun tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
6652*4882a593Smuzhiyun tp->resv = 0;
6653*4882a593Smuzhiyun
6654*4882a593Smuzhiyun len = skb_headlen(skb);
6655*4882a593Smuzhiyun mapping = np->ops->map_single(np->device, skb->data,
6656*4882a593Smuzhiyun len, DMA_TO_DEVICE);
6657*4882a593Smuzhiyun
6658*4882a593Smuzhiyun prod = rp->prod;
6659*4882a593Smuzhiyun
6660*4882a593Smuzhiyun rp->tx_buffs[prod].skb = skb;
6661*4882a593Smuzhiyun rp->tx_buffs[prod].mapping = mapping;
6662*4882a593Smuzhiyun
6663*4882a593Smuzhiyun mrk = TX_DESC_SOP;
6664*4882a593Smuzhiyun if (++rp->mark_counter == rp->mark_freq) {
6665*4882a593Smuzhiyun rp->mark_counter = 0;
6666*4882a593Smuzhiyun mrk |= TX_DESC_MARK;
6667*4882a593Smuzhiyun rp->mark_pending++;
6668*4882a593Smuzhiyun }
6669*4882a593Smuzhiyun
6670*4882a593Smuzhiyun tlen = len;
6671*4882a593Smuzhiyun nfg = skb_shinfo(skb)->nr_frags;
6672*4882a593Smuzhiyun while (tlen > 0) {
6673*4882a593Smuzhiyun tlen -= MAX_TX_DESC_LEN;
6674*4882a593Smuzhiyun nfg++;
6675*4882a593Smuzhiyun }
6676*4882a593Smuzhiyun
6677*4882a593Smuzhiyun while (len > 0) {
6678*4882a593Smuzhiyun unsigned int this_len = len;
6679*4882a593Smuzhiyun
6680*4882a593Smuzhiyun if (this_len > MAX_TX_DESC_LEN)
6681*4882a593Smuzhiyun this_len = MAX_TX_DESC_LEN;
6682*4882a593Smuzhiyun
6683*4882a593Smuzhiyun niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
6684*4882a593Smuzhiyun mrk = nfg = 0;
6685*4882a593Smuzhiyun
6686*4882a593Smuzhiyun prod = NEXT_TX(rp, prod);
6687*4882a593Smuzhiyun mapping += this_len;
6688*4882a593Smuzhiyun len -= this_len;
6689*4882a593Smuzhiyun }
6690*4882a593Smuzhiyun
6691*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6692*4882a593Smuzhiyun const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6693*4882a593Smuzhiyun
6694*4882a593Smuzhiyun len = skb_frag_size(frag);
6695*4882a593Smuzhiyun mapping = np->ops->map_page(np->device, skb_frag_page(frag),
6696*4882a593Smuzhiyun skb_frag_off(frag), len,
6697*4882a593Smuzhiyun DMA_TO_DEVICE);
6698*4882a593Smuzhiyun
6699*4882a593Smuzhiyun rp->tx_buffs[prod].skb = NULL;
6700*4882a593Smuzhiyun rp->tx_buffs[prod].mapping = mapping;
6701*4882a593Smuzhiyun
6702*4882a593Smuzhiyun niu_set_txd(rp, prod, mapping, len, 0, 0);
6703*4882a593Smuzhiyun
6704*4882a593Smuzhiyun prod = NEXT_TX(rp, prod);
6705*4882a593Smuzhiyun }
6706*4882a593Smuzhiyun
6707*4882a593Smuzhiyun if (prod < rp->prod)
6708*4882a593Smuzhiyun rp->wrap_bit ^= TX_RING_KICK_WRAP;
6709*4882a593Smuzhiyun rp->prod = prod;
6710*4882a593Smuzhiyun
6711*4882a593Smuzhiyun nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
6712*4882a593Smuzhiyun
6713*4882a593Smuzhiyun if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
6714*4882a593Smuzhiyun netif_tx_stop_queue(txq);
6715*4882a593Smuzhiyun if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
6716*4882a593Smuzhiyun netif_tx_wake_queue(txq);
6717*4882a593Smuzhiyun }
6718*4882a593Smuzhiyun
6719*4882a593Smuzhiyun out:
6720*4882a593Smuzhiyun return NETDEV_TX_OK;
6721*4882a593Smuzhiyun
6722*4882a593Smuzhiyun out_drop:
6723*4882a593Smuzhiyun rp->tx_errors++;
6724*4882a593Smuzhiyun kfree_skb(skb);
6725*4882a593Smuzhiyun goto out;
6726*4882a593Smuzhiyun }
6727*4882a593Smuzhiyun
niu_change_mtu(struct net_device * dev,int new_mtu)6728*4882a593Smuzhiyun static int niu_change_mtu(struct net_device *dev, int new_mtu)
6729*4882a593Smuzhiyun {
6730*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6731*4882a593Smuzhiyun int err, orig_jumbo, new_jumbo;
6732*4882a593Smuzhiyun
6733*4882a593Smuzhiyun orig_jumbo = (dev->mtu > ETH_DATA_LEN);
6734*4882a593Smuzhiyun new_jumbo = (new_mtu > ETH_DATA_LEN);
6735*4882a593Smuzhiyun
6736*4882a593Smuzhiyun dev->mtu = new_mtu;
6737*4882a593Smuzhiyun
6738*4882a593Smuzhiyun if (!netif_running(dev) ||
6739*4882a593Smuzhiyun (orig_jumbo == new_jumbo))
6740*4882a593Smuzhiyun return 0;
6741*4882a593Smuzhiyun
6742*4882a593Smuzhiyun niu_full_shutdown(np, dev);
6743*4882a593Smuzhiyun
6744*4882a593Smuzhiyun niu_free_channels(np);
6745*4882a593Smuzhiyun
6746*4882a593Smuzhiyun niu_enable_napi(np);
6747*4882a593Smuzhiyun
6748*4882a593Smuzhiyun err = niu_alloc_channels(np);
6749*4882a593Smuzhiyun if (err)
6750*4882a593Smuzhiyun return err;
6751*4882a593Smuzhiyun
6752*4882a593Smuzhiyun spin_lock_irq(&np->lock);
6753*4882a593Smuzhiyun
6754*4882a593Smuzhiyun err = niu_init_hw(np);
6755*4882a593Smuzhiyun if (!err) {
6756*4882a593Smuzhiyun timer_setup(&np->timer, niu_timer, 0);
6757*4882a593Smuzhiyun np->timer.expires = jiffies + HZ;
6758*4882a593Smuzhiyun
6759*4882a593Smuzhiyun err = niu_enable_interrupts(np, 1);
6760*4882a593Smuzhiyun if (err)
6761*4882a593Smuzhiyun niu_stop_hw(np);
6762*4882a593Smuzhiyun }
6763*4882a593Smuzhiyun
6764*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
6765*4882a593Smuzhiyun
6766*4882a593Smuzhiyun if (!err) {
6767*4882a593Smuzhiyun netif_tx_start_all_queues(dev);
6768*4882a593Smuzhiyun if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
6769*4882a593Smuzhiyun netif_carrier_on(dev);
6770*4882a593Smuzhiyun
6771*4882a593Smuzhiyun add_timer(&np->timer);
6772*4882a593Smuzhiyun }
6773*4882a593Smuzhiyun
6774*4882a593Smuzhiyun return err;
6775*4882a593Smuzhiyun }
6776*4882a593Smuzhiyun
niu_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)6777*4882a593Smuzhiyun static void niu_get_drvinfo(struct net_device *dev,
6778*4882a593Smuzhiyun struct ethtool_drvinfo *info)
6779*4882a593Smuzhiyun {
6780*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6781*4882a593Smuzhiyun struct niu_vpd *vpd = &np->vpd;
6782*4882a593Smuzhiyun
6783*4882a593Smuzhiyun strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
6784*4882a593Smuzhiyun strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
6785*4882a593Smuzhiyun snprintf(info->fw_version, sizeof(info->fw_version), "%d.%d",
6786*4882a593Smuzhiyun vpd->fcode_major, vpd->fcode_minor);
6787*4882a593Smuzhiyun if (np->parent->plat_type != PLAT_TYPE_NIU)
6788*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(np->pdev),
6789*4882a593Smuzhiyun sizeof(info->bus_info));
6790*4882a593Smuzhiyun }
6791*4882a593Smuzhiyun
niu_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)6792*4882a593Smuzhiyun static int niu_get_link_ksettings(struct net_device *dev,
6793*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
6794*4882a593Smuzhiyun {
6795*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6796*4882a593Smuzhiyun struct niu_link_config *lp;
6797*4882a593Smuzhiyun
6798*4882a593Smuzhiyun lp = &np->link_config;
6799*4882a593Smuzhiyun
6800*4882a593Smuzhiyun memset(cmd, 0, sizeof(*cmd));
6801*4882a593Smuzhiyun cmd->base.phy_address = np->phy_addr;
6802*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
6803*4882a593Smuzhiyun lp->supported);
6804*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
6805*4882a593Smuzhiyun lp->active_advertising);
6806*4882a593Smuzhiyun cmd->base.autoneg = lp->active_autoneg;
6807*4882a593Smuzhiyun cmd->base.speed = lp->active_speed;
6808*4882a593Smuzhiyun cmd->base.duplex = lp->active_duplex;
6809*4882a593Smuzhiyun cmd->base.port = (np->flags & NIU_FLAGS_FIBER) ? PORT_FIBRE : PORT_TP;
6810*4882a593Smuzhiyun
6811*4882a593Smuzhiyun return 0;
6812*4882a593Smuzhiyun }
6813*4882a593Smuzhiyun
niu_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)6814*4882a593Smuzhiyun static int niu_set_link_ksettings(struct net_device *dev,
6815*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
6816*4882a593Smuzhiyun {
6817*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6818*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
6819*4882a593Smuzhiyun
6820*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(&lp->advertising,
6821*4882a593Smuzhiyun cmd->link_modes.advertising);
6822*4882a593Smuzhiyun lp->speed = cmd->base.speed;
6823*4882a593Smuzhiyun lp->duplex = cmd->base.duplex;
6824*4882a593Smuzhiyun lp->autoneg = cmd->base.autoneg;
6825*4882a593Smuzhiyun return niu_init_link(np);
6826*4882a593Smuzhiyun }
6827*4882a593Smuzhiyun
niu_get_msglevel(struct net_device * dev)6828*4882a593Smuzhiyun static u32 niu_get_msglevel(struct net_device *dev)
6829*4882a593Smuzhiyun {
6830*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6831*4882a593Smuzhiyun return np->msg_enable;
6832*4882a593Smuzhiyun }
6833*4882a593Smuzhiyun
niu_set_msglevel(struct net_device * dev,u32 value)6834*4882a593Smuzhiyun static void niu_set_msglevel(struct net_device *dev, u32 value)
6835*4882a593Smuzhiyun {
6836*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6837*4882a593Smuzhiyun np->msg_enable = value;
6838*4882a593Smuzhiyun }
6839*4882a593Smuzhiyun
niu_nway_reset(struct net_device * dev)6840*4882a593Smuzhiyun static int niu_nway_reset(struct net_device *dev)
6841*4882a593Smuzhiyun {
6842*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6843*4882a593Smuzhiyun
6844*4882a593Smuzhiyun if (np->link_config.autoneg)
6845*4882a593Smuzhiyun return niu_init_link(np);
6846*4882a593Smuzhiyun
6847*4882a593Smuzhiyun return 0;
6848*4882a593Smuzhiyun }
6849*4882a593Smuzhiyun
niu_get_eeprom_len(struct net_device * dev)6850*4882a593Smuzhiyun static int niu_get_eeprom_len(struct net_device *dev)
6851*4882a593Smuzhiyun {
6852*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6853*4882a593Smuzhiyun
6854*4882a593Smuzhiyun return np->eeprom_len;
6855*4882a593Smuzhiyun }
6856*4882a593Smuzhiyun
niu_get_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)6857*4882a593Smuzhiyun static int niu_get_eeprom(struct net_device *dev,
6858*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data)
6859*4882a593Smuzhiyun {
6860*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
6861*4882a593Smuzhiyun u32 offset, len, val;
6862*4882a593Smuzhiyun
6863*4882a593Smuzhiyun offset = eeprom->offset;
6864*4882a593Smuzhiyun len = eeprom->len;
6865*4882a593Smuzhiyun
6866*4882a593Smuzhiyun if (offset + len < offset)
6867*4882a593Smuzhiyun return -EINVAL;
6868*4882a593Smuzhiyun if (offset >= np->eeprom_len)
6869*4882a593Smuzhiyun return -EINVAL;
6870*4882a593Smuzhiyun if (offset + len > np->eeprom_len)
6871*4882a593Smuzhiyun len = eeprom->len = np->eeprom_len - offset;
6872*4882a593Smuzhiyun
6873*4882a593Smuzhiyun if (offset & 3) {
6874*4882a593Smuzhiyun u32 b_offset, b_count;
6875*4882a593Smuzhiyun
6876*4882a593Smuzhiyun b_offset = offset & 3;
6877*4882a593Smuzhiyun b_count = 4 - b_offset;
6878*4882a593Smuzhiyun if (b_count > len)
6879*4882a593Smuzhiyun b_count = len;
6880*4882a593Smuzhiyun
6881*4882a593Smuzhiyun val = nr64(ESPC_NCR((offset - b_offset) / 4));
6882*4882a593Smuzhiyun memcpy(data, ((char *)&val) + b_offset, b_count);
6883*4882a593Smuzhiyun data += b_count;
6884*4882a593Smuzhiyun len -= b_count;
6885*4882a593Smuzhiyun offset += b_count;
6886*4882a593Smuzhiyun }
6887*4882a593Smuzhiyun while (len >= 4) {
6888*4882a593Smuzhiyun val = nr64(ESPC_NCR(offset / 4));
6889*4882a593Smuzhiyun memcpy(data, &val, 4);
6890*4882a593Smuzhiyun data += 4;
6891*4882a593Smuzhiyun len -= 4;
6892*4882a593Smuzhiyun offset += 4;
6893*4882a593Smuzhiyun }
6894*4882a593Smuzhiyun if (len) {
6895*4882a593Smuzhiyun val = nr64(ESPC_NCR(offset / 4));
6896*4882a593Smuzhiyun memcpy(data, &val, len);
6897*4882a593Smuzhiyun }
6898*4882a593Smuzhiyun return 0;
6899*4882a593Smuzhiyun }
6900*4882a593Smuzhiyun
niu_ethflow_to_l3proto(int flow_type,u8 * pid)6901*4882a593Smuzhiyun static void niu_ethflow_to_l3proto(int flow_type, u8 *pid)
6902*4882a593Smuzhiyun {
6903*4882a593Smuzhiyun switch (flow_type) {
6904*4882a593Smuzhiyun case TCP_V4_FLOW:
6905*4882a593Smuzhiyun case TCP_V6_FLOW:
6906*4882a593Smuzhiyun *pid = IPPROTO_TCP;
6907*4882a593Smuzhiyun break;
6908*4882a593Smuzhiyun case UDP_V4_FLOW:
6909*4882a593Smuzhiyun case UDP_V6_FLOW:
6910*4882a593Smuzhiyun *pid = IPPROTO_UDP;
6911*4882a593Smuzhiyun break;
6912*4882a593Smuzhiyun case SCTP_V4_FLOW:
6913*4882a593Smuzhiyun case SCTP_V6_FLOW:
6914*4882a593Smuzhiyun *pid = IPPROTO_SCTP;
6915*4882a593Smuzhiyun break;
6916*4882a593Smuzhiyun case AH_V4_FLOW:
6917*4882a593Smuzhiyun case AH_V6_FLOW:
6918*4882a593Smuzhiyun *pid = IPPROTO_AH;
6919*4882a593Smuzhiyun break;
6920*4882a593Smuzhiyun case ESP_V4_FLOW:
6921*4882a593Smuzhiyun case ESP_V6_FLOW:
6922*4882a593Smuzhiyun *pid = IPPROTO_ESP;
6923*4882a593Smuzhiyun break;
6924*4882a593Smuzhiyun default:
6925*4882a593Smuzhiyun *pid = 0;
6926*4882a593Smuzhiyun break;
6927*4882a593Smuzhiyun }
6928*4882a593Smuzhiyun }
6929*4882a593Smuzhiyun
niu_class_to_ethflow(u64 class,int * flow_type)6930*4882a593Smuzhiyun static int niu_class_to_ethflow(u64 class, int *flow_type)
6931*4882a593Smuzhiyun {
6932*4882a593Smuzhiyun switch (class) {
6933*4882a593Smuzhiyun case CLASS_CODE_TCP_IPV4:
6934*4882a593Smuzhiyun *flow_type = TCP_V4_FLOW;
6935*4882a593Smuzhiyun break;
6936*4882a593Smuzhiyun case CLASS_CODE_UDP_IPV4:
6937*4882a593Smuzhiyun *flow_type = UDP_V4_FLOW;
6938*4882a593Smuzhiyun break;
6939*4882a593Smuzhiyun case CLASS_CODE_AH_ESP_IPV4:
6940*4882a593Smuzhiyun *flow_type = AH_V4_FLOW;
6941*4882a593Smuzhiyun break;
6942*4882a593Smuzhiyun case CLASS_CODE_SCTP_IPV4:
6943*4882a593Smuzhiyun *flow_type = SCTP_V4_FLOW;
6944*4882a593Smuzhiyun break;
6945*4882a593Smuzhiyun case CLASS_CODE_TCP_IPV6:
6946*4882a593Smuzhiyun *flow_type = TCP_V6_FLOW;
6947*4882a593Smuzhiyun break;
6948*4882a593Smuzhiyun case CLASS_CODE_UDP_IPV6:
6949*4882a593Smuzhiyun *flow_type = UDP_V6_FLOW;
6950*4882a593Smuzhiyun break;
6951*4882a593Smuzhiyun case CLASS_CODE_AH_ESP_IPV6:
6952*4882a593Smuzhiyun *flow_type = AH_V6_FLOW;
6953*4882a593Smuzhiyun break;
6954*4882a593Smuzhiyun case CLASS_CODE_SCTP_IPV6:
6955*4882a593Smuzhiyun *flow_type = SCTP_V6_FLOW;
6956*4882a593Smuzhiyun break;
6957*4882a593Smuzhiyun case CLASS_CODE_USER_PROG1:
6958*4882a593Smuzhiyun case CLASS_CODE_USER_PROG2:
6959*4882a593Smuzhiyun case CLASS_CODE_USER_PROG3:
6960*4882a593Smuzhiyun case CLASS_CODE_USER_PROG4:
6961*4882a593Smuzhiyun *flow_type = IP_USER_FLOW;
6962*4882a593Smuzhiyun break;
6963*4882a593Smuzhiyun default:
6964*4882a593Smuzhiyun return -EINVAL;
6965*4882a593Smuzhiyun }
6966*4882a593Smuzhiyun
6967*4882a593Smuzhiyun return 0;
6968*4882a593Smuzhiyun }
6969*4882a593Smuzhiyun
niu_ethflow_to_class(int flow_type,u64 * class)6970*4882a593Smuzhiyun static int niu_ethflow_to_class(int flow_type, u64 *class)
6971*4882a593Smuzhiyun {
6972*4882a593Smuzhiyun switch (flow_type) {
6973*4882a593Smuzhiyun case TCP_V4_FLOW:
6974*4882a593Smuzhiyun *class = CLASS_CODE_TCP_IPV4;
6975*4882a593Smuzhiyun break;
6976*4882a593Smuzhiyun case UDP_V4_FLOW:
6977*4882a593Smuzhiyun *class = CLASS_CODE_UDP_IPV4;
6978*4882a593Smuzhiyun break;
6979*4882a593Smuzhiyun case AH_ESP_V4_FLOW:
6980*4882a593Smuzhiyun case AH_V4_FLOW:
6981*4882a593Smuzhiyun case ESP_V4_FLOW:
6982*4882a593Smuzhiyun *class = CLASS_CODE_AH_ESP_IPV4;
6983*4882a593Smuzhiyun break;
6984*4882a593Smuzhiyun case SCTP_V4_FLOW:
6985*4882a593Smuzhiyun *class = CLASS_CODE_SCTP_IPV4;
6986*4882a593Smuzhiyun break;
6987*4882a593Smuzhiyun case TCP_V6_FLOW:
6988*4882a593Smuzhiyun *class = CLASS_CODE_TCP_IPV6;
6989*4882a593Smuzhiyun break;
6990*4882a593Smuzhiyun case UDP_V6_FLOW:
6991*4882a593Smuzhiyun *class = CLASS_CODE_UDP_IPV6;
6992*4882a593Smuzhiyun break;
6993*4882a593Smuzhiyun case AH_ESP_V6_FLOW:
6994*4882a593Smuzhiyun case AH_V6_FLOW:
6995*4882a593Smuzhiyun case ESP_V6_FLOW:
6996*4882a593Smuzhiyun *class = CLASS_CODE_AH_ESP_IPV6;
6997*4882a593Smuzhiyun break;
6998*4882a593Smuzhiyun case SCTP_V6_FLOW:
6999*4882a593Smuzhiyun *class = CLASS_CODE_SCTP_IPV6;
7000*4882a593Smuzhiyun break;
7001*4882a593Smuzhiyun default:
7002*4882a593Smuzhiyun return 0;
7003*4882a593Smuzhiyun }
7004*4882a593Smuzhiyun
7005*4882a593Smuzhiyun return 1;
7006*4882a593Smuzhiyun }
7007*4882a593Smuzhiyun
niu_flowkey_to_ethflow(u64 flow_key)7008*4882a593Smuzhiyun static u64 niu_flowkey_to_ethflow(u64 flow_key)
7009*4882a593Smuzhiyun {
7010*4882a593Smuzhiyun u64 ethflow = 0;
7011*4882a593Smuzhiyun
7012*4882a593Smuzhiyun if (flow_key & FLOW_KEY_L2DA)
7013*4882a593Smuzhiyun ethflow |= RXH_L2DA;
7014*4882a593Smuzhiyun if (flow_key & FLOW_KEY_VLAN)
7015*4882a593Smuzhiyun ethflow |= RXH_VLAN;
7016*4882a593Smuzhiyun if (flow_key & FLOW_KEY_IPSA)
7017*4882a593Smuzhiyun ethflow |= RXH_IP_SRC;
7018*4882a593Smuzhiyun if (flow_key & FLOW_KEY_IPDA)
7019*4882a593Smuzhiyun ethflow |= RXH_IP_DST;
7020*4882a593Smuzhiyun if (flow_key & FLOW_KEY_PROTO)
7021*4882a593Smuzhiyun ethflow |= RXH_L3_PROTO;
7022*4882a593Smuzhiyun if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT))
7023*4882a593Smuzhiyun ethflow |= RXH_L4_B_0_1;
7024*4882a593Smuzhiyun if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT))
7025*4882a593Smuzhiyun ethflow |= RXH_L4_B_2_3;
7026*4882a593Smuzhiyun
7027*4882a593Smuzhiyun return ethflow;
7028*4882a593Smuzhiyun
7029*4882a593Smuzhiyun }
7030*4882a593Smuzhiyun
niu_ethflow_to_flowkey(u64 ethflow,u64 * flow_key)7031*4882a593Smuzhiyun static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key)
7032*4882a593Smuzhiyun {
7033*4882a593Smuzhiyun u64 key = 0;
7034*4882a593Smuzhiyun
7035*4882a593Smuzhiyun if (ethflow & RXH_L2DA)
7036*4882a593Smuzhiyun key |= FLOW_KEY_L2DA;
7037*4882a593Smuzhiyun if (ethflow & RXH_VLAN)
7038*4882a593Smuzhiyun key |= FLOW_KEY_VLAN;
7039*4882a593Smuzhiyun if (ethflow & RXH_IP_SRC)
7040*4882a593Smuzhiyun key |= FLOW_KEY_IPSA;
7041*4882a593Smuzhiyun if (ethflow & RXH_IP_DST)
7042*4882a593Smuzhiyun key |= FLOW_KEY_IPDA;
7043*4882a593Smuzhiyun if (ethflow & RXH_L3_PROTO)
7044*4882a593Smuzhiyun key |= FLOW_KEY_PROTO;
7045*4882a593Smuzhiyun if (ethflow & RXH_L4_B_0_1)
7046*4882a593Smuzhiyun key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT);
7047*4882a593Smuzhiyun if (ethflow & RXH_L4_B_2_3)
7048*4882a593Smuzhiyun key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT);
7049*4882a593Smuzhiyun
7050*4882a593Smuzhiyun *flow_key = key;
7051*4882a593Smuzhiyun
7052*4882a593Smuzhiyun return 1;
7053*4882a593Smuzhiyun
7054*4882a593Smuzhiyun }
7055*4882a593Smuzhiyun
niu_get_hash_opts(struct niu * np,struct ethtool_rxnfc * nfc)7056*4882a593Smuzhiyun static int niu_get_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
7057*4882a593Smuzhiyun {
7058*4882a593Smuzhiyun u64 class;
7059*4882a593Smuzhiyun
7060*4882a593Smuzhiyun nfc->data = 0;
7061*4882a593Smuzhiyun
7062*4882a593Smuzhiyun if (!niu_ethflow_to_class(nfc->flow_type, &class))
7063*4882a593Smuzhiyun return -EINVAL;
7064*4882a593Smuzhiyun
7065*4882a593Smuzhiyun if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
7066*4882a593Smuzhiyun TCAM_KEY_DISC)
7067*4882a593Smuzhiyun nfc->data = RXH_DISCARD;
7068*4882a593Smuzhiyun else
7069*4882a593Smuzhiyun nfc->data = niu_flowkey_to_ethflow(np->parent->flow_key[class -
7070*4882a593Smuzhiyun CLASS_CODE_USER_PROG1]);
7071*4882a593Smuzhiyun return 0;
7072*4882a593Smuzhiyun }
7073*4882a593Smuzhiyun
niu_get_ip4fs_from_tcam_key(struct niu_tcam_entry * tp,struct ethtool_rx_flow_spec * fsp)7074*4882a593Smuzhiyun static void niu_get_ip4fs_from_tcam_key(struct niu_tcam_entry *tp,
7075*4882a593Smuzhiyun struct ethtool_rx_flow_spec *fsp)
7076*4882a593Smuzhiyun {
7077*4882a593Smuzhiyun u32 tmp;
7078*4882a593Smuzhiyun u16 prt;
7079*4882a593Smuzhiyun
7080*4882a593Smuzhiyun tmp = (tp->key[3] & TCAM_V4KEY3_SADDR) >> TCAM_V4KEY3_SADDR_SHIFT;
7081*4882a593Smuzhiyun fsp->h_u.tcp_ip4_spec.ip4src = cpu_to_be32(tmp);
7082*4882a593Smuzhiyun
7083*4882a593Smuzhiyun tmp = (tp->key[3] & TCAM_V4KEY3_DADDR) >> TCAM_V4KEY3_DADDR_SHIFT;
7084*4882a593Smuzhiyun fsp->h_u.tcp_ip4_spec.ip4dst = cpu_to_be32(tmp);
7085*4882a593Smuzhiyun
7086*4882a593Smuzhiyun tmp = (tp->key_mask[3] & TCAM_V4KEY3_SADDR) >> TCAM_V4KEY3_SADDR_SHIFT;
7087*4882a593Smuzhiyun fsp->m_u.tcp_ip4_spec.ip4src = cpu_to_be32(tmp);
7088*4882a593Smuzhiyun
7089*4882a593Smuzhiyun tmp = (tp->key_mask[3] & TCAM_V4KEY3_DADDR) >> TCAM_V4KEY3_DADDR_SHIFT;
7090*4882a593Smuzhiyun fsp->m_u.tcp_ip4_spec.ip4dst = cpu_to_be32(tmp);
7091*4882a593Smuzhiyun
7092*4882a593Smuzhiyun fsp->h_u.tcp_ip4_spec.tos = (tp->key[2] & TCAM_V4KEY2_TOS) >>
7093*4882a593Smuzhiyun TCAM_V4KEY2_TOS_SHIFT;
7094*4882a593Smuzhiyun fsp->m_u.tcp_ip4_spec.tos = (tp->key_mask[2] & TCAM_V4KEY2_TOS) >>
7095*4882a593Smuzhiyun TCAM_V4KEY2_TOS_SHIFT;
7096*4882a593Smuzhiyun
7097*4882a593Smuzhiyun switch (fsp->flow_type) {
7098*4882a593Smuzhiyun case TCP_V4_FLOW:
7099*4882a593Smuzhiyun case UDP_V4_FLOW:
7100*4882a593Smuzhiyun case SCTP_V4_FLOW:
7101*4882a593Smuzhiyun prt = ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
7102*4882a593Smuzhiyun TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
7103*4882a593Smuzhiyun fsp->h_u.tcp_ip4_spec.psrc = cpu_to_be16(prt);
7104*4882a593Smuzhiyun
7105*4882a593Smuzhiyun prt = ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
7106*4882a593Smuzhiyun TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
7107*4882a593Smuzhiyun fsp->h_u.tcp_ip4_spec.pdst = cpu_to_be16(prt);
7108*4882a593Smuzhiyun
7109*4882a593Smuzhiyun prt = ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
7110*4882a593Smuzhiyun TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
7111*4882a593Smuzhiyun fsp->m_u.tcp_ip4_spec.psrc = cpu_to_be16(prt);
7112*4882a593Smuzhiyun
7113*4882a593Smuzhiyun prt = ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
7114*4882a593Smuzhiyun TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
7115*4882a593Smuzhiyun fsp->m_u.tcp_ip4_spec.pdst = cpu_to_be16(prt);
7116*4882a593Smuzhiyun break;
7117*4882a593Smuzhiyun case AH_V4_FLOW:
7118*4882a593Smuzhiyun case ESP_V4_FLOW:
7119*4882a593Smuzhiyun tmp = (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
7120*4882a593Smuzhiyun TCAM_V4KEY2_PORT_SPI_SHIFT;
7121*4882a593Smuzhiyun fsp->h_u.ah_ip4_spec.spi = cpu_to_be32(tmp);
7122*4882a593Smuzhiyun
7123*4882a593Smuzhiyun tmp = (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
7124*4882a593Smuzhiyun TCAM_V4KEY2_PORT_SPI_SHIFT;
7125*4882a593Smuzhiyun fsp->m_u.ah_ip4_spec.spi = cpu_to_be32(tmp);
7126*4882a593Smuzhiyun break;
7127*4882a593Smuzhiyun case IP_USER_FLOW:
7128*4882a593Smuzhiyun tmp = (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
7129*4882a593Smuzhiyun TCAM_V4KEY2_PORT_SPI_SHIFT;
7130*4882a593Smuzhiyun fsp->h_u.usr_ip4_spec.l4_4_bytes = cpu_to_be32(tmp);
7131*4882a593Smuzhiyun
7132*4882a593Smuzhiyun tmp = (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
7133*4882a593Smuzhiyun TCAM_V4KEY2_PORT_SPI_SHIFT;
7134*4882a593Smuzhiyun fsp->m_u.usr_ip4_spec.l4_4_bytes = cpu_to_be32(tmp);
7135*4882a593Smuzhiyun
7136*4882a593Smuzhiyun fsp->h_u.usr_ip4_spec.proto =
7137*4882a593Smuzhiyun (tp->key[2] & TCAM_V4KEY2_PROTO) >>
7138*4882a593Smuzhiyun TCAM_V4KEY2_PROTO_SHIFT;
7139*4882a593Smuzhiyun fsp->m_u.usr_ip4_spec.proto =
7140*4882a593Smuzhiyun (tp->key_mask[2] & TCAM_V4KEY2_PROTO) >>
7141*4882a593Smuzhiyun TCAM_V4KEY2_PROTO_SHIFT;
7142*4882a593Smuzhiyun
7143*4882a593Smuzhiyun fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
7144*4882a593Smuzhiyun break;
7145*4882a593Smuzhiyun default:
7146*4882a593Smuzhiyun break;
7147*4882a593Smuzhiyun }
7148*4882a593Smuzhiyun }
7149*4882a593Smuzhiyun
niu_get_ethtool_tcam_entry(struct niu * np,struct ethtool_rxnfc * nfc)7150*4882a593Smuzhiyun static int niu_get_ethtool_tcam_entry(struct niu *np,
7151*4882a593Smuzhiyun struct ethtool_rxnfc *nfc)
7152*4882a593Smuzhiyun {
7153*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
7154*4882a593Smuzhiyun struct niu_tcam_entry *tp;
7155*4882a593Smuzhiyun struct ethtool_rx_flow_spec *fsp = &nfc->fs;
7156*4882a593Smuzhiyun u16 idx;
7157*4882a593Smuzhiyun u64 class;
7158*4882a593Smuzhiyun int ret = 0;
7159*4882a593Smuzhiyun
7160*4882a593Smuzhiyun idx = tcam_get_index(np, (u16)nfc->fs.location);
7161*4882a593Smuzhiyun
7162*4882a593Smuzhiyun tp = &parent->tcam[idx];
7163*4882a593Smuzhiyun if (!tp->valid) {
7164*4882a593Smuzhiyun netdev_info(np->dev, "niu%d: entry [%d] invalid for idx[%d]\n",
7165*4882a593Smuzhiyun parent->index, (u16)nfc->fs.location, idx);
7166*4882a593Smuzhiyun return -EINVAL;
7167*4882a593Smuzhiyun }
7168*4882a593Smuzhiyun
7169*4882a593Smuzhiyun /* fill the flow spec entry */
7170*4882a593Smuzhiyun class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
7171*4882a593Smuzhiyun TCAM_V4KEY0_CLASS_CODE_SHIFT;
7172*4882a593Smuzhiyun ret = niu_class_to_ethflow(class, &fsp->flow_type);
7173*4882a593Smuzhiyun if (ret < 0) {
7174*4882a593Smuzhiyun netdev_info(np->dev, "niu%d: niu_class_to_ethflow failed\n",
7175*4882a593Smuzhiyun parent->index);
7176*4882a593Smuzhiyun goto out;
7177*4882a593Smuzhiyun }
7178*4882a593Smuzhiyun
7179*4882a593Smuzhiyun if (fsp->flow_type == AH_V4_FLOW || fsp->flow_type == AH_V6_FLOW) {
7180*4882a593Smuzhiyun u32 proto = (tp->key[2] & TCAM_V4KEY2_PROTO) >>
7181*4882a593Smuzhiyun TCAM_V4KEY2_PROTO_SHIFT;
7182*4882a593Smuzhiyun if (proto == IPPROTO_ESP) {
7183*4882a593Smuzhiyun if (fsp->flow_type == AH_V4_FLOW)
7184*4882a593Smuzhiyun fsp->flow_type = ESP_V4_FLOW;
7185*4882a593Smuzhiyun else
7186*4882a593Smuzhiyun fsp->flow_type = ESP_V6_FLOW;
7187*4882a593Smuzhiyun }
7188*4882a593Smuzhiyun }
7189*4882a593Smuzhiyun
7190*4882a593Smuzhiyun switch (fsp->flow_type) {
7191*4882a593Smuzhiyun case TCP_V4_FLOW:
7192*4882a593Smuzhiyun case UDP_V4_FLOW:
7193*4882a593Smuzhiyun case SCTP_V4_FLOW:
7194*4882a593Smuzhiyun case AH_V4_FLOW:
7195*4882a593Smuzhiyun case ESP_V4_FLOW:
7196*4882a593Smuzhiyun niu_get_ip4fs_from_tcam_key(tp, fsp);
7197*4882a593Smuzhiyun break;
7198*4882a593Smuzhiyun case TCP_V6_FLOW:
7199*4882a593Smuzhiyun case UDP_V6_FLOW:
7200*4882a593Smuzhiyun case SCTP_V6_FLOW:
7201*4882a593Smuzhiyun case AH_V6_FLOW:
7202*4882a593Smuzhiyun case ESP_V6_FLOW:
7203*4882a593Smuzhiyun /* Not yet implemented */
7204*4882a593Smuzhiyun ret = -EINVAL;
7205*4882a593Smuzhiyun break;
7206*4882a593Smuzhiyun case IP_USER_FLOW:
7207*4882a593Smuzhiyun niu_get_ip4fs_from_tcam_key(tp, fsp);
7208*4882a593Smuzhiyun break;
7209*4882a593Smuzhiyun default:
7210*4882a593Smuzhiyun ret = -EINVAL;
7211*4882a593Smuzhiyun break;
7212*4882a593Smuzhiyun }
7213*4882a593Smuzhiyun
7214*4882a593Smuzhiyun if (ret < 0)
7215*4882a593Smuzhiyun goto out;
7216*4882a593Smuzhiyun
7217*4882a593Smuzhiyun if (tp->assoc_data & TCAM_ASSOCDATA_DISC)
7218*4882a593Smuzhiyun fsp->ring_cookie = RX_CLS_FLOW_DISC;
7219*4882a593Smuzhiyun else
7220*4882a593Smuzhiyun fsp->ring_cookie = (tp->assoc_data & TCAM_ASSOCDATA_OFFSET) >>
7221*4882a593Smuzhiyun TCAM_ASSOCDATA_OFFSET_SHIFT;
7222*4882a593Smuzhiyun
7223*4882a593Smuzhiyun /* put the tcam size here */
7224*4882a593Smuzhiyun nfc->data = tcam_get_size(np);
7225*4882a593Smuzhiyun out:
7226*4882a593Smuzhiyun return ret;
7227*4882a593Smuzhiyun }
7228*4882a593Smuzhiyun
niu_get_ethtool_tcam_all(struct niu * np,struct ethtool_rxnfc * nfc,u32 * rule_locs)7229*4882a593Smuzhiyun static int niu_get_ethtool_tcam_all(struct niu *np,
7230*4882a593Smuzhiyun struct ethtool_rxnfc *nfc,
7231*4882a593Smuzhiyun u32 *rule_locs)
7232*4882a593Smuzhiyun {
7233*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
7234*4882a593Smuzhiyun struct niu_tcam_entry *tp;
7235*4882a593Smuzhiyun int i, idx, cnt;
7236*4882a593Smuzhiyun unsigned long flags;
7237*4882a593Smuzhiyun int ret = 0;
7238*4882a593Smuzhiyun
7239*4882a593Smuzhiyun /* put the tcam size here */
7240*4882a593Smuzhiyun nfc->data = tcam_get_size(np);
7241*4882a593Smuzhiyun
7242*4882a593Smuzhiyun niu_lock_parent(np, flags);
7243*4882a593Smuzhiyun for (cnt = 0, i = 0; i < nfc->data; i++) {
7244*4882a593Smuzhiyun idx = tcam_get_index(np, i);
7245*4882a593Smuzhiyun tp = &parent->tcam[idx];
7246*4882a593Smuzhiyun if (!tp->valid)
7247*4882a593Smuzhiyun continue;
7248*4882a593Smuzhiyun if (cnt == nfc->rule_cnt) {
7249*4882a593Smuzhiyun ret = -EMSGSIZE;
7250*4882a593Smuzhiyun break;
7251*4882a593Smuzhiyun }
7252*4882a593Smuzhiyun rule_locs[cnt] = i;
7253*4882a593Smuzhiyun cnt++;
7254*4882a593Smuzhiyun }
7255*4882a593Smuzhiyun niu_unlock_parent(np, flags);
7256*4882a593Smuzhiyun
7257*4882a593Smuzhiyun nfc->rule_cnt = cnt;
7258*4882a593Smuzhiyun
7259*4882a593Smuzhiyun return ret;
7260*4882a593Smuzhiyun }
7261*4882a593Smuzhiyun
niu_get_nfc(struct net_device * dev,struct ethtool_rxnfc * cmd,u32 * rule_locs)7262*4882a593Smuzhiyun static int niu_get_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
7263*4882a593Smuzhiyun u32 *rule_locs)
7264*4882a593Smuzhiyun {
7265*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
7266*4882a593Smuzhiyun int ret = 0;
7267*4882a593Smuzhiyun
7268*4882a593Smuzhiyun switch (cmd->cmd) {
7269*4882a593Smuzhiyun case ETHTOOL_GRXFH:
7270*4882a593Smuzhiyun ret = niu_get_hash_opts(np, cmd);
7271*4882a593Smuzhiyun break;
7272*4882a593Smuzhiyun case ETHTOOL_GRXRINGS:
7273*4882a593Smuzhiyun cmd->data = np->num_rx_rings;
7274*4882a593Smuzhiyun break;
7275*4882a593Smuzhiyun case ETHTOOL_GRXCLSRLCNT:
7276*4882a593Smuzhiyun cmd->rule_cnt = tcam_get_valid_entry_cnt(np);
7277*4882a593Smuzhiyun break;
7278*4882a593Smuzhiyun case ETHTOOL_GRXCLSRULE:
7279*4882a593Smuzhiyun ret = niu_get_ethtool_tcam_entry(np, cmd);
7280*4882a593Smuzhiyun break;
7281*4882a593Smuzhiyun case ETHTOOL_GRXCLSRLALL:
7282*4882a593Smuzhiyun ret = niu_get_ethtool_tcam_all(np, cmd, rule_locs);
7283*4882a593Smuzhiyun break;
7284*4882a593Smuzhiyun default:
7285*4882a593Smuzhiyun ret = -EINVAL;
7286*4882a593Smuzhiyun break;
7287*4882a593Smuzhiyun }
7288*4882a593Smuzhiyun
7289*4882a593Smuzhiyun return ret;
7290*4882a593Smuzhiyun }
7291*4882a593Smuzhiyun
niu_set_hash_opts(struct niu * np,struct ethtool_rxnfc * nfc)7292*4882a593Smuzhiyun static int niu_set_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
7293*4882a593Smuzhiyun {
7294*4882a593Smuzhiyun u64 class;
7295*4882a593Smuzhiyun u64 flow_key = 0;
7296*4882a593Smuzhiyun unsigned long flags;
7297*4882a593Smuzhiyun
7298*4882a593Smuzhiyun if (!niu_ethflow_to_class(nfc->flow_type, &class))
7299*4882a593Smuzhiyun return -EINVAL;
7300*4882a593Smuzhiyun
7301*4882a593Smuzhiyun if (class < CLASS_CODE_USER_PROG1 ||
7302*4882a593Smuzhiyun class > CLASS_CODE_SCTP_IPV6)
7303*4882a593Smuzhiyun return -EINVAL;
7304*4882a593Smuzhiyun
7305*4882a593Smuzhiyun if (nfc->data & RXH_DISCARD) {
7306*4882a593Smuzhiyun niu_lock_parent(np, flags);
7307*4882a593Smuzhiyun flow_key = np->parent->tcam_key[class -
7308*4882a593Smuzhiyun CLASS_CODE_USER_PROG1];
7309*4882a593Smuzhiyun flow_key |= TCAM_KEY_DISC;
7310*4882a593Smuzhiyun nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
7311*4882a593Smuzhiyun np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key;
7312*4882a593Smuzhiyun niu_unlock_parent(np, flags);
7313*4882a593Smuzhiyun return 0;
7314*4882a593Smuzhiyun } else {
7315*4882a593Smuzhiyun /* Discard was set before, but is not set now */
7316*4882a593Smuzhiyun if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
7317*4882a593Smuzhiyun TCAM_KEY_DISC) {
7318*4882a593Smuzhiyun niu_lock_parent(np, flags);
7319*4882a593Smuzhiyun flow_key = np->parent->tcam_key[class -
7320*4882a593Smuzhiyun CLASS_CODE_USER_PROG1];
7321*4882a593Smuzhiyun flow_key &= ~TCAM_KEY_DISC;
7322*4882a593Smuzhiyun nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1),
7323*4882a593Smuzhiyun flow_key);
7324*4882a593Smuzhiyun np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] =
7325*4882a593Smuzhiyun flow_key;
7326*4882a593Smuzhiyun niu_unlock_parent(np, flags);
7327*4882a593Smuzhiyun }
7328*4882a593Smuzhiyun }
7329*4882a593Smuzhiyun
7330*4882a593Smuzhiyun if (!niu_ethflow_to_flowkey(nfc->data, &flow_key))
7331*4882a593Smuzhiyun return -EINVAL;
7332*4882a593Smuzhiyun
7333*4882a593Smuzhiyun niu_lock_parent(np, flags);
7334*4882a593Smuzhiyun nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
7335*4882a593Smuzhiyun np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key;
7336*4882a593Smuzhiyun niu_unlock_parent(np, flags);
7337*4882a593Smuzhiyun
7338*4882a593Smuzhiyun return 0;
7339*4882a593Smuzhiyun }
7340*4882a593Smuzhiyun
niu_get_tcamkey_from_ip4fs(struct ethtool_rx_flow_spec * fsp,struct niu_tcam_entry * tp,int l2_rdc_tab,u64 class)7341*4882a593Smuzhiyun static void niu_get_tcamkey_from_ip4fs(struct ethtool_rx_flow_spec *fsp,
7342*4882a593Smuzhiyun struct niu_tcam_entry *tp,
7343*4882a593Smuzhiyun int l2_rdc_tab, u64 class)
7344*4882a593Smuzhiyun {
7345*4882a593Smuzhiyun u8 pid = 0;
7346*4882a593Smuzhiyun u32 sip, dip, sipm, dipm, spi, spim;
7347*4882a593Smuzhiyun u16 sport, dport, spm, dpm;
7348*4882a593Smuzhiyun
7349*4882a593Smuzhiyun sip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4src);
7350*4882a593Smuzhiyun sipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4src);
7351*4882a593Smuzhiyun dip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4dst);
7352*4882a593Smuzhiyun dipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4dst);
7353*4882a593Smuzhiyun
7354*4882a593Smuzhiyun tp->key[0] = class << TCAM_V4KEY0_CLASS_CODE_SHIFT;
7355*4882a593Smuzhiyun tp->key_mask[0] = TCAM_V4KEY0_CLASS_CODE;
7356*4882a593Smuzhiyun tp->key[1] = (u64)l2_rdc_tab << TCAM_V4KEY1_L2RDCNUM_SHIFT;
7357*4882a593Smuzhiyun tp->key_mask[1] = TCAM_V4KEY1_L2RDCNUM;
7358*4882a593Smuzhiyun
7359*4882a593Smuzhiyun tp->key[3] = (u64)sip << TCAM_V4KEY3_SADDR_SHIFT;
7360*4882a593Smuzhiyun tp->key[3] |= dip;
7361*4882a593Smuzhiyun
7362*4882a593Smuzhiyun tp->key_mask[3] = (u64)sipm << TCAM_V4KEY3_SADDR_SHIFT;
7363*4882a593Smuzhiyun tp->key_mask[3] |= dipm;
7364*4882a593Smuzhiyun
7365*4882a593Smuzhiyun tp->key[2] |= ((u64)fsp->h_u.tcp_ip4_spec.tos <<
7366*4882a593Smuzhiyun TCAM_V4KEY2_TOS_SHIFT);
7367*4882a593Smuzhiyun tp->key_mask[2] |= ((u64)fsp->m_u.tcp_ip4_spec.tos <<
7368*4882a593Smuzhiyun TCAM_V4KEY2_TOS_SHIFT);
7369*4882a593Smuzhiyun switch (fsp->flow_type) {
7370*4882a593Smuzhiyun case TCP_V4_FLOW:
7371*4882a593Smuzhiyun case UDP_V4_FLOW:
7372*4882a593Smuzhiyun case SCTP_V4_FLOW:
7373*4882a593Smuzhiyun sport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.psrc);
7374*4882a593Smuzhiyun spm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.psrc);
7375*4882a593Smuzhiyun dport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.pdst);
7376*4882a593Smuzhiyun dpm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.pdst);
7377*4882a593Smuzhiyun
7378*4882a593Smuzhiyun tp->key[2] |= (((u64)sport << 16) | dport);
7379*4882a593Smuzhiyun tp->key_mask[2] |= (((u64)spm << 16) | dpm);
7380*4882a593Smuzhiyun niu_ethflow_to_l3proto(fsp->flow_type, &pid);
7381*4882a593Smuzhiyun break;
7382*4882a593Smuzhiyun case AH_V4_FLOW:
7383*4882a593Smuzhiyun case ESP_V4_FLOW:
7384*4882a593Smuzhiyun spi = be32_to_cpu(fsp->h_u.ah_ip4_spec.spi);
7385*4882a593Smuzhiyun spim = be32_to_cpu(fsp->m_u.ah_ip4_spec.spi);
7386*4882a593Smuzhiyun
7387*4882a593Smuzhiyun tp->key[2] |= spi;
7388*4882a593Smuzhiyun tp->key_mask[2] |= spim;
7389*4882a593Smuzhiyun niu_ethflow_to_l3proto(fsp->flow_type, &pid);
7390*4882a593Smuzhiyun break;
7391*4882a593Smuzhiyun case IP_USER_FLOW:
7392*4882a593Smuzhiyun spi = be32_to_cpu(fsp->h_u.usr_ip4_spec.l4_4_bytes);
7393*4882a593Smuzhiyun spim = be32_to_cpu(fsp->m_u.usr_ip4_spec.l4_4_bytes);
7394*4882a593Smuzhiyun
7395*4882a593Smuzhiyun tp->key[2] |= spi;
7396*4882a593Smuzhiyun tp->key_mask[2] |= spim;
7397*4882a593Smuzhiyun pid = fsp->h_u.usr_ip4_spec.proto;
7398*4882a593Smuzhiyun break;
7399*4882a593Smuzhiyun default:
7400*4882a593Smuzhiyun break;
7401*4882a593Smuzhiyun }
7402*4882a593Smuzhiyun
7403*4882a593Smuzhiyun tp->key[2] |= ((u64)pid << TCAM_V4KEY2_PROTO_SHIFT);
7404*4882a593Smuzhiyun if (pid) {
7405*4882a593Smuzhiyun tp->key_mask[2] |= TCAM_V4KEY2_PROTO;
7406*4882a593Smuzhiyun }
7407*4882a593Smuzhiyun }
7408*4882a593Smuzhiyun
niu_add_ethtool_tcam_entry(struct niu * np,struct ethtool_rxnfc * nfc)7409*4882a593Smuzhiyun static int niu_add_ethtool_tcam_entry(struct niu *np,
7410*4882a593Smuzhiyun struct ethtool_rxnfc *nfc)
7411*4882a593Smuzhiyun {
7412*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
7413*4882a593Smuzhiyun struct niu_tcam_entry *tp;
7414*4882a593Smuzhiyun struct ethtool_rx_flow_spec *fsp = &nfc->fs;
7415*4882a593Smuzhiyun struct niu_rdc_tables *rdc_table = &parent->rdc_group_cfg[np->port];
7416*4882a593Smuzhiyun int l2_rdc_table = rdc_table->first_table_num;
7417*4882a593Smuzhiyun u16 idx;
7418*4882a593Smuzhiyun u64 class;
7419*4882a593Smuzhiyun unsigned long flags;
7420*4882a593Smuzhiyun int err, ret;
7421*4882a593Smuzhiyun
7422*4882a593Smuzhiyun ret = 0;
7423*4882a593Smuzhiyun
7424*4882a593Smuzhiyun idx = nfc->fs.location;
7425*4882a593Smuzhiyun if (idx >= tcam_get_size(np))
7426*4882a593Smuzhiyun return -EINVAL;
7427*4882a593Smuzhiyun
7428*4882a593Smuzhiyun if (fsp->flow_type == IP_USER_FLOW) {
7429*4882a593Smuzhiyun int i;
7430*4882a593Smuzhiyun int add_usr_cls = 0;
7431*4882a593Smuzhiyun struct ethtool_usrip4_spec *uspec = &fsp->h_u.usr_ip4_spec;
7432*4882a593Smuzhiyun struct ethtool_usrip4_spec *umask = &fsp->m_u.usr_ip4_spec;
7433*4882a593Smuzhiyun
7434*4882a593Smuzhiyun if (uspec->ip_ver != ETH_RX_NFC_IP4)
7435*4882a593Smuzhiyun return -EINVAL;
7436*4882a593Smuzhiyun
7437*4882a593Smuzhiyun niu_lock_parent(np, flags);
7438*4882a593Smuzhiyun
7439*4882a593Smuzhiyun for (i = 0; i < NIU_L3_PROG_CLS; i++) {
7440*4882a593Smuzhiyun if (parent->l3_cls[i]) {
7441*4882a593Smuzhiyun if (uspec->proto == parent->l3_cls_pid[i]) {
7442*4882a593Smuzhiyun class = parent->l3_cls[i];
7443*4882a593Smuzhiyun parent->l3_cls_refcnt[i]++;
7444*4882a593Smuzhiyun add_usr_cls = 1;
7445*4882a593Smuzhiyun break;
7446*4882a593Smuzhiyun }
7447*4882a593Smuzhiyun } else {
7448*4882a593Smuzhiyun /* Program new user IP class */
7449*4882a593Smuzhiyun switch (i) {
7450*4882a593Smuzhiyun case 0:
7451*4882a593Smuzhiyun class = CLASS_CODE_USER_PROG1;
7452*4882a593Smuzhiyun break;
7453*4882a593Smuzhiyun case 1:
7454*4882a593Smuzhiyun class = CLASS_CODE_USER_PROG2;
7455*4882a593Smuzhiyun break;
7456*4882a593Smuzhiyun case 2:
7457*4882a593Smuzhiyun class = CLASS_CODE_USER_PROG3;
7458*4882a593Smuzhiyun break;
7459*4882a593Smuzhiyun case 3:
7460*4882a593Smuzhiyun class = CLASS_CODE_USER_PROG4;
7461*4882a593Smuzhiyun break;
7462*4882a593Smuzhiyun default:
7463*4882a593Smuzhiyun class = CLASS_CODE_UNRECOG;
7464*4882a593Smuzhiyun break;
7465*4882a593Smuzhiyun }
7466*4882a593Smuzhiyun ret = tcam_user_ip_class_set(np, class, 0,
7467*4882a593Smuzhiyun uspec->proto,
7468*4882a593Smuzhiyun uspec->tos,
7469*4882a593Smuzhiyun umask->tos);
7470*4882a593Smuzhiyun if (ret)
7471*4882a593Smuzhiyun goto out;
7472*4882a593Smuzhiyun
7473*4882a593Smuzhiyun ret = tcam_user_ip_class_enable(np, class, 1);
7474*4882a593Smuzhiyun if (ret)
7475*4882a593Smuzhiyun goto out;
7476*4882a593Smuzhiyun parent->l3_cls[i] = class;
7477*4882a593Smuzhiyun parent->l3_cls_pid[i] = uspec->proto;
7478*4882a593Smuzhiyun parent->l3_cls_refcnt[i]++;
7479*4882a593Smuzhiyun add_usr_cls = 1;
7480*4882a593Smuzhiyun break;
7481*4882a593Smuzhiyun }
7482*4882a593Smuzhiyun }
7483*4882a593Smuzhiyun if (!add_usr_cls) {
7484*4882a593Smuzhiyun netdev_info(np->dev, "niu%d: %s(): Could not find/insert class for pid %d\n",
7485*4882a593Smuzhiyun parent->index, __func__, uspec->proto);
7486*4882a593Smuzhiyun ret = -EINVAL;
7487*4882a593Smuzhiyun goto out;
7488*4882a593Smuzhiyun }
7489*4882a593Smuzhiyun niu_unlock_parent(np, flags);
7490*4882a593Smuzhiyun } else {
7491*4882a593Smuzhiyun if (!niu_ethflow_to_class(fsp->flow_type, &class)) {
7492*4882a593Smuzhiyun return -EINVAL;
7493*4882a593Smuzhiyun }
7494*4882a593Smuzhiyun }
7495*4882a593Smuzhiyun
7496*4882a593Smuzhiyun niu_lock_parent(np, flags);
7497*4882a593Smuzhiyun
7498*4882a593Smuzhiyun idx = tcam_get_index(np, idx);
7499*4882a593Smuzhiyun tp = &parent->tcam[idx];
7500*4882a593Smuzhiyun
7501*4882a593Smuzhiyun memset(tp, 0, sizeof(*tp));
7502*4882a593Smuzhiyun
7503*4882a593Smuzhiyun /* fill in the tcam key and mask */
7504*4882a593Smuzhiyun switch (fsp->flow_type) {
7505*4882a593Smuzhiyun case TCP_V4_FLOW:
7506*4882a593Smuzhiyun case UDP_V4_FLOW:
7507*4882a593Smuzhiyun case SCTP_V4_FLOW:
7508*4882a593Smuzhiyun case AH_V4_FLOW:
7509*4882a593Smuzhiyun case ESP_V4_FLOW:
7510*4882a593Smuzhiyun niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class);
7511*4882a593Smuzhiyun break;
7512*4882a593Smuzhiyun case TCP_V6_FLOW:
7513*4882a593Smuzhiyun case UDP_V6_FLOW:
7514*4882a593Smuzhiyun case SCTP_V6_FLOW:
7515*4882a593Smuzhiyun case AH_V6_FLOW:
7516*4882a593Smuzhiyun case ESP_V6_FLOW:
7517*4882a593Smuzhiyun /* Not yet implemented */
7518*4882a593Smuzhiyun netdev_info(np->dev, "niu%d: In %s(): flow %d for IPv6 not implemented\n",
7519*4882a593Smuzhiyun parent->index, __func__, fsp->flow_type);
7520*4882a593Smuzhiyun ret = -EINVAL;
7521*4882a593Smuzhiyun goto out;
7522*4882a593Smuzhiyun case IP_USER_FLOW:
7523*4882a593Smuzhiyun niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class);
7524*4882a593Smuzhiyun break;
7525*4882a593Smuzhiyun default:
7526*4882a593Smuzhiyun netdev_info(np->dev, "niu%d: In %s(): Unknown flow type %d\n",
7527*4882a593Smuzhiyun parent->index, __func__, fsp->flow_type);
7528*4882a593Smuzhiyun ret = -EINVAL;
7529*4882a593Smuzhiyun goto out;
7530*4882a593Smuzhiyun }
7531*4882a593Smuzhiyun
7532*4882a593Smuzhiyun /* fill in the assoc data */
7533*4882a593Smuzhiyun if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
7534*4882a593Smuzhiyun tp->assoc_data = TCAM_ASSOCDATA_DISC;
7535*4882a593Smuzhiyun } else {
7536*4882a593Smuzhiyun if (fsp->ring_cookie >= np->num_rx_rings) {
7537*4882a593Smuzhiyun netdev_info(np->dev, "niu%d: In %s(): Invalid RX ring %lld\n",
7538*4882a593Smuzhiyun parent->index, __func__,
7539*4882a593Smuzhiyun (long long)fsp->ring_cookie);
7540*4882a593Smuzhiyun ret = -EINVAL;
7541*4882a593Smuzhiyun goto out;
7542*4882a593Smuzhiyun }
7543*4882a593Smuzhiyun tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
7544*4882a593Smuzhiyun (fsp->ring_cookie <<
7545*4882a593Smuzhiyun TCAM_ASSOCDATA_OFFSET_SHIFT));
7546*4882a593Smuzhiyun }
7547*4882a593Smuzhiyun
7548*4882a593Smuzhiyun err = tcam_write(np, idx, tp->key, tp->key_mask);
7549*4882a593Smuzhiyun if (err) {
7550*4882a593Smuzhiyun ret = -EINVAL;
7551*4882a593Smuzhiyun goto out;
7552*4882a593Smuzhiyun }
7553*4882a593Smuzhiyun err = tcam_assoc_write(np, idx, tp->assoc_data);
7554*4882a593Smuzhiyun if (err) {
7555*4882a593Smuzhiyun ret = -EINVAL;
7556*4882a593Smuzhiyun goto out;
7557*4882a593Smuzhiyun }
7558*4882a593Smuzhiyun
7559*4882a593Smuzhiyun /* validate the entry */
7560*4882a593Smuzhiyun tp->valid = 1;
7561*4882a593Smuzhiyun np->clas.tcam_valid_entries++;
7562*4882a593Smuzhiyun out:
7563*4882a593Smuzhiyun niu_unlock_parent(np, flags);
7564*4882a593Smuzhiyun
7565*4882a593Smuzhiyun return ret;
7566*4882a593Smuzhiyun }
7567*4882a593Smuzhiyun
niu_del_ethtool_tcam_entry(struct niu * np,u32 loc)7568*4882a593Smuzhiyun static int niu_del_ethtool_tcam_entry(struct niu *np, u32 loc)
7569*4882a593Smuzhiyun {
7570*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
7571*4882a593Smuzhiyun struct niu_tcam_entry *tp;
7572*4882a593Smuzhiyun u16 idx;
7573*4882a593Smuzhiyun unsigned long flags;
7574*4882a593Smuzhiyun u64 class;
7575*4882a593Smuzhiyun int ret = 0;
7576*4882a593Smuzhiyun
7577*4882a593Smuzhiyun if (loc >= tcam_get_size(np))
7578*4882a593Smuzhiyun return -EINVAL;
7579*4882a593Smuzhiyun
7580*4882a593Smuzhiyun niu_lock_parent(np, flags);
7581*4882a593Smuzhiyun
7582*4882a593Smuzhiyun idx = tcam_get_index(np, loc);
7583*4882a593Smuzhiyun tp = &parent->tcam[idx];
7584*4882a593Smuzhiyun
7585*4882a593Smuzhiyun /* if the entry is of a user defined class, then update*/
7586*4882a593Smuzhiyun class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
7587*4882a593Smuzhiyun TCAM_V4KEY0_CLASS_CODE_SHIFT;
7588*4882a593Smuzhiyun
7589*4882a593Smuzhiyun if (class >= CLASS_CODE_USER_PROG1 && class <= CLASS_CODE_USER_PROG4) {
7590*4882a593Smuzhiyun int i;
7591*4882a593Smuzhiyun for (i = 0; i < NIU_L3_PROG_CLS; i++) {
7592*4882a593Smuzhiyun if (parent->l3_cls[i] == class) {
7593*4882a593Smuzhiyun parent->l3_cls_refcnt[i]--;
7594*4882a593Smuzhiyun if (!parent->l3_cls_refcnt[i]) {
7595*4882a593Smuzhiyun /* disable class */
7596*4882a593Smuzhiyun ret = tcam_user_ip_class_enable(np,
7597*4882a593Smuzhiyun class,
7598*4882a593Smuzhiyun 0);
7599*4882a593Smuzhiyun if (ret)
7600*4882a593Smuzhiyun goto out;
7601*4882a593Smuzhiyun parent->l3_cls[i] = 0;
7602*4882a593Smuzhiyun parent->l3_cls_pid[i] = 0;
7603*4882a593Smuzhiyun }
7604*4882a593Smuzhiyun break;
7605*4882a593Smuzhiyun }
7606*4882a593Smuzhiyun }
7607*4882a593Smuzhiyun if (i == NIU_L3_PROG_CLS) {
7608*4882a593Smuzhiyun netdev_info(np->dev, "niu%d: In %s(): Usr class 0x%llx not found\n",
7609*4882a593Smuzhiyun parent->index, __func__,
7610*4882a593Smuzhiyun (unsigned long long)class);
7611*4882a593Smuzhiyun ret = -EINVAL;
7612*4882a593Smuzhiyun goto out;
7613*4882a593Smuzhiyun }
7614*4882a593Smuzhiyun }
7615*4882a593Smuzhiyun
7616*4882a593Smuzhiyun ret = tcam_flush(np, idx);
7617*4882a593Smuzhiyun if (ret)
7618*4882a593Smuzhiyun goto out;
7619*4882a593Smuzhiyun
7620*4882a593Smuzhiyun /* invalidate the entry */
7621*4882a593Smuzhiyun tp->valid = 0;
7622*4882a593Smuzhiyun np->clas.tcam_valid_entries--;
7623*4882a593Smuzhiyun out:
7624*4882a593Smuzhiyun niu_unlock_parent(np, flags);
7625*4882a593Smuzhiyun
7626*4882a593Smuzhiyun return ret;
7627*4882a593Smuzhiyun }
7628*4882a593Smuzhiyun
niu_set_nfc(struct net_device * dev,struct ethtool_rxnfc * cmd)7629*4882a593Smuzhiyun static int niu_set_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
7630*4882a593Smuzhiyun {
7631*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
7632*4882a593Smuzhiyun int ret = 0;
7633*4882a593Smuzhiyun
7634*4882a593Smuzhiyun switch (cmd->cmd) {
7635*4882a593Smuzhiyun case ETHTOOL_SRXFH:
7636*4882a593Smuzhiyun ret = niu_set_hash_opts(np, cmd);
7637*4882a593Smuzhiyun break;
7638*4882a593Smuzhiyun case ETHTOOL_SRXCLSRLINS:
7639*4882a593Smuzhiyun ret = niu_add_ethtool_tcam_entry(np, cmd);
7640*4882a593Smuzhiyun break;
7641*4882a593Smuzhiyun case ETHTOOL_SRXCLSRLDEL:
7642*4882a593Smuzhiyun ret = niu_del_ethtool_tcam_entry(np, cmd->fs.location);
7643*4882a593Smuzhiyun break;
7644*4882a593Smuzhiyun default:
7645*4882a593Smuzhiyun ret = -EINVAL;
7646*4882a593Smuzhiyun break;
7647*4882a593Smuzhiyun }
7648*4882a593Smuzhiyun
7649*4882a593Smuzhiyun return ret;
7650*4882a593Smuzhiyun }
7651*4882a593Smuzhiyun
7652*4882a593Smuzhiyun static const struct {
7653*4882a593Smuzhiyun const char string[ETH_GSTRING_LEN];
7654*4882a593Smuzhiyun } niu_xmac_stat_keys[] = {
7655*4882a593Smuzhiyun { "tx_frames" },
7656*4882a593Smuzhiyun { "tx_bytes" },
7657*4882a593Smuzhiyun { "tx_fifo_errors" },
7658*4882a593Smuzhiyun { "tx_overflow_errors" },
7659*4882a593Smuzhiyun { "tx_max_pkt_size_errors" },
7660*4882a593Smuzhiyun { "tx_underflow_errors" },
7661*4882a593Smuzhiyun { "rx_local_faults" },
7662*4882a593Smuzhiyun { "rx_remote_faults" },
7663*4882a593Smuzhiyun { "rx_link_faults" },
7664*4882a593Smuzhiyun { "rx_align_errors" },
7665*4882a593Smuzhiyun { "rx_frags" },
7666*4882a593Smuzhiyun { "rx_mcasts" },
7667*4882a593Smuzhiyun { "rx_bcasts" },
7668*4882a593Smuzhiyun { "rx_hist_cnt1" },
7669*4882a593Smuzhiyun { "rx_hist_cnt2" },
7670*4882a593Smuzhiyun { "rx_hist_cnt3" },
7671*4882a593Smuzhiyun { "rx_hist_cnt4" },
7672*4882a593Smuzhiyun { "rx_hist_cnt5" },
7673*4882a593Smuzhiyun { "rx_hist_cnt6" },
7674*4882a593Smuzhiyun { "rx_hist_cnt7" },
7675*4882a593Smuzhiyun { "rx_octets" },
7676*4882a593Smuzhiyun { "rx_code_violations" },
7677*4882a593Smuzhiyun { "rx_len_errors" },
7678*4882a593Smuzhiyun { "rx_crc_errors" },
7679*4882a593Smuzhiyun { "rx_underflows" },
7680*4882a593Smuzhiyun { "rx_overflows" },
7681*4882a593Smuzhiyun { "pause_off_state" },
7682*4882a593Smuzhiyun { "pause_on_state" },
7683*4882a593Smuzhiyun { "pause_received" },
7684*4882a593Smuzhiyun };
7685*4882a593Smuzhiyun
7686*4882a593Smuzhiyun #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
7687*4882a593Smuzhiyun
7688*4882a593Smuzhiyun static const struct {
7689*4882a593Smuzhiyun const char string[ETH_GSTRING_LEN];
7690*4882a593Smuzhiyun } niu_bmac_stat_keys[] = {
7691*4882a593Smuzhiyun { "tx_underflow_errors" },
7692*4882a593Smuzhiyun { "tx_max_pkt_size_errors" },
7693*4882a593Smuzhiyun { "tx_bytes" },
7694*4882a593Smuzhiyun { "tx_frames" },
7695*4882a593Smuzhiyun { "rx_overflows" },
7696*4882a593Smuzhiyun { "rx_frames" },
7697*4882a593Smuzhiyun { "rx_align_errors" },
7698*4882a593Smuzhiyun { "rx_crc_errors" },
7699*4882a593Smuzhiyun { "rx_len_errors" },
7700*4882a593Smuzhiyun { "pause_off_state" },
7701*4882a593Smuzhiyun { "pause_on_state" },
7702*4882a593Smuzhiyun { "pause_received" },
7703*4882a593Smuzhiyun };
7704*4882a593Smuzhiyun
7705*4882a593Smuzhiyun #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
7706*4882a593Smuzhiyun
7707*4882a593Smuzhiyun static const struct {
7708*4882a593Smuzhiyun const char string[ETH_GSTRING_LEN];
7709*4882a593Smuzhiyun } niu_rxchan_stat_keys[] = {
7710*4882a593Smuzhiyun { "rx_channel" },
7711*4882a593Smuzhiyun { "rx_packets" },
7712*4882a593Smuzhiyun { "rx_bytes" },
7713*4882a593Smuzhiyun { "rx_dropped" },
7714*4882a593Smuzhiyun { "rx_errors" },
7715*4882a593Smuzhiyun };
7716*4882a593Smuzhiyun
7717*4882a593Smuzhiyun #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
7718*4882a593Smuzhiyun
7719*4882a593Smuzhiyun static const struct {
7720*4882a593Smuzhiyun const char string[ETH_GSTRING_LEN];
7721*4882a593Smuzhiyun } niu_txchan_stat_keys[] = {
7722*4882a593Smuzhiyun { "tx_channel" },
7723*4882a593Smuzhiyun { "tx_packets" },
7724*4882a593Smuzhiyun { "tx_bytes" },
7725*4882a593Smuzhiyun { "tx_errors" },
7726*4882a593Smuzhiyun };
7727*4882a593Smuzhiyun
7728*4882a593Smuzhiyun #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
7729*4882a593Smuzhiyun
niu_get_strings(struct net_device * dev,u32 stringset,u8 * data)7730*4882a593Smuzhiyun static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
7731*4882a593Smuzhiyun {
7732*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
7733*4882a593Smuzhiyun int i;
7734*4882a593Smuzhiyun
7735*4882a593Smuzhiyun if (stringset != ETH_SS_STATS)
7736*4882a593Smuzhiyun return;
7737*4882a593Smuzhiyun
7738*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC) {
7739*4882a593Smuzhiyun memcpy(data, niu_xmac_stat_keys,
7740*4882a593Smuzhiyun sizeof(niu_xmac_stat_keys));
7741*4882a593Smuzhiyun data += sizeof(niu_xmac_stat_keys);
7742*4882a593Smuzhiyun } else {
7743*4882a593Smuzhiyun memcpy(data, niu_bmac_stat_keys,
7744*4882a593Smuzhiyun sizeof(niu_bmac_stat_keys));
7745*4882a593Smuzhiyun data += sizeof(niu_bmac_stat_keys);
7746*4882a593Smuzhiyun }
7747*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
7748*4882a593Smuzhiyun memcpy(data, niu_rxchan_stat_keys,
7749*4882a593Smuzhiyun sizeof(niu_rxchan_stat_keys));
7750*4882a593Smuzhiyun data += sizeof(niu_rxchan_stat_keys);
7751*4882a593Smuzhiyun }
7752*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
7753*4882a593Smuzhiyun memcpy(data, niu_txchan_stat_keys,
7754*4882a593Smuzhiyun sizeof(niu_txchan_stat_keys));
7755*4882a593Smuzhiyun data += sizeof(niu_txchan_stat_keys);
7756*4882a593Smuzhiyun }
7757*4882a593Smuzhiyun }
7758*4882a593Smuzhiyun
niu_get_sset_count(struct net_device * dev,int stringset)7759*4882a593Smuzhiyun static int niu_get_sset_count(struct net_device *dev, int stringset)
7760*4882a593Smuzhiyun {
7761*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
7762*4882a593Smuzhiyun
7763*4882a593Smuzhiyun if (stringset != ETH_SS_STATS)
7764*4882a593Smuzhiyun return -EINVAL;
7765*4882a593Smuzhiyun
7766*4882a593Smuzhiyun return (np->flags & NIU_FLAGS_XMAC ?
7767*4882a593Smuzhiyun NUM_XMAC_STAT_KEYS :
7768*4882a593Smuzhiyun NUM_BMAC_STAT_KEYS) +
7769*4882a593Smuzhiyun (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
7770*4882a593Smuzhiyun (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS);
7771*4882a593Smuzhiyun }
7772*4882a593Smuzhiyun
niu_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)7773*4882a593Smuzhiyun static void niu_get_ethtool_stats(struct net_device *dev,
7774*4882a593Smuzhiyun struct ethtool_stats *stats, u64 *data)
7775*4882a593Smuzhiyun {
7776*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
7777*4882a593Smuzhiyun int i;
7778*4882a593Smuzhiyun
7779*4882a593Smuzhiyun niu_sync_mac_stats(np);
7780*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC) {
7781*4882a593Smuzhiyun memcpy(data, &np->mac_stats.xmac,
7782*4882a593Smuzhiyun sizeof(struct niu_xmac_stats));
7783*4882a593Smuzhiyun data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
7784*4882a593Smuzhiyun } else {
7785*4882a593Smuzhiyun memcpy(data, &np->mac_stats.bmac,
7786*4882a593Smuzhiyun sizeof(struct niu_bmac_stats));
7787*4882a593Smuzhiyun data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
7788*4882a593Smuzhiyun }
7789*4882a593Smuzhiyun for (i = 0; i < np->num_rx_rings; i++) {
7790*4882a593Smuzhiyun struct rx_ring_info *rp = &np->rx_rings[i];
7791*4882a593Smuzhiyun
7792*4882a593Smuzhiyun niu_sync_rx_discard_stats(np, rp, 0);
7793*4882a593Smuzhiyun
7794*4882a593Smuzhiyun data[0] = rp->rx_channel;
7795*4882a593Smuzhiyun data[1] = rp->rx_packets;
7796*4882a593Smuzhiyun data[2] = rp->rx_bytes;
7797*4882a593Smuzhiyun data[3] = rp->rx_dropped;
7798*4882a593Smuzhiyun data[4] = rp->rx_errors;
7799*4882a593Smuzhiyun data += 5;
7800*4882a593Smuzhiyun }
7801*4882a593Smuzhiyun for (i = 0; i < np->num_tx_rings; i++) {
7802*4882a593Smuzhiyun struct tx_ring_info *rp = &np->tx_rings[i];
7803*4882a593Smuzhiyun
7804*4882a593Smuzhiyun data[0] = rp->tx_channel;
7805*4882a593Smuzhiyun data[1] = rp->tx_packets;
7806*4882a593Smuzhiyun data[2] = rp->tx_bytes;
7807*4882a593Smuzhiyun data[3] = rp->tx_errors;
7808*4882a593Smuzhiyun data += 4;
7809*4882a593Smuzhiyun }
7810*4882a593Smuzhiyun }
7811*4882a593Smuzhiyun
niu_led_state_save(struct niu * np)7812*4882a593Smuzhiyun static u64 niu_led_state_save(struct niu *np)
7813*4882a593Smuzhiyun {
7814*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
7815*4882a593Smuzhiyun return nr64_mac(XMAC_CONFIG);
7816*4882a593Smuzhiyun else
7817*4882a593Smuzhiyun return nr64_mac(BMAC_XIF_CONFIG);
7818*4882a593Smuzhiyun }
7819*4882a593Smuzhiyun
niu_led_state_restore(struct niu * np,u64 val)7820*4882a593Smuzhiyun static void niu_led_state_restore(struct niu *np, u64 val)
7821*4882a593Smuzhiyun {
7822*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC)
7823*4882a593Smuzhiyun nw64_mac(XMAC_CONFIG, val);
7824*4882a593Smuzhiyun else
7825*4882a593Smuzhiyun nw64_mac(BMAC_XIF_CONFIG, val);
7826*4882a593Smuzhiyun }
7827*4882a593Smuzhiyun
niu_force_led(struct niu * np,int on)7828*4882a593Smuzhiyun static void niu_force_led(struct niu *np, int on)
7829*4882a593Smuzhiyun {
7830*4882a593Smuzhiyun u64 val, reg, bit;
7831*4882a593Smuzhiyun
7832*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_XMAC) {
7833*4882a593Smuzhiyun reg = XMAC_CONFIG;
7834*4882a593Smuzhiyun bit = XMAC_CONFIG_FORCE_LED_ON;
7835*4882a593Smuzhiyun } else {
7836*4882a593Smuzhiyun reg = BMAC_XIF_CONFIG;
7837*4882a593Smuzhiyun bit = BMAC_XIF_CONFIG_LINK_LED;
7838*4882a593Smuzhiyun }
7839*4882a593Smuzhiyun
7840*4882a593Smuzhiyun val = nr64_mac(reg);
7841*4882a593Smuzhiyun if (on)
7842*4882a593Smuzhiyun val |= bit;
7843*4882a593Smuzhiyun else
7844*4882a593Smuzhiyun val &= ~bit;
7845*4882a593Smuzhiyun nw64_mac(reg, val);
7846*4882a593Smuzhiyun }
7847*4882a593Smuzhiyun
niu_set_phys_id(struct net_device * dev,enum ethtool_phys_id_state state)7848*4882a593Smuzhiyun static int niu_set_phys_id(struct net_device *dev,
7849*4882a593Smuzhiyun enum ethtool_phys_id_state state)
7850*4882a593Smuzhiyun
7851*4882a593Smuzhiyun {
7852*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
7853*4882a593Smuzhiyun
7854*4882a593Smuzhiyun if (!netif_running(dev))
7855*4882a593Smuzhiyun return -EAGAIN;
7856*4882a593Smuzhiyun
7857*4882a593Smuzhiyun switch (state) {
7858*4882a593Smuzhiyun case ETHTOOL_ID_ACTIVE:
7859*4882a593Smuzhiyun np->orig_led_state = niu_led_state_save(np);
7860*4882a593Smuzhiyun return 1; /* cycle on/off once per second */
7861*4882a593Smuzhiyun
7862*4882a593Smuzhiyun case ETHTOOL_ID_ON:
7863*4882a593Smuzhiyun niu_force_led(np, 1);
7864*4882a593Smuzhiyun break;
7865*4882a593Smuzhiyun
7866*4882a593Smuzhiyun case ETHTOOL_ID_OFF:
7867*4882a593Smuzhiyun niu_force_led(np, 0);
7868*4882a593Smuzhiyun break;
7869*4882a593Smuzhiyun
7870*4882a593Smuzhiyun case ETHTOOL_ID_INACTIVE:
7871*4882a593Smuzhiyun niu_led_state_restore(np, np->orig_led_state);
7872*4882a593Smuzhiyun }
7873*4882a593Smuzhiyun
7874*4882a593Smuzhiyun return 0;
7875*4882a593Smuzhiyun }
7876*4882a593Smuzhiyun
7877*4882a593Smuzhiyun static const struct ethtool_ops niu_ethtool_ops = {
7878*4882a593Smuzhiyun .get_drvinfo = niu_get_drvinfo,
7879*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
7880*4882a593Smuzhiyun .get_msglevel = niu_get_msglevel,
7881*4882a593Smuzhiyun .set_msglevel = niu_set_msglevel,
7882*4882a593Smuzhiyun .nway_reset = niu_nway_reset,
7883*4882a593Smuzhiyun .get_eeprom_len = niu_get_eeprom_len,
7884*4882a593Smuzhiyun .get_eeprom = niu_get_eeprom,
7885*4882a593Smuzhiyun .get_strings = niu_get_strings,
7886*4882a593Smuzhiyun .get_sset_count = niu_get_sset_count,
7887*4882a593Smuzhiyun .get_ethtool_stats = niu_get_ethtool_stats,
7888*4882a593Smuzhiyun .set_phys_id = niu_set_phys_id,
7889*4882a593Smuzhiyun .get_rxnfc = niu_get_nfc,
7890*4882a593Smuzhiyun .set_rxnfc = niu_set_nfc,
7891*4882a593Smuzhiyun .get_link_ksettings = niu_get_link_ksettings,
7892*4882a593Smuzhiyun .set_link_ksettings = niu_set_link_ksettings,
7893*4882a593Smuzhiyun };
7894*4882a593Smuzhiyun
niu_ldg_assign_ldn(struct niu * np,struct niu_parent * parent,int ldg,int ldn)7895*4882a593Smuzhiyun static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
7896*4882a593Smuzhiyun int ldg, int ldn)
7897*4882a593Smuzhiyun {
7898*4882a593Smuzhiyun if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
7899*4882a593Smuzhiyun return -EINVAL;
7900*4882a593Smuzhiyun if (ldn < 0 || ldn > LDN_MAX)
7901*4882a593Smuzhiyun return -EINVAL;
7902*4882a593Smuzhiyun
7903*4882a593Smuzhiyun parent->ldg_map[ldn] = ldg;
7904*4882a593Smuzhiyun
7905*4882a593Smuzhiyun if (np->parent->plat_type == PLAT_TYPE_NIU) {
7906*4882a593Smuzhiyun /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
7907*4882a593Smuzhiyun * the firmware, and we're not supposed to change them.
7908*4882a593Smuzhiyun * Validate the mapping, because if it's wrong we probably
7909*4882a593Smuzhiyun * won't get any interrupts and that's painful to debug.
7910*4882a593Smuzhiyun */
7911*4882a593Smuzhiyun if (nr64(LDG_NUM(ldn)) != ldg) {
7912*4882a593Smuzhiyun dev_err(np->device, "Port %u, mis-matched LDG assignment for ldn %d, should be %d is %llu\n",
7913*4882a593Smuzhiyun np->port, ldn, ldg,
7914*4882a593Smuzhiyun (unsigned long long) nr64(LDG_NUM(ldn)));
7915*4882a593Smuzhiyun return -EINVAL;
7916*4882a593Smuzhiyun }
7917*4882a593Smuzhiyun } else
7918*4882a593Smuzhiyun nw64(LDG_NUM(ldn), ldg);
7919*4882a593Smuzhiyun
7920*4882a593Smuzhiyun return 0;
7921*4882a593Smuzhiyun }
7922*4882a593Smuzhiyun
niu_set_ldg_timer_res(struct niu * np,int res)7923*4882a593Smuzhiyun static int niu_set_ldg_timer_res(struct niu *np, int res)
7924*4882a593Smuzhiyun {
7925*4882a593Smuzhiyun if (res < 0 || res > LDG_TIMER_RES_VAL)
7926*4882a593Smuzhiyun return -EINVAL;
7927*4882a593Smuzhiyun
7928*4882a593Smuzhiyun
7929*4882a593Smuzhiyun nw64(LDG_TIMER_RES, res);
7930*4882a593Smuzhiyun
7931*4882a593Smuzhiyun return 0;
7932*4882a593Smuzhiyun }
7933*4882a593Smuzhiyun
niu_set_ldg_sid(struct niu * np,int ldg,int func,int vector)7934*4882a593Smuzhiyun static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
7935*4882a593Smuzhiyun {
7936*4882a593Smuzhiyun if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
7937*4882a593Smuzhiyun (func < 0 || func > 3) ||
7938*4882a593Smuzhiyun (vector < 0 || vector > 0x1f))
7939*4882a593Smuzhiyun return -EINVAL;
7940*4882a593Smuzhiyun
7941*4882a593Smuzhiyun nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
7942*4882a593Smuzhiyun
7943*4882a593Smuzhiyun return 0;
7944*4882a593Smuzhiyun }
7945*4882a593Smuzhiyun
niu_pci_eeprom_read(struct niu * np,u32 addr)7946*4882a593Smuzhiyun static int niu_pci_eeprom_read(struct niu *np, u32 addr)
7947*4882a593Smuzhiyun {
7948*4882a593Smuzhiyun u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
7949*4882a593Smuzhiyun (addr << ESPC_PIO_STAT_ADDR_SHIFT));
7950*4882a593Smuzhiyun int limit;
7951*4882a593Smuzhiyun
7952*4882a593Smuzhiyun if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
7953*4882a593Smuzhiyun return -EINVAL;
7954*4882a593Smuzhiyun
7955*4882a593Smuzhiyun frame = frame_base;
7956*4882a593Smuzhiyun nw64(ESPC_PIO_STAT, frame);
7957*4882a593Smuzhiyun limit = 64;
7958*4882a593Smuzhiyun do {
7959*4882a593Smuzhiyun udelay(5);
7960*4882a593Smuzhiyun frame = nr64(ESPC_PIO_STAT);
7961*4882a593Smuzhiyun if (frame & ESPC_PIO_STAT_READ_END)
7962*4882a593Smuzhiyun break;
7963*4882a593Smuzhiyun } while (limit--);
7964*4882a593Smuzhiyun if (!(frame & ESPC_PIO_STAT_READ_END)) {
7965*4882a593Smuzhiyun dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
7966*4882a593Smuzhiyun (unsigned long long) frame);
7967*4882a593Smuzhiyun return -ENODEV;
7968*4882a593Smuzhiyun }
7969*4882a593Smuzhiyun
7970*4882a593Smuzhiyun frame = frame_base;
7971*4882a593Smuzhiyun nw64(ESPC_PIO_STAT, frame);
7972*4882a593Smuzhiyun limit = 64;
7973*4882a593Smuzhiyun do {
7974*4882a593Smuzhiyun udelay(5);
7975*4882a593Smuzhiyun frame = nr64(ESPC_PIO_STAT);
7976*4882a593Smuzhiyun if (frame & ESPC_PIO_STAT_READ_END)
7977*4882a593Smuzhiyun break;
7978*4882a593Smuzhiyun } while (limit--);
7979*4882a593Smuzhiyun if (!(frame & ESPC_PIO_STAT_READ_END)) {
7980*4882a593Smuzhiyun dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
7981*4882a593Smuzhiyun (unsigned long long) frame);
7982*4882a593Smuzhiyun return -ENODEV;
7983*4882a593Smuzhiyun }
7984*4882a593Smuzhiyun
7985*4882a593Smuzhiyun frame = nr64(ESPC_PIO_STAT);
7986*4882a593Smuzhiyun return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
7987*4882a593Smuzhiyun }
7988*4882a593Smuzhiyun
niu_pci_eeprom_read16(struct niu * np,u32 off)7989*4882a593Smuzhiyun static int niu_pci_eeprom_read16(struct niu *np, u32 off)
7990*4882a593Smuzhiyun {
7991*4882a593Smuzhiyun int err = niu_pci_eeprom_read(np, off);
7992*4882a593Smuzhiyun u16 val;
7993*4882a593Smuzhiyun
7994*4882a593Smuzhiyun if (err < 0)
7995*4882a593Smuzhiyun return err;
7996*4882a593Smuzhiyun val = (err << 8);
7997*4882a593Smuzhiyun err = niu_pci_eeprom_read(np, off + 1);
7998*4882a593Smuzhiyun if (err < 0)
7999*4882a593Smuzhiyun return err;
8000*4882a593Smuzhiyun val |= (err & 0xff);
8001*4882a593Smuzhiyun
8002*4882a593Smuzhiyun return val;
8003*4882a593Smuzhiyun }
8004*4882a593Smuzhiyun
niu_pci_eeprom_read16_swp(struct niu * np,u32 off)8005*4882a593Smuzhiyun static int niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
8006*4882a593Smuzhiyun {
8007*4882a593Smuzhiyun int err = niu_pci_eeprom_read(np, off);
8008*4882a593Smuzhiyun u16 val;
8009*4882a593Smuzhiyun
8010*4882a593Smuzhiyun if (err < 0)
8011*4882a593Smuzhiyun return err;
8012*4882a593Smuzhiyun
8013*4882a593Smuzhiyun val = (err & 0xff);
8014*4882a593Smuzhiyun err = niu_pci_eeprom_read(np, off + 1);
8015*4882a593Smuzhiyun if (err < 0)
8016*4882a593Smuzhiyun return err;
8017*4882a593Smuzhiyun
8018*4882a593Smuzhiyun val |= (err & 0xff) << 8;
8019*4882a593Smuzhiyun
8020*4882a593Smuzhiyun return val;
8021*4882a593Smuzhiyun }
8022*4882a593Smuzhiyun
niu_pci_vpd_get_propname(struct niu * np,u32 off,char * namebuf,int namebuf_len)8023*4882a593Smuzhiyun static int niu_pci_vpd_get_propname(struct niu *np, u32 off, char *namebuf,
8024*4882a593Smuzhiyun int namebuf_len)
8025*4882a593Smuzhiyun {
8026*4882a593Smuzhiyun int i;
8027*4882a593Smuzhiyun
8028*4882a593Smuzhiyun for (i = 0; i < namebuf_len; i++) {
8029*4882a593Smuzhiyun int err = niu_pci_eeprom_read(np, off + i);
8030*4882a593Smuzhiyun if (err < 0)
8031*4882a593Smuzhiyun return err;
8032*4882a593Smuzhiyun *namebuf++ = err;
8033*4882a593Smuzhiyun if (!err)
8034*4882a593Smuzhiyun break;
8035*4882a593Smuzhiyun }
8036*4882a593Smuzhiyun if (i >= namebuf_len)
8037*4882a593Smuzhiyun return -EINVAL;
8038*4882a593Smuzhiyun
8039*4882a593Smuzhiyun return i + 1;
8040*4882a593Smuzhiyun }
8041*4882a593Smuzhiyun
niu_vpd_parse_version(struct niu * np)8042*4882a593Smuzhiyun static void niu_vpd_parse_version(struct niu *np)
8043*4882a593Smuzhiyun {
8044*4882a593Smuzhiyun struct niu_vpd *vpd = &np->vpd;
8045*4882a593Smuzhiyun int len = strlen(vpd->version) + 1;
8046*4882a593Smuzhiyun const char *s = vpd->version;
8047*4882a593Smuzhiyun int i;
8048*4882a593Smuzhiyun
8049*4882a593Smuzhiyun for (i = 0; i < len - 5; i++) {
8050*4882a593Smuzhiyun if (!strncmp(s + i, "FCode ", 6))
8051*4882a593Smuzhiyun break;
8052*4882a593Smuzhiyun }
8053*4882a593Smuzhiyun if (i >= len - 5)
8054*4882a593Smuzhiyun return;
8055*4882a593Smuzhiyun
8056*4882a593Smuzhiyun s += i + 5;
8057*4882a593Smuzhiyun sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
8058*4882a593Smuzhiyun
8059*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8060*4882a593Smuzhiyun "VPD_SCAN: FCODE major(%d) minor(%d)\n",
8061*4882a593Smuzhiyun vpd->fcode_major, vpd->fcode_minor);
8062*4882a593Smuzhiyun if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
8063*4882a593Smuzhiyun (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
8064*4882a593Smuzhiyun vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
8065*4882a593Smuzhiyun np->flags |= NIU_FLAGS_VPD_VALID;
8066*4882a593Smuzhiyun }
8067*4882a593Smuzhiyun
8068*4882a593Smuzhiyun /* ESPC_PIO_EN_ENABLE must be set */
niu_pci_vpd_scan_props(struct niu * np,u32 start,u32 end)8069*4882a593Smuzhiyun static int niu_pci_vpd_scan_props(struct niu *np, u32 start, u32 end)
8070*4882a593Smuzhiyun {
8071*4882a593Smuzhiyun unsigned int found_mask = 0;
8072*4882a593Smuzhiyun #define FOUND_MASK_MODEL 0x00000001
8073*4882a593Smuzhiyun #define FOUND_MASK_BMODEL 0x00000002
8074*4882a593Smuzhiyun #define FOUND_MASK_VERS 0x00000004
8075*4882a593Smuzhiyun #define FOUND_MASK_MAC 0x00000008
8076*4882a593Smuzhiyun #define FOUND_MASK_NMAC 0x00000010
8077*4882a593Smuzhiyun #define FOUND_MASK_PHY 0x00000020
8078*4882a593Smuzhiyun #define FOUND_MASK_ALL 0x0000003f
8079*4882a593Smuzhiyun
8080*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8081*4882a593Smuzhiyun "VPD_SCAN: start[%x] end[%x]\n", start, end);
8082*4882a593Smuzhiyun while (start < end) {
8083*4882a593Smuzhiyun int len, err, prop_len;
8084*4882a593Smuzhiyun char namebuf[64];
8085*4882a593Smuzhiyun u8 *prop_buf;
8086*4882a593Smuzhiyun int max_len;
8087*4882a593Smuzhiyun
8088*4882a593Smuzhiyun if (found_mask == FOUND_MASK_ALL) {
8089*4882a593Smuzhiyun niu_vpd_parse_version(np);
8090*4882a593Smuzhiyun return 1;
8091*4882a593Smuzhiyun }
8092*4882a593Smuzhiyun
8093*4882a593Smuzhiyun err = niu_pci_eeprom_read(np, start + 2);
8094*4882a593Smuzhiyun if (err < 0)
8095*4882a593Smuzhiyun return err;
8096*4882a593Smuzhiyun len = err;
8097*4882a593Smuzhiyun start += 3;
8098*4882a593Smuzhiyun
8099*4882a593Smuzhiyun prop_len = niu_pci_eeprom_read(np, start + 4);
8100*4882a593Smuzhiyun if (prop_len < 0)
8101*4882a593Smuzhiyun return prop_len;
8102*4882a593Smuzhiyun err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
8103*4882a593Smuzhiyun if (err < 0)
8104*4882a593Smuzhiyun return err;
8105*4882a593Smuzhiyun
8106*4882a593Smuzhiyun prop_buf = NULL;
8107*4882a593Smuzhiyun max_len = 0;
8108*4882a593Smuzhiyun if (!strcmp(namebuf, "model")) {
8109*4882a593Smuzhiyun prop_buf = np->vpd.model;
8110*4882a593Smuzhiyun max_len = NIU_VPD_MODEL_MAX;
8111*4882a593Smuzhiyun found_mask |= FOUND_MASK_MODEL;
8112*4882a593Smuzhiyun } else if (!strcmp(namebuf, "board-model")) {
8113*4882a593Smuzhiyun prop_buf = np->vpd.board_model;
8114*4882a593Smuzhiyun max_len = NIU_VPD_BD_MODEL_MAX;
8115*4882a593Smuzhiyun found_mask |= FOUND_MASK_BMODEL;
8116*4882a593Smuzhiyun } else if (!strcmp(namebuf, "version")) {
8117*4882a593Smuzhiyun prop_buf = np->vpd.version;
8118*4882a593Smuzhiyun max_len = NIU_VPD_VERSION_MAX;
8119*4882a593Smuzhiyun found_mask |= FOUND_MASK_VERS;
8120*4882a593Smuzhiyun } else if (!strcmp(namebuf, "local-mac-address")) {
8121*4882a593Smuzhiyun prop_buf = np->vpd.local_mac;
8122*4882a593Smuzhiyun max_len = ETH_ALEN;
8123*4882a593Smuzhiyun found_mask |= FOUND_MASK_MAC;
8124*4882a593Smuzhiyun } else if (!strcmp(namebuf, "num-mac-addresses")) {
8125*4882a593Smuzhiyun prop_buf = &np->vpd.mac_num;
8126*4882a593Smuzhiyun max_len = 1;
8127*4882a593Smuzhiyun found_mask |= FOUND_MASK_NMAC;
8128*4882a593Smuzhiyun } else if (!strcmp(namebuf, "phy-type")) {
8129*4882a593Smuzhiyun prop_buf = np->vpd.phy_type;
8130*4882a593Smuzhiyun max_len = NIU_VPD_PHY_TYPE_MAX;
8131*4882a593Smuzhiyun found_mask |= FOUND_MASK_PHY;
8132*4882a593Smuzhiyun }
8133*4882a593Smuzhiyun
8134*4882a593Smuzhiyun if (max_len && prop_len > max_len) {
8135*4882a593Smuzhiyun dev_err(np->device, "Property '%s' length (%d) is too long\n", namebuf, prop_len);
8136*4882a593Smuzhiyun return -EINVAL;
8137*4882a593Smuzhiyun }
8138*4882a593Smuzhiyun
8139*4882a593Smuzhiyun if (prop_buf) {
8140*4882a593Smuzhiyun u32 off = start + 5 + err;
8141*4882a593Smuzhiyun int i;
8142*4882a593Smuzhiyun
8143*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8144*4882a593Smuzhiyun "VPD_SCAN: Reading in property [%s] len[%d]\n",
8145*4882a593Smuzhiyun namebuf, prop_len);
8146*4882a593Smuzhiyun for (i = 0; i < prop_len; i++) {
8147*4882a593Smuzhiyun err = niu_pci_eeprom_read(np, off + i);
8148*4882a593Smuzhiyun if (err < 0)
8149*4882a593Smuzhiyun return err;
8150*4882a593Smuzhiyun *prop_buf++ = err;
8151*4882a593Smuzhiyun }
8152*4882a593Smuzhiyun }
8153*4882a593Smuzhiyun
8154*4882a593Smuzhiyun start += len;
8155*4882a593Smuzhiyun }
8156*4882a593Smuzhiyun
8157*4882a593Smuzhiyun return 0;
8158*4882a593Smuzhiyun }
8159*4882a593Smuzhiyun
8160*4882a593Smuzhiyun /* ESPC_PIO_EN_ENABLE must be set */
niu_pci_vpd_fetch(struct niu * np,u32 start)8161*4882a593Smuzhiyun static int niu_pci_vpd_fetch(struct niu *np, u32 start)
8162*4882a593Smuzhiyun {
8163*4882a593Smuzhiyun u32 offset;
8164*4882a593Smuzhiyun int err;
8165*4882a593Smuzhiyun
8166*4882a593Smuzhiyun err = niu_pci_eeprom_read16_swp(np, start + 1);
8167*4882a593Smuzhiyun if (err < 0)
8168*4882a593Smuzhiyun return err;
8169*4882a593Smuzhiyun
8170*4882a593Smuzhiyun offset = err + 3;
8171*4882a593Smuzhiyun
8172*4882a593Smuzhiyun while (start + offset < ESPC_EEPROM_SIZE) {
8173*4882a593Smuzhiyun u32 here = start + offset;
8174*4882a593Smuzhiyun u32 end;
8175*4882a593Smuzhiyun
8176*4882a593Smuzhiyun err = niu_pci_eeprom_read(np, here);
8177*4882a593Smuzhiyun if (err < 0)
8178*4882a593Smuzhiyun return err;
8179*4882a593Smuzhiyun if (err != 0x90)
8180*4882a593Smuzhiyun return -EINVAL;
8181*4882a593Smuzhiyun
8182*4882a593Smuzhiyun err = niu_pci_eeprom_read16_swp(np, here + 1);
8183*4882a593Smuzhiyun if (err < 0)
8184*4882a593Smuzhiyun return err;
8185*4882a593Smuzhiyun
8186*4882a593Smuzhiyun here = start + offset + 3;
8187*4882a593Smuzhiyun end = start + offset + err;
8188*4882a593Smuzhiyun
8189*4882a593Smuzhiyun offset += err;
8190*4882a593Smuzhiyun
8191*4882a593Smuzhiyun err = niu_pci_vpd_scan_props(np, here, end);
8192*4882a593Smuzhiyun if (err < 0)
8193*4882a593Smuzhiyun return err;
8194*4882a593Smuzhiyun /* ret == 1 is not an error */
8195*4882a593Smuzhiyun if (err == 1)
8196*4882a593Smuzhiyun return 0;
8197*4882a593Smuzhiyun }
8198*4882a593Smuzhiyun return 0;
8199*4882a593Smuzhiyun }
8200*4882a593Smuzhiyun
8201*4882a593Smuzhiyun /* ESPC_PIO_EN_ENABLE must be set */
niu_pci_vpd_offset(struct niu * np)8202*4882a593Smuzhiyun static u32 niu_pci_vpd_offset(struct niu *np)
8203*4882a593Smuzhiyun {
8204*4882a593Smuzhiyun u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
8205*4882a593Smuzhiyun int err;
8206*4882a593Smuzhiyun
8207*4882a593Smuzhiyun while (start < end) {
8208*4882a593Smuzhiyun ret = start;
8209*4882a593Smuzhiyun
8210*4882a593Smuzhiyun /* ROM header signature? */
8211*4882a593Smuzhiyun err = niu_pci_eeprom_read16(np, start + 0);
8212*4882a593Smuzhiyun if (err != 0x55aa)
8213*4882a593Smuzhiyun return 0;
8214*4882a593Smuzhiyun
8215*4882a593Smuzhiyun /* Apply offset to PCI data structure. */
8216*4882a593Smuzhiyun err = niu_pci_eeprom_read16(np, start + 23);
8217*4882a593Smuzhiyun if (err < 0)
8218*4882a593Smuzhiyun return 0;
8219*4882a593Smuzhiyun start += err;
8220*4882a593Smuzhiyun
8221*4882a593Smuzhiyun /* Check for "PCIR" signature. */
8222*4882a593Smuzhiyun err = niu_pci_eeprom_read16(np, start + 0);
8223*4882a593Smuzhiyun if (err != 0x5043)
8224*4882a593Smuzhiyun return 0;
8225*4882a593Smuzhiyun err = niu_pci_eeprom_read16(np, start + 2);
8226*4882a593Smuzhiyun if (err != 0x4952)
8227*4882a593Smuzhiyun return 0;
8228*4882a593Smuzhiyun
8229*4882a593Smuzhiyun /* Check for OBP image type. */
8230*4882a593Smuzhiyun err = niu_pci_eeprom_read(np, start + 20);
8231*4882a593Smuzhiyun if (err < 0)
8232*4882a593Smuzhiyun return 0;
8233*4882a593Smuzhiyun if (err != 0x01) {
8234*4882a593Smuzhiyun err = niu_pci_eeprom_read(np, ret + 2);
8235*4882a593Smuzhiyun if (err < 0)
8236*4882a593Smuzhiyun return 0;
8237*4882a593Smuzhiyun
8238*4882a593Smuzhiyun start = ret + (err * 512);
8239*4882a593Smuzhiyun continue;
8240*4882a593Smuzhiyun }
8241*4882a593Smuzhiyun
8242*4882a593Smuzhiyun err = niu_pci_eeprom_read16_swp(np, start + 8);
8243*4882a593Smuzhiyun if (err < 0)
8244*4882a593Smuzhiyun return err;
8245*4882a593Smuzhiyun ret += err;
8246*4882a593Smuzhiyun
8247*4882a593Smuzhiyun err = niu_pci_eeprom_read(np, ret + 0);
8248*4882a593Smuzhiyun if (err != 0x82)
8249*4882a593Smuzhiyun return 0;
8250*4882a593Smuzhiyun
8251*4882a593Smuzhiyun return ret;
8252*4882a593Smuzhiyun }
8253*4882a593Smuzhiyun
8254*4882a593Smuzhiyun return 0;
8255*4882a593Smuzhiyun }
8256*4882a593Smuzhiyun
niu_phy_type_prop_decode(struct niu * np,const char * phy_prop)8257*4882a593Smuzhiyun static int niu_phy_type_prop_decode(struct niu *np, const char *phy_prop)
8258*4882a593Smuzhiyun {
8259*4882a593Smuzhiyun if (!strcmp(phy_prop, "mif")) {
8260*4882a593Smuzhiyun /* 1G copper, MII */
8261*4882a593Smuzhiyun np->flags &= ~(NIU_FLAGS_FIBER |
8262*4882a593Smuzhiyun NIU_FLAGS_10G);
8263*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_MII;
8264*4882a593Smuzhiyun } else if (!strcmp(phy_prop, "xgf")) {
8265*4882a593Smuzhiyun /* 10G fiber, XPCS */
8266*4882a593Smuzhiyun np->flags |= (NIU_FLAGS_10G |
8267*4882a593Smuzhiyun NIU_FLAGS_FIBER);
8268*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_XPCS;
8269*4882a593Smuzhiyun } else if (!strcmp(phy_prop, "pcs")) {
8270*4882a593Smuzhiyun /* 1G fiber, PCS */
8271*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_10G;
8272*4882a593Smuzhiyun np->flags |= NIU_FLAGS_FIBER;
8273*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_PCS;
8274*4882a593Smuzhiyun } else if (!strcmp(phy_prop, "xgc")) {
8275*4882a593Smuzhiyun /* 10G copper, XPCS */
8276*4882a593Smuzhiyun np->flags |= NIU_FLAGS_10G;
8277*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_FIBER;
8278*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_XPCS;
8279*4882a593Smuzhiyun } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) {
8280*4882a593Smuzhiyun /* 10G Serdes or 1G Serdes, default to 10G */
8281*4882a593Smuzhiyun np->flags |= NIU_FLAGS_10G;
8282*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_FIBER;
8283*4882a593Smuzhiyun np->flags |= NIU_FLAGS_XCVR_SERDES;
8284*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_XPCS;
8285*4882a593Smuzhiyun } else {
8286*4882a593Smuzhiyun return -EINVAL;
8287*4882a593Smuzhiyun }
8288*4882a593Smuzhiyun return 0;
8289*4882a593Smuzhiyun }
8290*4882a593Smuzhiyun
niu_pci_vpd_get_nports(struct niu * np)8291*4882a593Smuzhiyun static int niu_pci_vpd_get_nports(struct niu *np)
8292*4882a593Smuzhiyun {
8293*4882a593Smuzhiyun int ports = 0;
8294*4882a593Smuzhiyun
8295*4882a593Smuzhiyun if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) ||
8296*4882a593Smuzhiyun (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) ||
8297*4882a593Smuzhiyun (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) ||
8298*4882a593Smuzhiyun (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) ||
8299*4882a593Smuzhiyun (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) {
8300*4882a593Smuzhiyun ports = 4;
8301*4882a593Smuzhiyun } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) ||
8302*4882a593Smuzhiyun (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) ||
8303*4882a593Smuzhiyun (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) ||
8304*4882a593Smuzhiyun (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) {
8305*4882a593Smuzhiyun ports = 2;
8306*4882a593Smuzhiyun }
8307*4882a593Smuzhiyun
8308*4882a593Smuzhiyun return ports;
8309*4882a593Smuzhiyun }
8310*4882a593Smuzhiyun
niu_pci_vpd_validate(struct niu * np)8311*4882a593Smuzhiyun static void niu_pci_vpd_validate(struct niu *np)
8312*4882a593Smuzhiyun {
8313*4882a593Smuzhiyun struct net_device *dev = np->dev;
8314*4882a593Smuzhiyun struct niu_vpd *vpd = &np->vpd;
8315*4882a593Smuzhiyun u8 val8;
8316*4882a593Smuzhiyun
8317*4882a593Smuzhiyun if (!is_valid_ether_addr(&vpd->local_mac[0])) {
8318*4882a593Smuzhiyun dev_err(np->device, "VPD MAC invalid, falling back to SPROM\n");
8319*4882a593Smuzhiyun
8320*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_VPD_VALID;
8321*4882a593Smuzhiyun return;
8322*4882a593Smuzhiyun }
8323*4882a593Smuzhiyun
8324*4882a593Smuzhiyun if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
8325*4882a593Smuzhiyun !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
8326*4882a593Smuzhiyun np->flags |= NIU_FLAGS_10G;
8327*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_FIBER;
8328*4882a593Smuzhiyun np->flags |= NIU_FLAGS_XCVR_SERDES;
8329*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_PCS;
8330*4882a593Smuzhiyun if (np->port > 1) {
8331*4882a593Smuzhiyun np->flags |= NIU_FLAGS_FIBER;
8332*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_10G;
8333*4882a593Smuzhiyun }
8334*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_10G)
8335*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_XPCS;
8336*4882a593Smuzhiyun } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
8337*4882a593Smuzhiyun np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
8338*4882a593Smuzhiyun NIU_FLAGS_HOTPLUG_PHY);
8339*4882a593Smuzhiyun } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
8340*4882a593Smuzhiyun dev_err(np->device, "Illegal phy string [%s]\n",
8341*4882a593Smuzhiyun np->vpd.phy_type);
8342*4882a593Smuzhiyun dev_err(np->device, "Falling back to SPROM\n");
8343*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_VPD_VALID;
8344*4882a593Smuzhiyun return;
8345*4882a593Smuzhiyun }
8346*4882a593Smuzhiyun
8347*4882a593Smuzhiyun memcpy(dev->dev_addr, vpd->local_mac, ETH_ALEN);
8348*4882a593Smuzhiyun
8349*4882a593Smuzhiyun val8 = dev->dev_addr[5];
8350*4882a593Smuzhiyun dev->dev_addr[5] += np->port;
8351*4882a593Smuzhiyun if (dev->dev_addr[5] < val8)
8352*4882a593Smuzhiyun dev->dev_addr[4]++;
8353*4882a593Smuzhiyun }
8354*4882a593Smuzhiyun
niu_pci_probe_sprom(struct niu * np)8355*4882a593Smuzhiyun static int niu_pci_probe_sprom(struct niu *np)
8356*4882a593Smuzhiyun {
8357*4882a593Smuzhiyun struct net_device *dev = np->dev;
8358*4882a593Smuzhiyun int len, i;
8359*4882a593Smuzhiyun u64 val, sum;
8360*4882a593Smuzhiyun u8 val8;
8361*4882a593Smuzhiyun
8362*4882a593Smuzhiyun val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
8363*4882a593Smuzhiyun val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
8364*4882a593Smuzhiyun len = val / 4;
8365*4882a593Smuzhiyun
8366*4882a593Smuzhiyun np->eeprom_len = len;
8367*4882a593Smuzhiyun
8368*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8369*4882a593Smuzhiyun "SPROM: Image size %llu\n", (unsigned long long)val);
8370*4882a593Smuzhiyun
8371*4882a593Smuzhiyun sum = 0;
8372*4882a593Smuzhiyun for (i = 0; i < len; i++) {
8373*4882a593Smuzhiyun val = nr64(ESPC_NCR(i));
8374*4882a593Smuzhiyun sum += (val >> 0) & 0xff;
8375*4882a593Smuzhiyun sum += (val >> 8) & 0xff;
8376*4882a593Smuzhiyun sum += (val >> 16) & 0xff;
8377*4882a593Smuzhiyun sum += (val >> 24) & 0xff;
8378*4882a593Smuzhiyun }
8379*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8380*4882a593Smuzhiyun "SPROM: Checksum %x\n", (int)(sum & 0xff));
8381*4882a593Smuzhiyun if ((sum & 0xff) != 0xab) {
8382*4882a593Smuzhiyun dev_err(np->device, "Bad SPROM checksum (%x, should be 0xab)\n", (int)(sum & 0xff));
8383*4882a593Smuzhiyun return -EINVAL;
8384*4882a593Smuzhiyun }
8385*4882a593Smuzhiyun
8386*4882a593Smuzhiyun val = nr64(ESPC_PHY_TYPE);
8387*4882a593Smuzhiyun switch (np->port) {
8388*4882a593Smuzhiyun case 0:
8389*4882a593Smuzhiyun val8 = (val & ESPC_PHY_TYPE_PORT0) >>
8390*4882a593Smuzhiyun ESPC_PHY_TYPE_PORT0_SHIFT;
8391*4882a593Smuzhiyun break;
8392*4882a593Smuzhiyun case 1:
8393*4882a593Smuzhiyun val8 = (val & ESPC_PHY_TYPE_PORT1) >>
8394*4882a593Smuzhiyun ESPC_PHY_TYPE_PORT1_SHIFT;
8395*4882a593Smuzhiyun break;
8396*4882a593Smuzhiyun case 2:
8397*4882a593Smuzhiyun val8 = (val & ESPC_PHY_TYPE_PORT2) >>
8398*4882a593Smuzhiyun ESPC_PHY_TYPE_PORT2_SHIFT;
8399*4882a593Smuzhiyun break;
8400*4882a593Smuzhiyun case 3:
8401*4882a593Smuzhiyun val8 = (val & ESPC_PHY_TYPE_PORT3) >>
8402*4882a593Smuzhiyun ESPC_PHY_TYPE_PORT3_SHIFT;
8403*4882a593Smuzhiyun break;
8404*4882a593Smuzhiyun default:
8405*4882a593Smuzhiyun dev_err(np->device, "Bogus port number %u\n",
8406*4882a593Smuzhiyun np->port);
8407*4882a593Smuzhiyun return -EINVAL;
8408*4882a593Smuzhiyun }
8409*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8410*4882a593Smuzhiyun "SPROM: PHY type %x\n", val8);
8411*4882a593Smuzhiyun
8412*4882a593Smuzhiyun switch (val8) {
8413*4882a593Smuzhiyun case ESPC_PHY_TYPE_1G_COPPER:
8414*4882a593Smuzhiyun /* 1G copper, MII */
8415*4882a593Smuzhiyun np->flags &= ~(NIU_FLAGS_FIBER |
8416*4882a593Smuzhiyun NIU_FLAGS_10G);
8417*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_MII;
8418*4882a593Smuzhiyun break;
8419*4882a593Smuzhiyun
8420*4882a593Smuzhiyun case ESPC_PHY_TYPE_1G_FIBER:
8421*4882a593Smuzhiyun /* 1G fiber, PCS */
8422*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_10G;
8423*4882a593Smuzhiyun np->flags |= NIU_FLAGS_FIBER;
8424*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_PCS;
8425*4882a593Smuzhiyun break;
8426*4882a593Smuzhiyun
8427*4882a593Smuzhiyun case ESPC_PHY_TYPE_10G_COPPER:
8428*4882a593Smuzhiyun /* 10G copper, XPCS */
8429*4882a593Smuzhiyun np->flags |= NIU_FLAGS_10G;
8430*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_FIBER;
8431*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_XPCS;
8432*4882a593Smuzhiyun break;
8433*4882a593Smuzhiyun
8434*4882a593Smuzhiyun case ESPC_PHY_TYPE_10G_FIBER:
8435*4882a593Smuzhiyun /* 10G fiber, XPCS */
8436*4882a593Smuzhiyun np->flags |= (NIU_FLAGS_10G |
8437*4882a593Smuzhiyun NIU_FLAGS_FIBER);
8438*4882a593Smuzhiyun np->mac_xcvr = MAC_XCVR_XPCS;
8439*4882a593Smuzhiyun break;
8440*4882a593Smuzhiyun
8441*4882a593Smuzhiyun default:
8442*4882a593Smuzhiyun dev_err(np->device, "Bogus SPROM phy type %u\n", val8);
8443*4882a593Smuzhiyun return -EINVAL;
8444*4882a593Smuzhiyun }
8445*4882a593Smuzhiyun
8446*4882a593Smuzhiyun val = nr64(ESPC_MAC_ADDR0);
8447*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8448*4882a593Smuzhiyun "SPROM: MAC_ADDR0[%08llx]\n", (unsigned long long)val);
8449*4882a593Smuzhiyun dev->dev_addr[0] = (val >> 0) & 0xff;
8450*4882a593Smuzhiyun dev->dev_addr[1] = (val >> 8) & 0xff;
8451*4882a593Smuzhiyun dev->dev_addr[2] = (val >> 16) & 0xff;
8452*4882a593Smuzhiyun dev->dev_addr[3] = (val >> 24) & 0xff;
8453*4882a593Smuzhiyun
8454*4882a593Smuzhiyun val = nr64(ESPC_MAC_ADDR1);
8455*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8456*4882a593Smuzhiyun "SPROM: MAC_ADDR1[%08llx]\n", (unsigned long long)val);
8457*4882a593Smuzhiyun dev->dev_addr[4] = (val >> 0) & 0xff;
8458*4882a593Smuzhiyun dev->dev_addr[5] = (val >> 8) & 0xff;
8459*4882a593Smuzhiyun
8460*4882a593Smuzhiyun if (!is_valid_ether_addr(&dev->dev_addr[0])) {
8461*4882a593Smuzhiyun dev_err(np->device, "SPROM MAC address invalid [ %pM ]\n",
8462*4882a593Smuzhiyun dev->dev_addr);
8463*4882a593Smuzhiyun return -EINVAL;
8464*4882a593Smuzhiyun }
8465*4882a593Smuzhiyun
8466*4882a593Smuzhiyun val8 = dev->dev_addr[5];
8467*4882a593Smuzhiyun dev->dev_addr[5] += np->port;
8468*4882a593Smuzhiyun if (dev->dev_addr[5] < val8)
8469*4882a593Smuzhiyun dev->dev_addr[4]++;
8470*4882a593Smuzhiyun
8471*4882a593Smuzhiyun val = nr64(ESPC_MOD_STR_LEN);
8472*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8473*4882a593Smuzhiyun "SPROM: MOD_STR_LEN[%llu]\n", (unsigned long long)val);
8474*4882a593Smuzhiyun if (val >= 8 * 4)
8475*4882a593Smuzhiyun return -EINVAL;
8476*4882a593Smuzhiyun
8477*4882a593Smuzhiyun for (i = 0; i < val; i += 4) {
8478*4882a593Smuzhiyun u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
8479*4882a593Smuzhiyun
8480*4882a593Smuzhiyun np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
8481*4882a593Smuzhiyun np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
8482*4882a593Smuzhiyun np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
8483*4882a593Smuzhiyun np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
8484*4882a593Smuzhiyun }
8485*4882a593Smuzhiyun np->vpd.model[val] = '\0';
8486*4882a593Smuzhiyun
8487*4882a593Smuzhiyun val = nr64(ESPC_BD_MOD_STR_LEN);
8488*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8489*4882a593Smuzhiyun "SPROM: BD_MOD_STR_LEN[%llu]\n", (unsigned long long)val);
8490*4882a593Smuzhiyun if (val >= 4 * 4)
8491*4882a593Smuzhiyun return -EINVAL;
8492*4882a593Smuzhiyun
8493*4882a593Smuzhiyun for (i = 0; i < val; i += 4) {
8494*4882a593Smuzhiyun u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
8495*4882a593Smuzhiyun
8496*4882a593Smuzhiyun np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
8497*4882a593Smuzhiyun np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
8498*4882a593Smuzhiyun np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
8499*4882a593Smuzhiyun np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
8500*4882a593Smuzhiyun }
8501*4882a593Smuzhiyun np->vpd.board_model[val] = '\0';
8502*4882a593Smuzhiyun
8503*4882a593Smuzhiyun np->vpd.mac_num =
8504*4882a593Smuzhiyun nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
8505*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
8506*4882a593Smuzhiyun "SPROM: NUM_PORTS_MACS[%d]\n", np->vpd.mac_num);
8507*4882a593Smuzhiyun
8508*4882a593Smuzhiyun return 0;
8509*4882a593Smuzhiyun }
8510*4882a593Smuzhiyun
niu_get_and_validate_port(struct niu * np)8511*4882a593Smuzhiyun static int niu_get_and_validate_port(struct niu *np)
8512*4882a593Smuzhiyun {
8513*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
8514*4882a593Smuzhiyun
8515*4882a593Smuzhiyun if (np->port <= 1)
8516*4882a593Smuzhiyun np->flags |= NIU_FLAGS_XMAC;
8517*4882a593Smuzhiyun
8518*4882a593Smuzhiyun if (!parent->num_ports) {
8519*4882a593Smuzhiyun if (parent->plat_type == PLAT_TYPE_NIU) {
8520*4882a593Smuzhiyun parent->num_ports = 2;
8521*4882a593Smuzhiyun } else {
8522*4882a593Smuzhiyun parent->num_ports = niu_pci_vpd_get_nports(np);
8523*4882a593Smuzhiyun if (!parent->num_ports) {
8524*4882a593Smuzhiyun /* Fall back to SPROM as last resort.
8525*4882a593Smuzhiyun * This will fail on most cards.
8526*4882a593Smuzhiyun */
8527*4882a593Smuzhiyun parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
8528*4882a593Smuzhiyun ESPC_NUM_PORTS_MACS_VAL;
8529*4882a593Smuzhiyun
8530*4882a593Smuzhiyun /* All of the current probing methods fail on
8531*4882a593Smuzhiyun * Maramba on-board parts.
8532*4882a593Smuzhiyun */
8533*4882a593Smuzhiyun if (!parent->num_ports)
8534*4882a593Smuzhiyun parent->num_ports = 4;
8535*4882a593Smuzhiyun }
8536*4882a593Smuzhiyun }
8537*4882a593Smuzhiyun }
8538*4882a593Smuzhiyun
8539*4882a593Smuzhiyun if (np->port >= parent->num_ports)
8540*4882a593Smuzhiyun return -ENODEV;
8541*4882a593Smuzhiyun
8542*4882a593Smuzhiyun return 0;
8543*4882a593Smuzhiyun }
8544*4882a593Smuzhiyun
phy_record(struct niu_parent * parent,struct phy_probe_info * p,int dev_id_1,int dev_id_2,u8 phy_port,int type)8545*4882a593Smuzhiyun static int phy_record(struct niu_parent *parent, struct phy_probe_info *p,
8546*4882a593Smuzhiyun int dev_id_1, int dev_id_2, u8 phy_port, int type)
8547*4882a593Smuzhiyun {
8548*4882a593Smuzhiyun u32 id = (dev_id_1 << 16) | dev_id_2;
8549*4882a593Smuzhiyun u8 idx;
8550*4882a593Smuzhiyun
8551*4882a593Smuzhiyun if (dev_id_1 < 0 || dev_id_2 < 0)
8552*4882a593Smuzhiyun return 0;
8553*4882a593Smuzhiyun if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
8554*4882a593Smuzhiyun /* Because of the NIU_PHY_ID_MASK being applied, the 8704
8555*4882a593Smuzhiyun * test covers the 8706 as well.
8556*4882a593Smuzhiyun */
8557*4882a593Smuzhiyun if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
8558*4882a593Smuzhiyun ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011))
8559*4882a593Smuzhiyun return 0;
8560*4882a593Smuzhiyun } else {
8561*4882a593Smuzhiyun if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
8562*4882a593Smuzhiyun return 0;
8563*4882a593Smuzhiyun }
8564*4882a593Smuzhiyun
8565*4882a593Smuzhiyun pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
8566*4882a593Smuzhiyun parent->index, id,
8567*4882a593Smuzhiyun type == PHY_TYPE_PMA_PMD ? "PMA/PMD" :
8568*4882a593Smuzhiyun type == PHY_TYPE_PCS ? "PCS" : "MII",
8569*4882a593Smuzhiyun phy_port);
8570*4882a593Smuzhiyun
8571*4882a593Smuzhiyun if (p->cur[type] >= NIU_MAX_PORTS) {
8572*4882a593Smuzhiyun pr_err("Too many PHY ports\n");
8573*4882a593Smuzhiyun return -EINVAL;
8574*4882a593Smuzhiyun }
8575*4882a593Smuzhiyun idx = p->cur[type];
8576*4882a593Smuzhiyun p->phy_id[type][idx] = id;
8577*4882a593Smuzhiyun p->phy_port[type][idx] = phy_port;
8578*4882a593Smuzhiyun p->cur[type] = idx + 1;
8579*4882a593Smuzhiyun return 0;
8580*4882a593Smuzhiyun }
8581*4882a593Smuzhiyun
port_has_10g(struct phy_probe_info * p,int port)8582*4882a593Smuzhiyun static int port_has_10g(struct phy_probe_info *p, int port)
8583*4882a593Smuzhiyun {
8584*4882a593Smuzhiyun int i;
8585*4882a593Smuzhiyun
8586*4882a593Smuzhiyun for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
8587*4882a593Smuzhiyun if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
8588*4882a593Smuzhiyun return 1;
8589*4882a593Smuzhiyun }
8590*4882a593Smuzhiyun for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
8591*4882a593Smuzhiyun if (p->phy_port[PHY_TYPE_PCS][i] == port)
8592*4882a593Smuzhiyun return 1;
8593*4882a593Smuzhiyun }
8594*4882a593Smuzhiyun
8595*4882a593Smuzhiyun return 0;
8596*4882a593Smuzhiyun }
8597*4882a593Smuzhiyun
count_10g_ports(struct phy_probe_info * p,int * lowest)8598*4882a593Smuzhiyun static int count_10g_ports(struct phy_probe_info *p, int *lowest)
8599*4882a593Smuzhiyun {
8600*4882a593Smuzhiyun int port, cnt;
8601*4882a593Smuzhiyun
8602*4882a593Smuzhiyun cnt = 0;
8603*4882a593Smuzhiyun *lowest = 32;
8604*4882a593Smuzhiyun for (port = 8; port < 32; port++) {
8605*4882a593Smuzhiyun if (port_has_10g(p, port)) {
8606*4882a593Smuzhiyun if (!cnt)
8607*4882a593Smuzhiyun *lowest = port;
8608*4882a593Smuzhiyun cnt++;
8609*4882a593Smuzhiyun }
8610*4882a593Smuzhiyun }
8611*4882a593Smuzhiyun
8612*4882a593Smuzhiyun return cnt;
8613*4882a593Smuzhiyun }
8614*4882a593Smuzhiyun
count_1g_ports(struct phy_probe_info * p,int * lowest)8615*4882a593Smuzhiyun static int count_1g_ports(struct phy_probe_info *p, int *lowest)
8616*4882a593Smuzhiyun {
8617*4882a593Smuzhiyun *lowest = 32;
8618*4882a593Smuzhiyun if (p->cur[PHY_TYPE_MII])
8619*4882a593Smuzhiyun *lowest = p->phy_port[PHY_TYPE_MII][0];
8620*4882a593Smuzhiyun
8621*4882a593Smuzhiyun return p->cur[PHY_TYPE_MII];
8622*4882a593Smuzhiyun }
8623*4882a593Smuzhiyun
niu_n2_divide_channels(struct niu_parent * parent)8624*4882a593Smuzhiyun static void niu_n2_divide_channels(struct niu_parent *parent)
8625*4882a593Smuzhiyun {
8626*4882a593Smuzhiyun int num_ports = parent->num_ports;
8627*4882a593Smuzhiyun int i;
8628*4882a593Smuzhiyun
8629*4882a593Smuzhiyun for (i = 0; i < num_ports; i++) {
8630*4882a593Smuzhiyun parent->rxchan_per_port[i] = (16 / num_ports);
8631*4882a593Smuzhiyun parent->txchan_per_port[i] = (16 / num_ports);
8632*4882a593Smuzhiyun
8633*4882a593Smuzhiyun pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
8634*4882a593Smuzhiyun parent->index, i,
8635*4882a593Smuzhiyun parent->rxchan_per_port[i],
8636*4882a593Smuzhiyun parent->txchan_per_port[i]);
8637*4882a593Smuzhiyun }
8638*4882a593Smuzhiyun }
8639*4882a593Smuzhiyun
niu_divide_channels(struct niu_parent * parent,int num_10g,int num_1g)8640*4882a593Smuzhiyun static void niu_divide_channels(struct niu_parent *parent,
8641*4882a593Smuzhiyun int num_10g, int num_1g)
8642*4882a593Smuzhiyun {
8643*4882a593Smuzhiyun int num_ports = parent->num_ports;
8644*4882a593Smuzhiyun int rx_chans_per_10g, rx_chans_per_1g;
8645*4882a593Smuzhiyun int tx_chans_per_10g, tx_chans_per_1g;
8646*4882a593Smuzhiyun int i, tot_rx, tot_tx;
8647*4882a593Smuzhiyun
8648*4882a593Smuzhiyun if (!num_10g || !num_1g) {
8649*4882a593Smuzhiyun rx_chans_per_10g = rx_chans_per_1g =
8650*4882a593Smuzhiyun (NIU_NUM_RXCHAN / num_ports);
8651*4882a593Smuzhiyun tx_chans_per_10g = tx_chans_per_1g =
8652*4882a593Smuzhiyun (NIU_NUM_TXCHAN / num_ports);
8653*4882a593Smuzhiyun } else {
8654*4882a593Smuzhiyun rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
8655*4882a593Smuzhiyun rx_chans_per_10g = (NIU_NUM_RXCHAN -
8656*4882a593Smuzhiyun (rx_chans_per_1g * num_1g)) /
8657*4882a593Smuzhiyun num_10g;
8658*4882a593Smuzhiyun
8659*4882a593Smuzhiyun tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
8660*4882a593Smuzhiyun tx_chans_per_10g = (NIU_NUM_TXCHAN -
8661*4882a593Smuzhiyun (tx_chans_per_1g * num_1g)) /
8662*4882a593Smuzhiyun num_10g;
8663*4882a593Smuzhiyun }
8664*4882a593Smuzhiyun
8665*4882a593Smuzhiyun tot_rx = tot_tx = 0;
8666*4882a593Smuzhiyun for (i = 0; i < num_ports; i++) {
8667*4882a593Smuzhiyun int type = phy_decode(parent->port_phy, i);
8668*4882a593Smuzhiyun
8669*4882a593Smuzhiyun if (type == PORT_TYPE_10G) {
8670*4882a593Smuzhiyun parent->rxchan_per_port[i] = rx_chans_per_10g;
8671*4882a593Smuzhiyun parent->txchan_per_port[i] = tx_chans_per_10g;
8672*4882a593Smuzhiyun } else {
8673*4882a593Smuzhiyun parent->rxchan_per_port[i] = rx_chans_per_1g;
8674*4882a593Smuzhiyun parent->txchan_per_port[i] = tx_chans_per_1g;
8675*4882a593Smuzhiyun }
8676*4882a593Smuzhiyun pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
8677*4882a593Smuzhiyun parent->index, i,
8678*4882a593Smuzhiyun parent->rxchan_per_port[i],
8679*4882a593Smuzhiyun parent->txchan_per_port[i]);
8680*4882a593Smuzhiyun tot_rx += parent->rxchan_per_port[i];
8681*4882a593Smuzhiyun tot_tx += parent->txchan_per_port[i];
8682*4882a593Smuzhiyun }
8683*4882a593Smuzhiyun
8684*4882a593Smuzhiyun if (tot_rx > NIU_NUM_RXCHAN) {
8685*4882a593Smuzhiyun pr_err("niu%d: Too many RX channels (%d), resetting to one per port\n",
8686*4882a593Smuzhiyun parent->index, tot_rx);
8687*4882a593Smuzhiyun for (i = 0; i < num_ports; i++)
8688*4882a593Smuzhiyun parent->rxchan_per_port[i] = 1;
8689*4882a593Smuzhiyun }
8690*4882a593Smuzhiyun if (tot_tx > NIU_NUM_TXCHAN) {
8691*4882a593Smuzhiyun pr_err("niu%d: Too many TX channels (%d), resetting to one per port\n",
8692*4882a593Smuzhiyun parent->index, tot_tx);
8693*4882a593Smuzhiyun for (i = 0; i < num_ports; i++)
8694*4882a593Smuzhiyun parent->txchan_per_port[i] = 1;
8695*4882a593Smuzhiyun }
8696*4882a593Smuzhiyun if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
8697*4882a593Smuzhiyun pr_warn("niu%d: Driver bug, wasted channels, RX[%d] TX[%d]\n",
8698*4882a593Smuzhiyun parent->index, tot_rx, tot_tx);
8699*4882a593Smuzhiyun }
8700*4882a593Smuzhiyun }
8701*4882a593Smuzhiyun
niu_divide_rdc_groups(struct niu_parent * parent,int num_10g,int num_1g)8702*4882a593Smuzhiyun static void niu_divide_rdc_groups(struct niu_parent *parent,
8703*4882a593Smuzhiyun int num_10g, int num_1g)
8704*4882a593Smuzhiyun {
8705*4882a593Smuzhiyun int i, num_ports = parent->num_ports;
8706*4882a593Smuzhiyun int rdc_group, rdc_groups_per_port;
8707*4882a593Smuzhiyun int rdc_channel_base;
8708*4882a593Smuzhiyun
8709*4882a593Smuzhiyun rdc_group = 0;
8710*4882a593Smuzhiyun rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
8711*4882a593Smuzhiyun
8712*4882a593Smuzhiyun rdc_channel_base = 0;
8713*4882a593Smuzhiyun
8714*4882a593Smuzhiyun for (i = 0; i < num_ports; i++) {
8715*4882a593Smuzhiyun struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
8716*4882a593Smuzhiyun int grp, num_channels = parent->rxchan_per_port[i];
8717*4882a593Smuzhiyun int this_channel_offset;
8718*4882a593Smuzhiyun
8719*4882a593Smuzhiyun tp->first_table_num = rdc_group;
8720*4882a593Smuzhiyun tp->num_tables = rdc_groups_per_port;
8721*4882a593Smuzhiyun this_channel_offset = 0;
8722*4882a593Smuzhiyun for (grp = 0; grp < tp->num_tables; grp++) {
8723*4882a593Smuzhiyun struct rdc_table *rt = &tp->tables[grp];
8724*4882a593Smuzhiyun int slot;
8725*4882a593Smuzhiyun
8726*4882a593Smuzhiyun pr_info("niu%d: Port %d RDC tbl(%d) [ ",
8727*4882a593Smuzhiyun parent->index, i, tp->first_table_num + grp);
8728*4882a593Smuzhiyun for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
8729*4882a593Smuzhiyun rt->rxdma_channel[slot] =
8730*4882a593Smuzhiyun rdc_channel_base + this_channel_offset;
8731*4882a593Smuzhiyun
8732*4882a593Smuzhiyun pr_cont("%d ", rt->rxdma_channel[slot]);
8733*4882a593Smuzhiyun
8734*4882a593Smuzhiyun if (++this_channel_offset == num_channels)
8735*4882a593Smuzhiyun this_channel_offset = 0;
8736*4882a593Smuzhiyun }
8737*4882a593Smuzhiyun pr_cont("]\n");
8738*4882a593Smuzhiyun }
8739*4882a593Smuzhiyun
8740*4882a593Smuzhiyun parent->rdc_default[i] = rdc_channel_base;
8741*4882a593Smuzhiyun
8742*4882a593Smuzhiyun rdc_channel_base += num_channels;
8743*4882a593Smuzhiyun rdc_group += rdc_groups_per_port;
8744*4882a593Smuzhiyun }
8745*4882a593Smuzhiyun }
8746*4882a593Smuzhiyun
fill_phy_probe_info(struct niu * np,struct niu_parent * parent,struct phy_probe_info * info)8747*4882a593Smuzhiyun static int fill_phy_probe_info(struct niu *np, struct niu_parent *parent,
8748*4882a593Smuzhiyun struct phy_probe_info *info)
8749*4882a593Smuzhiyun {
8750*4882a593Smuzhiyun unsigned long flags;
8751*4882a593Smuzhiyun int port, err;
8752*4882a593Smuzhiyun
8753*4882a593Smuzhiyun memset(info, 0, sizeof(*info));
8754*4882a593Smuzhiyun
8755*4882a593Smuzhiyun /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
8756*4882a593Smuzhiyun niu_lock_parent(np, flags);
8757*4882a593Smuzhiyun err = 0;
8758*4882a593Smuzhiyun for (port = 8; port < 32; port++) {
8759*4882a593Smuzhiyun int dev_id_1, dev_id_2;
8760*4882a593Smuzhiyun
8761*4882a593Smuzhiyun dev_id_1 = mdio_read(np, port,
8762*4882a593Smuzhiyun NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
8763*4882a593Smuzhiyun dev_id_2 = mdio_read(np, port,
8764*4882a593Smuzhiyun NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
8765*4882a593Smuzhiyun err = phy_record(parent, info, dev_id_1, dev_id_2, port,
8766*4882a593Smuzhiyun PHY_TYPE_PMA_PMD);
8767*4882a593Smuzhiyun if (err)
8768*4882a593Smuzhiyun break;
8769*4882a593Smuzhiyun dev_id_1 = mdio_read(np, port,
8770*4882a593Smuzhiyun NIU_PCS_DEV_ADDR, MII_PHYSID1);
8771*4882a593Smuzhiyun dev_id_2 = mdio_read(np, port,
8772*4882a593Smuzhiyun NIU_PCS_DEV_ADDR, MII_PHYSID2);
8773*4882a593Smuzhiyun err = phy_record(parent, info, dev_id_1, dev_id_2, port,
8774*4882a593Smuzhiyun PHY_TYPE_PCS);
8775*4882a593Smuzhiyun if (err)
8776*4882a593Smuzhiyun break;
8777*4882a593Smuzhiyun dev_id_1 = mii_read(np, port, MII_PHYSID1);
8778*4882a593Smuzhiyun dev_id_2 = mii_read(np, port, MII_PHYSID2);
8779*4882a593Smuzhiyun err = phy_record(parent, info, dev_id_1, dev_id_2, port,
8780*4882a593Smuzhiyun PHY_TYPE_MII);
8781*4882a593Smuzhiyun if (err)
8782*4882a593Smuzhiyun break;
8783*4882a593Smuzhiyun }
8784*4882a593Smuzhiyun niu_unlock_parent(np, flags);
8785*4882a593Smuzhiyun
8786*4882a593Smuzhiyun return err;
8787*4882a593Smuzhiyun }
8788*4882a593Smuzhiyun
walk_phys(struct niu * np,struct niu_parent * parent)8789*4882a593Smuzhiyun static int walk_phys(struct niu *np, struct niu_parent *parent)
8790*4882a593Smuzhiyun {
8791*4882a593Smuzhiyun struct phy_probe_info *info = &parent->phy_probe_info;
8792*4882a593Smuzhiyun int lowest_10g, lowest_1g;
8793*4882a593Smuzhiyun int num_10g, num_1g;
8794*4882a593Smuzhiyun u32 val;
8795*4882a593Smuzhiyun int err;
8796*4882a593Smuzhiyun
8797*4882a593Smuzhiyun num_10g = num_1g = 0;
8798*4882a593Smuzhiyun
8799*4882a593Smuzhiyun if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
8800*4882a593Smuzhiyun !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
8801*4882a593Smuzhiyun num_10g = 0;
8802*4882a593Smuzhiyun num_1g = 2;
8803*4882a593Smuzhiyun parent->plat_type = PLAT_TYPE_ATCA_CP3220;
8804*4882a593Smuzhiyun parent->num_ports = 4;
8805*4882a593Smuzhiyun val = (phy_encode(PORT_TYPE_1G, 0) |
8806*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 1) |
8807*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 2) |
8808*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 3));
8809*4882a593Smuzhiyun } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
8810*4882a593Smuzhiyun num_10g = 2;
8811*4882a593Smuzhiyun num_1g = 0;
8812*4882a593Smuzhiyun parent->num_ports = 2;
8813*4882a593Smuzhiyun val = (phy_encode(PORT_TYPE_10G, 0) |
8814*4882a593Smuzhiyun phy_encode(PORT_TYPE_10G, 1));
8815*4882a593Smuzhiyun } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) &&
8816*4882a593Smuzhiyun (parent->plat_type == PLAT_TYPE_NIU)) {
8817*4882a593Smuzhiyun /* this is the Monza case */
8818*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_10G) {
8819*4882a593Smuzhiyun val = (phy_encode(PORT_TYPE_10G, 0) |
8820*4882a593Smuzhiyun phy_encode(PORT_TYPE_10G, 1));
8821*4882a593Smuzhiyun } else {
8822*4882a593Smuzhiyun val = (phy_encode(PORT_TYPE_1G, 0) |
8823*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 1));
8824*4882a593Smuzhiyun }
8825*4882a593Smuzhiyun } else {
8826*4882a593Smuzhiyun err = fill_phy_probe_info(np, parent, info);
8827*4882a593Smuzhiyun if (err)
8828*4882a593Smuzhiyun return err;
8829*4882a593Smuzhiyun
8830*4882a593Smuzhiyun num_10g = count_10g_ports(info, &lowest_10g);
8831*4882a593Smuzhiyun num_1g = count_1g_ports(info, &lowest_1g);
8832*4882a593Smuzhiyun
8833*4882a593Smuzhiyun switch ((num_10g << 4) | num_1g) {
8834*4882a593Smuzhiyun case 0x24:
8835*4882a593Smuzhiyun if (lowest_1g == 10)
8836*4882a593Smuzhiyun parent->plat_type = PLAT_TYPE_VF_P0;
8837*4882a593Smuzhiyun else if (lowest_1g == 26)
8838*4882a593Smuzhiyun parent->plat_type = PLAT_TYPE_VF_P1;
8839*4882a593Smuzhiyun else
8840*4882a593Smuzhiyun goto unknown_vg_1g_port;
8841*4882a593Smuzhiyun
8842*4882a593Smuzhiyun fallthrough;
8843*4882a593Smuzhiyun case 0x22:
8844*4882a593Smuzhiyun val = (phy_encode(PORT_TYPE_10G, 0) |
8845*4882a593Smuzhiyun phy_encode(PORT_TYPE_10G, 1) |
8846*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 2) |
8847*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 3));
8848*4882a593Smuzhiyun break;
8849*4882a593Smuzhiyun
8850*4882a593Smuzhiyun case 0x20:
8851*4882a593Smuzhiyun val = (phy_encode(PORT_TYPE_10G, 0) |
8852*4882a593Smuzhiyun phy_encode(PORT_TYPE_10G, 1));
8853*4882a593Smuzhiyun break;
8854*4882a593Smuzhiyun
8855*4882a593Smuzhiyun case 0x10:
8856*4882a593Smuzhiyun val = phy_encode(PORT_TYPE_10G, np->port);
8857*4882a593Smuzhiyun break;
8858*4882a593Smuzhiyun
8859*4882a593Smuzhiyun case 0x14:
8860*4882a593Smuzhiyun if (lowest_1g == 10)
8861*4882a593Smuzhiyun parent->plat_type = PLAT_TYPE_VF_P0;
8862*4882a593Smuzhiyun else if (lowest_1g == 26)
8863*4882a593Smuzhiyun parent->plat_type = PLAT_TYPE_VF_P1;
8864*4882a593Smuzhiyun else
8865*4882a593Smuzhiyun goto unknown_vg_1g_port;
8866*4882a593Smuzhiyun
8867*4882a593Smuzhiyun fallthrough;
8868*4882a593Smuzhiyun case 0x13:
8869*4882a593Smuzhiyun if ((lowest_10g & 0x7) == 0)
8870*4882a593Smuzhiyun val = (phy_encode(PORT_TYPE_10G, 0) |
8871*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 1) |
8872*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 2) |
8873*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 3));
8874*4882a593Smuzhiyun else
8875*4882a593Smuzhiyun val = (phy_encode(PORT_TYPE_1G, 0) |
8876*4882a593Smuzhiyun phy_encode(PORT_TYPE_10G, 1) |
8877*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 2) |
8878*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 3));
8879*4882a593Smuzhiyun break;
8880*4882a593Smuzhiyun
8881*4882a593Smuzhiyun case 0x04:
8882*4882a593Smuzhiyun if (lowest_1g == 10)
8883*4882a593Smuzhiyun parent->plat_type = PLAT_TYPE_VF_P0;
8884*4882a593Smuzhiyun else if (lowest_1g == 26)
8885*4882a593Smuzhiyun parent->plat_type = PLAT_TYPE_VF_P1;
8886*4882a593Smuzhiyun else
8887*4882a593Smuzhiyun goto unknown_vg_1g_port;
8888*4882a593Smuzhiyun
8889*4882a593Smuzhiyun val = (phy_encode(PORT_TYPE_1G, 0) |
8890*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 1) |
8891*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 2) |
8892*4882a593Smuzhiyun phy_encode(PORT_TYPE_1G, 3));
8893*4882a593Smuzhiyun break;
8894*4882a593Smuzhiyun
8895*4882a593Smuzhiyun default:
8896*4882a593Smuzhiyun pr_err("Unsupported port config 10G[%d] 1G[%d]\n",
8897*4882a593Smuzhiyun num_10g, num_1g);
8898*4882a593Smuzhiyun return -EINVAL;
8899*4882a593Smuzhiyun }
8900*4882a593Smuzhiyun }
8901*4882a593Smuzhiyun
8902*4882a593Smuzhiyun parent->port_phy = val;
8903*4882a593Smuzhiyun
8904*4882a593Smuzhiyun if (parent->plat_type == PLAT_TYPE_NIU)
8905*4882a593Smuzhiyun niu_n2_divide_channels(parent);
8906*4882a593Smuzhiyun else
8907*4882a593Smuzhiyun niu_divide_channels(parent, num_10g, num_1g);
8908*4882a593Smuzhiyun
8909*4882a593Smuzhiyun niu_divide_rdc_groups(parent, num_10g, num_1g);
8910*4882a593Smuzhiyun
8911*4882a593Smuzhiyun return 0;
8912*4882a593Smuzhiyun
8913*4882a593Smuzhiyun unknown_vg_1g_port:
8914*4882a593Smuzhiyun pr_err("Cannot identify platform type, 1gport=%d\n", lowest_1g);
8915*4882a593Smuzhiyun return -EINVAL;
8916*4882a593Smuzhiyun }
8917*4882a593Smuzhiyun
niu_probe_ports(struct niu * np)8918*4882a593Smuzhiyun static int niu_probe_ports(struct niu *np)
8919*4882a593Smuzhiyun {
8920*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
8921*4882a593Smuzhiyun int err, i;
8922*4882a593Smuzhiyun
8923*4882a593Smuzhiyun if (parent->port_phy == PORT_PHY_UNKNOWN) {
8924*4882a593Smuzhiyun err = walk_phys(np, parent);
8925*4882a593Smuzhiyun if (err)
8926*4882a593Smuzhiyun return err;
8927*4882a593Smuzhiyun
8928*4882a593Smuzhiyun niu_set_ldg_timer_res(np, 2);
8929*4882a593Smuzhiyun for (i = 0; i <= LDN_MAX; i++)
8930*4882a593Smuzhiyun niu_ldn_irq_enable(np, i, 0);
8931*4882a593Smuzhiyun }
8932*4882a593Smuzhiyun
8933*4882a593Smuzhiyun if (parent->port_phy == PORT_PHY_INVALID)
8934*4882a593Smuzhiyun return -EINVAL;
8935*4882a593Smuzhiyun
8936*4882a593Smuzhiyun return 0;
8937*4882a593Smuzhiyun }
8938*4882a593Smuzhiyun
niu_classifier_swstate_init(struct niu * np)8939*4882a593Smuzhiyun static int niu_classifier_swstate_init(struct niu *np)
8940*4882a593Smuzhiyun {
8941*4882a593Smuzhiyun struct niu_classifier *cp = &np->clas;
8942*4882a593Smuzhiyun
8943*4882a593Smuzhiyun cp->tcam_top = (u16) np->port;
8944*4882a593Smuzhiyun cp->tcam_sz = np->parent->tcam_num_entries / np->parent->num_ports;
8945*4882a593Smuzhiyun cp->h1_init = 0xffffffff;
8946*4882a593Smuzhiyun cp->h2_init = 0xffff;
8947*4882a593Smuzhiyun
8948*4882a593Smuzhiyun return fflp_early_init(np);
8949*4882a593Smuzhiyun }
8950*4882a593Smuzhiyun
niu_link_config_init(struct niu * np)8951*4882a593Smuzhiyun static void niu_link_config_init(struct niu *np)
8952*4882a593Smuzhiyun {
8953*4882a593Smuzhiyun struct niu_link_config *lp = &np->link_config;
8954*4882a593Smuzhiyun
8955*4882a593Smuzhiyun lp->advertising = (ADVERTISED_10baseT_Half |
8956*4882a593Smuzhiyun ADVERTISED_10baseT_Full |
8957*4882a593Smuzhiyun ADVERTISED_100baseT_Half |
8958*4882a593Smuzhiyun ADVERTISED_100baseT_Full |
8959*4882a593Smuzhiyun ADVERTISED_1000baseT_Half |
8960*4882a593Smuzhiyun ADVERTISED_1000baseT_Full |
8961*4882a593Smuzhiyun ADVERTISED_10000baseT_Full |
8962*4882a593Smuzhiyun ADVERTISED_Autoneg);
8963*4882a593Smuzhiyun lp->speed = lp->active_speed = SPEED_INVALID;
8964*4882a593Smuzhiyun lp->duplex = DUPLEX_FULL;
8965*4882a593Smuzhiyun lp->active_duplex = DUPLEX_INVALID;
8966*4882a593Smuzhiyun lp->autoneg = 1;
8967*4882a593Smuzhiyun #if 0
8968*4882a593Smuzhiyun lp->loopback_mode = LOOPBACK_MAC;
8969*4882a593Smuzhiyun lp->active_speed = SPEED_10000;
8970*4882a593Smuzhiyun lp->active_duplex = DUPLEX_FULL;
8971*4882a593Smuzhiyun #else
8972*4882a593Smuzhiyun lp->loopback_mode = LOOPBACK_DISABLED;
8973*4882a593Smuzhiyun #endif
8974*4882a593Smuzhiyun }
8975*4882a593Smuzhiyun
niu_init_mac_ipp_pcs_base(struct niu * np)8976*4882a593Smuzhiyun static int niu_init_mac_ipp_pcs_base(struct niu *np)
8977*4882a593Smuzhiyun {
8978*4882a593Smuzhiyun switch (np->port) {
8979*4882a593Smuzhiyun case 0:
8980*4882a593Smuzhiyun np->mac_regs = np->regs + XMAC_PORT0_OFF;
8981*4882a593Smuzhiyun np->ipp_off = 0x00000;
8982*4882a593Smuzhiyun np->pcs_off = 0x04000;
8983*4882a593Smuzhiyun np->xpcs_off = 0x02000;
8984*4882a593Smuzhiyun break;
8985*4882a593Smuzhiyun
8986*4882a593Smuzhiyun case 1:
8987*4882a593Smuzhiyun np->mac_regs = np->regs + XMAC_PORT1_OFF;
8988*4882a593Smuzhiyun np->ipp_off = 0x08000;
8989*4882a593Smuzhiyun np->pcs_off = 0x0a000;
8990*4882a593Smuzhiyun np->xpcs_off = 0x08000;
8991*4882a593Smuzhiyun break;
8992*4882a593Smuzhiyun
8993*4882a593Smuzhiyun case 2:
8994*4882a593Smuzhiyun np->mac_regs = np->regs + BMAC_PORT2_OFF;
8995*4882a593Smuzhiyun np->ipp_off = 0x04000;
8996*4882a593Smuzhiyun np->pcs_off = 0x0e000;
8997*4882a593Smuzhiyun np->xpcs_off = ~0UL;
8998*4882a593Smuzhiyun break;
8999*4882a593Smuzhiyun
9000*4882a593Smuzhiyun case 3:
9001*4882a593Smuzhiyun np->mac_regs = np->regs + BMAC_PORT3_OFF;
9002*4882a593Smuzhiyun np->ipp_off = 0x0c000;
9003*4882a593Smuzhiyun np->pcs_off = 0x12000;
9004*4882a593Smuzhiyun np->xpcs_off = ~0UL;
9005*4882a593Smuzhiyun break;
9006*4882a593Smuzhiyun
9007*4882a593Smuzhiyun default:
9008*4882a593Smuzhiyun dev_err(np->device, "Port %u is invalid, cannot compute MAC block offset\n", np->port);
9009*4882a593Smuzhiyun return -EINVAL;
9010*4882a593Smuzhiyun }
9011*4882a593Smuzhiyun
9012*4882a593Smuzhiyun return 0;
9013*4882a593Smuzhiyun }
9014*4882a593Smuzhiyun
niu_try_msix(struct niu * np,u8 * ldg_num_map)9015*4882a593Smuzhiyun static void niu_try_msix(struct niu *np, u8 *ldg_num_map)
9016*4882a593Smuzhiyun {
9017*4882a593Smuzhiyun struct msix_entry msi_vec[NIU_NUM_LDG];
9018*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
9019*4882a593Smuzhiyun struct pci_dev *pdev = np->pdev;
9020*4882a593Smuzhiyun int i, num_irqs;
9021*4882a593Smuzhiyun u8 first_ldg;
9022*4882a593Smuzhiyun
9023*4882a593Smuzhiyun first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
9024*4882a593Smuzhiyun for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
9025*4882a593Smuzhiyun ldg_num_map[i] = first_ldg + i;
9026*4882a593Smuzhiyun
9027*4882a593Smuzhiyun num_irqs = (parent->rxchan_per_port[np->port] +
9028*4882a593Smuzhiyun parent->txchan_per_port[np->port] +
9029*4882a593Smuzhiyun (np->port == 0 ? 3 : 1));
9030*4882a593Smuzhiyun BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
9031*4882a593Smuzhiyun
9032*4882a593Smuzhiyun for (i = 0; i < num_irqs; i++) {
9033*4882a593Smuzhiyun msi_vec[i].vector = 0;
9034*4882a593Smuzhiyun msi_vec[i].entry = i;
9035*4882a593Smuzhiyun }
9036*4882a593Smuzhiyun
9037*4882a593Smuzhiyun num_irqs = pci_enable_msix_range(pdev, msi_vec, 1, num_irqs);
9038*4882a593Smuzhiyun if (num_irqs < 0) {
9039*4882a593Smuzhiyun np->flags &= ~NIU_FLAGS_MSIX;
9040*4882a593Smuzhiyun return;
9041*4882a593Smuzhiyun }
9042*4882a593Smuzhiyun
9043*4882a593Smuzhiyun np->flags |= NIU_FLAGS_MSIX;
9044*4882a593Smuzhiyun for (i = 0; i < num_irqs; i++)
9045*4882a593Smuzhiyun np->ldg[i].irq = msi_vec[i].vector;
9046*4882a593Smuzhiyun np->num_ldg = num_irqs;
9047*4882a593Smuzhiyun }
9048*4882a593Smuzhiyun
niu_n2_irq_init(struct niu * np,u8 * ldg_num_map)9049*4882a593Smuzhiyun static int niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
9050*4882a593Smuzhiyun {
9051*4882a593Smuzhiyun #ifdef CONFIG_SPARC64
9052*4882a593Smuzhiyun struct platform_device *op = np->op;
9053*4882a593Smuzhiyun const u32 *int_prop;
9054*4882a593Smuzhiyun int i;
9055*4882a593Smuzhiyun
9056*4882a593Smuzhiyun int_prop = of_get_property(op->dev.of_node, "interrupts", NULL);
9057*4882a593Smuzhiyun if (!int_prop)
9058*4882a593Smuzhiyun return -ENODEV;
9059*4882a593Smuzhiyun
9060*4882a593Smuzhiyun for (i = 0; i < op->archdata.num_irqs; i++) {
9061*4882a593Smuzhiyun ldg_num_map[i] = int_prop[i];
9062*4882a593Smuzhiyun np->ldg[i].irq = op->archdata.irqs[i];
9063*4882a593Smuzhiyun }
9064*4882a593Smuzhiyun
9065*4882a593Smuzhiyun np->num_ldg = op->archdata.num_irqs;
9066*4882a593Smuzhiyun
9067*4882a593Smuzhiyun return 0;
9068*4882a593Smuzhiyun #else
9069*4882a593Smuzhiyun return -EINVAL;
9070*4882a593Smuzhiyun #endif
9071*4882a593Smuzhiyun }
9072*4882a593Smuzhiyun
niu_ldg_init(struct niu * np)9073*4882a593Smuzhiyun static int niu_ldg_init(struct niu *np)
9074*4882a593Smuzhiyun {
9075*4882a593Smuzhiyun struct niu_parent *parent = np->parent;
9076*4882a593Smuzhiyun u8 ldg_num_map[NIU_NUM_LDG];
9077*4882a593Smuzhiyun int first_chan, num_chan;
9078*4882a593Smuzhiyun int i, err, ldg_rotor;
9079*4882a593Smuzhiyun u8 port;
9080*4882a593Smuzhiyun
9081*4882a593Smuzhiyun np->num_ldg = 1;
9082*4882a593Smuzhiyun np->ldg[0].irq = np->dev->irq;
9083*4882a593Smuzhiyun if (parent->plat_type == PLAT_TYPE_NIU) {
9084*4882a593Smuzhiyun err = niu_n2_irq_init(np, ldg_num_map);
9085*4882a593Smuzhiyun if (err)
9086*4882a593Smuzhiyun return err;
9087*4882a593Smuzhiyun } else
9088*4882a593Smuzhiyun niu_try_msix(np, ldg_num_map);
9089*4882a593Smuzhiyun
9090*4882a593Smuzhiyun port = np->port;
9091*4882a593Smuzhiyun for (i = 0; i < np->num_ldg; i++) {
9092*4882a593Smuzhiyun struct niu_ldg *lp = &np->ldg[i];
9093*4882a593Smuzhiyun
9094*4882a593Smuzhiyun netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
9095*4882a593Smuzhiyun
9096*4882a593Smuzhiyun lp->np = np;
9097*4882a593Smuzhiyun lp->ldg_num = ldg_num_map[i];
9098*4882a593Smuzhiyun lp->timer = 2; /* XXX */
9099*4882a593Smuzhiyun
9100*4882a593Smuzhiyun /* On N2 NIU the firmware has setup the SID mappings so they go
9101*4882a593Smuzhiyun * to the correct values that will route the LDG to the proper
9102*4882a593Smuzhiyun * interrupt in the NCU interrupt table.
9103*4882a593Smuzhiyun */
9104*4882a593Smuzhiyun if (np->parent->plat_type != PLAT_TYPE_NIU) {
9105*4882a593Smuzhiyun err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
9106*4882a593Smuzhiyun if (err)
9107*4882a593Smuzhiyun return err;
9108*4882a593Smuzhiyun }
9109*4882a593Smuzhiyun }
9110*4882a593Smuzhiyun
9111*4882a593Smuzhiyun /* We adopt the LDG assignment ordering used by the N2 NIU
9112*4882a593Smuzhiyun * 'interrupt' properties because that simplifies a lot of
9113*4882a593Smuzhiyun * things. This ordering is:
9114*4882a593Smuzhiyun *
9115*4882a593Smuzhiyun * MAC
9116*4882a593Smuzhiyun * MIF (if port zero)
9117*4882a593Smuzhiyun * SYSERR (if port zero)
9118*4882a593Smuzhiyun * RX channels
9119*4882a593Smuzhiyun * TX channels
9120*4882a593Smuzhiyun */
9121*4882a593Smuzhiyun
9122*4882a593Smuzhiyun ldg_rotor = 0;
9123*4882a593Smuzhiyun
9124*4882a593Smuzhiyun err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
9125*4882a593Smuzhiyun LDN_MAC(port));
9126*4882a593Smuzhiyun if (err)
9127*4882a593Smuzhiyun return err;
9128*4882a593Smuzhiyun
9129*4882a593Smuzhiyun ldg_rotor++;
9130*4882a593Smuzhiyun if (ldg_rotor == np->num_ldg)
9131*4882a593Smuzhiyun ldg_rotor = 0;
9132*4882a593Smuzhiyun
9133*4882a593Smuzhiyun if (port == 0) {
9134*4882a593Smuzhiyun err = niu_ldg_assign_ldn(np, parent,
9135*4882a593Smuzhiyun ldg_num_map[ldg_rotor],
9136*4882a593Smuzhiyun LDN_MIF);
9137*4882a593Smuzhiyun if (err)
9138*4882a593Smuzhiyun return err;
9139*4882a593Smuzhiyun
9140*4882a593Smuzhiyun ldg_rotor++;
9141*4882a593Smuzhiyun if (ldg_rotor == np->num_ldg)
9142*4882a593Smuzhiyun ldg_rotor = 0;
9143*4882a593Smuzhiyun
9144*4882a593Smuzhiyun err = niu_ldg_assign_ldn(np, parent,
9145*4882a593Smuzhiyun ldg_num_map[ldg_rotor],
9146*4882a593Smuzhiyun LDN_DEVICE_ERROR);
9147*4882a593Smuzhiyun if (err)
9148*4882a593Smuzhiyun return err;
9149*4882a593Smuzhiyun
9150*4882a593Smuzhiyun ldg_rotor++;
9151*4882a593Smuzhiyun if (ldg_rotor == np->num_ldg)
9152*4882a593Smuzhiyun ldg_rotor = 0;
9153*4882a593Smuzhiyun
9154*4882a593Smuzhiyun }
9155*4882a593Smuzhiyun
9156*4882a593Smuzhiyun first_chan = 0;
9157*4882a593Smuzhiyun for (i = 0; i < port; i++)
9158*4882a593Smuzhiyun first_chan += parent->rxchan_per_port[i];
9159*4882a593Smuzhiyun num_chan = parent->rxchan_per_port[port];
9160*4882a593Smuzhiyun
9161*4882a593Smuzhiyun for (i = first_chan; i < (first_chan + num_chan); i++) {
9162*4882a593Smuzhiyun err = niu_ldg_assign_ldn(np, parent,
9163*4882a593Smuzhiyun ldg_num_map[ldg_rotor],
9164*4882a593Smuzhiyun LDN_RXDMA(i));
9165*4882a593Smuzhiyun if (err)
9166*4882a593Smuzhiyun return err;
9167*4882a593Smuzhiyun ldg_rotor++;
9168*4882a593Smuzhiyun if (ldg_rotor == np->num_ldg)
9169*4882a593Smuzhiyun ldg_rotor = 0;
9170*4882a593Smuzhiyun }
9171*4882a593Smuzhiyun
9172*4882a593Smuzhiyun first_chan = 0;
9173*4882a593Smuzhiyun for (i = 0; i < port; i++)
9174*4882a593Smuzhiyun first_chan += parent->txchan_per_port[i];
9175*4882a593Smuzhiyun num_chan = parent->txchan_per_port[port];
9176*4882a593Smuzhiyun for (i = first_chan; i < (first_chan + num_chan); i++) {
9177*4882a593Smuzhiyun err = niu_ldg_assign_ldn(np, parent,
9178*4882a593Smuzhiyun ldg_num_map[ldg_rotor],
9179*4882a593Smuzhiyun LDN_TXDMA(i));
9180*4882a593Smuzhiyun if (err)
9181*4882a593Smuzhiyun return err;
9182*4882a593Smuzhiyun ldg_rotor++;
9183*4882a593Smuzhiyun if (ldg_rotor == np->num_ldg)
9184*4882a593Smuzhiyun ldg_rotor = 0;
9185*4882a593Smuzhiyun }
9186*4882a593Smuzhiyun
9187*4882a593Smuzhiyun return 0;
9188*4882a593Smuzhiyun }
9189*4882a593Smuzhiyun
niu_ldg_free(struct niu * np)9190*4882a593Smuzhiyun static void niu_ldg_free(struct niu *np)
9191*4882a593Smuzhiyun {
9192*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_MSIX)
9193*4882a593Smuzhiyun pci_disable_msix(np->pdev);
9194*4882a593Smuzhiyun }
9195*4882a593Smuzhiyun
niu_get_of_props(struct niu * np)9196*4882a593Smuzhiyun static int niu_get_of_props(struct niu *np)
9197*4882a593Smuzhiyun {
9198*4882a593Smuzhiyun #ifdef CONFIG_SPARC64
9199*4882a593Smuzhiyun struct net_device *dev = np->dev;
9200*4882a593Smuzhiyun struct device_node *dp;
9201*4882a593Smuzhiyun const char *phy_type;
9202*4882a593Smuzhiyun const u8 *mac_addr;
9203*4882a593Smuzhiyun const char *model;
9204*4882a593Smuzhiyun int prop_len;
9205*4882a593Smuzhiyun
9206*4882a593Smuzhiyun if (np->parent->plat_type == PLAT_TYPE_NIU)
9207*4882a593Smuzhiyun dp = np->op->dev.of_node;
9208*4882a593Smuzhiyun else
9209*4882a593Smuzhiyun dp = pci_device_to_OF_node(np->pdev);
9210*4882a593Smuzhiyun
9211*4882a593Smuzhiyun phy_type = of_get_property(dp, "phy-type", &prop_len);
9212*4882a593Smuzhiyun if (!phy_type) {
9213*4882a593Smuzhiyun netdev_err(dev, "%pOF: OF node lacks phy-type property\n", dp);
9214*4882a593Smuzhiyun return -EINVAL;
9215*4882a593Smuzhiyun }
9216*4882a593Smuzhiyun
9217*4882a593Smuzhiyun if (!strcmp(phy_type, "none"))
9218*4882a593Smuzhiyun return -ENODEV;
9219*4882a593Smuzhiyun
9220*4882a593Smuzhiyun strcpy(np->vpd.phy_type, phy_type);
9221*4882a593Smuzhiyun
9222*4882a593Smuzhiyun if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
9223*4882a593Smuzhiyun netdev_err(dev, "%pOF: Illegal phy string [%s]\n",
9224*4882a593Smuzhiyun dp, np->vpd.phy_type);
9225*4882a593Smuzhiyun return -EINVAL;
9226*4882a593Smuzhiyun }
9227*4882a593Smuzhiyun
9228*4882a593Smuzhiyun mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
9229*4882a593Smuzhiyun if (!mac_addr) {
9230*4882a593Smuzhiyun netdev_err(dev, "%pOF: OF node lacks local-mac-address property\n",
9231*4882a593Smuzhiyun dp);
9232*4882a593Smuzhiyun return -EINVAL;
9233*4882a593Smuzhiyun }
9234*4882a593Smuzhiyun if (prop_len != dev->addr_len) {
9235*4882a593Smuzhiyun netdev_err(dev, "%pOF: OF MAC address prop len (%d) is wrong\n",
9236*4882a593Smuzhiyun dp, prop_len);
9237*4882a593Smuzhiyun }
9238*4882a593Smuzhiyun memcpy(dev->dev_addr, mac_addr, dev->addr_len);
9239*4882a593Smuzhiyun if (!is_valid_ether_addr(&dev->dev_addr[0])) {
9240*4882a593Smuzhiyun netdev_err(dev, "%pOF: OF MAC address is invalid\n", dp);
9241*4882a593Smuzhiyun netdev_err(dev, "%pOF: [ %pM ]\n", dp, dev->dev_addr);
9242*4882a593Smuzhiyun return -EINVAL;
9243*4882a593Smuzhiyun }
9244*4882a593Smuzhiyun
9245*4882a593Smuzhiyun model = of_get_property(dp, "model", &prop_len);
9246*4882a593Smuzhiyun
9247*4882a593Smuzhiyun if (model)
9248*4882a593Smuzhiyun strcpy(np->vpd.model, model);
9249*4882a593Smuzhiyun
9250*4882a593Smuzhiyun if (of_find_property(dp, "hot-swappable-phy", &prop_len)) {
9251*4882a593Smuzhiyun np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
9252*4882a593Smuzhiyun NIU_FLAGS_HOTPLUG_PHY);
9253*4882a593Smuzhiyun }
9254*4882a593Smuzhiyun
9255*4882a593Smuzhiyun return 0;
9256*4882a593Smuzhiyun #else
9257*4882a593Smuzhiyun return -EINVAL;
9258*4882a593Smuzhiyun #endif
9259*4882a593Smuzhiyun }
9260*4882a593Smuzhiyun
niu_get_invariants(struct niu * np)9261*4882a593Smuzhiyun static int niu_get_invariants(struct niu *np)
9262*4882a593Smuzhiyun {
9263*4882a593Smuzhiyun int err, have_props;
9264*4882a593Smuzhiyun u32 offset;
9265*4882a593Smuzhiyun
9266*4882a593Smuzhiyun err = niu_get_of_props(np);
9267*4882a593Smuzhiyun if (err == -ENODEV)
9268*4882a593Smuzhiyun return err;
9269*4882a593Smuzhiyun
9270*4882a593Smuzhiyun have_props = !err;
9271*4882a593Smuzhiyun
9272*4882a593Smuzhiyun err = niu_init_mac_ipp_pcs_base(np);
9273*4882a593Smuzhiyun if (err)
9274*4882a593Smuzhiyun return err;
9275*4882a593Smuzhiyun
9276*4882a593Smuzhiyun if (have_props) {
9277*4882a593Smuzhiyun err = niu_get_and_validate_port(np);
9278*4882a593Smuzhiyun if (err)
9279*4882a593Smuzhiyun return err;
9280*4882a593Smuzhiyun
9281*4882a593Smuzhiyun } else {
9282*4882a593Smuzhiyun if (np->parent->plat_type == PLAT_TYPE_NIU)
9283*4882a593Smuzhiyun return -EINVAL;
9284*4882a593Smuzhiyun
9285*4882a593Smuzhiyun nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
9286*4882a593Smuzhiyun offset = niu_pci_vpd_offset(np);
9287*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
9288*4882a593Smuzhiyun "%s() VPD offset [%08x]\n", __func__, offset);
9289*4882a593Smuzhiyun if (offset) {
9290*4882a593Smuzhiyun err = niu_pci_vpd_fetch(np, offset);
9291*4882a593Smuzhiyun if (err < 0)
9292*4882a593Smuzhiyun return err;
9293*4882a593Smuzhiyun }
9294*4882a593Smuzhiyun nw64(ESPC_PIO_EN, 0);
9295*4882a593Smuzhiyun
9296*4882a593Smuzhiyun if (np->flags & NIU_FLAGS_VPD_VALID) {
9297*4882a593Smuzhiyun niu_pci_vpd_validate(np);
9298*4882a593Smuzhiyun err = niu_get_and_validate_port(np);
9299*4882a593Smuzhiyun if (err)
9300*4882a593Smuzhiyun return err;
9301*4882a593Smuzhiyun }
9302*4882a593Smuzhiyun
9303*4882a593Smuzhiyun if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
9304*4882a593Smuzhiyun err = niu_get_and_validate_port(np);
9305*4882a593Smuzhiyun if (err)
9306*4882a593Smuzhiyun return err;
9307*4882a593Smuzhiyun err = niu_pci_probe_sprom(np);
9308*4882a593Smuzhiyun if (err)
9309*4882a593Smuzhiyun return err;
9310*4882a593Smuzhiyun }
9311*4882a593Smuzhiyun }
9312*4882a593Smuzhiyun
9313*4882a593Smuzhiyun err = niu_probe_ports(np);
9314*4882a593Smuzhiyun if (err)
9315*4882a593Smuzhiyun return err;
9316*4882a593Smuzhiyun
9317*4882a593Smuzhiyun niu_ldg_init(np);
9318*4882a593Smuzhiyun
9319*4882a593Smuzhiyun niu_classifier_swstate_init(np);
9320*4882a593Smuzhiyun niu_link_config_init(np);
9321*4882a593Smuzhiyun
9322*4882a593Smuzhiyun err = niu_determine_phy_disposition(np);
9323*4882a593Smuzhiyun if (!err)
9324*4882a593Smuzhiyun err = niu_init_link(np);
9325*4882a593Smuzhiyun
9326*4882a593Smuzhiyun return err;
9327*4882a593Smuzhiyun }
9328*4882a593Smuzhiyun
9329*4882a593Smuzhiyun static LIST_HEAD(niu_parent_list);
9330*4882a593Smuzhiyun static DEFINE_MUTEX(niu_parent_lock);
9331*4882a593Smuzhiyun static int niu_parent_index;
9332*4882a593Smuzhiyun
show_port_phy(struct device * dev,struct device_attribute * attr,char * buf)9333*4882a593Smuzhiyun static ssize_t show_port_phy(struct device *dev,
9334*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
9335*4882a593Smuzhiyun {
9336*4882a593Smuzhiyun struct platform_device *plat_dev = to_platform_device(dev);
9337*4882a593Smuzhiyun struct niu_parent *p = dev_get_platdata(&plat_dev->dev);
9338*4882a593Smuzhiyun u32 port_phy = p->port_phy;
9339*4882a593Smuzhiyun char *orig_buf = buf;
9340*4882a593Smuzhiyun int i;
9341*4882a593Smuzhiyun
9342*4882a593Smuzhiyun if (port_phy == PORT_PHY_UNKNOWN ||
9343*4882a593Smuzhiyun port_phy == PORT_PHY_INVALID)
9344*4882a593Smuzhiyun return 0;
9345*4882a593Smuzhiyun
9346*4882a593Smuzhiyun for (i = 0; i < p->num_ports; i++) {
9347*4882a593Smuzhiyun const char *type_str;
9348*4882a593Smuzhiyun int type;
9349*4882a593Smuzhiyun
9350*4882a593Smuzhiyun type = phy_decode(port_phy, i);
9351*4882a593Smuzhiyun if (type == PORT_TYPE_10G)
9352*4882a593Smuzhiyun type_str = "10G";
9353*4882a593Smuzhiyun else
9354*4882a593Smuzhiyun type_str = "1G";
9355*4882a593Smuzhiyun buf += sprintf(buf,
9356*4882a593Smuzhiyun (i == 0) ? "%s" : " %s",
9357*4882a593Smuzhiyun type_str);
9358*4882a593Smuzhiyun }
9359*4882a593Smuzhiyun buf += sprintf(buf, "\n");
9360*4882a593Smuzhiyun return buf - orig_buf;
9361*4882a593Smuzhiyun }
9362*4882a593Smuzhiyun
show_plat_type(struct device * dev,struct device_attribute * attr,char * buf)9363*4882a593Smuzhiyun static ssize_t show_plat_type(struct device *dev,
9364*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
9365*4882a593Smuzhiyun {
9366*4882a593Smuzhiyun struct platform_device *plat_dev = to_platform_device(dev);
9367*4882a593Smuzhiyun struct niu_parent *p = dev_get_platdata(&plat_dev->dev);
9368*4882a593Smuzhiyun const char *type_str;
9369*4882a593Smuzhiyun
9370*4882a593Smuzhiyun switch (p->plat_type) {
9371*4882a593Smuzhiyun case PLAT_TYPE_ATLAS:
9372*4882a593Smuzhiyun type_str = "atlas";
9373*4882a593Smuzhiyun break;
9374*4882a593Smuzhiyun case PLAT_TYPE_NIU:
9375*4882a593Smuzhiyun type_str = "niu";
9376*4882a593Smuzhiyun break;
9377*4882a593Smuzhiyun case PLAT_TYPE_VF_P0:
9378*4882a593Smuzhiyun type_str = "vf_p0";
9379*4882a593Smuzhiyun break;
9380*4882a593Smuzhiyun case PLAT_TYPE_VF_P1:
9381*4882a593Smuzhiyun type_str = "vf_p1";
9382*4882a593Smuzhiyun break;
9383*4882a593Smuzhiyun default:
9384*4882a593Smuzhiyun type_str = "unknown";
9385*4882a593Smuzhiyun break;
9386*4882a593Smuzhiyun }
9387*4882a593Smuzhiyun
9388*4882a593Smuzhiyun return sprintf(buf, "%s\n", type_str);
9389*4882a593Smuzhiyun }
9390*4882a593Smuzhiyun
__show_chan_per_port(struct device * dev,struct device_attribute * attr,char * buf,int rx)9391*4882a593Smuzhiyun static ssize_t __show_chan_per_port(struct device *dev,
9392*4882a593Smuzhiyun struct device_attribute *attr, char *buf,
9393*4882a593Smuzhiyun int rx)
9394*4882a593Smuzhiyun {
9395*4882a593Smuzhiyun struct platform_device *plat_dev = to_platform_device(dev);
9396*4882a593Smuzhiyun struct niu_parent *p = dev_get_platdata(&plat_dev->dev);
9397*4882a593Smuzhiyun char *orig_buf = buf;
9398*4882a593Smuzhiyun u8 *arr;
9399*4882a593Smuzhiyun int i;
9400*4882a593Smuzhiyun
9401*4882a593Smuzhiyun arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
9402*4882a593Smuzhiyun
9403*4882a593Smuzhiyun for (i = 0; i < p->num_ports; i++) {
9404*4882a593Smuzhiyun buf += sprintf(buf,
9405*4882a593Smuzhiyun (i == 0) ? "%d" : " %d",
9406*4882a593Smuzhiyun arr[i]);
9407*4882a593Smuzhiyun }
9408*4882a593Smuzhiyun buf += sprintf(buf, "\n");
9409*4882a593Smuzhiyun
9410*4882a593Smuzhiyun return buf - orig_buf;
9411*4882a593Smuzhiyun }
9412*4882a593Smuzhiyun
show_rxchan_per_port(struct device * dev,struct device_attribute * attr,char * buf)9413*4882a593Smuzhiyun static ssize_t show_rxchan_per_port(struct device *dev,
9414*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
9415*4882a593Smuzhiyun {
9416*4882a593Smuzhiyun return __show_chan_per_port(dev, attr, buf, 1);
9417*4882a593Smuzhiyun }
9418*4882a593Smuzhiyun
show_txchan_per_port(struct device * dev,struct device_attribute * attr,char * buf)9419*4882a593Smuzhiyun static ssize_t show_txchan_per_port(struct device *dev,
9420*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
9421*4882a593Smuzhiyun {
9422*4882a593Smuzhiyun return __show_chan_per_port(dev, attr, buf, 1);
9423*4882a593Smuzhiyun }
9424*4882a593Smuzhiyun
show_num_ports(struct device * dev,struct device_attribute * attr,char * buf)9425*4882a593Smuzhiyun static ssize_t show_num_ports(struct device *dev,
9426*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
9427*4882a593Smuzhiyun {
9428*4882a593Smuzhiyun struct platform_device *plat_dev = to_platform_device(dev);
9429*4882a593Smuzhiyun struct niu_parent *p = dev_get_platdata(&plat_dev->dev);
9430*4882a593Smuzhiyun
9431*4882a593Smuzhiyun return sprintf(buf, "%d\n", p->num_ports);
9432*4882a593Smuzhiyun }
9433*4882a593Smuzhiyun
9434*4882a593Smuzhiyun static struct device_attribute niu_parent_attributes[] = {
9435*4882a593Smuzhiyun __ATTR(port_phy, 0444, show_port_phy, NULL),
9436*4882a593Smuzhiyun __ATTR(plat_type, 0444, show_plat_type, NULL),
9437*4882a593Smuzhiyun __ATTR(rxchan_per_port, 0444, show_rxchan_per_port, NULL),
9438*4882a593Smuzhiyun __ATTR(txchan_per_port, 0444, show_txchan_per_port, NULL),
9439*4882a593Smuzhiyun __ATTR(num_ports, 0444, show_num_ports, NULL),
9440*4882a593Smuzhiyun {}
9441*4882a593Smuzhiyun };
9442*4882a593Smuzhiyun
niu_new_parent(struct niu * np,union niu_parent_id * id,u8 ptype)9443*4882a593Smuzhiyun static struct niu_parent *niu_new_parent(struct niu *np,
9444*4882a593Smuzhiyun union niu_parent_id *id, u8 ptype)
9445*4882a593Smuzhiyun {
9446*4882a593Smuzhiyun struct platform_device *plat_dev;
9447*4882a593Smuzhiyun struct niu_parent *p;
9448*4882a593Smuzhiyun int i;
9449*4882a593Smuzhiyun
9450*4882a593Smuzhiyun plat_dev = platform_device_register_simple("niu-board", niu_parent_index,
9451*4882a593Smuzhiyun NULL, 0);
9452*4882a593Smuzhiyun if (IS_ERR(plat_dev))
9453*4882a593Smuzhiyun return NULL;
9454*4882a593Smuzhiyun
9455*4882a593Smuzhiyun for (i = 0; niu_parent_attributes[i].attr.name; i++) {
9456*4882a593Smuzhiyun int err = device_create_file(&plat_dev->dev,
9457*4882a593Smuzhiyun &niu_parent_attributes[i]);
9458*4882a593Smuzhiyun if (err)
9459*4882a593Smuzhiyun goto fail_unregister;
9460*4882a593Smuzhiyun }
9461*4882a593Smuzhiyun
9462*4882a593Smuzhiyun p = kzalloc(sizeof(*p), GFP_KERNEL);
9463*4882a593Smuzhiyun if (!p)
9464*4882a593Smuzhiyun goto fail_unregister;
9465*4882a593Smuzhiyun
9466*4882a593Smuzhiyun p->index = niu_parent_index++;
9467*4882a593Smuzhiyun
9468*4882a593Smuzhiyun plat_dev->dev.platform_data = p;
9469*4882a593Smuzhiyun p->plat_dev = plat_dev;
9470*4882a593Smuzhiyun
9471*4882a593Smuzhiyun memcpy(&p->id, id, sizeof(*id));
9472*4882a593Smuzhiyun p->plat_type = ptype;
9473*4882a593Smuzhiyun INIT_LIST_HEAD(&p->list);
9474*4882a593Smuzhiyun atomic_set(&p->refcnt, 0);
9475*4882a593Smuzhiyun list_add(&p->list, &niu_parent_list);
9476*4882a593Smuzhiyun spin_lock_init(&p->lock);
9477*4882a593Smuzhiyun
9478*4882a593Smuzhiyun p->rxdma_clock_divider = 7500;
9479*4882a593Smuzhiyun
9480*4882a593Smuzhiyun p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
9481*4882a593Smuzhiyun if (p->plat_type == PLAT_TYPE_NIU)
9482*4882a593Smuzhiyun p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
9483*4882a593Smuzhiyun
9484*4882a593Smuzhiyun for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
9485*4882a593Smuzhiyun int index = i - CLASS_CODE_USER_PROG1;
9486*4882a593Smuzhiyun
9487*4882a593Smuzhiyun p->tcam_key[index] = TCAM_KEY_TSEL;
9488*4882a593Smuzhiyun p->flow_key[index] = (FLOW_KEY_IPSA |
9489*4882a593Smuzhiyun FLOW_KEY_IPDA |
9490*4882a593Smuzhiyun FLOW_KEY_PROTO |
9491*4882a593Smuzhiyun (FLOW_KEY_L4_BYTE12 <<
9492*4882a593Smuzhiyun FLOW_KEY_L4_0_SHIFT) |
9493*4882a593Smuzhiyun (FLOW_KEY_L4_BYTE12 <<
9494*4882a593Smuzhiyun FLOW_KEY_L4_1_SHIFT));
9495*4882a593Smuzhiyun }
9496*4882a593Smuzhiyun
9497*4882a593Smuzhiyun for (i = 0; i < LDN_MAX + 1; i++)
9498*4882a593Smuzhiyun p->ldg_map[i] = LDG_INVALID;
9499*4882a593Smuzhiyun
9500*4882a593Smuzhiyun return p;
9501*4882a593Smuzhiyun
9502*4882a593Smuzhiyun fail_unregister:
9503*4882a593Smuzhiyun platform_device_unregister(plat_dev);
9504*4882a593Smuzhiyun return NULL;
9505*4882a593Smuzhiyun }
9506*4882a593Smuzhiyun
niu_get_parent(struct niu * np,union niu_parent_id * id,u8 ptype)9507*4882a593Smuzhiyun static struct niu_parent *niu_get_parent(struct niu *np,
9508*4882a593Smuzhiyun union niu_parent_id *id, u8 ptype)
9509*4882a593Smuzhiyun {
9510*4882a593Smuzhiyun struct niu_parent *p, *tmp;
9511*4882a593Smuzhiyun int port = np->port;
9512*4882a593Smuzhiyun
9513*4882a593Smuzhiyun mutex_lock(&niu_parent_lock);
9514*4882a593Smuzhiyun p = NULL;
9515*4882a593Smuzhiyun list_for_each_entry(tmp, &niu_parent_list, list) {
9516*4882a593Smuzhiyun if (!memcmp(id, &tmp->id, sizeof(*id))) {
9517*4882a593Smuzhiyun p = tmp;
9518*4882a593Smuzhiyun break;
9519*4882a593Smuzhiyun }
9520*4882a593Smuzhiyun }
9521*4882a593Smuzhiyun if (!p)
9522*4882a593Smuzhiyun p = niu_new_parent(np, id, ptype);
9523*4882a593Smuzhiyun
9524*4882a593Smuzhiyun if (p) {
9525*4882a593Smuzhiyun char port_name[8];
9526*4882a593Smuzhiyun int err;
9527*4882a593Smuzhiyun
9528*4882a593Smuzhiyun sprintf(port_name, "port%d", port);
9529*4882a593Smuzhiyun err = sysfs_create_link(&p->plat_dev->dev.kobj,
9530*4882a593Smuzhiyun &np->device->kobj,
9531*4882a593Smuzhiyun port_name);
9532*4882a593Smuzhiyun if (!err) {
9533*4882a593Smuzhiyun p->ports[port] = np;
9534*4882a593Smuzhiyun atomic_inc(&p->refcnt);
9535*4882a593Smuzhiyun }
9536*4882a593Smuzhiyun }
9537*4882a593Smuzhiyun mutex_unlock(&niu_parent_lock);
9538*4882a593Smuzhiyun
9539*4882a593Smuzhiyun return p;
9540*4882a593Smuzhiyun }
9541*4882a593Smuzhiyun
niu_put_parent(struct niu * np)9542*4882a593Smuzhiyun static void niu_put_parent(struct niu *np)
9543*4882a593Smuzhiyun {
9544*4882a593Smuzhiyun struct niu_parent *p = np->parent;
9545*4882a593Smuzhiyun u8 port = np->port;
9546*4882a593Smuzhiyun char port_name[8];
9547*4882a593Smuzhiyun
9548*4882a593Smuzhiyun BUG_ON(!p || p->ports[port] != np);
9549*4882a593Smuzhiyun
9550*4882a593Smuzhiyun netif_printk(np, probe, KERN_DEBUG, np->dev,
9551*4882a593Smuzhiyun "%s() port[%u]\n", __func__, port);
9552*4882a593Smuzhiyun
9553*4882a593Smuzhiyun sprintf(port_name, "port%d", port);
9554*4882a593Smuzhiyun
9555*4882a593Smuzhiyun mutex_lock(&niu_parent_lock);
9556*4882a593Smuzhiyun
9557*4882a593Smuzhiyun sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
9558*4882a593Smuzhiyun
9559*4882a593Smuzhiyun p->ports[port] = NULL;
9560*4882a593Smuzhiyun np->parent = NULL;
9561*4882a593Smuzhiyun
9562*4882a593Smuzhiyun if (atomic_dec_and_test(&p->refcnt)) {
9563*4882a593Smuzhiyun list_del(&p->list);
9564*4882a593Smuzhiyun platform_device_unregister(p->plat_dev);
9565*4882a593Smuzhiyun }
9566*4882a593Smuzhiyun
9567*4882a593Smuzhiyun mutex_unlock(&niu_parent_lock);
9568*4882a593Smuzhiyun }
9569*4882a593Smuzhiyun
niu_pci_alloc_coherent(struct device * dev,size_t size,u64 * handle,gfp_t flag)9570*4882a593Smuzhiyun static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
9571*4882a593Smuzhiyun u64 *handle, gfp_t flag)
9572*4882a593Smuzhiyun {
9573*4882a593Smuzhiyun dma_addr_t dh;
9574*4882a593Smuzhiyun void *ret;
9575*4882a593Smuzhiyun
9576*4882a593Smuzhiyun ret = dma_alloc_coherent(dev, size, &dh, flag);
9577*4882a593Smuzhiyun if (ret)
9578*4882a593Smuzhiyun *handle = dh;
9579*4882a593Smuzhiyun return ret;
9580*4882a593Smuzhiyun }
9581*4882a593Smuzhiyun
niu_pci_free_coherent(struct device * dev,size_t size,void * cpu_addr,u64 handle)9582*4882a593Smuzhiyun static void niu_pci_free_coherent(struct device *dev, size_t size,
9583*4882a593Smuzhiyun void *cpu_addr, u64 handle)
9584*4882a593Smuzhiyun {
9585*4882a593Smuzhiyun dma_free_coherent(dev, size, cpu_addr, handle);
9586*4882a593Smuzhiyun }
9587*4882a593Smuzhiyun
niu_pci_map_page(struct device * dev,struct page * page,unsigned long offset,size_t size,enum dma_data_direction direction)9588*4882a593Smuzhiyun static u64 niu_pci_map_page(struct device *dev, struct page *page,
9589*4882a593Smuzhiyun unsigned long offset, size_t size,
9590*4882a593Smuzhiyun enum dma_data_direction direction)
9591*4882a593Smuzhiyun {
9592*4882a593Smuzhiyun return dma_map_page(dev, page, offset, size, direction);
9593*4882a593Smuzhiyun }
9594*4882a593Smuzhiyun
niu_pci_unmap_page(struct device * dev,u64 dma_address,size_t size,enum dma_data_direction direction)9595*4882a593Smuzhiyun static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
9596*4882a593Smuzhiyun size_t size, enum dma_data_direction direction)
9597*4882a593Smuzhiyun {
9598*4882a593Smuzhiyun dma_unmap_page(dev, dma_address, size, direction);
9599*4882a593Smuzhiyun }
9600*4882a593Smuzhiyun
niu_pci_map_single(struct device * dev,void * cpu_addr,size_t size,enum dma_data_direction direction)9601*4882a593Smuzhiyun static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
9602*4882a593Smuzhiyun size_t size,
9603*4882a593Smuzhiyun enum dma_data_direction direction)
9604*4882a593Smuzhiyun {
9605*4882a593Smuzhiyun return dma_map_single(dev, cpu_addr, size, direction);
9606*4882a593Smuzhiyun }
9607*4882a593Smuzhiyun
niu_pci_unmap_single(struct device * dev,u64 dma_address,size_t size,enum dma_data_direction direction)9608*4882a593Smuzhiyun static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
9609*4882a593Smuzhiyun size_t size,
9610*4882a593Smuzhiyun enum dma_data_direction direction)
9611*4882a593Smuzhiyun {
9612*4882a593Smuzhiyun dma_unmap_single(dev, dma_address, size, direction);
9613*4882a593Smuzhiyun }
9614*4882a593Smuzhiyun
9615*4882a593Smuzhiyun static const struct niu_ops niu_pci_ops = {
9616*4882a593Smuzhiyun .alloc_coherent = niu_pci_alloc_coherent,
9617*4882a593Smuzhiyun .free_coherent = niu_pci_free_coherent,
9618*4882a593Smuzhiyun .map_page = niu_pci_map_page,
9619*4882a593Smuzhiyun .unmap_page = niu_pci_unmap_page,
9620*4882a593Smuzhiyun .map_single = niu_pci_map_single,
9621*4882a593Smuzhiyun .unmap_single = niu_pci_unmap_single,
9622*4882a593Smuzhiyun };
9623*4882a593Smuzhiyun
niu_driver_version(void)9624*4882a593Smuzhiyun static void niu_driver_version(void)
9625*4882a593Smuzhiyun {
9626*4882a593Smuzhiyun static int niu_version_printed;
9627*4882a593Smuzhiyun
9628*4882a593Smuzhiyun if (niu_version_printed++ == 0)
9629*4882a593Smuzhiyun pr_info("%s", version);
9630*4882a593Smuzhiyun }
9631*4882a593Smuzhiyun
niu_alloc_and_init(struct device * gen_dev,struct pci_dev * pdev,struct platform_device * op,const struct niu_ops * ops,u8 port)9632*4882a593Smuzhiyun static struct net_device *niu_alloc_and_init(struct device *gen_dev,
9633*4882a593Smuzhiyun struct pci_dev *pdev,
9634*4882a593Smuzhiyun struct platform_device *op,
9635*4882a593Smuzhiyun const struct niu_ops *ops, u8 port)
9636*4882a593Smuzhiyun {
9637*4882a593Smuzhiyun struct net_device *dev;
9638*4882a593Smuzhiyun struct niu *np;
9639*4882a593Smuzhiyun
9640*4882a593Smuzhiyun dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN);
9641*4882a593Smuzhiyun if (!dev)
9642*4882a593Smuzhiyun return NULL;
9643*4882a593Smuzhiyun
9644*4882a593Smuzhiyun SET_NETDEV_DEV(dev, gen_dev);
9645*4882a593Smuzhiyun
9646*4882a593Smuzhiyun np = netdev_priv(dev);
9647*4882a593Smuzhiyun np->dev = dev;
9648*4882a593Smuzhiyun np->pdev = pdev;
9649*4882a593Smuzhiyun np->op = op;
9650*4882a593Smuzhiyun np->device = gen_dev;
9651*4882a593Smuzhiyun np->ops = ops;
9652*4882a593Smuzhiyun
9653*4882a593Smuzhiyun np->msg_enable = niu_debug;
9654*4882a593Smuzhiyun
9655*4882a593Smuzhiyun spin_lock_init(&np->lock);
9656*4882a593Smuzhiyun INIT_WORK(&np->reset_task, niu_reset_task);
9657*4882a593Smuzhiyun
9658*4882a593Smuzhiyun np->port = port;
9659*4882a593Smuzhiyun
9660*4882a593Smuzhiyun return dev;
9661*4882a593Smuzhiyun }
9662*4882a593Smuzhiyun
9663*4882a593Smuzhiyun static const struct net_device_ops niu_netdev_ops = {
9664*4882a593Smuzhiyun .ndo_open = niu_open,
9665*4882a593Smuzhiyun .ndo_stop = niu_close,
9666*4882a593Smuzhiyun .ndo_start_xmit = niu_start_xmit,
9667*4882a593Smuzhiyun .ndo_get_stats64 = niu_get_stats,
9668*4882a593Smuzhiyun .ndo_set_rx_mode = niu_set_rx_mode,
9669*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
9670*4882a593Smuzhiyun .ndo_set_mac_address = niu_set_mac_addr,
9671*4882a593Smuzhiyun .ndo_do_ioctl = niu_ioctl,
9672*4882a593Smuzhiyun .ndo_tx_timeout = niu_tx_timeout,
9673*4882a593Smuzhiyun .ndo_change_mtu = niu_change_mtu,
9674*4882a593Smuzhiyun };
9675*4882a593Smuzhiyun
niu_assign_netdev_ops(struct net_device * dev)9676*4882a593Smuzhiyun static void niu_assign_netdev_ops(struct net_device *dev)
9677*4882a593Smuzhiyun {
9678*4882a593Smuzhiyun dev->netdev_ops = &niu_netdev_ops;
9679*4882a593Smuzhiyun dev->ethtool_ops = &niu_ethtool_ops;
9680*4882a593Smuzhiyun dev->watchdog_timeo = NIU_TX_TIMEOUT;
9681*4882a593Smuzhiyun }
9682*4882a593Smuzhiyun
niu_device_announce(struct niu * np)9683*4882a593Smuzhiyun static void niu_device_announce(struct niu *np)
9684*4882a593Smuzhiyun {
9685*4882a593Smuzhiyun struct net_device *dev = np->dev;
9686*4882a593Smuzhiyun
9687*4882a593Smuzhiyun pr_info("%s: NIU Ethernet %pM\n", dev->name, dev->dev_addr);
9688*4882a593Smuzhiyun
9689*4882a593Smuzhiyun if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) {
9690*4882a593Smuzhiyun pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
9691*4882a593Smuzhiyun dev->name,
9692*4882a593Smuzhiyun (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
9693*4882a593Smuzhiyun (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
9694*4882a593Smuzhiyun (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"),
9695*4882a593Smuzhiyun (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
9696*4882a593Smuzhiyun (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
9697*4882a593Smuzhiyun np->vpd.phy_type);
9698*4882a593Smuzhiyun } else {
9699*4882a593Smuzhiyun pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
9700*4882a593Smuzhiyun dev->name,
9701*4882a593Smuzhiyun (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
9702*4882a593Smuzhiyun (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
9703*4882a593Smuzhiyun (np->flags & NIU_FLAGS_FIBER ? "FIBER" :
9704*4882a593Smuzhiyun (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" :
9705*4882a593Smuzhiyun "COPPER")),
9706*4882a593Smuzhiyun (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
9707*4882a593Smuzhiyun (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
9708*4882a593Smuzhiyun np->vpd.phy_type);
9709*4882a593Smuzhiyun }
9710*4882a593Smuzhiyun }
9711*4882a593Smuzhiyun
niu_set_basic_features(struct net_device * dev)9712*4882a593Smuzhiyun static void niu_set_basic_features(struct net_device *dev)
9713*4882a593Smuzhiyun {
9714*4882a593Smuzhiyun dev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_RXHASH;
9715*4882a593Smuzhiyun dev->features |= dev->hw_features | NETIF_F_RXCSUM;
9716*4882a593Smuzhiyun }
9717*4882a593Smuzhiyun
niu_pci_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)9718*4882a593Smuzhiyun static int niu_pci_init_one(struct pci_dev *pdev,
9719*4882a593Smuzhiyun const struct pci_device_id *ent)
9720*4882a593Smuzhiyun {
9721*4882a593Smuzhiyun union niu_parent_id parent_id;
9722*4882a593Smuzhiyun struct net_device *dev;
9723*4882a593Smuzhiyun struct niu *np;
9724*4882a593Smuzhiyun int err;
9725*4882a593Smuzhiyun u64 dma_mask;
9726*4882a593Smuzhiyun
9727*4882a593Smuzhiyun niu_driver_version();
9728*4882a593Smuzhiyun
9729*4882a593Smuzhiyun err = pci_enable_device(pdev);
9730*4882a593Smuzhiyun if (err) {
9731*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
9732*4882a593Smuzhiyun return err;
9733*4882a593Smuzhiyun }
9734*4882a593Smuzhiyun
9735*4882a593Smuzhiyun if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
9736*4882a593Smuzhiyun !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
9737*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot find proper PCI device base addresses, aborting\n");
9738*4882a593Smuzhiyun err = -ENODEV;
9739*4882a593Smuzhiyun goto err_out_disable_pdev;
9740*4882a593Smuzhiyun }
9741*4882a593Smuzhiyun
9742*4882a593Smuzhiyun err = pci_request_regions(pdev, DRV_MODULE_NAME);
9743*4882a593Smuzhiyun if (err) {
9744*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
9745*4882a593Smuzhiyun goto err_out_disable_pdev;
9746*4882a593Smuzhiyun }
9747*4882a593Smuzhiyun
9748*4882a593Smuzhiyun if (!pci_is_pcie(pdev)) {
9749*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot find PCI Express capability, aborting\n");
9750*4882a593Smuzhiyun err = -ENODEV;
9751*4882a593Smuzhiyun goto err_out_free_res;
9752*4882a593Smuzhiyun }
9753*4882a593Smuzhiyun
9754*4882a593Smuzhiyun dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
9755*4882a593Smuzhiyun &niu_pci_ops, PCI_FUNC(pdev->devfn));
9756*4882a593Smuzhiyun if (!dev) {
9757*4882a593Smuzhiyun err = -ENOMEM;
9758*4882a593Smuzhiyun goto err_out_free_res;
9759*4882a593Smuzhiyun }
9760*4882a593Smuzhiyun np = netdev_priv(dev);
9761*4882a593Smuzhiyun
9762*4882a593Smuzhiyun memset(&parent_id, 0, sizeof(parent_id));
9763*4882a593Smuzhiyun parent_id.pci.domain = pci_domain_nr(pdev->bus);
9764*4882a593Smuzhiyun parent_id.pci.bus = pdev->bus->number;
9765*4882a593Smuzhiyun parent_id.pci.device = PCI_SLOT(pdev->devfn);
9766*4882a593Smuzhiyun
9767*4882a593Smuzhiyun np->parent = niu_get_parent(np, &parent_id,
9768*4882a593Smuzhiyun PLAT_TYPE_ATLAS);
9769*4882a593Smuzhiyun if (!np->parent) {
9770*4882a593Smuzhiyun err = -ENOMEM;
9771*4882a593Smuzhiyun goto err_out_free_dev;
9772*4882a593Smuzhiyun }
9773*4882a593Smuzhiyun
9774*4882a593Smuzhiyun pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
9775*4882a593Smuzhiyun PCI_EXP_DEVCTL_NOSNOOP_EN,
9776*4882a593Smuzhiyun PCI_EXP_DEVCTL_CERE | PCI_EXP_DEVCTL_NFERE |
9777*4882a593Smuzhiyun PCI_EXP_DEVCTL_FERE | PCI_EXP_DEVCTL_URRE |
9778*4882a593Smuzhiyun PCI_EXP_DEVCTL_RELAX_EN);
9779*4882a593Smuzhiyun
9780*4882a593Smuzhiyun dma_mask = DMA_BIT_MASK(44);
9781*4882a593Smuzhiyun err = pci_set_dma_mask(pdev, dma_mask);
9782*4882a593Smuzhiyun if (!err) {
9783*4882a593Smuzhiyun dev->features |= NETIF_F_HIGHDMA;
9784*4882a593Smuzhiyun err = pci_set_consistent_dma_mask(pdev, dma_mask);
9785*4882a593Smuzhiyun if (err) {
9786*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to obtain 44 bit DMA for consistent allocations, aborting\n");
9787*4882a593Smuzhiyun goto err_out_release_parent;
9788*4882a593Smuzhiyun }
9789*4882a593Smuzhiyun }
9790*4882a593Smuzhiyun if (err) {
9791*4882a593Smuzhiyun err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
9792*4882a593Smuzhiyun if (err) {
9793*4882a593Smuzhiyun dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
9794*4882a593Smuzhiyun goto err_out_release_parent;
9795*4882a593Smuzhiyun }
9796*4882a593Smuzhiyun }
9797*4882a593Smuzhiyun
9798*4882a593Smuzhiyun niu_set_basic_features(dev);
9799*4882a593Smuzhiyun
9800*4882a593Smuzhiyun dev->priv_flags |= IFF_UNICAST_FLT;
9801*4882a593Smuzhiyun
9802*4882a593Smuzhiyun np->regs = pci_ioremap_bar(pdev, 0);
9803*4882a593Smuzhiyun if (!np->regs) {
9804*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
9805*4882a593Smuzhiyun err = -ENOMEM;
9806*4882a593Smuzhiyun goto err_out_release_parent;
9807*4882a593Smuzhiyun }
9808*4882a593Smuzhiyun
9809*4882a593Smuzhiyun pci_set_master(pdev);
9810*4882a593Smuzhiyun pci_save_state(pdev);
9811*4882a593Smuzhiyun
9812*4882a593Smuzhiyun dev->irq = pdev->irq;
9813*4882a593Smuzhiyun
9814*4882a593Smuzhiyun /* MTU range: 68 - 9216 */
9815*4882a593Smuzhiyun dev->min_mtu = ETH_MIN_MTU;
9816*4882a593Smuzhiyun dev->max_mtu = NIU_MAX_MTU;
9817*4882a593Smuzhiyun
9818*4882a593Smuzhiyun niu_assign_netdev_ops(dev);
9819*4882a593Smuzhiyun
9820*4882a593Smuzhiyun err = niu_get_invariants(np);
9821*4882a593Smuzhiyun if (err) {
9822*4882a593Smuzhiyun if (err != -ENODEV)
9823*4882a593Smuzhiyun dev_err(&pdev->dev, "Problem fetching invariants of chip, aborting\n");
9824*4882a593Smuzhiyun goto err_out_iounmap;
9825*4882a593Smuzhiyun }
9826*4882a593Smuzhiyun
9827*4882a593Smuzhiyun err = register_netdev(dev);
9828*4882a593Smuzhiyun if (err) {
9829*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot register net device, aborting\n");
9830*4882a593Smuzhiyun goto err_out_iounmap;
9831*4882a593Smuzhiyun }
9832*4882a593Smuzhiyun
9833*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
9834*4882a593Smuzhiyun
9835*4882a593Smuzhiyun niu_device_announce(np);
9836*4882a593Smuzhiyun
9837*4882a593Smuzhiyun return 0;
9838*4882a593Smuzhiyun
9839*4882a593Smuzhiyun err_out_iounmap:
9840*4882a593Smuzhiyun if (np->regs) {
9841*4882a593Smuzhiyun iounmap(np->regs);
9842*4882a593Smuzhiyun np->regs = NULL;
9843*4882a593Smuzhiyun }
9844*4882a593Smuzhiyun
9845*4882a593Smuzhiyun err_out_release_parent:
9846*4882a593Smuzhiyun niu_put_parent(np);
9847*4882a593Smuzhiyun
9848*4882a593Smuzhiyun err_out_free_dev:
9849*4882a593Smuzhiyun free_netdev(dev);
9850*4882a593Smuzhiyun
9851*4882a593Smuzhiyun err_out_free_res:
9852*4882a593Smuzhiyun pci_release_regions(pdev);
9853*4882a593Smuzhiyun
9854*4882a593Smuzhiyun err_out_disable_pdev:
9855*4882a593Smuzhiyun pci_disable_device(pdev);
9856*4882a593Smuzhiyun
9857*4882a593Smuzhiyun return err;
9858*4882a593Smuzhiyun }
9859*4882a593Smuzhiyun
niu_pci_remove_one(struct pci_dev * pdev)9860*4882a593Smuzhiyun static void niu_pci_remove_one(struct pci_dev *pdev)
9861*4882a593Smuzhiyun {
9862*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pdev);
9863*4882a593Smuzhiyun
9864*4882a593Smuzhiyun if (dev) {
9865*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
9866*4882a593Smuzhiyun
9867*4882a593Smuzhiyun unregister_netdev(dev);
9868*4882a593Smuzhiyun if (np->regs) {
9869*4882a593Smuzhiyun iounmap(np->regs);
9870*4882a593Smuzhiyun np->regs = NULL;
9871*4882a593Smuzhiyun }
9872*4882a593Smuzhiyun
9873*4882a593Smuzhiyun niu_ldg_free(np);
9874*4882a593Smuzhiyun
9875*4882a593Smuzhiyun niu_put_parent(np);
9876*4882a593Smuzhiyun
9877*4882a593Smuzhiyun free_netdev(dev);
9878*4882a593Smuzhiyun pci_release_regions(pdev);
9879*4882a593Smuzhiyun pci_disable_device(pdev);
9880*4882a593Smuzhiyun }
9881*4882a593Smuzhiyun }
9882*4882a593Smuzhiyun
niu_suspend(struct device * dev_d)9883*4882a593Smuzhiyun static int __maybe_unused niu_suspend(struct device *dev_d)
9884*4882a593Smuzhiyun {
9885*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(dev_d);
9886*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
9887*4882a593Smuzhiyun unsigned long flags;
9888*4882a593Smuzhiyun
9889*4882a593Smuzhiyun if (!netif_running(dev))
9890*4882a593Smuzhiyun return 0;
9891*4882a593Smuzhiyun
9892*4882a593Smuzhiyun flush_work(&np->reset_task);
9893*4882a593Smuzhiyun niu_netif_stop(np);
9894*4882a593Smuzhiyun
9895*4882a593Smuzhiyun del_timer_sync(&np->timer);
9896*4882a593Smuzhiyun
9897*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
9898*4882a593Smuzhiyun niu_enable_interrupts(np, 0);
9899*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
9900*4882a593Smuzhiyun
9901*4882a593Smuzhiyun netif_device_detach(dev);
9902*4882a593Smuzhiyun
9903*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
9904*4882a593Smuzhiyun niu_stop_hw(np);
9905*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
9906*4882a593Smuzhiyun
9907*4882a593Smuzhiyun return 0;
9908*4882a593Smuzhiyun }
9909*4882a593Smuzhiyun
niu_resume(struct device * dev_d)9910*4882a593Smuzhiyun static int __maybe_unused niu_resume(struct device *dev_d)
9911*4882a593Smuzhiyun {
9912*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(dev_d);
9913*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
9914*4882a593Smuzhiyun unsigned long flags;
9915*4882a593Smuzhiyun int err;
9916*4882a593Smuzhiyun
9917*4882a593Smuzhiyun if (!netif_running(dev))
9918*4882a593Smuzhiyun return 0;
9919*4882a593Smuzhiyun
9920*4882a593Smuzhiyun netif_device_attach(dev);
9921*4882a593Smuzhiyun
9922*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
9923*4882a593Smuzhiyun
9924*4882a593Smuzhiyun err = niu_init_hw(np);
9925*4882a593Smuzhiyun if (!err) {
9926*4882a593Smuzhiyun np->timer.expires = jiffies + HZ;
9927*4882a593Smuzhiyun add_timer(&np->timer);
9928*4882a593Smuzhiyun niu_netif_start(np);
9929*4882a593Smuzhiyun }
9930*4882a593Smuzhiyun
9931*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
9932*4882a593Smuzhiyun
9933*4882a593Smuzhiyun return err;
9934*4882a593Smuzhiyun }
9935*4882a593Smuzhiyun
9936*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(niu_pm_ops, niu_suspend, niu_resume);
9937*4882a593Smuzhiyun
9938*4882a593Smuzhiyun static struct pci_driver niu_pci_driver = {
9939*4882a593Smuzhiyun .name = DRV_MODULE_NAME,
9940*4882a593Smuzhiyun .id_table = niu_pci_tbl,
9941*4882a593Smuzhiyun .probe = niu_pci_init_one,
9942*4882a593Smuzhiyun .remove = niu_pci_remove_one,
9943*4882a593Smuzhiyun .driver.pm = &niu_pm_ops,
9944*4882a593Smuzhiyun };
9945*4882a593Smuzhiyun
9946*4882a593Smuzhiyun #ifdef CONFIG_SPARC64
niu_phys_alloc_coherent(struct device * dev,size_t size,u64 * dma_addr,gfp_t flag)9947*4882a593Smuzhiyun static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
9948*4882a593Smuzhiyun u64 *dma_addr, gfp_t flag)
9949*4882a593Smuzhiyun {
9950*4882a593Smuzhiyun unsigned long order = get_order(size);
9951*4882a593Smuzhiyun unsigned long page = __get_free_pages(flag, order);
9952*4882a593Smuzhiyun
9953*4882a593Smuzhiyun if (page == 0UL)
9954*4882a593Smuzhiyun return NULL;
9955*4882a593Smuzhiyun memset((char *)page, 0, PAGE_SIZE << order);
9956*4882a593Smuzhiyun *dma_addr = __pa(page);
9957*4882a593Smuzhiyun
9958*4882a593Smuzhiyun return (void *) page;
9959*4882a593Smuzhiyun }
9960*4882a593Smuzhiyun
niu_phys_free_coherent(struct device * dev,size_t size,void * cpu_addr,u64 handle)9961*4882a593Smuzhiyun static void niu_phys_free_coherent(struct device *dev, size_t size,
9962*4882a593Smuzhiyun void *cpu_addr, u64 handle)
9963*4882a593Smuzhiyun {
9964*4882a593Smuzhiyun unsigned long order = get_order(size);
9965*4882a593Smuzhiyun
9966*4882a593Smuzhiyun free_pages((unsigned long) cpu_addr, order);
9967*4882a593Smuzhiyun }
9968*4882a593Smuzhiyun
niu_phys_map_page(struct device * dev,struct page * page,unsigned long offset,size_t size,enum dma_data_direction direction)9969*4882a593Smuzhiyun static u64 niu_phys_map_page(struct device *dev, struct page *page,
9970*4882a593Smuzhiyun unsigned long offset, size_t size,
9971*4882a593Smuzhiyun enum dma_data_direction direction)
9972*4882a593Smuzhiyun {
9973*4882a593Smuzhiyun return page_to_phys(page) + offset;
9974*4882a593Smuzhiyun }
9975*4882a593Smuzhiyun
niu_phys_unmap_page(struct device * dev,u64 dma_address,size_t size,enum dma_data_direction direction)9976*4882a593Smuzhiyun static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
9977*4882a593Smuzhiyun size_t size, enum dma_data_direction direction)
9978*4882a593Smuzhiyun {
9979*4882a593Smuzhiyun /* Nothing to do. */
9980*4882a593Smuzhiyun }
9981*4882a593Smuzhiyun
niu_phys_map_single(struct device * dev,void * cpu_addr,size_t size,enum dma_data_direction direction)9982*4882a593Smuzhiyun static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
9983*4882a593Smuzhiyun size_t size,
9984*4882a593Smuzhiyun enum dma_data_direction direction)
9985*4882a593Smuzhiyun {
9986*4882a593Smuzhiyun return __pa(cpu_addr);
9987*4882a593Smuzhiyun }
9988*4882a593Smuzhiyun
niu_phys_unmap_single(struct device * dev,u64 dma_address,size_t size,enum dma_data_direction direction)9989*4882a593Smuzhiyun static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
9990*4882a593Smuzhiyun size_t size,
9991*4882a593Smuzhiyun enum dma_data_direction direction)
9992*4882a593Smuzhiyun {
9993*4882a593Smuzhiyun /* Nothing to do. */
9994*4882a593Smuzhiyun }
9995*4882a593Smuzhiyun
9996*4882a593Smuzhiyun static const struct niu_ops niu_phys_ops = {
9997*4882a593Smuzhiyun .alloc_coherent = niu_phys_alloc_coherent,
9998*4882a593Smuzhiyun .free_coherent = niu_phys_free_coherent,
9999*4882a593Smuzhiyun .map_page = niu_phys_map_page,
10000*4882a593Smuzhiyun .unmap_page = niu_phys_unmap_page,
10001*4882a593Smuzhiyun .map_single = niu_phys_map_single,
10002*4882a593Smuzhiyun .unmap_single = niu_phys_unmap_single,
10003*4882a593Smuzhiyun };
10004*4882a593Smuzhiyun
niu_of_probe(struct platform_device * op)10005*4882a593Smuzhiyun static int niu_of_probe(struct platform_device *op)
10006*4882a593Smuzhiyun {
10007*4882a593Smuzhiyun union niu_parent_id parent_id;
10008*4882a593Smuzhiyun struct net_device *dev;
10009*4882a593Smuzhiyun struct niu *np;
10010*4882a593Smuzhiyun const u32 *reg;
10011*4882a593Smuzhiyun int err;
10012*4882a593Smuzhiyun
10013*4882a593Smuzhiyun niu_driver_version();
10014*4882a593Smuzhiyun
10015*4882a593Smuzhiyun reg = of_get_property(op->dev.of_node, "reg", NULL);
10016*4882a593Smuzhiyun if (!reg) {
10017*4882a593Smuzhiyun dev_err(&op->dev, "%pOF: No 'reg' property, aborting\n",
10018*4882a593Smuzhiyun op->dev.of_node);
10019*4882a593Smuzhiyun return -ENODEV;
10020*4882a593Smuzhiyun }
10021*4882a593Smuzhiyun
10022*4882a593Smuzhiyun dev = niu_alloc_and_init(&op->dev, NULL, op,
10023*4882a593Smuzhiyun &niu_phys_ops, reg[0] & 0x1);
10024*4882a593Smuzhiyun if (!dev) {
10025*4882a593Smuzhiyun err = -ENOMEM;
10026*4882a593Smuzhiyun goto err_out;
10027*4882a593Smuzhiyun }
10028*4882a593Smuzhiyun np = netdev_priv(dev);
10029*4882a593Smuzhiyun
10030*4882a593Smuzhiyun memset(&parent_id, 0, sizeof(parent_id));
10031*4882a593Smuzhiyun parent_id.of = of_get_parent(op->dev.of_node);
10032*4882a593Smuzhiyun
10033*4882a593Smuzhiyun np->parent = niu_get_parent(np, &parent_id,
10034*4882a593Smuzhiyun PLAT_TYPE_NIU);
10035*4882a593Smuzhiyun if (!np->parent) {
10036*4882a593Smuzhiyun err = -ENOMEM;
10037*4882a593Smuzhiyun goto err_out_free_dev;
10038*4882a593Smuzhiyun }
10039*4882a593Smuzhiyun
10040*4882a593Smuzhiyun niu_set_basic_features(dev);
10041*4882a593Smuzhiyun
10042*4882a593Smuzhiyun np->regs = of_ioremap(&op->resource[1], 0,
10043*4882a593Smuzhiyun resource_size(&op->resource[1]),
10044*4882a593Smuzhiyun "niu regs");
10045*4882a593Smuzhiyun if (!np->regs) {
10046*4882a593Smuzhiyun dev_err(&op->dev, "Cannot map device registers, aborting\n");
10047*4882a593Smuzhiyun err = -ENOMEM;
10048*4882a593Smuzhiyun goto err_out_release_parent;
10049*4882a593Smuzhiyun }
10050*4882a593Smuzhiyun
10051*4882a593Smuzhiyun np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
10052*4882a593Smuzhiyun resource_size(&op->resource[2]),
10053*4882a593Smuzhiyun "niu vregs-1");
10054*4882a593Smuzhiyun if (!np->vir_regs_1) {
10055*4882a593Smuzhiyun dev_err(&op->dev, "Cannot map device vir registers 1, aborting\n");
10056*4882a593Smuzhiyun err = -ENOMEM;
10057*4882a593Smuzhiyun goto err_out_iounmap;
10058*4882a593Smuzhiyun }
10059*4882a593Smuzhiyun
10060*4882a593Smuzhiyun np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
10061*4882a593Smuzhiyun resource_size(&op->resource[3]),
10062*4882a593Smuzhiyun "niu vregs-2");
10063*4882a593Smuzhiyun if (!np->vir_regs_2) {
10064*4882a593Smuzhiyun dev_err(&op->dev, "Cannot map device vir registers 2, aborting\n");
10065*4882a593Smuzhiyun err = -ENOMEM;
10066*4882a593Smuzhiyun goto err_out_iounmap;
10067*4882a593Smuzhiyun }
10068*4882a593Smuzhiyun
10069*4882a593Smuzhiyun niu_assign_netdev_ops(dev);
10070*4882a593Smuzhiyun
10071*4882a593Smuzhiyun err = niu_get_invariants(np);
10072*4882a593Smuzhiyun if (err) {
10073*4882a593Smuzhiyun if (err != -ENODEV)
10074*4882a593Smuzhiyun dev_err(&op->dev, "Problem fetching invariants of chip, aborting\n");
10075*4882a593Smuzhiyun goto err_out_iounmap;
10076*4882a593Smuzhiyun }
10077*4882a593Smuzhiyun
10078*4882a593Smuzhiyun err = register_netdev(dev);
10079*4882a593Smuzhiyun if (err) {
10080*4882a593Smuzhiyun dev_err(&op->dev, "Cannot register net device, aborting\n");
10081*4882a593Smuzhiyun goto err_out_iounmap;
10082*4882a593Smuzhiyun }
10083*4882a593Smuzhiyun
10084*4882a593Smuzhiyun platform_set_drvdata(op, dev);
10085*4882a593Smuzhiyun
10086*4882a593Smuzhiyun niu_device_announce(np);
10087*4882a593Smuzhiyun
10088*4882a593Smuzhiyun return 0;
10089*4882a593Smuzhiyun
10090*4882a593Smuzhiyun err_out_iounmap:
10091*4882a593Smuzhiyun if (np->vir_regs_1) {
10092*4882a593Smuzhiyun of_iounmap(&op->resource[2], np->vir_regs_1,
10093*4882a593Smuzhiyun resource_size(&op->resource[2]));
10094*4882a593Smuzhiyun np->vir_regs_1 = NULL;
10095*4882a593Smuzhiyun }
10096*4882a593Smuzhiyun
10097*4882a593Smuzhiyun if (np->vir_regs_2) {
10098*4882a593Smuzhiyun of_iounmap(&op->resource[3], np->vir_regs_2,
10099*4882a593Smuzhiyun resource_size(&op->resource[3]));
10100*4882a593Smuzhiyun np->vir_regs_2 = NULL;
10101*4882a593Smuzhiyun }
10102*4882a593Smuzhiyun
10103*4882a593Smuzhiyun if (np->regs) {
10104*4882a593Smuzhiyun of_iounmap(&op->resource[1], np->regs,
10105*4882a593Smuzhiyun resource_size(&op->resource[1]));
10106*4882a593Smuzhiyun np->regs = NULL;
10107*4882a593Smuzhiyun }
10108*4882a593Smuzhiyun
10109*4882a593Smuzhiyun err_out_release_parent:
10110*4882a593Smuzhiyun niu_put_parent(np);
10111*4882a593Smuzhiyun
10112*4882a593Smuzhiyun err_out_free_dev:
10113*4882a593Smuzhiyun free_netdev(dev);
10114*4882a593Smuzhiyun
10115*4882a593Smuzhiyun err_out:
10116*4882a593Smuzhiyun return err;
10117*4882a593Smuzhiyun }
10118*4882a593Smuzhiyun
niu_of_remove(struct platform_device * op)10119*4882a593Smuzhiyun static int niu_of_remove(struct platform_device *op)
10120*4882a593Smuzhiyun {
10121*4882a593Smuzhiyun struct net_device *dev = platform_get_drvdata(op);
10122*4882a593Smuzhiyun
10123*4882a593Smuzhiyun if (dev) {
10124*4882a593Smuzhiyun struct niu *np = netdev_priv(dev);
10125*4882a593Smuzhiyun
10126*4882a593Smuzhiyun unregister_netdev(dev);
10127*4882a593Smuzhiyun
10128*4882a593Smuzhiyun if (np->vir_regs_1) {
10129*4882a593Smuzhiyun of_iounmap(&op->resource[2], np->vir_regs_1,
10130*4882a593Smuzhiyun resource_size(&op->resource[2]));
10131*4882a593Smuzhiyun np->vir_regs_1 = NULL;
10132*4882a593Smuzhiyun }
10133*4882a593Smuzhiyun
10134*4882a593Smuzhiyun if (np->vir_regs_2) {
10135*4882a593Smuzhiyun of_iounmap(&op->resource[3], np->vir_regs_2,
10136*4882a593Smuzhiyun resource_size(&op->resource[3]));
10137*4882a593Smuzhiyun np->vir_regs_2 = NULL;
10138*4882a593Smuzhiyun }
10139*4882a593Smuzhiyun
10140*4882a593Smuzhiyun if (np->regs) {
10141*4882a593Smuzhiyun of_iounmap(&op->resource[1], np->regs,
10142*4882a593Smuzhiyun resource_size(&op->resource[1]));
10143*4882a593Smuzhiyun np->regs = NULL;
10144*4882a593Smuzhiyun }
10145*4882a593Smuzhiyun
10146*4882a593Smuzhiyun niu_ldg_free(np);
10147*4882a593Smuzhiyun
10148*4882a593Smuzhiyun niu_put_parent(np);
10149*4882a593Smuzhiyun
10150*4882a593Smuzhiyun free_netdev(dev);
10151*4882a593Smuzhiyun }
10152*4882a593Smuzhiyun return 0;
10153*4882a593Smuzhiyun }
10154*4882a593Smuzhiyun
10155*4882a593Smuzhiyun static const struct of_device_id niu_match[] = {
10156*4882a593Smuzhiyun {
10157*4882a593Smuzhiyun .name = "network",
10158*4882a593Smuzhiyun .compatible = "SUNW,niusl",
10159*4882a593Smuzhiyun },
10160*4882a593Smuzhiyun {},
10161*4882a593Smuzhiyun };
10162*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, niu_match);
10163*4882a593Smuzhiyun
10164*4882a593Smuzhiyun static struct platform_driver niu_of_driver = {
10165*4882a593Smuzhiyun .driver = {
10166*4882a593Smuzhiyun .name = "niu",
10167*4882a593Smuzhiyun .of_match_table = niu_match,
10168*4882a593Smuzhiyun },
10169*4882a593Smuzhiyun .probe = niu_of_probe,
10170*4882a593Smuzhiyun .remove = niu_of_remove,
10171*4882a593Smuzhiyun };
10172*4882a593Smuzhiyun
10173*4882a593Smuzhiyun #endif /* CONFIG_SPARC64 */
10174*4882a593Smuzhiyun
niu_init(void)10175*4882a593Smuzhiyun static int __init niu_init(void)
10176*4882a593Smuzhiyun {
10177*4882a593Smuzhiyun int err = 0;
10178*4882a593Smuzhiyun
10179*4882a593Smuzhiyun BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
10180*4882a593Smuzhiyun
10181*4882a593Smuzhiyun niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
10182*4882a593Smuzhiyun
10183*4882a593Smuzhiyun #ifdef CONFIG_SPARC64
10184*4882a593Smuzhiyun err = platform_driver_register(&niu_of_driver);
10185*4882a593Smuzhiyun #endif
10186*4882a593Smuzhiyun
10187*4882a593Smuzhiyun if (!err) {
10188*4882a593Smuzhiyun err = pci_register_driver(&niu_pci_driver);
10189*4882a593Smuzhiyun #ifdef CONFIG_SPARC64
10190*4882a593Smuzhiyun if (err)
10191*4882a593Smuzhiyun platform_driver_unregister(&niu_of_driver);
10192*4882a593Smuzhiyun #endif
10193*4882a593Smuzhiyun }
10194*4882a593Smuzhiyun
10195*4882a593Smuzhiyun return err;
10196*4882a593Smuzhiyun }
10197*4882a593Smuzhiyun
niu_exit(void)10198*4882a593Smuzhiyun static void __exit niu_exit(void)
10199*4882a593Smuzhiyun {
10200*4882a593Smuzhiyun pci_unregister_driver(&niu_pci_driver);
10201*4882a593Smuzhiyun #ifdef CONFIG_SPARC64
10202*4882a593Smuzhiyun platform_driver_unregister(&niu_of_driver);
10203*4882a593Smuzhiyun #endif
10204*4882a593Smuzhiyun }
10205*4882a593Smuzhiyun
10206*4882a593Smuzhiyun module_init(niu_init);
10207*4882a593Smuzhiyun module_exit(niu_exit);
10208