xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sun/cassini.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* cassini.c: Sun Microsystems Cassini(+) ethernet driver.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004 Sun Microsystems Inc.
5*4882a593Smuzhiyun  * Copyright (C) 2003 Adrian Sun (asun@darksunrising.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This driver uses the sungem driver (c) David Miller
8*4882a593Smuzhiyun  * (davem@redhat.com) as its basis.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * The cassini chip has a number of features that distinguish it from
11*4882a593Smuzhiyun  * the gem chip:
12*4882a593Smuzhiyun  *  4 transmit descriptor rings that are used for either QoS (VLAN) or
13*4882a593Smuzhiyun  *      load balancing (non-VLAN mode)
14*4882a593Smuzhiyun  *  batching of multiple packets
15*4882a593Smuzhiyun  *  multiple CPU dispatching
16*4882a593Smuzhiyun  *  page-based RX descriptor engine with separate completion rings
17*4882a593Smuzhiyun  *  Gigabit support (GMII and PCS interface)
18*4882a593Smuzhiyun  *  MIF link up/down detection works
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * RX is handled by page sized buffers that are attached as fragments to
21*4882a593Smuzhiyun  * the skb. here's what's done:
22*4882a593Smuzhiyun  *  -- driver allocates pages at a time and keeps reference counts
23*4882a593Smuzhiyun  *     on them.
24*4882a593Smuzhiyun  *  -- the upper protocol layers assume that the header is in the skb
25*4882a593Smuzhiyun  *     itself. as a result, cassini will copy a small amount (64 bytes)
26*4882a593Smuzhiyun  *     to make them happy.
27*4882a593Smuzhiyun  *  -- driver appends the rest of the data pages as frags to skbuffs
28*4882a593Smuzhiyun  *     and increments the reference count
29*4882a593Smuzhiyun  *  -- on page reclamation, the driver swaps the page with a spare page.
30*4882a593Smuzhiyun  *     if that page is still in use, it frees its reference to that page,
31*4882a593Smuzhiyun  *     and allocates a new page for use. otherwise, it just recycles the
32*4882a593Smuzhiyun  *     the page.
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  * NOTE: cassini can parse the header. however, it's not worth it
35*4882a593Smuzhiyun  *       as long as the network stack requires a header copy.
36*4882a593Smuzhiyun  *
37*4882a593Smuzhiyun  * TX has 4 queues. currently these queues are used in a round-robin
38*4882a593Smuzhiyun  * fashion for load balancing. They can also be used for QoS. for that
39*4882a593Smuzhiyun  * to work, however, QoS information needs to be exposed down to the driver
40*4882a593Smuzhiyun  * level so that subqueues get targeted to particular transmit rings.
41*4882a593Smuzhiyun  * alternatively, the queues can be configured via use of the all-purpose
42*4882a593Smuzhiyun  * ioctl.
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * RX DATA: the rx completion ring has all the info, but the rx desc
45*4882a593Smuzhiyun  * ring has all of the data. RX can conceivably come in under multiple
46*4882a593Smuzhiyun  * interrupts, but the INT# assignment needs to be set up properly by
47*4882a593Smuzhiyun  * the BIOS and conveyed to the driver. PCI BIOSes don't know how to do
48*4882a593Smuzhiyun  * that. also, the two descriptor rings are designed to distinguish between
49*4882a593Smuzhiyun  * encrypted and non-encrypted packets, but we use them for buffering
50*4882a593Smuzhiyun  * instead.
51*4882a593Smuzhiyun  *
52*4882a593Smuzhiyun  * by default, the selective clear mask is set up to process rx packets.
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #include <linux/module.h>
58*4882a593Smuzhiyun #include <linux/kernel.h>
59*4882a593Smuzhiyun #include <linux/types.h>
60*4882a593Smuzhiyun #include <linux/compiler.h>
61*4882a593Smuzhiyun #include <linux/slab.h>
62*4882a593Smuzhiyun #include <linux/delay.h>
63*4882a593Smuzhiyun #include <linux/init.h>
64*4882a593Smuzhiyun #include <linux/interrupt.h>
65*4882a593Smuzhiyun #include <linux/vmalloc.h>
66*4882a593Smuzhiyun #include <linux/ioport.h>
67*4882a593Smuzhiyun #include <linux/pci.h>
68*4882a593Smuzhiyun #include <linux/mm.h>
69*4882a593Smuzhiyun #include <linux/highmem.h>
70*4882a593Smuzhiyun #include <linux/list.h>
71*4882a593Smuzhiyun #include <linux/dma-mapping.h>
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #include <linux/netdevice.h>
74*4882a593Smuzhiyun #include <linux/etherdevice.h>
75*4882a593Smuzhiyun #include <linux/skbuff.h>
76*4882a593Smuzhiyun #include <linux/ethtool.h>
77*4882a593Smuzhiyun #include <linux/crc32.h>
78*4882a593Smuzhiyun #include <linux/random.h>
79*4882a593Smuzhiyun #include <linux/mii.h>
80*4882a593Smuzhiyun #include <linux/ip.h>
81*4882a593Smuzhiyun #include <linux/tcp.h>
82*4882a593Smuzhiyun #include <linux/mutex.h>
83*4882a593Smuzhiyun #include <linux/firmware.h>
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #include <net/checksum.h>
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #include <linux/atomic.h>
88*4882a593Smuzhiyun #include <asm/io.h>
89*4882a593Smuzhiyun #include <asm/byteorder.h>
90*4882a593Smuzhiyun #include <linux/uaccess.h>
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define cas_page_map(x)      kmap_atomic((x))
93*4882a593Smuzhiyun #define cas_page_unmap(x)    kunmap_atomic((x))
94*4882a593Smuzhiyun #define CAS_NCPUS            num_online_cpus()
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define cas_skb_release(x)  netif_rx(x)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* select which firmware to use */
99*4882a593Smuzhiyun #define USE_HP_WORKAROUND
100*4882a593Smuzhiyun #define HP_WORKAROUND_DEFAULT /* select which firmware to use as default */
101*4882a593Smuzhiyun #define CAS_HP_ALT_FIRMWARE   cas_prog_null /* alternate firmware */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #include "cassini.h"
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define USE_TX_COMPWB      /* use completion writeback registers */
106*4882a593Smuzhiyun #define USE_CSMA_CD_PROTO  /* standard CSMA/CD */
107*4882a593Smuzhiyun #define USE_RX_BLANK       /* hw interrupt mitigation */
108*4882a593Smuzhiyun #undef USE_ENTROPY_DEV     /* don't test for entropy device */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* NOTE: these aren't useable unless PCI interrupts can be assigned.
111*4882a593Smuzhiyun  * also, we need to make cp->lock finer-grained.
112*4882a593Smuzhiyun  */
113*4882a593Smuzhiyun #undef  USE_PCI_INTB
114*4882a593Smuzhiyun #undef  USE_PCI_INTC
115*4882a593Smuzhiyun #undef  USE_PCI_INTD
116*4882a593Smuzhiyun #undef  USE_QOS
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #undef  USE_VPD_DEBUG       /* debug vpd information if defined */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* rx processing options */
121*4882a593Smuzhiyun #define USE_PAGE_ORDER      /* specify to allocate large rx pages */
122*4882a593Smuzhiyun #define RX_DONT_BATCH  0    /* if 1, don't batch flows */
123*4882a593Smuzhiyun #define RX_COPY_ALWAYS 0    /* if 0, use frags */
124*4882a593Smuzhiyun #define RX_COPY_MIN    64   /* copy a little to make upper layers happy */
125*4882a593Smuzhiyun #undef  RX_COUNT_BUFFERS    /* define to calculate RX buffer stats */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define DRV_MODULE_NAME		"cassini"
128*4882a593Smuzhiyun #define DRV_MODULE_VERSION	"1.6"
129*4882a593Smuzhiyun #define DRV_MODULE_RELDATE	"21 May 2008"
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define CAS_DEF_MSG_ENABLE	  \
132*4882a593Smuzhiyun 	(NETIF_MSG_DRV		| \
133*4882a593Smuzhiyun 	 NETIF_MSG_PROBE	| \
134*4882a593Smuzhiyun 	 NETIF_MSG_LINK		| \
135*4882a593Smuzhiyun 	 NETIF_MSG_TIMER	| \
136*4882a593Smuzhiyun 	 NETIF_MSG_IFDOWN	| \
137*4882a593Smuzhiyun 	 NETIF_MSG_IFUP		| \
138*4882a593Smuzhiyun 	 NETIF_MSG_RX_ERR	| \
139*4882a593Smuzhiyun 	 NETIF_MSG_TX_ERR)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* length of time before we decide the hardware is borked,
142*4882a593Smuzhiyun  * and dev->tx_timeout() should be called to fix the problem
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun #define CAS_TX_TIMEOUT			(HZ)
145*4882a593Smuzhiyun #define CAS_LINK_TIMEOUT                (22*HZ/10)
146*4882a593Smuzhiyun #define CAS_LINK_FAST_TIMEOUT           (1)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* timeout values for state changing. these specify the number
149*4882a593Smuzhiyun  * of 10us delays to be used before giving up.
150*4882a593Smuzhiyun  */
151*4882a593Smuzhiyun #define STOP_TRIES_PHY 1000
152*4882a593Smuzhiyun #define STOP_TRIES     5000
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* specify a minimum frame size to deal with some fifo issues
155*4882a593Smuzhiyun  * max mtu == 2 * page size - ethernet header - 64 - swivel =
156*4882a593Smuzhiyun  *            2 * page_size - 0x50
157*4882a593Smuzhiyun  */
158*4882a593Smuzhiyun #define CAS_MIN_FRAME			97
159*4882a593Smuzhiyun #define CAS_1000MB_MIN_FRAME            255
160*4882a593Smuzhiyun #define CAS_MIN_MTU                     60
161*4882a593Smuzhiyun #define CAS_MAX_MTU                     min(((cp->page_size << 1) - 0x50), 9000)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #if 1
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun  * Eliminate these and use separate atomic counters for each, to
166*4882a593Smuzhiyun  * avoid a race condition.
167*4882a593Smuzhiyun  */
168*4882a593Smuzhiyun #else
169*4882a593Smuzhiyun #define CAS_RESET_MTU                   1
170*4882a593Smuzhiyun #define CAS_RESET_ALL                   2
171*4882a593Smuzhiyun #define CAS_RESET_SPARE                 3
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static char version[] =
175*4882a593Smuzhiyun 	DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static int cassini_debug = -1;	/* -1 == use CAS_DEF_MSG_ENABLE as value */
178*4882a593Smuzhiyun static int link_mode;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun MODULE_AUTHOR("Adrian Sun (asun@darksunrising.com)");
181*4882a593Smuzhiyun MODULE_DESCRIPTION("Sun Cassini(+) ethernet driver");
182*4882a593Smuzhiyun MODULE_LICENSE("GPL");
183*4882a593Smuzhiyun MODULE_FIRMWARE("sun/cassini.bin");
184*4882a593Smuzhiyun module_param(cassini_debug, int, 0);
185*4882a593Smuzhiyun MODULE_PARM_DESC(cassini_debug, "Cassini bitmapped debugging message enable value");
186*4882a593Smuzhiyun module_param(link_mode, int, 0);
187*4882a593Smuzhiyun MODULE_PARM_DESC(link_mode, "default link mode");
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun  * Work around for a PCS bug in which the link goes down due to the chip
191*4882a593Smuzhiyun  * being confused and never showing a link status of "up."
192*4882a593Smuzhiyun  */
193*4882a593Smuzhiyun #define DEFAULT_LINKDOWN_TIMEOUT 5
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun  * Value in seconds, for user input.
196*4882a593Smuzhiyun  */
197*4882a593Smuzhiyun static int linkdown_timeout = DEFAULT_LINKDOWN_TIMEOUT;
198*4882a593Smuzhiyun module_param(linkdown_timeout, int, 0);
199*4882a593Smuzhiyun MODULE_PARM_DESC(linkdown_timeout,
200*4882a593Smuzhiyun "min reset interval in sec. for PCS linkdown issue; disabled if not positive");
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun  * value in 'ticks' (units used by jiffies). Set when we init the
204*4882a593Smuzhiyun  * module because 'HZ' in actually a function call on some flavors of
205*4882a593Smuzhiyun  * Linux.  This will default to DEFAULT_LINKDOWN_TIMEOUT * HZ.
206*4882a593Smuzhiyun  */
207*4882a593Smuzhiyun static int link_transition_timeout;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static u16 link_modes[] = {
212*4882a593Smuzhiyun 	BMCR_ANENABLE,			 /* 0 : autoneg */
213*4882a593Smuzhiyun 	0,				 /* 1 : 10bt half duplex */
214*4882a593Smuzhiyun 	BMCR_SPEED100,			 /* 2 : 100bt half duplex */
215*4882a593Smuzhiyun 	BMCR_FULLDPLX,			 /* 3 : 10bt full duplex */
216*4882a593Smuzhiyun 	BMCR_SPEED100|BMCR_FULLDPLX,	 /* 4 : 100bt full duplex */
217*4882a593Smuzhiyun 	CAS_BMCR_SPEED1000|BMCR_FULLDPLX /* 5 : 1000bt full duplex */
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static const struct pci_device_id cas_pci_tbl[] = {
221*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_CASSINI,
222*4882a593Smuzhiyun 	  PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
223*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_NS, PCI_DEVICE_ID_NS_SATURN,
224*4882a593Smuzhiyun 	  PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
225*4882a593Smuzhiyun 	{ 0, }
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cas_pci_tbl);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static void cas_set_link_modes(struct cas *cp);
231*4882a593Smuzhiyun 
cas_lock_tx(struct cas * cp)232*4882a593Smuzhiyun static inline void cas_lock_tx(struct cas *cp)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	int i;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	for (i = 0; i < N_TX_RINGS; i++)
237*4882a593Smuzhiyun 		spin_lock_nested(&cp->tx_lock[i], i);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* WTZ: QA was finding deadlock problems with the previous
241*4882a593Smuzhiyun  * versions after long test runs with multiple cards per machine.
242*4882a593Smuzhiyun  * See if replacing cas_lock_all with safer versions helps. The
243*4882a593Smuzhiyun  * symptoms QA is reporting match those we'd expect if interrupts
244*4882a593Smuzhiyun  * aren't being properly restored, and we fixed a previous deadlock
245*4882a593Smuzhiyun  * with similar symptoms by using save/restore versions in other
246*4882a593Smuzhiyun  * places.
247*4882a593Smuzhiyun  */
248*4882a593Smuzhiyun #define cas_lock_all_save(cp, flags) \
249*4882a593Smuzhiyun do { \
250*4882a593Smuzhiyun 	struct cas *xxxcp = (cp); \
251*4882a593Smuzhiyun 	spin_lock_irqsave(&xxxcp->lock, flags); \
252*4882a593Smuzhiyun 	cas_lock_tx(xxxcp); \
253*4882a593Smuzhiyun } while (0)
254*4882a593Smuzhiyun 
cas_unlock_tx(struct cas * cp)255*4882a593Smuzhiyun static inline void cas_unlock_tx(struct cas *cp)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	int i;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	for (i = N_TX_RINGS; i > 0; i--)
260*4882a593Smuzhiyun 		spin_unlock(&cp->tx_lock[i - 1]);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define cas_unlock_all_restore(cp, flags) \
264*4882a593Smuzhiyun do { \
265*4882a593Smuzhiyun 	struct cas *xxxcp = (cp); \
266*4882a593Smuzhiyun 	cas_unlock_tx(xxxcp); \
267*4882a593Smuzhiyun 	spin_unlock_irqrestore(&xxxcp->lock, flags); \
268*4882a593Smuzhiyun } while (0)
269*4882a593Smuzhiyun 
cas_disable_irq(struct cas * cp,const int ring)270*4882a593Smuzhiyun static void cas_disable_irq(struct cas *cp, const int ring)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	/* Make sure we won't get any more interrupts */
273*4882a593Smuzhiyun 	if (ring == 0) {
274*4882a593Smuzhiyun 		writel(0xFFFFFFFF, cp->regs + REG_INTR_MASK);
275*4882a593Smuzhiyun 		return;
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* disable completion interrupts and selectively mask */
279*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_REG_PLUS) {
280*4882a593Smuzhiyun 		switch (ring) {
281*4882a593Smuzhiyun #if defined (USE_PCI_INTB) || defined(USE_PCI_INTC) || defined(USE_PCI_INTD)
282*4882a593Smuzhiyun #ifdef USE_PCI_INTB
283*4882a593Smuzhiyun 		case 1:
284*4882a593Smuzhiyun #endif
285*4882a593Smuzhiyun #ifdef USE_PCI_INTC
286*4882a593Smuzhiyun 		case 2:
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun #ifdef USE_PCI_INTD
289*4882a593Smuzhiyun 		case 3:
290*4882a593Smuzhiyun #endif
291*4882a593Smuzhiyun 			writel(INTRN_MASK_CLEAR_ALL | INTRN_MASK_RX_EN,
292*4882a593Smuzhiyun 			       cp->regs + REG_PLUS_INTRN_MASK(ring));
293*4882a593Smuzhiyun 			break;
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun 		default:
296*4882a593Smuzhiyun 			writel(INTRN_MASK_CLEAR_ALL, cp->regs +
297*4882a593Smuzhiyun 			       REG_PLUS_INTRN_MASK(ring));
298*4882a593Smuzhiyun 			break;
299*4882a593Smuzhiyun 		}
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
cas_mask_intr(struct cas * cp)303*4882a593Smuzhiyun static inline void cas_mask_intr(struct cas *cp)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	int i;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	for (i = 0; i < N_RX_COMP_RINGS; i++)
308*4882a593Smuzhiyun 		cas_disable_irq(cp, i);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
cas_enable_irq(struct cas * cp,const int ring)311*4882a593Smuzhiyun static void cas_enable_irq(struct cas *cp, const int ring)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	if (ring == 0) { /* all but TX_DONE */
314*4882a593Smuzhiyun 		writel(INTR_TX_DONE, cp->regs + REG_INTR_MASK);
315*4882a593Smuzhiyun 		return;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_REG_PLUS) {
319*4882a593Smuzhiyun 		switch (ring) {
320*4882a593Smuzhiyun #if defined (USE_PCI_INTB) || defined(USE_PCI_INTC) || defined(USE_PCI_INTD)
321*4882a593Smuzhiyun #ifdef USE_PCI_INTB
322*4882a593Smuzhiyun 		case 1:
323*4882a593Smuzhiyun #endif
324*4882a593Smuzhiyun #ifdef USE_PCI_INTC
325*4882a593Smuzhiyun 		case 2:
326*4882a593Smuzhiyun #endif
327*4882a593Smuzhiyun #ifdef USE_PCI_INTD
328*4882a593Smuzhiyun 		case 3:
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun 			writel(INTRN_MASK_RX_EN, cp->regs +
331*4882a593Smuzhiyun 			       REG_PLUS_INTRN_MASK(ring));
332*4882a593Smuzhiyun 			break;
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun 		default:
335*4882a593Smuzhiyun 			break;
336*4882a593Smuzhiyun 		}
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
cas_unmask_intr(struct cas * cp)340*4882a593Smuzhiyun static inline void cas_unmask_intr(struct cas *cp)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	int i;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	for (i = 0; i < N_RX_COMP_RINGS; i++)
345*4882a593Smuzhiyun 		cas_enable_irq(cp, i);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
cas_entropy_gather(struct cas * cp)348*4882a593Smuzhiyun static inline void cas_entropy_gather(struct cas *cp)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun #ifdef USE_ENTROPY_DEV
351*4882a593Smuzhiyun 	if ((cp->cas_flags & CAS_FLAG_ENTROPY_DEV) == 0)
352*4882a593Smuzhiyun 		return;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	batch_entropy_store(readl(cp->regs + REG_ENTROPY_IV),
355*4882a593Smuzhiyun 			    readl(cp->regs + REG_ENTROPY_IV),
356*4882a593Smuzhiyun 			    sizeof(uint64_t)*8);
357*4882a593Smuzhiyun #endif
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
cas_entropy_reset(struct cas * cp)360*4882a593Smuzhiyun static inline void cas_entropy_reset(struct cas *cp)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun #ifdef USE_ENTROPY_DEV
363*4882a593Smuzhiyun 	if ((cp->cas_flags & CAS_FLAG_ENTROPY_DEV) == 0)
364*4882a593Smuzhiyun 		return;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	writel(BIM_LOCAL_DEV_PAD | BIM_LOCAL_DEV_PROM | BIM_LOCAL_DEV_EXT,
367*4882a593Smuzhiyun 	       cp->regs + REG_BIM_LOCAL_DEV_EN);
368*4882a593Smuzhiyun 	writeb(ENTROPY_RESET_STC_MODE, cp->regs + REG_ENTROPY_RESET);
369*4882a593Smuzhiyun 	writeb(0x55, cp->regs + REG_ENTROPY_RAND_REG);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* if we read back 0x0, we don't have an entropy device */
372*4882a593Smuzhiyun 	if (readb(cp->regs + REG_ENTROPY_RAND_REG) == 0)
373*4882a593Smuzhiyun 		cp->cas_flags &= ~CAS_FLAG_ENTROPY_DEV;
374*4882a593Smuzhiyun #endif
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun /* access to the phy. the following assumes that we've initialized the MIF to
378*4882a593Smuzhiyun  * be in frame rather than bit-bang mode
379*4882a593Smuzhiyun  */
cas_phy_read(struct cas * cp,int reg)380*4882a593Smuzhiyun static u16 cas_phy_read(struct cas *cp, int reg)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	u32 cmd;
383*4882a593Smuzhiyun 	int limit = STOP_TRIES_PHY;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	cmd = MIF_FRAME_ST | MIF_FRAME_OP_READ;
386*4882a593Smuzhiyun 	cmd |= CAS_BASE(MIF_FRAME_PHY_ADDR, cp->phy_addr);
387*4882a593Smuzhiyun 	cmd |= CAS_BASE(MIF_FRAME_REG_ADDR, reg);
388*4882a593Smuzhiyun 	cmd |= MIF_FRAME_TURN_AROUND_MSB;
389*4882a593Smuzhiyun 	writel(cmd, cp->regs + REG_MIF_FRAME);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* poll for completion */
392*4882a593Smuzhiyun 	while (limit-- > 0) {
393*4882a593Smuzhiyun 		udelay(10);
394*4882a593Smuzhiyun 		cmd = readl(cp->regs + REG_MIF_FRAME);
395*4882a593Smuzhiyun 		if (cmd & MIF_FRAME_TURN_AROUND_LSB)
396*4882a593Smuzhiyun 			return cmd & MIF_FRAME_DATA_MASK;
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 	return 0xFFFF; /* -1 */
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
cas_phy_write(struct cas * cp,int reg,u16 val)401*4882a593Smuzhiyun static int cas_phy_write(struct cas *cp, int reg, u16 val)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	int limit = STOP_TRIES_PHY;
404*4882a593Smuzhiyun 	u32 cmd;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	cmd = MIF_FRAME_ST | MIF_FRAME_OP_WRITE;
407*4882a593Smuzhiyun 	cmd |= CAS_BASE(MIF_FRAME_PHY_ADDR, cp->phy_addr);
408*4882a593Smuzhiyun 	cmd |= CAS_BASE(MIF_FRAME_REG_ADDR, reg);
409*4882a593Smuzhiyun 	cmd |= MIF_FRAME_TURN_AROUND_MSB;
410*4882a593Smuzhiyun 	cmd |= val & MIF_FRAME_DATA_MASK;
411*4882a593Smuzhiyun 	writel(cmd, cp->regs + REG_MIF_FRAME);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* poll for completion */
414*4882a593Smuzhiyun 	while (limit-- > 0) {
415*4882a593Smuzhiyun 		udelay(10);
416*4882a593Smuzhiyun 		cmd = readl(cp->regs + REG_MIF_FRAME);
417*4882a593Smuzhiyun 		if (cmd & MIF_FRAME_TURN_AROUND_LSB)
418*4882a593Smuzhiyun 			return 0;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 	return -1;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
cas_phy_powerup(struct cas * cp)423*4882a593Smuzhiyun static void cas_phy_powerup(struct cas *cp)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	u16 ctl = cas_phy_read(cp, MII_BMCR);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if ((ctl & BMCR_PDOWN) == 0)
428*4882a593Smuzhiyun 		return;
429*4882a593Smuzhiyun 	ctl &= ~BMCR_PDOWN;
430*4882a593Smuzhiyun 	cas_phy_write(cp, MII_BMCR, ctl);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
cas_phy_powerdown(struct cas * cp)433*4882a593Smuzhiyun static void cas_phy_powerdown(struct cas *cp)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	u16 ctl = cas_phy_read(cp, MII_BMCR);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (ctl & BMCR_PDOWN)
438*4882a593Smuzhiyun 		return;
439*4882a593Smuzhiyun 	ctl |= BMCR_PDOWN;
440*4882a593Smuzhiyun 	cas_phy_write(cp, MII_BMCR, ctl);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun /* cp->lock held. note: the last put_page will free the buffer */
cas_page_free(struct cas * cp,cas_page_t * page)444*4882a593Smuzhiyun static int cas_page_free(struct cas *cp, cas_page_t *page)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	dma_unmap_page(&cp->pdev->dev, page->dma_addr, cp->page_size,
447*4882a593Smuzhiyun 		       DMA_FROM_DEVICE);
448*4882a593Smuzhiyun 	__free_pages(page->buffer, cp->page_order);
449*4882a593Smuzhiyun 	kfree(page);
450*4882a593Smuzhiyun 	return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun #ifdef RX_COUNT_BUFFERS
454*4882a593Smuzhiyun #define RX_USED_ADD(x, y)       ((x)->used += (y))
455*4882a593Smuzhiyun #define RX_USED_SET(x, y)       ((x)->used  = (y))
456*4882a593Smuzhiyun #else
457*4882a593Smuzhiyun #define RX_USED_ADD(x, y) do { } while(0)
458*4882a593Smuzhiyun #define RX_USED_SET(x, y) do { } while(0)
459*4882a593Smuzhiyun #endif
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun /* local page allocation routines for the receive buffers. jumbo pages
462*4882a593Smuzhiyun  * require at least 8K contiguous and 8K aligned buffers.
463*4882a593Smuzhiyun  */
cas_page_alloc(struct cas * cp,const gfp_t flags)464*4882a593Smuzhiyun static cas_page_t *cas_page_alloc(struct cas *cp, const gfp_t flags)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	cas_page_t *page;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	page = kmalloc(sizeof(cas_page_t), flags);
469*4882a593Smuzhiyun 	if (!page)
470*4882a593Smuzhiyun 		return NULL;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	INIT_LIST_HEAD(&page->list);
473*4882a593Smuzhiyun 	RX_USED_SET(page, 0);
474*4882a593Smuzhiyun 	page->buffer = alloc_pages(flags, cp->page_order);
475*4882a593Smuzhiyun 	if (!page->buffer)
476*4882a593Smuzhiyun 		goto page_err;
477*4882a593Smuzhiyun 	page->dma_addr = dma_map_page(&cp->pdev->dev, page->buffer, 0,
478*4882a593Smuzhiyun 				      cp->page_size, DMA_FROM_DEVICE);
479*4882a593Smuzhiyun 	return page;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun page_err:
482*4882a593Smuzhiyun 	kfree(page);
483*4882a593Smuzhiyun 	return NULL;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* initialize spare pool of rx buffers, but allocate during the open */
cas_spare_init(struct cas * cp)487*4882a593Smuzhiyun static void cas_spare_init(struct cas *cp)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun   	spin_lock(&cp->rx_inuse_lock);
490*4882a593Smuzhiyun 	INIT_LIST_HEAD(&cp->rx_inuse_list);
491*4882a593Smuzhiyun 	spin_unlock(&cp->rx_inuse_lock);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	spin_lock(&cp->rx_spare_lock);
494*4882a593Smuzhiyun 	INIT_LIST_HEAD(&cp->rx_spare_list);
495*4882a593Smuzhiyun 	cp->rx_spares_needed = RX_SPARE_COUNT;
496*4882a593Smuzhiyun 	spin_unlock(&cp->rx_spare_lock);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun /* used on close. free all the spare buffers. */
cas_spare_free(struct cas * cp)500*4882a593Smuzhiyun static void cas_spare_free(struct cas *cp)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct list_head list, *elem, *tmp;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/* free spare buffers */
505*4882a593Smuzhiyun 	INIT_LIST_HEAD(&list);
506*4882a593Smuzhiyun 	spin_lock(&cp->rx_spare_lock);
507*4882a593Smuzhiyun 	list_splice_init(&cp->rx_spare_list, &list);
508*4882a593Smuzhiyun 	spin_unlock(&cp->rx_spare_lock);
509*4882a593Smuzhiyun 	list_for_each_safe(elem, tmp, &list) {
510*4882a593Smuzhiyun 		cas_page_free(cp, list_entry(elem, cas_page_t, list));
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	INIT_LIST_HEAD(&list);
514*4882a593Smuzhiyun #if 1
515*4882a593Smuzhiyun 	/*
516*4882a593Smuzhiyun 	 * Looks like Adrian had protected this with a different
517*4882a593Smuzhiyun 	 * lock than used everywhere else to manipulate this list.
518*4882a593Smuzhiyun 	 */
519*4882a593Smuzhiyun 	spin_lock(&cp->rx_inuse_lock);
520*4882a593Smuzhiyun 	list_splice_init(&cp->rx_inuse_list, &list);
521*4882a593Smuzhiyun 	spin_unlock(&cp->rx_inuse_lock);
522*4882a593Smuzhiyun #else
523*4882a593Smuzhiyun 	spin_lock(&cp->rx_spare_lock);
524*4882a593Smuzhiyun 	list_splice_init(&cp->rx_inuse_list, &list);
525*4882a593Smuzhiyun 	spin_unlock(&cp->rx_spare_lock);
526*4882a593Smuzhiyun #endif
527*4882a593Smuzhiyun 	list_for_each_safe(elem, tmp, &list) {
528*4882a593Smuzhiyun 		cas_page_free(cp, list_entry(elem, cas_page_t, list));
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun /* replenish spares if needed */
cas_spare_recover(struct cas * cp,const gfp_t flags)533*4882a593Smuzhiyun static void cas_spare_recover(struct cas *cp, const gfp_t flags)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct list_head list, *elem, *tmp;
536*4882a593Smuzhiyun 	int needed, i;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* check inuse list. if we don't need any more free buffers,
539*4882a593Smuzhiyun 	 * just free it
540*4882a593Smuzhiyun 	 */
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* make a local copy of the list */
543*4882a593Smuzhiyun 	INIT_LIST_HEAD(&list);
544*4882a593Smuzhiyun 	spin_lock(&cp->rx_inuse_lock);
545*4882a593Smuzhiyun 	list_splice_init(&cp->rx_inuse_list, &list);
546*4882a593Smuzhiyun 	spin_unlock(&cp->rx_inuse_lock);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	list_for_each_safe(elem, tmp, &list) {
549*4882a593Smuzhiyun 		cas_page_t *page = list_entry(elem, cas_page_t, list);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 		/*
552*4882a593Smuzhiyun 		 * With the lockless pagecache, cassini buffering scheme gets
553*4882a593Smuzhiyun 		 * slightly less accurate: we might find that a page has an
554*4882a593Smuzhiyun 		 * elevated reference count here, due to a speculative ref,
555*4882a593Smuzhiyun 		 * and skip it as in-use. Ideally we would be able to reclaim
556*4882a593Smuzhiyun 		 * it. However this would be such a rare case, it doesn't
557*4882a593Smuzhiyun 		 * matter too much as we should pick it up the next time round.
558*4882a593Smuzhiyun 		 *
559*4882a593Smuzhiyun 		 * Importantly, if we find that the page has a refcount of 1
560*4882a593Smuzhiyun 		 * here (our refcount), then we know it is definitely not inuse
561*4882a593Smuzhiyun 		 * so we can reuse it.
562*4882a593Smuzhiyun 		 */
563*4882a593Smuzhiyun 		if (page_count(page->buffer) > 1)
564*4882a593Smuzhiyun 			continue;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 		list_del(elem);
567*4882a593Smuzhiyun 		spin_lock(&cp->rx_spare_lock);
568*4882a593Smuzhiyun 		if (cp->rx_spares_needed > 0) {
569*4882a593Smuzhiyun 			list_add(elem, &cp->rx_spare_list);
570*4882a593Smuzhiyun 			cp->rx_spares_needed--;
571*4882a593Smuzhiyun 			spin_unlock(&cp->rx_spare_lock);
572*4882a593Smuzhiyun 		} else {
573*4882a593Smuzhiyun 			spin_unlock(&cp->rx_spare_lock);
574*4882a593Smuzhiyun 			cas_page_free(cp, page);
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	/* put any inuse buffers back on the list */
579*4882a593Smuzhiyun 	if (!list_empty(&list)) {
580*4882a593Smuzhiyun 		spin_lock(&cp->rx_inuse_lock);
581*4882a593Smuzhiyun 		list_splice(&list, &cp->rx_inuse_list);
582*4882a593Smuzhiyun 		spin_unlock(&cp->rx_inuse_lock);
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	spin_lock(&cp->rx_spare_lock);
586*4882a593Smuzhiyun 	needed = cp->rx_spares_needed;
587*4882a593Smuzhiyun 	spin_unlock(&cp->rx_spare_lock);
588*4882a593Smuzhiyun 	if (!needed)
589*4882a593Smuzhiyun 		return;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* we still need spares, so try to allocate some */
592*4882a593Smuzhiyun 	INIT_LIST_HEAD(&list);
593*4882a593Smuzhiyun 	i = 0;
594*4882a593Smuzhiyun 	while (i < needed) {
595*4882a593Smuzhiyun 		cas_page_t *spare = cas_page_alloc(cp, flags);
596*4882a593Smuzhiyun 		if (!spare)
597*4882a593Smuzhiyun 			break;
598*4882a593Smuzhiyun 		list_add(&spare->list, &list);
599*4882a593Smuzhiyun 		i++;
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	spin_lock(&cp->rx_spare_lock);
603*4882a593Smuzhiyun 	list_splice(&list, &cp->rx_spare_list);
604*4882a593Smuzhiyun 	cp->rx_spares_needed -= i;
605*4882a593Smuzhiyun 	spin_unlock(&cp->rx_spare_lock);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun /* pull a page from the list. */
cas_page_dequeue(struct cas * cp)609*4882a593Smuzhiyun static cas_page_t *cas_page_dequeue(struct cas *cp)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	struct list_head *entry;
612*4882a593Smuzhiyun 	int recover;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	spin_lock(&cp->rx_spare_lock);
615*4882a593Smuzhiyun 	if (list_empty(&cp->rx_spare_list)) {
616*4882a593Smuzhiyun 		/* try to do a quick recovery */
617*4882a593Smuzhiyun 		spin_unlock(&cp->rx_spare_lock);
618*4882a593Smuzhiyun 		cas_spare_recover(cp, GFP_ATOMIC);
619*4882a593Smuzhiyun 		spin_lock(&cp->rx_spare_lock);
620*4882a593Smuzhiyun 		if (list_empty(&cp->rx_spare_list)) {
621*4882a593Smuzhiyun 			netif_err(cp, rx_err, cp->dev,
622*4882a593Smuzhiyun 				  "no spare buffers available\n");
623*4882a593Smuzhiyun 			spin_unlock(&cp->rx_spare_lock);
624*4882a593Smuzhiyun 			return NULL;
625*4882a593Smuzhiyun 		}
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	entry = cp->rx_spare_list.next;
629*4882a593Smuzhiyun 	list_del(entry);
630*4882a593Smuzhiyun 	recover = ++cp->rx_spares_needed;
631*4882a593Smuzhiyun 	spin_unlock(&cp->rx_spare_lock);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* trigger the timer to do the recovery */
634*4882a593Smuzhiyun 	if ((recover & (RX_SPARE_RECOVER_VAL - 1)) == 0) {
635*4882a593Smuzhiyun #if 1
636*4882a593Smuzhiyun 		atomic_inc(&cp->reset_task_pending);
637*4882a593Smuzhiyun 		atomic_inc(&cp->reset_task_pending_spare);
638*4882a593Smuzhiyun 		schedule_work(&cp->reset_task);
639*4882a593Smuzhiyun #else
640*4882a593Smuzhiyun 		atomic_set(&cp->reset_task_pending, CAS_RESET_SPARE);
641*4882a593Smuzhiyun 		schedule_work(&cp->reset_task);
642*4882a593Smuzhiyun #endif
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 	return list_entry(entry, cas_page_t, list);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 
cas_mif_poll(struct cas * cp,const int enable)648*4882a593Smuzhiyun static void cas_mif_poll(struct cas *cp, const int enable)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	u32 cfg;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	cfg  = readl(cp->regs + REG_MIF_CFG);
653*4882a593Smuzhiyun 	cfg &= (MIF_CFG_MDIO_0 | MIF_CFG_MDIO_1);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (cp->phy_type & CAS_PHY_MII_MDIO1)
656*4882a593Smuzhiyun 		cfg |= MIF_CFG_PHY_SELECT;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* poll and interrupt on link status change. */
659*4882a593Smuzhiyun 	if (enable) {
660*4882a593Smuzhiyun 		cfg |= MIF_CFG_POLL_EN;
661*4882a593Smuzhiyun 		cfg |= CAS_BASE(MIF_CFG_POLL_REG, MII_BMSR);
662*4882a593Smuzhiyun 		cfg |= CAS_BASE(MIF_CFG_POLL_PHY, cp->phy_addr);
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 	writel((enable) ? ~(BMSR_LSTATUS | BMSR_ANEGCOMPLETE) : 0xFFFF,
665*4882a593Smuzhiyun 	       cp->regs + REG_MIF_MASK);
666*4882a593Smuzhiyun 	writel(cfg, cp->regs + REG_MIF_CFG);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun /* Must be invoked under cp->lock */
cas_begin_auto_negotiation(struct cas * cp,const struct ethtool_link_ksettings * ep)670*4882a593Smuzhiyun static void cas_begin_auto_negotiation(struct cas *cp,
671*4882a593Smuzhiyun 				       const struct ethtool_link_ksettings *ep)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	u16 ctl;
674*4882a593Smuzhiyun #if 1
675*4882a593Smuzhiyun 	int lcntl;
676*4882a593Smuzhiyun 	int changed = 0;
677*4882a593Smuzhiyun 	int oldstate = cp->lstate;
678*4882a593Smuzhiyun 	int link_was_not_down = !(oldstate == link_down);
679*4882a593Smuzhiyun #endif
680*4882a593Smuzhiyun 	/* Setup link parameters */
681*4882a593Smuzhiyun 	if (!ep)
682*4882a593Smuzhiyun 		goto start_aneg;
683*4882a593Smuzhiyun 	lcntl = cp->link_cntl;
684*4882a593Smuzhiyun 	if (ep->base.autoneg == AUTONEG_ENABLE) {
685*4882a593Smuzhiyun 		cp->link_cntl = BMCR_ANENABLE;
686*4882a593Smuzhiyun 	} else {
687*4882a593Smuzhiyun 		u32 speed = ep->base.speed;
688*4882a593Smuzhiyun 		cp->link_cntl = 0;
689*4882a593Smuzhiyun 		if (speed == SPEED_100)
690*4882a593Smuzhiyun 			cp->link_cntl |= BMCR_SPEED100;
691*4882a593Smuzhiyun 		else if (speed == SPEED_1000)
692*4882a593Smuzhiyun 			cp->link_cntl |= CAS_BMCR_SPEED1000;
693*4882a593Smuzhiyun 		if (ep->base.duplex == DUPLEX_FULL)
694*4882a593Smuzhiyun 			cp->link_cntl |= BMCR_FULLDPLX;
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun #if 1
697*4882a593Smuzhiyun 	changed = (lcntl != cp->link_cntl);
698*4882a593Smuzhiyun #endif
699*4882a593Smuzhiyun start_aneg:
700*4882a593Smuzhiyun 	if (cp->lstate == link_up) {
701*4882a593Smuzhiyun 		netdev_info(cp->dev, "PCS link down\n");
702*4882a593Smuzhiyun 	} else {
703*4882a593Smuzhiyun 		if (changed) {
704*4882a593Smuzhiyun 			netdev_info(cp->dev, "link configuration changed\n");
705*4882a593Smuzhiyun 		}
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 	cp->lstate = link_down;
708*4882a593Smuzhiyun 	cp->link_transition = LINK_TRANSITION_LINK_DOWN;
709*4882a593Smuzhiyun 	if (!cp->hw_running)
710*4882a593Smuzhiyun 		return;
711*4882a593Smuzhiyun #if 1
712*4882a593Smuzhiyun 	/*
713*4882a593Smuzhiyun 	 * WTZ: If the old state was link_up, we turn off the carrier
714*4882a593Smuzhiyun 	 * to replicate everything we do elsewhere on a link-down
715*4882a593Smuzhiyun 	 * event when we were already in a link-up state..
716*4882a593Smuzhiyun 	 */
717*4882a593Smuzhiyun 	if (oldstate == link_up)
718*4882a593Smuzhiyun 		netif_carrier_off(cp->dev);
719*4882a593Smuzhiyun 	if (changed  && link_was_not_down) {
720*4882a593Smuzhiyun 		/*
721*4882a593Smuzhiyun 		 * WTZ: This branch will simply schedule a full reset after
722*4882a593Smuzhiyun 		 * we explicitly changed link modes in an ioctl. See if this
723*4882a593Smuzhiyun 		 * fixes the link-problems we were having for forced mode.
724*4882a593Smuzhiyun 		 */
725*4882a593Smuzhiyun 		atomic_inc(&cp->reset_task_pending);
726*4882a593Smuzhiyun 		atomic_inc(&cp->reset_task_pending_all);
727*4882a593Smuzhiyun 		schedule_work(&cp->reset_task);
728*4882a593Smuzhiyun 		cp->timer_ticks = 0;
729*4882a593Smuzhiyun 		mod_timer(&cp->link_timer, jiffies + CAS_LINK_TIMEOUT);
730*4882a593Smuzhiyun 		return;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun #endif
733*4882a593Smuzhiyun 	if (cp->phy_type & CAS_PHY_SERDES) {
734*4882a593Smuzhiyun 		u32 val = readl(cp->regs + REG_PCS_MII_CTRL);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 		if (cp->link_cntl & BMCR_ANENABLE) {
737*4882a593Smuzhiyun 			val |= (PCS_MII_RESTART_AUTONEG | PCS_MII_AUTONEG_EN);
738*4882a593Smuzhiyun 			cp->lstate = link_aneg;
739*4882a593Smuzhiyun 		} else {
740*4882a593Smuzhiyun 			if (cp->link_cntl & BMCR_FULLDPLX)
741*4882a593Smuzhiyun 				val |= PCS_MII_CTRL_DUPLEX;
742*4882a593Smuzhiyun 			val &= ~PCS_MII_AUTONEG_EN;
743*4882a593Smuzhiyun 			cp->lstate = link_force_ok;
744*4882a593Smuzhiyun 		}
745*4882a593Smuzhiyun 		cp->link_transition = LINK_TRANSITION_LINK_CONFIG;
746*4882a593Smuzhiyun 		writel(val, cp->regs + REG_PCS_MII_CTRL);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	} else {
749*4882a593Smuzhiyun 		cas_mif_poll(cp, 0);
750*4882a593Smuzhiyun 		ctl = cas_phy_read(cp, MII_BMCR);
751*4882a593Smuzhiyun 		ctl &= ~(BMCR_FULLDPLX | BMCR_SPEED100 |
752*4882a593Smuzhiyun 			 CAS_BMCR_SPEED1000 | BMCR_ANENABLE);
753*4882a593Smuzhiyun 		ctl |= cp->link_cntl;
754*4882a593Smuzhiyun 		if (ctl & BMCR_ANENABLE) {
755*4882a593Smuzhiyun 			ctl |= BMCR_ANRESTART;
756*4882a593Smuzhiyun 			cp->lstate = link_aneg;
757*4882a593Smuzhiyun 		} else {
758*4882a593Smuzhiyun 			cp->lstate = link_force_ok;
759*4882a593Smuzhiyun 		}
760*4882a593Smuzhiyun 		cp->link_transition = LINK_TRANSITION_LINK_CONFIG;
761*4882a593Smuzhiyun 		cas_phy_write(cp, MII_BMCR, ctl);
762*4882a593Smuzhiyun 		cas_mif_poll(cp, 1);
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	cp->timer_ticks = 0;
766*4882a593Smuzhiyun 	mod_timer(&cp->link_timer, jiffies + CAS_LINK_TIMEOUT);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_reset_mii_phy(struct cas * cp)770*4882a593Smuzhiyun static int cas_reset_mii_phy(struct cas *cp)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	int limit = STOP_TRIES_PHY;
773*4882a593Smuzhiyun 	u16 val;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	cas_phy_write(cp, MII_BMCR, BMCR_RESET);
776*4882a593Smuzhiyun 	udelay(100);
777*4882a593Smuzhiyun 	while (--limit) {
778*4882a593Smuzhiyun 		val = cas_phy_read(cp, MII_BMCR);
779*4882a593Smuzhiyun 		if ((val & BMCR_RESET) == 0)
780*4882a593Smuzhiyun 			break;
781*4882a593Smuzhiyun 		udelay(10);
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 	return limit <= 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
cas_saturn_firmware_init(struct cas * cp)786*4882a593Smuzhiyun static void cas_saturn_firmware_init(struct cas *cp)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	const struct firmware *fw;
789*4882a593Smuzhiyun 	const char fw_name[] = "sun/cassini.bin";
790*4882a593Smuzhiyun 	int err;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	if (PHY_NS_DP83065 != cp->phy_id)
793*4882a593Smuzhiyun 		return;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	err = request_firmware(&fw, fw_name, &cp->pdev->dev);
796*4882a593Smuzhiyun 	if (err) {
797*4882a593Smuzhiyun 		pr_err("Failed to load firmware \"%s\"\n",
798*4882a593Smuzhiyun 		       fw_name);
799*4882a593Smuzhiyun 		return;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 	if (fw->size < 2) {
802*4882a593Smuzhiyun 		pr_err("bogus length %zu in \"%s\"\n",
803*4882a593Smuzhiyun 		       fw->size, fw_name);
804*4882a593Smuzhiyun 		goto out;
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 	cp->fw_load_addr= fw->data[1] << 8 | fw->data[0];
807*4882a593Smuzhiyun 	cp->fw_size = fw->size - 2;
808*4882a593Smuzhiyun 	cp->fw_data = vmalloc(cp->fw_size);
809*4882a593Smuzhiyun 	if (!cp->fw_data)
810*4882a593Smuzhiyun 		goto out;
811*4882a593Smuzhiyun 	memcpy(cp->fw_data, &fw->data[2], cp->fw_size);
812*4882a593Smuzhiyun out:
813*4882a593Smuzhiyun 	release_firmware(fw);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
cas_saturn_firmware_load(struct cas * cp)816*4882a593Smuzhiyun static void cas_saturn_firmware_load(struct cas *cp)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	int i;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	if (!cp->fw_data)
821*4882a593Smuzhiyun 		return;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	cas_phy_powerdown(cp);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	/* expanded memory access mode */
826*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_MEM, 0x0);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* pointer configuration for new firmware */
829*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGE, 0x8ff9);
830*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGD, 0xbd);
831*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGE, 0x8ffa);
832*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGD, 0x82);
833*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGE, 0x8ffb);
834*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGD, 0x0);
835*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGE, 0x8ffc);
836*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGD, 0x39);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	/* download new firmware */
839*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_MEM, 0x1);
840*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGE, cp->fw_load_addr);
841*4882a593Smuzhiyun 	for (i = 0; i < cp->fw_size; i++)
842*4882a593Smuzhiyun 		cas_phy_write(cp, DP83065_MII_REGD, cp->fw_data[i]);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	/* enable firmware */
845*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGE, 0x8ff8);
846*4882a593Smuzhiyun 	cas_phy_write(cp, DP83065_MII_REGD, 0x1);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun /* phy initialization */
cas_phy_init(struct cas * cp)851*4882a593Smuzhiyun static void cas_phy_init(struct cas *cp)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	u16 val;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* if we're in MII/GMII mode, set up phy */
856*4882a593Smuzhiyun 	if (CAS_PHY_MII(cp->phy_type)) {
857*4882a593Smuzhiyun 		writel(PCS_DATAPATH_MODE_MII,
858*4882a593Smuzhiyun 		       cp->regs + REG_PCS_DATAPATH_MODE);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 		cas_mif_poll(cp, 0);
861*4882a593Smuzhiyun 		cas_reset_mii_phy(cp); /* take out of isolate mode */
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 		if (PHY_LUCENT_B0 == cp->phy_id) {
864*4882a593Smuzhiyun 			/* workaround link up/down issue with lucent */
865*4882a593Smuzhiyun 			cas_phy_write(cp, LUCENT_MII_REG, 0x8000);
866*4882a593Smuzhiyun 			cas_phy_write(cp, MII_BMCR, 0x00f1);
867*4882a593Smuzhiyun 			cas_phy_write(cp, LUCENT_MII_REG, 0x0);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		} else if (PHY_BROADCOM_B0 == (cp->phy_id & 0xFFFFFFFC)) {
870*4882a593Smuzhiyun 			/* workarounds for broadcom phy */
871*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG8, 0x0C20);
872*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG7, 0x0012);
873*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG5, 0x1804);
874*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG7, 0x0013);
875*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG5, 0x1204);
876*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG7, 0x8006);
877*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG5, 0x0132);
878*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG7, 0x8006);
879*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG5, 0x0232);
880*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG7, 0x201F);
881*4882a593Smuzhiyun 			cas_phy_write(cp, BROADCOM_MII_REG5, 0x0A20);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 		} else if (PHY_BROADCOM_5411 == cp->phy_id) {
884*4882a593Smuzhiyun 			val = cas_phy_read(cp, BROADCOM_MII_REG4);
885*4882a593Smuzhiyun 			val = cas_phy_read(cp, BROADCOM_MII_REG4);
886*4882a593Smuzhiyun 			if (val & 0x0080) {
887*4882a593Smuzhiyun 				/* link workaround */
888*4882a593Smuzhiyun 				cas_phy_write(cp, BROADCOM_MII_REG4,
889*4882a593Smuzhiyun 					      val & ~0x0080);
890*4882a593Smuzhiyun 			}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 		} else if (cp->cas_flags & CAS_FLAG_SATURN) {
893*4882a593Smuzhiyun 			writel((cp->phy_type & CAS_PHY_MII_MDIO0) ?
894*4882a593Smuzhiyun 			       SATURN_PCFG_FSI : 0x0,
895*4882a593Smuzhiyun 			       cp->regs + REG_SATURN_PCFG);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 			/* load firmware to address 10Mbps auto-negotiation
898*4882a593Smuzhiyun 			 * issue. NOTE: this will need to be changed if the
899*4882a593Smuzhiyun 			 * default firmware gets fixed.
900*4882a593Smuzhiyun 			 */
901*4882a593Smuzhiyun 			if (PHY_NS_DP83065 == cp->phy_id) {
902*4882a593Smuzhiyun 				cas_saturn_firmware_load(cp);
903*4882a593Smuzhiyun 			}
904*4882a593Smuzhiyun 			cas_phy_powerup(cp);
905*4882a593Smuzhiyun 		}
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 		/* advertise capabilities */
908*4882a593Smuzhiyun 		val = cas_phy_read(cp, MII_BMCR);
909*4882a593Smuzhiyun 		val &= ~BMCR_ANENABLE;
910*4882a593Smuzhiyun 		cas_phy_write(cp, MII_BMCR, val);
911*4882a593Smuzhiyun 		udelay(10);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 		cas_phy_write(cp, MII_ADVERTISE,
914*4882a593Smuzhiyun 			      cas_phy_read(cp, MII_ADVERTISE) |
915*4882a593Smuzhiyun 			      (ADVERTISE_10HALF | ADVERTISE_10FULL |
916*4882a593Smuzhiyun 			       ADVERTISE_100HALF | ADVERTISE_100FULL |
917*4882a593Smuzhiyun 			       CAS_ADVERTISE_PAUSE |
918*4882a593Smuzhiyun 			       CAS_ADVERTISE_ASYM_PAUSE));
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 		if (cp->cas_flags & CAS_FLAG_1000MB_CAP) {
921*4882a593Smuzhiyun 			/* make sure that we don't advertise half
922*4882a593Smuzhiyun 			 * duplex to avoid a chip issue
923*4882a593Smuzhiyun 			 */
924*4882a593Smuzhiyun 			val  = cas_phy_read(cp, CAS_MII_1000_CTRL);
925*4882a593Smuzhiyun 			val &= ~CAS_ADVERTISE_1000HALF;
926*4882a593Smuzhiyun 			val |= CAS_ADVERTISE_1000FULL;
927*4882a593Smuzhiyun 			cas_phy_write(cp, CAS_MII_1000_CTRL, val);
928*4882a593Smuzhiyun 		}
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	} else {
931*4882a593Smuzhiyun 		/* reset pcs for serdes */
932*4882a593Smuzhiyun 		u32 val;
933*4882a593Smuzhiyun 		int limit;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 		writel(PCS_DATAPATH_MODE_SERDES,
936*4882a593Smuzhiyun 		       cp->regs + REG_PCS_DATAPATH_MODE);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 		/* enable serdes pins on saturn */
939*4882a593Smuzhiyun 		if (cp->cas_flags & CAS_FLAG_SATURN)
940*4882a593Smuzhiyun 			writel(0, cp->regs + REG_SATURN_PCFG);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 		/* Reset PCS unit. */
943*4882a593Smuzhiyun 		val = readl(cp->regs + REG_PCS_MII_CTRL);
944*4882a593Smuzhiyun 		val |= PCS_MII_RESET;
945*4882a593Smuzhiyun 		writel(val, cp->regs + REG_PCS_MII_CTRL);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 		limit = STOP_TRIES;
948*4882a593Smuzhiyun 		while (--limit > 0) {
949*4882a593Smuzhiyun 			udelay(10);
950*4882a593Smuzhiyun 			if ((readl(cp->regs + REG_PCS_MII_CTRL) &
951*4882a593Smuzhiyun 			     PCS_MII_RESET) == 0)
952*4882a593Smuzhiyun 				break;
953*4882a593Smuzhiyun 		}
954*4882a593Smuzhiyun 		if (limit <= 0)
955*4882a593Smuzhiyun 			netdev_warn(cp->dev, "PCS reset bit would not clear [%08x]\n",
956*4882a593Smuzhiyun 				    readl(cp->regs + REG_PCS_STATE_MACHINE));
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 		/* Make sure PCS is disabled while changing advertisement
959*4882a593Smuzhiyun 		 * configuration.
960*4882a593Smuzhiyun 		 */
961*4882a593Smuzhiyun 		writel(0x0, cp->regs + REG_PCS_CFG);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 		/* Advertise all capabilities except half-duplex. */
964*4882a593Smuzhiyun 		val  = readl(cp->regs + REG_PCS_MII_ADVERT);
965*4882a593Smuzhiyun 		val &= ~PCS_MII_ADVERT_HD;
966*4882a593Smuzhiyun 		val |= (PCS_MII_ADVERT_FD | PCS_MII_ADVERT_SYM_PAUSE |
967*4882a593Smuzhiyun 			PCS_MII_ADVERT_ASYM_PAUSE);
968*4882a593Smuzhiyun 		writel(val, cp->regs + REG_PCS_MII_ADVERT);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 		/* enable PCS */
971*4882a593Smuzhiyun 		writel(PCS_CFG_EN, cp->regs + REG_PCS_CFG);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 		/* pcs workaround: enable sync detect */
974*4882a593Smuzhiyun 		writel(PCS_SERDES_CTRL_SYNCD_EN,
975*4882a593Smuzhiyun 		       cp->regs + REG_PCS_SERDES_CTRL);
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 
cas_pcs_link_check(struct cas * cp)980*4882a593Smuzhiyun static int cas_pcs_link_check(struct cas *cp)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	u32 stat, state_machine;
983*4882a593Smuzhiyun 	int retval = 0;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	/* The link status bit latches on zero, so you must
986*4882a593Smuzhiyun 	 * read it twice in such a case to see a transition
987*4882a593Smuzhiyun 	 * to the link being up.
988*4882a593Smuzhiyun 	 */
989*4882a593Smuzhiyun 	stat = readl(cp->regs + REG_PCS_MII_STATUS);
990*4882a593Smuzhiyun 	if ((stat & PCS_MII_STATUS_LINK_STATUS) == 0)
991*4882a593Smuzhiyun 		stat = readl(cp->regs + REG_PCS_MII_STATUS);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	/* The remote-fault indication is only valid
994*4882a593Smuzhiyun 	 * when autoneg has completed.
995*4882a593Smuzhiyun 	 */
996*4882a593Smuzhiyun 	if ((stat & (PCS_MII_STATUS_AUTONEG_COMP |
997*4882a593Smuzhiyun 		     PCS_MII_STATUS_REMOTE_FAULT)) ==
998*4882a593Smuzhiyun 	    (PCS_MII_STATUS_AUTONEG_COMP | PCS_MII_STATUS_REMOTE_FAULT))
999*4882a593Smuzhiyun 		netif_info(cp, link, cp->dev, "PCS RemoteFault\n");
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	/* work around link detection issue by querying the PCS state
1002*4882a593Smuzhiyun 	 * machine directly.
1003*4882a593Smuzhiyun 	 */
1004*4882a593Smuzhiyun 	state_machine = readl(cp->regs + REG_PCS_STATE_MACHINE);
1005*4882a593Smuzhiyun 	if ((state_machine & PCS_SM_LINK_STATE_MASK) != SM_LINK_STATE_UP) {
1006*4882a593Smuzhiyun 		stat &= ~PCS_MII_STATUS_LINK_STATUS;
1007*4882a593Smuzhiyun 	} else if (state_machine & PCS_SM_WORD_SYNC_STATE_MASK) {
1008*4882a593Smuzhiyun 		stat |= PCS_MII_STATUS_LINK_STATUS;
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	if (stat & PCS_MII_STATUS_LINK_STATUS) {
1012*4882a593Smuzhiyun 		if (cp->lstate != link_up) {
1013*4882a593Smuzhiyun 			if (cp->opened) {
1014*4882a593Smuzhiyun 				cp->lstate = link_up;
1015*4882a593Smuzhiyun 				cp->link_transition = LINK_TRANSITION_LINK_UP;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 				cas_set_link_modes(cp);
1018*4882a593Smuzhiyun 				netif_carrier_on(cp->dev);
1019*4882a593Smuzhiyun 			}
1020*4882a593Smuzhiyun 		}
1021*4882a593Smuzhiyun 	} else if (cp->lstate == link_up) {
1022*4882a593Smuzhiyun 		cp->lstate = link_down;
1023*4882a593Smuzhiyun 		if (link_transition_timeout != 0 &&
1024*4882a593Smuzhiyun 		    cp->link_transition != LINK_TRANSITION_REQUESTED_RESET &&
1025*4882a593Smuzhiyun 		    !cp->link_transition_jiffies_valid) {
1026*4882a593Smuzhiyun 			/*
1027*4882a593Smuzhiyun 			 * force a reset, as a workaround for the
1028*4882a593Smuzhiyun 			 * link-failure problem. May want to move this to a
1029*4882a593Smuzhiyun 			 * point a bit earlier in the sequence. If we had
1030*4882a593Smuzhiyun 			 * generated a reset a short time ago, we'll wait for
1031*4882a593Smuzhiyun 			 * the link timer to check the status until a
1032*4882a593Smuzhiyun 			 * timer expires (link_transistion_jiffies_valid is
1033*4882a593Smuzhiyun 			 * true when the timer is running.)  Instead of using
1034*4882a593Smuzhiyun 			 * a system timer, we just do a check whenever the
1035*4882a593Smuzhiyun 			 * link timer is running - this clears the flag after
1036*4882a593Smuzhiyun 			 * a suitable delay.
1037*4882a593Smuzhiyun 			 */
1038*4882a593Smuzhiyun 			retval = 1;
1039*4882a593Smuzhiyun 			cp->link_transition = LINK_TRANSITION_REQUESTED_RESET;
1040*4882a593Smuzhiyun 			cp->link_transition_jiffies = jiffies;
1041*4882a593Smuzhiyun 			cp->link_transition_jiffies_valid = 1;
1042*4882a593Smuzhiyun 		} else {
1043*4882a593Smuzhiyun 			cp->link_transition = LINK_TRANSITION_ON_FAILURE;
1044*4882a593Smuzhiyun 		}
1045*4882a593Smuzhiyun 		netif_carrier_off(cp->dev);
1046*4882a593Smuzhiyun 		if (cp->opened)
1047*4882a593Smuzhiyun 			netif_info(cp, link, cp->dev, "PCS link down\n");
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 		/* Cassini only: if you force a mode, there can be
1050*4882a593Smuzhiyun 		 * sync problems on link down. to fix that, the following
1051*4882a593Smuzhiyun 		 * things need to be checked:
1052*4882a593Smuzhiyun 		 * 1) read serialink state register
1053*4882a593Smuzhiyun 		 * 2) read pcs status register to verify link down.
1054*4882a593Smuzhiyun 		 * 3) if link down and serial link == 0x03, then you need
1055*4882a593Smuzhiyun 		 *    to global reset the chip.
1056*4882a593Smuzhiyun 		 */
1057*4882a593Smuzhiyun 		if ((cp->cas_flags & CAS_FLAG_REG_PLUS) == 0) {
1058*4882a593Smuzhiyun 			/* should check to see if we're in a forced mode */
1059*4882a593Smuzhiyun 			stat = readl(cp->regs + REG_PCS_SERDES_STATE);
1060*4882a593Smuzhiyun 			if (stat == 0x03)
1061*4882a593Smuzhiyun 				return 1;
1062*4882a593Smuzhiyun 		}
1063*4882a593Smuzhiyun 	} else if (cp->lstate == link_down) {
1064*4882a593Smuzhiyun 		if (link_transition_timeout != 0 &&
1065*4882a593Smuzhiyun 		    cp->link_transition != LINK_TRANSITION_REQUESTED_RESET &&
1066*4882a593Smuzhiyun 		    !cp->link_transition_jiffies_valid) {
1067*4882a593Smuzhiyun 			/* force a reset, as a workaround for the
1068*4882a593Smuzhiyun 			 * link-failure problem.  May want to move
1069*4882a593Smuzhiyun 			 * this to a point a bit earlier in the
1070*4882a593Smuzhiyun 			 * sequence.
1071*4882a593Smuzhiyun 			 */
1072*4882a593Smuzhiyun 			retval = 1;
1073*4882a593Smuzhiyun 			cp->link_transition = LINK_TRANSITION_REQUESTED_RESET;
1074*4882a593Smuzhiyun 			cp->link_transition_jiffies = jiffies;
1075*4882a593Smuzhiyun 			cp->link_transition_jiffies_valid = 1;
1076*4882a593Smuzhiyun 		} else {
1077*4882a593Smuzhiyun 			cp->link_transition = LINK_TRANSITION_STILL_FAILED;
1078*4882a593Smuzhiyun 		}
1079*4882a593Smuzhiyun 	}
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	return retval;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun 
cas_pcs_interrupt(struct net_device * dev,struct cas * cp,u32 status)1084*4882a593Smuzhiyun static int cas_pcs_interrupt(struct net_device *dev,
1085*4882a593Smuzhiyun 			     struct cas *cp, u32 status)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun 	u32 stat = readl(cp->regs + REG_PCS_INTR_STATUS);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	if ((stat & PCS_INTR_STATUS_LINK_CHANGE) == 0)
1090*4882a593Smuzhiyun 		return 0;
1091*4882a593Smuzhiyun 	return cas_pcs_link_check(cp);
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun 
cas_txmac_interrupt(struct net_device * dev,struct cas * cp,u32 status)1094*4882a593Smuzhiyun static int cas_txmac_interrupt(struct net_device *dev,
1095*4882a593Smuzhiyun 			       struct cas *cp, u32 status)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun 	u32 txmac_stat = readl(cp->regs + REG_MAC_TX_STATUS);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	if (!txmac_stat)
1100*4882a593Smuzhiyun 		return 0;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	netif_printk(cp, intr, KERN_DEBUG, cp->dev,
1103*4882a593Smuzhiyun 		     "txmac interrupt, txmac_stat: 0x%x\n", txmac_stat);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	/* Defer timer expiration is quite normal,
1106*4882a593Smuzhiyun 	 * don't even log the event.
1107*4882a593Smuzhiyun 	 */
1108*4882a593Smuzhiyun 	if ((txmac_stat & MAC_TX_DEFER_TIMER) &&
1109*4882a593Smuzhiyun 	    !(txmac_stat & ~MAC_TX_DEFER_TIMER))
1110*4882a593Smuzhiyun 		return 0;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	spin_lock(&cp->stat_lock[0]);
1113*4882a593Smuzhiyun 	if (txmac_stat & MAC_TX_UNDERRUN) {
1114*4882a593Smuzhiyun 		netdev_err(dev, "TX MAC xmit underrun\n");
1115*4882a593Smuzhiyun 		cp->net_stats[0].tx_fifo_errors++;
1116*4882a593Smuzhiyun 	}
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	if (txmac_stat & MAC_TX_MAX_PACKET_ERR) {
1119*4882a593Smuzhiyun 		netdev_err(dev, "TX MAC max packet size error\n");
1120*4882a593Smuzhiyun 		cp->net_stats[0].tx_errors++;
1121*4882a593Smuzhiyun 	}
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	/* The rest are all cases of one of the 16-bit TX
1124*4882a593Smuzhiyun 	 * counters expiring.
1125*4882a593Smuzhiyun 	 */
1126*4882a593Smuzhiyun 	if (txmac_stat & MAC_TX_COLL_NORMAL)
1127*4882a593Smuzhiyun 		cp->net_stats[0].collisions += 0x10000;
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	if (txmac_stat & MAC_TX_COLL_EXCESS) {
1130*4882a593Smuzhiyun 		cp->net_stats[0].tx_aborted_errors += 0x10000;
1131*4882a593Smuzhiyun 		cp->net_stats[0].collisions += 0x10000;
1132*4882a593Smuzhiyun 	}
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	if (txmac_stat & MAC_TX_COLL_LATE) {
1135*4882a593Smuzhiyun 		cp->net_stats[0].tx_aborted_errors += 0x10000;
1136*4882a593Smuzhiyun 		cp->net_stats[0].collisions += 0x10000;
1137*4882a593Smuzhiyun 	}
1138*4882a593Smuzhiyun 	spin_unlock(&cp->stat_lock[0]);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	/* We do not keep track of MAC_TX_COLL_FIRST and
1141*4882a593Smuzhiyun 	 * MAC_TX_PEAK_ATTEMPTS events.
1142*4882a593Smuzhiyun 	 */
1143*4882a593Smuzhiyun 	return 0;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
cas_load_firmware(struct cas * cp,cas_hp_inst_t * firmware)1146*4882a593Smuzhiyun static void cas_load_firmware(struct cas *cp, cas_hp_inst_t *firmware)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun 	cas_hp_inst_t *inst;
1149*4882a593Smuzhiyun 	u32 val;
1150*4882a593Smuzhiyun 	int i;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	i = 0;
1153*4882a593Smuzhiyun 	while ((inst = firmware) && inst->note) {
1154*4882a593Smuzhiyun 		writel(i, cp->regs + REG_HP_INSTR_RAM_ADDR);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 		val = CAS_BASE(HP_INSTR_RAM_HI_VAL, inst->val);
1157*4882a593Smuzhiyun 		val |= CAS_BASE(HP_INSTR_RAM_HI_MASK, inst->mask);
1158*4882a593Smuzhiyun 		writel(val, cp->regs + REG_HP_INSTR_RAM_DATA_HI);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 		val = CAS_BASE(HP_INSTR_RAM_MID_OUTARG, inst->outarg >> 10);
1161*4882a593Smuzhiyun 		val |= CAS_BASE(HP_INSTR_RAM_MID_OUTOP, inst->outop);
1162*4882a593Smuzhiyun 		val |= CAS_BASE(HP_INSTR_RAM_MID_FNEXT, inst->fnext);
1163*4882a593Smuzhiyun 		val |= CAS_BASE(HP_INSTR_RAM_MID_FOFF, inst->foff);
1164*4882a593Smuzhiyun 		val |= CAS_BASE(HP_INSTR_RAM_MID_SNEXT, inst->snext);
1165*4882a593Smuzhiyun 		val |= CAS_BASE(HP_INSTR_RAM_MID_SOFF, inst->soff);
1166*4882a593Smuzhiyun 		val |= CAS_BASE(HP_INSTR_RAM_MID_OP, inst->op);
1167*4882a593Smuzhiyun 		writel(val, cp->regs + REG_HP_INSTR_RAM_DATA_MID);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 		val = CAS_BASE(HP_INSTR_RAM_LOW_OUTMASK, inst->outmask);
1170*4882a593Smuzhiyun 		val |= CAS_BASE(HP_INSTR_RAM_LOW_OUTSHIFT, inst->outshift);
1171*4882a593Smuzhiyun 		val |= CAS_BASE(HP_INSTR_RAM_LOW_OUTEN, inst->outenab);
1172*4882a593Smuzhiyun 		val |= CAS_BASE(HP_INSTR_RAM_LOW_OUTARG, inst->outarg);
1173*4882a593Smuzhiyun 		writel(val, cp->regs + REG_HP_INSTR_RAM_DATA_LOW);
1174*4882a593Smuzhiyun 		++firmware;
1175*4882a593Smuzhiyun 		++i;
1176*4882a593Smuzhiyun 	}
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
cas_init_rx_dma(struct cas * cp)1179*4882a593Smuzhiyun static void cas_init_rx_dma(struct cas *cp)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	u64 desc_dma = cp->block_dvma;
1182*4882a593Smuzhiyun 	u32 val;
1183*4882a593Smuzhiyun 	int i, size;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	/* rx free descriptors */
1186*4882a593Smuzhiyun 	val = CAS_BASE(RX_CFG_SWIVEL, RX_SWIVEL_OFF_VAL);
1187*4882a593Smuzhiyun 	val |= CAS_BASE(RX_CFG_DESC_RING, RX_DESC_RINGN_INDEX(0));
1188*4882a593Smuzhiyun 	val |= CAS_BASE(RX_CFG_COMP_RING, RX_COMP_RINGN_INDEX(0));
1189*4882a593Smuzhiyun 	if ((N_RX_DESC_RINGS > 1) &&
1190*4882a593Smuzhiyun 	    (cp->cas_flags & CAS_FLAG_REG_PLUS))  /* do desc 2 */
1191*4882a593Smuzhiyun 		val |= CAS_BASE(RX_CFG_DESC_RING1, RX_DESC_RINGN_INDEX(1));
1192*4882a593Smuzhiyun 	writel(val, cp->regs + REG_RX_CFG);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	val = (unsigned long) cp->init_rxds[0] -
1195*4882a593Smuzhiyun 		(unsigned long) cp->init_block;
1196*4882a593Smuzhiyun 	writel((desc_dma + val) >> 32, cp->regs + REG_RX_DB_HI);
1197*4882a593Smuzhiyun 	writel((desc_dma + val) & 0xffffffff, cp->regs + REG_RX_DB_LOW);
1198*4882a593Smuzhiyun 	writel(RX_DESC_RINGN_SIZE(0) - 4, cp->regs + REG_RX_KICK);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_REG_PLUS) {
1201*4882a593Smuzhiyun 		/* rx desc 2 is for IPSEC packets. however,
1202*4882a593Smuzhiyun 		 * we don't it that for that purpose.
1203*4882a593Smuzhiyun 		 */
1204*4882a593Smuzhiyun 		val = (unsigned long) cp->init_rxds[1] -
1205*4882a593Smuzhiyun 			(unsigned long) cp->init_block;
1206*4882a593Smuzhiyun 		writel((desc_dma + val) >> 32, cp->regs + REG_PLUS_RX_DB1_HI);
1207*4882a593Smuzhiyun 		writel((desc_dma + val) & 0xffffffff, cp->regs +
1208*4882a593Smuzhiyun 		       REG_PLUS_RX_DB1_LOW);
1209*4882a593Smuzhiyun 		writel(RX_DESC_RINGN_SIZE(1) - 4, cp->regs +
1210*4882a593Smuzhiyun 		       REG_PLUS_RX_KICK1);
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	/* rx completion registers */
1214*4882a593Smuzhiyun 	val = (unsigned long) cp->init_rxcs[0] -
1215*4882a593Smuzhiyun 		(unsigned long) cp->init_block;
1216*4882a593Smuzhiyun 	writel((desc_dma + val) >> 32, cp->regs + REG_RX_CB_HI);
1217*4882a593Smuzhiyun 	writel((desc_dma + val) & 0xffffffff, cp->regs + REG_RX_CB_LOW);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_REG_PLUS) {
1220*4882a593Smuzhiyun 		/* rx comp 2-4 */
1221*4882a593Smuzhiyun 		for (i = 1; i < MAX_RX_COMP_RINGS; i++) {
1222*4882a593Smuzhiyun 			val = (unsigned long) cp->init_rxcs[i] -
1223*4882a593Smuzhiyun 				(unsigned long) cp->init_block;
1224*4882a593Smuzhiyun 			writel((desc_dma + val) >> 32, cp->regs +
1225*4882a593Smuzhiyun 			       REG_PLUS_RX_CBN_HI(i));
1226*4882a593Smuzhiyun 			writel((desc_dma + val) & 0xffffffff, cp->regs +
1227*4882a593Smuzhiyun 			       REG_PLUS_RX_CBN_LOW(i));
1228*4882a593Smuzhiyun 		}
1229*4882a593Smuzhiyun 	}
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	/* read selective clear regs to prevent spurious interrupts
1232*4882a593Smuzhiyun 	 * on reset because complete == kick.
1233*4882a593Smuzhiyun 	 * selective clear set up to prevent interrupts on resets
1234*4882a593Smuzhiyun 	 */
1235*4882a593Smuzhiyun 	readl(cp->regs + REG_INTR_STATUS_ALIAS);
1236*4882a593Smuzhiyun 	writel(INTR_RX_DONE | INTR_RX_BUF_UNAVAIL, cp->regs + REG_ALIAS_CLEAR);
1237*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_REG_PLUS) {
1238*4882a593Smuzhiyun 		for (i = 1; i < N_RX_COMP_RINGS; i++)
1239*4882a593Smuzhiyun 			readl(cp->regs + REG_PLUS_INTRN_STATUS_ALIAS(i));
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 		/* 2 is different from 3 and 4 */
1242*4882a593Smuzhiyun 		if (N_RX_COMP_RINGS > 1)
1243*4882a593Smuzhiyun 			writel(INTR_RX_DONE_ALT | INTR_RX_BUF_UNAVAIL_1,
1244*4882a593Smuzhiyun 			       cp->regs + REG_PLUS_ALIASN_CLEAR(1));
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 		for (i = 2; i < N_RX_COMP_RINGS; i++)
1247*4882a593Smuzhiyun 			writel(INTR_RX_DONE_ALT,
1248*4882a593Smuzhiyun 			       cp->regs + REG_PLUS_ALIASN_CLEAR(i));
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	/* set up pause thresholds */
1252*4882a593Smuzhiyun 	val  = CAS_BASE(RX_PAUSE_THRESH_OFF,
1253*4882a593Smuzhiyun 			cp->rx_pause_off / RX_PAUSE_THRESH_QUANTUM);
1254*4882a593Smuzhiyun 	val |= CAS_BASE(RX_PAUSE_THRESH_ON,
1255*4882a593Smuzhiyun 			cp->rx_pause_on / RX_PAUSE_THRESH_QUANTUM);
1256*4882a593Smuzhiyun 	writel(val, cp->regs + REG_RX_PAUSE_THRESH);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	/* zero out dma reassembly buffers */
1259*4882a593Smuzhiyun 	for (i = 0; i < 64; i++) {
1260*4882a593Smuzhiyun 		writel(i, cp->regs + REG_RX_TABLE_ADDR);
1261*4882a593Smuzhiyun 		writel(0x0, cp->regs + REG_RX_TABLE_DATA_LOW);
1262*4882a593Smuzhiyun 		writel(0x0, cp->regs + REG_RX_TABLE_DATA_MID);
1263*4882a593Smuzhiyun 		writel(0x0, cp->regs + REG_RX_TABLE_DATA_HI);
1264*4882a593Smuzhiyun 	}
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	/* make sure address register is 0 for normal operation */
1267*4882a593Smuzhiyun 	writel(0x0, cp->regs + REG_RX_CTRL_FIFO_ADDR);
1268*4882a593Smuzhiyun 	writel(0x0, cp->regs + REG_RX_IPP_FIFO_ADDR);
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	/* interrupt mitigation */
1271*4882a593Smuzhiyun #ifdef USE_RX_BLANK
1272*4882a593Smuzhiyun 	val = CAS_BASE(RX_BLANK_INTR_TIME, RX_BLANK_INTR_TIME_VAL);
1273*4882a593Smuzhiyun 	val |= CAS_BASE(RX_BLANK_INTR_PKT, RX_BLANK_INTR_PKT_VAL);
1274*4882a593Smuzhiyun 	writel(val, cp->regs + REG_RX_BLANK);
1275*4882a593Smuzhiyun #else
1276*4882a593Smuzhiyun 	writel(0x0, cp->regs + REG_RX_BLANK);
1277*4882a593Smuzhiyun #endif
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	/* interrupt generation as a function of low water marks for
1280*4882a593Smuzhiyun 	 * free desc and completion entries. these are used to trigger
1281*4882a593Smuzhiyun 	 * housekeeping for rx descs. we don't use the free interrupt
1282*4882a593Smuzhiyun 	 * as it's not very useful
1283*4882a593Smuzhiyun 	 */
1284*4882a593Smuzhiyun 	/* val = CAS_BASE(RX_AE_THRESH_FREE, RX_AE_FREEN_VAL(0)); */
1285*4882a593Smuzhiyun 	val = CAS_BASE(RX_AE_THRESH_COMP, RX_AE_COMP_VAL);
1286*4882a593Smuzhiyun 	writel(val, cp->regs + REG_RX_AE_THRESH);
1287*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_REG_PLUS) {
1288*4882a593Smuzhiyun 		val = CAS_BASE(RX_AE1_THRESH_FREE, RX_AE_FREEN_VAL(1));
1289*4882a593Smuzhiyun 		writel(val, cp->regs + REG_PLUS_RX_AE1_THRESH);
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	/* Random early detect registers. useful for congestion avoidance.
1293*4882a593Smuzhiyun 	 * this should be tunable.
1294*4882a593Smuzhiyun 	 */
1295*4882a593Smuzhiyun 	writel(0x0, cp->regs + REG_RX_RED);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	/* receive page sizes. default == 2K (0x800) */
1298*4882a593Smuzhiyun 	val = 0;
1299*4882a593Smuzhiyun 	if (cp->page_size == 0x1000)
1300*4882a593Smuzhiyun 		val = 0x1;
1301*4882a593Smuzhiyun 	else if (cp->page_size == 0x2000)
1302*4882a593Smuzhiyun 		val = 0x2;
1303*4882a593Smuzhiyun 	else if (cp->page_size == 0x4000)
1304*4882a593Smuzhiyun 		val = 0x3;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	/* round mtu + offset. constrain to page size. */
1307*4882a593Smuzhiyun 	size = cp->dev->mtu + 64;
1308*4882a593Smuzhiyun 	if (size > cp->page_size)
1309*4882a593Smuzhiyun 		size = cp->page_size;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	if (size <= 0x400)
1312*4882a593Smuzhiyun 		i = 0x0;
1313*4882a593Smuzhiyun 	else if (size <= 0x800)
1314*4882a593Smuzhiyun 		i = 0x1;
1315*4882a593Smuzhiyun 	else if (size <= 0x1000)
1316*4882a593Smuzhiyun 		i = 0x2;
1317*4882a593Smuzhiyun 	else
1318*4882a593Smuzhiyun 		i = 0x3;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	cp->mtu_stride = 1 << (i + 10);
1321*4882a593Smuzhiyun 	val  = CAS_BASE(RX_PAGE_SIZE, val);
1322*4882a593Smuzhiyun 	val |= CAS_BASE(RX_PAGE_SIZE_MTU_STRIDE, i);
1323*4882a593Smuzhiyun 	val |= CAS_BASE(RX_PAGE_SIZE_MTU_COUNT, cp->page_size >> (i + 10));
1324*4882a593Smuzhiyun 	val |= CAS_BASE(RX_PAGE_SIZE_MTU_OFF, 0x1);
1325*4882a593Smuzhiyun 	writel(val, cp->regs + REG_RX_PAGE_SIZE);
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	/* enable the header parser if desired */
1328*4882a593Smuzhiyun 	if (CAS_HP_FIRMWARE == cas_prog_null)
1329*4882a593Smuzhiyun 		return;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	val = CAS_BASE(HP_CFG_NUM_CPU, CAS_NCPUS > 63 ? 0 : CAS_NCPUS);
1332*4882a593Smuzhiyun 	val |= HP_CFG_PARSE_EN | HP_CFG_SYN_INC_MASK;
1333*4882a593Smuzhiyun 	val |= CAS_BASE(HP_CFG_TCP_THRESH, HP_TCP_THRESH_VAL);
1334*4882a593Smuzhiyun 	writel(val, cp->regs + REG_HP_CFG);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
cas_rxc_init(struct cas_rx_comp * rxc)1337*4882a593Smuzhiyun static inline void cas_rxc_init(struct cas_rx_comp *rxc)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun 	memset(rxc, 0, sizeof(*rxc));
1340*4882a593Smuzhiyun 	rxc->word4 = cpu_to_le64(RX_COMP4_ZERO);
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun /* NOTE: we use the ENC RX DESC ring for spares. the rx_page[0,1]
1344*4882a593Smuzhiyun  * flipping is protected by the fact that the chip will not
1345*4882a593Smuzhiyun  * hand back the same page index while it's being processed.
1346*4882a593Smuzhiyun  */
cas_page_spare(struct cas * cp,const int index)1347*4882a593Smuzhiyun static inline cas_page_t *cas_page_spare(struct cas *cp, const int index)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun 	cas_page_t *page = cp->rx_pages[1][index];
1350*4882a593Smuzhiyun 	cas_page_t *new;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	if (page_count(page->buffer) == 1)
1353*4882a593Smuzhiyun 		return page;
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	new = cas_page_dequeue(cp);
1356*4882a593Smuzhiyun 	if (new) {
1357*4882a593Smuzhiyun 		spin_lock(&cp->rx_inuse_lock);
1358*4882a593Smuzhiyun 		list_add(&page->list, &cp->rx_inuse_list);
1359*4882a593Smuzhiyun 		spin_unlock(&cp->rx_inuse_lock);
1360*4882a593Smuzhiyun 	}
1361*4882a593Smuzhiyun 	return new;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun /* this needs to be changed if we actually use the ENC RX DESC ring */
cas_page_swap(struct cas * cp,const int ring,const int index)1365*4882a593Smuzhiyun static cas_page_t *cas_page_swap(struct cas *cp, const int ring,
1366*4882a593Smuzhiyun 				 const int index)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun 	cas_page_t **page0 = cp->rx_pages[0];
1369*4882a593Smuzhiyun 	cas_page_t **page1 = cp->rx_pages[1];
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	/* swap if buffer is in use */
1372*4882a593Smuzhiyun 	if (page_count(page0[index]->buffer) > 1) {
1373*4882a593Smuzhiyun 		cas_page_t *new = cas_page_spare(cp, index);
1374*4882a593Smuzhiyun 		if (new) {
1375*4882a593Smuzhiyun 			page1[index] = page0[index];
1376*4882a593Smuzhiyun 			page0[index] = new;
1377*4882a593Smuzhiyun 		}
1378*4882a593Smuzhiyun 	}
1379*4882a593Smuzhiyun 	RX_USED_SET(page0[index], 0);
1380*4882a593Smuzhiyun 	return page0[index];
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun 
cas_clean_rxds(struct cas * cp)1383*4882a593Smuzhiyun static void cas_clean_rxds(struct cas *cp)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun 	/* only clean ring 0 as ring 1 is used for spare buffers */
1386*4882a593Smuzhiyun         struct cas_rx_desc *rxd = cp->init_rxds[0];
1387*4882a593Smuzhiyun 	int i, size;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	/* release all rx flows */
1390*4882a593Smuzhiyun 	for (i = 0; i < N_RX_FLOWS; i++) {
1391*4882a593Smuzhiyun 		struct sk_buff *skb;
1392*4882a593Smuzhiyun 		while ((skb = __skb_dequeue(&cp->rx_flows[i]))) {
1393*4882a593Smuzhiyun 			cas_skb_release(skb);
1394*4882a593Smuzhiyun 		}
1395*4882a593Smuzhiyun 	}
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	/* initialize descriptors */
1398*4882a593Smuzhiyun 	size = RX_DESC_RINGN_SIZE(0);
1399*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
1400*4882a593Smuzhiyun 		cas_page_t *page = cas_page_swap(cp, 0, i);
1401*4882a593Smuzhiyun 		rxd[i].buffer = cpu_to_le64(page->dma_addr);
1402*4882a593Smuzhiyun 		rxd[i].index  = cpu_to_le64(CAS_BASE(RX_INDEX_NUM, i) |
1403*4882a593Smuzhiyun 					    CAS_BASE(RX_INDEX_RING, 0));
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	cp->rx_old[0]  = RX_DESC_RINGN_SIZE(0) - 4;
1407*4882a593Smuzhiyun 	cp->rx_last[0] = 0;
1408*4882a593Smuzhiyun 	cp->cas_flags &= ~CAS_FLAG_RXD_POST(0);
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun 
cas_clean_rxcs(struct cas * cp)1411*4882a593Smuzhiyun static void cas_clean_rxcs(struct cas *cp)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun 	int i, j;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	/* take ownership of rx comp descriptors */
1416*4882a593Smuzhiyun 	memset(cp->rx_cur, 0, sizeof(*cp->rx_cur)*N_RX_COMP_RINGS);
1417*4882a593Smuzhiyun 	memset(cp->rx_new, 0, sizeof(*cp->rx_new)*N_RX_COMP_RINGS);
1418*4882a593Smuzhiyun 	for (i = 0; i < N_RX_COMP_RINGS; i++) {
1419*4882a593Smuzhiyun 		struct cas_rx_comp *rxc = cp->init_rxcs[i];
1420*4882a593Smuzhiyun 		for (j = 0; j < RX_COMP_RINGN_SIZE(i); j++) {
1421*4882a593Smuzhiyun 			cas_rxc_init(rxc + j);
1422*4882a593Smuzhiyun 		}
1423*4882a593Smuzhiyun 	}
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun #if 0
1427*4882a593Smuzhiyun /* When we get a RX fifo overflow, the RX unit is probably hung
1428*4882a593Smuzhiyun  * so we do the following.
1429*4882a593Smuzhiyun  *
1430*4882a593Smuzhiyun  * If any part of the reset goes wrong, we return 1 and that causes the
1431*4882a593Smuzhiyun  * whole chip to be reset.
1432*4882a593Smuzhiyun  */
1433*4882a593Smuzhiyun static int cas_rxmac_reset(struct cas *cp)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun 	struct net_device *dev = cp->dev;
1436*4882a593Smuzhiyun 	int limit;
1437*4882a593Smuzhiyun 	u32 val;
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	/* First, reset MAC RX. */
1440*4882a593Smuzhiyun 	writel(cp->mac_rx_cfg & ~MAC_RX_CFG_EN, cp->regs + REG_MAC_RX_CFG);
1441*4882a593Smuzhiyun 	for (limit = 0; limit < STOP_TRIES; limit++) {
1442*4882a593Smuzhiyun 		if (!(readl(cp->regs + REG_MAC_RX_CFG) & MAC_RX_CFG_EN))
1443*4882a593Smuzhiyun 			break;
1444*4882a593Smuzhiyun 		udelay(10);
1445*4882a593Smuzhiyun 	}
1446*4882a593Smuzhiyun 	if (limit == STOP_TRIES) {
1447*4882a593Smuzhiyun 		netdev_err(dev, "RX MAC will not disable, resetting whole chip\n");
1448*4882a593Smuzhiyun 		return 1;
1449*4882a593Smuzhiyun 	}
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	/* Second, disable RX DMA. */
1452*4882a593Smuzhiyun 	writel(0, cp->regs + REG_RX_CFG);
1453*4882a593Smuzhiyun 	for (limit = 0; limit < STOP_TRIES; limit++) {
1454*4882a593Smuzhiyun 		if (!(readl(cp->regs + REG_RX_CFG) & RX_CFG_DMA_EN))
1455*4882a593Smuzhiyun 			break;
1456*4882a593Smuzhiyun 		udelay(10);
1457*4882a593Smuzhiyun 	}
1458*4882a593Smuzhiyun 	if (limit == STOP_TRIES) {
1459*4882a593Smuzhiyun 		netdev_err(dev, "RX DMA will not disable, resetting whole chip\n");
1460*4882a593Smuzhiyun 		return 1;
1461*4882a593Smuzhiyun 	}
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	mdelay(5);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	/* Execute RX reset command. */
1466*4882a593Smuzhiyun 	writel(SW_RESET_RX, cp->regs + REG_SW_RESET);
1467*4882a593Smuzhiyun 	for (limit = 0; limit < STOP_TRIES; limit++) {
1468*4882a593Smuzhiyun 		if (!(readl(cp->regs + REG_SW_RESET) & SW_RESET_RX))
1469*4882a593Smuzhiyun 			break;
1470*4882a593Smuzhiyun 		udelay(10);
1471*4882a593Smuzhiyun 	}
1472*4882a593Smuzhiyun 	if (limit == STOP_TRIES) {
1473*4882a593Smuzhiyun 		netdev_err(dev, "RX reset command will not execute, resetting whole chip\n");
1474*4882a593Smuzhiyun 		return 1;
1475*4882a593Smuzhiyun 	}
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	/* reset driver rx state */
1478*4882a593Smuzhiyun 	cas_clean_rxds(cp);
1479*4882a593Smuzhiyun 	cas_clean_rxcs(cp);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	/* Now, reprogram the rest of RX unit. */
1482*4882a593Smuzhiyun 	cas_init_rx_dma(cp);
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	/* re-enable */
1485*4882a593Smuzhiyun 	val = readl(cp->regs + REG_RX_CFG);
1486*4882a593Smuzhiyun 	writel(val | RX_CFG_DMA_EN, cp->regs + REG_RX_CFG);
1487*4882a593Smuzhiyun 	writel(MAC_RX_FRAME_RECV, cp->regs + REG_MAC_RX_MASK);
1488*4882a593Smuzhiyun 	val = readl(cp->regs + REG_MAC_RX_CFG);
1489*4882a593Smuzhiyun 	writel(val | MAC_RX_CFG_EN, cp->regs + REG_MAC_RX_CFG);
1490*4882a593Smuzhiyun 	return 0;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun #endif
1493*4882a593Smuzhiyun 
cas_rxmac_interrupt(struct net_device * dev,struct cas * cp,u32 status)1494*4882a593Smuzhiyun static int cas_rxmac_interrupt(struct net_device *dev, struct cas *cp,
1495*4882a593Smuzhiyun 			       u32 status)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun 	u32 stat = readl(cp->regs + REG_MAC_RX_STATUS);
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	if (!stat)
1500*4882a593Smuzhiyun 		return 0;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	netif_dbg(cp, intr, cp->dev, "rxmac interrupt, stat: 0x%x\n", stat);
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	/* these are all rollovers */
1505*4882a593Smuzhiyun 	spin_lock(&cp->stat_lock[0]);
1506*4882a593Smuzhiyun 	if (stat & MAC_RX_ALIGN_ERR)
1507*4882a593Smuzhiyun 		cp->net_stats[0].rx_frame_errors += 0x10000;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	if (stat & MAC_RX_CRC_ERR)
1510*4882a593Smuzhiyun 		cp->net_stats[0].rx_crc_errors += 0x10000;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	if (stat & MAC_RX_LEN_ERR)
1513*4882a593Smuzhiyun 		cp->net_stats[0].rx_length_errors += 0x10000;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	if (stat & MAC_RX_OVERFLOW) {
1516*4882a593Smuzhiyun 		cp->net_stats[0].rx_over_errors++;
1517*4882a593Smuzhiyun 		cp->net_stats[0].rx_fifo_errors++;
1518*4882a593Smuzhiyun 	}
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	/* We do not track MAC_RX_FRAME_COUNT and MAC_RX_VIOL_ERR
1521*4882a593Smuzhiyun 	 * events.
1522*4882a593Smuzhiyun 	 */
1523*4882a593Smuzhiyun 	spin_unlock(&cp->stat_lock[0]);
1524*4882a593Smuzhiyun 	return 0;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun 
cas_mac_interrupt(struct net_device * dev,struct cas * cp,u32 status)1527*4882a593Smuzhiyun static int cas_mac_interrupt(struct net_device *dev, struct cas *cp,
1528*4882a593Smuzhiyun 			     u32 status)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun 	u32 stat = readl(cp->regs + REG_MAC_CTRL_STATUS);
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	if (!stat)
1533*4882a593Smuzhiyun 		return 0;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	netif_printk(cp, intr, KERN_DEBUG, cp->dev,
1536*4882a593Smuzhiyun 		     "mac interrupt, stat: 0x%x\n", stat);
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	/* This interrupt is just for pause frame and pause
1539*4882a593Smuzhiyun 	 * tracking.  It is useful for diagnostics and debug
1540*4882a593Smuzhiyun 	 * but probably by default we will mask these events.
1541*4882a593Smuzhiyun 	 */
1542*4882a593Smuzhiyun 	if (stat & MAC_CTRL_PAUSE_STATE)
1543*4882a593Smuzhiyun 		cp->pause_entered++;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	if (stat & MAC_CTRL_PAUSE_RECEIVED)
1546*4882a593Smuzhiyun 		cp->pause_last_time_recvd = (stat >> 16);
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	return 0;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_mdio_link_not_up(struct cas * cp)1553*4882a593Smuzhiyun static inline int cas_mdio_link_not_up(struct cas *cp)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun 	u16 val;
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	switch (cp->lstate) {
1558*4882a593Smuzhiyun 	case link_force_ret:
1559*4882a593Smuzhiyun 		netif_info(cp, link, cp->dev, "Autoneg failed again, keeping forced mode\n");
1560*4882a593Smuzhiyun 		cas_phy_write(cp, MII_BMCR, cp->link_fcntl);
1561*4882a593Smuzhiyun 		cp->timer_ticks = 5;
1562*4882a593Smuzhiyun 		cp->lstate = link_force_ok;
1563*4882a593Smuzhiyun 		cp->link_transition = LINK_TRANSITION_LINK_CONFIG;
1564*4882a593Smuzhiyun 		break;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	case link_aneg:
1567*4882a593Smuzhiyun 		val = cas_phy_read(cp, MII_BMCR);
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 		/* Try forced modes. we try things in the following order:
1570*4882a593Smuzhiyun 		 * 1000 full -> 100 full/half -> 10 half
1571*4882a593Smuzhiyun 		 */
1572*4882a593Smuzhiyun 		val &= ~(BMCR_ANRESTART | BMCR_ANENABLE);
1573*4882a593Smuzhiyun 		val |= BMCR_FULLDPLX;
1574*4882a593Smuzhiyun 		val |= (cp->cas_flags & CAS_FLAG_1000MB_CAP) ?
1575*4882a593Smuzhiyun 			CAS_BMCR_SPEED1000 : BMCR_SPEED100;
1576*4882a593Smuzhiyun 		cas_phy_write(cp, MII_BMCR, val);
1577*4882a593Smuzhiyun 		cp->timer_ticks = 5;
1578*4882a593Smuzhiyun 		cp->lstate = link_force_try;
1579*4882a593Smuzhiyun 		cp->link_transition = LINK_TRANSITION_LINK_CONFIG;
1580*4882a593Smuzhiyun 		break;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	case link_force_try:
1583*4882a593Smuzhiyun 		/* Downgrade from 1000 to 100 to 10 Mbps if necessary. */
1584*4882a593Smuzhiyun 		val = cas_phy_read(cp, MII_BMCR);
1585*4882a593Smuzhiyun 		cp->timer_ticks = 5;
1586*4882a593Smuzhiyun 		if (val & CAS_BMCR_SPEED1000) { /* gigabit */
1587*4882a593Smuzhiyun 			val &= ~CAS_BMCR_SPEED1000;
1588*4882a593Smuzhiyun 			val |= (BMCR_SPEED100 | BMCR_FULLDPLX);
1589*4882a593Smuzhiyun 			cas_phy_write(cp, MII_BMCR, val);
1590*4882a593Smuzhiyun 			break;
1591*4882a593Smuzhiyun 		}
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 		if (val & BMCR_SPEED100) {
1594*4882a593Smuzhiyun 			if (val & BMCR_FULLDPLX) /* fd failed */
1595*4882a593Smuzhiyun 				val &= ~BMCR_FULLDPLX;
1596*4882a593Smuzhiyun 			else { /* 100Mbps failed */
1597*4882a593Smuzhiyun 				val &= ~BMCR_SPEED100;
1598*4882a593Smuzhiyun 			}
1599*4882a593Smuzhiyun 			cas_phy_write(cp, MII_BMCR, val);
1600*4882a593Smuzhiyun 			break;
1601*4882a593Smuzhiyun 		}
1602*4882a593Smuzhiyun 	default:
1603*4882a593Smuzhiyun 		break;
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun 	return 0;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun /* must be invoked with cp->lock held */
cas_mii_link_check(struct cas * cp,const u16 bmsr)1610*4882a593Smuzhiyun static int cas_mii_link_check(struct cas *cp, const u16 bmsr)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun 	int restart;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	if (bmsr & BMSR_LSTATUS) {
1615*4882a593Smuzhiyun 		/* Ok, here we got a link. If we had it due to a forced
1616*4882a593Smuzhiyun 		 * fallback, and we were configured for autoneg, we
1617*4882a593Smuzhiyun 		 * retry a short autoneg pass. If you know your hub is
1618*4882a593Smuzhiyun 		 * broken, use ethtool ;)
1619*4882a593Smuzhiyun 		 */
1620*4882a593Smuzhiyun 		if ((cp->lstate == link_force_try) &&
1621*4882a593Smuzhiyun 		    (cp->link_cntl & BMCR_ANENABLE)) {
1622*4882a593Smuzhiyun 			cp->lstate = link_force_ret;
1623*4882a593Smuzhiyun 			cp->link_transition = LINK_TRANSITION_LINK_CONFIG;
1624*4882a593Smuzhiyun 			cas_mif_poll(cp, 0);
1625*4882a593Smuzhiyun 			cp->link_fcntl = cas_phy_read(cp, MII_BMCR);
1626*4882a593Smuzhiyun 			cp->timer_ticks = 5;
1627*4882a593Smuzhiyun 			if (cp->opened)
1628*4882a593Smuzhiyun 				netif_info(cp, link, cp->dev,
1629*4882a593Smuzhiyun 					   "Got link after fallback, retrying autoneg once...\n");
1630*4882a593Smuzhiyun 			cas_phy_write(cp, MII_BMCR,
1631*4882a593Smuzhiyun 				      cp->link_fcntl | BMCR_ANENABLE |
1632*4882a593Smuzhiyun 				      BMCR_ANRESTART);
1633*4882a593Smuzhiyun 			cas_mif_poll(cp, 1);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 		} else if (cp->lstate != link_up) {
1636*4882a593Smuzhiyun 			cp->lstate = link_up;
1637*4882a593Smuzhiyun 			cp->link_transition = LINK_TRANSITION_LINK_UP;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 			if (cp->opened) {
1640*4882a593Smuzhiyun 				cas_set_link_modes(cp);
1641*4882a593Smuzhiyun 				netif_carrier_on(cp->dev);
1642*4882a593Smuzhiyun 			}
1643*4882a593Smuzhiyun 		}
1644*4882a593Smuzhiyun 		return 0;
1645*4882a593Smuzhiyun 	}
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	/* link not up. if the link was previously up, we restart the
1648*4882a593Smuzhiyun 	 * whole process
1649*4882a593Smuzhiyun 	 */
1650*4882a593Smuzhiyun 	restart = 0;
1651*4882a593Smuzhiyun 	if (cp->lstate == link_up) {
1652*4882a593Smuzhiyun 		cp->lstate = link_down;
1653*4882a593Smuzhiyun 		cp->link_transition = LINK_TRANSITION_LINK_DOWN;
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 		netif_carrier_off(cp->dev);
1656*4882a593Smuzhiyun 		if (cp->opened)
1657*4882a593Smuzhiyun 			netif_info(cp, link, cp->dev, "Link down\n");
1658*4882a593Smuzhiyun 		restart = 1;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	} else if (++cp->timer_ticks > 10)
1661*4882a593Smuzhiyun 		cas_mdio_link_not_up(cp);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	return restart;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun 
cas_mif_interrupt(struct net_device * dev,struct cas * cp,u32 status)1666*4882a593Smuzhiyun static int cas_mif_interrupt(struct net_device *dev, struct cas *cp,
1667*4882a593Smuzhiyun 			     u32 status)
1668*4882a593Smuzhiyun {
1669*4882a593Smuzhiyun 	u32 stat = readl(cp->regs + REG_MIF_STATUS);
1670*4882a593Smuzhiyun 	u16 bmsr;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	/* check for a link change */
1673*4882a593Smuzhiyun 	if (CAS_VAL(MIF_STATUS_POLL_STATUS, stat) == 0)
1674*4882a593Smuzhiyun 		return 0;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	bmsr = CAS_VAL(MIF_STATUS_POLL_DATA, stat);
1677*4882a593Smuzhiyun 	return cas_mii_link_check(cp, bmsr);
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun 
cas_pci_interrupt(struct net_device * dev,struct cas * cp,u32 status)1680*4882a593Smuzhiyun static int cas_pci_interrupt(struct net_device *dev, struct cas *cp,
1681*4882a593Smuzhiyun 			     u32 status)
1682*4882a593Smuzhiyun {
1683*4882a593Smuzhiyun 	u32 stat = readl(cp->regs + REG_PCI_ERR_STATUS);
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	if (!stat)
1686*4882a593Smuzhiyun 		return 0;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	netdev_err(dev, "PCI error [%04x:%04x]",
1689*4882a593Smuzhiyun 		   stat, readl(cp->regs + REG_BIM_DIAG));
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	/* cassini+ has this reserved */
1692*4882a593Smuzhiyun 	if ((stat & PCI_ERR_BADACK) &&
1693*4882a593Smuzhiyun 	    ((cp->cas_flags & CAS_FLAG_REG_PLUS) == 0))
1694*4882a593Smuzhiyun 		pr_cont(" <No ACK64# during ABS64 cycle>");
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	if (stat & PCI_ERR_DTRTO)
1697*4882a593Smuzhiyun 		pr_cont(" <Delayed transaction timeout>");
1698*4882a593Smuzhiyun 	if (stat & PCI_ERR_OTHER)
1699*4882a593Smuzhiyun 		pr_cont(" <other>");
1700*4882a593Smuzhiyun 	if (stat & PCI_ERR_BIM_DMA_WRITE)
1701*4882a593Smuzhiyun 		pr_cont(" <BIM DMA 0 write req>");
1702*4882a593Smuzhiyun 	if (stat & PCI_ERR_BIM_DMA_READ)
1703*4882a593Smuzhiyun 		pr_cont(" <BIM DMA 0 read req>");
1704*4882a593Smuzhiyun 	pr_cont("\n");
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	if (stat & PCI_ERR_OTHER) {
1707*4882a593Smuzhiyun 		int pci_errs;
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 		/* Interrogate PCI config space for the
1710*4882a593Smuzhiyun 		 * true cause.
1711*4882a593Smuzhiyun 		 */
1712*4882a593Smuzhiyun 		pci_errs = pci_status_get_and_clear_errors(cp->pdev);
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 		netdev_err(dev, "PCI status errors[%04x]\n", pci_errs);
1715*4882a593Smuzhiyun 		if (pci_errs & PCI_STATUS_PARITY)
1716*4882a593Smuzhiyun 			netdev_err(dev, "PCI parity error detected\n");
1717*4882a593Smuzhiyun 		if (pci_errs & PCI_STATUS_SIG_TARGET_ABORT)
1718*4882a593Smuzhiyun 			netdev_err(dev, "PCI target abort\n");
1719*4882a593Smuzhiyun 		if (pci_errs & PCI_STATUS_REC_TARGET_ABORT)
1720*4882a593Smuzhiyun 			netdev_err(dev, "PCI master acks target abort\n");
1721*4882a593Smuzhiyun 		if (pci_errs & PCI_STATUS_REC_MASTER_ABORT)
1722*4882a593Smuzhiyun 			netdev_err(dev, "PCI master abort\n");
1723*4882a593Smuzhiyun 		if (pci_errs & PCI_STATUS_SIG_SYSTEM_ERROR)
1724*4882a593Smuzhiyun 			netdev_err(dev, "PCI system error SERR#\n");
1725*4882a593Smuzhiyun 		if (pci_errs & PCI_STATUS_DETECTED_PARITY)
1726*4882a593Smuzhiyun 			netdev_err(dev, "PCI parity error\n");
1727*4882a593Smuzhiyun 	}
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	/* For all PCI errors, we should reset the chip. */
1730*4882a593Smuzhiyun 	return 1;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun /* All non-normal interrupt conditions get serviced here.
1734*4882a593Smuzhiyun  * Returns non-zero if we should just exit the interrupt
1735*4882a593Smuzhiyun  * handler right now (ie. if we reset the card which invalidates
1736*4882a593Smuzhiyun  * all of the other original irq status bits).
1737*4882a593Smuzhiyun  */
cas_abnormal_irq(struct net_device * dev,struct cas * cp,u32 status)1738*4882a593Smuzhiyun static int cas_abnormal_irq(struct net_device *dev, struct cas *cp,
1739*4882a593Smuzhiyun 			    u32 status)
1740*4882a593Smuzhiyun {
1741*4882a593Smuzhiyun 	if (status & INTR_RX_TAG_ERROR) {
1742*4882a593Smuzhiyun 		/* corrupt RX tag framing */
1743*4882a593Smuzhiyun 		netif_printk(cp, rx_err, KERN_DEBUG, cp->dev,
1744*4882a593Smuzhiyun 			     "corrupt rx tag framing\n");
1745*4882a593Smuzhiyun 		spin_lock(&cp->stat_lock[0]);
1746*4882a593Smuzhiyun 		cp->net_stats[0].rx_errors++;
1747*4882a593Smuzhiyun 		spin_unlock(&cp->stat_lock[0]);
1748*4882a593Smuzhiyun 		goto do_reset;
1749*4882a593Smuzhiyun 	}
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	if (status & INTR_RX_LEN_MISMATCH) {
1752*4882a593Smuzhiyun 		/* length mismatch. */
1753*4882a593Smuzhiyun 		netif_printk(cp, rx_err, KERN_DEBUG, cp->dev,
1754*4882a593Smuzhiyun 			     "length mismatch for rx frame\n");
1755*4882a593Smuzhiyun 		spin_lock(&cp->stat_lock[0]);
1756*4882a593Smuzhiyun 		cp->net_stats[0].rx_errors++;
1757*4882a593Smuzhiyun 		spin_unlock(&cp->stat_lock[0]);
1758*4882a593Smuzhiyun 		goto do_reset;
1759*4882a593Smuzhiyun 	}
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	if (status & INTR_PCS_STATUS) {
1762*4882a593Smuzhiyun 		if (cas_pcs_interrupt(dev, cp, status))
1763*4882a593Smuzhiyun 			goto do_reset;
1764*4882a593Smuzhiyun 	}
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	if (status & INTR_TX_MAC_STATUS) {
1767*4882a593Smuzhiyun 		if (cas_txmac_interrupt(dev, cp, status))
1768*4882a593Smuzhiyun 			goto do_reset;
1769*4882a593Smuzhiyun 	}
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	if (status & INTR_RX_MAC_STATUS) {
1772*4882a593Smuzhiyun 		if (cas_rxmac_interrupt(dev, cp, status))
1773*4882a593Smuzhiyun 			goto do_reset;
1774*4882a593Smuzhiyun 	}
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	if (status & INTR_MAC_CTRL_STATUS) {
1777*4882a593Smuzhiyun 		if (cas_mac_interrupt(dev, cp, status))
1778*4882a593Smuzhiyun 			goto do_reset;
1779*4882a593Smuzhiyun 	}
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	if (status & INTR_MIF_STATUS) {
1782*4882a593Smuzhiyun 		if (cas_mif_interrupt(dev, cp, status))
1783*4882a593Smuzhiyun 			goto do_reset;
1784*4882a593Smuzhiyun 	}
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	if (status & INTR_PCI_ERROR_STATUS) {
1787*4882a593Smuzhiyun 		if (cas_pci_interrupt(dev, cp, status))
1788*4882a593Smuzhiyun 			goto do_reset;
1789*4882a593Smuzhiyun 	}
1790*4882a593Smuzhiyun 	return 0;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun do_reset:
1793*4882a593Smuzhiyun #if 1
1794*4882a593Smuzhiyun 	atomic_inc(&cp->reset_task_pending);
1795*4882a593Smuzhiyun 	atomic_inc(&cp->reset_task_pending_all);
1796*4882a593Smuzhiyun 	netdev_err(dev, "reset called in cas_abnormal_irq [0x%x]\n", status);
1797*4882a593Smuzhiyun 	schedule_work(&cp->reset_task);
1798*4882a593Smuzhiyun #else
1799*4882a593Smuzhiyun 	atomic_set(&cp->reset_task_pending, CAS_RESET_ALL);
1800*4882a593Smuzhiyun 	netdev_err(dev, "reset called in cas_abnormal_irq\n");
1801*4882a593Smuzhiyun 	schedule_work(&cp->reset_task);
1802*4882a593Smuzhiyun #endif
1803*4882a593Smuzhiyun 	return 1;
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun /* NOTE: CAS_TABORT returns 1 or 2 so that it can be used when
1807*4882a593Smuzhiyun  *       determining whether to do a netif_stop/wakeup
1808*4882a593Smuzhiyun  */
1809*4882a593Smuzhiyun #define CAS_TABORT(x)      (((x)->cas_flags & CAS_FLAG_TARGET_ABORT) ? 2 : 1)
1810*4882a593Smuzhiyun #define CAS_ROUND_PAGE(x)  (((x) + PAGE_SIZE - 1) & PAGE_MASK)
cas_calc_tabort(struct cas * cp,const unsigned long addr,const int len)1811*4882a593Smuzhiyun static inline int cas_calc_tabort(struct cas *cp, const unsigned long addr,
1812*4882a593Smuzhiyun 				  const int len)
1813*4882a593Smuzhiyun {
1814*4882a593Smuzhiyun 	unsigned long off = addr + len;
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	if (CAS_TABORT(cp) == 1)
1817*4882a593Smuzhiyun 		return 0;
1818*4882a593Smuzhiyun 	if ((CAS_ROUND_PAGE(off) - off) > TX_TARGET_ABORT_LEN)
1819*4882a593Smuzhiyun 		return 0;
1820*4882a593Smuzhiyun 	return TX_TARGET_ABORT_LEN;
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun 
cas_tx_ringN(struct cas * cp,int ring,int limit)1823*4882a593Smuzhiyun static inline void cas_tx_ringN(struct cas *cp, int ring, int limit)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun 	struct cas_tx_desc *txds;
1826*4882a593Smuzhiyun 	struct sk_buff **skbs;
1827*4882a593Smuzhiyun 	struct net_device *dev = cp->dev;
1828*4882a593Smuzhiyun 	int entry, count;
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	spin_lock(&cp->tx_lock[ring]);
1831*4882a593Smuzhiyun 	txds = cp->init_txds[ring];
1832*4882a593Smuzhiyun 	skbs = cp->tx_skbs[ring];
1833*4882a593Smuzhiyun 	entry = cp->tx_old[ring];
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	count = TX_BUFF_COUNT(ring, entry, limit);
1836*4882a593Smuzhiyun 	while (entry != limit) {
1837*4882a593Smuzhiyun 		struct sk_buff *skb = skbs[entry];
1838*4882a593Smuzhiyun 		dma_addr_t daddr;
1839*4882a593Smuzhiyun 		u32 dlen;
1840*4882a593Smuzhiyun 		int frag;
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 		if (!skb) {
1843*4882a593Smuzhiyun 			/* this should never occur */
1844*4882a593Smuzhiyun 			entry = TX_DESC_NEXT(ring, entry);
1845*4882a593Smuzhiyun 			continue;
1846*4882a593Smuzhiyun 		}
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 		/* however, we might get only a partial skb release. */
1849*4882a593Smuzhiyun 		count -= skb_shinfo(skb)->nr_frags +
1850*4882a593Smuzhiyun 			+ cp->tx_tiny_use[ring][entry].nbufs + 1;
1851*4882a593Smuzhiyun 		if (count < 0)
1852*4882a593Smuzhiyun 			break;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 		netif_printk(cp, tx_done, KERN_DEBUG, cp->dev,
1855*4882a593Smuzhiyun 			     "tx[%d] done, slot %d\n", ring, entry);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 		skbs[entry] = NULL;
1858*4882a593Smuzhiyun 		cp->tx_tiny_use[ring][entry].nbufs = 0;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 		for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
1861*4882a593Smuzhiyun 			struct cas_tx_desc *txd = txds + entry;
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 			daddr = le64_to_cpu(txd->buffer);
1864*4882a593Smuzhiyun 			dlen = CAS_VAL(TX_DESC_BUFLEN,
1865*4882a593Smuzhiyun 				       le64_to_cpu(txd->control));
1866*4882a593Smuzhiyun 			dma_unmap_page(&cp->pdev->dev, daddr, dlen,
1867*4882a593Smuzhiyun 				       DMA_TO_DEVICE);
1868*4882a593Smuzhiyun 			entry = TX_DESC_NEXT(ring, entry);
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 			/* tiny buffer may follow */
1871*4882a593Smuzhiyun 			if (cp->tx_tiny_use[ring][entry].used) {
1872*4882a593Smuzhiyun 				cp->tx_tiny_use[ring][entry].used = 0;
1873*4882a593Smuzhiyun 				entry = TX_DESC_NEXT(ring, entry);
1874*4882a593Smuzhiyun 			}
1875*4882a593Smuzhiyun 		}
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 		spin_lock(&cp->stat_lock[ring]);
1878*4882a593Smuzhiyun 		cp->net_stats[ring].tx_packets++;
1879*4882a593Smuzhiyun 		cp->net_stats[ring].tx_bytes += skb->len;
1880*4882a593Smuzhiyun 		spin_unlock(&cp->stat_lock[ring]);
1881*4882a593Smuzhiyun 		dev_consume_skb_irq(skb);
1882*4882a593Smuzhiyun 	}
1883*4882a593Smuzhiyun 	cp->tx_old[ring] = entry;
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	/* this is wrong for multiple tx rings. the net device needs
1886*4882a593Smuzhiyun 	 * multiple queues for this to do the right thing.  we wait
1887*4882a593Smuzhiyun 	 * for 2*packets to be available when using tiny buffers
1888*4882a593Smuzhiyun 	 */
1889*4882a593Smuzhiyun 	if (netif_queue_stopped(dev) &&
1890*4882a593Smuzhiyun 	    (TX_BUFFS_AVAIL(cp, ring) > CAS_TABORT(cp)*(MAX_SKB_FRAGS + 1)))
1891*4882a593Smuzhiyun 		netif_wake_queue(dev);
1892*4882a593Smuzhiyun 	spin_unlock(&cp->tx_lock[ring]);
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun 
cas_tx(struct net_device * dev,struct cas * cp,u32 status)1895*4882a593Smuzhiyun static void cas_tx(struct net_device *dev, struct cas *cp,
1896*4882a593Smuzhiyun 		   u32 status)
1897*4882a593Smuzhiyun {
1898*4882a593Smuzhiyun         int limit, ring;
1899*4882a593Smuzhiyun #ifdef USE_TX_COMPWB
1900*4882a593Smuzhiyun 	u64 compwb = le64_to_cpu(cp->init_block->tx_compwb);
1901*4882a593Smuzhiyun #endif
1902*4882a593Smuzhiyun 	netif_printk(cp, intr, KERN_DEBUG, cp->dev,
1903*4882a593Smuzhiyun 		     "tx interrupt, status: 0x%x, %llx\n",
1904*4882a593Smuzhiyun 		     status, (unsigned long long)compwb);
1905*4882a593Smuzhiyun 	/* process all the rings */
1906*4882a593Smuzhiyun 	for (ring = 0; ring < N_TX_RINGS; ring++) {
1907*4882a593Smuzhiyun #ifdef USE_TX_COMPWB
1908*4882a593Smuzhiyun 		/* use the completion writeback registers */
1909*4882a593Smuzhiyun 		limit = (CAS_VAL(TX_COMPWB_MSB, compwb) << 8) |
1910*4882a593Smuzhiyun 			CAS_VAL(TX_COMPWB_LSB, compwb);
1911*4882a593Smuzhiyun 		compwb = TX_COMPWB_NEXT(compwb);
1912*4882a593Smuzhiyun #else
1913*4882a593Smuzhiyun 		limit = readl(cp->regs + REG_TX_COMPN(ring));
1914*4882a593Smuzhiyun #endif
1915*4882a593Smuzhiyun 		if (cp->tx_old[ring] != limit)
1916*4882a593Smuzhiyun 			cas_tx_ringN(cp, ring, limit);
1917*4882a593Smuzhiyun 	}
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 
cas_rx_process_pkt(struct cas * cp,struct cas_rx_comp * rxc,int entry,const u64 * words,struct sk_buff ** skbref)1921*4882a593Smuzhiyun static int cas_rx_process_pkt(struct cas *cp, struct cas_rx_comp *rxc,
1922*4882a593Smuzhiyun 			      int entry, const u64 *words,
1923*4882a593Smuzhiyun 			      struct sk_buff **skbref)
1924*4882a593Smuzhiyun {
1925*4882a593Smuzhiyun 	int dlen, hlen, len, i, alloclen;
1926*4882a593Smuzhiyun 	int off, swivel = RX_SWIVEL_OFF_VAL;
1927*4882a593Smuzhiyun 	struct cas_page *page;
1928*4882a593Smuzhiyun 	struct sk_buff *skb;
1929*4882a593Smuzhiyun 	void *addr, *crcaddr;
1930*4882a593Smuzhiyun 	__sum16 csum;
1931*4882a593Smuzhiyun 	char *p;
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun 	hlen = CAS_VAL(RX_COMP2_HDR_SIZE, words[1]);
1934*4882a593Smuzhiyun 	dlen = CAS_VAL(RX_COMP1_DATA_SIZE, words[0]);
1935*4882a593Smuzhiyun 	len  = hlen + dlen;
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 	if (RX_COPY_ALWAYS || (words[2] & RX_COMP3_SMALL_PKT))
1938*4882a593Smuzhiyun 		alloclen = len;
1939*4882a593Smuzhiyun 	else
1940*4882a593Smuzhiyun 		alloclen = max(hlen, RX_COPY_MIN);
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	skb = netdev_alloc_skb(cp->dev, alloclen + swivel + cp->crc_size);
1943*4882a593Smuzhiyun 	if (skb == NULL)
1944*4882a593Smuzhiyun 		return -1;
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	*skbref = skb;
1947*4882a593Smuzhiyun 	skb_reserve(skb, swivel);
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	p = skb->data;
1950*4882a593Smuzhiyun 	addr = crcaddr = NULL;
1951*4882a593Smuzhiyun 	if (hlen) { /* always copy header pages */
1952*4882a593Smuzhiyun 		i = CAS_VAL(RX_COMP2_HDR_INDEX, words[1]);
1953*4882a593Smuzhiyun 		page = cp->rx_pages[CAS_VAL(RX_INDEX_RING, i)][CAS_VAL(RX_INDEX_NUM, i)];
1954*4882a593Smuzhiyun 		off = CAS_VAL(RX_COMP2_HDR_OFF, words[1]) * 0x100 +
1955*4882a593Smuzhiyun 			swivel;
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 		i = hlen;
1958*4882a593Smuzhiyun 		if (!dlen) /* attach FCS */
1959*4882a593Smuzhiyun 			i += cp->crc_size;
1960*4882a593Smuzhiyun 		dma_sync_single_for_cpu(&cp->pdev->dev, page->dma_addr + off,
1961*4882a593Smuzhiyun 					i, DMA_FROM_DEVICE);
1962*4882a593Smuzhiyun 		addr = cas_page_map(page->buffer);
1963*4882a593Smuzhiyun 		memcpy(p, addr + off, i);
1964*4882a593Smuzhiyun 		dma_sync_single_for_device(&cp->pdev->dev,
1965*4882a593Smuzhiyun 					   page->dma_addr + off, i,
1966*4882a593Smuzhiyun 					   DMA_FROM_DEVICE);
1967*4882a593Smuzhiyun 		cas_page_unmap(addr);
1968*4882a593Smuzhiyun 		RX_USED_ADD(page, 0x100);
1969*4882a593Smuzhiyun 		p += hlen;
1970*4882a593Smuzhiyun 		swivel = 0;
1971*4882a593Smuzhiyun 	}
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	if (alloclen < (hlen + dlen)) {
1975*4882a593Smuzhiyun 		skb_frag_t *frag = skb_shinfo(skb)->frags;
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 		/* normal or jumbo packets. we use frags */
1978*4882a593Smuzhiyun 		i = CAS_VAL(RX_COMP1_DATA_INDEX, words[0]);
1979*4882a593Smuzhiyun 		page = cp->rx_pages[CAS_VAL(RX_INDEX_RING, i)][CAS_VAL(RX_INDEX_NUM, i)];
1980*4882a593Smuzhiyun 		off = CAS_VAL(RX_COMP1_DATA_OFF, words[0]) + swivel;
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 		hlen = min(cp->page_size - off, dlen);
1983*4882a593Smuzhiyun 		if (hlen < 0) {
1984*4882a593Smuzhiyun 			netif_printk(cp, rx_err, KERN_DEBUG, cp->dev,
1985*4882a593Smuzhiyun 				     "rx page overflow: %d\n", hlen);
1986*4882a593Smuzhiyun 			dev_kfree_skb_irq(skb);
1987*4882a593Smuzhiyun 			return -1;
1988*4882a593Smuzhiyun 		}
1989*4882a593Smuzhiyun 		i = hlen;
1990*4882a593Smuzhiyun 		if (i == dlen)  /* attach FCS */
1991*4882a593Smuzhiyun 			i += cp->crc_size;
1992*4882a593Smuzhiyun 		dma_sync_single_for_cpu(&cp->pdev->dev, page->dma_addr + off,
1993*4882a593Smuzhiyun 					i, DMA_FROM_DEVICE);
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 		/* make sure we always copy a header */
1996*4882a593Smuzhiyun 		swivel = 0;
1997*4882a593Smuzhiyun 		if (p == (char *) skb->data) { /* not split */
1998*4882a593Smuzhiyun 			addr = cas_page_map(page->buffer);
1999*4882a593Smuzhiyun 			memcpy(p, addr + off, RX_COPY_MIN);
2000*4882a593Smuzhiyun 			dma_sync_single_for_device(&cp->pdev->dev,
2001*4882a593Smuzhiyun 						   page->dma_addr + off, i,
2002*4882a593Smuzhiyun 						   DMA_FROM_DEVICE);
2003*4882a593Smuzhiyun 			cas_page_unmap(addr);
2004*4882a593Smuzhiyun 			off += RX_COPY_MIN;
2005*4882a593Smuzhiyun 			swivel = RX_COPY_MIN;
2006*4882a593Smuzhiyun 			RX_USED_ADD(page, cp->mtu_stride);
2007*4882a593Smuzhiyun 		} else {
2008*4882a593Smuzhiyun 			RX_USED_ADD(page, hlen);
2009*4882a593Smuzhiyun 		}
2010*4882a593Smuzhiyun 		skb_put(skb, alloclen);
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 		skb_shinfo(skb)->nr_frags++;
2013*4882a593Smuzhiyun 		skb->data_len += hlen - swivel;
2014*4882a593Smuzhiyun 		skb->truesize += hlen - swivel;
2015*4882a593Smuzhiyun 		skb->len      += hlen - swivel;
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 		__skb_frag_set_page(frag, page->buffer);
2018*4882a593Smuzhiyun 		__skb_frag_ref(frag);
2019*4882a593Smuzhiyun 		skb_frag_off_set(frag, off);
2020*4882a593Smuzhiyun 		skb_frag_size_set(frag, hlen - swivel);
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 		/* any more data? */
2023*4882a593Smuzhiyun 		if ((words[0] & RX_COMP1_SPLIT_PKT) && ((dlen -= hlen) > 0)) {
2024*4882a593Smuzhiyun 			hlen = dlen;
2025*4882a593Smuzhiyun 			off = 0;
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 			i = CAS_VAL(RX_COMP2_NEXT_INDEX, words[1]);
2028*4882a593Smuzhiyun 			page = cp->rx_pages[CAS_VAL(RX_INDEX_RING, i)][CAS_VAL(RX_INDEX_NUM, i)];
2029*4882a593Smuzhiyun 			dma_sync_single_for_cpu(&cp->pdev->dev,
2030*4882a593Smuzhiyun 						page->dma_addr,
2031*4882a593Smuzhiyun 						hlen + cp->crc_size,
2032*4882a593Smuzhiyun 						DMA_FROM_DEVICE);
2033*4882a593Smuzhiyun 			dma_sync_single_for_device(&cp->pdev->dev,
2034*4882a593Smuzhiyun 						   page->dma_addr,
2035*4882a593Smuzhiyun 						   hlen + cp->crc_size,
2036*4882a593Smuzhiyun 						   DMA_FROM_DEVICE);
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 			skb_shinfo(skb)->nr_frags++;
2039*4882a593Smuzhiyun 			skb->data_len += hlen;
2040*4882a593Smuzhiyun 			skb->len      += hlen;
2041*4882a593Smuzhiyun 			frag++;
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 			__skb_frag_set_page(frag, page->buffer);
2044*4882a593Smuzhiyun 			__skb_frag_ref(frag);
2045*4882a593Smuzhiyun 			skb_frag_off_set(frag, 0);
2046*4882a593Smuzhiyun 			skb_frag_size_set(frag, hlen);
2047*4882a593Smuzhiyun 			RX_USED_ADD(page, hlen + cp->crc_size);
2048*4882a593Smuzhiyun 		}
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 		if (cp->crc_size) {
2051*4882a593Smuzhiyun 			addr = cas_page_map(page->buffer);
2052*4882a593Smuzhiyun 			crcaddr  = addr + off + hlen;
2053*4882a593Smuzhiyun 		}
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	} else {
2056*4882a593Smuzhiyun 		/* copying packet */
2057*4882a593Smuzhiyun 		if (!dlen)
2058*4882a593Smuzhiyun 			goto end_copy_pkt;
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 		i = CAS_VAL(RX_COMP1_DATA_INDEX, words[0]);
2061*4882a593Smuzhiyun 		page = cp->rx_pages[CAS_VAL(RX_INDEX_RING, i)][CAS_VAL(RX_INDEX_NUM, i)];
2062*4882a593Smuzhiyun 		off = CAS_VAL(RX_COMP1_DATA_OFF, words[0]) + swivel;
2063*4882a593Smuzhiyun 		hlen = min(cp->page_size - off, dlen);
2064*4882a593Smuzhiyun 		if (hlen < 0) {
2065*4882a593Smuzhiyun 			netif_printk(cp, rx_err, KERN_DEBUG, cp->dev,
2066*4882a593Smuzhiyun 				     "rx page overflow: %d\n", hlen);
2067*4882a593Smuzhiyun 			dev_kfree_skb_irq(skb);
2068*4882a593Smuzhiyun 			return -1;
2069*4882a593Smuzhiyun 		}
2070*4882a593Smuzhiyun 		i = hlen;
2071*4882a593Smuzhiyun 		if (i == dlen) /* attach FCS */
2072*4882a593Smuzhiyun 			i += cp->crc_size;
2073*4882a593Smuzhiyun 		dma_sync_single_for_cpu(&cp->pdev->dev, page->dma_addr + off,
2074*4882a593Smuzhiyun 					i, DMA_FROM_DEVICE);
2075*4882a593Smuzhiyun 		addr = cas_page_map(page->buffer);
2076*4882a593Smuzhiyun 		memcpy(p, addr + off, i);
2077*4882a593Smuzhiyun 		dma_sync_single_for_device(&cp->pdev->dev,
2078*4882a593Smuzhiyun 					   page->dma_addr + off, i,
2079*4882a593Smuzhiyun 					   DMA_FROM_DEVICE);
2080*4882a593Smuzhiyun 		cas_page_unmap(addr);
2081*4882a593Smuzhiyun 		if (p == (char *) skb->data) /* not split */
2082*4882a593Smuzhiyun 			RX_USED_ADD(page, cp->mtu_stride);
2083*4882a593Smuzhiyun 		else
2084*4882a593Smuzhiyun 			RX_USED_ADD(page, i);
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 		/* any more data? */
2087*4882a593Smuzhiyun 		if ((words[0] & RX_COMP1_SPLIT_PKT) && ((dlen -= hlen) > 0)) {
2088*4882a593Smuzhiyun 			p += hlen;
2089*4882a593Smuzhiyun 			i = CAS_VAL(RX_COMP2_NEXT_INDEX, words[1]);
2090*4882a593Smuzhiyun 			page = cp->rx_pages[CAS_VAL(RX_INDEX_RING, i)][CAS_VAL(RX_INDEX_NUM, i)];
2091*4882a593Smuzhiyun 			dma_sync_single_for_cpu(&cp->pdev->dev,
2092*4882a593Smuzhiyun 						page->dma_addr,
2093*4882a593Smuzhiyun 						dlen + cp->crc_size,
2094*4882a593Smuzhiyun 						DMA_FROM_DEVICE);
2095*4882a593Smuzhiyun 			addr = cas_page_map(page->buffer);
2096*4882a593Smuzhiyun 			memcpy(p, addr, dlen + cp->crc_size);
2097*4882a593Smuzhiyun 			dma_sync_single_for_device(&cp->pdev->dev,
2098*4882a593Smuzhiyun 						   page->dma_addr,
2099*4882a593Smuzhiyun 						   dlen + cp->crc_size,
2100*4882a593Smuzhiyun 						   DMA_FROM_DEVICE);
2101*4882a593Smuzhiyun 			cas_page_unmap(addr);
2102*4882a593Smuzhiyun 			RX_USED_ADD(page, dlen + cp->crc_size);
2103*4882a593Smuzhiyun 		}
2104*4882a593Smuzhiyun end_copy_pkt:
2105*4882a593Smuzhiyun 		if (cp->crc_size) {
2106*4882a593Smuzhiyun 			addr    = NULL;
2107*4882a593Smuzhiyun 			crcaddr = skb->data + alloclen;
2108*4882a593Smuzhiyun 		}
2109*4882a593Smuzhiyun 		skb_put(skb, alloclen);
2110*4882a593Smuzhiyun 	}
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	csum = (__force __sum16)htons(CAS_VAL(RX_COMP4_TCP_CSUM, words[3]));
2113*4882a593Smuzhiyun 	if (cp->crc_size) {
2114*4882a593Smuzhiyun 		/* checksum includes FCS. strip it out. */
2115*4882a593Smuzhiyun 		csum = csum_fold(csum_partial(crcaddr, cp->crc_size,
2116*4882a593Smuzhiyun 					      csum_unfold(csum)));
2117*4882a593Smuzhiyun 		if (addr)
2118*4882a593Smuzhiyun 			cas_page_unmap(addr);
2119*4882a593Smuzhiyun 	}
2120*4882a593Smuzhiyun 	skb->protocol = eth_type_trans(skb, cp->dev);
2121*4882a593Smuzhiyun 	if (skb->protocol == htons(ETH_P_IP)) {
2122*4882a593Smuzhiyun 		skb->csum = csum_unfold(~csum);
2123*4882a593Smuzhiyun 		skb->ip_summed = CHECKSUM_COMPLETE;
2124*4882a593Smuzhiyun 	} else
2125*4882a593Smuzhiyun 		skb_checksum_none_assert(skb);
2126*4882a593Smuzhiyun 	return len;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun /* we can handle up to 64 rx flows at a time. we do the same thing
2131*4882a593Smuzhiyun  * as nonreassm except that we batch up the buffers.
2132*4882a593Smuzhiyun  * NOTE: we currently just treat each flow as a bunch of packets that
2133*4882a593Smuzhiyun  *       we pass up. a better way would be to coalesce the packets
2134*4882a593Smuzhiyun  *       into a jumbo packet. to do that, we need to do the following:
2135*4882a593Smuzhiyun  *       1) the first packet will have a clean split between header and
2136*4882a593Smuzhiyun  *          data. save both.
2137*4882a593Smuzhiyun  *       2) each time the next flow packet comes in, extend the
2138*4882a593Smuzhiyun  *          data length and merge the checksums.
2139*4882a593Smuzhiyun  *       3) on flow release, fix up the header.
2140*4882a593Smuzhiyun  *       4) make sure the higher layer doesn't care.
2141*4882a593Smuzhiyun  * because packets get coalesced, we shouldn't run into fragment count
2142*4882a593Smuzhiyun  * issues.
2143*4882a593Smuzhiyun  */
cas_rx_flow_pkt(struct cas * cp,const u64 * words,struct sk_buff * skb)2144*4882a593Smuzhiyun static inline void cas_rx_flow_pkt(struct cas *cp, const u64 *words,
2145*4882a593Smuzhiyun 				   struct sk_buff *skb)
2146*4882a593Smuzhiyun {
2147*4882a593Smuzhiyun 	int flowid = CAS_VAL(RX_COMP3_FLOWID, words[2]) & (N_RX_FLOWS - 1);
2148*4882a593Smuzhiyun 	struct sk_buff_head *flow = &cp->rx_flows[flowid];
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	/* this is protected at a higher layer, so no need to
2151*4882a593Smuzhiyun 	 * do any additional locking here. stick the buffer
2152*4882a593Smuzhiyun 	 * at the end.
2153*4882a593Smuzhiyun 	 */
2154*4882a593Smuzhiyun 	__skb_queue_tail(flow, skb);
2155*4882a593Smuzhiyun 	if (words[0] & RX_COMP1_RELEASE_FLOW) {
2156*4882a593Smuzhiyun 		while ((skb = __skb_dequeue(flow))) {
2157*4882a593Smuzhiyun 			cas_skb_release(skb);
2158*4882a593Smuzhiyun 		}
2159*4882a593Smuzhiyun 	}
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun /* put rx descriptor back on ring. if a buffer is in use by a higher
2163*4882a593Smuzhiyun  * layer, this will need to put in a replacement.
2164*4882a593Smuzhiyun  */
cas_post_page(struct cas * cp,const int ring,const int index)2165*4882a593Smuzhiyun static void cas_post_page(struct cas *cp, const int ring, const int index)
2166*4882a593Smuzhiyun {
2167*4882a593Smuzhiyun 	cas_page_t *new;
2168*4882a593Smuzhiyun 	int entry;
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun 	entry = cp->rx_old[ring];
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun 	new = cas_page_swap(cp, ring, index);
2173*4882a593Smuzhiyun 	cp->init_rxds[ring][entry].buffer = cpu_to_le64(new->dma_addr);
2174*4882a593Smuzhiyun 	cp->init_rxds[ring][entry].index  =
2175*4882a593Smuzhiyun 		cpu_to_le64(CAS_BASE(RX_INDEX_NUM, index) |
2176*4882a593Smuzhiyun 			    CAS_BASE(RX_INDEX_RING, ring));
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	entry = RX_DESC_ENTRY(ring, entry + 1);
2179*4882a593Smuzhiyun 	cp->rx_old[ring] = entry;
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	if (entry % 4)
2182*4882a593Smuzhiyun 		return;
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	if (ring == 0)
2185*4882a593Smuzhiyun 		writel(entry, cp->regs + REG_RX_KICK);
2186*4882a593Smuzhiyun 	else if ((N_RX_DESC_RINGS > 1) &&
2187*4882a593Smuzhiyun 		 (cp->cas_flags & CAS_FLAG_REG_PLUS))
2188*4882a593Smuzhiyun 		writel(entry, cp->regs + REG_PLUS_RX_KICK1);
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun /* only when things are bad */
cas_post_rxds_ringN(struct cas * cp,int ring,int num)2193*4882a593Smuzhiyun static int cas_post_rxds_ringN(struct cas *cp, int ring, int num)
2194*4882a593Smuzhiyun {
2195*4882a593Smuzhiyun 	unsigned int entry, last, count, released;
2196*4882a593Smuzhiyun 	int cluster;
2197*4882a593Smuzhiyun 	cas_page_t **page = cp->rx_pages[ring];
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 	entry = cp->rx_old[ring];
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun 	netif_printk(cp, intr, KERN_DEBUG, cp->dev,
2202*4882a593Smuzhiyun 		     "rxd[%d] interrupt, done: %d\n", ring, entry);
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	cluster = -1;
2205*4882a593Smuzhiyun 	count = entry & 0x3;
2206*4882a593Smuzhiyun 	last = RX_DESC_ENTRY(ring, num ? entry + num - 4: entry - 4);
2207*4882a593Smuzhiyun 	released = 0;
2208*4882a593Smuzhiyun 	while (entry != last) {
2209*4882a593Smuzhiyun 		/* make a new buffer if it's still in use */
2210*4882a593Smuzhiyun 		if (page_count(page[entry]->buffer) > 1) {
2211*4882a593Smuzhiyun 			cas_page_t *new = cas_page_dequeue(cp);
2212*4882a593Smuzhiyun 			if (!new) {
2213*4882a593Smuzhiyun 				/* let the timer know that we need to
2214*4882a593Smuzhiyun 				 * do this again
2215*4882a593Smuzhiyun 				 */
2216*4882a593Smuzhiyun 				cp->cas_flags |= CAS_FLAG_RXD_POST(ring);
2217*4882a593Smuzhiyun 				if (!timer_pending(&cp->link_timer))
2218*4882a593Smuzhiyun 					mod_timer(&cp->link_timer, jiffies +
2219*4882a593Smuzhiyun 						  CAS_LINK_FAST_TIMEOUT);
2220*4882a593Smuzhiyun 				cp->rx_old[ring]  = entry;
2221*4882a593Smuzhiyun 				cp->rx_last[ring] = num ? num - released : 0;
2222*4882a593Smuzhiyun 				return -ENOMEM;
2223*4882a593Smuzhiyun 			}
2224*4882a593Smuzhiyun 			spin_lock(&cp->rx_inuse_lock);
2225*4882a593Smuzhiyun 			list_add(&page[entry]->list, &cp->rx_inuse_list);
2226*4882a593Smuzhiyun 			spin_unlock(&cp->rx_inuse_lock);
2227*4882a593Smuzhiyun 			cp->init_rxds[ring][entry].buffer =
2228*4882a593Smuzhiyun 				cpu_to_le64(new->dma_addr);
2229*4882a593Smuzhiyun 			page[entry] = new;
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun 		}
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun 		if (++count == 4) {
2234*4882a593Smuzhiyun 			cluster = entry;
2235*4882a593Smuzhiyun 			count = 0;
2236*4882a593Smuzhiyun 		}
2237*4882a593Smuzhiyun 		released++;
2238*4882a593Smuzhiyun 		entry = RX_DESC_ENTRY(ring, entry + 1);
2239*4882a593Smuzhiyun 	}
2240*4882a593Smuzhiyun 	cp->rx_old[ring] = entry;
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	if (cluster < 0)
2243*4882a593Smuzhiyun 		return 0;
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 	if (ring == 0)
2246*4882a593Smuzhiyun 		writel(cluster, cp->regs + REG_RX_KICK);
2247*4882a593Smuzhiyun 	else if ((N_RX_DESC_RINGS > 1) &&
2248*4882a593Smuzhiyun 		 (cp->cas_flags & CAS_FLAG_REG_PLUS))
2249*4882a593Smuzhiyun 		writel(cluster, cp->regs + REG_PLUS_RX_KICK1);
2250*4882a593Smuzhiyun 	return 0;
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun /* process a completion ring. packets are set up in three basic ways:
2255*4882a593Smuzhiyun  * small packets: should be copied header + data in single buffer.
2256*4882a593Smuzhiyun  * large packets: header and data in a single buffer.
2257*4882a593Smuzhiyun  * split packets: header in a separate buffer from data.
2258*4882a593Smuzhiyun  *                data may be in multiple pages. data may be > 256
2259*4882a593Smuzhiyun  *                bytes but in a single page.
2260*4882a593Smuzhiyun  *
2261*4882a593Smuzhiyun  * NOTE: RX page posting is done in this routine as well. while there's
2262*4882a593Smuzhiyun  *       the capability of using multiple RX completion rings, it isn't
2263*4882a593Smuzhiyun  *       really worthwhile due to the fact that the page posting will
2264*4882a593Smuzhiyun  *       force serialization on the single descriptor ring.
2265*4882a593Smuzhiyun  */
cas_rx_ringN(struct cas * cp,int ring,int budget)2266*4882a593Smuzhiyun static int cas_rx_ringN(struct cas *cp, int ring, int budget)
2267*4882a593Smuzhiyun {
2268*4882a593Smuzhiyun 	struct cas_rx_comp *rxcs = cp->init_rxcs[ring];
2269*4882a593Smuzhiyun 	int entry, drops;
2270*4882a593Smuzhiyun 	int npackets = 0;
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 	netif_printk(cp, intr, KERN_DEBUG, cp->dev,
2273*4882a593Smuzhiyun 		     "rx[%d] interrupt, done: %d/%d\n",
2274*4882a593Smuzhiyun 		     ring,
2275*4882a593Smuzhiyun 		     readl(cp->regs + REG_RX_COMP_HEAD), cp->rx_new[ring]);
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	entry = cp->rx_new[ring];
2278*4882a593Smuzhiyun 	drops = 0;
2279*4882a593Smuzhiyun 	while (1) {
2280*4882a593Smuzhiyun 		struct cas_rx_comp *rxc = rxcs + entry;
2281*4882a593Smuzhiyun 		struct sk_buff *skb;
2282*4882a593Smuzhiyun 		int type, len;
2283*4882a593Smuzhiyun 		u64 words[4];
2284*4882a593Smuzhiyun 		int i, dring;
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 		words[0] = le64_to_cpu(rxc->word1);
2287*4882a593Smuzhiyun 		words[1] = le64_to_cpu(rxc->word2);
2288*4882a593Smuzhiyun 		words[2] = le64_to_cpu(rxc->word3);
2289*4882a593Smuzhiyun 		words[3] = le64_to_cpu(rxc->word4);
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 		/* don't touch if still owned by hw */
2292*4882a593Smuzhiyun 		type = CAS_VAL(RX_COMP1_TYPE, words[0]);
2293*4882a593Smuzhiyun 		if (type == 0)
2294*4882a593Smuzhiyun 			break;
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 		/* hw hasn't cleared the zero bit yet */
2297*4882a593Smuzhiyun 		if (words[3] & RX_COMP4_ZERO) {
2298*4882a593Smuzhiyun 			break;
2299*4882a593Smuzhiyun 		}
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 		/* get info on the packet */
2302*4882a593Smuzhiyun 		if (words[3] & (RX_COMP4_LEN_MISMATCH | RX_COMP4_BAD)) {
2303*4882a593Smuzhiyun 			spin_lock(&cp->stat_lock[ring]);
2304*4882a593Smuzhiyun 			cp->net_stats[ring].rx_errors++;
2305*4882a593Smuzhiyun 			if (words[3] & RX_COMP4_LEN_MISMATCH)
2306*4882a593Smuzhiyun 				cp->net_stats[ring].rx_length_errors++;
2307*4882a593Smuzhiyun 			if (words[3] & RX_COMP4_BAD)
2308*4882a593Smuzhiyun 				cp->net_stats[ring].rx_crc_errors++;
2309*4882a593Smuzhiyun 			spin_unlock(&cp->stat_lock[ring]);
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 			/* We'll just return it to Cassini. */
2312*4882a593Smuzhiyun 		drop_it:
2313*4882a593Smuzhiyun 			spin_lock(&cp->stat_lock[ring]);
2314*4882a593Smuzhiyun 			++cp->net_stats[ring].rx_dropped;
2315*4882a593Smuzhiyun 			spin_unlock(&cp->stat_lock[ring]);
2316*4882a593Smuzhiyun 			goto next;
2317*4882a593Smuzhiyun 		}
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 		len = cas_rx_process_pkt(cp, rxc, entry, words, &skb);
2320*4882a593Smuzhiyun 		if (len < 0) {
2321*4882a593Smuzhiyun 			++drops;
2322*4882a593Smuzhiyun 			goto drop_it;
2323*4882a593Smuzhiyun 		}
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun 		/* see if it's a flow re-assembly or not. the driver
2326*4882a593Smuzhiyun 		 * itself handles release back up.
2327*4882a593Smuzhiyun 		 */
2328*4882a593Smuzhiyun 		if (RX_DONT_BATCH || (type == 0x2)) {
2329*4882a593Smuzhiyun 			/* non-reassm: these always get released */
2330*4882a593Smuzhiyun 			cas_skb_release(skb);
2331*4882a593Smuzhiyun 		} else {
2332*4882a593Smuzhiyun 			cas_rx_flow_pkt(cp, words, skb);
2333*4882a593Smuzhiyun 		}
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 		spin_lock(&cp->stat_lock[ring]);
2336*4882a593Smuzhiyun 		cp->net_stats[ring].rx_packets++;
2337*4882a593Smuzhiyun 		cp->net_stats[ring].rx_bytes += len;
2338*4882a593Smuzhiyun 		spin_unlock(&cp->stat_lock[ring]);
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun 	next:
2341*4882a593Smuzhiyun 		npackets++;
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 		/* should it be released? */
2344*4882a593Smuzhiyun 		if (words[0] & RX_COMP1_RELEASE_HDR) {
2345*4882a593Smuzhiyun 			i = CAS_VAL(RX_COMP2_HDR_INDEX, words[1]);
2346*4882a593Smuzhiyun 			dring = CAS_VAL(RX_INDEX_RING, i);
2347*4882a593Smuzhiyun 			i = CAS_VAL(RX_INDEX_NUM, i);
2348*4882a593Smuzhiyun 			cas_post_page(cp, dring, i);
2349*4882a593Smuzhiyun 		}
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 		if (words[0] & RX_COMP1_RELEASE_DATA) {
2352*4882a593Smuzhiyun 			i = CAS_VAL(RX_COMP1_DATA_INDEX, words[0]);
2353*4882a593Smuzhiyun 			dring = CAS_VAL(RX_INDEX_RING, i);
2354*4882a593Smuzhiyun 			i = CAS_VAL(RX_INDEX_NUM, i);
2355*4882a593Smuzhiyun 			cas_post_page(cp, dring, i);
2356*4882a593Smuzhiyun 		}
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 		if (words[0] & RX_COMP1_RELEASE_NEXT) {
2359*4882a593Smuzhiyun 			i = CAS_VAL(RX_COMP2_NEXT_INDEX, words[1]);
2360*4882a593Smuzhiyun 			dring = CAS_VAL(RX_INDEX_RING, i);
2361*4882a593Smuzhiyun 			i = CAS_VAL(RX_INDEX_NUM, i);
2362*4882a593Smuzhiyun 			cas_post_page(cp, dring, i);
2363*4882a593Smuzhiyun 		}
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 		/* skip to the next entry */
2366*4882a593Smuzhiyun 		entry = RX_COMP_ENTRY(ring, entry + 1 +
2367*4882a593Smuzhiyun 				      CAS_VAL(RX_COMP1_SKIP, words[0]));
2368*4882a593Smuzhiyun #ifdef USE_NAPI
2369*4882a593Smuzhiyun 		if (budget && (npackets >= budget))
2370*4882a593Smuzhiyun 			break;
2371*4882a593Smuzhiyun #endif
2372*4882a593Smuzhiyun 	}
2373*4882a593Smuzhiyun 	cp->rx_new[ring] = entry;
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 	if (drops)
2376*4882a593Smuzhiyun 		netdev_info(cp->dev, "Memory squeeze, deferring packet\n");
2377*4882a593Smuzhiyun 	return npackets;
2378*4882a593Smuzhiyun }
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun /* put completion entries back on the ring */
cas_post_rxcs_ringN(struct net_device * dev,struct cas * cp,int ring)2382*4882a593Smuzhiyun static void cas_post_rxcs_ringN(struct net_device *dev,
2383*4882a593Smuzhiyun 				struct cas *cp, int ring)
2384*4882a593Smuzhiyun {
2385*4882a593Smuzhiyun 	struct cas_rx_comp *rxc = cp->init_rxcs[ring];
2386*4882a593Smuzhiyun 	int last, entry;
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 	last = cp->rx_cur[ring];
2389*4882a593Smuzhiyun 	entry = cp->rx_new[ring];
2390*4882a593Smuzhiyun 	netif_printk(cp, intr, KERN_DEBUG, dev,
2391*4882a593Smuzhiyun 		     "rxc[%d] interrupt, done: %d/%d\n",
2392*4882a593Smuzhiyun 		     ring, readl(cp->regs + REG_RX_COMP_HEAD), entry);
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun 	/* zero and re-mark descriptors */
2395*4882a593Smuzhiyun 	while (last != entry) {
2396*4882a593Smuzhiyun 		cas_rxc_init(rxc + last);
2397*4882a593Smuzhiyun 		last = RX_COMP_ENTRY(ring, last + 1);
2398*4882a593Smuzhiyun 	}
2399*4882a593Smuzhiyun 	cp->rx_cur[ring] = last;
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	if (ring == 0)
2402*4882a593Smuzhiyun 		writel(last, cp->regs + REG_RX_COMP_TAIL);
2403*4882a593Smuzhiyun 	else if (cp->cas_flags & CAS_FLAG_REG_PLUS)
2404*4882a593Smuzhiyun 		writel(last, cp->regs + REG_PLUS_RX_COMPN_TAIL(ring));
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun /* cassini can use all four PCI interrupts for the completion ring.
2410*4882a593Smuzhiyun  * rings 3 and 4 are identical
2411*4882a593Smuzhiyun  */
2412*4882a593Smuzhiyun #if defined(USE_PCI_INTC) || defined(USE_PCI_INTD)
cas_handle_irqN(struct net_device * dev,struct cas * cp,const u32 status,const int ring)2413*4882a593Smuzhiyun static inline void cas_handle_irqN(struct net_device *dev,
2414*4882a593Smuzhiyun 				   struct cas *cp, const u32 status,
2415*4882a593Smuzhiyun 				   const int ring)
2416*4882a593Smuzhiyun {
2417*4882a593Smuzhiyun 	if (status & (INTR_RX_COMP_FULL_ALT | INTR_RX_COMP_AF_ALT))
2418*4882a593Smuzhiyun 		cas_post_rxcs_ringN(dev, cp, ring);
2419*4882a593Smuzhiyun }
2420*4882a593Smuzhiyun 
cas_interruptN(int irq,void * dev_id)2421*4882a593Smuzhiyun static irqreturn_t cas_interruptN(int irq, void *dev_id)
2422*4882a593Smuzhiyun {
2423*4882a593Smuzhiyun 	struct net_device *dev = dev_id;
2424*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
2425*4882a593Smuzhiyun 	unsigned long flags;
2426*4882a593Smuzhiyun 	int ring = (irq == cp->pci_irq_INTC) ? 2 : 3;
2427*4882a593Smuzhiyun 	u32 status = readl(cp->regs + REG_PLUS_INTRN_STATUS(ring));
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	/* check for shared irq */
2430*4882a593Smuzhiyun 	if (status == 0)
2431*4882a593Smuzhiyun 		return IRQ_NONE;
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
2434*4882a593Smuzhiyun 	if (status & INTR_RX_DONE_ALT) { /* handle rx separately */
2435*4882a593Smuzhiyun #ifdef USE_NAPI
2436*4882a593Smuzhiyun 		cas_mask_intr(cp);
2437*4882a593Smuzhiyun 		napi_schedule(&cp->napi);
2438*4882a593Smuzhiyun #else
2439*4882a593Smuzhiyun 		cas_rx_ringN(cp, ring, 0);
2440*4882a593Smuzhiyun #endif
2441*4882a593Smuzhiyun 		status &= ~INTR_RX_DONE_ALT;
2442*4882a593Smuzhiyun 	}
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun 	if (status)
2445*4882a593Smuzhiyun 		cas_handle_irqN(dev, cp, status, ring);
2446*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
2447*4882a593Smuzhiyun 	return IRQ_HANDLED;
2448*4882a593Smuzhiyun }
2449*4882a593Smuzhiyun #endif
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun #ifdef USE_PCI_INTB
2452*4882a593Smuzhiyun /* everything but rx packets */
cas_handle_irq1(struct cas * cp,const u32 status)2453*4882a593Smuzhiyun static inline void cas_handle_irq1(struct cas *cp, const u32 status)
2454*4882a593Smuzhiyun {
2455*4882a593Smuzhiyun 	if (status & INTR_RX_BUF_UNAVAIL_1) {
2456*4882a593Smuzhiyun 		/* Frame arrived, no free RX buffers available.
2457*4882a593Smuzhiyun 		 * NOTE: we can get this on a link transition. */
2458*4882a593Smuzhiyun 		cas_post_rxds_ringN(cp, 1, 0);
2459*4882a593Smuzhiyun 		spin_lock(&cp->stat_lock[1]);
2460*4882a593Smuzhiyun 		cp->net_stats[1].rx_dropped++;
2461*4882a593Smuzhiyun 		spin_unlock(&cp->stat_lock[1]);
2462*4882a593Smuzhiyun 	}
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun 	if (status & INTR_RX_BUF_AE_1)
2465*4882a593Smuzhiyun 		cas_post_rxds_ringN(cp, 1, RX_DESC_RINGN_SIZE(1) -
2466*4882a593Smuzhiyun 				    RX_AE_FREEN_VAL(1));
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	if (status & (INTR_RX_COMP_AF | INTR_RX_COMP_FULL))
2469*4882a593Smuzhiyun 		cas_post_rxcs_ringN(cp, 1);
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun /* ring 2 handles a few more events than 3 and 4 */
cas_interrupt1(int irq,void * dev_id)2473*4882a593Smuzhiyun static irqreturn_t cas_interrupt1(int irq, void *dev_id)
2474*4882a593Smuzhiyun {
2475*4882a593Smuzhiyun 	struct net_device *dev = dev_id;
2476*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
2477*4882a593Smuzhiyun 	unsigned long flags;
2478*4882a593Smuzhiyun 	u32 status = readl(cp->regs + REG_PLUS_INTRN_STATUS(1));
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	/* check for shared interrupt */
2481*4882a593Smuzhiyun 	if (status == 0)
2482*4882a593Smuzhiyun 		return IRQ_NONE;
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
2485*4882a593Smuzhiyun 	if (status & INTR_RX_DONE_ALT) { /* handle rx separately */
2486*4882a593Smuzhiyun #ifdef USE_NAPI
2487*4882a593Smuzhiyun 		cas_mask_intr(cp);
2488*4882a593Smuzhiyun 		napi_schedule(&cp->napi);
2489*4882a593Smuzhiyun #else
2490*4882a593Smuzhiyun 		cas_rx_ringN(cp, 1, 0);
2491*4882a593Smuzhiyun #endif
2492*4882a593Smuzhiyun 		status &= ~INTR_RX_DONE_ALT;
2493*4882a593Smuzhiyun 	}
2494*4882a593Smuzhiyun 	if (status)
2495*4882a593Smuzhiyun 		cas_handle_irq1(cp, status);
2496*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
2497*4882a593Smuzhiyun 	return IRQ_HANDLED;
2498*4882a593Smuzhiyun }
2499*4882a593Smuzhiyun #endif
2500*4882a593Smuzhiyun 
cas_handle_irq(struct net_device * dev,struct cas * cp,const u32 status)2501*4882a593Smuzhiyun static inline void cas_handle_irq(struct net_device *dev,
2502*4882a593Smuzhiyun 				  struct cas *cp, const u32 status)
2503*4882a593Smuzhiyun {
2504*4882a593Smuzhiyun 	/* housekeeping interrupts */
2505*4882a593Smuzhiyun 	if (status & INTR_ERROR_MASK)
2506*4882a593Smuzhiyun 		cas_abnormal_irq(dev, cp, status);
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun 	if (status & INTR_RX_BUF_UNAVAIL) {
2509*4882a593Smuzhiyun 		/* Frame arrived, no free RX buffers available.
2510*4882a593Smuzhiyun 		 * NOTE: we can get this on a link transition.
2511*4882a593Smuzhiyun 		 */
2512*4882a593Smuzhiyun 		cas_post_rxds_ringN(cp, 0, 0);
2513*4882a593Smuzhiyun 		spin_lock(&cp->stat_lock[0]);
2514*4882a593Smuzhiyun 		cp->net_stats[0].rx_dropped++;
2515*4882a593Smuzhiyun 		spin_unlock(&cp->stat_lock[0]);
2516*4882a593Smuzhiyun 	} else if (status & INTR_RX_BUF_AE) {
2517*4882a593Smuzhiyun 		cas_post_rxds_ringN(cp, 0, RX_DESC_RINGN_SIZE(0) -
2518*4882a593Smuzhiyun 				    RX_AE_FREEN_VAL(0));
2519*4882a593Smuzhiyun 	}
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun 	if (status & (INTR_RX_COMP_AF | INTR_RX_COMP_FULL))
2522*4882a593Smuzhiyun 		cas_post_rxcs_ringN(dev, cp, 0);
2523*4882a593Smuzhiyun }
2524*4882a593Smuzhiyun 
cas_interrupt(int irq,void * dev_id)2525*4882a593Smuzhiyun static irqreturn_t cas_interrupt(int irq, void *dev_id)
2526*4882a593Smuzhiyun {
2527*4882a593Smuzhiyun 	struct net_device *dev = dev_id;
2528*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
2529*4882a593Smuzhiyun 	unsigned long flags;
2530*4882a593Smuzhiyun 	u32 status = readl(cp->regs + REG_INTR_STATUS);
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	if (status == 0)
2533*4882a593Smuzhiyun 		return IRQ_NONE;
2534*4882a593Smuzhiyun 
2535*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
2536*4882a593Smuzhiyun 	if (status & (INTR_TX_ALL | INTR_TX_INTME)) {
2537*4882a593Smuzhiyun 		cas_tx(dev, cp, status);
2538*4882a593Smuzhiyun 		status &= ~(INTR_TX_ALL | INTR_TX_INTME);
2539*4882a593Smuzhiyun 	}
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun 	if (status & INTR_RX_DONE) {
2542*4882a593Smuzhiyun #ifdef USE_NAPI
2543*4882a593Smuzhiyun 		cas_mask_intr(cp);
2544*4882a593Smuzhiyun 		napi_schedule(&cp->napi);
2545*4882a593Smuzhiyun #else
2546*4882a593Smuzhiyun 		cas_rx_ringN(cp, 0, 0);
2547*4882a593Smuzhiyun #endif
2548*4882a593Smuzhiyun 		status &= ~INTR_RX_DONE;
2549*4882a593Smuzhiyun 	}
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	if (status)
2552*4882a593Smuzhiyun 		cas_handle_irq(dev, cp, status);
2553*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
2554*4882a593Smuzhiyun 	return IRQ_HANDLED;
2555*4882a593Smuzhiyun }
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun #ifdef USE_NAPI
cas_poll(struct napi_struct * napi,int budget)2559*4882a593Smuzhiyun static int cas_poll(struct napi_struct *napi, int budget)
2560*4882a593Smuzhiyun {
2561*4882a593Smuzhiyun 	struct cas *cp = container_of(napi, struct cas, napi);
2562*4882a593Smuzhiyun 	struct net_device *dev = cp->dev;
2563*4882a593Smuzhiyun 	int i, enable_intr, credits;
2564*4882a593Smuzhiyun 	u32 status = readl(cp->regs + REG_INTR_STATUS);
2565*4882a593Smuzhiyun 	unsigned long flags;
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
2568*4882a593Smuzhiyun 	cas_tx(dev, cp, status);
2569*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
2570*4882a593Smuzhiyun 
2571*4882a593Smuzhiyun 	/* NAPI rx packets. we spread the credits across all of the
2572*4882a593Smuzhiyun 	 * rxc rings
2573*4882a593Smuzhiyun 	 *
2574*4882a593Smuzhiyun 	 * to make sure we're fair with the work we loop through each
2575*4882a593Smuzhiyun 	 * ring N_RX_COMP_RING times with a request of
2576*4882a593Smuzhiyun 	 * budget / N_RX_COMP_RINGS
2577*4882a593Smuzhiyun 	 */
2578*4882a593Smuzhiyun 	enable_intr = 1;
2579*4882a593Smuzhiyun 	credits = 0;
2580*4882a593Smuzhiyun 	for (i = 0; i < N_RX_COMP_RINGS; i++) {
2581*4882a593Smuzhiyun 		int j;
2582*4882a593Smuzhiyun 		for (j = 0; j < N_RX_COMP_RINGS; j++) {
2583*4882a593Smuzhiyun 			credits += cas_rx_ringN(cp, j, budget / N_RX_COMP_RINGS);
2584*4882a593Smuzhiyun 			if (credits >= budget) {
2585*4882a593Smuzhiyun 				enable_intr = 0;
2586*4882a593Smuzhiyun 				goto rx_comp;
2587*4882a593Smuzhiyun 			}
2588*4882a593Smuzhiyun 		}
2589*4882a593Smuzhiyun 	}
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun rx_comp:
2592*4882a593Smuzhiyun 	/* final rx completion */
2593*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
2594*4882a593Smuzhiyun 	if (status)
2595*4882a593Smuzhiyun 		cas_handle_irq(dev, cp, status);
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun #ifdef USE_PCI_INTB
2598*4882a593Smuzhiyun 	if (N_RX_COMP_RINGS > 1) {
2599*4882a593Smuzhiyun 		status = readl(cp->regs + REG_PLUS_INTRN_STATUS(1));
2600*4882a593Smuzhiyun 		if (status)
2601*4882a593Smuzhiyun 			cas_handle_irq1(dev, cp, status);
2602*4882a593Smuzhiyun 	}
2603*4882a593Smuzhiyun #endif
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun #ifdef USE_PCI_INTC
2606*4882a593Smuzhiyun 	if (N_RX_COMP_RINGS > 2) {
2607*4882a593Smuzhiyun 		status = readl(cp->regs + REG_PLUS_INTRN_STATUS(2));
2608*4882a593Smuzhiyun 		if (status)
2609*4882a593Smuzhiyun 			cas_handle_irqN(dev, cp, status, 2);
2610*4882a593Smuzhiyun 	}
2611*4882a593Smuzhiyun #endif
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun #ifdef USE_PCI_INTD
2614*4882a593Smuzhiyun 	if (N_RX_COMP_RINGS > 3) {
2615*4882a593Smuzhiyun 		status = readl(cp->regs + REG_PLUS_INTRN_STATUS(3));
2616*4882a593Smuzhiyun 		if (status)
2617*4882a593Smuzhiyun 			cas_handle_irqN(dev, cp, status, 3);
2618*4882a593Smuzhiyun 	}
2619*4882a593Smuzhiyun #endif
2620*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
2621*4882a593Smuzhiyun 	if (enable_intr) {
2622*4882a593Smuzhiyun 		napi_complete(napi);
2623*4882a593Smuzhiyun 		cas_unmask_intr(cp);
2624*4882a593Smuzhiyun 	}
2625*4882a593Smuzhiyun 	return credits;
2626*4882a593Smuzhiyun }
2627*4882a593Smuzhiyun #endif
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
cas_netpoll(struct net_device * dev)2630*4882a593Smuzhiyun static void cas_netpoll(struct net_device *dev)
2631*4882a593Smuzhiyun {
2632*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
2633*4882a593Smuzhiyun 
2634*4882a593Smuzhiyun 	cas_disable_irq(cp, 0);
2635*4882a593Smuzhiyun 	cas_interrupt(cp->pdev->irq, dev);
2636*4882a593Smuzhiyun 	cas_enable_irq(cp, 0);
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun #ifdef USE_PCI_INTB
2639*4882a593Smuzhiyun 	if (N_RX_COMP_RINGS > 1) {
2640*4882a593Smuzhiyun 		/* cas_interrupt1(); */
2641*4882a593Smuzhiyun 	}
2642*4882a593Smuzhiyun #endif
2643*4882a593Smuzhiyun #ifdef USE_PCI_INTC
2644*4882a593Smuzhiyun 	if (N_RX_COMP_RINGS > 2) {
2645*4882a593Smuzhiyun 		/* cas_interruptN(); */
2646*4882a593Smuzhiyun 	}
2647*4882a593Smuzhiyun #endif
2648*4882a593Smuzhiyun #ifdef USE_PCI_INTD
2649*4882a593Smuzhiyun 	if (N_RX_COMP_RINGS > 3) {
2650*4882a593Smuzhiyun 		/* cas_interruptN(); */
2651*4882a593Smuzhiyun 	}
2652*4882a593Smuzhiyun #endif
2653*4882a593Smuzhiyun }
2654*4882a593Smuzhiyun #endif
2655*4882a593Smuzhiyun 
cas_tx_timeout(struct net_device * dev,unsigned int txqueue)2656*4882a593Smuzhiyun static void cas_tx_timeout(struct net_device *dev, unsigned int txqueue)
2657*4882a593Smuzhiyun {
2658*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
2659*4882a593Smuzhiyun 
2660*4882a593Smuzhiyun 	netdev_err(dev, "transmit timed out, resetting\n");
2661*4882a593Smuzhiyun 	if (!cp->hw_running) {
2662*4882a593Smuzhiyun 		netdev_err(dev, "hrm.. hw not running!\n");
2663*4882a593Smuzhiyun 		return;
2664*4882a593Smuzhiyun 	}
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 	netdev_err(dev, "MIF_STATE[%08x]\n",
2667*4882a593Smuzhiyun 		   readl(cp->regs + REG_MIF_STATE_MACHINE));
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 	netdev_err(dev, "MAC_STATE[%08x]\n",
2670*4882a593Smuzhiyun 		   readl(cp->regs + REG_MAC_STATE_MACHINE));
2671*4882a593Smuzhiyun 
2672*4882a593Smuzhiyun 	netdev_err(dev, "TX_STATE[%08x:%08x:%08x] FIFO[%08x:%08x:%08x] SM1[%08x] SM2[%08x]\n",
2673*4882a593Smuzhiyun 		   readl(cp->regs + REG_TX_CFG),
2674*4882a593Smuzhiyun 		   readl(cp->regs + REG_MAC_TX_STATUS),
2675*4882a593Smuzhiyun 		   readl(cp->regs + REG_MAC_TX_CFG),
2676*4882a593Smuzhiyun 		   readl(cp->regs + REG_TX_FIFO_PKT_CNT),
2677*4882a593Smuzhiyun 		   readl(cp->regs + REG_TX_FIFO_WRITE_PTR),
2678*4882a593Smuzhiyun 		   readl(cp->regs + REG_TX_FIFO_READ_PTR),
2679*4882a593Smuzhiyun 		   readl(cp->regs + REG_TX_SM_1),
2680*4882a593Smuzhiyun 		   readl(cp->regs + REG_TX_SM_2));
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun 	netdev_err(dev, "RX_STATE[%08x:%08x:%08x]\n",
2683*4882a593Smuzhiyun 		   readl(cp->regs + REG_RX_CFG),
2684*4882a593Smuzhiyun 		   readl(cp->regs + REG_MAC_RX_STATUS),
2685*4882a593Smuzhiyun 		   readl(cp->regs + REG_MAC_RX_CFG));
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 	netdev_err(dev, "HP_STATE[%08x:%08x:%08x:%08x]\n",
2688*4882a593Smuzhiyun 		   readl(cp->regs + REG_HP_STATE_MACHINE),
2689*4882a593Smuzhiyun 		   readl(cp->regs + REG_HP_STATUS0),
2690*4882a593Smuzhiyun 		   readl(cp->regs + REG_HP_STATUS1),
2691*4882a593Smuzhiyun 		   readl(cp->regs + REG_HP_STATUS2));
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun #if 1
2694*4882a593Smuzhiyun 	atomic_inc(&cp->reset_task_pending);
2695*4882a593Smuzhiyun 	atomic_inc(&cp->reset_task_pending_all);
2696*4882a593Smuzhiyun 	schedule_work(&cp->reset_task);
2697*4882a593Smuzhiyun #else
2698*4882a593Smuzhiyun 	atomic_set(&cp->reset_task_pending, CAS_RESET_ALL);
2699*4882a593Smuzhiyun 	schedule_work(&cp->reset_task);
2700*4882a593Smuzhiyun #endif
2701*4882a593Smuzhiyun }
2702*4882a593Smuzhiyun 
cas_intme(int ring,int entry)2703*4882a593Smuzhiyun static inline int cas_intme(int ring, int entry)
2704*4882a593Smuzhiyun {
2705*4882a593Smuzhiyun 	/* Algorithm: IRQ every 1/2 of descriptors. */
2706*4882a593Smuzhiyun 	if (!(entry & ((TX_DESC_RINGN_SIZE(ring) >> 1) - 1)))
2707*4882a593Smuzhiyun 		return 1;
2708*4882a593Smuzhiyun 	return 0;
2709*4882a593Smuzhiyun }
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun 
cas_write_txd(struct cas * cp,int ring,int entry,dma_addr_t mapping,int len,u64 ctrl,int last)2712*4882a593Smuzhiyun static void cas_write_txd(struct cas *cp, int ring, int entry,
2713*4882a593Smuzhiyun 			  dma_addr_t mapping, int len, u64 ctrl, int last)
2714*4882a593Smuzhiyun {
2715*4882a593Smuzhiyun 	struct cas_tx_desc *txd = cp->init_txds[ring] + entry;
2716*4882a593Smuzhiyun 
2717*4882a593Smuzhiyun 	ctrl |= CAS_BASE(TX_DESC_BUFLEN, len);
2718*4882a593Smuzhiyun 	if (cas_intme(ring, entry))
2719*4882a593Smuzhiyun 		ctrl |= TX_DESC_INTME;
2720*4882a593Smuzhiyun 	if (last)
2721*4882a593Smuzhiyun 		ctrl |= TX_DESC_EOF;
2722*4882a593Smuzhiyun 	txd->control = cpu_to_le64(ctrl);
2723*4882a593Smuzhiyun 	txd->buffer = cpu_to_le64(mapping);
2724*4882a593Smuzhiyun }
2725*4882a593Smuzhiyun 
tx_tiny_buf(struct cas * cp,const int ring,const int entry)2726*4882a593Smuzhiyun static inline void *tx_tiny_buf(struct cas *cp, const int ring,
2727*4882a593Smuzhiyun 				const int entry)
2728*4882a593Smuzhiyun {
2729*4882a593Smuzhiyun 	return cp->tx_tiny_bufs[ring] + TX_TINY_BUF_LEN*entry;
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun 
tx_tiny_map(struct cas * cp,const int ring,const int entry,const int tentry)2732*4882a593Smuzhiyun static inline dma_addr_t tx_tiny_map(struct cas *cp, const int ring,
2733*4882a593Smuzhiyun 				     const int entry, const int tentry)
2734*4882a593Smuzhiyun {
2735*4882a593Smuzhiyun 	cp->tx_tiny_use[ring][tentry].nbufs++;
2736*4882a593Smuzhiyun 	cp->tx_tiny_use[ring][entry].used = 1;
2737*4882a593Smuzhiyun 	return cp->tx_tiny_dvma[ring] + TX_TINY_BUF_LEN*entry;
2738*4882a593Smuzhiyun }
2739*4882a593Smuzhiyun 
cas_xmit_tx_ringN(struct cas * cp,int ring,struct sk_buff * skb)2740*4882a593Smuzhiyun static inline int cas_xmit_tx_ringN(struct cas *cp, int ring,
2741*4882a593Smuzhiyun 				    struct sk_buff *skb)
2742*4882a593Smuzhiyun {
2743*4882a593Smuzhiyun 	struct net_device *dev = cp->dev;
2744*4882a593Smuzhiyun 	int entry, nr_frags, frag, tabort, tentry;
2745*4882a593Smuzhiyun 	dma_addr_t mapping;
2746*4882a593Smuzhiyun 	unsigned long flags;
2747*4882a593Smuzhiyun 	u64 ctrl;
2748*4882a593Smuzhiyun 	u32 len;
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->tx_lock[ring], flags);
2751*4882a593Smuzhiyun 
2752*4882a593Smuzhiyun 	/* This is a hard error, log it. */
2753*4882a593Smuzhiyun 	if (TX_BUFFS_AVAIL(cp, ring) <=
2754*4882a593Smuzhiyun 	    CAS_TABORT(cp)*(skb_shinfo(skb)->nr_frags + 1)) {
2755*4882a593Smuzhiyun 		netif_stop_queue(dev);
2756*4882a593Smuzhiyun 		spin_unlock_irqrestore(&cp->tx_lock[ring], flags);
2757*4882a593Smuzhiyun 		netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
2758*4882a593Smuzhiyun 		return 1;
2759*4882a593Smuzhiyun 	}
2760*4882a593Smuzhiyun 
2761*4882a593Smuzhiyun 	ctrl = 0;
2762*4882a593Smuzhiyun 	if (skb->ip_summed == CHECKSUM_PARTIAL) {
2763*4882a593Smuzhiyun 		const u64 csum_start_off = skb_checksum_start_offset(skb);
2764*4882a593Smuzhiyun 		const u64 csum_stuff_off = csum_start_off + skb->csum_offset;
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 		ctrl =  TX_DESC_CSUM_EN |
2767*4882a593Smuzhiyun 			CAS_BASE(TX_DESC_CSUM_START, csum_start_off) |
2768*4882a593Smuzhiyun 			CAS_BASE(TX_DESC_CSUM_STUFF, csum_stuff_off);
2769*4882a593Smuzhiyun 	}
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	entry = cp->tx_new[ring];
2772*4882a593Smuzhiyun 	cp->tx_skbs[ring][entry] = skb;
2773*4882a593Smuzhiyun 
2774*4882a593Smuzhiyun 	nr_frags = skb_shinfo(skb)->nr_frags;
2775*4882a593Smuzhiyun 	len = skb_headlen(skb);
2776*4882a593Smuzhiyun 	mapping = dma_map_page(&cp->pdev->dev, virt_to_page(skb->data),
2777*4882a593Smuzhiyun 			       offset_in_page(skb->data), len, DMA_TO_DEVICE);
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	tentry = entry;
2780*4882a593Smuzhiyun 	tabort = cas_calc_tabort(cp, (unsigned long) skb->data, len);
2781*4882a593Smuzhiyun 	if (unlikely(tabort)) {
2782*4882a593Smuzhiyun 		/* NOTE: len is always >  tabort */
2783*4882a593Smuzhiyun 		cas_write_txd(cp, ring, entry, mapping, len - tabort,
2784*4882a593Smuzhiyun 			      ctrl | TX_DESC_SOF, 0);
2785*4882a593Smuzhiyun 		entry = TX_DESC_NEXT(ring, entry);
2786*4882a593Smuzhiyun 
2787*4882a593Smuzhiyun 		skb_copy_from_linear_data_offset(skb, len - tabort,
2788*4882a593Smuzhiyun 			      tx_tiny_buf(cp, ring, entry), tabort);
2789*4882a593Smuzhiyun 		mapping = tx_tiny_map(cp, ring, entry, tentry);
2790*4882a593Smuzhiyun 		cas_write_txd(cp, ring, entry, mapping, tabort, ctrl,
2791*4882a593Smuzhiyun 			      (nr_frags == 0));
2792*4882a593Smuzhiyun 	} else {
2793*4882a593Smuzhiyun 		cas_write_txd(cp, ring, entry, mapping, len, ctrl |
2794*4882a593Smuzhiyun 			      TX_DESC_SOF, (nr_frags == 0));
2795*4882a593Smuzhiyun 	}
2796*4882a593Smuzhiyun 	entry = TX_DESC_NEXT(ring, entry);
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	for (frag = 0; frag < nr_frags; frag++) {
2799*4882a593Smuzhiyun 		const skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 		len = skb_frag_size(fragp);
2802*4882a593Smuzhiyun 		mapping = skb_frag_dma_map(&cp->pdev->dev, fragp, 0, len,
2803*4882a593Smuzhiyun 					   DMA_TO_DEVICE);
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun 		tabort = cas_calc_tabort(cp, skb_frag_off(fragp), len);
2806*4882a593Smuzhiyun 		if (unlikely(tabort)) {
2807*4882a593Smuzhiyun 			void *addr;
2808*4882a593Smuzhiyun 
2809*4882a593Smuzhiyun 			/* NOTE: len is always > tabort */
2810*4882a593Smuzhiyun 			cas_write_txd(cp, ring, entry, mapping, len - tabort,
2811*4882a593Smuzhiyun 				      ctrl, 0);
2812*4882a593Smuzhiyun 			entry = TX_DESC_NEXT(ring, entry);
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun 			addr = cas_page_map(skb_frag_page(fragp));
2815*4882a593Smuzhiyun 			memcpy(tx_tiny_buf(cp, ring, entry),
2816*4882a593Smuzhiyun 			       addr + skb_frag_off(fragp) + len - tabort,
2817*4882a593Smuzhiyun 			       tabort);
2818*4882a593Smuzhiyun 			cas_page_unmap(addr);
2819*4882a593Smuzhiyun 			mapping = tx_tiny_map(cp, ring, entry, tentry);
2820*4882a593Smuzhiyun 			len     = tabort;
2821*4882a593Smuzhiyun 		}
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 		cas_write_txd(cp, ring, entry, mapping, len, ctrl,
2824*4882a593Smuzhiyun 			      (frag + 1 == nr_frags));
2825*4882a593Smuzhiyun 		entry = TX_DESC_NEXT(ring, entry);
2826*4882a593Smuzhiyun 	}
2827*4882a593Smuzhiyun 
2828*4882a593Smuzhiyun 	cp->tx_new[ring] = entry;
2829*4882a593Smuzhiyun 	if (TX_BUFFS_AVAIL(cp, ring) <= CAS_TABORT(cp)*(MAX_SKB_FRAGS + 1))
2830*4882a593Smuzhiyun 		netif_stop_queue(dev);
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun 	netif_printk(cp, tx_queued, KERN_DEBUG, dev,
2833*4882a593Smuzhiyun 		     "tx[%d] queued, slot %d, skblen %d, avail %d\n",
2834*4882a593Smuzhiyun 		     ring, entry, skb->len, TX_BUFFS_AVAIL(cp, ring));
2835*4882a593Smuzhiyun 	writel(entry, cp->regs + REG_TX_KICKN(ring));
2836*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->tx_lock[ring], flags);
2837*4882a593Smuzhiyun 	return 0;
2838*4882a593Smuzhiyun }
2839*4882a593Smuzhiyun 
cas_start_xmit(struct sk_buff * skb,struct net_device * dev)2840*4882a593Smuzhiyun static netdev_tx_t cas_start_xmit(struct sk_buff *skb, struct net_device *dev)
2841*4882a593Smuzhiyun {
2842*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun 	/* this is only used as a load-balancing hint, so it doesn't
2845*4882a593Smuzhiyun 	 * need to be SMP safe
2846*4882a593Smuzhiyun 	 */
2847*4882a593Smuzhiyun 	static int ring;
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun 	if (skb_padto(skb, cp->min_frame_size))
2850*4882a593Smuzhiyun 		return NETDEV_TX_OK;
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun 	/* XXX: we need some higher-level QoS hooks to steer packets to
2853*4882a593Smuzhiyun 	 *      individual queues.
2854*4882a593Smuzhiyun 	 */
2855*4882a593Smuzhiyun 	if (cas_xmit_tx_ringN(cp, ring++ & N_TX_RINGS_MASK, skb))
2856*4882a593Smuzhiyun 		return NETDEV_TX_BUSY;
2857*4882a593Smuzhiyun 	return NETDEV_TX_OK;
2858*4882a593Smuzhiyun }
2859*4882a593Smuzhiyun 
cas_init_tx_dma(struct cas * cp)2860*4882a593Smuzhiyun static void cas_init_tx_dma(struct cas *cp)
2861*4882a593Smuzhiyun {
2862*4882a593Smuzhiyun 	u64 desc_dma = cp->block_dvma;
2863*4882a593Smuzhiyun 	unsigned long off;
2864*4882a593Smuzhiyun 	u32 val;
2865*4882a593Smuzhiyun 	int i;
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 	/* set up tx completion writeback registers. must be 8-byte aligned */
2868*4882a593Smuzhiyun #ifdef USE_TX_COMPWB
2869*4882a593Smuzhiyun 	off = offsetof(struct cas_init_block, tx_compwb);
2870*4882a593Smuzhiyun 	writel((desc_dma + off) >> 32, cp->regs + REG_TX_COMPWB_DB_HI);
2871*4882a593Smuzhiyun 	writel((desc_dma + off) & 0xffffffff, cp->regs + REG_TX_COMPWB_DB_LOW);
2872*4882a593Smuzhiyun #endif
2873*4882a593Smuzhiyun 
2874*4882a593Smuzhiyun 	/* enable completion writebacks, enable paced mode,
2875*4882a593Smuzhiyun 	 * disable read pipe, and disable pre-interrupt compwbs
2876*4882a593Smuzhiyun 	 */
2877*4882a593Smuzhiyun 	val =   TX_CFG_COMPWB_Q1 | TX_CFG_COMPWB_Q2 |
2878*4882a593Smuzhiyun 		TX_CFG_COMPWB_Q3 | TX_CFG_COMPWB_Q4 |
2879*4882a593Smuzhiyun 		TX_CFG_DMA_RDPIPE_DIS | TX_CFG_PACED_MODE |
2880*4882a593Smuzhiyun 		TX_CFG_INTR_COMPWB_DIS;
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 	/* write out tx ring info and tx desc bases */
2883*4882a593Smuzhiyun 	for (i = 0; i < MAX_TX_RINGS; i++) {
2884*4882a593Smuzhiyun 		off = (unsigned long) cp->init_txds[i] -
2885*4882a593Smuzhiyun 			(unsigned long) cp->init_block;
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 		val |= CAS_TX_RINGN_BASE(i);
2888*4882a593Smuzhiyun 		writel((desc_dma + off) >> 32, cp->regs + REG_TX_DBN_HI(i));
2889*4882a593Smuzhiyun 		writel((desc_dma + off) & 0xffffffff, cp->regs +
2890*4882a593Smuzhiyun 		       REG_TX_DBN_LOW(i));
2891*4882a593Smuzhiyun 		/* don't zero out the kick register here as the system
2892*4882a593Smuzhiyun 		 * will wedge
2893*4882a593Smuzhiyun 		 */
2894*4882a593Smuzhiyun 	}
2895*4882a593Smuzhiyun 	writel(val, cp->regs + REG_TX_CFG);
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun 	/* program max burst sizes. these numbers should be different
2898*4882a593Smuzhiyun 	 * if doing QoS.
2899*4882a593Smuzhiyun 	 */
2900*4882a593Smuzhiyun #ifdef USE_QOS
2901*4882a593Smuzhiyun 	writel(0x800, cp->regs + REG_TX_MAXBURST_0);
2902*4882a593Smuzhiyun 	writel(0x1600, cp->regs + REG_TX_MAXBURST_1);
2903*4882a593Smuzhiyun 	writel(0x2400, cp->regs + REG_TX_MAXBURST_2);
2904*4882a593Smuzhiyun 	writel(0x4800, cp->regs + REG_TX_MAXBURST_3);
2905*4882a593Smuzhiyun #else
2906*4882a593Smuzhiyun 	writel(0x800, cp->regs + REG_TX_MAXBURST_0);
2907*4882a593Smuzhiyun 	writel(0x800, cp->regs + REG_TX_MAXBURST_1);
2908*4882a593Smuzhiyun 	writel(0x800, cp->regs + REG_TX_MAXBURST_2);
2909*4882a593Smuzhiyun 	writel(0x800, cp->regs + REG_TX_MAXBURST_3);
2910*4882a593Smuzhiyun #endif
2911*4882a593Smuzhiyun }
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_init_dma(struct cas * cp)2914*4882a593Smuzhiyun static inline void cas_init_dma(struct cas *cp)
2915*4882a593Smuzhiyun {
2916*4882a593Smuzhiyun 	cas_init_tx_dma(cp);
2917*4882a593Smuzhiyun 	cas_init_rx_dma(cp);
2918*4882a593Smuzhiyun }
2919*4882a593Smuzhiyun 
cas_process_mc_list(struct cas * cp)2920*4882a593Smuzhiyun static void cas_process_mc_list(struct cas *cp)
2921*4882a593Smuzhiyun {
2922*4882a593Smuzhiyun 	u16 hash_table[16];
2923*4882a593Smuzhiyun 	u32 crc;
2924*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
2925*4882a593Smuzhiyun 	int i = 1;
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun 	memset(hash_table, 0, sizeof(hash_table));
2928*4882a593Smuzhiyun 	netdev_for_each_mc_addr(ha, cp->dev) {
2929*4882a593Smuzhiyun 		if (i <= CAS_MC_EXACT_MATCH_SIZE) {
2930*4882a593Smuzhiyun 			/* use the alternate mac address registers for the
2931*4882a593Smuzhiyun 			 * first 15 multicast addresses
2932*4882a593Smuzhiyun 			 */
2933*4882a593Smuzhiyun 			writel((ha->addr[4] << 8) | ha->addr[5],
2934*4882a593Smuzhiyun 			       cp->regs + REG_MAC_ADDRN(i*3 + 0));
2935*4882a593Smuzhiyun 			writel((ha->addr[2] << 8) | ha->addr[3],
2936*4882a593Smuzhiyun 			       cp->regs + REG_MAC_ADDRN(i*3 + 1));
2937*4882a593Smuzhiyun 			writel((ha->addr[0] << 8) | ha->addr[1],
2938*4882a593Smuzhiyun 			       cp->regs + REG_MAC_ADDRN(i*3 + 2));
2939*4882a593Smuzhiyun 			i++;
2940*4882a593Smuzhiyun 		}
2941*4882a593Smuzhiyun 		else {
2942*4882a593Smuzhiyun 			/* use hw hash table for the next series of
2943*4882a593Smuzhiyun 			 * multicast addresses
2944*4882a593Smuzhiyun 			 */
2945*4882a593Smuzhiyun 			crc = ether_crc_le(ETH_ALEN, ha->addr);
2946*4882a593Smuzhiyun 			crc >>= 24;
2947*4882a593Smuzhiyun 			hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
2948*4882a593Smuzhiyun 		}
2949*4882a593Smuzhiyun 	}
2950*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
2951*4882a593Smuzhiyun 		writel(hash_table[i], cp->regs + REG_MAC_HASH_TABLEN(i));
2952*4882a593Smuzhiyun }
2953*4882a593Smuzhiyun 
2954*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_setup_multicast(struct cas * cp)2955*4882a593Smuzhiyun static u32 cas_setup_multicast(struct cas *cp)
2956*4882a593Smuzhiyun {
2957*4882a593Smuzhiyun 	u32 rxcfg = 0;
2958*4882a593Smuzhiyun 	int i;
2959*4882a593Smuzhiyun 
2960*4882a593Smuzhiyun 	if (cp->dev->flags & IFF_PROMISC) {
2961*4882a593Smuzhiyun 		rxcfg |= MAC_RX_CFG_PROMISC_EN;
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun 	} else if (cp->dev->flags & IFF_ALLMULTI) {
2964*4882a593Smuzhiyun 	    	for (i=0; i < 16; i++)
2965*4882a593Smuzhiyun 			writel(0xFFFF, cp->regs + REG_MAC_HASH_TABLEN(i));
2966*4882a593Smuzhiyun 		rxcfg |= MAC_RX_CFG_HASH_FILTER_EN;
2967*4882a593Smuzhiyun 
2968*4882a593Smuzhiyun 	} else {
2969*4882a593Smuzhiyun 		cas_process_mc_list(cp);
2970*4882a593Smuzhiyun 		rxcfg |= MAC_RX_CFG_HASH_FILTER_EN;
2971*4882a593Smuzhiyun 	}
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun 	return rxcfg;
2974*4882a593Smuzhiyun }
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun /* must be invoked under cp->stat_lock[N_TX_RINGS] */
cas_clear_mac_err(struct cas * cp)2977*4882a593Smuzhiyun static void cas_clear_mac_err(struct cas *cp)
2978*4882a593Smuzhiyun {
2979*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_COLL_NORMAL);
2980*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_COLL_FIRST);
2981*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_COLL_EXCESS);
2982*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_COLL_LATE);
2983*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_TIMER_DEFER);
2984*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_ATTEMPTS_PEAK);
2985*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_RECV_FRAME);
2986*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_LEN_ERR);
2987*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_ALIGN_ERR);
2988*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_FCS_ERR);
2989*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_RX_CODE_ERR);
2990*4882a593Smuzhiyun }
2991*4882a593Smuzhiyun 
2992*4882a593Smuzhiyun 
cas_mac_reset(struct cas * cp)2993*4882a593Smuzhiyun static void cas_mac_reset(struct cas *cp)
2994*4882a593Smuzhiyun {
2995*4882a593Smuzhiyun 	int i;
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun 	/* do both TX and RX reset */
2998*4882a593Smuzhiyun 	writel(0x1, cp->regs + REG_MAC_TX_RESET);
2999*4882a593Smuzhiyun 	writel(0x1, cp->regs + REG_MAC_RX_RESET);
3000*4882a593Smuzhiyun 
3001*4882a593Smuzhiyun 	/* wait for TX */
3002*4882a593Smuzhiyun 	i = STOP_TRIES;
3003*4882a593Smuzhiyun 	while (i-- > 0) {
3004*4882a593Smuzhiyun 		if (readl(cp->regs + REG_MAC_TX_RESET) == 0)
3005*4882a593Smuzhiyun 			break;
3006*4882a593Smuzhiyun 		udelay(10);
3007*4882a593Smuzhiyun 	}
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 	/* wait for RX */
3010*4882a593Smuzhiyun 	i = STOP_TRIES;
3011*4882a593Smuzhiyun 	while (i-- > 0) {
3012*4882a593Smuzhiyun 		if (readl(cp->regs + REG_MAC_RX_RESET) == 0)
3013*4882a593Smuzhiyun 			break;
3014*4882a593Smuzhiyun 		udelay(10);
3015*4882a593Smuzhiyun 	}
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun 	if (readl(cp->regs + REG_MAC_TX_RESET) |
3018*4882a593Smuzhiyun 	    readl(cp->regs + REG_MAC_RX_RESET))
3019*4882a593Smuzhiyun 		netdev_err(cp->dev, "mac tx[%d]/rx[%d] reset failed [%08x]\n",
3020*4882a593Smuzhiyun 			   readl(cp->regs + REG_MAC_TX_RESET),
3021*4882a593Smuzhiyun 			   readl(cp->regs + REG_MAC_RX_RESET),
3022*4882a593Smuzhiyun 			   readl(cp->regs + REG_MAC_STATE_MACHINE));
3023*4882a593Smuzhiyun }
3024*4882a593Smuzhiyun 
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_init_mac(struct cas * cp)3027*4882a593Smuzhiyun static void cas_init_mac(struct cas *cp)
3028*4882a593Smuzhiyun {
3029*4882a593Smuzhiyun 	unsigned char *e = &cp->dev->dev_addr[0];
3030*4882a593Smuzhiyun 	int i;
3031*4882a593Smuzhiyun 	cas_mac_reset(cp);
3032*4882a593Smuzhiyun 
3033*4882a593Smuzhiyun 	/* setup core arbitration weight register */
3034*4882a593Smuzhiyun 	writel(CAWR_RR_DIS, cp->regs + REG_CAWR);
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun #if !defined(CONFIG_SPARC64) && !defined(CONFIG_ALPHA)
3037*4882a593Smuzhiyun 	/* set the infinite burst register for chips that don't have
3038*4882a593Smuzhiyun 	 * pci issues.
3039*4882a593Smuzhiyun 	 */
3040*4882a593Smuzhiyun 	if ((cp->cas_flags & CAS_FLAG_TARGET_ABORT) == 0)
3041*4882a593Smuzhiyun 		writel(INF_BURST_EN, cp->regs + REG_INF_BURST);
3042*4882a593Smuzhiyun #endif
3043*4882a593Smuzhiyun 
3044*4882a593Smuzhiyun 	writel(0x1BF0, cp->regs + REG_MAC_SEND_PAUSE);
3045*4882a593Smuzhiyun 
3046*4882a593Smuzhiyun 	writel(0x00, cp->regs + REG_MAC_IPG0);
3047*4882a593Smuzhiyun 	writel(0x08, cp->regs + REG_MAC_IPG1);
3048*4882a593Smuzhiyun 	writel(0x04, cp->regs + REG_MAC_IPG2);
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun 	/* change later for 802.3z */
3051*4882a593Smuzhiyun 	writel(0x40, cp->regs + REG_MAC_SLOT_TIME);
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun 	/* min frame + FCS */
3054*4882a593Smuzhiyun 	writel(ETH_ZLEN + 4, cp->regs + REG_MAC_FRAMESIZE_MIN);
3055*4882a593Smuzhiyun 
3056*4882a593Smuzhiyun 	/* Ethernet payload + header + FCS + optional VLAN tag. NOTE: we
3057*4882a593Smuzhiyun 	 * specify the maximum frame size to prevent RX tag errors on
3058*4882a593Smuzhiyun 	 * oversized frames.
3059*4882a593Smuzhiyun 	 */
3060*4882a593Smuzhiyun 	writel(CAS_BASE(MAC_FRAMESIZE_MAX_BURST, 0x2000) |
3061*4882a593Smuzhiyun 	       CAS_BASE(MAC_FRAMESIZE_MAX_FRAME,
3062*4882a593Smuzhiyun 			(CAS_MAX_MTU + ETH_HLEN + 4 + 4)),
3063*4882a593Smuzhiyun 	       cp->regs + REG_MAC_FRAMESIZE_MAX);
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun 	/* NOTE: crc_size is used as a surrogate for half-duplex.
3066*4882a593Smuzhiyun 	 * workaround saturn half-duplex issue by increasing preamble
3067*4882a593Smuzhiyun 	 * size to 65 bytes.
3068*4882a593Smuzhiyun 	 */
3069*4882a593Smuzhiyun 	if ((cp->cas_flags & CAS_FLAG_SATURN) && cp->crc_size)
3070*4882a593Smuzhiyun 		writel(0x41, cp->regs + REG_MAC_PA_SIZE);
3071*4882a593Smuzhiyun 	else
3072*4882a593Smuzhiyun 		writel(0x07, cp->regs + REG_MAC_PA_SIZE);
3073*4882a593Smuzhiyun 	writel(0x04, cp->regs + REG_MAC_JAM_SIZE);
3074*4882a593Smuzhiyun 	writel(0x10, cp->regs + REG_MAC_ATTEMPT_LIMIT);
3075*4882a593Smuzhiyun 	writel(0x8808, cp->regs + REG_MAC_CTRL_TYPE);
3076*4882a593Smuzhiyun 
3077*4882a593Smuzhiyun 	writel((e[5] | (e[4] << 8)) & 0x3ff, cp->regs + REG_MAC_RANDOM_SEED);
3078*4882a593Smuzhiyun 
3079*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_ADDR_FILTER0);
3080*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_ADDR_FILTER1);
3081*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_ADDR_FILTER2);
3082*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_ADDR_FILTER2_1_MASK);
3083*4882a593Smuzhiyun 	writel(0, cp->regs + REG_MAC_ADDR_FILTER0_MASK);
3084*4882a593Smuzhiyun 
3085*4882a593Smuzhiyun 	/* setup mac address in perfect filter array */
3086*4882a593Smuzhiyun 	for (i = 0; i < 45; i++)
3087*4882a593Smuzhiyun 		writel(0x0, cp->regs + REG_MAC_ADDRN(i));
3088*4882a593Smuzhiyun 
3089*4882a593Smuzhiyun 	writel((e[4] << 8) | e[5], cp->regs + REG_MAC_ADDRN(0));
3090*4882a593Smuzhiyun 	writel((e[2] << 8) | e[3], cp->regs + REG_MAC_ADDRN(1));
3091*4882a593Smuzhiyun 	writel((e[0] << 8) | e[1], cp->regs + REG_MAC_ADDRN(2));
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 	writel(0x0001, cp->regs + REG_MAC_ADDRN(42));
3094*4882a593Smuzhiyun 	writel(0xc200, cp->regs + REG_MAC_ADDRN(43));
3095*4882a593Smuzhiyun 	writel(0x0180, cp->regs + REG_MAC_ADDRN(44));
3096*4882a593Smuzhiyun 
3097*4882a593Smuzhiyun 	cp->mac_rx_cfg = cas_setup_multicast(cp);
3098*4882a593Smuzhiyun 
3099*4882a593Smuzhiyun 	spin_lock(&cp->stat_lock[N_TX_RINGS]);
3100*4882a593Smuzhiyun 	cas_clear_mac_err(cp);
3101*4882a593Smuzhiyun 	spin_unlock(&cp->stat_lock[N_TX_RINGS]);
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun 	/* Setup MAC interrupts.  We want to get all of the interesting
3104*4882a593Smuzhiyun 	 * counter expiration events, but we do not want to hear about
3105*4882a593Smuzhiyun 	 * normal rx/tx as the DMA engine tells us that.
3106*4882a593Smuzhiyun 	 */
3107*4882a593Smuzhiyun 	writel(MAC_TX_FRAME_XMIT, cp->regs + REG_MAC_TX_MASK);
3108*4882a593Smuzhiyun 	writel(MAC_RX_FRAME_RECV, cp->regs + REG_MAC_RX_MASK);
3109*4882a593Smuzhiyun 
3110*4882a593Smuzhiyun 	/* Don't enable even the PAUSE interrupts for now, we
3111*4882a593Smuzhiyun 	 * make no use of those events other than to record them.
3112*4882a593Smuzhiyun 	 */
3113*4882a593Smuzhiyun 	writel(0xffffffff, cp->regs + REG_MAC_CTRL_MASK);
3114*4882a593Smuzhiyun }
3115*4882a593Smuzhiyun 
3116*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_init_pause_thresholds(struct cas * cp)3117*4882a593Smuzhiyun static void cas_init_pause_thresholds(struct cas *cp)
3118*4882a593Smuzhiyun {
3119*4882a593Smuzhiyun 	/* Calculate pause thresholds.  Setting the OFF threshold to the
3120*4882a593Smuzhiyun 	 * full RX fifo size effectively disables PAUSE generation
3121*4882a593Smuzhiyun 	 */
3122*4882a593Smuzhiyun 	if (cp->rx_fifo_size <= (2 * 1024)) {
3123*4882a593Smuzhiyun 		cp->rx_pause_off = cp->rx_pause_on = cp->rx_fifo_size;
3124*4882a593Smuzhiyun 	} else {
3125*4882a593Smuzhiyun 		int max_frame = (cp->dev->mtu + ETH_HLEN + 4 + 4 + 64) & ~63;
3126*4882a593Smuzhiyun 		if (max_frame * 3 > cp->rx_fifo_size) {
3127*4882a593Smuzhiyun 			cp->rx_pause_off = 7104;
3128*4882a593Smuzhiyun 			cp->rx_pause_on  = 960;
3129*4882a593Smuzhiyun 		} else {
3130*4882a593Smuzhiyun 			int off = (cp->rx_fifo_size - (max_frame * 2));
3131*4882a593Smuzhiyun 			int on = off - max_frame;
3132*4882a593Smuzhiyun 			cp->rx_pause_off = off;
3133*4882a593Smuzhiyun 			cp->rx_pause_on = on;
3134*4882a593Smuzhiyun 		}
3135*4882a593Smuzhiyun 	}
3136*4882a593Smuzhiyun }
3137*4882a593Smuzhiyun 
cas_vpd_match(const void __iomem * p,const char * str)3138*4882a593Smuzhiyun static int cas_vpd_match(const void __iomem *p, const char *str)
3139*4882a593Smuzhiyun {
3140*4882a593Smuzhiyun 	int len = strlen(str) + 1;
3141*4882a593Smuzhiyun 	int i;
3142*4882a593Smuzhiyun 
3143*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
3144*4882a593Smuzhiyun 		if (readb(p + i) != str[i])
3145*4882a593Smuzhiyun 			return 0;
3146*4882a593Smuzhiyun 	}
3147*4882a593Smuzhiyun 	return 1;
3148*4882a593Smuzhiyun }
3149*4882a593Smuzhiyun 
3150*4882a593Smuzhiyun 
3151*4882a593Smuzhiyun /* get the mac address by reading the vpd information in the rom.
3152*4882a593Smuzhiyun  * also get the phy type and determine if there's an entropy generator.
3153*4882a593Smuzhiyun  * NOTE: this is a bit convoluted for the following reasons:
3154*4882a593Smuzhiyun  *  1) vpd info has order-dependent mac addresses for multinic cards
3155*4882a593Smuzhiyun  *  2) the only way to determine the nic order is to use the slot
3156*4882a593Smuzhiyun  *     number.
3157*4882a593Smuzhiyun  *  3) fiber cards don't have bridges, so their slot numbers don't
3158*4882a593Smuzhiyun  *     mean anything.
3159*4882a593Smuzhiyun  *  4) we don't actually know we have a fiber card until after
3160*4882a593Smuzhiyun  *     the mac addresses are parsed.
3161*4882a593Smuzhiyun  */
cas_get_vpd_info(struct cas * cp,unsigned char * dev_addr,const int offset)3162*4882a593Smuzhiyun static int cas_get_vpd_info(struct cas *cp, unsigned char *dev_addr,
3163*4882a593Smuzhiyun 			    const int offset)
3164*4882a593Smuzhiyun {
3165*4882a593Smuzhiyun 	void __iomem *p = cp->regs + REG_EXPANSION_ROM_RUN_START;
3166*4882a593Smuzhiyun 	void __iomem *base, *kstart;
3167*4882a593Smuzhiyun 	int i, len;
3168*4882a593Smuzhiyun 	int found = 0;
3169*4882a593Smuzhiyun #define VPD_FOUND_MAC        0x01
3170*4882a593Smuzhiyun #define VPD_FOUND_PHY        0x02
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun 	int phy_type = CAS_PHY_MII_MDIO0; /* default phy type */
3173*4882a593Smuzhiyun 	int mac_off  = 0;
3174*4882a593Smuzhiyun 
3175*4882a593Smuzhiyun #if defined(CONFIG_SPARC)
3176*4882a593Smuzhiyun 	const unsigned char *addr;
3177*4882a593Smuzhiyun #endif
3178*4882a593Smuzhiyun 
3179*4882a593Smuzhiyun 	/* give us access to the PROM */
3180*4882a593Smuzhiyun 	writel(BIM_LOCAL_DEV_PROM | BIM_LOCAL_DEV_PAD,
3181*4882a593Smuzhiyun 	       cp->regs + REG_BIM_LOCAL_DEV_EN);
3182*4882a593Smuzhiyun 
3183*4882a593Smuzhiyun 	/* check for an expansion rom */
3184*4882a593Smuzhiyun 	if (readb(p) != 0x55 || readb(p + 1) != 0xaa)
3185*4882a593Smuzhiyun 		goto use_random_mac_addr;
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun 	/* search for beginning of vpd */
3188*4882a593Smuzhiyun 	base = NULL;
3189*4882a593Smuzhiyun 	for (i = 2; i < EXPANSION_ROM_SIZE; i++) {
3190*4882a593Smuzhiyun 		/* check for PCIR */
3191*4882a593Smuzhiyun 		if ((readb(p + i + 0) == 0x50) &&
3192*4882a593Smuzhiyun 		    (readb(p + i + 1) == 0x43) &&
3193*4882a593Smuzhiyun 		    (readb(p + i + 2) == 0x49) &&
3194*4882a593Smuzhiyun 		    (readb(p + i + 3) == 0x52)) {
3195*4882a593Smuzhiyun 			base = p + (readb(p + i + 8) |
3196*4882a593Smuzhiyun 				    (readb(p + i + 9) << 8));
3197*4882a593Smuzhiyun 			break;
3198*4882a593Smuzhiyun 		}
3199*4882a593Smuzhiyun 	}
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun 	if (!base || (readb(base) != 0x82))
3202*4882a593Smuzhiyun 		goto use_random_mac_addr;
3203*4882a593Smuzhiyun 
3204*4882a593Smuzhiyun 	i = (readb(base + 1) | (readb(base + 2) << 8)) + 3;
3205*4882a593Smuzhiyun 	while (i < EXPANSION_ROM_SIZE) {
3206*4882a593Smuzhiyun 		if (readb(base + i) != 0x90) /* no vpd found */
3207*4882a593Smuzhiyun 			goto use_random_mac_addr;
3208*4882a593Smuzhiyun 
3209*4882a593Smuzhiyun 		/* found a vpd field */
3210*4882a593Smuzhiyun 		len = readb(base + i + 1) | (readb(base + i + 2) << 8);
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 		/* extract keywords */
3213*4882a593Smuzhiyun 		kstart = base + i + 3;
3214*4882a593Smuzhiyun 		p = kstart;
3215*4882a593Smuzhiyun 		while ((p - kstart) < len) {
3216*4882a593Smuzhiyun 			int klen = readb(p + 2);
3217*4882a593Smuzhiyun 			int j;
3218*4882a593Smuzhiyun 			char type;
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun 			p += 3;
3221*4882a593Smuzhiyun 
3222*4882a593Smuzhiyun 			/* look for the following things:
3223*4882a593Smuzhiyun 			 * -- correct length == 29
3224*4882a593Smuzhiyun 			 * 3 (type) + 2 (size) +
3225*4882a593Smuzhiyun 			 * 18 (strlen("local-mac-address") + 1) +
3226*4882a593Smuzhiyun 			 * 6 (mac addr)
3227*4882a593Smuzhiyun 			 * -- VPD Instance 'I'
3228*4882a593Smuzhiyun 			 * -- VPD Type Bytes 'B'
3229*4882a593Smuzhiyun 			 * -- VPD data length == 6
3230*4882a593Smuzhiyun 			 * -- property string == local-mac-address
3231*4882a593Smuzhiyun 			 *
3232*4882a593Smuzhiyun 			 * -- correct length == 24
3233*4882a593Smuzhiyun 			 * 3 (type) + 2 (size) +
3234*4882a593Smuzhiyun 			 * 12 (strlen("entropy-dev") + 1) +
3235*4882a593Smuzhiyun 			 * 7 (strlen("vms110") + 1)
3236*4882a593Smuzhiyun 			 * -- VPD Instance 'I'
3237*4882a593Smuzhiyun 			 * -- VPD Type String 'B'
3238*4882a593Smuzhiyun 			 * -- VPD data length == 7
3239*4882a593Smuzhiyun 			 * -- property string == entropy-dev
3240*4882a593Smuzhiyun 			 *
3241*4882a593Smuzhiyun 			 * -- correct length == 18
3242*4882a593Smuzhiyun 			 * 3 (type) + 2 (size) +
3243*4882a593Smuzhiyun 			 * 9 (strlen("phy-type") + 1) +
3244*4882a593Smuzhiyun 			 * 4 (strlen("pcs") + 1)
3245*4882a593Smuzhiyun 			 * -- VPD Instance 'I'
3246*4882a593Smuzhiyun 			 * -- VPD Type String 'S'
3247*4882a593Smuzhiyun 			 * -- VPD data length == 4
3248*4882a593Smuzhiyun 			 * -- property string == phy-type
3249*4882a593Smuzhiyun 			 *
3250*4882a593Smuzhiyun 			 * -- correct length == 23
3251*4882a593Smuzhiyun 			 * 3 (type) + 2 (size) +
3252*4882a593Smuzhiyun 			 * 14 (strlen("phy-interface") + 1) +
3253*4882a593Smuzhiyun 			 * 4 (strlen("pcs") + 1)
3254*4882a593Smuzhiyun 			 * -- VPD Instance 'I'
3255*4882a593Smuzhiyun 			 * -- VPD Type String 'S'
3256*4882a593Smuzhiyun 			 * -- VPD data length == 4
3257*4882a593Smuzhiyun 			 * -- property string == phy-interface
3258*4882a593Smuzhiyun 			 */
3259*4882a593Smuzhiyun 			if (readb(p) != 'I')
3260*4882a593Smuzhiyun 				goto next;
3261*4882a593Smuzhiyun 
3262*4882a593Smuzhiyun 			/* finally, check string and length */
3263*4882a593Smuzhiyun 			type = readb(p + 3);
3264*4882a593Smuzhiyun 			if (type == 'B') {
3265*4882a593Smuzhiyun 				if ((klen == 29) && readb(p + 4) == 6 &&
3266*4882a593Smuzhiyun 				    cas_vpd_match(p + 5,
3267*4882a593Smuzhiyun 						  "local-mac-address")) {
3268*4882a593Smuzhiyun 					if (mac_off++ > offset)
3269*4882a593Smuzhiyun 						goto next;
3270*4882a593Smuzhiyun 
3271*4882a593Smuzhiyun 					/* set mac address */
3272*4882a593Smuzhiyun 					for (j = 0; j < 6; j++)
3273*4882a593Smuzhiyun 						dev_addr[j] =
3274*4882a593Smuzhiyun 							readb(p + 23 + j);
3275*4882a593Smuzhiyun 					goto found_mac;
3276*4882a593Smuzhiyun 				}
3277*4882a593Smuzhiyun 			}
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun 			if (type != 'S')
3280*4882a593Smuzhiyun 				goto next;
3281*4882a593Smuzhiyun 
3282*4882a593Smuzhiyun #ifdef USE_ENTROPY_DEV
3283*4882a593Smuzhiyun 			if ((klen == 24) &&
3284*4882a593Smuzhiyun 			    cas_vpd_match(p + 5, "entropy-dev") &&
3285*4882a593Smuzhiyun 			    cas_vpd_match(p + 17, "vms110")) {
3286*4882a593Smuzhiyun 				cp->cas_flags |= CAS_FLAG_ENTROPY_DEV;
3287*4882a593Smuzhiyun 				goto next;
3288*4882a593Smuzhiyun 			}
3289*4882a593Smuzhiyun #endif
3290*4882a593Smuzhiyun 
3291*4882a593Smuzhiyun 			if (found & VPD_FOUND_PHY)
3292*4882a593Smuzhiyun 				goto next;
3293*4882a593Smuzhiyun 
3294*4882a593Smuzhiyun 			if ((klen == 18) && readb(p + 4) == 4 &&
3295*4882a593Smuzhiyun 			    cas_vpd_match(p + 5, "phy-type")) {
3296*4882a593Smuzhiyun 				if (cas_vpd_match(p + 14, "pcs")) {
3297*4882a593Smuzhiyun 					phy_type = CAS_PHY_SERDES;
3298*4882a593Smuzhiyun 					goto found_phy;
3299*4882a593Smuzhiyun 				}
3300*4882a593Smuzhiyun 			}
3301*4882a593Smuzhiyun 
3302*4882a593Smuzhiyun 			if ((klen == 23) && readb(p + 4) == 4 &&
3303*4882a593Smuzhiyun 			    cas_vpd_match(p + 5, "phy-interface")) {
3304*4882a593Smuzhiyun 				if (cas_vpd_match(p + 19, "pcs")) {
3305*4882a593Smuzhiyun 					phy_type = CAS_PHY_SERDES;
3306*4882a593Smuzhiyun 					goto found_phy;
3307*4882a593Smuzhiyun 				}
3308*4882a593Smuzhiyun 			}
3309*4882a593Smuzhiyun found_mac:
3310*4882a593Smuzhiyun 			found |= VPD_FOUND_MAC;
3311*4882a593Smuzhiyun 			goto next;
3312*4882a593Smuzhiyun 
3313*4882a593Smuzhiyun found_phy:
3314*4882a593Smuzhiyun 			found |= VPD_FOUND_PHY;
3315*4882a593Smuzhiyun 
3316*4882a593Smuzhiyun next:
3317*4882a593Smuzhiyun 			p += klen;
3318*4882a593Smuzhiyun 		}
3319*4882a593Smuzhiyun 		i += len + 3;
3320*4882a593Smuzhiyun 	}
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun use_random_mac_addr:
3323*4882a593Smuzhiyun 	if (found & VPD_FOUND_MAC)
3324*4882a593Smuzhiyun 		goto done;
3325*4882a593Smuzhiyun 
3326*4882a593Smuzhiyun #if defined(CONFIG_SPARC)
3327*4882a593Smuzhiyun 	addr = of_get_property(cp->of_node, "local-mac-address", NULL);
3328*4882a593Smuzhiyun 	if (addr != NULL) {
3329*4882a593Smuzhiyun 		memcpy(dev_addr, addr, ETH_ALEN);
3330*4882a593Smuzhiyun 		goto done;
3331*4882a593Smuzhiyun 	}
3332*4882a593Smuzhiyun #endif
3333*4882a593Smuzhiyun 
3334*4882a593Smuzhiyun 	/* Sun MAC prefix then 3 random bytes. */
3335*4882a593Smuzhiyun 	pr_info("MAC address not found in ROM VPD\n");
3336*4882a593Smuzhiyun 	dev_addr[0] = 0x08;
3337*4882a593Smuzhiyun 	dev_addr[1] = 0x00;
3338*4882a593Smuzhiyun 	dev_addr[2] = 0x20;
3339*4882a593Smuzhiyun 	get_random_bytes(dev_addr + 3, 3);
3340*4882a593Smuzhiyun 
3341*4882a593Smuzhiyun done:
3342*4882a593Smuzhiyun 	writel(0, cp->regs + REG_BIM_LOCAL_DEV_EN);
3343*4882a593Smuzhiyun 	return phy_type;
3344*4882a593Smuzhiyun }
3345*4882a593Smuzhiyun 
3346*4882a593Smuzhiyun /* check pci invariants */
cas_check_pci_invariants(struct cas * cp)3347*4882a593Smuzhiyun static void cas_check_pci_invariants(struct cas *cp)
3348*4882a593Smuzhiyun {
3349*4882a593Smuzhiyun 	struct pci_dev *pdev = cp->pdev;
3350*4882a593Smuzhiyun 
3351*4882a593Smuzhiyun 	cp->cas_flags = 0;
3352*4882a593Smuzhiyun 	if ((pdev->vendor == PCI_VENDOR_ID_SUN) &&
3353*4882a593Smuzhiyun 	    (pdev->device == PCI_DEVICE_ID_SUN_CASSINI)) {
3354*4882a593Smuzhiyun 		if (pdev->revision >= CAS_ID_REVPLUS)
3355*4882a593Smuzhiyun 			cp->cas_flags |= CAS_FLAG_REG_PLUS;
3356*4882a593Smuzhiyun 		if (pdev->revision < CAS_ID_REVPLUS02u)
3357*4882a593Smuzhiyun 			cp->cas_flags |= CAS_FLAG_TARGET_ABORT;
3358*4882a593Smuzhiyun 
3359*4882a593Smuzhiyun 		/* Original Cassini supports HW CSUM, but it's not
3360*4882a593Smuzhiyun 		 * enabled by default as it can trigger TX hangs.
3361*4882a593Smuzhiyun 		 */
3362*4882a593Smuzhiyun 		if (pdev->revision < CAS_ID_REV2)
3363*4882a593Smuzhiyun 			cp->cas_flags |= CAS_FLAG_NO_HW_CSUM;
3364*4882a593Smuzhiyun 	} else {
3365*4882a593Smuzhiyun 		/* Only sun has original cassini chips.  */
3366*4882a593Smuzhiyun 		cp->cas_flags |= CAS_FLAG_REG_PLUS;
3367*4882a593Smuzhiyun 
3368*4882a593Smuzhiyun 		/* We use a flag because the same phy might be externally
3369*4882a593Smuzhiyun 		 * connected.
3370*4882a593Smuzhiyun 		 */
3371*4882a593Smuzhiyun 		if ((pdev->vendor == PCI_VENDOR_ID_NS) &&
3372*4882a593Smuzhiyun 		    (pdev->device == PCI_DEVICE_ID_NS_SATURN))
3373*4882a593Smuzhiyun 			cp->cas_flags |= CAS_FLAG_SATURN;
3374*4882a593Smuzhiyun 	}
3375*4882a593Smuzhiyun }
3376*4882a593Smuzhiyun 
3377*4882a593Smuzhiyun 
cas_check_invariants(struct cas * cp)3378*4882a593Smuzhiyun static int cas_check_invariants(struct cas *cp)
3379*4882a593Smuzhiyun {
3380*4882a593Smuzhiyun 	struct pci_dev *pdev = cp->pdev;
3381*4882a593Smuzhiyun 	u32 cfg;
3382*4882a593Smuzhiyun 	int i;
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 	/* get page size for rx buffers. */
3385*4882a593Smuzhiyun 	cp->page_order = 0;
3386*4882a593Smuzhiyun #ifdef USE_PAGE_ORDER
3387*4882a593Smuzhiyun 	if (PAGE_SHIFT < CAS_JUMBO_PAGE_SHIFT) {
3388*4882a593Smuzhiyun 		/* see if we can allocate larger pages */
3389*4882a593Smuzhiyun 		struct page *page = alloc_pages(GFP_ATOMIC,
3390*4882a593Smuzhiyun 						CAS_JUMBO_PAGE_SHIFT -
3391*4882a593Smuzhiyun 						PAGE_SHIFT);
3392*4882a593Smuzhiyun 		if (page) {
3393*4882a593Smuzhiyun 			__free_pages(page, CAS_JUMBO_PAGE_SHIFT - PAGE_SHIFT);
3394*4882a593Smuzhiyun 			cp->page_order = CAS_JUMBO_PAGE_SHIFT - PAGE_SHIFT;
3395*4882a593Smuzhiyun 		} else {
3396*4882a593Smuzhiyun 			printk("MTU limited to %d bytes\n", CAS_MAX_MTU);
3397*4882a593Smuzhiyun 		}
3398*4882a593Smuzhiyun 	}
3399*4882a593Smuzhiyun #endif
3400*4882a593Smuzhiyun 	cp->page_size = (PAGE_SIZE << cp->page_order);
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 	/* Fetch the FIFO configurations. */
3403*4882a593Smuzhiyun 	cp->tx_fifo_size = readl(cp->regs + REG_TX_FIFO_SIZE) * 64;
3404*4882a593Smuzhiyun 	cp->rx_fifo_size = RX_FIFO_SIZE;
3405*4882a593Smuzhiyun 
3406*4882a593Smuzhiyun 	/* finish phy determination. MDIO1 takes precedence over MDIO0 if
3407*4882a593Smuzhiyun 	 * they're both connected.
3408*4882a593Smuzhiyun 	 */
3409*4882a593Smuzhiyun 	cp->phy_type = cas_get_vpd_info(cp, cp->dev->dev_addr,
3410*4882a593Smuzhiyun 					PCI_SLOT(pdev->devfn));
3411*4882a593Smuzhiyun 	if (cp->phy_type & CAS_PHY_SERDES) {
3412*4882a593Smuzhiyun 		cp->cas_flags |= CAS_FLAG_1000MB_CAP;
3413*4882a593Smuzhiyun 		return 0; /* no more checking needed */
3414*4882a593Smuzhiyun 	}
3415*4882a593Smuzhiyun 
3416*4882a593Smuzhiyun 	/* MII */
3417*4882a593Smuzhiyun 	cfg = readl(cp->regs + REG_MIF_CFG);
3418*4882a593Smuzhiyun 	if (cfg & MIF_CFG_MDIO_1) {
3419*4882a593Smuzhiyun 		cp->phy_type = CAS_PHY_MII_MDIO1;
3420*4882a593Smuzhiyun 	} else if (cfg & MIF_CFG_MDIO_0) {
3421*4882a593Smuzhiyun 		cp->phy_type = CAS_PHY_MII_MDIO0;
3422*4882a593Smuzhiyun 	}
3423*4882a593Smuzhiyun 
3424*4882a593Smuzhiyun 	cas_mif_poll(cp, 0);
3425*4882a593Smuzhiyun 	writel(PCS_DATAPATH_MODE_MII, cp->regs + REG_PCS_DATAPATH_MODE);
3426*4882a593Smuzhiyun 
3427*4882a593Smuzhiyun 	for (i = 0; i < 32; i++) {
3428*4882a593Smuzhiyun 		u32 phy_id;
3429*4882a593Smuzhiyun 		int j;
3430*4882a593Smuzhiyun 
3431*4882a593Smuzhiyun 		for (j = 0; j < 3; j++) {
3432*4882a593Smuzhiyun 			cp->phy_addr = i;
3433*4882a593Smuzhiyun 			phy_id = cas_phy_read(cp, MII_PHYSID1) << 16;
3434*4882a593Smuzhiyun 			phy_id |= cas_phy_read(cp, MII_PHYSID2);
3435*4882a593Smuzhiyun 			if (phy_id && (phy_id != 0xFFFFFFFF)) {
3436*4882a593Smuzhiyun 				cp->phy_id = phy_id;
3437*4882a593Smuzhiyun 				goto done;
3438*4882a593Smuzhiyun 			}
3439*4882a593Smuzhiyun 		}
3440*4882a593Smuzhiyun 	}
3441*4882a593Smuzhiyun 	pr_err("MII phy did not respond [%08x]\n",
3442*4882a593Smuzhiyun 	       readl(cp->regs + REG_MIF_STATE_MACHINE));
3443*4882a593Smuzhiyun 	return -1;
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun done:
3446*4882a593Smuzhiyun 	/* see if we can do gigabit */
3447*4882a593Smuzhiyun 	cfg = cas_phy_read(cp, MII_BMSR);
3448*4882a593Smuzhiyun 	if ((cfg & CAS_BMSR_1000_EXTEND) &&
3449*4882a593Smuzhiyun 	    cas_phy_read(cp, CAS_MII_1000_EXTEND))
3450*4882a593Smuzhiyun 		cp->cas_flags |= CAS_FLAG_1000MB_CAP;
3451*4882a593Smuzhiyun 	return 0;
3452*4882a593Smuzhiyun }
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_start_dma(struct cas * cp)3455*4882a593Smuzhiyun static inline void cas_start_dma(struct cas *cp)
3456*4882a593Smuzhiyun {
3457*4882a593Smuzhiyun 	int i;
3458*4882a593Smuzhiyun 	u32 val;
3459*4882a593Smuzhiyun 	int txfailed = 0;
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun 	/* enable dma */
3462*4882a593Smuzhiyun 	val = readl(cp->regs + REG_TX_CFG) | TX_CFG_DMA_EN;
3463*4882a593Smuzhiyun 	writel(val, cp->regs + REG_TX_CFG);
3464*4882a593Smuzhiyun 	val = readl(cp->regs + REG_RX_CFG) | RX_CFG_DMA_EN;
3465*4882a593Smuzhiyun 	writel(val, cp->regs + REG_RX_CFG);
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun 	/* enable the mac */
3468*4882a593Smuzhiyun 	val = readl(cp->regs + REG_MAC_TX_CFG) | MAC_TX_CFG_EN;
3469*4882a593Smuzhiyun 	writel(val, cp->regs + REG_MAC_TX_CFG);
3470*4882a593Smuzhiyun 	val = readl(cp->regs + REG_MAC_RX_CFG) | MAC_RX_CFG_EN;
3471*4882a593Smuzhiyun 	writel(val, cp->regs + REG_MAC_RX_CFG);
3472*4882a593Smuzhiyun 
3473*4882a593Smuzhiyun 	i = STOP_TRIES;
3474*4882a593Smuzhiyun 	while (i-- > 0) {
3475*4882a593Smuzhiyun 		val = readl(cp->regs + REG_MAC_TX_CFG);
3476*4882a593Smuzhiyun 		if ((val & MAC_TX_CFG_EN))
3477*4882a593Smuzhiyun 			break;
3478*4882a593Smuzhiyun 		udelay(10);
3479*4882a593Smuzhiyun 	}
3480*4882a593Smuzhiyun 	if (i < 0) txfailed = 1;
3481*4882a593Smuzhiyun 	i = STOP_TRIES;
3482*4882a593Smuzhiyun 	while (i-- > 0) {
3483*4882a593Smuzhiyun 		val = readl(cp->regs + REG_MAC_RX_CFG);
3484*4882a593Smuzhiyun 		if ((val & MAC_RX_CFG_EN)) {
3485*4882a593Smuzhiyun 			if (txfailed) {
3486*4882a593Smuzhiyun 				netdev_err(cp->dev,
3487*4882a593Smuzhiyun 					   "enabling mac failed [tx:%08x:%08x]\n",
3488*4882a593Smuzhiyun 					   readl(cp->regs + REG_MIF_STATE_MACHINE),
3489*4882a593Smuzhiyun 					   readl(cp->regs + REG_MAC_STATE_MACHINE));
3490*4882a593Smuzhiyun 			}
3491*4882a593Smuzhiyun 			goto enable_rx_done;
3492*4882a593Smuzhiyun 		}
3493*4882a593Smuzhiyun 		udelay(10);
3494*4882a593Smuzhiyun 	}
3495*4882a593Smuzhiyun 	netdev_err(cp->dev, "enabling mac failed [%s:%08x:%08x]\n",
3496*4882a593Smuzhiyun 		   (txfailed ? "tx,rx" : "rx"),
3497*4882a593Smuzhiyun 		   readl(cp->regs + REG_MIF_STATE_MACHINE),
3498*4882a593Smuzhiyun 		   readl(cp->regs + REG_MAC_STATE_MACHINE));
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun enable_rx_done:
3501*4882a593Smuzhiyun 	cas_unmask_intr(cp); /* enable interrupts */
3502*4882a593Smuzhiyun 	writel(RX_DESC_RINGN_SIZE(0) - 4, cp->regs + REG_RX_KICK);
3503*4882a593Smuzhiyun 	writel(0, cp->regs + REG_RX_COMP_TAIL);
3504*4882a593Smuzhiyun 
3505*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_REG_PLUS) {
3506*4882a593Smuzhiyun 		if (N_RX_DESC_RINGS > 1)
3507*4882a593Smuzhiyun 			writel(RX_DESC_RINGN_SIZE(1) - 4,
3508*4882a593Smuzhiyun 			       cp->regs + REG_PLUS_RX_KICK1);
3509*4882a593Smuzhiyun 
3510*4882a593Smuzhiyun 		for (i = 1; i < N_RX_COMP_RINGS; i++)
3511*4882a593Smuzhiyun 			writel(0, cp->regs + REG_PLUS_RX_COMPN_TAIL(i));
3512*4882a593Smuzhiyun 	}
3513*4882a593Smuzhiyun }
3514*4882a593Smuzhiyun 
3515*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_read_pcs_link_mode(struct cas * cp,int * fd,int * spd,int * pause)3516*4882a593Smuzhiyun static void cas_read_pcs_link_mode(struct cas *cp, int *fd, int *spd,
3517*4882a593Smuzhiyun 				   int *pause)
3518*4882a593Smuzhiyun {
3519*4882a593Smuzhiyun 	u32 val = readl(cp->regs + REG_PCS_MII_LPA);
3520*4882a593Smuzhiyun 	*fd     = (val & PCS_MII_LPA_FD) ? 1 : 0;
3521*4882a593Smuzhiyun 	*pause  = (val & PCS_MII_LPA_SYM_PAUSE) ? 0x01 : 0x00;
3522*4882a593Smuzhiyun 	if (val & PCS_MII_LPA_ASYM_PAUSE)
3523*4882a593Smuzhiyun 		*pause |= 0x10;
3524*4882a593Smuzhiyun 	*spd = 1000;
3525*4882a593Smuzhiyun }
3526*4882a593Smuzhiyun 
3527*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_read_mii_link_mode(struct cas * cp,int * fd,int * spd,int * pause)3528*4882a593Smuzhiyun static void cas_read_mii_link_mode(struct cas *cp, int *fd, int *spd,
3529*4882a593Smuzhiyun 				   int *pause)
3530*4882a593Smuzhiyun {
3531*4882a593Smuzhiyun 	u32 val;
3532*4882a593Smuzhiyun 
3533*4882a593Smuzhiyun 	*fd = 0;
3534*4882a593Smuzhiyun 	*spd = 10;
3535*4882a593Smuzhiyun 	*pause = 0;
3536*4882a593Smuzhiyun 
3537*4882a593Smuzhiyun 	/* use GMII registers */
3538*4882a593Smuzhiyun 	val = cas_phy_read(cp, MII_LPA);
3539*4882a593Smuzhiyun 	if (val & CAS_LPA_PAUSE)
3540*4882a593Smuzhiyun 		*pause = 0x01;
3541*4882a593Smuzhiyun 
3542*4882a593Smuzhiyun 	if (val & CAS_LPA_ASYM_PAUSE)
3543*4882a593Smuzhiyun 		*pause |= 0x10;
3544*4882a593Smuzhiyun 
3545*4882a593Smuzhiyun 	if (val & LPA_DUPLEX)
3546*4882a593Smuzhiyun 		*fd = 1;
3547*4882a593Smuzhiyun 	if (val & LPA_100)
3548*4882a593Smuzhiyun 		*spd = 100;
3549*4882a593Smuzhiyun 
3550*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_1000MB_CAP) {
3551*4882a593Smuzhiyun 		val = cas_phy_read(cp, CAS_MII_1000_STATUS);
3552*4882a593Smuzhiyun 		if (val & (CAS_LPA_1000FULL | CAS_LPA_1000HALF))
3553*4882a593Smuzhiyun 			*spd = 1000;
3554*4882a593Smuzhiyun 		if (val & CAS_LPA_1000FULL)
3555*4882a593Smuzhiyun 			*fd = 1;
3556*4882a593Smuzhiyun 	}
3557*4882a593Smuzhiyun }
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun /* A link-up condition has occurred, initialize and enable the
3560*4882a593Smuzhiyun  * rest of the chip.
3561*4882a593Smuzhiyun  *
3562*4882a593Smuzhiyun  * Must be invoked under cp->lock.
3563*4882a593Smuzhiyun  */
cas_set_link_modes(struct cas * cp)3564*4882a593Smuzhiyun static void cas_set_link_modes(struct cas *cp)
3565*4882a593Smuzhiyun {
3566*4882a593Smuzhiyun 	u32 val;
3567*4882a593Smuzhiyun 	int full_duplex, speed, pause;
3568*4882a593Smuzhiyun 
3569*4882a593Smuzhiyun 	full_duplex = 0;
3570*4882a593Smuzhiyun 	speed = 10;
3571*4882a593Smuzhiyun 	pause = 0;
3572*4882a593Smuzhiyun 
3573*4882a593Smuzhiyun 	if (CAS_PHY_MII(cp->phy_type)) {
3574*4882a593Smuzhiyun 		cas_mif_poll(cp, 0);
3575*4882a593Smuzhiyun 		val = cas_phy_read(cp, MII_BMCR);
3576*4882a593Smuzhiyun 		if (val & BMCR_ANENABLE) {
3577*4882a593Smuzhiyun 			cas_read_mii_link_mode(cp, &full_duplex, &speed,
3578*4882a593Smuzhiyun 					       &pause);
3579*4882a593Smuzhiyun 		} else {
3580*4882a593Smuzhiyun 			if (val & BMCR_FULLDPLX)
3581*4882a593Smuzhiyun 				full_duplex = 1;
3582*4882a593Smuzhiyun 
3583*4882a593Smuzhiyun 			if (val & BMCR_SPEED100)
3584*4882a593Smuzhiyun 				speed = 100;
3585*4882a593Smuzhiyun 			else if (val & CAS_BMCR_SPEED1000)
3586*4882a593Smuzhiyun 				speed = (cp->cas_flags & CAS_FLAG_1000MB_CAP) ?
3587*4882a593Smuzhiyun 					1000 : 100;
3588*4882a593Smuzhiyun 		}
3589*4882a593Smuzhiyun 		cas_mif_poll(cp, 1);
3590*4882a593Smuzhiyun 
3591*4882a593Smuzhiyun 	} else {
3592*4882a593Smuzhiyun 		val = readl(cp->regs + REG_PCS_MII_CTRL);
3593*4882a593Smuzhiyun 		cas_read_pcs_link_mode(cp, &full_duplex, &speed, &pause);
3594*4882a593Smuzhiyun 		if ((val & PCS_MII_AUTONEG_EN) == 0) {
3595*4882a593Smuzhiyun 			if (val & PCS_MII_CTRL_DUPLEX)
3596*4882a593Smuzhiyun 				full_duplex = 1;
3597*4882a593Smuzhiyun 		}
3598*4882a593Smuzhiyun 	}
3599*4882a593Smuzhiyun 
3600*4882a593Smuzhiyun 	netif_info(cp, link, cp->dev, "Link up at %d Mbps, %s-duplex\n",
3601*4882a593Smuzhiyun 		   speed, full_duplex ? "full" : "half");
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun 	val = MAC_XIF_TX_MII_OUTPUT_EN | MAC_XIF_LINK_LED;
3604*4882a593Smuzhiyun 	if (CAS_PHY_MII(cp->phy_type)) {
3605*4882a593Smuzhiyun 		val |= MAC_XIF_MII_BUFFER_OUTPUT_EN;
3606*4882a593Smuzhiyun 		if (!full_duplex)
3607*4882a593Smuzhiyun 			val |= MAC_XIF_DISABLE_ECHO;
3608*4882a593Smuzhiyun 	}
3609*4882a593Smuzhiyun 	if (full_duplex)
3610*4882a593Smuzhiyun 		val |= MAC_XIF_FDPLX_LED;
3611*4882a593Smuzhiyun 	if (speed == 1000)
3612*4882a593Smuzhiyun 		val |= MAC_XIF_GMII_MODE;
3613*4882a593Smuzhiyun 	writel(val, cp->regs + REG_MAC_XIF_CFG);
3614*4882a593Smuzhiyun 
3615*4882a593Smuzhiyun 	/* deal with carrier and collision detect. */
3616*4882a593Smuzhiyun 	val = MAC_TX_CFG_IPG_EN;
3617*4882a593Smuzhiyun 	if (full_duplex) {
3618*4882a593Smuzhiyun 		val |= MAC_TX_CFG_IGNORE_CARRIER;
3619*4882a593Smuzhiyun 		val |= MAC_TX_CFG_IGNORE_COLL;
3620*4882a593Smuzhiyun 	} else {
3621*4882a593Smuzhiyun #ifndef USE_CSMA_CD_PROTO
3622*4882a593Smuzhiyun 		val |= MAC_TX_CFG_NEVER_GIVE_UP_EN;
3623*4882a593Smuzhiyun 		val |= MAC_TX_CFG_NEVER_GIVE_UP_LIM;
3624*4882a593Smuzhiyun #endif
3625*4882a593Smuzhiyun 	}
3626*4882a593Smuzhiyun 	/* val now set up for REG_MAC_TX_CFG */
3627*4882a593Smuzhiyun 
3628*4882a593Smuzhiyun 	/* If gigabit and half-duplex, enable carrier extension
3629*4882a593Smuzhiyun 	 * mode.  increase slot time to 512 bytes as well.
3630*4882a593Smuzhiyun 	 * else, disable it and make sure slot time is 64 bytes.
3631*4882a593Smuzhiyun 	 * also activate checksum bug workaround
3632*4882a593Smuzhiyun 	 */
3633*4882a593Smuzhiyun 	if ((speed == 1000) && !full_duplex) {
3634*4882a593Smuzhiyun 		writel(val | MAC_TX_CFG_CARRIER_EXTEND,
3635*4882a593Smuzhiyun 		       cp->regs + REG_MAC_TX_CFG);
3636*4882a593Smuzhiyun 
3637*4882a593Smuzhiyun 		val = readl(cp->regs + REG_MAC_RX_CFG);
3638*4882a593Smuzhiyun 		val &= ~MAC_RX_CFG_STRIP_FCS; /* checksum workaround */
3639*4882a593Smuzhiyun 		writel(val | MAC_RX_CFG_CARRIER_EXTEND,
3640*4882a593Smuzhiyun 		       cp->regs + REG_MAC_RX_CFG);
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun 		writel(0x200, cp->regs + REG_MAC_SLOT_TIME);
3643*4882a593Smuzhiyun 
3644*4882a593Smuzhiyun 		cp->crc_size = 4;
3645*4882a593Smuzhiyun 		/* minimum size gigabit frame at half duplex */
3646*4882a593Smuzhiyun 		cp->min_frame_size = CAS_1000MB_MIN_FRAME;
3647*4882a593Smuzhiyun 
3648*4882a593Smuzhiyun 	} else {
3649*4882a593Smuzhiyun 		writel(val, cp->regs + REG_MAC_TX_CFG);
3650*4882a593Smuzhiyun 
3651*4882a593Smuzhiyun 		/* checksum bug workaround. don't strip FCS when in
3652*4882a593Smuzhiyun 		 * half-duplex mode
3653*4882a593Smuzhiyun 		 */
3654*4882a593Smuzhiyun 		val = readl(cp->regs + REG_MAC_RX_CFG);
3655*4882a593Smuzhiyun 		if (full_duplex) {
3656*4882a593Smuzhiyun 			val |= MAC_RX_CFG_STRIP_FCS;
3657*4882a593Smuzhiyun 			cp->crc_size = 0;
3658*4882a593Smuzhiyun 			cp->min_frame_size = CAS_MIN_MTU;
3659*4882a593Smuzhiyun 		} else {
3660*4882a593Smuzhiyun 			val &= ~MAC_RX_CFG_STRIP_FCS;
3661*4882a593Smuzhiyun 			cp->crc_size = 4;
3662*4882a593Smuzhiyun 			cp->min_frame_size = CAS_MIN_FRAME;
3663*4882a593Smuzhiyun 		}
3664*4882a593Smuzhiyun 		writel(val & ~MAC_RX_CFG_CARRIER_EXTEND,
3665*4882a593Smuzhiyun 		       cp->regs + REG_MAC_RX_CFG);
3666*4882a593Smuzhiyun 		writel(0x40, cp->regs + REG_MAC_SLOT_TIME);
3667*4882a593Smuzhiyun 	}
3668*4882a593Smuzhiyun 
3669*4882a593Smuzhiyun 	if (netif_msg_link(cp)) {
3670*4882a593Smuzhiyun 		if (pause & 0x01) {
3671*4882a593Smuzhiyun 			netdev_info(cp->dev, "Pause is enabled (rxfifo: %d off: %d on: %d)\n",
3672*4882a593Smuzhiyun 				    cp->rx_fifo_size,
3673*4882a593Smuzhiyun 				    cp->rx_pause_off,
3674*4882a593Smuzhiyun 				    cp->rx_pause_on);
3675*4882a593Smuzhiyun 		} else if (pause & 0x10) {
3676*4882a593Smuzhiyun 			netdev_info(cp->dev, "TX pause enabled\n");
3677*4882a593Smuzhiyun 		} else {
3678*4882a593Smuzhiyun 			netdev_info(cp->dev, "Pause is disabled\n");
3679*4882a593Smuzhiyun 		}
3680*4882a593Smuzhiyun 	}
3681*4882a593Smuzhiyun 
3682*4882a593Smuzhiyun 	val = readl(cp->regs + REG_MAC_CTRL_CFG);
3683*4882a593Smuzhiyun 	val &= ~(MAC_CTRL_CFG_SEND_PAUSE_EN | MAC_CTRL_CFG_RECV_PAUSE_EN);
3684*4882a593Smuzhiyun 	if (pause) { /* symmetric or asymmetric pause */
3685*4882a593Smuzhiyun 		val |= MAC_CTRL_CFG_SEND_PAUSE_EN;
3686*4882a593Smuzhiyun 		if (pause & 0x01) { /* symmetric pause */
3687*4882a593Smuzhiyun 			val |= MAC_CTRL_CFG_RECV_PAUSE_EN;
3688*4882a593Smuzhiyun 		}
3689*4882a593Smuzhiyun 	}
3690*4882a593Smuzhiyun 	writel(val, cp->regs + REG_MAC_CTRL_CFG);
3691*4882a593Smuzhiyun 	cas_start_dma(cp);
3692*4882a593Smuzhiyun }
3693*4882a593Smuzhiyun 
3694*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_init_hw(struct cas * cp,int restart_link)3695*4882a593Smuzhiyun static void cas_init_hw(struct cas *cp, int restart_link)
3696*4882a593Smuzhiyun {
3697*4882a593Smuzhiyun 	if (restart_link)
3698*4882a593Smuzhiyun 		cas_phy_init(cp);
3699*4882a593Smuzhiyun 
3700*4882a593Smuzhiyun 	cas_init_pause_thresholds(cp);
3701*4882a593Smuzhiyun 	cas_init_mac(cp);
3702*4882a593Smuzhiyun 	cas_init_dma(cp);
3703*4882a593Smuzhiyun 
3704*4882a593Smuzhiyun 	if (restart_link) {
3705*4882a593Smuzhiyun 		/* Default aneg parameters */
3706*4882a593Smuzhiyun 		cp->timer_ticks = 0;
3707*4882a593Smuzhiyun 		cas_begin_auto_negotiation(cp, NULL);
3708*4882a593Smuzhiyun 	} else if (cp->lstate == link_up) {
3709*4882a593Smuzhiyun 		cas_set_link_modes(cp);
3710*4882a593Smuzhiyun 		netif_carrier_on(cp->dev);
3711*4882a593Smuzhiyun 	}
3712*4882a593Smuzhiyun }
3713*4882a593Smuzhiyun 
3714*4882a593Smuzhiyun /* Must be invoked under cp->lock. on earlier cassini boards,
3715*4882a593Smuzhiyun  * SOFT_0 is tied to PCI reset. we use this to force a pci reset,
3716*4882a593Smuzhiyun  * let it settle out, and then restore pci state.
3717*4882a593Smuzhiyun  */
cas_hard_reset(struct cas * cp)3718*4882a593Smuzhiyun static void cas_hard_reset(struct cas *cp)
3719*4882a593Smuzhiyun {
3720*4882a593Smuzhiyun 	writel(BIM_LOCAL_DEV_SOFT_0, cp->regs + REG_BIM_LOCAL_DEV_EN);
3721*4882a593Smuzhiyun 	udelay(20);
3722*4882a593Smuzhiyun 	pci_restore_state(cp->pdev);
3723*4882a593Smuzhiyun }
3724*4882a593Smuzhiyun 
3725*4882a593Smuzhiyun 
cas_global_reset(struct cas * cp,int blkflag)3726*4882a593Smuzhiyun static void cas_global_reset(struct cas *cp, int blkflag)
3727*4882a593Smuzhiyun {
3728*4882a593Smuzhiyun 	int limit;
3729*4882a593Smuzhiyun 
3730*4882a593Smuzhiyun 	/* issue a global reset. don't use RSTOUT. */
3731*4882a593Smuzhiyun 	if (blkflag && !CAS_PHY_MII(cp->phy_type)) {
3732*4882a593Smuzhiyun 		/* For PCS, when the blkflag is set, we should set the
3733*4882a593Smuzhiyun 		 * SW_REST_BLOCK_PCS_SLINK bit to prevent the results of
3734*4882a593Smuzhiyun 		 * the last autonegotiation from being cleared.  We'll
3735*4882a593Smuzhiyun 		 * need some special handling if the chip is set into a
3736*4882a593Smuzhiyun 		 * loopback mode.
3737*4882a593Smuzhiyun 		 */
3738*4882a593Smuzhiyun 		writel((SW_RESET_TX | SW_RESET_RX | SW_RESET_BLOCK_PCS_SLINK),
3739*4882a593Smuzhiyun 		       cp->regs + REG_SW_RESET);
3740*4882a593Smuzhiyun 	} else {
3741*4882a593Smuzhiyun 		writel(SW_RESET_TX | SW_RESET_RX, cp->regs + REG_SW_RESET);
3742*4882a593Smuzhiyun 	}
3743*4882a593Smuzhiyun 
3744*4882a593Smuzhiyun 	/* need to wait at least 3ms before polling register */
3745*4882a593Smuzhiyun 	mdelay(3);
3746*4882a593Smuzhiyun 
3747*4882a593Smuzhiyun 	limit = STOP_TRIES;
3748*4882a593Smuzhiyun 	while (limit-- > 0) {
3749*4882a593Smuzhiyun 		u32 val = readl(cp->regs + REG_SW_RESET);
3750*4882a593Smuzhiyun 		if ((val & (SW_RESET_TX | SW_RESET_RX)) == 0)
3751*4882a593Smuzhiyun 			goto done;
3752*4882a593Smuzhiyun 		udelay(10);
3753*4882a593Smuzhiyun 	}
3754*4882a593Smuzhiyun 	netdev_err(cp->dev, "sw reset failed\n");
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun done:
3757*4882a593Smuzhiyun 	/* enable various BIM interrupts */
3758*4882a593Smuzhiyun 	writel(BIM_CFG_DPAR_INTR_ENABLE | BIM_CFG_RMA_INTR_ENABLE |
3759*4882a593Smuzhiyun 	       BIM_CFG_RTA_INTR_ENABLE, cp->regs + REG_BIM_CFG);
3760*4882a593Smuzhiyun 
3761*4882a593Smuzhiyun 	/* clear out pci error status mask for handled errors.
3762*4882a593Smuzhiyun 	 * we don't deal with DMA counter overflows as they happen
3763*4882a593Smuzhiyun 	 * all the time.
3764*4882a593Smuzhiyun 	 */
3765*4882a593Smuzhiyun 	writel(0xFFFFFFFFU & ~(PCI_ERR_BADACK | PCI_ERR_DTRTO |
3766*4882a593Smuzhiyun 			       PCI_ERR_OTHER | PCI_ERR_BIM_DMA_WRITE |
3767*4882a593Smuzhiyun 			       PCI_ERR_BIM_DMA_READ), cp->regs +
3768*4882a593Smuzhiyun 	       REG_PCI_ERR_STATUS_MASK);
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 	/* set up for MII by default to address mac rx reset timeout
3771*4882a593Smuzhiyun 	 * issue
3772*4882a593Smuzhiyun 	 */
3773*4882a593Smuzhiyun 	writel(PCS_DATAPATH_MODE_MII, cp->regs + REG_PCS_DATAPATH_MODE);
3774*4882a593Smuzhiyun }
3775*4882a593Smuzhiyun 
cas_reset(struct cas * cp,int blkflag)3776*4882a593Smuzhiyun static void cas_reset(struct cas *cp, int blkflag)
3777*4882a593Smuzhiyun {
3778*4882a593Smuzhiyun 	u32 val;
3779*4882a593Smuzhiyun 
3780*4882a593Smuzhiyun 	cas_mask_intr(cp);
3781*4882a593Smuzhiyun 	cas_global_reset(cp, blkflag);
3782*4882a593Smuzhiyun 	cas_mac_reset(cp);
3783*4882a593Smuzhiyun 	cas_entropy_reset(cp);
3784*4882a593Smuzhiyun 
3785*4882a593Smuzhiyun 	/* disable dma engines. */
3786*4882a593Smuzhiyun 	val = readl(cp->regs + REG_TX_CFG);
3787*4882a593Smuzhiyun 	val &= ~TX_CFG_DMA_EN;
3788*4882a593Smuzhiyun 	writel(val, cp->regs + REG_TX_CFG);
3789*4882a593Smuzhiyun 
3790*4882a593Smuzhiyun 	val = readl(cp->regs + REG_RX_CFG);
3791*4882a593Smuzhiyun 	val &= ~RX_CFG_DMA_EN;
3792*4882a593Smuzhiyun 	writel(val, cp->regs + REG_RX_CFG);
3793*4882a593Smuzhiyun 
3794*4882a593Smuzhiyun 	/* program header parser */
3795*4882a593Smuzhiyun 	if ((cp->cas_flags & CAS_FLAG_TARGET_ABORT) ||
3796*4882a593Smuzhiyun 	    (CAS_HP_ALT_FIRMWARE == cas_prog_null)) {
3797*4882a593Smuzhiyun 		cas_load_firmware(cp, CAS_HP_FIRMWARE);
3798*4882a593Smuzhiyun 	} else {
3799*4882a593Smuzhiyun 		cas_load_firmware(cp, CAS_HP_ALT_FIRMWARE);
3800*4882a593Smuzhiyun 	}
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun 	/* clear out error registers */
3803*4882a593Smuzhiyun 	spin_lock(&cp->stat_lock[N_TX_RINGS]);
3804*4882a593Smuzhiyun 	cas_clear_mac_err(cp);
3805*4882a593Smuzhiyun 	spin_unlock(&cp->stat_lock[N_TX_RINGS]);
3806*4882a593Smuzhiyun }
3807*4882a593Smuzhiyun 
3808*4882a593Smuzhiyun /* Shut down the chip, must be called with pm_mutex held.  */
cas_shutdown(struct cas * cp)3809*4882a593Smuzhiyun static void cas_shutdown(struct cas *cp)
3810*4882a593Smuzhiyun {
3811*4882a593Smuzhiyun 	unsigned long flags;
3812*4882a593Smuzhiyun 
3813*4882a593Smuzhiyun 	/* Make us not-running to avoid timers respawning */
3814*4882a593Smuzhiyun 	cp->hw_running = 0;
3815*4882a593Smuzhiyun 
3816*4882a593Smuzhiyun 	del_timer_sync(&cp->link_timer);
3817*4882a593Smuzhiyun 
3818*4882a593Smuzhiyun 	/* Stop the reset task */
3819*4882a593Smuzhiyun #if 0
3820*4882a593Smuzhiyun 	while (atomic_read(&cp->reset_task_pending_mtu) ||
3821*4882a593Smuzhiyun 	       atomic_read(&cp->reset_task_pending_spare) ||
3822*4882a593Smuzhiyun 	       atomic_read(&cp->reset_task_pending_all))
3823*4882a593Smuzhiyun 		schedule();
3824*4882a593Smuzhiyun 
3825*4882a593Smuzhiyun #else
3826*4882a593Smuzhiyun 	while (atomic_read(&cp->reset_task_pending))
3827*4882a593Smuzhiyun 		schedule();
3828*4882a593Smuzhiyun #endif
3829*4882a593Smuzhiyun 	/* Actually stop the chip */
3830*4882a593Smuzhiyun 	cas_lock_all_save(cp, flags);
3831*4882a593Smuzhiyun 	cas_reset(cp, 0);
3832*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_SATURN)
3833*4882a593Smuzhiyun 		cas_phy_powerdown(cp);
3834*4882a593Smuzhiyun 	cas_unlock_all_restore(cp, flags);
3835*4882a593Smuzhiyun }
3836*4882a593Smuzhiyun 
cas_change_mtu(struct net_device * dev,int new_mtu)3837*4882a593Smuzhiyun static int cas_change_mtu(struct net_device *dev, int new_mtu)
3838*4882a593Smuzhiyun {
3839*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
3840*4882a593Smuzhiyun 
3841*4882a593Smuzhiyun 	dev->mtu = new_mtu;
3842*4882a593Smuzhiyun 	if (!netif_running(dev) || !netif_device_present(dev))
3843*4882a593Smuzhiyun 		return 0;
3844*4882a593Smuzhiyun 
3845*4882a593Smuzhiyun 	/* let the reset task handle it */
3846*4882a593Smuzhiyun #if 1
3847*4882a593Smuzhiyun 	atomic_inc(&cp->reset_task_pending);
3848*4882a593Smuzhiyun 	if ((cp->phy_type & CAS_PHY_SERDES)) {
3849*4882a593Smuzhiyun 		atomic_inc(&cp->reset_task_pending_all);
3850*4882a593Smuzhiyun 	} else {
3851*4882a593Smuzhiyun 		atomic_inc(&cp->reset_task_pending_mtu);
3852*4882a593Smuzhiyun 	}
3853*4882a593Smuzhiyun 	schedule_work(&cp->reset_task);
3854*4882a593Smuzhiyun #else
3855*4882a593Smuzhiyun 	atomic_set(&cp->reset_task_pending, (cp->phy_type & CAS_PHY_SERDES) ?
3856*4882a593Smuzhiyun 		   CAS_RESET_ALL : CAS_RESET_MTU);
3857*4882a593Smuzhiyun 	pr_err("reset called in cas_change_mtu\n");
3858*4882a593Smuzhiyun 	schedule_work(&cp->reset_task);
3859*4882a593Smuzhiyun #endif
3860*4882a593Smuzhiyun 
3861*4882a593Smuzhiyun 	flush_work(&cp->reset_task);
3862*4882a593Smuzhiyun 	return 0;
3863*4882a593Smuzhiyun }
3864*4882a593Smuzhiyun 
cas_clean_txd(struct cas * cp,int ring)3865*4882a593Smuzhiyun static void cas_clean_txd(struct cas *cp, int ring)
3866*4882a593Smuzhiyun {
3867*4882a593Smuzhiyun 	struct cas_tx_desc *txd = cp->init_txds[ring];
3868*4882a593Smuzhiyun 	struct sk_buff *skb, **skbs = cp->tx_skbs[ring];
3869*4882a593Smuzhiyun 	u64 daddr, dlen;
3870*4882a593Smuzhiyun 	int i, size;
3871*4882a593Smuzhiyun 
3872*4882a593Smuzhiyun 	size = TX_DESC_RINGN_SIZE(ring);
3873*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
3874*4882a593Smuzhiyun 		int frag;
3875*4882a593Smuzhiyun 
3876*4882a593Smuzhiyun 		if (skbs[i] == NULL)
3877*4882a593Smuzhiyun 			continue;
3878*4882a593Smuzhiyun 
3879*4882a593Smuzhiyun 		skb = skbs[i];
3880*4882a593Smuzhiyun 		skbs[i] = NULL;
3881*4882a593Smuzhiyun 
3882*4882a593Smuzhiyun 		for (frag = 0; frag <= skb_shinfo(skb)->nr_frags;  frag++) {
3883*4882a593Smuzhiyun 			int ent = i & (size - 1);
3884*4882a593Smuzhiyun 
3885*4882a593Smuzhiyun 			/* first buffer is never a tiny buffer and so
3886*4882a593Smuzhiyun 			 * needs to be unmapped.
3887*4882a593Smuzhiyun 			 */
3888*4882a593Smuzhiyun 			daddr = le64_to_cpu(txd[ent].buffer);
3889*4882a593Smuzhiyun 			dlen  =  CAS_VAL(TX_DESC_BUFLEN,
3890*4882a593Smuzhiyun 					 le64_to_cpu(txd[ent].control));
3891*4882a593Smuzhiyun 			dma_unmap_page(&cp->pdev->dev, daddr, dlen,
3892*4882a593Smuzhiyun 				       DMA_TO_DEVICE);
3893*4882a593Smuzhiyun 
3894*4882a593Smuzhiyun 			if (frag != skb_shinfo(skb)->nr_frags) {
3895*4882a593Smuzhiyun 				i++;
3896*4882a593Smuzhiyun 
3897*4882a593Smuzhiyun 				/* next buffer might by a tiny buffer.
3898*4882a593Smuzhiyun 				 * skip past it.
3899*4882a593Smuzhiyun 				 */
3900*4882a593Smuzhiyun 				ent = i & (size - 1);
3901*4882a593Smuzhiyun 				if (cp->tx_tiny_use[ring][ent].used)
3902*4882a593Smuzhiyun 					i++;
3903*4882a593Smuzhiyun 			}
3904*4882a593Smuzhiyun 		}
3905*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
3906*4882a593Smuzhiyun 	}
3907*4882a593Smuzhiyun 
3908*4882a593Smuzhiyun 	/* zero out tiny buf usage */
3909*4882a593Smuzhiyun 	memset(cp->tx_tiny_use[ring], 0, size*sizeof(*cp->tx_tiny_use[ring]));
3910*4882a593Smuzhiyun }
3911*4882a593Smuzhiyun 
3912*4882a593Smuzhiyun /* freed on close */
cas_free_rx_desc(struct cas * cp,int ring)3913*4882a593Smuzhiyun static inline void cas_free_rx_desc(struct cas *cp, int ring)
3914*4882a593Smuzhiyun {
3915*4882a593Smuzhiyun 	cas_page_t **page = cp->rx_pages[ring];
3916*4882a593Smuzhiyun 	int i, size;
3917*4882a593Smuzhiyun 
3918*4882a593Smuzhiyun 	size = RX_DESC_RINGN_SIZE(ring);
3919*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
3920*4882a593Smuzhiyun 		if (page[i]) {
3921*4882a593Smuzhiyun 			cas_page_free(cp, page[i]);
3922*4882a593Smuzhiyun 			page[i] = NULL;
3923*4882a593Smuzhiyun 		}
3924*4882a593Smuzhiyun 	}
3925*4882a593Smuzhiyun }
3926*4882a593Smuzhiyun 
cas_free_rxds(struct cas * cp)3927*4882a593Smuzhiyun static void cas_free_rxds(struct cas *cp)
3928*4882a593Smuzhiyun {
3929*4882a593Smuzhiyun 	int i;
3930*4882a593Smuzhiyun 
3931*4882a593Smuzhiyun 	for (i = 0; i < N_RX_DESC_RINGS; i++)
3932*4882a593Smuzhiyun 		cas_free_rx_desc(cp, i);
3933*4882a593Smuzhiyun }
3934*4882a593Smuzhiyun 
3935*4882a593Smuzhiyun /* Must be invoked under cp->lock. */
cas_clean_rings(struct cas * cp)3936*4882a593Smuzhiyun static void cas_clean_rings(struct cas *cp)
3937*4882a593Smuzhiyun {
3938*4882a593Smuzhiyun 	int i;
3939*4882a593Smuzhiyun 
3940*4882a593Smuzhiyun 	/* need to clean all tx rings */
3941*4882a593Smuzhiyun 	memset(cp->tx_old, 0, sizeof(*cp->tx_old)*N_TX_RINGS);
3942*4882a593Smuzhiyun 	memset(cp->tx_new, 0, sizeof(*cp->tx_new)*N_TX_RINGS);
3943*4882a593Smuzhiyun 	for (i = 0; i < N_TX_RINGS; i++)
3944*4882a593Smuzhiyun 		cas_clean_txd(cp, i);
3945*4882a593Smuzhiyun 
3946*4882a593Smuzhiyun 	/* zero out init block */
3947*4882a593Smuzhiyun 	memset(cp->init_block, 0, sizeof(struct cas_init_block));
3948*4882a593Smuzhiyun 	cas_clean_rxds(cp);
3949*4882a593Smuzhiyun 	cas_clean_rxcs(cp);
3950*4882a593Smuzhiyun }
3951*4882a593Smuzhiyun 
3952*4882a593Smuzhiyun /* allocated on open */
cas_alloc_rx_desc(struct cas * cp,int ring)3953*4882a593Smuzhiyun static inline int cas_alloc_rx_desc(struct cas *cp, int ring)
3954*4882a593Smuzhiyun {
3955*4882a593Smuzhiyun 	cas_page_t **page = cp->rx_pages[ring];
3956*4882a593Smuzhiyun 	int size, i = 0;
3957*4882a593Smuzhiyun 
3958*4882a593Smuzhiyun 	size = RX_DESC_RINGN_SIZE(ring);
3959*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
3960*4882a593Smuzhiyun 		if ((page[i] = cas_page_alloc(cp, GFP_KERNEL)) == NULL)
3961*4882a593Smuzhiyun 			return -1;
3962*4882a593Smuzhiyun 	}
3963*4882a593Smuzhiyun 	return 0;
3964*4882a593Smuzhiyun }
3965*4882a593Smuzhiyun 
cas_alloc_rxds(struct cas * cp)3966*4882a593Smuzhiyun static int cas_alloc_rxds(struct cas *cp)
3967*4882a593Smuzhiyun {
3968*4882a593Smuzhiyun 	int i;
3969*4882a593Smuzhiyun 
3970*4882a593Smuzhiyun 	for (i = 0; i < N_RX_DESC_RINGS; i++) {
3971*4882a593Smuzhiyun 		if (cas_alloc_rx_desc(cp, i) < 0) {
3972*4882a593Smuzhiyun 			cas_free_rxds(cp);
3973*4882a593Smuzhiyun 			return -1;
3974*4882a593Smuzhiyun 		}
3975*4882a593Smuzhiyun 	}
3976*4882a593Smuzhiyun 	return 0;
3977*4882a593Smuzhiyun }
3978*4882a593Smuzhiyun 
cas_reset_task(struct work_struct * work)3979*4882a593Smuzhiyun static void cas_reset_task(struct work_struct *work)
3980*4882a593Smuzhiyun {
3981*4882a593Smuzhiyun 	struct cas *cp = container_of(work, struct cas, reset_task);
3982*4882a593Smuzhiyun #if 0
3983*4882a593Smuzhiyun 	int pending = atomic_read(&cp->reset_task_pending);
3984*4882a593Smuzhiyun #else
3985*4882a593Smuzhiyun 	int pending_all = atomic_read(&cp->reset_task_pending_all);
3986*4882a593Smuzhiyun 	int pending_spare = atomic_read(&cp->reset_task_pending_spare);
3987*4882a593Smuzhiyun 	int pending_mtu = atomic_read(&cp->reset_task_pending_mtu);
3988*4882a593Smuzhiyun 
3989*4882a593Smuzhiyun 	if (pending_all == 0 && pending_spare == 0 && pending_mtu == 0) {
3990*4882a593Smuzhiyun 		/* We can have more tasks scheduled than actually
3991*4882a593Smuzhiyun 		 * needed.
3992*4882a593Smuzhiyun 		 */
3993*4882a593Smuzhiyun 		atomic_dec(&cp->reset_task_pending);
3994*4882a593Smuzhiyun 		return;
3995*4882a593Smuzhiyun 	}
3996*4882a593Smuzhiyun #endif
3997*4882a593Smuzhiyun 	/* The link went down, we reset the ring, but keep
3998*4882a593Smuzhiyun 	 * DMA stopped. Use this function for reset
3999*4882a593Smuzhiyun 	 * on error as well.
4000*4882a593Smuzhiyun 	 */
4001*4882a593Smuzhiyun 	if (cp->hw_running) {
4002*4882a593Smuzhiyun 		unsigned long flags;
4003*4882a593Smuzhiyun 
4004*4882a593Smuzhiyun 		/* Make sure we don't get interrupts or tx packets */
4005*4882a593Smuzhiyun 		netif_device_detach(cp->dev);
4006*4882a593Smuzhiyun 		cas_lock_all_save(cp, flags);
4007*4882a593Smuzhiyun 
4008*4882a593Smuzhiyun 		if (cp->opened) {
4009*4882a593Smuzhiyun 			/* We call cas_spare_recover when we call cas_open.
4010*4882a593Smuzhiyun 			 * but we do not initialize the lists cas_spare_recover
4011*4882a593Smuzhiyun 			 * uses until cas_open is called.
4012*4882a593Smuzhiyun 			 */
4013*4882a593Smuzhiyun 			cas_spare_recover(cp, GFP_ATOMIC);
4014*4882a593Smuzhiyun 		}
4015*4882a593Smuzhiyun #if 1
4016*4882a593Smuzhiyun 		/* test => only pending_spare set */
4017*4882a593Smuzhiyun 		if (!pending_all && !pending_mtu)
4018*4882a593Smuzhiyun 			goto done;
4019*4882a593Smuzhiyun #else
4020*4882a593Smuzhiyun 		if (pending == CAS_RESET_SPARE)
4021*4882a593Smuzhiyun 			goto done;
4022*4882a593Smuzhiyun #endif
4023*4882a593Smuzhiyun 		/* when pending == CAS_RESET_ALL, the following
4024*4882a593Smuzhiyun 		 * call to cas_init_hw will restart auto negotiation.
4025*4882a593Smuzhiyun 		 * Setting the second argument of cas_reset to
4026*4882a593Smuzhiyun 		 * !(pending == CAS_RESET_ALL) will set this argument
4027*4882a593Smuzhiyun 		 * to 1 (avoiding reinitializing the PHY for the normal
4028*4882a593Smuzhiyun 		 * PCS case) when auto negotiation is not restarted.
4029*4882a593Smuzhiyun 		 */
4030*4882a593Smuzhiyun #if 1
4031*4882a593Smuzhiyun 		cas_reset(cp, !(pending_all > 0));
4032*4882a593Smuzhiyun 		if (cp->opened)
4033*4882a593Smuzhiyun 			cas_clean_rings(cp);
4034*4882a593Smuzhiyun 		cas_init_hw(cp, (pending_all > 0));
4035*4882a593Smuzhiyun #else
4036*4882a593Smuzhiyun 		cas_reset(cp, !(pending == CAS_RESET_ALL));
4037*4882a593Smuzhiyun 		if (cp->opened)
4038*4882a593Smuzhiyun 			cas_clean_rings(cp);
4039*4882a593Smuzhiyun 		cas_init_hw(cp, pending == CAS_RESET_ALL);
4040*4882a593Smuzhiyun #endif
4041*4882a593Smuzhiyun 
4042*4882a593Smuzhiyun done:
4043*4882a593Smuzhiyun 		cas_unlock_all_restore(cp, flags);
4044*4882a593Smuzhiyun 		netif_device_attach(cp->dev);
4045*4882a593Smuzhiyun 	}
4046*4882a593Smuzhiyun #if 1
4047*4882a593Smuzhiyun 	atomic_sub(pending_all, &cp->reset_task_pending_all);
4048*4882a593Smuzhiyun 	atomic_sub(pending_spare, &cp->reset_task_pending_spare);
4049*4882a593Smuzhiyun 	atomic_sub(pending_mtu, &cp->reset_task_pending_mtu);
4050*4882a593Smuzhiyun 	atomic_dec(&cp->reset_task_pending);
4051*4882a593Smuzhiyun #else
4052*4882a593Smuzhiyun 	atomic_set(&cp->reset_task_pending, 0);
4053*4882a593Smuzhiyun #endif
4054*4882a593Smuzhiyun }
4055*4882a593Smuzhiyun 
cas_link_timer(struct timer_list * t)4056*4882a593Smuzhiyun static void cas_link_timer(struct timer_list *t)
4057*4882a593Smuzhiyun {
4058*4882a593Smuzhiyun 	struct cas *cp = from_timer(cp, t, link_timer);
4059*4882a593Smuzhiyun 	int mask, pending = 0, reset = 0;
4060*4882a593Smuzhiyun 	unsigned long flags;
4061*4882a593Smuzhiyun 
4062*4882a593Smuzhiyun 	if (link_transition_timeout != 0 &&
4063*4882a593Smuzhiyun 	    cp->link_transition_jiffies_valid &&
4064*4882a593Smuzhiyun 	    ((jiffies - cp->link_transition_jiffies) >
4065*4882a593Smuzhiyun 	      (link_transition_timeout))) {
4066*4882a593Smuzhiyun 		/* One-second counter so link-down workaround doesn't
4067*4882a593Smuzhiyun 		 * cause resets to occur so fast as to fool the switch
4068*4882a593Smuzhiyun 		 * into thinking the link is down.
4069*4882a593Smuzhiyun 		 */
4070*4882a593Smuzhiyun 		cp->link_transition_jiffies_valid = 0;
4071*4882a593Smuzhiyun 	}
4072*4882a593Smuzhiyun 
4073*4882a593Smuzhiyun 	if (!cp->hw_running)
4074*4882a593Smuzhiyun 		return;
4075*4882a593Smuzhiyun 
4076*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
4077*4882a593Smuzhiyun 	cas_lock_tx(cp);
4078*4882a593Smuzhiyun 	cas_entropy_gather(cp);
4079*4882a593Smuzhiyun 
4080*4882a593Smuzhiyun 	/* If the link task is still pending, we just
4081*4882a593Smuzhiyun 	 * reschedule the link timer
4082*4882a593Smuzhiyun 	 */
4083*4882a593Smuzhiyun #if 1
4084*4882a593Smuzhiyun 	if (atomic_read(&cp->reset_task_pending_all) ||
4085*4882a593Smuzhiyun 	    atomic_read(&cp->reset_task_pending_spare) ||
4086*4882a593Smuzhiyun 	    atomic_read(&cp->reset_task_pending_mtu))
4087*4882a593Smuzhiyun 		goto done;
4088*4882a593Smuzhiyun #else
4089*4882a593Smuzhiyun 	if (atomic_read(&cp->reset_task_pending))
4090*4882a593Smuzhiyun 		goto done;
4091*4882a593Smuzhiyun #endif
4092*4882a593Smuzhiyun 
4093*4882a593Smuzhiyun 	/* check for rx cleaning */
4094*4882a593Smuzhiyun 	if ((mask = (cp->cas_flags & CAS_FLAG_RXD_POST_MASK))) {
4095*4882a593Smuzhiyun 		int i, rmask;
4096*4882a593Smuzhiyun 
4097*4882a593Smuzhiyun 		for (i = 0; i < MAX_RX_DESC_RINGS; i++) {
4098*4882a593Smuzhiyun 			rmask = CAS_FLAG_RXD_POST(i);
4099*4882a593Smuzhiyun 			if ((mask & rmask) == 0)
4100*4882a593Smuzhiyun 				continue;
4101*4882a593Smuzhiyun 
4102*4882a593Smuzhiyun 			/* post_rxds will do a mod_timer */
4103*4882a593Smuzhiyun 			if (cas_post_rxds_ringN(cp, i, cp->rx_last[i]) < 0) {
4104*4882a593Smuzhiyun 				pending = 1;
4105*4882a593Smuzhiyun 				continue;
4106*4882a593Smuzhiyun 			}
4107*4882a593Smuzhiyun 			cp->cas_flags &= ~rmask;
4108*4882a593Smuzhiyun 		}
4109*4882a593Smuzhiyun 	}
4110*4882a593Smuzhiyun 
4111*4882a593Smuzhiyun 	if (CAS_PHY_MII(cp->phy_type)) {
4112*4882a593Smuzhiyun 		u16 bmsr;
4113*4882a593Smuzhiyun 		cas_mif_poll(cp, 0);
4114*4882a593Smuzhiyun 		bmsr = cas_phy_read(cp, MII_BMSR);
4115*4882a593Smuzhiyun 		/* WTZ: Solaris driver reads this twice, but that
4116*4882a593Smuzhiyun 		 * may be due to the PCS case and the use of a
4117*4882a593Smuzhiyun 		 * common implementation. Read it twice here to be
4118*4882a593Smuzhiyun 		 * safe.
4119*4882a593Smuzhiyun 		 */
4120*4882a593Smuzhiyun 		bmsr = cas_phy_read(cp, MII_BMSR);
4121*4882a593Smuzhiyun 		cas_mif_poll(cp, 1);
4122*4882a593Smuzhiyun 		readl(cp->regs + REG_MIF_STATUS); /* avoid dups */
4123*4882a593Smuzhiyun 		reset = cas_mii_link_check(cp, bmsr);
4124*4882a593Smuzhiyun 	} else {
4125*4882a593Smuzhiyun 		reset = cas_pcs_link_check(cp);
4126*4882a593Smuzhiyun 	}
4127*4882a593Smuzhiyun 
4128*4882a593Smuzhiyun 	if (reset)
4129*4882a593Smuzhiyun 		goto done;
4130*4882a593Smuzhiyun 
4131*4882a593Smuzhiyun 	/* check for tx state machine confusion */
4132*4882a593Smuzhiyun 	if ((readl(cp->regs + REG_MAC_TX_STATUS) & MAC_TX_FRAME_XMIT) == 0) {
4133*4882a593Smuzhiyun 		u32 val = readl(cp->regs + REG_MAC_STATE_MACHINE);
4134*4882a593Smuzhiyun 		u32 wptr, rptr;
4135*4882a593Smuzhiyun 		int tlm  = CAS_VAL(MAC_SM_TLM, val);
4136*4882a593Smuzhiyun 
4137*4882a593Smuzhiyun 		if (((tlm == 0x5) || (tlm == 0x3)) &&
4138*4882a593Smuzhiyun 		    (CAS_VAL(MAC_SM_ENCAP_SM, val) == 0)) {
4139*4882a593Smuzhiyun 			netif_printk(cp, tx_err, KERN_DEBUG, cp->dev,
4140*4882a593Smuzhiyun 				     "tx err: MAC_STATE[%08x]\n", val);
4141*4882a593Smuzhiyun 			reset = 1;
4142*4882a593Smuzhiyun 			goto done;
4143*4882a593Smuzhiyun 		}
4144*4882a593Smuzhiyun 
4145*4882a593Smuzhiyun 		val  = readl(cp->regs + REG_TX_FIFO_PKT_CNT);
4146*4882a593Smuzhiyun 		wptr = readl(cp->regs + REG_TX_FIFO_WRITE_PTR);
4147*4882a593Smuzhiyun 		rptr = readl(cp->regs + REG_TX_FIFO_READ_PTR);
4148*4882a593Smuzhiyun 		if ((val == 0) && (wptr != rptr)) {
4149*4882a593Smuzhiyun 			netif_printk(cp, tx_err, KERN_DEBUG, cp->dev,
4150*4882a593Smuzhiyun 				     "tx err: TX_FIFO[%08x:%08x:%08x]\n",
4151*4882a593Smuzhiyun 				     val, wptr, rptr);
4152*4882a593Smuzhiyun 			reset = 1;
4153*4882a593Smuzhiyun 		}
4154*4882a593Smuzhiyun 
4155*4882a593Smuzhiyun 		if (reset)
4156*4882a593Smuzhiyun 			cas_hard_reset(cp);
4157*4882a593Smuzhiyun 	}
4158*4882a593Smuzhiyun 
4159*4882a593Smuzhiyun done:
4160*4882a593Smuzhiyun 	if (reset) {
4161*4882a593Smuzhiyun #if 1
4162*4882a593Smuzhiyun 		atomic_inc(&cp->reset_task_pending);
4163*4882a593Smuzhiyun 		atomic_inc(&cp->reset_task_pending_all);
4164*4882a593Smuzhiyun 		schedule_work(&cp->reset_task);
4165*4882a593Smuzhiyun #else
4166*4882a593Smuzhiyun 		atomic_set(&cp->reset_task_pending, CAS_RESET_ALL);
4167*4882a593Smuzhiyun 		pr_err("reset called in cas_link_timer\n");
4168*4882a593Smuzhiyun 		schedule_work(&cp->reset_task);
4169*4882a593Smuzhiyun #endif
4170*4882a593Smuzhiyun 	}
4171*4882a593Smuzhiyun 
4172*4882a593Smuzhiyun 	if (!pending)
4173*4882a593Smuzhiyun 		mod_timer(&cp->link_timer, jiffies + CAS_LINK_TIMEOUT);
4174*4882a593Smuzhiyun 	cas_unlock_tx(cp);
4175*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
4176*4882a593Smuzhiyun }
4177*4882a593Smuzhiyun 
4178*4882a593Smuzhiyun /* tiny buffers are used to avoid target abort issues with
4179*4882a593Smuzhiyun  * older cassini's
4180*4882a593Smuzhiyun  */
cas_tx_tiny_free(struct cas * cp)4181*4882a593Smuzhiyun static void cas_tx_tiny_free(struct cas *cp)
4182*4882a593Smuzhiyun {
4183*4882a593Smuzhiyun 	struct pci_dev *pdev = cp->pdev;
4184*4882a593Smuzhiyun 	int i;
4185*4882a593Smuzhiyun 
4186*4882a593Smuzhiyun 	for (i = 0; i < N_TX_RINGS; i++) {
4187*4882a593Smuzhiyun 		if (!cp->tx_tiny_bufs[i])
4188*4882a593Smuzhiyun 			continue;
4189*4882a593Smuzhiyun 
4190*4882a593Smuzhiyun 		dma_free_coherent(&pdev->dev, TX_TINY_BUF_BLOCK,
4191*4882a593Smuzhiyun 				  cp->tx_tiny_bufs[i], cp->tx_tiny_dvma[i]);
4192*4882a593Smuzhiyun 		cp->tx_tiny_bufs[i] = NULL;
4193*4882a593Smuzhiyun 	}
4194*4882a593Smuzhiyun }
4195*4882a593Smuzhiyun 
cas_tx_tiny_alloc(struct cas * cp)4196*4882a593Smuzhiyun static int cas_tx_tiny_alloc(struct cas *cp)
4197*4882a593Smuzhiyun {
4198*4882a593Smuzhiyun 	struct pci_dev *pdev = cp->pdev;
4199*4882a593Smuzhiyun 	int i;
4200*4882a593Smuzhiyun 
4201*4882a593Smuzhiyun 	for (i = 0; i < N_TX_RINGS; i++) {
4202*4882a593Smuzhiyun 		cp->tx_tiny_bufs[i] =
4203*4882a593Smuzhiyun 			dma_alloc_coherent(&pdev->dev, TX_TINY_BUF_BLOCK,
4204*4882a593Smuzhiyun 					   &cp->tx_tiny_dvma[i], GFP_KERNEL);
4205*4882a593Smuzhiyun 		if (!cp->tx_tiny_bufs[i]) {
4206*4882a593Smuzhiyun 			cas_tx_tiny_free(cp);
4207*4882a593Smuzhiyun 			return -1;
4208*4882a593Smuzhiyun 		}
4209*4882a593Smuzhiyun 	}
4210*4882a593Smuzhiyun 	return 0;
4211*4882a593Smuzhiyun }
4212*4882a593Smuzhiyun 
4213*4882a593Smuzhiyun 
cas_open(struct net_device * dev)4214*4882a593Smuzhiyun static int cas_open(struct net_device *dev)
4215*4882a593Smuzhiyun {
4216*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4217*4882a593Smuzhiyun 	int hw_was_up, err;
4218*4882a593Smuzhiyun 	unsigned long flags;
4219*4882a593Smuzhiyun 
4220*4882a593Smuzhiyun 	mutex_lock(&cp->pm_mutex);
4221*4882a593Smuzhiyun 
4222*4882a593Smuzhiyun 	hw_was_up = cp->hw_running;
4223*4882a593Smuzhiyun 
4224*4882a593Smuzhiyun 	/* The power-management mutex protects the hw_running
4225*4882a593Smuzhiyun 	 * etc. state so it is safe to do this bit without cp->lock
4226*4882a593Smuzhiyun 	 */
4227*4882a593Smuzhiyun 	if (!cp->hw_running) {
4228*4882a593Smuzhiyun 		/* Reset the chip */
4229*4882a593Smuzhiyun 		cas_lock_all_save(cp, flags);
4230*4882a593Smuzhiyun 		/* We set the second arg to cas_reset to zero
4231*4882a593Smuzhiyun 		 * because cas_init_hw below will have its second
4232*4882a593Smuzhiyun 		 * argument set to non-zero, which will force
4233*4882a593Smuzhiyun 		 * autonegotiation to start.
4234*4882a593Smuzhiyun 		 */
4235*4882a593Smuzhiyun 		cas_reset(cp, 0);
4236*4882a593Smuzhiyun 		cp->hw_running = 1;
4237*4882a593Smuzhiyun 		cas_unlock_all_restore(cp, flags);
4238*4882a593Smuzhiyun 	}
4239*4882a593Smuzhiyun 
4240*4882a593Smuzhiyun 	err = -ENOMEM;
4241*4882a593Smuzhiyun 	if (cas_tx_tiny_alloc(cp) < 0)
4242*4882a593Smuzhiyun 		goto err_unlock;
4243*4882a593Smuzhiyun 
4244*4882a593Smuzhiyun 	/* alloc rx descriptors */
4245*4882a593Smuzhiyun 	if (cas_alloc_rxds(cp) < 0)
4246*4882a593Smuzhiyun 		goto err_tx_tiny;
4247*4882a593Smuzhiyun 
4248*4882a593Smuzhiyun 	/* allocate spares */
4249*4882a593Smuzhiyun 	cas_spare_init(cp);
4250*4882a593Smuzhiyun 	cas_spare_recover(cp, GFP_KERNEL);
4251*4882a593Smuzhiyun 
4252*4882a593Smuzhiyun 	/* We can now request the interrupt as we know it's masked
4253*4882a593Smuzhiyun 	 * on the controller. cassini+ has up to 4 interrupts
4254*4882a593Smuzhiyun 	 * that can be used, but you need to do explicit pci interrupt
4255*4882a593Smuzhiyun 	 * mapping to expose them
4256*4882a593Smuzhiyun 	 */
4257*4882a593Smuzhiyun 	if (request_irq(cp->pdev->irq, cas_interrupt,
4258*4882a593Smuzhiyun 			IRQF_SHARED, dev->name, (void *) dev)) {
4259*4882a593Smuzhiyun 		netdev_err(cp->dev, "failed to request irq !\n");
4260*4882a593Smuzhiyun 		err = -EAGAIN;
4261*4882a593Smuzhiyun 		goto err_spare;
4262*4882a593Smuzhiyun 	}
4263*4882a593Smuzhiyun 
4264*4882a593Smuzhiyun #ifdef USE_NAPI
4265*4882a593Smuzhiyun 	napi_enable(&cp->napi);
4266*4882a593Smuzhiyun #endif
4267*4882a593Smuzhiyun 	/* init hw */
4268*4882a593Smuzhiyun 	cas_lock_all_save(cp, flags);
4269*4882a593Smuzhiyun 	cas_clean_rings(cp);
4270*4882a593Smuzhiyun 	cas_init_hw(cp, !hw_was_up);
4271*4882a593Smuzhiyun 	cp->opened = 1;
4272*4882a593Smuzhiyun 	cas_unlock_all_restore(cp, flags);
4273*4882a593Smuzhiyun 
4274*4882a593Smuzhiyun 	netif_start_queue(dev);
4275*4882a593Smuzhiyun 	mutex_unlock(&cp->pm_mutex);
4276*4882a593Smuzhiyun 	return 0;
4277*4882a593Smuzhiyun 
4278*4882a593Smuzhiyun err_spare:
4279*4882a593Smuzhiyun 	cas_spare_free(cp);
4280*4882a593Smuzhiyun 	cas_free_rxds(cp);
4281*4882a593Smuzhiyun err_tx_tiny:
4282*4882a593Smuzhiyun 	cas_tx_tiny_free(cp);
4283*4882a593Smuzhiyun err_unlock:
4284*4882a593Smuzhiyun 	mutex_unlock(&cp->pm_mutex);
4285*4882a593Smuzhiyun 	return err;
4286*4882a593Smuzhiyun }
4287*4882a593Smuzhiyun 
cas_close(struct net_device * dev)4288*4882a593Smuzhiyun static int cas_close(struct net_device *dev)
4289*4882a593Smuzhiyun {
4290*4882a593Smuzhiyun 	unsigned long flags;
4291*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4292*4882a593Smuzhiyun 
4293*4882a593Smuzhiyun #ifdef USE_NAPI
4294*4882a593Smuzhiyun 	napi_disable(&cp->napi);
4295*4882a593Smuzhiyun #endif
4296*4882a593Smuzhiyun 	/* Make sure we don't get distracted by suspend/resume */
4297*4882a593Smuzhiyun 	mutex_lock(&cp->pm_mutex);
4298*4882a593Smuzhiyun 
4299*4882a593Smuzhiyun 	netif_stop_queue(dev);
4300*4882a593Smuzhiyun 
4301*4882a593Smuzhiyun 	/* Stop traffic, mark us closed */
4302*4882a593Smuzhiyun 	cas_lock_all_save(cp, flags);
4303*4882a593Smuzhiyun 	cp->opened = 0;
4304*4882a593Smuzhiyun 	cas_reset(cp, 0);
4305*4882a593Smuzhiyun 	cas_phy_init(cp);
4306*4882a593Smuzhiyun 	cas_begin_auto_negotiation(cp, NULL);
4307*4882a593Smuzhiyun 	cas_clean_rings(cp);
4308*4882a593Smuzhiyun 	cas_unlock_all_restore(cp, flags);
4309*4882a593Smuzhiyun 
4310*4882a593Smuzhiyun 	free_irq(cp->pdev->irq, (void *) dev);
4311*4882a593Smuzhiyun 	cas_spare_free(cp);
4312*4882a593Smuzhiyun 	cas_free_rxds(cp);
4313*4882a593Smuzhiyun 	cas_tx_tiny_free(cp);
4314*4882a593Smuzhiyun 	mutex_unlock(&cp->pm_mutex);
4315*4882a593Smuzhiyun 	return 0;
4316*4882a593Smuzhiyun }
4317*4882a593Smuzhiyun 
4318*4882a593Smuzhiyun static struct {
4319*4882a593Smuzhiyun 	const char name[ETH_GSTRING_LEN];
4320*4882a593Smuzhiyun } ethtool_cassini_statnames[] = {
4321*4882a593Smuzhiyun 	{"collisions"},
4322*4882a593Smuzhiyun 	{"rx_bytes"},
4323*4882a593Smuzhiyun 	{"rx_crc_errors"},
4324*4882a593Smuzhiyun 	{"rx_dropped"},
4325*4882a593Smuzhiyun 	{"rx_errors"},
4326*4882a593Smuzhiyun 	{"rx_fifo_errors"},
4327*4882a593Smuzhiyun 	{"rx_frame_errors"},
4328*4882a593Smuzhiyun 	{"rx_length_errors"},
4329*4882a593Smuzhiyun 	{"rx_over_errors"},
4330*4882a593Smuzhiyun 	{"rx_packets"},
4331*4882a593Smuzhiyun 	{"tx_aborted_errors"},
4332*4882a593Smuzhiyun 	{"tx_bytes"},
4333*4882a593Smuzhiyun 	{"tx_dropped"},
4334*4882a593Smuzhiyun 	{"tx_errors"},
4335*4882a593Smuzhiyun 	{"tx_fifo_errors"},
4336*4882a593Smuzhiyun 	{"tx_packets"}
4337*4882a593Smuzhiyun };
4338*4882a593Smuzhiyun #define CAS_NUM_STAT_KEYS ARRAY_SIZE(ethtool_cassini_statnames)
4339*4882a593Smuzhiyun 
4340*4882a593Smuzhiyun static struct {
4341*4882a593Smuzhiyun 	const int offsets;	/* neg. values for 2nd arg to cas_read_phy */
4342*4882a593Smuzhiyun } ethtool_register_table[] = {
4343*4882a593Smuzhiyun 	{-MII_BMSR},
4344*4882a593Smuzhiyun 	{-MII_BMCR},
4345*4882a593Smuzhiyun 	{REG_CAWR},
4346*4882a593Smuzhiyun 	{REG_INF_BURST},
4347*4882a593Smuzhiyun 	{REG_BIM_CFG},
4348*4882a593Smuzhiyun 	{REG_RX_CFG},
4349*4882a593Smuzhiyun 	{REG_HP_CFG},
4350*4882a593Smuzhiyun 	{REG_MAC_TX_CFG},
4351*4882a593Smuzhiyun 	{REG_MAC_RX_CFG},
4352*4882a593Smuzhiyun 	{REG_MAC_CTRL_CFG},
4353*4882a593Smuzhiyun 	{REG_MAC_XIF_CFG},
4354*4882a593Smuzhiyun 	{REG_MIF_CFG},
4355*4882a593Smuzhiyun 	{REG_PCS_CFG},
4356*4882a593Smuzhiyun 	{REG_SATURN_PCFG},
4357*4882a593Smuzhiyun 	{REG_PCS_MII_STATUS},
4358*4882a593Smuzhiyun 	{REG_PCS_STATE_MACHINE},
4359*4882a593Smuzhiyun 	{REG_MAC_COLL_EXCESS},
4360*4882a593Smuzhiyun 	{REG_MAC_COLL_LATE}
4361*4882a593Smuzhiyun };
4362*4882a593Smuzhiyun #define CAS_REG_LEN 	ARRAY_SIZE(ethtool_register_table)
4363*4882a593Smuzhiyun #define CAS_MAX_REGS 	(sizeof (u32)*CAS_REG_LEN)
4364*4882a593Smuzhiyun 
cas_read_regs(struct cas * cp,u8 * ptr,int len)4365*4882a593Smuzhiyun static void cas_read_regs(struct cas *cp, u8 *ptr, int len)
4366*4882a593Smuzhiyun {
4367*4882a593Smuzhiyun 	u8 *p;
4368*4882a593Smuzhiyun 	int i;
4369*4882a593Smuzhiyun 	unsigned long flags;
4370*4882a593Smuzhiyun 
4371*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
4372*4882a593Smuzhiyun 	for (i = 0, p = ptr; i < len ; i ++, p += sizeof(u32)) {
4373*4882a593Smuzhiyun 		u16 hval;
4374*4882a593Smuzhiyun 		u32 val;
4375*4882a593Smuzhiyun 		if (ethtool_register_table[i].offsets < 0) {
4376*4882a593Smuzhiyun 			hval = cas_phy_read(cp,
4377*4882a593Smuzhiyun 				    -ethtool_register_table[i].offsets);
4378*4882a593Smuzhiyun 			val = hval;
4379*4882a593Smuzhiyun 		} else {
4380*4882a593Smuzhiyun 			val= readl(cp->regs+ethtool_register_table[i].offsets);
4381*4882a593Smuzhiyun 		}
4382*4882a593Smuzhiyun 		memcpy(p, (u8 *)&val, sizeof(u32));
4383*4882a593Smuzhiyun 	}
4384*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
4385*4882a593Smuzhiyun }
4386*4882a593Smuzhiyun 
cas_get_stats(struct net_device * dev)4387*4882a593Smuzhiyun static struct net_device_stats *cas_get_stats(struct net_device *dev)
4388*4882a593Smuzhiyun {
4389*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4390*4882a593Smuzhiyun 	struct net_device_stats *stats = cp->net_stats;
4391*4882a593Smuzhiyun 	unsigned long flags;
4392*4882a593Smuzhiyun 	int i;
4393*4882a593Smuzhiyun 	unsigned long tmp;
4394*4882a593Smuzhiyun 
4395*4882a593Smuzhiyun 	/* we collate all of the stats into net_stats[N_TX_RING] */
4396*4882a593Smuzhiyun 	if (!cp->hw_running)
4397*4882a593Smuzhiyun 		return stats + N_TX_RINGS;
4398*4882a593Smuzhiyun 
4399*4882a593Smuzhiyun 	/* collect outstanding stats */
4400*4882a593Smuzhiyun 	/* WTZ: the Cassini spec gives these as 16 bit counters but
4401*4882a593Smuzhiyun 	 * stored in 32-bit words.  Added a mask of 0xffff to be safe,
4402*4882a593Smuzhiyun 	 * in case the chip somehow puts any garbage in the other bits.
4403*4882a593Smuzhiyun 	 * Also, counter usage didn't seem to mach what Adrian did
4404*4882a593Smuzhiyun 	 * in the parts of the code that set these quantities. Made
4405*4882a593Smuzhiyun 	 * that consistent.
4406*4882a593Smuzhiyun 	 */
4407*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->stat_lock[N_TX_RINGS], flags);
4408*4882a593Smuzhiyun 	stats[N_TX_RINGS].rx_crc_errors +=
4409*4882a593Smuzhiyun 	  readl(cp->regs + REG_MAC_FCS_ERR) & 0xffff;
4410*4882a593Smuzhiyun 	stats[N_TX_RINGS].rx_frame_errors +=
4411*4882a593Smuzhiyun 		readl(cp->regs + REG_MAC_ALIGN_ERR) &0xffff;
4412*4882a593Smuzhiyun 	stats[N_TX_RINGS].rx_length_errors +=
4413*4882a593Smuzhiyun 		readl(cp->regs + REG_MAC_LEN_ERR) & 0xffff;
4414*4882a593Smuzhiyun #if 1
4415*4882a593Smuzhiyun 	tmp = (readl(cp->regs + REG_MAC_COLL_EXCESS) & 0xffff) +
4416*4882a593Smuzhiyun 		(readl(cp->regs + REG_MAC_COLL_LATE) & 0xffff);
4417*4882a593Smuzhiyun 	stats[N_TX_RINGS].tx_aborted_errors += tmp;
4418*4882a593Smuzhiyun 	stats[N_TX_RINGS].collisions +=
4419*4882a593Smuzhiyun 	  tmp + (readl(cp->regs + REG_MAC_COLL_NORMAL) & 0xffff);
4420*4882a593Smuzhiyun #else
4421*4882a593Smuzhiyun 	stats[N_TX_RINGS].tx_aborted_errors +=
4422*4882a593Smuzhiyun 		readl(cp->regs + REG_MAC_COLL_EXCESS);
4423*4882a593Smuzhiyun 	stats[N_TX_RINGS].collisions += readl(cp->regs + REG_MAC_COLL_EXCESS) +
4424*4882a593Smuzhiyun 		readl(cp->regs + REG_MAC_COLL_LATE);
4425*4882a593Smuzhiyun #endif
4426*4882a593Smuzhiyun 	cas_clear_mac_err(cp);
4427*4882a593Smuzhiyun 
4428*4882a593Smuzhiyun 	/* saved bits that are unique to ring 0 */
4429*4882a593Smuzhiyun 	spin_lock(&cp->stat_lock[0]);
4430*4882a593Smuzhiyun 	stats[N_TX_RINGS].collisions        += stats[0].collisions;
4431*4882a593Smuzhiyun 	stats[N_TX_RINGS].rx_over_errors    += stats[0].rx_over_errors;
4432*4882a593Smuzhiyun 	stats[N_TX_RINGS].rx_frame_errors   += stats[0].rx_frame_errors;
4433*4882a593Smuzhiyun 	stats[N_TX_RINGS].rx_fifo_errors    += stats[0].rx_fifo_errors;
4434*4882a593Smuzhiyun 	stats[N_TX_RINGS].tx_aborted_errors += stats[0].tx_aborted_errors;
4435*4882a593Smuzhiyun 	stats[N_TX_RINGS].tx_fifo_errors    += stats[0].tx_fifo_errors;
4436*4882a593Smuzhiyun 	spin_unlock(&cp->stat_lock[0]);
4437*4882a593Smuzhiyun 
4438*4882a593Smuzhiyun 	for (i = 0; i < N_TX_RINGS; i++) {
4439*4882a593Smuzhiyun 		spin_lock(&cp->stat_lock[i]);
4440*4882a593Smuzhiyun 		stats[N_TX_RINGS].rx_length_errors +=
4441*4882a593Smuzhiyun 			stats[i].rx_length_errors;
4442*4882a593Smuzhiyun 		stats[N_TX_RINGS].rx_crc_errors += stats[i].rx_crc_errors;
4443*4882a593Smuzhiyun 		stats[N_TX_RINGS].rx_packets    += stats[i].rx_packets;
4444*4882a593Smuzhiyun 		stats[N_TX_RINGS].tx_packets    += stats[i].tx_packets;
4445*4882a593Smuzhiyun 		stats[N_TX_RINGS].rx_bytes      += stats[i].rx_bytes;
4446*4882a593Smuzhiyun 		stats[N_TX_RINGS].tx_bytes      += stats[i].tx_bytes;
4447*4882a593Smuzhiyun 		stats[N_TX_RINGS].rx_errors     += stats[i].rx_errors;
4448*4882a593Smuzhiyun 		stats[N_TX_RINGS].tx_errors     += stats[i].tx_errors;
4449*4882a593Smuzhiyun 		stats[N_TX_RINGS].rx_dropped    += stats[i].rx_dropped;
4450*4882a593Smuzhiyun 		stats[N_TX_RINGS].tx_dropped    += stats[i].tx_dropped;
4451*4882a593Smuzhiyun 		memset(stats + i, 0, sizeof(struct net_device_stats));
4452*4882a593Smuzhiyun 		spin_unlock(&cp->stat_lock[i]);
4453*4882a593Smuzhiyun 	}
4454*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->stat_lock[N_TX_RINGS], flags);
4455*4882a593Smuzhiyun 	return stats + N_TX_RINGS;
4456*4882a593Smuzhiyun }
4457*4882a593Smuzhiyun 
4458*4882a593Smuzhiyun 
cas_set_multicast(struct net_device * dev)4459*4882a593Smuzhiyun static void cas_set_multicast(struct net_device *dev)
4460*4882a593Smuzhiyun {
4461*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4462*4882a593Smuzhiyun 	u32 rxcfg, rxcfg_new;
4463*4882a593Smuzhiyun 	unsigned long flags;
4464*4882a593Smuzhiyun 	int limit = STOP_TRIES;
4465*4882a593Smuzhiyun 
4466*4882a593Smuzhiyun 	if (!cp->hw_running)
4467*4882a593Smuzhiyun 		return;
4468*4882a593Smuzhiyun 
4469*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
4470*4882a593Smuzhiyun 	rxcfg = readl(cp->regs + REG_MAC_RX_CFG);
4471*4882a593Smuzhiyun 
4472*4882a593Smuzhiyun 	/* disable RX MAC and wait for completion */
4473*4882a593Smuzhiyun 	writel(rxcfg & ~MAC_RX_CFG_EN, cp->regs + REG_MAC_RX_CFG);
4474*4882a593Smuzhiyun 	while (readl(cp->regs + REG_MAC_RX_CFG) & MAC_RX_CFG_EN) {
4475*4882a593Smuzhiyun 		if (!limit--)
4476*4882a593Smuzhiyun 			break;
4477*4882a593Smuzhiyun 		udelay(10);
4478*4882a593Smuzhiyun 	}
4479*4882a593Smuzhiyun 
4480*4882a593Smuzhiyun 	/* disable hash filter and wait for completion */
4481*4882a593Smuzhiyun 	limit = STOP_TRIES;
4482*4882a593Smuzhiyun 	rxcfg &= ~(MAC_RX_CFG_PROMISC_EN | MAC_RX_CFG_HASH_FILTER_EN);
4483*4882a593Smuzhiyun 	writel(rxcfg & ~MAC_RX_CFG_EN, cp->regs + REG_MAC_RX_CFG);
4484*4882a593Smuzhiyun 	while (readl(cp->regs + REG_MAC_RX_CFG) & MAC_RX_CFG_HASH_FILTER_EN) {
4485*4882a593Smuzhiyun 		if (!limit--)
4486*4882a593Smuzhiyun 			break;
4487*4882a593Smuzhiyun 		udelay(10);
4488*4882a593Smuzhiyun 	}
4489*4882a593Smuzhiyun 
4490*4882a593Smuzhiyun 	/* program hash filters */
4491*4882a593Smuzhiyun 	cp->mac_rx_cfg = rxcfg_new = cas_setup_multicast(cp);
4492*4882a593Smuzhiyun 	rxcfg |= rxcfg_new;
4493*4882a593Smuzhiyun 	writel(rxcfg, cp->regs + REG_MAC_RX_CFG);
4494*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
4495*4882a593Smuzhiyun }
4496*4882a593Smuzhiyun 
cas_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)4497*4882a593Smuzhiyun static void cas_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4498*4882a593Smuzhiyun {
4499*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4500*4882a593Smuzhiyun 	strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
4501*4882a593Smuzhiyun 	strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
4502*4882a593Smuzhiyun 	strlcpy(info->bus_info, pci_name(cp->pdev), sizeof(info->bus_info));
4503*4882a593Smuzhiyun }
4504*4882a593Smuzhiyun 
cas_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)4505*4882a593Smuzhiyun static int cas_get_link_ksettings(struct net_device *dev,
4506*4882a593Smuzhiyun 				  struct ethtool_link_ksettings *cmd)
4507*4882a593Smuzhiyun {
4508*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4509*4882a593Smuzhiyun 	u16 bmcr;
4510*4882a593Smuzhiyun 	int full_duplex, speed, pause;
4511*4882a593Smuzhiyun 	unsigned long flags;
4512*4882a593Smuzhiyun 	enum link_state linkstate = link_up;
4513*4882a593Smuzhiyun 	u32 supported, advertising;
4514*4882a593Smuzhiyun 
4515*4882a593Smuzhiyun 	advertising = 0;
4516*4882a593Smuzhiyun 	supported = SUPPORTED_Autoneg;
4517*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_1000MB_CAP) {
4518*4882a593Smuzhiyun 		supported |= SUPPORTED_1000baseT_Full;
4519*4882a593Smuzhiyun 		advertising |= ADVERTISED_1000baseT_Full;
4520*4882a593Smuzhiyun 	}
4521*4882a593Smuzhiyun 
4522*4882a593Smuzhiyun 	/* Record PHY settings if HW is on. */
4523*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
4524*4882a593Smuzhiyun 	bmcr = 0;
4525*4882a593Smuzhiyun 	linkstate = cp->lstate;
4526*4882a593Smuzhiyun 	if (CAS_PHY_MII(cp->phy_type)) {
4527*4882a593Smuzhiyun 		cmd->base.port = PORT_MII;
4528*4882a593Smuzhiyun 		cmd->base.phy_address = cp->phy_addr;
4529*4882a593Smuzhiyun 		advertising |= ADVERTISED_TP | ADVERTISED_MII |
4530*4882a593Smuzhiyun 			ADVERTISED_10baseT_Half |
4531*4882a593Smuzhiyun 			ADVERTISED_10baseT_Full |
4532*4882a593Smuzhiyun 			ADVERTISED_100baseT_Half |
4533*4882a593Smuzhiyun 			ADVERTISED_100baseT_Full;
4534*4882a593Smuzhiyun 
4535*4882a593Smuzhiyun 		supported |=
4536*4882a593Smuzhiyun 			(SUPPORTED_10baseT_Half |
4537*4882a593Smuzhiyun 			 SUPPORTED_10baseT_Full |
4538*4882a593Smuzhiyun 			 SUPPORTED_100baseT_Half |
4539*4882a593Smuzhiyun 			 SUPPORTED_100baseT_Full |
4540*4882a593Smuzhiyun 			 SUPPORTED_TP | SUPPORTED_MII);
4541*4882a593Smuzhiyun 
4542*4882a593Smuzhiyun 		if (cp->hw_running) {
4543*4882a593Smuzhiyun 			cas_mif_poll(cp, 0);
4544*4882a593Smuzhiyun 			bmcr = cas_phy_read(cp, MII_BMCR);
4545*4882a593Smuzhiyun 			cas_read_mii_link_mode(cp, &full_duplex,
4546*4882a593Smuzhiyun 					       &speed, &pause);
4547*4882a593Smuzhiyun 			cas_mif_poll(cp, 1);
4548*4882a593Smuzhiyun 		}
4549*4882a593Smuzhiyun 
4550*4882a593Smuzhiyun 	} else {
4551*4882a593Smuzhiyun 		cmd->base.port = PORT_FIBRE;
4552*4882a593Smuzhiyun 		cmd->base.phy_address = 0;
4553*4882a593Smuzhiyun 		supported   |= SUPPORTED_FIBRE;
4554*4882a593Smuzhiyun 		advertising |= ADVERTISED_FIBRE;
4555*4882a593Smuzhiyun 
4556*4882a593Smuzhiyun 		if (cp->hw_running) {
4557*4882a593Smuzhiyun 			/* pcs uses the same bits as mii */
4558*4882a593Smuzhiyun 			bmcr = readl(cp->regs + REG_PCS_MII_CTRL);
4559*4882a593Smuzhiyun 			cas_read_pcs_link_mode(cp, &full_duplex,
4560*4882a593Smuzhiyun 					       &speed, &pause);
4561*4882a593Smuzhiyun 		}
4562*4882a593Smuzhiyun 	}
4563*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
4564*4882a593Smuzhiyun 
4565*4882a593Smuzhiyun 	if (bmcr & BMCR_ANENABLE) {
4566*4882a593Smuzhiyun 		advertising |= ADVERTISED_Autoneg;
4567*4882a593Smuzhiyun 		cmd->base.autoneg = AUTONEG_ENABLE;
4568*4882a593Smuzhiyun 		cmd->base.speed =  ((speed == 10) ?
4569*4882a593Smuzhiyun 					    SPEED_10 :
4570*4882a593Smuzhiyun 					    ((speed == 1000) ?
4571*4882a593Smuzhiyun 					     SPEED_1000 : SPEED_100));
4572*4882a593Smuzhiyun 		cmd->base.duplex = full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
4573*4882a593Smuzhiyun 	} else {
4574*4882a593Smuzhiyun 		cmd->base.autoneg = AUTONEG_DISABLE;
4575*4882a593Smuzhiyun 		cmd->base.speed = ((bmcr & CAS_BMCR_SPEED1000) ?
4576*4882a593Smuzhiyun 					    SPEED_1000 :
4577*4882a593Smuzhiyun 					    ((bmcr & BMCR_SPEED100) ?
4578*4882a593Smuzhiyun 					     SPEED_100 : SPEED_10));
4579*4882a593Smuzhiyun 		cmd->base.duplex = (bmcr & BMCR_FULLDPLX) ?
4580*4882a593Smuzhiyun 			DUPLEX_FULL : DUPLEX_HALF;
4581*4882a593Smuzhiyun 	}
4582*4882a593Smuzhiyun 	if (linkstate != link_up) {
4583*4882a593Smuzhiyun 		/* Force these to "unknown" if the link is not up and
4584*4882a593Smuzhiyun 		 * autonogotiation in enabled. We can set the link
4585*4882a593Smuzhiyun 		 * speed to 0, but not cmd->duplex,
4586*4882a593Smuzhiyun 		 * because its legal values are 0 and 1.  Ethtool will
4587*4882a593Smuzhiyun 		 * print the value reported in parentheses after the
4588*4882a593Smuzhiyun 		 * word "Unknown" for unrecognized values.
4589*4882a593Smuzhiyun 		 *
4590*4882a593Smuzhiyun 		 * If in forced mode, we report the speed and duplex
4591*4882a593Smuzhiyun 		 * settings that we configured.
4592*4882a593Smuzhiyun 		 */
4593*4882a593Smuzhiyun 		if (cp->link_cntl & BMCR_ANENABLE) {
4594*4882a593Smuzhiyun 			cmd->base.speed = 0;
4595*4882a593Smuzhiyun 			cmd->base.duplex = 0xff;
4596*4882a593Smuzhiyun 		} else {
4597*4882a593Smuzhiyun 			cmd->base.speed = SPEED_10;
4598*4882a593Smuzhiyun 			if (cp->link_cntl & BMCR_SPEED100) {
4599*4882a593Smuzhiyun 				cmd->base.speed = SPEED_100;
4600*4882a593Smuzhiyun 			} else if (cp->link_cntl & CAS_BMCR_SPEED1000) {
4601*4882a593Smuzhiyun 				cmd->base.speed = SPEED_1000;
4602*4882a593Smuzhiyun 			}
4603*4882a593Smuzhiyun 			cmd->base.duplex = (cp->link_cntl & BMCR_FULLDPLX) ?
4604*4882a593Smuzhiyun 				DUPLEX_FULL : DUPLEX_HALF;
4605*4882a593Smuzhiyun 		}
4606*4882a593Smuzhiyun 	}
4607*4882a593Smuzhiyun 
4608*4882a593Smuzhiyun 	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
4609*4882a593Smuzhiyun 						supported);
4610*4882a593Smuzhiyun 	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
4611*4882a593Smuzhiyun 						advertising);
4612*4882a593Smuzhiyun 
4613*4882a593Smuzhiyun 	return 0;
4614*4882a593Smuzhiyun }
4615*4882a593Smuzhiyun 
cas_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)4616*4882a593Smuzhiyun static int cas_set_link_ksettings(struct net_device *dev,
4617*4882a593Smuzhiyun 				  const struct ethtool_link_ksettings *cmd)
4618*4882a593Smuzhiyun {
4619*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4620*4882a593Smuzhiyun 	unsigned long flags;
4621*4882a593Smuzhiyun 	u32 speed = cmd->base.speed;
4622*4882a593Smuzhiyun 
4623*4882a593Smuzhiyun 	/* Verify the settings we care about. */
4624*4882a593Smuzhiyun 	if (cmd->base.autoneg != AUTONEG_ENABLE &&
4625*4882a593Smuzhiyun 	    cmd->base.autoneg != AUTONEG_DISABLE)
4626*4882a593Smuzhiyun 		return -EINVAL;
4627*4882a593Smuzhiyun 
4628*4882a593Smuzhiyun 	if (cmd->base.autoneg == AUTONEG_DISABLE &&
4629*4882a593Smuzhiyun 	    ((speed != SPEED_1000 &&
4630*4882a593Smuzhiyun 	      speed != SPEED_100 &&
4631*4882a593Smuzhiyun 	      speed != SPEED_10) ||
4632*4882a593Smuzhiyun 	     (cmd->base.duplex != DUPLEX_HALF &&
4633*4882a593Smuzhiyun 	      cmd->base.duplex != DUPLEX_FULL)))
4634*4882a593Smuzhiyun 		return -EINVAL;
4635*4882a593Smuzhiyun 
4636*4882a593Smuzhiyun 	/* Apply settings and restart link process. */
4637*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
4638*4882a593Smuzhiyun 	cas_begin_auto_negotiation(cp, cmd);
4639*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
4640*4882a593Smuzhiyun 	return 0;
4641*4882a593Smuzhiyun }
4642*4882a593Smuzhiyun 
cas_nway_reset(struct net_device * dev)4643*4882a593Smuzhiyun static int cas_nway_reset(struct net_device *dev)
4644*4882a593Smuzhiyun {
4645*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4646*4882a593Smuzhiyun 	unsigned long flags;
4647*4882a593Smuzhiyun 
4648*4882a593Smuzhiyun 	if ((cp->link_cntl & BMCR_ANENABLE) == 0)
4649*4882a593Smuzhiyun 		return -EINVAL;
4650*4882a593Smuzhiyun 
4651*4882a593Smuzhiyun 	/* Restart link process. */
4652*4882a593Smuzhiyun 	spin_lock_irqsave(&cp->lock, flags);
4653*4882a593Smuzhiyun 	cas_begin_auto_negotiation(cp, NULL);
4654*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cp->lock, flags);
4655*4882a593Smuzhiyun 
4656*4882a593Smuzhiyun 	return 0;
4657*4882a593Smuzhiyun }
4658*4882a593Smuzhiyun 
cas_get_link(struct net_device * dev)4659*4882a593Smuzhiyun static u32 cas_get_link(struct net_device *dev)
4660*4882a593Smuzhiyun {
4661*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4662*4882a593Smuzhiyun 	return cp->lstate == link_up;
4663*4882a593Smuzhiyun }
4664*4882a593Smuzhiyun 
cas_get_msglevel(struct net_device * dev)4665*4882a593Smuzhiyun static u32 cas_get_msglevel(struct net_device *dev)
4666*4882a593Smuzhiyun {
4667*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4668*4882a593Smuzhiyun 	return cp->msg_enable;
4669*4882a593Smuzhiyun }
4670*4882a593Smuzhiyun 
cas_set_msglevel(struct net_device * dev,u32 value)4671*4882a593Smuzhiyun static void cas_set_msglevel(struct net_device *dev, u32 value)
4672*4882a593Smuzhiyun {
4673*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4674*4882a593Smuzhiyun 	cp->msg_enable = value;
4675*4882a593Smuzhiyun }
4676*4882a593Smuzhiyun 
cas_get_regs_len(struct net_device * dev)4677*4882a593Smuzhiyun static int cas_get_regs_len(struct net_device *dev)
4678*4882a593Smuzhiyun {
4679*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4680*4882a593Smuzhiyun 	return cp->casreg_len < CAS_MAX_REGS ? cp->casreg_len: CAS_MAX_REGS;
4681*4882a593Smuzhiyun }
4682*4882a593Smuzhiyun 
cas_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * p)4683*4882a593Smuzhiyun static void cas_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4684*4882a593Smuzhiyun 			     void *p)
4685*4882a593Smuzhiyun {
4686*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4687*4882a593Smuzhiyun 	regs->version = 0;
4688*4882a593Smuzhiyun 	/* cas_read_regs handles locks (cp->lock).  */
4689*4882a593Smuzhiyun 	cas_read_regs(cp, p, regs->len / sizeof(u32));
4690*4882a593Smuzhiyun }
4691*4882a593Smuzhiyun 
cas_get_sset_count(struct net_device * dev,int sset)4692*4882a593Smuzhiyun static int cas_get_sset_count(struct net_device *dev, int sset)
4693*4882a593Smuzhiyun {
4694*4882a593Smuzhiyun 	switch (sset) {
4695*4882a593Smuzhiyun 	case ETH_SS_STATS:
4696*4882a593Smuzhiyun 		return CAS_NUM_STAT_KEYS;
4697*4882a593Smuzhiyun 	default:
4698*4882a593Smuzhiyun 		return -EOPNOTSUPP;
4699*4882a593Smuzhiyun 	}
4700*4882a593Smuzhiyun }
4701*4882a593Smuzhiyun 
cas_get_strings(struct net_device * dev,u32 stringset,u8 * data)4702*4882a593Smuzhiyun static void cas_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4703*4882a593Smuzhiyun {
4704*4882a593Smuzhiyun 	 memcpy(data, &ethtool_cassini_statnames,
4705*4882a593Smuzhiyun 					 CAS_NUM_STAT_KEYS * ETH_GSTRING_LEN);
4706*4882a593Smuzhiyun }
4707*4882a593Smuzhiyun 
cas_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * estats,u64 * data)4708*4882a593Smuzhiyun static void cas_get_ethtool_stats(struct net_device *dev,
4709*4882a593Smuzhiyun 				      struct ethtool_stats *estats, u64 *data)
4710*4882a593Smuzhiyun {
4711*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4712*4882a593Smuzhiyun 	struct net_device_stats *stats = cas_get_stats(cp->dev);
4713*4882a593Smuzhiyun 	int i = 0;
4714*4882a593Smuzhiyun 	data[i++] = stats->collisions;
4715*4882a593Smuzhiyun 	data[i++] = stats->rx_bytes;
4716*4882a593Smuzhiyun 	data[i++] = stats->rx_crc_errors;
4717*4882a593Smuzhiyun 	data[i++] = stats->rx_dropped;
4718*4882a593Smuzhiyun 	data[i++] = stats->rx_errors;
4719*4882a593Smuzhiyun 	data[i++] = stats->rx_fifo_errors;
4720*4882a593Smuzhiyun 	data[i++] = stats->rx_frame_errors;
4721*4882a593Smuzhiyun 	data[i++] = stats->rx_length_errors;
4722*4882a593Smuzhiyun 	data[i++] = stats->rx_over_errors;
4723*4882a593Smuzhiyun 	data[i++] = stats->rx_packets;
4724*4882a593Smuzhiyun 	data[i++] = stats->tx_aborted_errors;
4725*4882a593Smuzhiyun 	data[i++] = stats->tx_bytes;
4726*4882a593Smuzhiyun 	data[i++] = stats->tx_dropped;
4727*4882a593Smuzhiyun 	data[i++] = stats->tx_errors;
4728*4882a593Smuzhiyun 	data[i++] = stats->tx_fifo_errors;
4729*4882a593Smuzhiyun 	data[i++] = stats->tx_packets;
4730*4882a593Smuzhiyun 	BUG_ON(i != CAS_NUM_STAT_KEYS);
4731*4882a593Smuzhiyun }
4732*4882a593Smuzhiyun 
4733*4882a593Smuzhiyun static const struct ethtool_ops cas_ethtool_ops = {
4734*4882a593Smuzhiyun 	.get_drvinfo		= cas_get_drvinfo,
4735*4882a593Smuzhiyun 	.nway_reset		= cas_nway_reset,
4736*4882a593Smuzhiyun 	.get_link		= cas_get_link,
4737*4882a593Smuzhiyun 	.get_msglevel		= cas_get_msglevel,
4738*4882a593Smuzhiyun 	.set_msglevel		= cas_set_msglevel,
4739*4882a593Smuzhiyun 	.get_regs_len		= cas_get_regs_len,
4740*4882a593Smuzhiyun 	.get_regs		= cas_get_regs,
4741*4882a593Smuzhiyun 	.get_sset_count		= cas_get_sset_count,
4742*4882a593Smuzhiyun 	.get_strings		= cas_get_strings,
4743*4882a593Smuzhiyun 	.get_ethtool_stats	= cas_get_ethtool_stats,
4744*4882a593Smuzhiyun 	.get_link_ksettings	= cas_get_link_ksettings,
4745*4882a593Smuzhiyun 	.set_link_ksettings	= cas_set_link_ksettings,
4746*4882a593Smuzhiyun };
4747*4882a593Smuzhiyun 
cas_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)4748*4882a593Smuzhiyun static int cas_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4749*4882a593Smuzhiyun {
4750*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
4751*4882a593Smuzhiyun 	struct mii_ioctl_data *data = if_mii(ifr);
4752*4882a593Smuzhiyun 	unsigned long flags;
4753*4882a593Smuzhiyun 	int rc = -EOPNOTSUPP;
4754*4882a593Smuzhiyun 
4755*4882a593Smuzhiyun 	/* Hold the PM mutex while doing ioctl's or we may collide
4756*4882a593Smuzhiyun 	 * with open/close and power management and oops.
4757*4882a593Smuzhiyun 	 */
4758*4882a593Smuzhiyun 	mutex_lock(&cp->pm_mutex);
4759*4882a593Smuzhiyun 	switch (cmd) {
4760*4882a593Smuzhiyun 	case SIOCGMIIPHY:		/* Get address of MII PHY in use. */
4761*4882a593Smuzhiyun 		data->phy_id = cp->phy_addr;
4762*4882a593Smuzhiyun 		fallthrough;
4763*4882a593Smuzhiyun 
4764*4882a593Smuzhiyun 	case SIOCGMIIREG:		/* Read MII PHY register. */
4765*4882a593Smuzhiyun 		spin_lock_irqsave(&cp->lock, flags);
4766*4882a593Smuzhiyun 		cas_mif_poll(cp, 0);
4767*4882a593Smuzhiyun 		data->val_out = cas_phy_read(cp, data->reg_num & 0x1f);
4768*4882a593Smuzhiyun 		cas_mif_poll(cp, 1);
4769*4882a593Smuzhiyun 		spin_unlock_irqrestore(&cp->lock, flags);
4770*4882a593Smuzhiyun 		rc = 0;
4771*4882a593Smuzhiyun 		break;
4772*4882a593Smuzhiyun 
4773*4882a593Smuzhiyun 	case SIOCSMIIREG:		/* Write MII PHY register. */
4774*4882a593Smuzhiyun 		spin_lock_irqsave(&cp->lock, flags);
4775*4882a593Smuzhiyun 		cas_mif_poll(cp, 0);
4776*4882a593Smuzhiyun 		rc = cas_phy_write(cp, data->reg_num & 0x1f, data->val_in);
4777*4882a593Smuzhiyun 		cas_mif_poll(cp, 1);
4778*4882a593Smuzhiyun 		spin_unlock_irqrestore(&cp->lock, flags);
4779*4882a593Smuzhiyun 		break;
4780*4882a593Smuzhiyun 	default:
4781*4882a593Smuzhiyun 		break;
4782*4882a593Smuzhiyun 	}
4783*4882a593Smuzhiyun 
4784*4882a593Smuzhiyun 	mutex_unlock(&cp->pm_mutex);
4785*4882a593Smuzhiyun 	return rc;
4786*4882a593Smuzhiyun }
4787*4882a593Smuzhiyun 
4788*4882a593Smuzhiyun /* When this chip sits underneath an Intel 31154 bridge, it is the
4789*4882a593Smuzhiyun  * only subordinate device and we can tweak the bridge settings to
4790*4882a593Smuzhiyun  * reflect that fact.
4791*4882a593Smuzhiyun  */
cas_program_bridge(struct pci_dev * cas_pdev)4792*4882a593Smuzhiyun static void cas_program_bridge(struct pci_dev *cas_pdev)
4793*4882a593Smuzhiyun {
4794*4882a593Smuzhiyun 	struct pci_dev *pdev = cas_pdev->bus->self;
4795*4882a593Smuzhiyun 	u32 val;
4796*4882a593Smuzhiyun 
4797*4882a593Smuzhiyun 	if (!pdev)
4798*4882a593Smuzhiyun 		return;
4799*4882a593Smuzhiyun 
4800*4882a593Smuzhiyun 	if (pdev->vendor != 0x8086 || pdev->device != 0x537c)
4801*4882a593Smuzhiyun 		return;
4802*4882a593Smuzhiyun 
4803*4882a593Smuzhiyun 	/* Clear bit 10 (Bus Parking Control) in the Secondary
4804*4882a593Smuzhiyun 	 * Arbiter Control/Status Register which lives at offset
4805*4882a593Smuzhiyun 	 * 0x41.  Using a 32-bit word read/modify/write at 0x40
4806*4882a593Smuzhiyun 	 * is much simpler so that's how we do this.
4807*4882a593Smuzhiyun 	 */
4808*4882a593Smuzhiyun 	pci_read_config_dword(pdev, 0x40, &val);
4809*4882a593Smuzhiyun 	val &= ~0x00040000;
4810*4882a593Smuzhiyun 	pci_write_config_dword(pdev, 0x40, val);
4811*4882a593Smuzhiyun 
4812*4882a593Smuzhiyun 	/* Max out the Multi-Transaction Timer settings since
4813*4882a593Smuzhiyun 	 * Cassini is the only device present.
4814*4882a593Smuzhiyun 	 *
4815*4882a593Smuzhiyun 	 * The register is 16-bit and lives at 0x50.  When the
4816*4882a593Smuzhiyun 	 * settings are enabled, it extends the GRANT# signal
4817*4882a593Smuzhiyun 	 * for a requestor after a transaction is complete.  This
4818*4882a593Smuzhiyun 	 * allows the next request to run without first needing
4819*4882a593Smuzhiyun 	 * to negotiate the GRANT# signal back.
4820*4882a593Smuzhiyun 	 *
4821*4882a593Smuzhiyun 	 * Bits 12:10 define the grant duration:
4822*4882a593Smuzhiyun 	 *
4823*4882a593Smuzhiyun 	 *	1	--	16 clocks
4824*4882a593Smuzhiyun 	 *	2	--	32 clocks
4825*4882a593Smuzhiyun 	 *	3	--	64 clocks
4826*4882a593Smuzhiyun 	 *	4	--	128 clocks
4827*4882a593Smuzhiyun 	 *	5	--	256 clocks
4828*4882a593Smuzhiyun 	 *
4829*4882a593Smuzhiyun 	 * All other values are illegal.
4830*4882a593Smuzhiyun 	 *
4831*4882a593Smuzhiyun 	 * Bits 09:00 define which REQ/GNT signal pairs get the
4832*4882a593Smuzhiyun 	 * GRANT# signal treatment.  We set them all.
4833*4882a593Smuzhiyun 	 */
4834*4882a593Smuzhiyun 	pci_write_config_word(pdev, 0x50, (5 << 10) | 0x3ff);
4835*4882a593Smuzhiyun 
4836*4882a593Smuzhiyun 	/* The Read Prefecth Policy register is 16-bit and sits at
4837*4882a593Smuzhiyun 	 * offset 0x52.  It enables a "smart" pre-fetch policy.  We
4838*4882a593Smuzhiyun 	 * enable it and max out all of the settings since only one
4839*4882a593Smuzhiyun 	 * device is sitting underneath and thus bandwidth sharing is
4840*4882a593Smuzhiyun 	 * not an issue.
4841*4882a593Smuzhiyun 	 *
4842*4882a593Smuzhiyun 	 * The register has several 3 bit fields, which indicates a
4843*4882a593Smuzhiyun 	 * multiplier applied to the base amount of prefetching the
4844*4882a593Smuzhiyun 	 * chip would do.  These fields are at:
4845*4882a593Smuzhiyun 	 *
4846*4882a593Smuzhiyun 	 *	15:13	---	ReRead Primary Bus
4847*4882a593Smuzhiyun 	 *	12:10	---	FirstRead Primary Bus
4848*4882a593Smuzhiyun 	 *	09:07	---	ReRead Secondary Bus
4849*4882a593Smuzhiyun 	 *	06:04	---	FirstRead Secondary Bus
4850*4882a593Smuzhiyun 	 *
4851*4882a593Smuzhiyun 	 * Bits 03:00 control which REQ/GNT pairs the prefetch settings
4852*4882a593Smuzhiyun 	 * get enabled on.  Bit 3 is a grouped enabler which controls
4853*4882a593Smuzhiyun 	 * all of the REQ/GNT pairs from [8:3].  Bits 2 to 0 control
4854*4882a593Smuzhiyun 	 * the individual REQ/GNT pairs [2:0].
4855*4882a593Smuzhiyun 	 */
4856*4882a593Smuzhiyun 	pci_write_config_word(pdev, 0x52,
4857*4882a593Smuzhiyun 			      (0x7 << 13) |
4858*4882a593Smuzhiyun 			      (0x7 << 10) |
4859*4882a593Smuzhiyun 			      (0x7 <<  7) |
4860*4882a593Smuzhiyun 			      (0x7 <<  4) |
4861*4882a593Smuzhiyun 			      (0xf <<  0));
4862*4882a593Smuzhiyun 
4863*4882a593Smuzhiyun 	/* Force cacheline size to 0x8 */
4864*4882a593Smuzhiyun 	pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
4865*4882a593Smuzhiyun 
4866*4882a593Smuzhiyun 	/* Force latency timer to maximum setting so Cassini can
4867*4882a593Smuzhiyun 	 * sit on the bus as long as it likes.
4868*4882a593Smuzhiyun 	 */
4869*4882a593Smuzhiyun 	pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xff);
4870*4882a593Smuzhiyun }
4871*4882a593Smuzhiyun 
4872*4882a593Smuzhiyun static const struct net_device_ops cas_netdev_ops = {
4873*4882a593Smuzhiyun 	.ndo_open		= cas_open,
4874*4882a593Smuzhiyun 	.ndo_stop		= cas_close,
4875*4882a593Smuzhiyun 	.ndo_start_xmit		= cas_start_xmit,
4876*4882a593Smuzhiyun 	.ndo_get_stats 		= cas_get_stats,
4877*4882a593Smuzhiyun 	.ndo_set_rx_mode	= cas_set_multicast,
4878*4882a593Smuzhiyun 	.ndo_do_ioctl		= cas_ioctl,
4879*4882a593Smuzhiyun 	.ndo_tx_timeout		= cas_tx_timeout,
4880*4882a593Smuzhiyun 	.ndo_change_mtu		= cas_change_mtu,
4881*4882a593Smuzhiyun 	.ndo_set_mac_address	= eth_mac_addr,
4882*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
4883*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
4884*4882a593Smuzhiyun 	.ndo_poll_controller	= cas_netpoll,
4885*4882a593Smuzhiyun #endif
4886*4882a593Smuzhiyun };
4887*4882a593Smuzhiyun 
cas_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)4888*4882a593Smuzhiyun static int cas_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
4889*4882a593Smuzhiyun {
4890*4882a593Smuzhiyun 	static int cas_version_printed = 0;
4891*4882a593Smuzhiyun 	unsigned long casreg_len;
4892*4882a593Smuzhiyun 	struct net_device *dev;
4893*4882a593Smuzhiyun 	struct cas *cp;
4894*4882a593Smuzhiyun 	int i, err, pci_using_dac;
4895*4882a593Smuzhiyun 	u16 pci_cmd;
4896*4882a593Smuzhiyun 	u8 orig_cacheline_size = 0, cas_cacheline_size = 0;
4897*4882a593Smuzhiyun 
4898*4882a593Smuzhiyun 	if (cas_version_printed++ == 0)
4899*4882a593Smuzhiyun 		pr_info("%s", version);
4900*4882a593Smuzhiyun 
4901*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
4902*4882a593Smuzhiyun 	if (err) {
4903*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
4904*4882a593Smuzhiyun 		return err;
4905*4882a593Smuzhiyun 	}
4906*4882a593Smuzhiyun 
4907*4882a593Smuzhiyun 	if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
4908*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot find proper PCI device "
4909*4882a593Smuzhiyun 		       "base address, aborting\n");
4910*4882a593Smuzhiyun 		err = -ENODEV;
4911*4882a593Smuzhiyun 		goto err_out_disable_pdev;
4912*4882a593Smuzhiyun 	}
4913*4882a593Smuzhiyun 
4914*4882a593Smuzhiyun 	dev = alloc_etherdev(sizeof(*cp));
4915*4882a593Smuzhiyun 	if (!dev) {
4916*4882a593Smuzhiyun 		err = -ENOMEM;
4917*4882a593Smuzhiyun 		goto err_out_disable_pdev;
4918*4882a593Smuzhiyun 	}
4919*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
4920*4882a593Smuzhiyun 
4921*4882a593Smuzhiyun 	err = pci_request_regions(pdev, dev->name);
4922*4882a593Smuzhiyun 	if (err) {
4923*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
4924*4882a593Smuzhiyun 		goto err_out_free_netdev;
4925*4882a593Smuzhiyun 	}
4926*4882a593Smuzhiyun 	pci_set_master(pdev);
4927*4882a593Smuzhiyun 
4928*4882a593Smuzhiyun 	/* we must always turn on parity response or else parity
4929*4882a593Smuzhiyun 	 * doesn't get generated properly. disable SERR/PERR as well.
4930*4882a593Smuzhiyun 	 * in addition, we want to turn MWI on.
4931*4882a593Smuzhiyun 	 */
4932*4882a593Smuzhiyun 	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
4933*4882a593Smuzhiyun 	pci_cmd &= ~PCI_COMMAND_SERR;
4934*4882a593Smuzhiyun 	pci_cmd |= PCI_COMMAND_PARITY;
4935*4882a593Smuzhiyun 	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
4936*4882a593Smuzhiyun 	if (pci_try_set_mwi(pdev))
4937*4882a593Smuzhiyun 		pr_warn("Could not enable MWI for %s\n", pci_name(pdev));
4938*4882a593Smuzhiyun 
4939*4882a593Smuzhiyun 	cas_program_bridge(pdev);
4940*4882a593Smuzhiyun 
4941*4882a593Smuzhiyun 	/*
4942*4882a593Smuzhiyun 	 * On some architectures, the default cache line size set
4943*4882a593Smuzhiyun 	 * by pci_try_set_mwi reduces perforamnce.  We have to increase
4944*4882a593Smuzhiyun 	 * it for this case.  To start, we'll print some configuration
4945*4882a593Smuzhiyun 	 * data.
4946*4882a593Smuzhiyun 	 */
4947*4882a593Smuzhiyun #if 1
4948*4882a593Smuzhiyun 	pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE,
4949*4882a593Smuzhiyun 			     &orig_cacheline_size);
4950*4882a593Smuzhiyun 	if (orig_cacheline_size < CAS_PREF_CACHELINE_SIZE) {
4951*4882a593Smuzhiyun 		cas_cacheline_size =
4952*4882a593Smuzhiyun 			(CAS_PREF_CACHELINE_SIZE < SMP_CACHE_BYTES) ?
4953*4882a593Smuzhiyun 			CAS_PREF_CACHELINE_SIZE : SMP_CACHE_BYTES;
4954*4882a593Smuzhiyun 		if (pci_write_config_byte(pdev,
4955*4882a593Smuzhiyun 					  PCI_CACHE_LINE_SIZE,
4956*4882a593Smuzhiyun 					  cas_cacheline_size)) {
4957*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Could not set PCI cache "
4958*4882a593Smuzhiyun 			       "line size\n");
4959*4882a593Smuzhiyun 			goto err_out_free_res;
4960*4882a593Smuzhiyun 		}
4961*4882a593Smuzhiyun 	}
4962*4882a593Smuzhiyun #endif
4963*4882a593Smuzhiyun 
4964*4882a593Smuzhiyun 
4965*4882a593Smuzhiyun 	/* Configure DMA attributes. */
4966*4882a593Smuzhiyun 	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
4967*4882a593Smuzhiyun 		pci_using_dac = 1;
4968*4882a593Smuzhiyun 		err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
4969*4882a593Smuzhiyun 		if (err < 0) {
4970*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Unable to obtain 64-bit DMA "
4971*4882a593Smuzhiyun 			       "for consistent allocations\n");
4972*4882a593Smuzhiyun 			goto err_out_free_res;
4973*4882a593Smuzhiyun 		}
4974*4882a593Smuzhiyun 
4975*4882a593Smuzhiyun 	} else {
4976*4882a593Smuzhiyun 		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
4977*4882a593Smuzhiyun 		if (err) {
4978*4882a593Smuzhiyun 			dev_err(&pdev->dev, "No usable DMA configuration, "
4979*4882a593Smuzhiyun 			       "aborting\n");
4980*4882a593Smuzhiyun 			goto err_out_free_res;
4981*4882a593Smuzhiyun 		}
4982*4882a593Smuzhiyun 		pci_using_dac = 0;
4983*4882a593Smuzhiyun 	}
4984*4882a593Smuzhiyun 
4985*4882a593Smuzhiyun 	casreg_len = pci_resource_len(pdev, 0);
4986*4882a593Smuzhiyun 
4987*4882a593Smuzhiyun 	cp = netdev_priv(dev);
4988*4882a593Smuzhiyun 	cp->pdev = pdev;
4989*4882a593Smuzhiyun #if 1
4990*4882a593Smuzhiyun 	/* A value of 0 indicates we never explicitly set it */
4991*4882a593Smuzhiyun 	cp->orig_cacheline_size = cas_cacheline_size ? orig_cacheline_size: 0;
4992*4882a593Smuzhiyun #endif
4993*4882a593Smuzhiyun 	cp->dev = dev;
4994*4882a593Smuzhiyun 	cp->msg_enable = (cassini_debug < 0) ? CAS_DEF_MSG_ENABLE :
4995*4882a593Smuzhiyun 	  cassini_debug;
4996*4882a593Smuzhiyun 
4997*4882a593Smuzhiyun #if defined(CONFIG_SPARC)
4998*4882a593Smuzhiyun 	cp->of_node = pci_device_to_OF_node(pdev);
4999*4882a593Smuzhiyun #endif
5000*4882a593Smuzhiyun 
5001*4882a593Smuzhiyun 	cp->link_transition = LINK_TRANSITION_UNKNOWN;
5002*4882a593Smuzhiyun 	cp->link_transition_jiffies_valid = 0;
5003*4882a593Smuzhiyun 
5004*4882a593Smuzhiyun 	spin_lock_init(&cp->lock);
5005*4882a593Smuzhiyun 	spin_lock_init(&cp->rx_inuse_lock);
5006*4882a593Smuzhiyun 	spin_lock_init(&cp->rx_spare_lock);
5007*4882a593Smuzhiyun 	for (i = 0; i < N_TX_RINGS; i++) {
5008*4882a593Smuzhiyun 		spin_lock_init(&cp->stat_lock[i]);
5009*4882a593Smuzhiyun 		spin_lock_init(&cp->tx_lock[i]);
5010*4882a593Smuzhiyun 	}
5011*4882a593Smuzhiyun 	spin_lock_init(&cp->stat_lock[N_TX_RINGS]);
5012*4882a593Smuzhiyun 	mutex_init(&cp->pm_mutex);
5013*4882a593Smuzhiyun 
5014*4882a593Smuzhiyun 	timer_setup(&cp->link_timer, cas_link_timer, 0);
5015*4882a593Smuzhiyun 
5016*4882a593Smuzhiyun #if 1
5017*4882a593Smuzhiyun 	/* Just in case the implementation of atomic operations
5018*4882a593Smuzhiyun 	 * change so that an explicit initialization is necessary.
5019*4882a593Smuzhiyun 	 */
5020*4882a593Smuzhiyun 	atomic_set(&cp->reset_task_pending, 0);
5021*4882a593Smuzhiyun 	atomic_set(&cp->reset_task_pending_all, 0);
5022*4882a593Smuzhiyun 	atomic_set(&cp->reset_task_pending_spare, 0);
5023*4882a593Smuzhiyun 	atomic_set(&cp->reset_task_pending_mtu, 0);
5024*4882a593Smuzhiyun #endif
5025*4882a593Smuzhiyun 	INIT_WORK(&cp->reset_task, cas_reset_task);
5026*4882a593Smuzhiyun 
5027*4882a593Smuzhiyun 	/* Default link parameters */
5028*4882a593Smuzhiyun 	if (link_mode >= 0 && link_mode < 6)
5029*4882a593Smuzhiyun 		cp->link_cntl = link_modes[link_mode];
5030*4882a593Smuzhiyun 	else
5031*4882a593Smuzhiyun 		cp->link_cntl = BMCR_ANENABLE;
5032*4882a593Smuzhiyun 	cp->lstate = link_down;
5033*4882a593Smuzhiyun 	cp->link_transition = LINK_TRANSITION_LINK_DOWN;
5034*4882a593Smuzhiyun 	netif_carrier_off(cp->dev);
5035*4882a593Smuzhiyun 	cp->timer_ticks = 0;
5036*4882a593Smuzhiyun 
5037*4882a593Smuzhiyun 	/* give us access to cassini registers */
5038*4882a593Smuzhiyun 	cp->regs = pci_iomap(pdev, 0, casreg_len);
5039*4882a593Smuzhiyun 	if (!cp->regs) {
5040*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
5041*4882a593Smuzhiyun 		goto err_out_free_res;
5042*4882a593Smuzhiyun 	}
5043*4882a593Smuzhiyun 	cp->casreg_len = casreg_len;
5044*4882a593Smuzhiyun 
5045*4882a593Smuzhiyun 	pci_save_state(pdev);
5046*4882a593Smuzhiyun 	cas_check_pci_invariants(cp);
5047*4882a593Smuzhiyun 	cas_hard_reset(cp);
5048*4882a593Smuzhiyun 	cas_reset(cp, 0);
5049*4882a593Smuzhiyun 	if (cas_check_invariants(cp))
5050*4882a593Smuzhiyun 		goto err_out_iounmap;
5051*4882a593Smuzhiyun 	if (cp->cas_flags & CAS_FLAG_SATURN)
5052*4882a593Smuzhiyun 		cas_saturn_firmware_init(cp);
5053*4882a593Smuzhiyun 
5054*4882a593Smuzhiyun 	cp->init_block =
5055*4882a593Smuzhiyun 		dma_alloc_coherent(&pdev->dev, sizeof(struct cas_init_block),
5056*4882a593Smuzhiyun 				   &cp->block_dvma, GFP_KERNEL);
5057*4882a593Smuzhiyun 	if (!cp->init_block) {
5058*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot allocate init block, aborting\n");
5059*4882a593Smuzhiyun 		goto err_out_iounmap;
5060*4882a593Smuzhiyun 	}
5061*4882a593Smuzhiyun 
5062*4882a593Smuzhiyun 	for (i = 0; i < N_TX_RINGS; i++)
5063*4882a593Smuzhiyun 		cp->init_txds[i] = cp->init_block->txds[i];
5064*4882a593Smuzhiyun 
5065*4882a593Smuzhiyun 	for (i = 0; i < N_RX_DESC_RINGS; i++)
5066*4882a593Smuzhiyun 		cp->init_rxds[i] = cp->init_block->rxds[i];
5067*4882a593Smuzhiyun 
5068*4882a593Smuzhiyun 	for (i = 0; i < N_RX_COMP_RINGS; i++)
5069*4882a593Smuzhiyun 		cp->init_rxcs[i] = cp->init_block->rxcs[i];
5070*4882a593Smuzhiyun 
5071*4882a593Smuzhiyun 	for (i = 0; i < N_RX_FLOWS; i++)
5072*4882a593Smuzhiyun 		skb_queue_head_init(&cp->rx_flows[i]);
5073*4882a593Smuzhiyun 
5074*4882a593Smuzhiyun 	dev->netdev_ops = &cas_netdev_ops;
5075*4882a593Smuzhiyun 	dev->ethtool_ops = &cas_ethtool_ops;
5076*4882a593Smuzhiyun 	dev->watchdog_timeo = CAS_TX_TIMEOUT;
5077*4882a593Smuzhiyun 
5078*4882a593Smuzhiyun #ifdef USE_NAPI
5079*4882a593Smuzhiyun 	netif_napi_add(dev, &cp->napi, cas_poll, 64);
5080*4882a593Smuzhiyun #endif
5081*4882a593Smuzhiyun 	dev->irq = pdev->irq;
5082*4882a593Smuzhiyun 	dev->dma = 0;
5083*4882a593Smuzhiyun 
5084*4882a593Smuzhiyun 	/* Cassini features. */
5085*4882a593Smuzhiyun 	if ((cp->cas_flags & CAS_FLAG_NO_HW_CSUM) == 0)
5086*4882a593Smuzhiyun 		dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG;
5087*4882a593Smuzhiyun 
5088*4882a593Smuzhiyun 	if (pci_using_dac)
5089*4882a593Smuzhiyun 		dev->features |= NETIF_F_HIGHDMA;
5090*4882a593Smuzhiyun 
5091*4882a593Smuzhiyun 	/* MTU range: 60 - varies or 9000 */
5092*4882a593Smuzhiyun 	dev->min_mtu = CAS_MIN_MTU;
5093*4882a593Smuzhiyun 	dev->max_mtu = CAS_MAX_MTU;
5094*4882a593Smuzhiyun 
5095*4882a593Smuzhiyun 	if (register_netdev(dev)) {
5096*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot register net device, aborting\n");
5097*4882a593Smuzhiyun 		goto err_out_free_consistent;
5098*4882a593Smuzhiyun 	}
5099*4882a593Smuzhiyun 
5100*4882a593Smuzhiyun 	i = readl(cp->regs + REG_BIM_CFG);
5101*4882a593Smuzhiyun 	netdev_info(dev, "Sun Cassini%s (%sbit/%sMHz PCI/%s) Ethernet[%d] %pM\n",
5102*4882a593Smuzhiyun 		    (cp->cas_flags & CAS_FLAG_REG_PLUS) ? "+" : "",
5103*4882a593Smuzhiyun 		    (i & BIM_CFG_32BIT) ? "32" : "64",
5104*4882a593Smuzhiyun 		    (i & BIM_CFG_66MHZ) ? "66" : "33",
5105*4882a593Smuzhiyun 		    (cp->phy_type == CAS_PHY_SERDES) ? "Fi" : "Cu", pdev->irq,
5106*4882a593Smuzhiyun 		    dev->dev_addr);
5107*4882a593Smuzhiyun 
5108*4882a593Smuzhiyun 	pci_set_drvdata(pdev, dev);
5109*4882a593Smuzhiyun 	cp->hw_running = 1;
5110*4882a593Smuzhiyun 	cas_entropy_reset(cp);
5111*4882a593Smuzhiyun 	cas_phy_init(cp);
5112*4882a593Smuzhiyun 	cas_begin_auto_negotiation(cp, NULL);
5113*4882a593Smuzhiyun 	return 0;
5114*4882a593Smuzhiyun 
5115*4882a593Smuzhiyun err_out_free_consistent:
5116*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, sizeof(struct cas_init_block),
5117*4882a593Smuzhiyun 			  cp->init_block, cp->block_dvma);
5118*4882a593Smuzhiyun 
5119*4882a593Smuzhiyun err_out_iounmap:
5120*4882a593Smuzhiyun 	mutex_lock(&cp->pm_mutex);
5121*4882a593Smuzhiyun 	if (cp->hw_running)
5122*4882a593Smuzhiyun 		cas_shutdown(cp);
5123*4882a593Smuzhiyun 	mutex_unlock(&cp->pm_mutex);
5124*4882a593Smuzhiyun 
5125*4882a593Smuzhiyun 	pci_iounmap(pdev, cp->regs);
5126*4882a593Smuzhiyun 
5127*4882a593Smuzhiyun 
5128*4882a593Smuzhiyun err_out_free_res:
5129*4882a593Smuzhiyun 	pci_release_regions(pdev);
5130*4882a593Smuzhiyun 
5131*4882a593Smuzhiyun 	/* Try to restore it in case the error occurred after we
5132*4882a593Smuzhiyun 	 * set it.
5133*4882a593Smuzhiyun 	 */
5134*4882a593Smuzhiyun 	pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, orig_cacheline_size);
5135*4882a593Smuzhiyun 
5136*4882a593Smuzhiyun err_out_free_netdev:
5137*4882a593Smuzhiyun 	free_netdev(dev);
5138*4882a593Smuzhiyun 
5139*4882a593Smuzhiyun err_out_disable_pdev:
5140*4882a593Smuzhiyun 	pci_disable_device(pdev);
5141*4882a593Smuzhiyun 	return -ENODEV;
5142*4882a593Smuzhiyun }
5143*4882a593Smuzhiyun 
cas_remove_one(struct pci_dev * pdev)5144*4882a593Smuzhiyun static void cas_remove_one(struct pci_dev *pdev)
5145*4882a593Smuzhiyun {
5146*4882a593Smuzhiyun 	struct net_device *dev = pci_get_drvdata(pdev);
5147*4882a593Smuzhiyun 	struct cas *cp;
5148*4882a593Smuzhiyun 	if (!dev)
5149*4882a593Smuzhiyun 		return;
5150*4882a593Smuzhiyun 
5151*4882a593Smuzhiyun 	cp = netdev_priv(dev);
5152*4882a593Smuzhiyun 	unregister_netdev(dev);
5153*4882a593Smuzhiyun 
5154*4882a593Smuzhiyun 	vfree(cp->fw_data);
5155*4882a593Smuzhiyun 
5156*4882a593Smuzhiyun 	mutex_lock(&cp->pm_mutex);
5157*4882a593Smuzhiyun 	cancel_work_sync(&cp->reset_task);
5158*4882a593Smuzhiyun 	if (cp->hw_running)
5159*4882a593Smuzhiyun 		cas_shutdown(cp);
5160*4882a593Smuzhiyun 	mutex_unlock(&cp->pm_mutex);
5161*4882a593Smuzhiyun 
5162*4882a593Smuzhiyun #if 1
5163*4882a593Smuzhiyun 	if (cp->orig_cacheline_size) {
5164*4882a593Smuzhiyun 		/* Restore the cache line size if we had modified
5165*4882a593Smuzhiyun 		 * it.
5166*4882a593Smuzhiyun 		 */
5167*4882a593Smuzhiyun 		pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE,
5168*4882a593Smuzhiyun 				      cp->orig_cacheline_size);
5169*4882a593Smuzhiyun 	}
5170*4882a593Smuzhiyun #endif
5171*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, sizeof(struct cas_init_block),
5172*4882a593Smuzhiyun 			  cp->init_block, cp->block_dvma);
5173*4882a593Smuzhiyun 	pci_iounmap(pdev, cp->regs);
5174*4882a593Smuzhiyun 	free_netdev(dev);
5175*4882a593Smuzhiyun 	pci_release_regions(pdev);
5176*4882a593Smuzhiyun 	pci_disable_device(pdev);
5177*4882a593Smuzhiyun }
5178*4882a593Smuzhiyun 
cas_suspend(struct device * dev_d)5179*4882a593Smuzhiyun static int __maybe_unused cas_suspend(struct device *dev_d)
5180*4882a593Smuzhiyun {
5181*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(dev_d);
5182*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
5183*4882a593Smuzhiyun 	unsigned long flags;
5184*4882a593Smuzhiyun 
5185*4882a593Smuzhiyun 	mutex_lock(&cp->pm_mutex);
5186*4882a593Smuzhiyun 
5187*4882a593Smuzhiyun 	/* If the driver is opened, we stop the DMA */
5188*4882a593Smuzhiyun 	if (cp->opened) {
5189*4882a593Smuzhiyun 		netif_device_detach(dev);
5190*4882a593Smuzhiyun 
5191*4882a593Smuzhiyun 		cas_lock_all_save(cp, flags);
5192*4882a593Smuzhiyun 
5193*4882a593Smuzhiyun 		/* We can set the second arg of cas_reset to 0
5194*4882a593Smuzhiyun 		 * because on resume, we'll call cas_init_hw with
5195*4882a593Smuzhiyun 		 * its second arg set so that autonegotiation is
5196*4882a593Smuzhiyun 		 * restarted.
5197*4882a593Smuzhiyun 		 */
5198*4882a593Smuzhiyun 		cas_reset(cp, 0);
5199*4882a593Smuzhiyun 		cas_clean_rings(cp);
5200*4882a593Smuzhiyun 		cas_unlock_all_restore(cp, flags);
5201*4882a593Smuzhiyun 	}
5202*4882a593Smuzhiyun 
5203*4882a593Smuzhiyun 	if (cp->hw_running)
5204*4882a593Smuzhiyun 		cas_shutdown(cp);
5205*4882a593Smuzhiyun 	mutex_unlock(&cp->pm_mutex);
5206*4882a593Smuzhiyun 
5207*4882a593Smuzhiyun 	return 0;
5208*4882a593Smuzhiyun }
5209*4882a593Smuzhiyun 
cas_resume(struct device * dev_d)5210*4882a593Smuzhiyun static int __maybe_unused cas_resume(struct device *dev_d)
5211*4882a593Smuzhiyun {
5212*4882a593Smuzhiyun 	struct net_device *dev = dev_get_drvdata(dev_d);
5213*4882a593Smuzhiyun 	struct cas *cp = netdev_priv(dev);
5214*4882a593Smuzhiyun 
5215*4882a593Smuzhiyun 	netdev_info(dev, "resuming\n");
5216*4882a593Smuzhiyun 
5217*4882a593Smuzhiyun 	mutex_lock(&cp->pm_mutex);
5218*4882a593Smuzhiyun 	cas_hard_reset(cp);
5219*4882a593Smuzhiyun 	if (cp->opened) {
5220*4882a593Smuzhiyun 		unsigned long flags;
5221*4882a593Smuzhiyun 		cas_lock_all_save(cp, flags);
5222*4882a593Smuzhiyun 		cas_reset(cp, 0);
5223*4882a593Smuzhiyun 		cp->hw_running = 1;
5224*4882a593Smuzhiyun 		cas_clean_rings(cp);
5225*4882a593Smuzhiyun 		cas_init_hw(cp, 1);
5226*4882a593Smuzhiyun 		cas_unlock_all_restore(cp, flags);
5227*4882a593Smuzhiyun 
5228*4882a593Smuzhiyun 		netif_device_attach(dev);
5229*4882a593Smuzhiyun 	}
5230*4882a593Smuzhiyun 	mutex_unlock(&cp->pm_mutex);
5231*4882a593Smuzhiyun 	return 0;
5232*4882a593Smuzhiyun }
5233*4882a593Smuzhiyun 
5234*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(cas_pm_ops, cas_suspend, cas_resume);
5235*4882a593Smuzhiyun 
5236*4882a593Smuzhiyun static struct pci_driver cas_driver = {
5237*4882a593Smuzhiyun 	.name		= DRV_MODULE_NAME,
5238*4882a593Smuzhiyun 	.id_table	= cas_pci_tbl,
5239*4882a593Smuzhiyun 	.probe		= cas_init_one,
5240*4882a593Smuzhiyun 	.remove		= cas_remove_one,
5241*4882a593Smuzhiyun 	.driver.pm	= &cas_pm_ops,
5242*4882a593Smuzhiyun };
5243*4882a593Smuzhiyun 
cas_init(void)5244*4882a593Smuzhiyun static int __init cas_init(void)
5245*4882a593Smuzhiyun {
5246*4882a593Smuzhiyun 	if (linkdown_timeout > 0)
5247*4882a593Smuzhiyun 		link_transition_timeout = linkdown_timeout * HZ;
5248*4882a593Smuzhiyun 	else
5249*4882a593Smuzhiyun 		link_transition_timeout = 0;
5250*4882a593Smuzhiyun 
5251*4882a593Smuzhiyun 	return pci_register_driver(&cas_driver);
5252*4882a593Smuzhiyun }
5253*4882a593Smuzhiyun 
cas_cleanup(void)5254*4882a593Smuzhiyun static void __exit cas_cleanup(void)
5255*4882a593Smuzhiyun {
5256*4882a593Smuzhiyun 	pci_unregister_driver(&cas_driver);
5257*4882a593Smuzhiyun }
5258*4882a593Smuzhiyun 
5259*4882a593Smuzhiyun module_init(cas_init);
5260*4882a593Smuzhiyun module_exit(cas_cleanup);
5261