xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/stmmac_uio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun  * Copyright 2023 ROCKCHIP
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/of_platform.h>
10*4882a593Smuzhiyun #include <linux/of_net.h>
11*4882a593Smuzhiyun #include <linux/uio_driver.h>
12*4882a593Smuzhiyun #include <linux/list.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/ip.h>
18*4882a593Smuzhiyun #include <linux/tcp.h>
19*4882a593Smuzhiyun #include <linux/ethtool.h>
20*4882a593Smuzhiyun #include <linux/if_ether.h>
21*4882a593Smuzhiyun #include <linux/crc32.h>
22*4882a593Smuzhiyun #include <linux/mii.h>
23*4882a593Smuzhiyun #include <linux/if.h>
24*4882a593Smuzhiyun #include <linux/if_vlan.h>
25*4882a593Smuzhiyun #include <linux/dma-mapping.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/prefetch.h>
28*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
29*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
30*4882a593Smuzhiyun #include <linux/debugfs.h>
31*4882a593Smuzhiyun #include <linux/seq_file.h>
32*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
33*4882a593Smuzhiyun #include <linux/net_tstamp.h>
34*4882a593Smuzhiyun #include <linux/udp.h>
35*4882a593Smuzhiyun #include <net/pkt_cls.h>
36*4882a593Smuzhiyun #include "stmmac_ptp.h"
37*4882a593Smuzhiyun #include "stmmac.h"
38*4882a593Smuzhiyun #include <linux/reset.h>
39*4882a593Smuzhiyun #include <linux/of_mdio.h>
40*4882a593Smuzhiyun #include "dwmac1000.h"
41*4882a593Smuzhiyun #include "dwxgmac2.h"
42*4882a593Smuzhiyun #include "hwif.h"
43*4882a593Smuzhiyun #include "mmc.h"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define DRIVER_NAME	"rockchip_gmac_uio_drv"
46*4882a593Smuzhiyun #define DRIVER_VERSION	"0.1"
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define TC_DEFAULT 64
49*4882a593Smuzhiyun static int tc = TC_DEFAULT;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define DEFAULT_BUFSIZE	1536
52*4882a593Smuzhiyun static int buf_sz = DEFAULT_BUFSIZE;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define STMMAC_RX_COPYBREAK	256
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /**
57*4882a593Smuzhiyun  * rockchip_gmac_uio_pdev_info
58*4882a593Smuzhiyun  * local information for uio module driver
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  * @dev:      device pointer
61*4882a593Smuzhiyun  * @ndev:     network device pointer
62*4882a593Smuzhiyun  * @name:     uio name
63*4882a593Smuzhiyun  * @uio:      uio information
64*4882a593Smuzhiyun  * @map_num:  number of uio memory regions
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun struct rockchip_gmac_uio_pdev_info {
67*4882a593Smuzhiyun 	struct device *dev;
68*4882a593Smuzhiyun 	struct net_device *ndev;
69*4882a593Smuzhiyun 	char name[16];
70*4882a593Smuzhiyun 	struct uio_info uio;
71*4882a593Smuzhiyun 	int map_num;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
rockchip_gmac_uio_open(struct uio_info * info,struct inode * inode)74*4882a593Smuzhiyun static int rockchip_gmac_uio_open(struct uio_info *info, struct inode *inode)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	return 0;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
rockchip_gmac_uio_release(struct uio_info * info,struct inode * inode)79*4882a593Smuzhiyun static int rockchip_gmac_uio_release(struct uio_info *info,
80*4882a593Smuzhiyun 				     struct inode *inode)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
rockchip_gmac_uio_mmap(struct uio_info * info,struct vm_area_struct * vma)85*4882a593Smuzhiyun static int rockchip_gmac_uio_mmap(struct uio_info *info,
86*4882a593Smuzhiyun 				  struct vm_area_struct *vma)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	u32 ret;
89*4882a593Smuzhiyun 	u32 pfn;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	pfn = (info->mem[vma->vm_pgoff].addr) >> PAGE_SHIFT;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	if (vma->vm_pgoff)
94*4882a593Smuzhiyun 		vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
95*4882a593Smuzhiyun 	else
96*4882a593Smuzhiyun 		vma->vm_page_prot = pgprot_device(vma->vm_page_prot);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	ret = remap_pfn_range(vma, vma->vm_start, pfn,
99*4882a593Smuzhiyun 			      vma->vm_end - vma->vm_start, vma->vm_page_prot);
100*4882a593Smuzhiyun 	if (ret) {
101*4882a593Smuzhiyun 		/* Error Handle */
102*4882a593Smuzhiyun 		pr_err("remap_pfn_range failed");
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 	return ret;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /**
108*4882a593Smuzhiyun  * uio_free_dma_rx_desc_resources - free RX dma desc resources
109*4882a593Smuzhiyun  * @priv: private structure
110*4882a593Smuzhiyun  */
uio_free_dma_rx_desc_resources(struct stmmac_priv * priv)111*4882a593Smuzhiyun static void uio_free_dma_rx_desc_resources(struct stmmac_priv *priv)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	u32 rx_count = priv->plat->rx_queues_to_use;
114*4882a593Smuzhiyun 	u32 queue;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Free RX queue resources */
117*4882a593Smuzhiyun 	for (queue = 0; queue < rx_count; queue++) {
118*4882a593Smuzhiyun 		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 		/* Free DMA regions of consistent memory previously allocated */
121*4882a593Smuzhiyun 		if (!priv->extend_desc)
122*4882a593Smuzhiyun 			dma_free_coherent(priv->device, priv->dma_rx_size *
123*4882a593Smuzhiyun 					  sizeof(struct dma_desc),
124*4882a593Smuzhiyun 					  rx_q->dma_rx, rx_q->dma_rx_phy);
125*4882a593Smuzhiyun 		else
126*4882a593Smuzhiyun 			dma_free_coherent(priv->device, priv->dma_rx_size *
127*4882a593Smuzhiyun 					  sizeof(struct dma_extended_desc),
128*4882a593Smuzhiyun 					  rx_q->dma_erx, rx_q->dma_rx_phy);
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /**
133*4882a593Smuzhiyun  * uio_free_dma_tx_desc_resources - free TX dma desc resources
134*4882a593Smuzhiyun  * @priv: private structure
135*4882a593Smuzhiyun  */
uio_free_dma_tx_desc_resources(struct stmmac_priv * priv)136*4882a593Smuzhiyun static void uio_free_dma_tx_desc_resources(struct stmmac_priv *priv)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	u32 tx_count = priv->plat->tx_queues_to_use;
139*4882a593Smuzhiyun 	u32 queue;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* Free TX queue resources */
142*4882a593Smuzhiyun 	for (queue = 0; queue < tx_count; queue++) {
143*4882a593Smuzhiyun 		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
144*4882a593Smuzhiyun 		size_t size;
145*4882a593Smuzhiyun 		void *addr;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		if (priv->extend_desc) {
148*4882a593Smuzhiyun 			size = sizeof(struct dma_extended_desc);
149*4882a593Smuzhiyun 			addr = tx_q->dma_etx;
150*4882a593Smuzhiyun 		} else if (tx_q->tbs & STMMAC_TBS_AVAIL) {
151*4882a593Smuzhiyun 			size = sizeof(struct dma_edesc);
152*4882a593Smuzhiyun 			addr = tx_q->dma_entx;
153*4882a593Smuzhiyun 		} else {
154*4882a593Smuzhiyun 			size = sizeof(struct dma_desc);
155*4882a593Smuzhiyun 			addr = tx_q->dma_tx;
156*4882a593Smuzhiyun 		}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		size *= priv->dma_tx_size;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 		dma_free_coherent(priv->device, size, addr, tx_q->dma_tx_phy);
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /**
165*4882a593Smuzhiyun  * uio_alloc_dma_rx_desc_resources - alloc RX resources.
166*4882a593Smuzhiyun  * @priv: private structure
167*4882a593Smuzhiyun  * Description: according to which descriptor can be used (extend or basic)
168*4882a593Smuzhiyun  * this function allocates the resources for TX and RX paths. In case of
169*4882a593Smuzhiyun  * reception, for example, it pre-allocated the RX socket buffer in order to
170*4882a593Smuzhiyun  * allow zero-copy mechanism.
171*4882a593Smuzhiyun  */
uio_alloc_dma_rx_desc_resources(struct stmmac_priv * priv)172*4882a593Smuzhiyun static int uio_alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	u32 rx_count = priv->plat->rx_queues_to_use;
175*4882a593Smuzhiyun 	int ret = -ENOMEM;
176*4882a593Smuzhiyun 	u32 queue;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* RX queues buffers and DMA */
179*4882a593Smuzhiyun 	for (queue = 0; queue < rx_count; queue++) {
180*4882a593Smuzhiyun 		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		if (priv->extend_desc) {
183*4882a593Smuzhiyun 			rx_q->dma_erx = dma_alloc_coherent(priv->device,
184*4882a593Smuzhiyun 							   priv->dma_rx_size *
185*4882a593Smuzhiyun 							   sizeof(struct dma_extended_desc),
186*4882a593Smuzhiyun 							   &rx_q->dma_rx_phy,
187*4882a593Smuzhiyun 							   GFP_KERNEL);
188*4882a593Smuzhiyun 			if (!rx_q->dma_erx)
189*4882a593Smuzhiyun 				goto err_dma;
190*4882a593Smuzhiyun 		} else {
191*4882a593Smuzhiyun 			rx_q->dma_rx = dma_alloc_coherent(priv->device,
192*4882a593Smuzhiyun 							  priv->dma_rx_size *
193*4882a593Smuzhiyun 							  sizeof(struct dma_desc),
194*4882a593Smuzhiyun 							  &rx_q->dma_rx_phy,
195*4882a593Smuzhiyun 							  GFP_KERNEL);
196*4882a593Smuzhiyun 			if (!rx_q->dma_rx)
197*4882a593Smuzhiyun 				goto err_dma;
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return 0;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun err_dma:
204*4882a593Smuzhiyun 	uio_free_dma_rx_desc_resources(priv);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return ret;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /**
210*4882a593Smuzhiyun  * uio_alloc_dma_tx_desc_resources - alloc TX resources.
211*4882a593Smuzhiyun  * @priv: private structure
212*4882a593Smuzhiyun  * Description: according to which descriptor can be used (extend or basic)
213*4882a593Smuzhiyun  * this function allocates the resources for TX and RX paths. In case of
214*4882a593Smuzhiyun  * reception, for example, it pre-allocated the RX socket buffer in order to
215*4882a593Smuzhiyun  * allow zero-copy mechanism.
216*4882a593Smuzhiyun  */
uio_alloc_dma_tx_desc_resources(struct stmmac_priv * priv)217*4882a593Smuzhiyun static int uio_alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	u32 tx_count = priv->plat->tx_queues_to_use;
220*4882a593Smuzhiyun 	int ret = -ENOMEM;
221*4882a593Smuzhiyun 	u32 queue;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* TX queues buffers and DMA */
224*4882a593Smuzhiyun 	for (queue = 0; queue < tx_count; queue++) {
225*4882a593Smuzhiyun 		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
226*4882a593Smuzhiyun 		size_t size;
227*4882a593Smuzhiyun 		void *addr;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		tx_q->queue_index = queue;
230*4882a593Smuzhiyun 		tx_q->priv_data = priv;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		if (priv->extend_desc)
233*4882a593Smuzhiyun 			size = sizeof(struct dma_extended_desc);
234*4882a593Smuzhiyun 		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
235*4882a593Smuzhiyun 			size = sizeof(struct dma_edesc);
236*4882a593Smuzhiyun 		else
237*4882a593Smuzhiyun 			size = sizeof(struct dma_desc);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		size *= priv->dma_tx_size;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		addr = dma_alloc_coherent(priv->device, size,
242*4882a593Smuzhiyun 					  &tx_q->dma_tx_phy, GFP_KERNEL);
243*4882a593Smuzhiyun 		if (!addr)
244*4882a593Smuzhiyun 			goto err_dma;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		if (priv->extend_desc)
247*4882a593Smuzhiyun 			tx_q->dma_etx = addr;
248*4882a593Smuzhiyun 		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
249*4882a593Smuzhiyun 			tx_q->dma_entx = addr;
250*4882a593Smuzhiyun 		else
251*4882a593Smuzhiyun 			tx_q->dma_tx = addr;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun err_dma:
257*4882a593Smuzhiyun 	uio_free_dma_tx_desc_resources(priv);
258*4882a593Smuzhiyun 	return ret;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /**
262*4882a593Smuzhiyun  * uio_alloc_dma_desc_resources - alloc TX/RX resources.
263*4882a593Smuzhiyun  * @priv: private structure
264*4882a593Smuzhiyun  * Description: according to which descriptor can be used (extend or basic)
265*4882a593Smuzhiyun  * this function allocates the resources for TX and RX paths. In case of
266*4882a593Smuzhiyun  * reception, for example, it pre-allocated the RX socket buffer in order to
267*4882a593Smuzhiyun  * allow zero-copy mechanism.
268*4882a593Smuzhiyun  */
uio_alloc_dma_desc_resources(struct stmmac_priv * priv)269*4882a593Smuzhiyun static int uio_alloc_dma_desc_resources(struct stmmac_priv *priv)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	/* RX Allocation */
272*4882a593Smuzhiyun 	int ret = uio_alloc_dma_rx_desc_resources(priv);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (ret)
275*4882a593Smuzhiyun 		return ret;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	ret = uio_alloc_dma_tx_desc_resources(priv);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return ret;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /**
283*4882a593Smuzhiyun  * uio_free_dma_desc_resources - free dma desc resources
284*4882a593Smuzhiyun  * @priv: private structure
285*4882a593Smuzhiyun  */
uio_free_dma_desc_resources(struct stmmac_priv * priv)286*4882a593Smuzhiyun static void uio_free_dma_desc_resources(struct stmmac_priv *priv)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	/* Release the DMA RX socket buffers */
289*4882a593Smuzhiyun 	uio_free_dma_rx_desc_resources(priv);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* Release the DMA TX socket buffers */
292*4882a593Smuzhiyun 	uio_free_dma_tx_desc_resources(priv);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /**
296*4882a593Smuzhiyun  * rockchip_gmac_uio_init_phy - PHY initialization
297*4882a593Smuzhiyun  * @dev: net device structure
298*4882a593Smuzhiyun  * Description: it initializes the driver's PHY state, and attaches the PHY
299*4882a593Smuzhiyun  * to the mac driver.
300*4882a593Smuzhiyun  *  Return value:
301*4882a593Smuzhiyun  *  0 on success
302*4882a593Smuzhiyun  */
rockchip_gmac_uio_init_phy(struct net_device * dev)303*4882a593Smuzhiyun static int rockchip_gmac_uio_init_phy(struct net_device *dev)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct stmmac_priv *priv = netdev_priv(dev);
306*4882a593Smuzhiyun 	struct device_node *node;
307*4882a593Smuzhiyun 	int ret;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	node = priv->plat->phylink_node;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (node)
312*4882a593Smuzhiyun 		ret = phylink_of_phy_connect(priv->phylink, node, 0);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Some DT bindings do not set-up the PHY handle. Let's try to
315*4882a593Smuzhiyun 	 * manually parse it
316*4882a593Smuzhiyun 	 */
317*4882a593Smuzhiyun 	if (!node || ret) {
318*4882a593Smuzhiyun 		int addr = priv->plat->phy_addr;
319*4882a593Smuzhiyun 		struct phy_device *phydev;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 		phydev = mdiobus_get_phy(priv->mii, addr);
322*4882a593Smuzhiyun 		if (!phydev) {
323*4882a593Smuzhiyun 			netdev_err(priv->dev, "no phy at addr %d\n", addr);
324*4882a593Smuzhiyun 			return -ENODEV;
325*4882a593Smuzhiyun 		}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 		ret = phylink_connect_phy(priv->phylink, phydev);
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (!priv->plat->pmt) {
331*4882a593Smuzhiyun 		struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		phylink_ethtool_get_wol(priv->phylink, &wol);
334*4882a593Smuzhiyun 		device_set_wakeup_capable(priv->device, !!wol.supported);
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	return ret;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun /**
341*4882a593Smuzhiyun  * rockchip_gmac_uio_init_dma_engine - DMA init.
342*4882a593Smuzhiyun  * @priv: driver private structure
343*4882a593Smuzhiyun  * Description:
344*4882a593Smuzhiyun  * It inits the DMA invoking the specific MAC/GMAC callback.
345*4882a593Smuzhiyun  * Some DMA parameters can be passed from the platform;
346*4882a593Smuzhiyun  * in case of these are not passed a default is kept for the MAC or GMAC.
347*4882a593Smuzhiyun  */
rockchip_gmac_uio_init_dma_engine(struct stmmac_priv * priv)348*4882a593Smuzhiyun static int rockchip_gmac_uio_init_dma_engine(struct stmmac_priv *priv)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	u32 rx_channels_count = priv->plat->rx_queues_to_use;
351*4882a593Smuzhiyun 	u32 tx_channels_count = priv->plat->tx_queues_to_use;
352*4882a593Smuzhiyun 	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
353*4882a593Smuzhiyun 	struct stmmac_rx_queue *rx_q;
354*4882a593Smuzhiyun 	struct stmmac_tx_queue *tx_q;
355*4882a593Smuzhiyun 	u32 chan = 0;
356*4882a593Smuzhiyun 	int atds = 0;
357*4882a593Smuzhiyun 	int ret = 0;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
360*4882a593Smuzhiyun 		dev_err(priv->device, "Invalid DMA configuration\n");
361*4882a593Smuzhiyun 		return -EINVAL;
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (priv->extend_desc && priv->mode == STMMAC_RING_MODE)
365*4882a593Smuzhiyun 		atds = 1;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	ret = stmmac_reset(priv, priv->ioaddr);
368*4882a593Smuzhiyun 	if (ret) {
369*4882a593Smuzhiyun 		dev_err(priv->device, "Failed to reset the dma\n");
370*4882a593Smuzhiyun 		return ret;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* DMA Configuration */
374*4882a593Smuzhiyun 	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (priv->plat->axi)
377*4882a593Smuzhiyun 		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* DMA CSR Channel configuration */
380*4882a593Smuzhiyun 	for (chan = 0; chan < dma_csr_ch; chan++)
381*4882a593Smuzhiyun 		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* DMA RX Channel Configuration */
384*4882a593Smuzhiyun 	for (chan = 0; chan < rx_channels_count; chan++) {
385*4882a593Smuzhiyun 		rx_q = &priv->rx_queue[chan];
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
388*4882a593Smuzhiyun 				    rx_q->dma_rx_phy, chan);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
391*4882a593Smuzhiyun 				     (priv->dma_rx_size *
392*4882a593Smuzhiyun 				      sizeof(struct dma_desc));
393*4882a593Smuzhiyun 		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
394*4882a593Smuzhiyun 				       rx_q->rx_tail_addr, chan);
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* DMA TX Channel Configuration */
398*4882a593Smuzhiyun 	for (chan = 0; chan < tx_channels_count; chan++) {
399*4882a593Smuzhiyun 		tx_q = &priv->tx_queue[chan];
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
402*4882a593Smuzhiyun 				    tx_q->dma_tx_phy, chan);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		tx_q->tx_tail_addr = tx_q->dma_tx_phy;
405*4882a593Smuzhiyun 		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
406*4882a593Smuzhiyun 				       tx_q->tx_tail_addr, chan);
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return ret;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
uio_set_rings_length(struct stmmac_priv * priv)412*4882a593Smuzhiyun static void uio_set_rings_length(struct stmmac_priv *priv)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	u32 rx_channels_count = priv->plat->rx_queues_to_use;
415*4882a593Smuzhiyun 	u32 tx_channels_count = priv->plat->tx_queues_to_use;
416*4882a593Smuzhiyun 	u32 chan;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* set TX ring length */
419*4882a593Smuzhiyun 	for (chan = 0; chan < tx_channels_count; chan++)
420*4882a593Smuzhiyun 		stmmac_set_tx_ring_len(priv, priv->ioaddr,
421*4882a593Smuzhiyun 				       (priv->dma_tx_size - 1), chan);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* set RX ring length */
424*4882a593Smuzhiyun 	for (chan = 0; chan < rx_channels_count; chan++)
425*4882a593Smuzhiyun 		stmmac_set_rx_ring_len(priv, priv->ioaddr,
426*4882a593Smuzhiyun 				       (priv->dma_rx_size - 1), chan);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /**
430*4882a593Smuzhiyun  *  uio_set_tx_queue_weight - Set TX queue weight
431*4882a593Smuzhiyun  *  @priv: driver private structure
432*4882a593Smuzhiyun  *  Description: It is used for setting TX queues weight
433*4882a593Smuzhiyun  */
uio_set_tx_queue_weight(struct stmmac_priv * priv)434*4882a593Smuzhiyun static void uio_set_tx_queue_weight(struct stmmac_priv *priv)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	u32 tx_queues_count = priv->plat->tx_queues_to_use;
437*4882a593Smuzhiyun 	u32 weight;
438*4882a593Smuzhiyun 	u32 queue;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	for (queue = 0; queue < tx_queues_count; queue++) {
441*4882a593Smuzhiyun 		weight = priv->plat->tx_queues_cfg[queue].weight;
442*4882a593Smuzhiyun 		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun /**
447*4882a593Smuzhiyun  *  uio_configure_cbs - Configure CBS in TX queue
448*4882a593Smuzhiyun  *  @priv: driver private structure
449*4882a593Smuzhiyun  *  Description: It is used for configuring CBS in AVB TX queues
450*4882a593Smuzhiyun  */
uio_configure_cbs(struct stmmac_priv * priv)451*4882a593Smuzhiyun static void uio_configure_cbs(struct stmmac_priv *priv)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	u32 tx_queues_count = priv->plat->tx_queues_to_use;
454*4882a593Smuzhiyun 	u32 mode_to_use;
455*4882a593Smuzhiyun 	u32 queue;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* queue 0 is reserved for legacy traffic */
458*4882a593Smuzhiyun 	for (queue = 1; queue < tx_queues_count; queue++) {
459*4882a593Smuzhiyun 		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
460*4882a593Smuzhiyun 		if (mode_to_use == MTL_QUEUE_DCB)
461*4882a593Smuzhiyun 			continue;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 		stmmac_config_cbs(priv, priv->hw,
464*4882a593Smuzhiyun 				  priv->plat->tx_queues_cfg[queue].send_slope,
465*4882a593Smuzhiyun 				  priv->plat->tx_queues_cfg[queue].idle_slope,
466*4882a593Smuzhiyun 				  priv->plat->tx_queues_cfg[queue].high_credit,
467*4882a593Smuzhiyun 				  priv->plat->tx_queues_cfg[queue].low_credit,
468*4882a593Smuzhiyun 				  queue);
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /**
473*4882a593Smuzhiyun  *  uio_rx_queue_dma_chan_map - Map RX queue to RX dma channel
474*4882a593Smuzhiyun  *  @priv: driver private structure
475*4882a593Smuzhiyun  *  Description: It is used for mapping RX queues to RX dma channels
476*4882a593Smuzhiyun  */
uio_rx_queue_dma_chan_map(struct stmmac_priv * priv)477*4882a593Smuzhiyun static void uio_rx_queue_dma_chan_map(struct stmmac_priv *priv)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	u32 rx_queues_count = priv->plat->rx_queues_to_use;
480*4882a593Smuzhiyun 	u32 queue;
481*4882a593Smuzhiyun 	u32 chan;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	for (queue = 0; queue < rx_queues_count; queue++) {
484*4882a593Smuzhiyun 		chan = priv->plat->rx_queues_cfg[queue].chan;
485*4882a593Smuzhiyun 		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun /**
490*4882a593Smuzhiyun  *  uio_mac_config_rx_queues_prio - Configure RX Queue priority
491*4882a593Smuzhiyun  *  @priv: driver private structure
492*4882a593Smuzhiyun  *  Description: It is used for configuring the RX Queue Priority
493*4882a593Smuzhiyun  */
uio_mac_config_rx_queues_prio(struct stmmac_priv * priv)494*4882a593Smuzhiyun static void uio_mac_config_rx_queues_prio(struct stmmac_priv *priv)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	u32 rx_queues_count = priv->plat->rx_queues_to_use;
497*4882a593Smuzhiyun 	u32 queue;
498*4882a593Smuzhiyun 	u32 prio;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	for (queue = 0; queue < rx_queues_count; queue++) {
501*4882a593Smuzhiyun 		if (!priv->plat->rx_queues_cfg[queue].use_prio)
502*4882a593Smuzhiyun 			continue;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		prio = priv->plat->rx_queues_cfg[queue].prio;
505*4882a593Smuzhiyun 		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /**
510*4882a593Smuzhiyun  *  uio_mac_config_tx_queues_prio - Configure TX Queue priority
511*4882a593Smuzhiyun  *  @priv: driver private structure
512*4882a593Smuzhiyun  *  Description: It is used for configuring the TX Queue Priority
513*4882a593Smuzhiyun  */
uio_mac_config_tx_queues_prio(struct stmmac_priv * priv)514*4882a593Smuzhiyun static void uio_mac_config_tx_queues_prio(struct stmmac_priv *priv)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	u32 tx_queues_count = priv->plat->tx_queues_to_use;
517*4882a593Smuzhiyun 	u32 queue;
518*4882a593Smuzhiyun 	u32 prio;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	for (queue = 0; queue < tx_queues_count; queue++) {
521*4882a593Smuzhiyun 		if (!priv->plat->tx_queues_cfg[queue].use_prio)
522*4882a593Smuzhiyun 			continue;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		prio = priv->plat->tx_queues_cfg[queue].prio;
525*4882a593Smuzhiyun 		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun /**
530*4882a593Smuzhiyun  *  uio_mac_config_rx_queues_routing - Configure RX Queue Routing
531*4882a593Smuzhiyun  *  @priv: driver private structure
532*4882a593Smuzhiyun  *  Description: It is used for configuring the RX queue routing
533*4882a593Smuzhiyun  */
uio_mac_config_rx_queues_routing(struct stmmac_priv * priv)534*4882a593Smuzhiyun static void uio_mac_config_rx_queues_routing(struct stmmac_priv *priv)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	u32 rx_queues_count = priv->plat->rx_queues_to_use;
537*4882a593Smuzhiyun 	u32 queue;
538*4882a593Smuzhiyun 	u8 packet;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	for (queue = 0; queue < rx_queues_count; queue++) {
541*4882a593Smuzhiyun 		/* no specific packet type routing specified for the queue */
542*4882a593Smuzhiyun 		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
543*4882a593Smuzhiyun 			continue;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
546*4882a593Smuzhiyun 		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
uio_mac_config_rss(struct stmmac_priv * priv)550*4882a593Smuzhiyun static void uio_mac_config_rss(struct stmmac_priv *priv)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	if (!priv->dma_cap.rssen || !priv->plat->rss_en) {
553*4882a593Smuzhiyun 		priv->rss.enable = false;
554*4882a593Smuzhiyun 		return;
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (priv->dev->features & NETIF_F_RXHASH)
558*4882a593Smuzhiyun 		priv->rss.enable = true;
559*4882a593Smuzhiyun 	else
560*4882a593Smuzhiyun 		priv->rss.enable = false;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	stmmac_rss_configure(priv, priv->hw, &priv->rss,
563*4882a593Smuzhiyun 			     priv->plat->rx_queues_to_use);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun /**
567*4882a593Smuzhiyun  *  uio_mac_enable_rx_queues - Enable MAC rx queues
568*4882a593Smuzhiyun  *  @priv: driver private structure
569*4882a593Smuzhiyun  *  Description: It is used for enabling the rx queues in the MAC
570*4882a593Smuzhiyun  */
uio_mac_enable_rx_queues(struct stmmac_priv * priv)571*4882a593Smuzhiyun static void uio_mac_enable_rx_queues(struct stmmac_priv *priv)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	u32 rx_queues_count = priv->plat->rx_queues_to_use;
574*4882a593Smuzhiyun 	int queue;
575*4882a593Smuzhiyun 	u8 mode;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	for (queue = 0; queue < rx_queues_count; queue++) {
578*4882a593Smuzhiyun 		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
579*4882a593Smuzhiyun 		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun /**
584*4882a593Smuzhiyun  *  rockchip_gmac_uio_mtl_configuration - Configure MTL
585*4882a593Smuzhiyun  *  @priv: driver private structure
586*4882a593Smuzhiyun  *  Description: It is used for configuring MTL
587*4882a593Smuzhiyun  */
rockchip_gmac_uio_mtl_configuration(struct stmmac_priv * priv)588*4882a593Smuzhiyun static void rockchip_gmac_uio_mtl_configuration(struct stmmac_priv *priv)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	u32 rx_queues_count = priv->plat->rx_queues_to_use;
591*4882a593Smuzhiyun 	u32 tx_queues_count = priv->plat->tx_queues_to_use;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	if (tx_queues_count > 1)
594*4882a593Smuzhiyun 		uio_set_tx_queue_weight(priv);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* Configure MTL RX algorithms */
597*4882a593Smuzhiyun 	if (rx_queues_count > 1)
598*4882a593Smuzhiyun 		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
599*4882a593Smuzhiyun 				priv->plat->rx_sched_algorithm);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	/* Configure MTL TX algorithms */
602*4882a593Smuzhiyun 	if (tx_queues_count > 1)
603*4882a593Smuzhiyun 		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
604*4882a593Smuzhiyun 				priv->plat->tx_sched_algorithm);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/* Configure CBS in AVB TX queues */
607*4882a593Smuzhiyun 	if (tx_queues_count > 1)
608*4882a593Smuzhiyun 		uio_configure_cbs(priv);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* Map RX MTL to DMA channels */
611*4882a593Smuzhiyun 	uio_rx_queue_dma_chan_map(priv);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/* Enable MAC RX Queues */
614*4882a593Smuzhiyun 	uio_mac_enable_rx_queues(priv);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* Set RX priorities */
617*4882a593Smuzhiyun 	if (rx_queues_count > 1)
618*4882a593Smuzhiyun 		uio_mac_config_rx_queues_prio(priv);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/* Set TX priorities */
621*4882a593Smuzhiyun 	if (tx_queues_count > 1)
622*4882a593Smuzhiyun 		uio_mac_config_tx_queues_prio(priv);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* Set RX routing */
625*4882a593Smuzhiyun 	if (rx_queues_count > 1)
626*4882a593Smuzhiyun 		uio_mac_config_rx_queues_routing(priv);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* Receive Side Scaling */
629*4882a593Smuzhiyun 	if (rx_queues_count > 1)
630*4882a593Smuzhiyun 		uio_mac_config_rss(priv);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
uio_safety_feat_configuration(struct stmmac_priv * priv)633*4882a593Smuzhiyun static void uio_safety_feat_configuration(struct stmmac_priv *priv)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	if (priv->dma_cap.asp) {
636*4882a593Smuzhiyun 		netdev_info(priv->dev, "Enabling Safety Features\n");
637*4882a593Smuzhiyun 		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
638*4882a593Smuzhiyun 	} else {
639*4882a593Smuzhiyun 		netdev_info(priv->dev, "No Safety Features support found\n");
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun /**
644*4882a593Smuzhiyun  *  uio_dma_operation_mode - HW DMA operation mode
645*4882a593Smuzhiyun  *  @priv: driver private structure
646*4882a593Smuzhiyun  *  Description: it is used for configuring the DMA operation mode register in
647*4882a593Smuzhiyun  *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
648*4882a593Smuzhiyun  */
uio_dma_operation_mode(struct stmmac_priv * priv)649*4882a593Smuzhiyun static void uio_dma_operation_mode(struct stmmac_priv *priv)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	u32 rx_channels_count = priv->plat->rx_queues_to_use;
652*4882a593Smuzhiyun 	u32 tx_channels_count = priv->plat->tx_queues_to_use;
653*4882a593Smuzhiyun 	int rxfifosz = priv->plat->rx_fifo_size;
654*4882a593Smuzhiyun 	int txfifosz = priv->plat->tx_fifo_size;
655*4882a593Smuzhiyun 	u32 txmode = 0;
656*4882a593Smuzhiyun 	u32 rxmode = 0;
657*4882a593Smuzhiyun 	u32 chan = 0;
658*4882a593Smuzhiyun 	u8 qmode = 0;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (rxfifosz == 0)
661*4882a593Smuzhiyun 		rxfifosz = priv->dma_cap.rx_fifo_size;
662*4882a593Smuzhiyun 	if (txfifosz == 0)
663*4882a593Smuzhiyun 		txfifosz = priv->dma_cap.tx_fifo_size;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/* Adjust for real per queue fifo size */
666*4882a593Smuzhiyun 	rxfifosz /= rx_channels_count;
667*4882a593Smuzhiyun 	txfifosz /= tx_channels_count;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	if (priv->plat->force_thresh_dma_mode) {
670*4882a593Smuzhiyun 		txmode = tc;
671*4882a593Smuzhiyun 		rxmode = tc;
672*4882a593Smuzhiyun 	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
673*4882a593Smuzhiyun 		/* In case of GMAC, SF mode can be enabled
674*4882a593Smuzhiyun 		 * to perform the TX COE in HW. This depends on:
675*4882a593Smuzhiyun 		 * 1) TX COE if actually supported
676*4882a593Smuzhiyun 		 * 2) There is no bugged Jumbo frame support
677*4882a593Smuzhiyun 		 *    that needs to not insert csum in the TDES.
678*4882a593Smuzhiyun 		 */
679*4882a593Smuzhiyun 		txmode = SF_DMA_MODE;
680*4882a593Smuzhiyun 		rxmode = SF_DMA_MODE;
681*4882a593Smuzhiyun 		priv->xstats.threshold = SF_DMA_MODE;
682*4882a593Smuzhiyun 	} else {
683*4882a593Smuzhiyun 		txmode = tc;
684*4882a593Smuzhiyun 		rxmode = SF_DMA_MODE;
685*4882a593Smuzhiyun 	}
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	/* configure all channels */
688*4882a593Smuzhiyun 	for (chan = 0; chan < rx_channels_count; chan++) {
689*4882a593Smuzhiyun 		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
692*4882a593Smuzhiyun 				   rxfifosz, qmode);
693*4882a593Smuzhiyun 		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
694*4882a593Smuzhiyun 				      chan);
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	for (chan = 0; chan < tx_channels_count; chan++) {
698*4882a593Smuzhiyun 		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
701*4882a593Smuzhiyun 				   txfifosz, qmode);
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun /**
706*4882a593Smuzhiyun  *  rockchip_gmac_uio_hw_setup - setup mac in a usable state.
707*4882a593Smuzhiyun  *  @dev : pointer to the device structure.
708*4882a593Smuzhiyun  *  @init_ptp: initialize PTP if set
709*4882a593Smuzhiyun  *  Description:
710*4882a593Smuzhiyun  *  this is the main function to setup the HW in a usable state because the
711*4882a593Smuzhiyun  *  dma engine is reset, the core registers are configured (e.g. AXI,
712*4882a593Smuzhiyun  *  Checksum features, timers). The DMA is ready to start receiving and
713*4882a593Smuzhiyun  *  transmitting.
714*4882a593Smuzhiyun  *  Return value:
715*4882a593Smuzhiyun  *  0 on success and an appropriate (-)ve integer as defined in errno.h
716*4882a593Smuzhiyun  *  file on failure.
717*4882a593Smuzhiyun  */
rockchip_gmac_uio_hw_setup(struct net_device * dev,bool init_ptp)718*4882a593Smuzhiyun static int rockchip_gmac_uio_hw_setup(struct net_device *dev, bool init_ptp)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	struct stmmac_priv *priv = netdev_priv(dev);
721*4882a593Smuzhiyun 	int ret;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/* DMA initialization and SW reset */
724*4882a593Smuzhiyun 	ret = rockchip_gmac_uio_init_dma_engine(priv);
725*4882a593Smuzhiyun 	if (ret < 0) {
726*4882a593Smuzhiyun 		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
727*4882a593Smuzhiyun 			   __func__);
728*4882a593Smuzhiyun 		return ret;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	/* Copy the MAC addr into the HW  */
732*4882a593Smuzhiyun 	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	/* PS and related bits will be programmed according to the speed */
735*4882a593Smuzhiyun 	if (priv->hw->pcs) {
736*4882a593Smuzhiyun 		int speed = priv->plat->mac_port_sel_speed;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 		if (speed == SPEED_10 || speed == SPEED_100 ||
739*4882a593Smuzhiyun 		    speed == SPEED_1000) {
740*4882a593Smuzhiyun 			priv->hw->ps = speed;
741*4882a593Smuzhiyun 		} else {
742*4882a593Smuzhiyun 			dev_warn(priv->device, "invalid port speed\n");
743*4882a593Smuzhiyun 			priv->hw->ps = 0;
744*4882a593Smuzhiyun 		}
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	/* Initialize the MAC Core */
748*4882a593Smuzhiyun 	stmmac_core_init(priv, priv->hw, dev);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	/* Initialize MTL*/
751*4882a593Smuzhiyun 	rockchip_gmac_uio_mtl_configuration(priv);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	/* Initialize Safety Features */
754*4882a593Smuzhiyun 	uio_safety_feat_configuration(priv);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	ret = stmmac_rx_ipc(priv, priv->hw);
757*4882a593Smuzhiyun 	if (!ret) {
758*4882a593Smuzhiyun 		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
759*4882a593Smuzhiyun 		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
760*4882a593Smuzhiyun 		priv->hw->rx_csum = 0;
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	/* Enable the MAC Rx/Tx */
764*4882a593Smuzhiyun 	stmmac_mac_set(priv, priv->ioaddr, true);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/* Set the HW DMA mode and the COE */
767*4882a593Smuzhiyun 	uio_dma_operation_mode(priv);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (priv->hw->pcs)
770*4882a593Smuzhiyun 		stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/* set TX and RX rings length */
773*4882a593Smuzhiyun 	uio_set_rings_length(priv);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	return 0;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
uio_set_bfsize(int mtu,int bufsize)778*4882a593Smuzhiyun static int uio_set_bfsize(int mtu, int bufsize)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	int ret = bufsize;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	if (mtu >= BUF_SIZE_8KiB)
783*4882a593Smuzhiyun 		ret = BUF_SIZE_16KiB;
784*4882a593Smuzhiyun 	else if (mtu >= BUF_SIZE_4KiB)
785*4882a593Smuzhiyun 		ret = BUF_SIZE_8KiB;
786*4882a593Smuzhiyun 	else if (mtu >= BUF_SIZE_2KiB)
787*4882a593Smuzhiyun 		ret = BUF_SIZE_4KiB;
788*4882a593Smuzhiyun 	else if (mtu > DEFAULT_BUFSIZE)
789*4882a593Smuzhiyun 		ret = BUF_SIZE_2KiB;
790*4882a593Smuzhiyun 	else
791*4882a593Smuzhiyun 		ret = DEFAULT_BUFSIZE;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return ret;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun /**
797*4882a593Smuzhiyun  *  uio_open - open entry point of the driver
798*4882a593Smuzhiyun  *  @dev : pointer to the device structure.
799*4882a593Smuzhiyun  *  Description:
800*4882a593Smuzhiyun  *  This function is the open entry point of the driver.
801*4882a593Smuzhiyun  *  Return value:
802*4882a593Smuzhiyun  *  0 on success and an appropriate (-)ve integer as defined in errno.h
803*4882a593Smuzhiyun  *  file on failure.
804*4882a593Smuzhiyun  */
uio_open(struct net_device * dev)805*4882a593Smuzhiyun static int uio_open(struct net_device *dev)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct stmmac_priv *priv = netdev_priv(dev);
808*4882a593Smuzhiyun 	int bfsize = 0;
809*4882a593Smuzhiyun 	int ret;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	if (priv->hw->pcs != STMMAC_PCS_TBI &&
812*4882a593Smuzhiyun 	    priv->hw->pcs != STMMAC_PCS_RTBI &&
813*4882a593Smuzhiyun 	    !priv->hw->xpcs) {
814*4882a593Smuzhiyun 		ret = rockchip_gmac_uio_init_phy(dev);
815*4882a593Smuzhiyun 		if (ret) {
816*4882a593Smuzhiyun 			netdev_err(priv->dev,
817*4882a593Smuzhiyun 				   "%s: Cannot attach to PHY (error: %d)\n",
818*4882a593Smuzhiyun 				   __func__, ret);
819*4882a593Smuzhiyun 			return ret;
820*4882a593Smuzhiyun 		}
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	/* Extra statistics */
824*4882a593Smuzhiyun 	priv->xstats.threshold = tc;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
827*4882a593Smuzhiyun 	if (bfsize < 0)
828*4882a593Smuzhiyun 		bfsize = 0;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	if (bfsize < BUF_SIZE_16KiB)
831*4882a593Smuzhiyun 		bfsize = uio_set_bfsize(dev->mtu, priv->dma_buf_sz);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	priv->dma_buf_sz = bfsize;
834*4882a593Smuzhiyun 	buf_sz = bfsize;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	if (!priv->dma_tx_size)
839*4882a593Smuzhiyun 		priv->dma_tx_size = DMA_DEFAULT_TX_SIZE;
840*4882a593Smuzhiyun 	if (!priv->dma_rx_size)
841*4882a593Smuzhiyun 		priv->dma_rx_size = DMA_DEFAULT_RX_SIZE;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	ret = uio_alloc_dma_desc_resources(priv);
844*4882a593Smuzhiyun 	if (ret < 0) {
845*4882a593Smuzhiyun 		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
846*4882a593Smuzhiyun 			   __func__);
847*4882a593Smuzhiyun 		goto dma_desc_error;
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	ret = rockchip_gmac_uio_hw_setup(dev, true);
851*4882a593Smuzhiyun 	if (ret < 0) {
852*4882a593Smuzhiyun 		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
853*4882a593Smuzhiyun 		goto init_error;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	phylink_start(priv->phylink);
857*4882a593Smuzhiyun 	/* We may have called phylink_speed_down before */
858*4882a593Smuzhiyun 	phylink_speed_up(priv->phylink);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	return 0;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun init_error:
863*4882a593Smuzhiyun 	uio_free_dma_desc_resources(priv);
864*4882a593Smuzhiyun dma_desc_error:
865*4882a593Smuzhiyun 	phylink_disconnect_phy(priv->phylink);
866*4882a593Smuzhiyun 	return ret;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun /**
870*4882a593Smuzhiyun  *  uio_release - close entry point of the driver
871*4882a593Smuzhiyun  *  @dev : device pointer.
872*4882a593Smuzhiyun  *  Description:
873*4882a593Smuzhiyun  *  This is the stop entry point of the driver.
874*4882a593Smuzhiyun  */
uio_release(struct net_device * dev)875*4882a593Smuzhiyun static int uio_release(struct net_device *dev)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	struct stmmac_priv *priv = netdev_priv(dev);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	/* Stop and disconnect the PHY */
880*4882a593Smuzhiyun 	if (dev->phydev) {
881*4882a593Smuzhiyun 		phy_stop(dev->phydev);
882*4882a593Smuzhiyun 		phy_disconnect(dev->phydev);
883*4882a593Smuzhiyun 		if (priv->plat->integrated_phy_power)
884*4882a593Smuzhiyun 			priv->plat->integrated_phy_power(priv->plat->bsp_priv,
885*4882a593Smuzhiyun 							 false);
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	/* Release and free the Rx/Tx resources */
889*4882a593Smuzhiyun 	uio_free_dma_desc_resources(priv);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	/* Disable the MAC Rx/Tx */
892*4882a593Smuzhiyun 	stmmac_mac_set(priv, priv->ioaddr, false);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	netif_carrier_off(dev);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	return 0;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun /**
900*4882a593Smuzhiyun  * rockchip_gmac_uio_probe() platform driver probe routine
901*4882a593Smuzhiyun  * - register uio devices filled with memory maps retrieved
902*4882a593Smuzhiyun  * from device tree
903*4882a593Smuzhiyun  */
rockchip_gmac_uio_probe(struct platform_device * pdev)904*4882a593Smuzhiyun static int rockchip_gmac_uio_probe(struct platform_device *pdev)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
907*4882a593Smuzhiyun 	struct device_node *np = dev->of_node, *mac_node;
908*4882a593Smuzhiyun 	struct rockchip_gmac_uio_pdev_info *pdev_info;
909*4882a593Smuzhiyun 	struct net_device *netdev;
910*4882a593Smuzhiyun 	struct stmmac_priv *priv;
911*4882a593Smuzhiyun 	struct uio_info *uio;
912*4882a593Smuzhiyun 	struct resource *res;
913*4882a593Smuzhiyun 	int err = 0;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	pdev_info = devm_kzalloc(dev, sizeof(struct rockchip_gmac_uio_pdev_info),
916*4882a593Smuzhiyun 				 GFP_KERNEL);
917*4882a593Smuzhiyun 	if (!pdev_info)
918*4882a593Smuzhiyun 		return -ENOMEM;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	uio = &pdev_info->uio;
921*4882a593Smuzhiyun 	pdev_info->dev = dev;
922*4882a593Smuzhiyun 	mac_node = of_parse_phandle(np, "rockchip,ethernet", 0);
923*4882a593Smuzhiyun 	if (!mac_node)
924*4882a593Smuzhiyun 		return -ENODEV;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	if (of_device_is_available(mac_node)) {
927*4882a593Smuzhiyun 		netdev = of_find_net_device_by_node(mac_node);
928*4882a593Smuzhiyun 		of_node_put(mac_node);
929*4882a593Smuzhiyun 		if (!netdev)
930*4882a593Smuzhiyun 			return -ENODEV;
931*4882a593Smuzhiyun 	} else {
932*4882a593Smuzhiyun 		of_node_put(mac_node);
933*4882a593Smuzhiyun 		return -EINVAL;
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	pdev_info->ndev = netdev;
937*4882a593Smuzhiyun 	rtnl_lock();
938*4882a593Smuzhiyun 	dev_close(netdev);
939*4882a593Smuzhiyun 	rtnl_unlock();
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	rtnl_lock();
942*4882a593Smuzhiyun 	err = uio_open(netdev);
943*4882a593Smuzhiyun 	if (err) {
944*4882a593Smuzhiyun 		rtnl_unlock();
945*4882a593Smuzhiyun 		dev_err(dev, "Failed to open stmmac resource: %d\n", err);
946*4882a593Smuzhiyun 		return err;
947*4882a593Smuzhiyun 	}
948*4882a593Smuzhiyun 	rtnl_unlock();
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	priv = netdev_priv(netdev);
951*4882a593Smuzhiyun 	snprintf(pdev_info->name, sizeof(pdev_info->name), "uio_%s",
952*4882a593Smuzhiyun 		 netdev->name);
953*4882a593Smuzhiyun 	uio->name = pdev_info->name;
954*4882a593Smuzhiyun 	uio->version = DRIVER_VERSION;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
957*4882a593Smuzhiyun 	if (!res)
958*4882a593Smuzhiyun 		return -ENODEV;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	uio->mem[0].name = "eth_regs";
961*4882a593Smuzhiyun 	uio->mem[0].addr = res->start & PAGE_MASK;
962*4882a593Smuzhiyun 	uio->mem[0].size = PAGE_ALIGN(resource_size(res));
963*4882a593Smuzhiyun 	uio->mem[0].memtype = UIO_MEM_PHYS;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	uio->mem[1].name = "eth_rx_bd";
966*4882a593Smuzhiyun 	uio->mem[1].addr = priv->rx_queue[0].dma_rx_phy;
967*4882a593Smuzhiyun 	uio->mem[1].size = priv->dma_rx_size * sizeof(struct dma_desc);
968*4882a593Smuzhiyun 	uio->mem[1].memtype = UIO_MEM_PHYS;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	uio->mem[2].name = "eth_tx_bd";
971*4882a593Smuzhiyun 	uio->mem[2].addr = priv->tx_queue[0].dma_tx_phy;
972*4882a593Smuzhiyun 	uio->mem[2].size = priv->dma_tx_size * sizeof(struct dma_desc);
973*4882a593Smuzhiyun 	uio->mem[2].memtype = UIO_MEM_PHYS;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	uio->open = rockchip_gmac_uio_open;
976*4882a593Smuzhiyun 	uio->release = rockchip_gmac_uio_release;
977*4882a593Smuzhiyun 	/* Custom mmap function. */
978*4882a593Smuzhiyun 	uio->mmap = rockchip_gmac_uio_mmap;
979*4882a593Smuzhiyun 	uio->priv = pdev_info;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	err = uio_register_device(dev, uio);
982*4882a593Smuzhiyun 	if (err) {
983*4882a593Smuzhiyun 		dev_err(dev, "Failed to register uio device: %d\n", err);
984*4882a593Smuzhiyun 		return err;
985*4882a593Smuzhiyun 	}
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	pdev_info->map_num = 3;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	dev_info(dev, "Registered %s uio devices, %d register maps attached\n",
990*4882a593Smuzhiyun 		 pdev_info->name, pdev_info->map_num);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pdev_info);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	return 0;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun /**
998*4882a593Smuzhiyun  * rockchip_gmac_uio_remove() - ROCKCHIP ETH UIO platform driver release
999*4882a593Smuzhiyun  * routine - unregister uio devices
1000*4882a593Smuzhiyun  */
rockchip_gmac_uio_remove(struct platform_device * pdev)1001*4882a593Smuzhiyun static int rockchip_gmac_uio_remove(struct platform_device *pdev)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun 	struct rockchip_gmac_uio_pdev_info *pdev_info =
1004*4882a593Smuzhiyun 					platform_get_drvdata(pdev);
1005*4882a593Smuzhiyun 	struct net_device *netdev;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	if (!pdev_info)
1008*4882a593Smuzhiyun 		return -EINVAL;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	netdev = pdev_info->ndev;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	uio_unregister_device(&pdev_info->uio);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	if (netdev) {
1015*4882a593Smuzhiyun 		rtnl_lock();
1016*4882a593Smuzhiyun 		uio_release(netdev);
1017*4882a593Smuzhiyun 		rtnl_unlock();
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	platform_set_drvdata(pdev, NULL);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	if (netdev) {
1023*4882a593Smuzhiyun 		rtnl_lock();
1024*4882a593Smuzhiyun 		dev_open(netdev, NULL);
1025*4882a593Smuzhiyun 		rtnl_unlock();
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	return 0;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun static const struct of_device_id rockchip_gmac_uio_of_match[] = {
1032*4882a593Smuzhiyun 	{ .compatible	= "rockchip,uio-gmac", },
1033*4882a593Smuzhiyun 	{ }
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun static struct platform_driver rockchip_gmac_uio_driver = {
1037*4882a593Smuzhiyun 	.driver = {
1038*4882a593Smuzhiyun 		.owner		= THIS_MODULE,
1039*4882a593Smuzhiyun 		.name		= DRIVER_NAME,
1040*4882a593Smuzhiyun 		.of_match_table	= rockchip_gmac_uio_of_match,
1041*4882a593Smuzhiyun 	},
1042*4882a593Smuzhiyun 	.probe	= rockchip_gmac_uio_probe,
1043*4882a593Smuzhiyun 	.remove	= rockchip_gmac_uio_remove,
1044*4882a593Smuzhiyun };
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun module_platform_driver(rockchip_gmac_uio_driver);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1049*4882a593Smuzhiyun MODULE_AUTHOR("ROCKCHIP");
1050*4882a593Smuzhiyun MODULE_DESCRIPTION("ROCKCHIP GMAC UIO Driver");
1051