xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/stmmac_tc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 Synopsys, Inc. and/or its affiliates.
4*4882a593Smuzhiyun  * stmmac TC Handling (HW only)
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <net/pkt_cls.h>
8*4882a593Smuzhiyun #include <net/tc_act/tc_gact.h>
9*4882a593Smuzhiyun #include "common.h"
10*4882a593Smuzhiyun #include "dwmac4.h"
11*4882a593Smuzhiyun #include "dwmac5.h"
12*4882a593Smuzhiyun #include "stmmac.h"
13*4882a593Smuzhiyun 
tc_fill_all_pass_entry(struct stmmac_tc_entry * entry)14*4882a593Smuzhiyun static void tc_fill_all_pass_entry(struct stmmac_tc_entry *entry)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun 	memset(entry, 0, sizeof(*entry));
17*4882a593Smuzhiyun 	entry->in_use = true;
18*4882a593Smuzhiyun 	entry->is_last = true;
19*4882a593Smuzhiyun 	entry->is_frag = false;
20*4882a593Smuzhiyun 	entry->prio = ~0x0;
21*4882a593Smuzhiyun 	entry->handle = 0;
22*4882a593Smuzhiyun 	entry->val.match_data = 0x0;
23*4882a593Smuzhiyun 	entry->val.match_en = 0x0;
24*4882a593Smuzhiyun 	entry->val.af = 1;
25*4882a593Smuzhiyun 	entry->val.dma_ch_no = 0x0;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
tc_find_entry(struct stmmac_priv * priv,struct tc_cls_u32_offload * cls,bool free)28*4882a593Smuzhiyun static struct stmmac_tc_entry *tc_find_entry(struct stmmac_priv *priv,
29*4882a593Smuzhiyun 					     struct tc_cls_u32_offload *cls,
30*4882a593Smuzhiyun 					     bool free)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	struct stmmac_tc_entry *entry, *first = NULL, *dup = NULL;
33*4882a593Smuzhiyun 	u32 loc = cls->knode.handle;
34*4882a593Smuzhiyun 	int i;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	for (i = 0; i < priv->tc_entries_max; i++) {
37*4882a593Smuzhiyun 		entry = &priv->tc_entries[i];
38*4882a593Smuzhiyun 		if (!entry->in_use && !first && free)
39*4882a593Smuzhiyun 			first = entry;
40*4882a593Smuzhiyun 		if ((entry->handle == loc) && !free && !entry->is_frag)
41*4882a593Smuzhiyun 			dup = entry;
42*4882a593Smuzhiyun 	}
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	if (dup)
45*4882a593Smuzhiyun 		return dup;
46*4882a593Smuzhiyun 	if (first) {
47*4882a593Smuzhiyun 		first->handle = loc;
48*4882a593Smuzhiyun 		first->in_use = true;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 		/* Reset HW values */
51*4882a593Smuzhiyun 		memset(&first->val, 0, sizeof(first->val));
52*4882a593Smuzhiyun 	}
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return first;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
tc_fill_actions(struct stmmac_tc_entry * entry,struct stmmac_tc_entry * frag,struct tc_cls_u32_offload * cls)57*4882a593Smuzhiyun static int tc_fill_actions(struct stmmac_tc_entry *entry,
58*4882a593Smuzhiyun 			   struct stmmac_tc_entry *frag,
59*4882a593Smuzhiyun 			   struct tc_cls_u32_offload *cls)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct stmmac_tc_entry *action_entry = entry;
62*4882a593Smuzhiyun 	const struct tc_action *act;
63*4882a593Smuzhiyun 	struct tcf_exts *exts;
64*4882a593Smuzhiyun 	int i;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	exts = cls->knode.exts;
67*4882a593Smuzhiyun 	if (!tcf_exts_has_actions(exts))
68*4882a593Smuzhiyun 		return -EINVAL;
69*4882a593Smuzhiyun 	if (frag)
70*4882a593Smuzhiyun 		action_entry = frag;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	tcf_exts_for_each_action(i, act, exts) {
73*4882a593Smuzhiyun 		/* Accept */
74*4882a593Smuzhiyun 		if (is_tcf_gact_ok(act)) {
75*4882a593Smuzhiyun 			action_entry->val.af = 1;
76*4882a593Smuzhiyun 			break;
77*4882a593Smuzhiyun 		}
78*4882a593Smuzhiyun 		/* Drop */
79*4882a593Smuzhiyun 		if (is_tcf_gact_shot(act)) {
80*4882a593Smuzhiyun 			action_entry->val.rf = 1;
81*4882a593Smuzhiyun 			break;
82*4882a593Smuzhiyun 		}
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 		/* Unsupported */
85*4882a593Smuzhiyun 		return -EINVAL;
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
tc_fill_entry(struct stmmac_priv * priv,struct tc_cls_u32_offload * cls)91*4882a593Smuzhiyun static int tc_fill_entry(struct stmmac_priv *priv,
92*4882a593Smuzhiyun 			 struct tc_cls_u32_offload *cls)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	struct stmmac_tc_entry *entry, *frag = NULL;
95*4882a593Smuzhiyun 	struct tc_u32_sel *sel = cls->knode.sel;
96*4882a593Smuzhiyun 	u32 off, data, mask, real_off, rem;
97*4882a593Smuzhiyun 	u32 prio = cls->common.prio << 16;
98*4882a593Smuzhiyun 	int ret;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Only 1 match per entry */
101*4882a593Smuzhiyun 	if (sel->nkeys <= 0 || sel->nkeys > 1)
102*4882a593Smuzhiyun 		return -EINVAL;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	off = sel->keys[0].off << sel->offshift;
105*4882a593Smuzhiyun 	data = sel->keys[0].val;
106*4882a593Smuzhiyun 	mask = sel->keys[0].mask;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	switch (ntohs(cls->common.protocol)) {
109*4882a593Smuzhiyun 	case ETH_P_ALL:
110*4882a593Smuzhiyun 		break;
111*4882a593Smuzhiyun 	case ETH_P_IP:
112*4882a593Smuzhiyun 		off += ETH_HLEN;
113*4882a593Smuzhiyun 		break;
114*4882a593Smuzhiyun 	default:
115*4882a593Smuzhiyun 		return -EINVAL;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (off > priv->tc_off_max)
119*4882a593Smuzhiyun 		return -EINVAL;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	real_off = off / 4;
122*4882a593Smuzhiyun 	rem = off % 4;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	entry = tc_find_entry(priv, cls, true);
125*4882a593Smuzhiyun 	if (!entry)
126*4882a593Smuzhiyun 		return -EINVAL;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (rem) {
129*4882a593Smuzhiyun 		frag = tc_find_entry(priv, cls, true);
130*4882a593Smuzhiyun 		if (!frag) {
131*4882a593Smuzhiyun 			ret = -EINVAL;
132*4882a593Smuzhiyun 			goto err_unuse;
133*4882a593Smuzhiyun 		}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		entry->frag_ptr = frag;
136*4882a593Smuzhiyun 		entry->val.match_en = (mask << (rem * 8)) &
137*4882a593Smuzhiyun 			GENMASK(31, rem * 8);
138*4882a593Smuzhiyun 		entry->val.match_data = (data << (rem * 8)) &
139*4882a593Smuzhiyun 			GENMASK(31, rem * 8);
140*4882a593Smuzhiyun 		entry->val.frame_offset = real_off;
141*4882a593Smuzhiyun 		entry->prio = prio;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 		frag->val.match_en = (mask >> (rem * 8)) &
144*4882a593Smuzhiyun 			GENMASK(rem * 8 - 1, 0);
145*4882a593Smuzhiyun 		frag->val.match_data = (data >> (rem * 8)) &
146*4882a593Smuzhiyun 			GENMASK(rem * 8 - 1, 0);
147*4882a593Smuzhiyun 		frag->val.frame_offset = real_off + 1;
148*4882a593Smuzhiyun 		frag->prio = prio;
149*4882a593Smuzhiyun 		frag->is_frag = true;
150*4882a593Smuzhiyun 	} else {
151*4882a593Smuzhiyun 		entry->frag_ptr = NULL;
152*4882a593Smuzhiyun 		entry->val.match_en = mask;
153*4882a593Smuzhiyun 		entry->val.match_data = data;
154*4882a593Smuzhiyun 		entry->val.frame_offset = real_off;
155*4882a593Smuzhiyun 		entry->prio = prio;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	ret = tc_fill_actions(entry, frag, cls);
159*4882a593Smuzhiyun 	if (ret)
160*4882a593Smuzhiyun 		goto err_unuse;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun err_unuse:
165*4882a593Smuzhiyun 	if (frag)
166*4882a593Smuzhiyun 		frag->in_use = false;
167*4882a593Smuzhiyun 	entry->in_use = false;
168*4882a593Smuzhiyun 	return ret;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
tc_unfill_entry(struct stmmac_priv * priv,struct tc_cls_u32_offload * cls)171*4882a593Smuzhiyun static void tc_unfill_entry(struct stmmac_priv *priv,
172*4882a593Smuzhiyun 			    struct tc_cls_u32_offload *cls)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	struct stmmac_tc_entry *entry;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	entry = tc_find_entry(priv, cls, false);
177*4882a593Smuzhiyun 	if (!entry)
178*4882a593Smuzhiyun 		return;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	entry->in_use = false;
181*4882a593Smuzhiyun 	if (entry->frag_ptr) {
182*4882a593Smuzhiyun 		entry = entry->frag_ptr;
183*4882a593Smuzhiyun 		entry->is_frag = false;
184*4882a593Smuzhiyun 		entry->in_use = false;
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
tc_config_knode(struct stmmac_priv * priv,struct tc_cls_u32_offload * cls)188*4882a593Smuzhiyun static int tc_config_knode(struct stmmac_priv *priv,
189*4882a593Smuzhiyun 			   struct tc_cls_u32_offload *cls)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	int ret;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	ret = tc_fill_entry(priv, cls);
194*4882a593Smuzhiyun 	if (ret)
195*4882a593Smuzhiyun 		return ret;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	ret = stmmac_rxp_config(priv, priv->hw->pcsr, priv->tc_entries,
198*4882a593Smuzhiyun 			priv->tc_entries_max);
199*4882a593Smuzhiyun 	if (ret)
200*4882a593Smuzhiyun 		goto err_unfill;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun err_unfill:
205*4882a593Smuzhiyun 	tc_unfill_entry(priv, cls);
206*4882a593Smuzhiyun 	return ret;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
tc_delete_knode(struct stmmac_priv * priv,struct tc_cls_u32_offload * cls)209*4882a593Smuzhiyun static int tc_delete_knode(struct stmmac_priv *priv,
210*4882a593Smuzhiyun 			   struct tc_cls_u32_offload *cls)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	int ret;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* Set entry and fragments as not used */
215*4882a593Smuzhiyun 	tc_unfill_entry(priv, cls);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	ret = stmmac_rxp_config(priv, priv->hw->pcsr, priv->tc_entries,
218*4882a593Smuzhiyun 			priv->tc_entries_max);
219*4882a593Smuzhiyun 	if (ret)
220*4882a593Smuzhiyun 		return ret;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
tc_setup_cls_u32(struct stmmac_priv * priv,struct tc_cls_u32_offload * cls)225*4882a593Smuzhiyun static int tc_setup_cls_u32(struct stmmac_priv *priv,
226*4882a593Smuzhiyun 			    struct tc_cls_u32_offload *cls)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	switch (cls->command) {
229*4882a593Smuzhiyun 	case TC_CLSU32_REPLACE_KNODE:
230*4882a593Smuzhiyun 		tc_unfill_entry(priv, cls);
231*4882a593Smuzhiyun 		fallthrough;
232*4882a593Smuzhiyun 	case TC_CLSU32_NEW_KNODE:
233*4882a593Smuzhiyun 		return tc_config_knode(priv, cls);
234*4882a593Smuzhiyun 	case TC_CLSU32_DELETE_KNODE:
235*4882a593Smuzhiyun 		return tc_delete_knode(priv, cls);
236*4882a593Smuzhiyun 	default:
237*4882a593Smuzhiyun 		return -EOPNOTSUPP;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
tc_init(struct stmmac_priv * priv)241*4882a593Smuzhiyun static int tc_init(struct stmmac_priv *priv)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct dma_features *dma_cap = &priv->dma_cap;
244*4882a593Smuzhiyun 	unsigned int count;
245*4882a593Smuzhiyun 	int i;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (dma_cap->l3l4fnum) {
248*4882a593Smuzhiyun 		priv->flow_entries_max = dma_cap->l3l4fnum;
249*4882a593Smuzhiyun 		priv->flow_entries = devm_kcalloc(priv->device,
250*4882a593Smuzhiyun 						  dma_cap->l3l4fnum,
251*4882a593Smuzhiyun 						  sizeof(*priv->flow_entries),
252*4882a593Smuzhiyun 						  GFP_KERNEL);
253*4882a593Smuzhiyun 		if (!priv->flow_entries)
254*4882a593Smuzhiyun 			return -ENOMEM;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		for (i = 0; i < priv->flow_entries_max; i++)
257*4882a593Smuzhiyun 			priv->flow_entries[i].idx = i;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		dev_info(priv->device, "Enabled Flow TC (entries=%d)\n",
260*4882a593Smuzhiyun 			 priv->flow_entries_max);
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* Fail silently as we can still use remaining features, e.g. CBS */
264*4882a593Smuzhiyun 	if (!dma_cap->frpsel)
265*4882a593Smuzhiyun 		return 0;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	switch (dma_cap->frpbs) {
268*4882a593Smuzhiyun 	case 0x0:
269*4882a593Smuzhiyun 		priv->tc_off_max = 64;
270*4882a593Smuzhiyun 		break;
271*4882a593Smuzhiyun 	case 0x1:
272*4882a593Smuzhiyun 		priv->tc_off_max = 128;
273*4882a593Smuzhiyun 		break;
274*4882a593Smuzhiyun 	case 0x2:
275*4882a593Smuzhiyun 		priv->tc_off_max = 256;
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 	default:
278*4882a593Smuzhiyun 		return -EINVAL;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	switch (dma_cap->frpes) {
282*4882a593Smuzhiyun 	case 0x0:
283*4882a593Smuzhiyun 		count = 64;
284*4882a593Smuzhiyun 		break;
285*4882a593Smuzhiyun 	case 0x1:
286*4882a593Smuzhiyun 		count = 128;
287*4882a593Smuzhiyun 		break;
288*4882a593Smuzhiyun 	case 0x2:
289*4882a593Smuzhiyun 		count = 256;
290*4882a593Smuzhiyun 		break;
291*4882a593Smuzhiyun 	default:
292*4882a593Smuzhiyun 		return -EINVAL;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* Reserve one last filter which lets all pass */
296*4882a593Smuzhiyun 	priv->tc_entries_max = count;
297*4882a593Smuzhiyun 	priv->tc_entries = devm_kcalloc(priv->device,
298*4882a593Smuzhiyun 			count, sizeof(*priv->tc_entries), GFP_KERNEL);
299*4882a593Smuzhiyun 	if (!priv->tc_entries)
300*4882a593Smuzhiyun 		return -ENOMEM;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	tc_fill_all_pass_entry(&priv->tc_entries[count - 1]);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	dev_info(priv->device, "Enabling HW TC (entries=%d, max_off=%d)\n",
305*4882a593Smuzhiyun 			priv->tc_entries_max, priv->tc_off_max);
306*4882a593Smuzhiyun 	return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
tc_setup_cbs(struct stmmac_priv * priv,struct tc_cbs_qopt_offload * qopt)309*4882a593Smuzhiyun static int tc_setup_cbs(struct stmmac_priv *priv,
310*4882a593Smuzhiyun 			struct tc_cbs_qopt_offload *qopt)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	u32 tx_queues_count = priv->plat->tx_queues_to_use;
313*4882a593Smuzhiyun 	u32 queue = qopt->queue;
314*4882a593Smuzhiyun 	u32 ptr, speed_div;
315*4882a593Smuzhiyun 	u32 mode_to_use;
316*4882a593Smuzhiyun 	u64 value;
317*4882a593Smuzhiyun 	int ret;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* Queue 0 is not AVB capable */
320*4882a593Smuzhiyun 	if (queue <= 0 || queue >= tx_queues_count)
321*4882a593Smuzhiyun 		return -EINVAL;
322*4882a593Smuzhiyun 	if (!priv->dma_cap.av)
323*4882a593Smuzhiyun 		return -EOPNOTSUPP;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* Port Transmit Rate and Speed Divider */
326*4882a593Smuzhiyun 	switch (priv->speed) {
327*4882a593Smuzhiyun 	case SPEED_10000:
328*4882a593Smuzhiyun 		ptr = 32;
329*4882a593Smuzhiyun 		speed_div = 10000000;
330*4882a593Smuzhiyun 		break;
331*4882a593Smuzhiyun 	case SPEED_5000:
332*4882a593Smuzhiyun 		ptr = 32;
333*4882a593Smuzhiyun 		speed_div = 5000000;
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	case SPEED_2500:
336*4882a593Smuzhiyun 		ptr = 8;
337*4882a593Smuzhiyun 		speed_div = 2500000;
338*4882a593Smuzhiyun 		break;
339*4882a593Smuzhiyun 	case SPEED_1000:
340*4882a593Smuzhiyun 		ptr = 8;
341*4882a593Smuzhiyun 		speed_div = 1000000;
342*4882a593Smuzhiyun 		break;
343*4882a593Smuzhiyun 	case SPEED_100:
344*4882a593Smuzhiyun 		ptr = 4;
345*4882a593Smuzhiyun 		speed_div = 100000;
346*4882a593Smuzhiyun 		break;
347*4882a593Smuzhiyun 	default:
348*4882a593Smuzhiyun 		return -EOPNOTSUPP;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
352*4882a593Smuzhiyun 	if (mode_to_use == MTL_QUEUE_DCB && qopt->enable) {
353*4882a593Smuzhiyun 		ret = stmmac_dma_qmode(priv, priv->ioaddr, queue, MTL_QUEUE_AVB);
354*4882a593Smuzhiyun 		if (ret)
355*4882a593Smuzhiyun 			return ret;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		priv->plat->tx_queues_cfg[queue].mode_to_use = MTL_QUEUE_AVB;
358*4882a593Smuzhiyun 	} else if (!qopt->enable) {
359*4882a593Smuzhiyun 		ret = stmmac_dma_qmode(priv, priv->ioaddr, queue,
360*4882a593Smuzhiyun 				       MTL_QUEUE_DCB);
361*4882a593Smuzhiyun 		if (ret)
362*4882a593Smuzhiyun 			return ret;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		priv->plat->tx_queues_cfg[queue].mode_to_use = MTL_QUEUE_DCB;
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Final adjustments for HW */
368*4882a593Smuzhiyun 	value = div_s64(qopt->idleslope * 1024ll * ptr, speed_div);
369*4882a593Smuzhiyun 	priv->plat->tx_queues_cfg[queue].idle_slope = value & GENMASK(31, 0);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	value = div_s64(-qopt->sendslope * 1024ll * ptr, speed_div);
372*4882a593Smuzhiyun 	priv->plat->tx_queues_cfg[queue].send_slope = value & GENMASK(31, 0);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	value = qopt->hicredit * 1024ll * 8;
375*4882a593Smuzhiyun 	priv->plat->tx_queues_cfg[queue].high_credit = value & GENMASK(31, 0);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	value = qopt->locredit * 1024ll * 8;
378*4882a593Smuzhiyun 	priv->plat->tx_queues_cfg[queue].low_credit = value & GENMASK(31, 0);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	ret = stmmac_config_cbs(priv, priv->hw,
381*4882a593Smuzhiyun 				priv->plat->tx_queues_cfg[queue].send_slope,
382*4882a593Smuzhiyun 				priv->plat->tx_queues_cfg[queue].idle_slope,
383*4882a593Smuzhiyun 				priv->plat->tx_queues_cfg[queue].high_credit,
384*4882a593Smuzhiyun 				priv->plat->tx_queues_cfg[queue].low_credit,
385*4882a593Smuzhiyun 				queue);
386*4882a593Smuzhiyun 	if (ret)
387*4882a593Smuzhiyun 		return ret;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	dev_info(priv->device, "CBS queue %d: send %d, idle %d, hi %d, lo %d\n",
390*4882a593Smuzhiyun 			queue, qopt->sendslope, qopt->idleslope,
391*4882a593Smuzhiyun 			qopt->hicredit, qopt->locredit);
392*4882a593Smuzhiyun 	return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
tc_parse_flow_actions(struct stmmac_priv * priv,struct flow_action * action,struct stmmac_flow_entry * entry,struct netlink_ext_ack * extack)395*4882a593Smuzhiyun static int tc_parse_flow_actions(struct stmmac_priv *priv,
396*4882a593Smuzhiyun 				 struct flow_action *action,
397*4882a593Smuzhiyun 				 struct stmmac_flow_entry *entry,
398*4882a593Smuzhiyun 				 struct netlink_ext_ack *extack)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct flow_action_entry *act;
401*4882a593Smuzhiyun 	int i;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (!flow_action_has_entries(action))
404*4882a593Smuzhiyun 		return -EINVAL;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (!flow_action_basic_hw_stats_check(action, extack))
407*4882a593Smuzhiyun 		return -EOPNOTSUPP;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	flow_action_for_each(i, act, action) {
410*4882a593Smuzhiyun 		switch (act->id) {
411*4882a593Smuzhiyun 		case FLOW_ACTION_DROP:
412*4882a593Smuzhiyun 			entry->action |= STMMAC_FLOW_ACTION_DROP;
413*4882a593Smuzhiyun 			return 0;
414*4882a593Smuzhiyun 		default:
415*4882a593Smuzhiyun 			break;
416*4882a593Smuzhiyun 		}
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Nothing to do, maybe inverse filter ? */
420*4882a593Smuzhiyun 	return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
tc_add_basic_flow(struct stmmac_priv * priv,struct flow_cls_offload * cls,struct stmmac_flow_entry * entry)423*4882a593Smuzhiyun static int tc_add_basic_flow(struct stmmac_priv *priv,
424*4882a593Smuzhiyun 			     struct flow_cls_offload *cls,
425*4882a593Smuzhiyun 			     struct stmmac_flow_entry *entry)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	struct flow_rule *rule = flow_cls_offload_flow_rule(cls);
428*4882a593Smuzhiyun 	struct flow_dissector *dissector = rule->match.dissector;
429*4882a593Smuzhiyun 	struct flow_match_basic match;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* Nothing to do here */
432*4882a593Smuzhiyun 	if (!dissector_uses_key(dissector, FLOW_DISSECTOR_KEY_BASIC))
433*4882a593Smuzhiyun 		return -EINVAL;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	flow_rule_match_basic(rule, &match);
436*4882a593Smuzhiyun 	entry->ip_proto = match.key->ip_proto;
437*4882a593Smuzhiyun 	return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
tc_add_ip4_flow(struct stmmac_priv * priv,struct flow_cls_offload * cls,struct stmmac_flow_entry * entry)440*4882a593Smuzhiyun static int tc_add_ip4_flow(struct stmmac_priv *priv,
441*4882a593Smuzhiyun 			   struct flow_cls_offload *cls,
442*4882a593Smuzhiyun 			   struct stmmac_flow_entry *entry)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	struct flow_rule *rule = flow_cls_offload_flow_rule(cls);
445*4882a593Smuzhiyun 	struct flow_dissector *dissector = rule->match.dissector;
446*4882a593Smuzhiyun 	bool inv = entry->action & STMMAC_FLOW_ACTION_DROP;
447*4882a593Smuzhiyun 	struct flow_match_ipv4_addrs match;
448*4882a593Smuzhiyun 	u32 hw_match;
449*4882a593Smuzhiyun 	int ret;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/* Nothing to do here */
452*4882a593Smuzhiyun 	if (!dissector_uses_key(dissector, FLOW_DISSECTOR_KEY_IPV4_ADDRS))
453*4882a593Smuzhiyun 		return -EINVAL;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	flow_rule_match_ipv4_addrs(rule, &match);
456*4882a593Smuzhiyun 	hw_match = ntohl(match.key->src) & ntohl(match.mask->src);
457*4882a593Smuzhiyun 	if (hw_match) {
458*4882a593Smuzhiyun 		ret = stmmac_config_l3_filter(priv, priv->hw, entry->idx, true,
459*4882a593Smuzhiyun 					      false, true, inv, hw_match);
460*4882a593Smuzhiyun 		if (ret)
461*4882a593Smuzhiyun 			return ret;
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	hw_match = ntohl(match.key->dst) & ntohl(match.mask->dst);
465*4882a593Smuzhiyun 	if (hw_match) {
466*4882a593Smuzhiyun 		ret = stmmac_config_l3_filter(priv, priv->hw, entry->idx, true,
467*4882a593Smuzhiyun 					      false, false, inv, hw_match);
468*4882a593Smuzhiyun 		if (ret)
469*4882a593Smuzhiyun 			return ret;
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
tc_add_ports_flow(struct stmmac_priv * priv,struct flow_cls_offload * cls,struct stmmac_flow_entry * entry)475*4882a593Smuzhiyun static int tc_add_ports_flow(struct stmmac_priv *priv,
476*4882a593Smuzhiyun 			     struct flow_cls_offload *cls,
477*4882a593Smuzhiyun 			     struct stmmac_flow_entry *entry)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	struct flow_rule *rule = flow_cls_offload_flow_rule(cls);
480*4882a593Smuzhiyun 	struct flow_dissector *dissector = rule->match.dissector;
481*4882a593Smuzhiyun 	bool inv = entry->action & STMMAC_FLOW_ACTION_DROP;
482*4882a593Smuzhiyun 	struct flow_match_ports match;
483*4882a593Smuzhiyun 	u32 hw_match;
484*4882a593Smuzhiyun 	bool is_udp;
485*4882a593Smuzhiyun 	int ret;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* Nothing to do here */
488*4882a593Smuzhiyun 	if (!dissector_uses_key(dissector, FLOW_DISSECTOR_KEY_PORTS))
489*4882a593Smuzhiyun 		return -EINVAL;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	switch (entry->ip_proto) {
492*4882a593Smuzhiyun 	case IPPROTO_TCP:
493*4882a593Smuzhiyun 		is_udp = false;
494*4882a593Smuzhiyun 		break;
495*4882a593Smuzhiyun 	case IPPROTO_UDP:
496*4882a593Smuzhiyun 		is_udp = true;
497*4882a593Smuzhiyun 		break;
498*4882a593Smuzhiyun 	default:
499*4882a593Smuzhiyun 		return -EINVAL;
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	flow_rule_match_ports(rule, &match);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	hw_match = ntohs(match.key->src) & ntohs(match.mask->src);
505*4882a593Smuzhiyun 	if (hw_match) {
506*4882a593Smuzhiyun 		ret = stmmac_config_l4_filter(priv, priv->hw, entry->idx, true,
507*4882a593Smuzhiyun 					      is_udp, true, inv, hw_match);
508*4882a593Smuzhiyun 		if (ret)
509*4882a593Smuzhiyun 			return ret;
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	hw_match = ntohs(match.key->dst) & ntohs(match.mask->dst);
513*4882a593Smuzhiyun 	if (hw_match) {
514*4882a593Smuzhiyun 		ret = stmmac_config_l4_filter(priv, priv->hw, entry->idx, true,
515*4882a593Smuzhiyun 					      is_udp, false, inv, hw_match);
516*4882a593Smuzhiyun 		if (ret)
517*4882a593Smuzhiyun 			return ret;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	entry->is_l4 = true;
521*4882a593Smuzhiyun 	return 0;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
tc_find_flow(struct stmmac_priv * priv,struct flow_cls_offload * cls,bool get_free)524*4882a593Smuzhiyun static struct stmmac_flow_entry *tc_find_flow(struct stmmac_priv *priv,
525*4882a593Smuzhiyun 					      struct flow_cls_offload *cls,
526*4882a593Smuzhiyun 					      bool get_free)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	int i;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	for (i = 0; i < priv->flow_entries_max; i++) {
531*4882a593Smuzhiyun 		struct stmmac_flow_entry *entry = &priv->flow_entries[i];
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 		if (entry->cookie == cls->cookie)
534*4882a593Smuzhiyun 			return entry;
535*4882a593Smuzhiyun 		if (get_free && (entry->in_use == false))
536*4882a593Smuzhiyun 			return entry;
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return NULL;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun static struct {
543*4882a593Smuzhiyun 	int (*fn)(struct stmmac_priv *priv, struct flow_cls_offload *cls,
544*4882a593Smuzhiyun 		  struct stmmac_flow_entry *entry);
545*4882a593Smuzhiyun } tc_flow_parsers[] = {
546*4882a593Smuzhiyun 	{ .fn = tc_add_basic_flow },
547*4882a593Smuzhiyun 	{ .fn = tc_add_ip4_flow },
548*4882a593Smuzhiyun 	{ .fn = tc_add_ports_flow },
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun 
tc_add_flow(struct stmmac_priv * priv,struct flow_cls_offload * cls)551*4882a593Smuzhiyun static int tc_add_flow(struct stmmac_priv *priv,
552*4882a593Smuzhiyun 		       struct flow_cls_offload *cls)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct stmmac_flow_entry *entry = tc_find_flow(priv, cls, false);
555*4882a593Smuzhiyun 	struct flow_rule *rule = flow_cls_offload_flow_rule(cls);
556*4882a593Smuzhiyun 	int i, ret;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	if (!entry) {
559*4882a593Smuzhiyun 		entry = tc_find_flow(priv, cls, true);
560*4882a593Smuzhiyun 		if (!entry)
561*4882a593Smuzhiyun 			return -ENOENT;
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	ret = tc_parse_flow_actions(priv, &rule->action, entry,
565*4882a593Smuzhiyun 				    cls->common.extack);
566*4882a593Smuzhiyun 	if (ret)
567*4882a593Smuzhiyun 		return ret;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tc_flow_parsers); i++) {
570*4882a593Smuzhiyun 		ret = tc_flow_parsers[i].fn(priv, cls, entry);
571*4882a593Smuzhiyun 		if (!ret) {
572*4882a593Smuzhiyun 			entry->in_use = true;
573*4882a593Smuzhiyun 			continue;
574*4882a593Smuzhiyun 		}
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	if (!entry->in_use)
578*4882a593Smuzhiyun 		return -EINVAL;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	entry->cookie = cls->cookie;
581*4882a593Smuzhiyun 	return 0;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
tc_del_flow(struct stmmac_priv * priv,struct flow_cls_offload * cls)584*4882a593Smuzhiyun static int tc_del_flow(struct stmmac_priv *priv,
585*4882a593Smuzhiyun 		       struct flow_cls_offload *cls)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	struct stmmac_flow_entry *entry = tc_find_flow(priv, cls, false);
588*4882a593Smuzhiyun 	int ret;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	if (!entry || !entry->in_use)
591*4882a593Smuzhiyun 		return -ENOENT;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	if (entry->is_l4) {
594*4882a593Smuzhiyun 		ret = stmmac_config_l4_filter(priv, priv->hw, entry->idx, false,
595*4882a593Smuzhiyun 					      false, false, false, 0);
596*4882a593Smuzhiyun 	} else {
597*4882a593Smuzhiyun 		ret = stmmac_config_l3_filter(priv, priv->hw, entry->idx, false,
598*4882a593Smuzhiyun 					      false, false, false, 0);
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	entry->in_use = false;
602*4882a593Smuzhiyun 	entry->cookie = 0;
603*4882a593Smuzhiyun 	entry->is_l4 = false;
604*4882a593Smuzhiyun 	return ret;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
tc_setup_cls(struct stmmac_priv * priv,struct flow_cls_offload * cls)607*4882a593Smuzhiyun static int tc_setup_cls(struct stmmac_priv *priv,
608*4882a593Smuzhiyun 			struct flow_cls_offload *cls)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	int ret = 0;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* When RSS is enabled, the filtering will be bypassed */
613*4882a593Smuzhiyun 	if (priv->rss.enable)
614*4882a593Smuzhiyun 		return -EBUSY;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	switch (cls->command) {
617*4882a593Smuzhiyun 	case FLOW_CLS_REPLACE:
618*4882a593Smuzhiyun 		ret = tc_add_flow(priv, cls);
619*4882a593Smuzhiyun 		break;
620*4882a593Smuzhiyun 	case FLOW_CLS_DESTROY:
621*4882a593Smuzhiyun 		ret = tc_del_flow(priv, cls);
622*4882a593Smuzhiyun 		break;
623*4882a593Smuzhiyun 	default:
624*4882a593Smuzhiyun 		return -EOPNOTSUPP;
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	return ret;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
tc_setup_taprio(struct stmmac_priv * priv,struct tc_taprio_qopt_offload * qopt)630*4882a593Smuzhiyun static int tc_setup_taprio(struct stmmac_priv *priv,
631*4882a593Smuzhiyun 			   struct tc_taprio_qopt_offload *qopt)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	u32 size, wid = priv->dma_cap.estwid, dep = priv->dma_cap.estdep;
634*4882a593Smuzhiyun 	struct plat_stmmacenet_data *plat = priv->plat;
635*4882a593Smuzhiyun 	struct timespec64 time, current_time;
636*4882a593Smuzhiyun 	ktime_t current_time_ns;
637*4882a593Smuzhiyun 	bool fpe = false;
638*4882a593Smuzhiyun 	int i, ret = 0;
639*4882a593Smuzhiyun 	u64 ctr;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	if (!priv->dma_cap.estsel)
642*4882a593Smuzhiyun 		return -EOPNOTSUPP;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	switch (wid) {
645*4882a593Smuzhiyun 	case 0x1:
646*4882a593Smuzhiyun 		wid = 16;
647*4882a593Smuzhiyun 		break;
648*4882a593Smuzhiyun 	case 0x2:
649*4882a593Smuzhiyun 		wid = 20;
650*4882a593Smuzhiyun 		break;
651*4882a593Smuzhiyun 	case 0x3:
652*4882a593Smuzhiyun 		wid = 24;
653*4882a593Smuzhiyun 		break;
654*4882a593Smuzhiyun 	default:
655*4882a593Smuzhiyun 		return -EOPNOTSUPP;
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	switch (dep) {
659*4882a593Smuzhiyun 	case 0x1:
660*4882a593Smuzhiyun 		dep = 64;
661*4882a593Smuzhiyun 		break;
662*4882a593Smuzhiyun 	case 0x2:
663*4882a593Smuzhiyun 		dep = 128;
664*4882a593Smuzhiyun 		break;
665*4882a593Smuzhiyun 	case 0x3:
666*4882a593Smuzhiyun 		dep = 256;
667*4882a593Smuzhiyun 		break;
668*4882a593Smuzhiyun 	case 0x4:
669*4882a593Smuzhiyun 		dep = 512;
670*4882a593Smuzhiyun 		break;
671*4882a593Smuzhiyun 	case 0x5:
672*4882a593Smuzhiyun 		dep = 1024;
673*4882a593Smuzhiyun 		break;
674*4882a593Smuzhiyun 	default:
675*4882a593Smuzhiyun 		return -EOPNOTSUPP;
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	if (!qopt->enable)
679*4882a593Smuzhiyun 		goto disable;
680*4882a593Smuzhiyun 	if (qopt->num_entries >= dep)
681*4882a593Smuzhiyun 		return -EINVAL;
682*4882a593Smuzhiyun 	if (!qopt->cycle_time)
683*4882a593Smuzhiyun 		return -ERANGE;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (!plat->est) {
686*4882a593Smuzhiyun 		plat->est = devm_kzalloc(priv->device, sizeof(*plat->est),
687*4882a593Smuzhiyun 					 GFP_KERNEL);
688*4882a593Smuzhiyun 		if (!plat->est)
689*4882a593Smuzhiyun 			return -ENOMEM;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		mutex_init(&priv->plat->est->lock);
692*4882a593Smuzhiyun 	} else {
693*4882a593Smuzhiyun 		memset(plat->est, 0, sizeof(*plat->est));
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	size = qopt->num_entries;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	mutex_lock(&priv->plat->est->lock);
699*4882a593Smuzhiyun 	priv->plat->est->gcl_size = size;
700*4882a593Smuzhiyun 	priv->plat->est->enable = qopt->enable;
701*4882a593Smuzhiyun 	mutex_unlock(&priv->plat->est->lock);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
704*4882a593Smuzhiyun 		s64 delta_ns = qopt->entries[i].interval;
705*4882a593Smuzhiyun 		u32 gates = qopt->entries[i].gate_mask;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 		if (delta_ns > GENMASK(wid, 0))
708*4882a593Smuzhiyun 			return -ERANGE;
709*4882a593Smuzhiyun 		if (gates > GENMASK(31 - wid, 0))
710*4882a593Smuzhiyun 			return -ERANGE;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 		switch (qopt->entries[i].command) {
713*4882a593Smuzhiyun 		case TC_TAPRIO_CMD_SET_GATES:
714*4882a593Smuzhiyun 			if (fpe)
715*4882a593Smuzhiyun 				return -EINVAL;
716*4882a593Smuzhiyun 			break;
717*4882a593Smuzhiyun 		case TC_TAPRIO_CMD_SET_AND_HOLD:
718*4882a593Smuzhiyun 			gates |= BIT(0);
719*4882a593Smuzhiyun 			fpe = true;
720*4882a593Smuzhiyun 			break;
721*4882a593Smuzhiyun 		case TC_TAPRIO_CMD_SET_AND_RELEASE:
722*4882a593Smuzhiyun 			gates &= ~BIT(0);
723*4882a593Smuzhiyun 			fpe = true;
724*4882a593Smuzhiyun 			break;
725*4882a593Smuzhiyun 		default:
726*4882a593Smuzhiyun 			return -EOPNOTSUPP;
727*4882a593Smuzhiyun 		}
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 		priv->plat->est->gcl[i] = delta_ns | (gates << wid);
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	mutex_lock(&priv->plat->est->lock);
733*4882a593Smuzhiyun 	/* Adjust for real system time */
734*4882a593Smuzhiyun 	priv->ptp_clock_ops.gettime64(&priv->ptp_clock_ops, &current_time);
735*4882a593Smuzhiyun 	current_time_ns = timespec64_to_ktime(current_time);
736*4882a593Smuzhiyun 	if (ktime_after(qopt->base_time, current_time_ns)) {
737*4882a593Smuzhiyun 		time = ktime_to_timespec64(qopt->base_time);
738*4882a593Smuzhiyun 	} else {
739*4882a593Smuzhiyun 		ktime_t base_time;
740*4882a593Smuzhiyun 		s64 n;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		n = div64_s64(ktime_sub_ns(current_time_ns, qopt->base_time),
743*4882a593Smuzhiyun 			      qopt->cycle_time);
744*4882a593Smuzhiyun 		base_time = ktime_add_ns(qopt->base_time,
745*4882a593Smuzhiyun 					 (n + 1) * qopt->cycle_time);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		time = ktime_to_timespec64(base_time);
748*4882a593Smuzhiyun 	}
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	priv->plat->est->btr[0] = (u32)time.tv_nsec;
751*4882a593Smuzhiyun 	priv->plat->est->btr[1] = (u32)time.tv_sec;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	ctr = qopt->cycle_time;
754*4882a593Smuzhiyun 	priv->plat->est->ctr[0] = do_div(ctr, NSEC_PER_SEC);
755*4882a593Smuzhiyun 	priv->plat->est->ctr[1] = (u32)ctr;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (fpe && !priv->dma_cap.fpesel) {
758*4882a593Smuzhiyun 		mutex_unlock(&priv->plat->est->lock);
759*4882a593Smuzhiyun 		return -EOPNOTSUPP;
760*4882a593Smuzhiyun 	}
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	ret = stmmac_fpe_configure(priv, priv->ioaddr,
763*4882a593Smuzhiyun 				   priv->plat->tx_queues_to_use,
764*4882a593Smuzhiyun 				   priv->plat->rx_queues_to_use, fpe);
765*4882a593Smuzhiyun 	if (ret && fpe) {
766*4882a593Smuzhiyun 		mutex_unlock(&priv->plat->est->lock);
767*4882a593Smuzhiyun 		netdev_err(priv->dev, "failed to enable Frame Preemption\n");
768*4882a593Smuzhiyun 		return ret;
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	ret = stmmac_est_configure(priv, priv->ioaddr, priv->plat->est,
772*4882a593Smuzhiyun 				   priv->plat->clk_ptp_rate);
773*4882a593Smuzhiyun 	mutex_unlock(&priv->plat->est->lock);
774*4882a593Smuzhiyun 	if (ret) {
775*4882a593Smuzhiyun 		netdev_err(priv->dev, "failed to configure EST\n");
776*4882a593Smuzhiyun 		goto disable;
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	netdev_info(priv->dev, "configured EST\n");
780*4882a593Smuzhiyun 	return 0;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun disable:
783*4882a593Smuzhiyun 	if (priv->plat->est) {
784*4882a593Smuzhiyun 		mutex_lock(&priv->plat->est->lock);
785*4882a593Smuzhiyun 		priv->plat->est->enable = false;
786*4882a593Smuzhiyun 		stmmac_est_configure(priv, priv->ioaddr, priv->plat->est,
787*4882a593Smuzhiyun 				     priv->plat->clk_ptp_rate);
788*4882a593Smuzhiyun 		mutex_unlock(&priv->plat->est->lock);
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return ret;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
tc_setup_etf(struct stmmac_priv * priv,struct tc_etf_qopt_offload * qopt)794*4882a593Smuzhiyun static int tc_setup_etf(struct stmmac_priv *priv,
795*4882a593Smuzhiyun 			struct tc_etf_qopt_offload *qopt)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	if (!priv->dma_cap.tbssel)
798*4882a593Smuzhiyun 		return -EOPNOTSUPP;
799*4882a593Smuzhiyun 	if (qopt->queue >= priv->plat->tx_queues_to_use)
800*4882a593Smuzhiyun 		return -EINVAL;
801*4882a593Smuzhiyun 	if (!(priv->tx_queue[qopt->queue].tbs & STMMAC_TBS_AVAIL))
802*4882a593Smuzhiyun 		return -EINVAL;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if (qopt->enable)
805*4882a593Smuzhiyun 		priv->tx_queue[qopt->queue].tbs |= STMMAC_TBS_EN;
806*4882a593Smuzhiyun 	else
807*4882a593Smuzhiyun 		priv->tx_queue[qopt->queue].tbs &= ~STMMAC_TBS_EN;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	netdev_info(priv->dev, "%s ETF for Queue %d\n",
810*4882a593Smuzhiyun 		    qopt->enable ? "enabled" : "disabled", qopt->queue);
811*4882a593Smuzhiyun 	return 0;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun const struct stmmac_tc_ops dwmac510_tc_ops = {
815*4882a593Smuzhiyun 	.init = tc_init,
816*4882a593Smuzhiyun 	.setup_cls_u32 = tc_setup_cls_u32,
817*4882a593Smuzhiyun 	.setup_cbs = tc_setup_cbs,
818*4882a593Smuzhiyun 	.setup_cls = tc_setup_cls,
819*4882a593Smuzhiyun 	.setup_taprio = tc_setup_taprio,
820*4882a593Smuzhiyun 	.setup_etf = tc_setup_etf,
821*4882a593Smuzhiyun };
822