xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/enh_desc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*******************************************************************************
3*4882a593Smuzhiyun   This contains the functions to handle the enhanced descriptors.
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun   Copyright (C) 2007-2014  STMicroelectronics Ltd
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun   Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
9*4882a593Smuzhiyun *******************************************************************************/
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/stmmac.h>
12*4882a593Smuzhiyun #include "common.h"
13*4882a593Smuzhiyun #include "descs_com.h"
14*4882a593Smuzhiyun 
enh_desc_get_tx_status(void * data,struct stmmac_extra_stats * x,struct dma_desc * p,void __iomem * ioaddr)15*4882a593Smuzhiyun static int enh_desc_get_tx_status(void *data, struct stmmac_extra_stats *x,
16*4882a593Smuzhiyun 				  struct dma_desc *p, void __iomem *ioaddr)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	struct net_device_stats *stats = (struct net_device_stats *)data;
19*4882a593Smuzhiyun 	unsigned int tdes0 = le32_to_cpu(p->des0);
20*4882a593Smuzhiyun 	int ret = tx_done;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	/* Get tx owner first */
23*4882a593Smuzhiyun 	if (unlikely(tdes0 & ETDES0_OWN))
24*4882a593Smuzhiyun 		return tx_dma_own;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	/* Verify tx error by looking at the last segment. */
27*4882a593Smuzhiyun 	if (likely(!(tdes0 & ETDES0_LAST_SEGMENT)))
28*4882a593Smuzhiyun 		return tx_not_ls;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	if (unlikely(tdes0 & ETDES0_ERROR_SUMMARY)) {
31*4882a593Smuzhiyun 		if (unlikely(tdes0 & ETDES0_JABBER_TIMEOUT))
32*4882a593Smuzhiyun 			x->tx_jabber++;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 		if (unlikely(tdes0 & ETDES0_FRAME_FLUSHED)) {
35*4882a593Smuzhiyun 			x->tx_frame_flushed++;
36*4882a593Smuzhiyun 			dwmac_dma_flush_tx_fifo(ioaddr);
37*4882a593Smuzhiyun 		}
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 		if (unlikely(tdes0 & ETDES0_LOSS_CARRIER)) {
40*4882a593Smuzhiyun 			x->tx_losscarrier++;
41*4882a593Smuzhiyun 			stats->tx_carrier_errors++;
42*4882a593Smuzhiyun 		}
43*4882a593Smuzhiyun 		if (unlikely(tdes0 & ETDES0_NO_CARRIER)) {
44*4882a593Smuzhiyun 			x->tx_carrier++;
45*4882a593Smuzhiyun 			stats->tx_carrier_errors++;
46*4882a593Smuzhiyun 		}
47*4882a593Smuzhiyun 		if (unlikely((tdes0 & ETDES0_LATE_COLLISION) ||
48*4882a593Smuzhiyun 			     (tdes0 & ETDES0_EXCESSIVE_COLLISIONS)))
49*4882a593Smuzhiyun 			stats->collisions +=
50*4882a593Smuzhiyun 				(tdes0 & ETDES0_COLLISION_COUNT_MASK) >> 3;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 		if (unlikely(tdes0 & ETDES0_EXCESSIVE_DEFERRAL))
53*4882a593Smuzhiyun 			x->tx_deferred++;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 		if (unlikely(tdes0 & ETDES0_UNDERFLOW_ERROR)) {
56*4882a593Smuzhiyun 			dwmac_dma_flush_tx_fifo(ioaddr);
57*4882a593Smuzhiyun 			x->tx_underflow++;
58*4882a593Smuzhiyun 		}
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 		if (unlikely(tdes0 & ETDES0_IP_HEADER_ERROR))
61*4882a593Smuzhiyun 			x->tx_ip_header_error++;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 		if (unlikely(tdes0 & ETDES0_PAYLOAD_ERROR)) {
64*4882a593Smuzhiyun 			x->tx_payload_error++;
65*4882a593Smuzhiyun 			dwmac_dma_flush_tx_fifo(ioaddr);
66*4882a593Smuzhiyun 		}
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 		ret = tx_err;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	if (unlikely(tdes0 & ETDES0_DEFERRED))
72*4882a593Smuzhiyun 		x->tx_deferred++;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #ifdef STMMAC_VLAN_TAG_USED
75*4882a593Smuzhiyun 	if (tdes0 & ETDES0_VLAN_FRAME)
76*4882a593Smuzhiyun 		x->tx_vlan++;
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return ret;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
enh_desc_get_tx_len(struct dma_desc * p)82*4882a593Smuzhiyun static int enh_desc_get_tx_len(struct dma_desc *p)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	return (le32_to_cpu(p->des1) & ETDES1_BUFFER1_SIZE_MASK);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
enh_desc_coe_rdes0(int ipc_err,int type,int payload_err)87*4882a593Smuzhiyun static int enh_desc_coe_rdes0(int ipc_err, int type, int payload_err)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	int ret = good_frame;
90*4882a593Smuzhiyun 	u32 status = (type << 2 | ipc_err << 1 | payload_err) & 0x7;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* bits 5 7 0 | Frame status
93*4882a593Smuzhiyun 	 * ----------------------------------------------------------
94*4882a593Smuzhiyun 	 *      0 0 0 | IEEE 802.3 Type frame (length < 1536 octects)
95*4882a593Smuzhiyun 	 *      1 0 0 | IPv4/6 No CSUM errorS.
96*4882a593Smuzhiyun 	 *      1 0 1 | IPv4/6 CSUM PAYLOAD error
97*4882a593Smuzhiyun 	 *      1 1 0 | IPv4/6 CSUM IP HR error
98*4882a593Smuzhiyun 	 *      1 1 1 | IPv4/6 IP PAYLOAD AND HEADER errorS
99*4882a593Smuzhiyun 	 *      0 0 1 | IPv4/6 unsupported IP PAYLOAD
100*4882a593Smuzhiyun 	 *      0 1 1 | COE bypassed.. no IPv4/6 frame
101*4882a593Smuzhiyun 	 *      0 1 0 | Reserved.
102*4882a593Smuzhiyun 	 */
103*4882a593Smuzhiyun 	if (status == 0x0)
104*4882a593Smuzhiyun 		ret = llc_snap;
105*4882a593Smuzhiyun 	else if (status == 0x4)
106*4882a593Smuzhiyun 		ret = good_frame;
107*4882a593Smuzhiyun 	else if (status == 0x5)
108*4882a593Smuzhiyun 		ret = csum_none;
109*4882a593Smuzhiyun 	else if (status == 0x6)
110*4882a593Smuzhiyun 		ret = csum_none;
111*4882a593Smuzhiyun 	else if (status == 0x7)
112*4882a593Smuzhiyun 		ret = csum_none;
113*4882a593Smuzhiyun 	else if (status == 0x1)
114*4882a593Smuzhiyun 		ret = discard_frame;
115*4882a593Smuzhiyun 	else if (status == 0x3)
116*4882a593Smuzhiyun 		ret = discard_frame;
117*4882a593Smuzhiyun 	return ret;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
enh_desc_get_ext_status(void * data,struct stmmac_extra_stats * x,struct dma_extended_desc * p)120*4882a593Smuzhiyun static void enh_desc_get_ext_status(void *data, struct stmmac_extra_stats *x,
121*4882a593Smuzhiyun 				    struct dma_extended_desc *p)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	unsigned int rdes0 = le32_to_cpu(p->basic.des0);
124*4882a593Smuzhiyun 	unsigned int rdes4 = le32_to_cpu(p->des4);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (unlikely(rdes0 & ERDES0_RX_MAC_ADDR)) {
127*4882a593Smuzhiyun 		int message_type = (rdes4 & ERDES4_MSG_TYPE_MASK) >> 8;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 		if (rdes4 & ERDES4_IP_HDR_ERR)
130*4882a593Smuzhiyun 			x->ip_hdr_err++;
131*4882a593Smuzhiyun 		if (rdes4 & ERDES4_IP_PAYLOAD_ERR)
132*4882a593Smuzhiyun 			x->ip_payload_err++;
133*4882a593Smuzhiyun 		if (rdes4 & ERDES4_IP_CSUM_BYPASSED)
134*4882a593Smuzhiyun 			x->ip_csum_bypassed++;
135*4882a593Smuzhiyun 		if (rdes4 & ERDES4_IPV4_PKT_RCVD)
136*4882a593Smuzhiyun 			x->ipv4_pkt_rcvd++;
137*4882a593Smuzhiyun 		if (rdes4 & ERDES4_IPV6_PKT_RCVD)
138*4882a593Smuzhiyun 			x->ipv6_pkt_rcvd++;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		if (message_type == RDES_EXT_NO_PTP)
141*4882a593Smuzhiyun 			x->no_ptp_rx_msg_type_ext++;
142*4882a593Smuzhiyun 		else if (message_type == RDES_EXT_SYNC)
143*4882a593Smuzhiyun 			x->ptp_rx_msg_type_sync++;
144*4882a593Smuzhiyun 		else if (message_type == RDES_EXT_FOLLOW_UP)
145*4882a593Smuzhiyun 			x->ptp_rx_msg_type_follow_up++;
146*4882a593Smuzhiyun 		else if (message_type == RDES_EXT_DELAY_REQ)
147*4882a593Smuzhiyun 			x->ptp_rx_msg_type_delay_req++;
148*4882a593Smuzhiyun 		else if (message_type == RDES_EXT_DELAY_RESP)
149*4882a593Smuzhiyun 			x->ptp_rx_msg_type_delay_resp++;
150*4882a593Smuzhiyun 		else if (message_type == RDES_EXT_PDELAY_REQ)
151*4882a593Smuzhiyun 			x->ptp_rx_msg_type_pdelay_req++;
152*4882a593Smuzhiyun 		else if (message_type == RDES_EXT_PDELAY_RESP)
153*4882a593Smuzhiyun 			x->ptp_rx_msg_type_pdelay_resp++;
154*4882a593Smuzhiyun 		else if (message_type == RDES_EXT_PDELAY_FOLLOW_UP)
155*4882a593Smuzhiyun 			x->ptp_rx_msg_type_pdelay_follow_up++;
156*4882a593Smuzhiyun 		else if (message_type == RDES_PTP_ANNOUNCE)
157*4882a593Smuzhiyun 			x->ptp_rx_msg_type_announce++;
158*4882a593Smuzhiyun 		else if (message_type == RDES_PTP_MANAGEMENT)
159*4882a593Smuzhiyun 			x->ptp_rx_msg_type_management++;
160*4882a593Smuzhiyun 		else if (message_type == RDES_PTP_PKT_RESERVED_TYPE)
161*4882a593Smuzhiyun 			x->ptp_rx_msg_pkt_reserved_type++;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		if (rdes4 & ERDES4_PTP_FRAME_TYPE)
164*4882a593Smuzhiyun 			x->ptp_frame_type++;
165*4882a593Smuzhiyun 		if (rdes4 & ERDES4_PTP_VER)
166*4882a593Smuzhiyun 			x->ptp_ver++;
167*4882a593Smuzhiyun 		if (rdes4 & ERDES4_TIMESTAMP_DROPPED)
168*4882a593Smuzhiyun 			x->timestamp_dropped++;
169*4882a593Smuzhiyun 		if (rdes4 & ERDES4_AV_PKT_RCVD)
170*4882a593Smuzhiyun 			x->av_pkt_rcvd++;
171*4882a593Smuzhiyun 		if (rdes4 & ERDES4_AV_TAGGED_PKT_RCVD)
172*4882a593Smuzhiyun 			x->av_tagged_pkt_rcvd++;
173*4882a593Smuzhiyun 		if ((rdes4 & ERDES4_VLAN_TAG_PRI_VAL_MASK) >> 18)
174*4882a593Smuzhiyun 			x->vlan_tag_priority_val++;
175*4882a593Smuzhiyun 		if (rdes4 & ERDES4_L3_FILTER_MATCH)
176*4882a593Smuzhiyun 			x->l3_filter_match++;
177*4882a593Smuzhiyun 		if (rdes4 & ERDES4_L4_FILTER_MATCH)
178*4882a593Smuzhiyun 			x->l4_filter_match++;
179*4882a593Smuzhiyun 		if ((rdes4 & ERDES4_L3_L4_FILT_NO_MATCH_MASK) >> 26)
180*4882a593Smuzhiyun 			x->l3_l4_filter_no_match++;
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
enh_desc_get_rx_status(void * data,struct stmmac_extra_stats * x,struct dma_desc * p)184*4882a593Smuzhiyun static int enh_desc_get_rx_status(void *data, struct stmmac_extra_stats *x,
185*4882a593Smuzhiyun 				  struct dma_desc *p)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct net_device_stats *stats = (struct net_device_stats *)data;
188*4882a593Smuzhiyun 	unsigned int rdes0 = le32_to_cpu(p->des0);
189*4882a593Smuzhiyun 	int ret = good_frame;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (unlikely(rdes0 & RDES0_OWN))
192*4882a593Smuzhiyun 		return dma_own;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (unlikely(!(rdes0 & RDES0_LAST_DESCRIPTOR))) {
195*4882a593Smuzhiyun 		stats->rx_length_errors++;
196*4882a593Smuzhiyun 		return discard_frame;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (unlikely(rdes0 & RDES0_ERROR_SUMMARY)) {
200*4882a593Smuzhiyun 		if (unlikely(rdes0 & RDES0_DESCRIPTOR_ERROR)) {
201*4882a593Smuzhiyun 			x->rx_desc++;
202*4882a593Smuzhiyun 			stats->rx_length_errors++;
203*4882a593Smuzhiyun 		}
204*4882a593Smuzhiyun 		if (unlikely(rdes0 & RDES0_OVERFLOW_ERROR))
205*4882a593Smuzhiyun 			x->rx_gmac_overflow++;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		if (unlikely(rdes0 & RDES0_IPC_CSUM_ERROR))
208*4882a593Smuzhiyun 			pr_err("\tIPC Csum Error/Giant frame\n");
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		if (unlikely(rdes0 & RDES0_COLLISION))
211*4882a593Smuzhiyun 			stats->collisions++;
212*4882a593Smuzhiyun 		if (unlikely(rdes0 & RDES0_RECEIVE_WATCHDOG))
213*4882a593Smuzhiyun 			x->rx_watchdog++;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		if (unlikely(rdes0 & RDES0_MII_ERROR))	/* GMII */
216*4882a593Smuzhiyun 			x->rx_mii++;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		if (unlikely(rdes0 & RDES0_CRC_ERROR)) {
219*4882a593Smuzhiyun 			x->rx_crc_errors++;
220*4882a593Smuzhiyun 			stats->rx_crc_errors++;
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 		ret = discard_frame;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* After a payload csum error, the ES bit is set.
226*4882a593Smuzhiyun 	 * It doesn't match with the information reported into the databook.
227*4882a593Smuzhiyun 	 * At any rate, we need to understand if the CSUM hw computation is ok
228*4882a593Smuzhiyun 	 * and report this info to the upper layers. */
229*4882a593Smuzhiyun 	if (likely(ret == good_frame))
230*4882a593Smuzhiyun 		ret = enh_desc_coe_rdes0(!!(rdes0 & RDES0_IPC_CSUM_ERROR),
231*4882a593Smuzhiyun 					 !!(rdes0 & RDES0_FRAME_TYPE),
232*4882a593Smuzhiyun 					 !!(rdes0 & ERDES0_RX_MAC_ADDR));
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (unlikely(rdes0 & RDES0_DRIBBLING))
235*4882a593Smuzhiyun 		x->dribbling_bit++;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (unlikely(rdes0 & RDES0_SA_FILTER_FAIL)) {
238*4882a593Smuzhiyun 		x->sa_rx_filter_fail++;
239*4882a593Smuzhiyun 		ret = discard_frame;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 	if (unlikely(rdes0 & RDES0_DA_FILTER_FAIL)) {
242*4882a593Smuzhiyun 		x->da_rx_filter_fail++;
243*4882a593Smuzhiyun 		ret = discard_frame;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 	if (unlikely(rdes0 & RDES0_LENGTH_ERROR)) {
246*4882a593Smuzhiyun 		x->rx_length++;
247*4882a593Smuzhiyun 		ret = discard_frame;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun #ifdef STMMAC_VLAN_TAG_USED
250*4882a593Smuzhiyun 	if (rdes0 & RDES0_VLAN_TAG)
251*4882a593Smuzhiyun 		x->rx_vlan++;
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return ret;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
enh_desc_init_rx_desc(struct dma_desc * p,int disable_rx_ic,int mode,int end,int bfsize)257*4882a593Smuzhiyun static void enh_desc_init_rx_desc(struct dma_desc *p, int disable_rx_ic,
258*4882a593Smuzhiyun 				  int mode, int end, int bfsize)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	int bfsize1;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	p->des0 |= cpu_to_le32(RDES0_OWN);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	bfsize1 = min(bfsize, BUF_SIZE_8KiB);
265*4882a593Smuzhiyun 	p->des1 |= cpu_to_le32(bfsize1 & ERDES1_BUFFER1_SIZE_MASK);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (mode == STMMAC_CHAIN_MODE)
268*4882a593Smuzhiyun 		ehn_desc_rx_set_on_chain(p);
269*4882a593Smuzhiyun 	else
270*4882a593Smuzhiyun 		ehn_desc_rx_set_on_ring(p, end, bfsize);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (disable_rx_ic)
273*4882a593Smuzhiyun 		p->des1 |= cpu_to_le32(ERDES1_DISABLE_IC);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
enh_desc_init_tx_desc(struct dma_desc * p,int mode,int end)276*4882a593Smuzhiyun static void enh_desc_init_tx_desc(struct dma_desc *p, int mode, int end)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	p->des0 &= cpu_to_le32(~ETDES0_OWN);
279*4882a593Smuzhiyun 	if (mode == STMMAC_CHAIN_MODE)
280*4882a593Smuzhiyun 		enh_desc_end_tx_desc_on_chain(p);
281*4882a593Smuzhiyun 	else
282*4882a593Smuzhiyun 		enh_desc_end_tx_desc_on_ring(p, end);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
enh_desc_get_tx_owner(struct dma_desc * p)285*4882a593Smuzhiyun static int enh_desc_get_tx_owner(struct dma_desc *p)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	return (le32_to_cpu(p->des0) & ETDES0_OWN) >> 31;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
enh_desc_set_tx_owner(struct dma_desc * p)290*4882a593Smuzhiyun static void enh_desc_set_tx_owner(struct dma_desc *p)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	p->des0 |= cpu_to_le32(ETDES0_OWN);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
enh_desc_set_rx_owner(struct dma_desc * p,int disable_rx_ic)295*4882a593Smuzhiyun static void enh_desc_set_rx_owner(struct dma_desc *p, int disable_rx_ic)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	p->des0 |= cpu_to_le32(RDES0_OWN);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
enh_desc_get_tx_ls(struct dma_desc * p)300*4882a593Smuzhiyun static int enh_desc_get_tx_ls(struct dma_desc *p)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	return (le32_to_cpu(p->des0) & ETDES0_LAST_SEGMENT) >> 29;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
enh_desc_release_tx_desc(struct dma_desc * p,int mode)305*4882a593Smuzhiyun static void enh_desc_release_tx_desc(struct dma_desc *p, int mode)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	int ter = (le32_to_cpu(p->des0) & ETDES0_END_RING) >> 21;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	memset(p, 0, offsetof(struct dma_desc, des2));
310*4882a593Smuzhiyun 	if (mode == STMMAC_CHAIN_MODE)
311*4882a593Smuzhiyun 		enh_desc_end_tx_desc_on_chain(p);
312*4882a593Smuzhiyun 	else
313*4882a593Smuzhiyun 		enh_desc_end_tx_desc_on_ring(p, ter);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
enh_desc_prepare_tx_desc(struct dma_desc * p,int is_fs,int len,bool csum_flag,int mode,bool tx_own,bool ls,unsigned int tot_pkt_len)316*4882a593Smuzhiyun static void enh_desc_prepare_tx_desc(struct dma_desc *p, int is_fs, int len,
317*4882a593Smuzhiyun 				     bool csum_flag, int mode, bool tx_own,
318*4882a593Smuzhiyun 				     bool ls, unsigned int tot_pkt_len)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	unsigned int tdes0 = le32_to_cpu(p->des0);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (mode == STMMAC_CHAIN_MODE)
323*4882a593Smuzhiyun 		enh_set_tx_desc_len_on_chain(p, len);
324*4882a593Smuzhiyun 	else
325*4882a593Smuzhiyun 		enh_set_tx_desc_len_on_ring(p, len);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (is_fs)
328*4882a593Smuzhiyun 		tdes0 |= ETDES0_FIRST_SEGMENT;
329*4882a593Smuzhiyun 	else
330*4882a593Smuzhiyun 		tdes0 &= ~ETDES0_FIRST_SEGMENT;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	if (likely(csum_flag))
333*4882a593Smuzhiyun 		tdes0 |= (TX_CIC_FULL << ETDES0_CHECKSUM_INSERTION_SHIFT);
334*4882a593Smuzhiyun 	else
335*4882a593Smuzhiyun 		tdes0 &= ~(TX_CIC_FULL << ETDES0_CHECKSUM_INSERTION_SHIFT);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	if (ls)
338*4882a593Smuzhiyun 		tdes0 |= ETDES0_LAST_SEGMENT;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* Finally set the OWN bit. Later the DMA will start! */
341*4882a593Smuzhiyun 	if (tx_own)
342*4882a593Smuzhiyun 		tdes0 |= ETDES0_OWN;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (is_fs && tx_own)
345*4882a593Smuzhiyun 		/* When the own bit, for the first frame, has to be set, all
346*4882a593Smuzhiyun 		 * descriptors for the same frame has to be set before, to
347*4882a593Smuzhiyun 		 * avoid race condition.
348*4882a593Smuzhiyun 		 */
349*4882a593Smuzhiyun 		dma_wmb();
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	p->des0 = cpu_to_le32(tdes0);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
enh_desc_set_tx_ic(struct dma_desc * p)354*4882a593Smuzhiyun static void enh_desc_set_tx_ic(struct dma_desc *p)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	p->des0 |= cpu_to_le32(ETDES0_INTERRUPT);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
enh_desc_get_rx_frame_len(struct dma_desc * p,int rx_coe_type)359*4882a593Smuzhiyun static int enh_desc_get_rx_frame_len(struct dma_desc *p, int rx_coe_type)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	unsigned int csum = 0;
362*4882a593Smuzhiyun 	/* The type-1 checksum offload engines append the checksum at
363*4882a593Smuzhiyun 	 * the end of frame and the two bytes of checksum are added in
364*4882a593Smuzhiyun 	 * the length.
365*4882a593Smuzhiyun 	 * Adjust for that in the framelen for type-1 checksum offload
366*4882a593Smuzhiyun 	 * engines.
367*4882a593Smuzhiyun 	 */
368*4882a593Smuzhiyun 	if (rx_coe_type == STMMAC_RX_COE_TYPE1)
369*4882a593Smuzhiyun 		csum = 2;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return (((le32_to_cpu(p->des0) & RDES0_FRAME_LEN_MASK)
372*4882a593Smuzhiyun 				>> RDES0_FRAME_LEN_SHIFT) - csum);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
enh_desc_enable_tx_timestamp(struct dma_desc * p)375*4882a593Smuzhiyun static void enh_desc_enable_tx_timestamp(struct dma_desc *p)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	p->des0 |= cpu_to_le32(ETDES0_TIME_STAMP_ENABLE);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
enh_desc_get_tx_timestamp_status(struct dma_desc * p)380*4882a593Smuzhiyun static int enh_desc_get_tx_timestamp_status(struct dma_desc *p)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	return (le32_to_cpu(p->des0) & ETDES0_TIME_STAMP_STATUS) >> 17;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
enh_desc_get_timestamp(void * desc,u32 ats,u64 * ts)385*4882a593Smuzhiyun static void enh_desc_get_timestamp(void *desc, u32 ats, u64 *ts)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	u64 ns;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (ats) {
390*4882a593Smuzhiyun 		struct dma_extended_desc *p = (struct dma_extended_desc *)desc;
391*4882a593Smuzhiyun 		ns = le32_to_cpu(p->des6);
392*4882a593Smuzhiyun 		/* convert high/sec time stamp value to nanosecond */
393*4882a593Smuzhiyun 		ns += le32_to_cpu(p->des7) * 1000000000ULL;
394*4882a593Smuzhiyun 	} else {
395*4882a593Smuzhiyun 		struct dma_desc *p = (struct dma_desc *)desc;
396*4882a593Smuzhiyun 		ns = le32_to_cpu(p->des2);
397*4882a593Smuzhiyun 		ns += le32_to_cpu(p->des3) * 1000000000ULL;
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	*ts = ns;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
enh_desc_get_rx_timestamp_status(void * desc,void * next_desc,u32 ats)403*4882a593Smuzhiyun static int enh_desc_get_rx_timestamp_status(void *desc, void *next_desc,
404*4882a593Smuzhiyun 					    u32 ats)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	if (ats) {
407*4882a593Smuzhiyun 		struct dma_extended_desc *p = (struct dma_extended_desc *)desc;
408*4882a593Smuzhiyun 		return (le32_to_cpu(p->basic.des0) & RDES0_IPC_CSUM_ERROR) >> 7;
409*4882a593Smuzhiyun 	} else {
410*4882a593Smuzhiyun 		struct dma_desc *p = (struct dma_desc *)desc;
411*4882a593Smuzhiyun 		if ((le32_to_cpu(p->des2) == 0xffffffff) &&
412*4882a593Smuzhiyun 		    (le32_to_cpu(p->des3) == 0xffffffff))
413*4882a593Smuzhiyun 			/* timestamp is corrupted, hence don't store it */
414*4882a593Smuzhiyun 			return 0;
415*4882a593Smuzhiyun 		else
416*4882a593Smuzhiyun 			return 1;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
enh_desc_display_ring(void * head,unsigned int size,bool rx,dma_addr_t dma_rx_phy,unsigned int desc_size)420*4882a593Smuzhiyun static void enh_desc_display_ring(void *head, unsigned int size, bool rx,
421*4882a593Smuzhiyun 				  dma_addr_t dma_rx_phy, unsigned int desc_size)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
424*4882a593Smuzhiyun 	dma_addr_t dma_addr;
425*4882a593Smuzhiyun 	int i;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	pr_info("Extended %s descriptor ring:\n", rx ? "RX" : "TX");
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
430*4882a593Smuzhiyun 		u64 x;
431*4882a593Smuzhiyun 		dma_addr = dma_rx_phy + i * sizeof(*ep);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 		x = *(u64 *)ep;
434*4882a593Smuzhiyun 		pr_info("%03d [%pad]: 0x%x 0x%x 0x%x 0x%x\n",
435*4882a593Smuzhiyun 			i, &dma_addr,
436*4882a593Smuzhiyun 			(unsigned int)x, (unsigned int)(x >> 32),
437*4882a593Smuzhiyun 			ep->basic.des2, ep->basic.des3);
438*4882a593Smuzhiyun 		ep++;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 	pr_info("\n");
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
enh_desc_get_addr(struct dma_desc * p,unsigned int * addr)443*4882a593Smuzhiyun static void enh_desc_get_addr(struct dma_desc *p, unsigned int *addr)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	*addr = le32_to_cpu(p->des2);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
enh_desc_set_addr(struct dma_desc * p,dma_addr_t addr)448*4882a593Smuzhiyun static void enh_desc_set_addr(struct dma_desc *p, dma_addr_t addr)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	p->des2 = cpu_to_le32(addr);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
enh_desc_clear(struct dma_desc * p)453*4882a593Smuzhiyun static void enh_desc_clear(struct dma_desc *p)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	p->des2 = 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun const struct stmmac_desc_ops enh_desc_ops = {
459*4882a593Smuzhiyun 	.tx_status = enh_desc_get_tx_status,
460*4882a593Smuzhiyun 	.rx_status = enh_desc_get_rx_status,
461*4882a593Smuzhiyun 	.get_tx_len = enh_desc_get_tx_len,
462*4882a593Smuzhiyun 	.init_rx_desc = enh_desc_init_rx_desc,
463*4882a593Smuzhiyun 	.init_tx_desc = enh_desc_init_tx_desc,
464*4882a593Smuzhiyun 	.get_tx_owner = enh_desc_get_tx_owner,
465*4882a593Smuzhiyun 	.release_tx_desc = enh_desc_release_tx_desc,
466*4882a593Smuzhiyun 	.prepare_tx_desc = enh_desc_prepare_tx_desc,
467*4882a593Smuzhiyun 	.set_tx_ic = enh_desc_set_tx_ic,
468*4882a593Smuzhiyun 	.get_tx_ls = enh_desc_get_tx_ls,
469*4882a593Smuzhiyun 	.set_tx_owner = enh_desc_set_tx_owner,
470*4882a593Smuzhiyun 	.set_rx_owner = enh_desc_set_rx_owner,
471*4882a593Smuzhiyun 	.get_rx_frame_len = enh_desc_get_rx_frame_len,
472*4882a593Smuzhiyun 	.rx_extended_status = enh_desc_get_ext_status,
473*4882a593Smuzhiyun 	.enable_tx_timestamp = enh_desc_enable_tx_timestamp,
474*4882a593Smuzhiyun 	.get_tx_timestamp_status = enh_desc_get_tx_timestamp_status,
475*4882a593Smuzhiyun 	.get_timestamp = enh_desc_get_timestamp,
476*4882a593Smuzhiyun 	.get_rx_timestamp_status = enh_desc_get_rx_timestamp_status,
477*4882a593Smuzhiyun 	.display_ring = enh_desc_display_ring,
478*4882a593Smuzhiyun 	.get_addr = enh_desc_get_addr,
479*4882a593Smuzhiyun 	.set_addr = enh_desc_set_addr,
480*4882a593Smuzhiyun 	.clear = enh_desc_clear,
481*4882a593Smuzhiyun };
482