xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/dwxgmac2_descs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 Synopsys, Inc. and/or its affiliates.
4*4882a593Smuzhiyun  * stmmac XGMAC support.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/stmmac.h>
8*4882a593Smuzhiyun #include "common.h"
9*4882a593Smuzhiyun #include "dwxgmac2.h"
10*4882a593Smuzhiyun 
dwxgmac2_get_tx_status(void * data,struct stmmac_extra_stats * x,struct dma_desc * p,void __iomem * ioaddr)11*4882a593Smuzhiyun static int dwxgmac2_get_tx_status(void *data, struct stmmac_extra_stats *x,
12*4882a593Smuzhiyun 				  struct dma_desc *p, void __iomem *ioaddr)
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun 	unsigned int tdes3 = le32_to_cpu(p->des3);
15*4882a593Smuzhiyun 	int ret = tx_done;
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun 	if (unlikely(tdes3 & XGMAC_TDES3_OWN))
18*4882a593Smuzhiyun 		return tx_dma_own;
19*4882a593Smuzhiyun 	if (likely(!(tdes3 & XGMAC_TDES3_LD)))
20*4882a593Smuzhiyun 		return tx_not_ls;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	return ret;
23*4882a593Smuzhiyun }
24*4882a593Smuzhiyun 
dwxgmac2_get_rx_status(void * data,struct stmmac_extra_stats * x,struct dma_desc * p)25*4882a593Smuzhiyun static int dwxgmac2_get_rx_status(void *data, struct stmmac_extra_stats *x,
26*4882a593Smuzhiyun 				  struct dma_desc *p)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	unsigned int rdes3 = le32_to_cpu(p->des3);
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	if (unlikely(rdes3 & XGMAC_RDES3_OWN))
31*4882a593Smuzhiyun 		return dma_own;
32*4882a593Smuzhiyun 	if (unlikely(rdes3 & XGMAC_RDES3_CTXT))
33*4882a593Smuzhiyun 		return discard_frame;
34*4882a593Smuzhiyun 	if (likely(!(rdes3 & XGMAC_RDES3_LD)))
35*4882a593Smuzhiyun 		return rx_not_ls;
36*4882a593Smuzhiyun 	if (unlikely((rdes3 & XGMAC_RDES3_ES) && (rdes3 & XGMAC_RDES3_LD)))
37*4882a593Smuzhiyun 		return discard_frame;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	return good_frame;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
dwxgmac2_get_tx_len(struct dma_desc * p)42*4882a593Smuzhiyun static int dwxgmac2_get_tx_len(struct dma_desc *p)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	return (le32_to_cpu(p->des2) & XGMAC_TDES2_B1L);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
dwxgmac2_get_tx_owner(struct dma_desc * p)47*4882a593Smuzhiyun static int dwxgmac2_get_tx_owner(struct dma_desc *p)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	return (le32_to_cpu(p->des3) & XGMAC_TDES3_OWN) > 0;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
dwxgmac2_set_tx_owner(struct dma_desc * p)52*4882a593Smuzhiyun static void dwxgmac2_set_tx_owner(struct dma_desc *p)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(XGMAC_TDES3_OWN);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
dwxgmac2_set_rx_owner(struct dma_desc * p,int disable_rx_ic)57*4882a593Smuzhiyun static void dwxgmac2_set_rx_owner(struct dma_desc *p, int disable_rx_ic)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(XGMAC_RDES3_OWN);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	if (!disable_rx_ic)
62*4882a593Smuzhiyun 		p->des3 |= cpu_to_le32(XGMAC_RDES3_IOC);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
dwxgmac2_get_tx_ls(struct dma_desc * p)65*4882a593Smuzhiyun static int dwxgmac2_get_tx_ls(struct dma_desc *p)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	return (le32_to_cpu(p->des3) & XGMAC_RDES3_LD) > 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
dwxgmac2_get_rx_frame_len(struct dma_desc * p,int rx_coe)70*4882a593Smuzhiyun static int dwxgmac2_get_rx_frame_len(struct dma_desc *p, int rx_coe)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	return (le32_to_cpu(p->des3) & XGMAC_RDES3_PL);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
dwxgmac2_enable_tx_timestamp(struct dma_desc * p)75*4882a593Smuzhiyun static void dwxgmac2_enable_tx_timestamp(struct dma_desc *p)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	p->des2 |= cpu_to_le32(XGMAC_TDES2_TTSE);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
dwxgmac2_get_tx_timestamp_status(struct dma_desc * p)80*4882a593Smuzhiyun static int dwxgmac2_get_tx_timestamp_status(struct dma_desc *p)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	return 0; /* Not supported */
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
dwxgmac2_get_timestamp(void * desc,u32 ats,u64 * ts)85*4882a593Smuzhiyun static inline void dwxgmac2_get_timestamp(void *desc, u32 ats, u64 *ts)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct dma_desc *p = (struct dma_desc *)desc;
88*4882a593Smuzhiyun 	u64 ns = 0;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	ns += le32_to_cpu(p->des1) * 1000000000ULL;
91*4882a593Smuzhiyun 	ns += le32_to_cpu(p->des0);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	*ts = ns;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
dwxgmac2_rx_check_timestamp(void * desc)96*4882a593Smuzhiyun static int dwxgmac2_rx_check_timestamp(void *desc)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct dma_desc *p = (struct dma_desc *)desc;
99*4882a593Smuzhiyun 	unsigned int rdes3 = le32_to_cpu(p->des3);
100*4882a593Smuzhiyun 	bool desc_valid, ts_valid;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	dma_rmb();
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	desc_valid = !(rdes3 & XGMAC_RDES3_OWN) && (rdes3 & XGMAC_RDES3_CTXT);
105*4882a593Smuzhiyun 	ts_valid = !(rdes3 & XGMAC_RDES3_TSD) && (rdes3 & XGMAC_RDES3_TSA);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (likely(desc_valid && ts_valid)) {
108*4882a593Smuzhiyun 		if ((p->des0 == 0xffffffff) && (p->des1 == 0xffffffff))
109*4882a593Smuzhiyun 			return -EINVAL;
110*4882a593Smuzhiyun 		return 0;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return -EINVAL;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
dwxgmac2_get_rx_timestamp_status(void * desc,void * next_desc,u32 ats)116*4882a593Smuzhiyun static int dwxgmac2_get_rx_timestamp_status(void *desc, void *next_desc,
117*4882a593Smuzhiyun 					    u32 ats)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct dma_desc *p = (struct dma_desc *)desc;
120*4882a593Smuzhiyun 	unsigned int rdes3 = le32_to_cpu(p->des3);
121*4882a593Smuzhiyun 	int ret = -EBUSY;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (likely(rdes3 & XGMAC_RDES3_CDA))
124*4882a593Smuzhiyun 		ret = dwxgmac2_rx_check_timestamp(next_desc);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	return !ret;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
dwxgmac2_init_rx_desc(struct dma_desc * p,int disable_rx_ic,int mode,int end,int bfsize)129*4882a593Smuzhiyun static void dwxgmac2_init_rx_desc(struct dma_desc *p, int disable_rx_ic,
130*4882a593Smuzhiyun 				  int mode, int end, int bfsize)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	dwxgmac2_set_rx_owner(p, disable_rx_ic);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
dwxgmac2_init_tx_desc(struct dma_desc * p,int mode,int end)135*4882a593Smuzhiyun static void dwxgmac2_init_tx_desc(struct dma_desc *p, int mode, int end)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	p->des0 = 0;
138*4882a593Smuzhiyun 	p->des1 = 0;
139*4882a593Smuzhiyun 	p->des2 = 0;
140*4882a593Smuzhiyun 	p->des3 = 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
dwxgmac2_prepare_tx_desc(struct dma_desc * p,int is_fs,int len,bool csum_flag,int mode,bool tx_own,bool ls,unsigned int tot_pkt_len)143*4882a593Smuzhiyun static void dwxgmac2_prepare_tx_desc(struct dma_desc *p, int is_fs, int len,
144*4882a593Smuzhiyun 				     bool csum_flag, int mode, bool tx_own,
145*4882a593Smuzhiyun 				     bool ls, unsigned int tot_pkt_len)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	unsigned int tdes3 = le32_to_cpu(p->des3);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	p->des2 |= cpu_to_le32(len & XGMAC_TDES2_B1L);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	tdes3 |= tot_pkt_len & XGMAC_TDES3_FL;
152*4882a593Smuzhiyun 	if (is_fs)
153*4882a593Smuzhiyun 		tdes3 |= XGMAC_TDES3_FD;
154*4882a593Smuzhiyun 	else
155*4882a593Smuzhiyun 		tdes3 &= ~XGMAC_TDES3_FD;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (csum_flag)
158*4882a593Smuzhiyun 		tdes3 |= 0x3 << XGMAC_TDES3_CIC_SHIFT;
159*4882a593Smuzhiyun 	else
160*4882a593Smuzhiyun 		tdes3 &= ~XGMAC_TDES3_CIC;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (ls)
163*4882a593Smuzhiyun 		tdes3 |= XGMAC_TDES3_LD;
164*4882a593Smuzhiyun 	else
165*4882a593Smuzhiyun 		tdes3 &= ~XGMAC_TDES3_LD;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* Finally set the OWN bit. Later the DMA will start! */
168*4882a593Smuzhiyun 	if (tx_own)
169*4882a593Smuzhiyun 		tdes3 |= XGMAC_TDES3_OWN;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	if (is_fs && tx_own)
172*4882a593Smuzhiyun 		/* When the own bit, for the first frame, has to be set, all
173*4882a593Smuzhiyun 		 * descriptors for the same frame has to be set before, to
174*4882a593Smuzhiyun 		 * avoid race condition.
175*4882a593Smuzhiyun 		 */
176*4882a593Smuzhiyun 		dma_wmb();
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	p->des3 = cpu_to_le32(tdes3);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
dwxgmac2_prepare_tso_tx_desc(struct dma_desc * p,int is_fs,int len1,int len2,bool tx_own,bool ls,unsigned int tcphdrlen,unsigned int tcppayloadlen)181*4882a593Smuzhiyun static void dwxgmac2_prepare_tso_tx_desc(struct dma_desc *p, int is_fs,
182*4882a593Smuzhiyun 					 int len1, int len2, bool tx_own,
183*4882a593Smuzhiyun 					 bool ls, unsigned int tcphdrlen,
184*4882a593Smuzhiyun 					 unsigned int tcppayloadlen)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	unsigned int tdes3 = le32_to_cpu(p->des3);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if (len1)
189*4882a593Smuzhiyun 		p->des2 |= cpu_to_le32(len1 & XGMAC_TDES2_B1L);
190*4882a593Smuzhiyun 	if (len2)
191*4882a593Smuzhiyun 		p->des2 |= cpu_to_le32((len2 << XGMAC_TDES2_B2L_SHIFT) &
192*4882a593Smuzhiyun 				XGMAC_TDES2_B2L);
193*4882a593Smuzhiyun 	if (is_fs) {
194*4882a593Smuzhiyun 		tdes3 |= XGMAC_TDES3_FD | XGMAC_TDES3_TSE;
195*4882a593Smuzhiyun 		tdes3 |= (tcphdrlen << XGMAC_TDES3_THL_SHIFT) &
196*4882a593Smuzhiyun 			XGMAC_TDES3_THL;
197*4882a593Smuzhiyun 		tdes3 |= tcppayloadlen & XGMAC_TDES3_TPL;
198*4882a593Smuzhiyun 	} else {
199*4882a593Smuzhiyun 		tdes3 &= ~XGMAC_TDES3_FD;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (ls)
203*4882a593Smuzhiyun 		tdes3 |= XGMAC_TDES3_LD;
204*4882a593Smuzhiyun 	else
205*4882a593Smuzhiyun 		tdes3 &= ~XGMAC_TDES3_LD;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* Finally set the OWN bit. Later the DMA will start! */
208*4882a593Smuzhiyun 	if (tx_own)
209*4882a593Smuzhiyun 		tdes3 |= XGMAC_TDES3_OWN;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (is_fs && tx_own)
212*4882a593Smuzhiyun 		/* When the own bit, for the first frame, has to be set, all
213*4882a593Smuzhiyun 		 * descriptors for the same frame has to be set before, to
214*4882a593Smuzhiyun 		 * avoid race condition.
215*4882a593Smuzhiyun 		 */
216*4882a593Smuzhiyun 		dma_wmb();
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	p->des3 = cpu_to_le32(tdes3);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
dwxgmac2_release_tx_desc(struct dma_desc * p,int mode)221*4882a593Smuzhiyun static void dwxgmac2_release_tx_desc(struct dma_desc *p, int mode)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	p->des0 = 0;
224*4882a593Smuzhiyun 	p->des1 = 0;
225*4882a593Smuzhiyun 	p->des2 = 0;
226*4882a593Smuzhiyun 	p->des3 = 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
dwxgmac2_set_tx_ic(struct dma_desc * p)229*4882a593Smuzhiyun static void dwxgmac2_set_tx_ic(struct dma_desc *p)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	p->des2 |= cpu_to_le32(XGMAC_TDES2_IOC);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
dwxgmac2_set_mss(struct dma_desc * p,unsigned int mss)234*4882a593Smuzhiyun static void dwxgmac2_set_mss(struct dma_desc *p, unsigned int mss)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	p->des0 = 0;
237*4882a593Smuzhiyun 	p->des1 = 0;
238*4882a593Smuzhiyun 	p->des2 = cpu_to_le32(mss);
239*4882a593Smuzhiyun 	p->des3 = cpu_to_le32(XGMAC_TDES3_CTXT | XGMAC_TDES3_TCMSSV);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
dwxgmac2_get_addr(struct dma_desc * p,unsigned int * addr)242*4882a593Smuzhiyun static void dwxgmac2_get_addr(struct dma_desc *p, unsigned int *addr)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	*addr = le32_to_cpu(p->des0);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
dwxgmac2_set_addr(struct dma_desc * p,dma_addr_t addr)247*4882a593Smuzhiyun static void dwxgmac2_set_addr(struct dma_desc *p, dma_addr_t addr)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	p->des0 = cpu_to_le32(lower_32_bits(addr));
250*4882a593Smuzhiyun 	p->des1 = cpu_to_le32(upper_32_bits(addr));
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
dwxgmac2_clear(struct dma_desc * p)253*4882a593Smuzhiyun static void dwxgmac2_clear(struct dma_desc *p)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	p->des0 = 0;
256*4882a593Smuzhiyun 	p->des1 = 0;
257*4882a593Smuzhiyun 	p->des2 = 0;
258*4882a593Smuzhiyun 	p->des3 = 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
dwxgmac2_get_rx_hash(struct dma_desc * p,u32 * hash,enum pkt_hash_types * type)261*4882a593Smuzhiyun static int dwxgmac2_get_rx_hash(struct dma_desc *p, u32 *hash,
262*4882a593Smuzhiyun 				enum pkt_hash_types *type)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	unsigned int rdes3 = le32_to_cpu(p->des3);
265*4882a593Smuzhiyun 	u32 ptype;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (rdes3 & XGMAC_RDES3_RSV) {
268*4882a593Smuzhiyun 		ptype = (rdes3 & XGMAC_RDES3_L34T) >> XGMAC_RDES3_L34T_SHIFT;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 		switch (ptype) {
271*4882a593Smuzhiyun 		case XGMAC_L34T_IP4TCP:
272*4882a593Smuzhiyun 		case XGMAC_L34T_IP4UDP:
273*4882a593Smuzhiyun 		case XGMAC_L34T_IP6TCP:
274*4882a593Smuzhiyun 		case XGMAC_L34T_IP6UDP:
275*4882a593Smuzhiyun 			*type = PKT_HASH_TYPE_L4;
276*4882a593Smuzhiyun 			break;
277*4882a593Smuzhiyun 		default:
278*4882a593Smuzhiyun 			*type = PKT_HASH_TYPE_L3;
279*4882a593Smuzhiyun 			break;
280*4882a593Smuzhiyun 		}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 		*hash = le32_to_cpu(p->des1);
283*4882a593Smuzhiyun 		return 0;
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return -EINVAL;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
dwxgmac2_get_rx_header_len(struct dma_desc * p,unsigned int * len)289*4882a593Smuzhiyun static void dwxgmac2_get_rx_header_len(struct dma_desc *p, unsigned int *len)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	if (le32_to_cpu(p->des3) & XGMAC_RDES3_L34T)
292*4882a593Smuzhiyun 		*len = le32_to_cpu(p->des2) & XGMAC_RDES2_HL;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
dwxgmac2_set_sec_addr(struct dma_desc * p,dma_addr_t addr,bool is_valid)295*4882a593Smuzhiyun static void dwxgmac2_set_sec_addr(struct dma_desc *p, dma_addr_t addr, bool is_valid)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	p->des2 = cpu_to_le32(lower_32_bits(addr));
298*4882a593Smuzhiyun 	p->des3 = cpu_to_le32(upper_32_bits(addr));
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
dwxgmac2_set_sarc(struct dma_desc * p,u32 sarc_type)301*4882a593Smuzhiyun static void dwxgmac2_set_sarc(struct dma_desc *p, u32 sarc_type)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	sarc_type <<= XGMAC_TDES3_SAIC_SHIFT;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(sarc_type & XGMAC_TDES3_SAIC);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
dwxgmac2_set_vlan_tag(struct dma_desc * p,u16 tag,u16 inner_tag,u32 inner_type)308*4882a593Smuzhiyun static void dwxgmac2_set_vlan_tag(struct dma_desc *p, u16 tag, u16 inner_tag,
309*4882a593Smuzhiyun 				  u32 inner_type)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	p->des0 = 0;
312*4882a593Smuzhiyun 	p->des1 = 0;
313*4882a593Smuzhiyun 	p->des2 = 0;
314*4882a593Smuzhiyun 	p->des3 = 0;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* Inner VLAN */
317*4882a593Smuzhiyun 	if (inner_type) {
318*4882a593Smuzhiyun 		u32 des = inner_tag << XGMAC_TDES2_IVT_SHIFT;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 		des &= XGMAC_TDES2_IVT;
321*4882a593Smuzhiyun 		p->des2 = cpu_to_le32(des);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		des = inner_type << XGMAC_TDES3_IVTIR_SHIFT;
324*4882a593Smuzhiyun 		des &= XGMAC_TDES3_IVTIR;
325*4882a593Smuzhiyun 		p->des3 = cpu_to_le32(des | XGMAC_TDES3_IVLTV);
326*4882a593Smuzhiyun 	}
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/* Outer VLAN */
329*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(tag & XGMAC_TDES3_VT);
330*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(XGMAC_TDES3_VLTV);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(XGMAC_TDES3_CTXT);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
dwxgmac2_set_vlan(struct dma_desc * p,u32 type)335*4882a593Smuzhiyun static void dwxgmac2_set_vlan(struct dma_desc *p, u32 type)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	type <<= XGMAC_TDES2_VTIR_SHIFT;
338*4882a593Smuzhiyun 	p->des2 |= cpu_to_le32(type & XGMAC_TDES2_VTIR);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
dwxgmac2_set_tbs(struct dma_edesc * p,u32 sec,u32 nsec)341*4882a593Smuzhiyun static void dwxgmac2_set_tbs(struct dma_edesc *p, u32 sec, u32 nsec)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	p->des4 = cpu_to_le32((sec & XGMAC_TDES0_LT) | XGMAC_TDES0_LTV);
344*4882a593Smuzhiyun 	p->des5 = cpu_to_le32(nsec & XGMAC_TDES1_LT);
345*4882a593Smuzhiyun 	p->des6 = 0;
346*4882a593Smuzhiyun 	p->des7 = 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun const struct stmmac_desc_ops dwxgmac210_desc_ops = {
350*4882a593Smuzhiyun 	.tx_status = dwxgmac2_get_tx_status,
351*4882a593Smuzhiyun 	.rx_status = dwxgmac2_get_rx_status,
352*4882a593Smuzhiyun 	.get_tx_len = dwxgmac2_get_tx_len,
353*4882a593Smuzhiyun 	.get_tx_owner = dwxgmac2_get_tx_owner,
354*4882a593Smuzhiyun 	.set_tx_owner = dwxgmac2_set_tx_owner,
355*4882a593Smuzhiyun 	.set_rx_owner = dwxgmac2_set_rx_owner,
356*4882a593Smuzhiyun 	.get_tx_ls = dwxgmac2_get_tx_ls,
357*4882a593Smuzhiyun 	.get_rx_frame_len = dwxgmac2_get_rx_frame_len,
358*4882a593Smuzhiyun 	.enable_tx_timestamp = dwxgmac2_enable_tx_timestamp,
359*4882a593Smuzhiyun 	.get_tx_timestamp_status = dwxgmac2_get_tx_timestamp_status,
360*4882a593Smuzhiyun 	.get_rx_timestamp_status = dwxgmac2_get_rx_timestamp_status,
361*4882a593Smuzhiyun 	.get_timestamp = dwxgmac2_get_timestamp,
362*4882a593Smuzhiyun 	.set_tx_ic = dwxgmac2_set_tx_ic,
363*4882a593Smuzhiyun 	.prepare_tx_desc = dwxgmac2_prepare_tx_desc,
364*4882a593Smuzhiyun 	.prepare_tso_tx_desc = dwxgmac2_prepare_tso_tx_desc,
365*4882a593Smuzhiyun 	.release_tx_desc = dwxgmac2_release_tx_desc,
366*4882a593Smuzhiyun 	.init_rx_desc = dwxgmac2_init_rx_desc,
367*4882a593Smuzhiyun 	.init_tx_desc = dwxgmac2_init_tx_desc,
368*4882a593Smuzhiyun 	.set_mss = dwxgmac2_set_mss,
369*4882a593Smuzhiyun 	.get_addr = dwxgmac2_get_addr,
370*4882a593Smuzhiyun 	.set_addr = dwxgmac2_set_addr,
371*4882a593Smuzhiyun 	.clear = dwxgmac2_clear,
372*4882a593Smuzhiyun 	.get_rx_hash = dwxgmac2_get_rx_hash,
373*4882a593Smuzhiyun 	.get_rx_header_len = dwxgmac2_get_rx_header_len,
374*4882a593Smuzhiyun 	.set_sec_addr = dwxgmac2_set_sec_addr,
375*4882a593Smuzhiyun 	.set_sarc = dwxgmac2_set_sarc,
376*4882a593Smuzhiyun 	.set_vlan_tag = dwxgmac2_set_vlan_tag,
377*4882a593Smuzhiyun 	.set_vlan = dwxgmac2_set_vlan,
378*4882a593Smuzhiyun 	.set_tbs = dwxgmac2_set_tbs,
379*4882a593Smuzhiyun };
380