xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/dwmac_lib.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*******************************************************************************
3*4882a593Smuzhiyun   Copyright (C) 2007-2009  STMicroelectronics Ltd
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun   Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
7*4882a593Smuzhiyun *******************************************************************************/
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include "common.h"
12*4882a593Smuzhiyun #include "dwmac_dma.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define GMAC_HI_REG_AE		0x80000000
15*4882a593Smuzhiyun 
dwmac_dma_reset(void __iomem * ioaddr)16*4882a593Smuzhiyun int dwmac_dma_reset(void __iomem *ioaddr)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_BUS_MODE);
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	/* DMA SW reset */
21*4882a593Smuzhiyun 	value |= DMA_BUS_MODE_SFT_RESET;
22*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_BUS_MODE);
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	return readl_poll_timeout(ioaddr + DMA_BUS_MODE, value,
25*4882a593Smuzhiyun 				 !(value & DMA_BUS_MODE_SFT_RESET),
26*4882a593Smuzhiyun 				 10000, 200000);
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* CSR1 enables the transmit DMA to check for new descriptor */
dwmac_enable_dma_transmission(void __iomem * ioaddr)30*4882a593Smuzhiyun void dwmac_enable_dma_transmission(void __iomem *ioaddr)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	writel(1, ioaddr + DMA_XMT_POLL_DEMAND);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
dwmac_enable_dma_irq(void __iomem * ioaddr,u32 chan,bool rx,bool tx)35*4882a593Smuzhiyun void dwmac_enable_dma_irq(void __iomem *ioaddr, u32 chan, bool rx, bool tx)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_INTR_ENA);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	if (rx)
40*4882a593Smuzhiyun 		value |= DMA_INTR_DEFAULT_RX;
41*4882a593Smuzhiyun 	if (tx)
42*4882a593Smuzhiyun 		value |= DMA_INTR_DEFAULT_TX;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_INTR_ENA);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
dwmac_disable_dma_irq(void __iomem * ioaddr,u32 chan,bool rx,bool tx)47*4882a593Smuzhiyun void dwmac_disable_dma_irq(void __iomem *ioaddr, u32 chan, bool rx, bool tx)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_INTR_ENA);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	if (rx)
52*4882a593Smuzhiyun 		value &= ~DMA_INTR_DEFAULT_RX;
53*4882a593Smuzhiyun 	if (tx)
54*4882a593Smuzhiyun 		value &= ~DMA_INTR_DEFAULT_TX;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_INTR_ENA);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
dwmac_dma_start_tx(void __iomem * ioaddr,u32 chan)59*4882a593Smuzhiyun void dwmac_dma_start_tx(void __iomem *ioaddr, u32 chan)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_CONTROL);
62*4882a593Smuzhiyun 	value |= DMA_CONTROL_ST;
63*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CONTROL);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
dwmac_dma_stop_tx(void __iomem * ioaddr,u32 chan)66*4882a593Smuzhiyun void dwmac_dma_stop_tx(void __iomem *ioaddr, u32 chan)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_CONTROL);
69*4882a593Smuzhiyun 	value &= ~DMA_CONTROL_ST;
70*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CONTROL);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
dwmac_dma_start_rx(void __iomem * ioaddr,u32 chan)73*4882a593Smuzhiyun void dwmac_dma_start_rx(void __iomem *ioaddr, u32 chan)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_CONTROL);
76*4882a593Smuzhiyun 	value |= DMA_CONTROL_SR;
77*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CONTROL);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
dwmac_dma_stop_rx(void __iomem * ioaddr,u32 chan)80*4882a593Smuzhiyun void dwmac_dma_stop_rx(void __iomem *ioaddr, u32 chan)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_CONTROL);
83*4882a593Smuzhiyun 	value &= ~DMA_CONTROL_SR;
84*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CONTROL);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #ifdef DWMAC_DMA_DEBUG
show_tx_process_state(unsigned int status)88*4882a593Smuzhiyun static void show_tx_process_state(unsigned int status)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	unsigned int state;
91*4882a593Smuzhiyun 	state = (status & DMA_STATUS_TS_MASK) >> DMA_STATUS_TS_SHIFT;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	switch (state) {
94*4882a593Smuzhiyun 	case 0:
95*4882a593Smuzhiyun 		pr_debug("- TX (Stopped): Reset or Stop command\n");
96*4882a593Smuzhiyun 		break;
97*4882a593Smuzhiyun 	case 1:
98*4882a593Smuzhiyun 		pr_debug("- TX (Running): Fetching the Tx desc\n");
99*4882a593Smuzhiyun 		break;
100*4882a593Smuzhiyun 	case 2:
101*4882a593Smuzhiyun 		pr_debug("- TX (Running): Waiting for end of tx\n");
102*4882a593Smuzhiyun 		break;
103*4882a593Smuzhiyun 	case 3:
104*4882a593Smuzhiyun 		pr_debug("- TX (Running): Reading the data "
105*4882a593Smuzhiyun 		       "and queuing the data into the Tx buf\n");
106*4882a593Smuzhiyun 		break;
107*4882a593Smuzhiyun 	case 6:
108*4882a593Smuzhiyun 		pr_debug("- TX (Suspended): Tx Buff Underflow "
109*4882a593Smuzhiyun 		       "or an unavailable Transmit descriptor\n");
110*4882a593Smuzhiyun 		break;
111*4882a593Smuzhiyun 	case 7:
112*4882a593Smuzhiyun 		pr_debug("- TX (Running): Closing Tx descriptor\n");
113*4882a593Smuzhiyun 		break;
114*4882a593Smuzhiyun 	default:
115*4882a593Smuzhiyun 		break;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
show_rx_process_state(unsigned int status)119*4882a593Smuzhiyun static void show_rx_process_state(unsigned int status)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	unsigned int state;
122*4882a593Smuzhiyun 	state = (status & DMA_STATUS_RS_MASK) >> DMA_STATUS_RS_SHIFT;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	switch (state) {
125*4882a593Smuzhiyun 	case 0:
126*4882a593Smuzhiyun 		pr_debug("- RX (Stopped): Reset or Stop command\n");
127*4882a593Smuzhiyun 		break;
128*4882a593Smuzhiyun 	case 1:
129*4882a593Smuzhiyun 		pr_debug("- RX (Running): Fetching the Rx desc\n");
130*4882a593Smuzhiyun 		break;
131*4882a593Smuzhiyun 	case 2:
132*4882a593Smuzhiyun 		pr_debug("- RX (Running): Checking for end of pkt\n");
133*4882a593Smuzhiyun 		break;
134*4882a593Smuzhiyun 	case 3:
135*4882a593Smuzhiyun 		pr_debug("- RX (Running): Waiting for Rx pkt\n");
136*4882a593Smuzhiyun 		break;
137*4882a593Smuzhiyun 	case 4:
138*4882a593Smuzhiyun 		pr_debug("- RX (Suspended): Unavailable Rx buf\n");
139*4882a593Smuzhiyun 		break;
140*4882a593Smuzhiyun 	case 5:
141*4882a593Smuzhiyun 		pr_debug("- RX (Running): Closing Rx descriptor\n");
142*4882a593Smuzhiyun 		break;
143*4882a593Smuzhiyun 	case 6:
144*4882a593Smuzhiyun 		pr_debug("- RX(Running): Flushing the current frame"
145*4882a593Smuzhiyun 		       " from the Rx buf\n");
146*4882a593Smuzhiyun 		break;
147*4882a593Smuzhiyun 	case 7:
148*4882a593Smuzhiyun 		pr_debug("- RX (Running): Queuing the Rx frame"
149*4882a593Smuzhiyun 		       " from the Rx buf into memory\n");
150*4882a593Smuzhiyun 		break;
151*4882a593Smuzhiyun 	default:
152*4882a593Smuzhiyun 		break;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun #endif
156*4882a593Smuzhiyun 
dwmac_dma_interrupt(void __iomem * ioaddr,struct stmmac_extra_stats * x,u32 chan)157*4882a593Smuzhiyun int dwmac_dma_interrupt(void __iomem *ioaddr,
158*4882a593Smuzhiyun 			struct stmmac_extra_stats *x, u32 chan)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	int ret = 0;
161*4882a593Smuzhiyun 	/* read the status register (CSR5) */
162*4882a593Smuzhiyun 	u32 intr_status = readl(ioaddr + DMA_STATUS);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #ifdef DWMAC_DMA_DEBUG
165*4882a593Smuzhiyun 	/* Enable it to monitor DMA rx/tx status in case of critical problems */
166*4882a593Smuzhiyun 	pr_debug("%s: [CSR5: 0x%08x]\n", __func__, intr_status);
167*4882a593Smuzhiyun 	show_tx_process_state(intr_status);
168*4882a593Smuzhiyun 	show_rx_process_state(intr_status);
169*4882a593Smuzhiyun #endif
170*4882a593Smuzhiyun 	/* ABNORMAL interrupts */
171*4882a593Smuzhiyun 	if (unlikely(intr_status & DMA_STATUS_AIS)) {
172*4882a593Smuzhiyun 		if (unlikely(intr_status & DMA_STATUS_UNF)) {
173*4882a593Smuzhiyun 			ret = tx_hard_error_bump_tc;
174*4882a593Smuzhiyun 			x->tx_undeflow_irq++;
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 		if (unlikely(intr_status & DMA_STATUS_TJT))
177*4882a593Smuzhiyun 			x->tx_jabber_irq++;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		if (unlikely(intr_status & DMA_STATUS_OVF))
180*4882a593Smuzhiyun 			x->rx_overflow_irq++;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		if (unlikely(intr_status & DMA_STATUS_RU))
183*4882a593Smuzhiyun 			x->rx_buf_unav_irq++;
184*4882a593Smuzhiyun 		if (unlikely(intr_status & DMA_STATUS_RPS))
185*4882a593Smuzhiyun 			x->rx_process_stopped_irq++;
186*4882a593Smuzhiyun 		if (unlikely(intr_status & DMA_STATUS_RWT))
187*4882a593Smuzhiyun 			x->rx_watchdog_irq++;
188*4882a593Smuzhiyun 		if (unlikely(intr_status & DMA_STATUS_ETI))
189*4882a593Smuzhiyun 			x->tx_early_irq++;
190*4882a593Smuzhiyun 		if (unlikely(intr_status & DMA_STATUS_TPS)) {
191*4882a593Smuzhiyun 			x->tx_process_stopped_irq++;
192*4882a593Smuzhiyun 			ret = tx_hard_error;
193*4882a593Smuzhiyun 		}
194*4882a593Smuzhiyun 		if (unlikely(intr_status & DMA_STATUS_FBI)) {
195*4882a593Smuzhiyun 			x->fatal_bus_error_irq++;
196*4882a593Smuzhiyun 			ret = tx_hard_error;
197*4882a593Smuzhiyun 		}
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 	/* TX/RX NORMAL interrupts */
200*4882a593Smuzhiyun 	if (likely(intr_status & DMA_STATUS_NIS)) {
201*4882a593Smuzhiyun 		x->normal_irq_n++;
202*4882a593Smuzhiyun 		if (likely(intr_status & DMA_STATUS_RI)) {
203*4882a593Smuzhiyun 			u32 value = readl(ioaddr + DMA_INTR_ENA);
204*4882a593Smuzhiyun 			/* to schedule NAPI on real RIE event. */
205*4882a593Smuzhiyun 			if (likely(value & DMA_INTR_ENA_RIE)) {
206*4882a593Smuzhiyun 				x->rx_normal_irq_n++;
207*4882a593Smuzhiyun 				ret |= handle_rx;
208*4882a593Smuzhiyun 			}
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 		if (likely(intr_status & DMA_STATUS_TI)) {
211*4882a593Smuzhiyun 			x->tx_normal_irq_n++;
212*4882a593Smuzhiyun 			ret |= handle_tx;
213*4882a593Smuzhiyun 		}
214*4882a593Smuzhiyun 		if (unlikely(intr_status & DMA_STATUS_ERI))
215*4882a593Smuzhiyun 			x->rx_early_irq++;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 	/* Optional hardware blocks, interrupts should be disabled */
218*4882a593Smuzhiyun 	if (unlikely(intr_status &
219*4882a593Smuzhiyun 		     (DMA_STATUS_GPI | DMA_STATUS_GMI | DMA_STATUS_GLI)))
220*4882a593Smuzhiyun 		pr_warn("%s: unexpected status %08x\n", __func__, intr_status);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* Clear the interrupt by writing a logic 1 to the CSR5[15-0] */
223*4882a593Smuzhiyun 	writel((intr_status & 0x1ffff), ioaddr + DMA_STATUS);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return ret;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
dwmac_dma_flush_tx_fifo(void __iomem * ioaddr)228*4882a593Smuzhiyun void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	u32 csr6 = readl(ioaddr + DMA_CONTROL);
231*4882a593Smuzhiyun 	writel((csr6 | DMA_CONTROL_FTF), ioaddr + DMA_CONTROL);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	do {} while ((readl(ioaddr + DMA_CONTROL) & DMA_CONTROL_FTF));
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
stmmac_set_mac_addr(void __iomem * ioaddr,u8 addr[6],unsigned int high,unsigned int low)236*4882a593Smuzhiyun void stmmac_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
237*4882a593Smuzhiyun 			 unsigned int high, unsigned int low)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	unsigned long data;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	data = (addr[5] << 8) | addr[4];
242*4882a593Smuzhiyun 	/* For MAC Addr registers we have to set the Address Enable (AE)
243*4882a593Smuzhiyun 	 * bit that has no effect on the High Reg 0 where the bit 31 (MO)
244*4882a593Smuzhiyun 	 * is RO.
245*4882a593Smuzhiyun 	 */
246*4882a593Smuzhiyun 	writel(data | GMAC_HI_REG_AE, ioaddr + high);
247*4882a593Smuzhiyun 	data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
248*4882a593Smuzhiyun 	writel(data, ioaddr + low);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(stmmac_set_mac_addr);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* Enable disable MAC RX/TX */
stmmac_set_mac(void __iomem * ioaddr,bool enable)253*4882a593Smuzhiyun void stmmac_set_mac(void __iomem *ioaddr, bool enable)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	u32 value = readl(ioaddr + MAC_CTRL_REG);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	if (enable)
258*4882a593Smuzhiyun 		value |= MAC_ENABLE_RX | MAC_ENABLE_TX;
259*4882a593Smuzhiyun 	else
260*4882a593Smuzhiyun 		value &= ~(MAC_ENABLE_TX | MAC_ENABLE_RX);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	writel(value, ioaddr + MAC_CTRL_REG);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
stmmac_get_mac_addr(void __iomem * ioaddr,unsigned char * addr,unsigned int high,unsigned int low)265*4882a593Smuzhiyun void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
266*4882a593Smuzhiyun 			 unsigned int high, unsigned int low)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	unsigned int hi_addr, lo_addr;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* Read the MAC address from the hardware */
271*4882a593Smuzhiyun 	hi_addr = readl(ioaddr + high);
272*4882a593Smuzhiyun 	lo_addr = readl(ioaddr + low);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* Extract the MAC address from the high and low words */
275*4882a593Smuzhiyun 	addr[0] = lo_addr & 0xff;
276*4882a593Smuzhiyun 	addr[1] = (lo_addr >> 8) & 0xff;
277*4882a593Smuzhiyun 	addr[2] = (lo_addr >> 16) & 0xff;
278*4882a593Smuzhiyun 	addr[3] = (lo_addr >> 24) & 0xff;
279*4882a593Smuzhiyun 	addr[4] = hi_addr & 0xff;
280*4882a593Smuzhiyun 	addr[5] = (hi_addr >> 8) & 0xff;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(stmmac_get_mac_addr);
283