1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /******************************************************************************* 3*4882a593Smuzhiyun DWMAC DMA Header file. 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun Copyright (C) 2007-2009 STMicroelectronics Ltd 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> 9*4882a593Smuzhiyun *******************************************************************************/ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef __DWMAC_DMA_H__ 12*4882a593Smuzhiyun #define __DWMAC_DMA_H__ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* DMA CRS Control and Status Register Mapping */ 15*4882a593Smuzhiyun #define DMA_BUS_MODE 0x00001000 /* Bus Mode */ 16*4882a593Smuzhiyun #define DMA_XMT_POLL_DEMAND 0x00001004 /* Transmit Poll Demand */ 17*4882a593Smuzhiyun #define DMA_RCV_POLL_DEMAND 0x00001008 /* Received Poll Demand */ 18*4882a593Smuzhiyun #define DMA_RCV_BASE_ADDR 0x0000100c /* Receive List Base */ 19*4882a593Smuzhiyun #define DMA_TX_BASE_ADDR 0x00001010 /* Transmit List Base */ 20*4882a593Smuzhiyun #define DMA_STATUS 0x00001014 /* Status Register */ 21*4882a593Smuzhiyun #define DMA_CONTROL 0x00001018 /* Ctrl (Operational Mode) */ 22*4882a593Smuzhiyun #define DMA_INTR_ENA 0x0000101c /* Interrupt Enable */ 23*4882a593Smuzhiyun #define DMA_MISSED_FRAME_CTR 0x00001020 /* Missed Frame Counter */ 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* SW Reset */ 26*4882a593Smuzhiyun #define DMA_BUS_MODE_SFT_RESET 0x00000001 /* Software Reset */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* Rx watchdog register */ 29*4882a593Smuzhiyun #define DMA_RX_WATCHDOG 0x00001024 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* AXI Master Bus Mode */ 32*4882a593Smuzhiyun #define DMA_AXI_BUS_MODE 0x00001028 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define DMA_AXI_EN_LPI BIT(31) 35*4882a593Smuzhiyun #define DMA_AXI_LPI_XIT_FRM BIT(30) 36*4882a593Smuzhiyun #define DMA_AXI_WR_OSR_LMT GENMASK(23, 20) 37*4882a593Smuzhiyun #define DMA_AXI_WR_OSR_LMT_SHIFT 20 38*4882a593Smuzhiyun #define DMA_AXI_WR_OSR_LMT_MASK 0xf 39*4882a593Smuzhiyun #define DMA_AXI_RD_OSR_LMT GENMASK(19, 16) 40*4882a593Smuzhiyun #define DMA_AXI_RD_OSR_LMT_SHIFT 16 41*4882a593Smuzhiyun #define DMA_AXI_RD_OSR_LMT_MASK 0xf 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define DMA_AXI_OSR_MAX 0xf 44*4882a593Smuzhiyun #define DMA_AXI_MAX_OSR_LIMIT ((DMA_AXI_OSR_MAX << DMA_AXI_WR_OSR_LMT_SHIFT) | \ 45*4882a593Smuzhiyun (DMA_AXI_OSR_MAX << DMA_AXI_RD_OSR_LMT_SHIFT)) 46*4882a593Smuzhiyun #define DMA_AXI_1KBBE BIT(13) 47*4882a593Smuzhiyun #define DMA_AXI_AAL BIT(12) 48*4882a593Smuzhiyun #define DMA_AXI_BLEN256 BIT(7) 49*4882a593Smuzhiyun #define DMA_AXI_BLEN128 BIT(6) 50*4882a593Smuzhiyun #define DMA_AXI_BLEN64 BIT(5) 51*4882a593Smuzhiyun #define DMA_AXI_BLEN32 BIT(4) 52*4882a593Smuzhiyun #define DMA_AXI_BLEN16 BIT(3) 53*4882a593Smuzhiyun #define DMA_AXI_BLEN8 BIT(2) 54*4882a593Smuzhiyun #define DMA_AXI_BLEN4 BIT(1) 55*4882a593Smuzhiyun #define DMA_BURST_LEN_DEFAULT (DMA_AXI_BLEN256 | DMA_AXI_BLEN128 | \ 56*4882a593Smuzhiyun DMA_AXI_BLEN64 | DMA_AXI_BLEN32 | \ 57*4882a593Smuzhiyun DMA_AXI_BLEN16 | DMA_AXI_BLEN8 | \ 58*4882a593Smuzhiyun DMA_AXI_BLEN4) 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define DMA_AXI_UNDEF BIT(0) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define DMA_AXI_BURST_LEN_MASK 0x000000FE 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define DMA_CUR_TX_BUF_ADDR 0x00001050 /* Current Host Tx Buffer */ 65*4882a593Smuzhiyun #define DMA_CUR_RX_BUF_ADDR 0x00001054 /* Current Host Rx Buffer */ 66*4882a593Smuzhiyun #define DMA_HW_FEATURE 0x00001058 /* HW Feature Register */ 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* DMA Control register defines */ 69*4882a593Smuzhiyun #define DMA_CONTROL_ST 0x00002000 /* Start/Stop Transmission */ 70*4882a593Smuzhiyun #define DMA_CONTROL_SR 0x00000002 /* Start/Stop Receive */ 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* DMA Normal interrupt */ 73*4882a593Smuzhiyun #define DMA_INTR_ENA_NIE 0x00010000 /* Normal Summary */ 74*4882a593Smuzhiyun #define DMA_INTR_ENA_TIE 0x00000001 /* Transmit Interrupt */ 75*4882a593Smuzhiyun #define DMA_INTR_ENA_TUE 0x00000004 /* Transmit Buffer Unavailable */ 76*4882a593Smuzhiyun #define DMA_INTR_ENA_RIE 0x00000040 /* Receive Interrupt */ 77*4882a593Smuzhiyun #define DMA_INTR_ENA_ERE 0x00004000 /* Early Receive */ 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define DMA_INTR_NORMAL (DMA_INTR_ENA_NIE | DMA_INTR_ENA_RIE | \ 80*4882a593Smuzhiyun DMA_INTR_ENA_TIE) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* DMA Abnormal interrupt */ 83*4882a593Smuzhiyun #define DMA_INTR_ENA_AIE 0x00008000 /* Abnormal Summary */ 84*4882a593Smuzhiyun #define DMA_INTR_ENA_FBE 0x00002000 /* Fatal Bus Error */ 85*4882a593Smuzhiyun #define DMA_INTR_ENA_ETE 0x00000400 /* Early Transmit */ 86*4882a593Smuzhiyun #define DMA_INTR_ENA_RWE 0x00000200 /* Receive Watchdog */ 87*4882a593Smuzhiyun #define DMA_INTR_ENA_RSE 0x00000100 /* Receive Stopped */ 88*4882a593Smuzhiyun #define DMA_INTR_ENA_RUE 0x00000080 /* Receive Buffer Unavailable */ 89*4882a593Smuzhiyun #define DMA_INTR_ENA_UNE 0x00000020 /* Tx Underflow */ 90*4882a593Smuzhiyun #define DMA_INTR_ENA_OVE 0x00000010 /* Receive Overflow */ 91*4882a593Smuzhiyun #define DMA_INTR_ENA_TJE 0x00000008 /* Transmit Jabber */ 92*4882a593Smuzhiyun #define DMA_INTR_ENA_TSE 0x00000002 /* Transmit Stopped */ 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define DMA_INTR_ABNORMAL (DMA_INTR_ENA_AIE | DMA_INTR_ENA_FBE | \ 95*4882a593Smuzhiyun DMA_INTR_ENA_UNE) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* DMA default interrupt mask */ 98*4882a593Smuzhiyun #define DMA_INTR_DEFAULT_MASK (DMA_INTR_NORMAL | DMA_INTR_ABNORMAL) 99*4882a593Smuzhiyun #define DMA_INTR_DEFAULT_RX (DMA_INTR_ENA_RIE) 100*4882a593Smuzhiyun #define DMA_INTR_DEFAULT_TX (DMA_INTR_ENA_TIE) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* DMA Status register defines */ 103*4882a593Smuzhiyun #define DMA_STATUS_GLPII 0x40000000 /* GMAC LPI interrupt */ 104*4882a593Smuzhiyun #define DMA_STATUS_GPI 0x10000000 /* PMT interrupt */ 105*4882a593Smuzhiyun #define DMA_STATUS_GMI 0x08000000 /* MMC interrupt */ 106*4882a593Smuzhiyun #define DMA_STATUS_GLI 0x04000000 /* GMAC Line interface int */ 107*4882a593Smuzhiyun #define DMA_STATUS_EB_MASK 0x00380000 /* Error Bits Mask */ 108*4882a593Smuzhiyun #define DMA_STATUS_EB_TX_ABORT 0x00080000 /* Error Bits - TX Abort */ 109*4882a593Smuzhiyun #define DMA_STATUS_EB_RX_ABORT 0x00100000 /* Error Bits - RX Abort */ 110*4882a593Smuzhiyun #define DMA_STATUS_TS_MASK 0x00700000 /* Transmit Process State */ 111*4882a593Smuzhiyun #define DMA_STATUS_TS_SHIFT 20 112*4882a593Smuzhiyun #define DMA_STATUS_RS_MASK 0x000e0000 /* Receive Process State */ 113*4882a593Smuzhiyun #define DMA_STATUS_RS_SHIFT 17 114*4882a593Smuzhiyun #define DMA_STATUS_NIS 0x00010000 /* Normal Interrupt Summary */ 115*4882a593Smuzhiyun #define DMA_STATUS_AIS 0x00008000 /* Abnormal Interrupt Summary */ 116*4882a593Smuzhiyun #define DMA_STATUS_ERI 0x00004000 /* Early Receive Interrupt */ 117*4882a593Smuzhiyun #define DMA_STATUS_FBI 0x00002000 /* Fatal Bus Error Interrupt */ 118*4882a593Smuzhiyun #define DMA_STATUS_ETI 0x00000400 /* Early Transmit Interrupt */ 119*4882a593Smuzhiyun #define DMA_STATUS_RWT 0x00000200 /* Receive Watchdog Timeout */ 120*4882a593Smuzhiyun #define DMA_STATUS_RPS 0x00000100 /* Receive Process Stopped */ 121*4882a593Smuzhiyun #define DMA_STATUS_RU 0x00000080 /* Receive Buffer Unavailable */ 122*4882a593Smuzhiyun #define DMA_STATUS_RI 0x00000040 /* Receive Interrupt */ 123*4882a593Smuzhiyun #define DMA_STATUS_UNF 0x00000020 /* Transmit Underflow */ 124*4882a593Smuzhiyun #define DMA_STATUS_OVF 0x00000010 /* Receive Overflow */ 125*4882a593Smuzhiyun #define DMA_STATUS_TJT 0x00000008 /* Transmit Jabber Timeout */ 126*4882a593Smuzhiyun #define DMA_STATUS_TU 0x00000004 /* Transmit Buffer Unavailable */ 127*4882a593Smuzhiyun #define DMA_STATUS_TPS 0x00000002 /* Transmit Process Stopped */ 128*4882a593Smuzhiyun #define DMA_STATUS_TI 0x00000001 /* Transmit Interrupt */ 129*4882a593Smuzhiyun #define DMA_CONTROL_FTF 0x00100000 /* Flush transmit FIFO */ 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define NUM_DWMAC100_DMA_REGS 9 132*4882a593Smuzhiyun #define NUM_DWMAC1000_DMA_REGS 23 133*4882a593Smuzhiyun #define NUM_DWMAC4_DMA_REGS 27 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun void dwmac_enable_dma_transmission(void __iomem *ioaddr); 136*4882a593Smuzhiyun void dwmac_enable_dma_irq(void __iomem *ioaddr, u32 chan, bool rx, bool tx); 137*4882a593Smuzhiyun void dwmac_disable_dma_irq(void __iomem *ioaddr, u32 chan, bool rx, bool tx); 138*4882a593Smuzhiyun void dwmac_dma_start_tx(void __iomem *ioaddr, u32 chan); 139*4882a593Smuzhiyun void dwmac_dma_stop_tx(void __iomem *ioaddr, u32 chan); 140*4882a593Smuzhiyun void dwmac_dma_start_rx(void __iomem *ioaddr, u32 chan); 141*4882a593Smuzhiyun void dwmac_dma_stop_rx(void __iomem *ioaddr, u32 chan); 142*4882a593Smuzhiyun int dwmac_dma_interrupt(void __iomem *ioaddr, struct stmmac_extra_stats *x, 143*4882a593Smuzhiyun u32 chan); 144*4882a593Smuzhiyun int dwmac_dma_reset(void __iomem *ioaddr); 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #endif /* __DWMAC_DMA_H__ */ 147