1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun // Copyright (c) 2017 Synopsys, Inc. and/or its affiliates.
3*4882a593Smuzhiyun // stmmac Support for 5.xx Ethernet QoS cores
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/iopoll.h>
7*4882a593Smuzhiyun #include "common.h"
8*4882a593Smuzhiyun #include "dwmac4.h"
9*4882a593Smuzhiyun #include "dwmac5.h"
10*4882a593Smuzhiyun #include "stmmac.h"
11*4882a593Smuzhiyun #include "stmmac_ptp.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun struct dwmac5_error_desc {
14*4882a593Smuzhiyun bool valid;
15*4882a593Smuzhiyun const char *desc;
16*4882a593Smuzhiyun const char *detailed_desc;
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define STAT_OFF(field) offsetof(struct stmmac_safety_stats, field)
20*4882a593Smuzhiyun
dwmac5_log_error(struct net_device * ndev,u32 value,bool corr,const char * module_name,const struct dwmac5_error_desc * desc,unsigned long field_offset,struct stmmac_safety_stats * stats)21*4882a593Smuzhiyun static void dwmac5_log_error(struct net_device *ndev, u32 value, bool corr,
22*4882a593Smuzhiyun const char *module_name, const struct dwmac5_error_desc *desc,
23*4882a593Smuzhiyun unsigned long field_offset, struct stmmac_safety_stats *stats)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun unsigned long loc, mask;
26*4882a593Smuzhiyun u8 *bptr = (u8 *)stats;
27*4882a593Smuzhiyun unsigned long *ptr;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun ptr = (unsigned long *)(bptr + field_offset);
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun mask = value;
32*4882a593Smuzhiyun for_each_set_bit(loc, &mask, 32) {
33*4882a593Smuzhiyun netdev_err(ndev, "Found %s error in %s: '%s: %s'\n", corr ?
34*4882a593Smuzhiyun "correctable" : "uncorrectable", module_name,
35*4882a593Smuzhiyun desc[loc].desc, desc[loc].detailed_desc);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Update counters */
38*4882a593Smuzhiyun ptr[loc]++;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const struct dwmac5_error_desc dwmac5_mac_errors[32]= {
43*4882a593Smuzhiyun { true, "ATPES", "Application Transmit Interface Parity Check Error" },
44*4882a593Smuzhiyun { true, "TPES", "TSO Data Path Parity Check Error" },
45*4882a593Smuzhiyun { true, "RDPES", "Read Descriptor Parity Check Error" },
46*4882a593Smuzhiyun { true, "MPES", "MTL Data Path Parity Check Error" },
47*4882a593Smuzhiyun { true, "MTSPES", "MTL TX Status Data Path Parity Check Error" },
48*4882a593Smuzhiyun { true, "ARPES", "Application Receive Interface Data Path Parity Check Error" },
49*4882a593Smuzhiyun { true, "CWPES", "CSR Write Data Path Parity Check Error" },
50*4882a593Smuzhiyun { true, "ASRPES", "AXI Slave Read Data Path Parity Check Error" },
51*4882a593Smuzhiyun { true, "TTES", "TX FSM Timeout Error" },
52*4882a593Smuzhiyun { true, "RTES", "RX FSM Timeout Error" },
53*4882a593Smuzhiyun { true, "CTES", "CSR FSM Timeout Error" },
54*4882a593Smuzhiyun { true, "ATES", "APP FSM Timeout Error" },
55*4882a593Smuzhiyun { true, "PTES", "PTP FSM Timeout Error" },
56*4882a593Smuzhiyun { true, "T125ES", "TX125 FSM Timeout Error" },
57*4882a593Smuzhiyun { true, "R125ES", "RX125 FSM Timeout Error" },
58*4882a593Smuzhiyun { true, "RVCTES", "REV MDC FSM Timeout Error" },
59*4882a593Smuzhiyun { true, "MSTTES", "Master Read/Write Timeout Error" },
60*4882a593Smuzhiyun { true, "SLVTES", "Slave Read/Write Timeout Error" },
61*4882a593Smuzhiyun { true, "ATITES", "Application Timeout on ATI Interface Error" },
62*4882a593Smuzhiyun { true, "ARITES", "Application Timeout on ARI Interface Error" },
63*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 20 */
64*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 21 */
65*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 22 */
66*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 23 */
67*4882a593Smuzhiyun { true, "FSMPES", "FSM State Parity Error" },
68*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 25 */
69*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 26 */
70*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 27 */
71*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 28 */
72*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 29 */
73*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 30 */
74*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 31 */
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
dwmac5_handle_mac_err(struct net_device * ndev,void __iomem * ioaddr,bool correctable,struct stmmac_safety_stats * stats)77*4882a593Smuzhiyun static void dwmac5_handle_mac_err(struct net_device *ndev,
78*4882a593Smuzhiyun void __iomem *ioaddr, bool correctable,
79*4882a593Smuzhiyun struct stmmac_safety_stats *stats)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun u32 value;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun value = readl(ioaddr + MAC_DPP_FSM_INT_STATUS);
84*4882a593Smuzhiyun writel(value, ioaddr + MAC_DPP_FSM_INT_STATUS);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun dwmac5_log_error(ndev, value, correctable, "MAC", dwmac5_mac_errors,
87*4882a593Smuzhiyun STAT_OFF(mac_errors), stats);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const struct dwmac5_error_desc dwmac5_mtl_errors[32]= {
91*4882a593Smuzhiyun { true, "TXCES", "MTL TX Memory Error" },
92*4882a593Smuzhiyun { true, "TXAMS", "MTL TX Memory Address Mismatch Error" },
93*4882a593Smuzhiyun { true, "TXUES", "MTL TX Memory Error" },
94*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 3 */
95*4882a593Smuzhiyun { true, "RXCES", "MTL RX Memory Error" },
96*4882a593Smuzhiyun { true, "RXAMS", "MTL RX Memory Address Mismatch Error" },
97*4882a593Smuzhiyun { true, "RXUES", "MTL RX Memory Error" },
98*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 7 */
99*4882a593Smuzhiyun { true, "ECES", "MTL EST Memory Error" },
100*4882a593Smuzhiyun { true, "EAMS", "MTL EST Memory Address Mismatch Error" },
101*4882a593Smuzhiyun { true, "EUES", "MTL EST Memory Error" },
102*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 11 */
103*4882a593Smuzhiyun { true, "RPCES", "MTL RX Parser Memory Error" },
104*4882a593Smuzhiyun { true, "RPAMS", "MTL RX Parser Memory Address Mismatch Error" },
105*4882a593Smuzhiyun { true, "RPUES", "MTL RX Parser Memory Error" },
106*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 15 */
107*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 16 */
108*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 17 */
109*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 18 */
110*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 19 */
111*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 20 */
112*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 21 */
113*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 22 */
114*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 23 */
115*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 24 */
116*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 25 */
117*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 26 */
118*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 27 */
119*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 28 */
120*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 29 */
121*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 30 */
122*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 31 */
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
dwmac5_handle_mtl_err(struct net_device * ndev,void __iomem * ioaddr,bool correctable,struct stmmac_safety_stats * stats)125*4882a593Smuzhiyun static void dwmac5_handle_mtl_err(struct net_device *ndev,
126*4882a593Smuzhiyun void __iomem *ioaddr, bool correctable,
127*4882a593Smuzhiyun struct stmmac_safety_stats *stats)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun u32 value;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun value = readl(ioaddr + MTL_ECC_INT_STATUS);
132*4882a593Smuzhiyun writel(value, ioaddr + MTL_ECC_INT_STATUS);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun dwmac5_log_error(ndev, value, correctable, "MTL", dwmac5_mtl_errors,
135*4882a593Smuzhiyun STAT_OFF(mtl_errors), stats);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static const struct dwmac5_error_desc dwmac5_dma_errors[32]= {
139*4882a593Smuzhiyun { true, "TCES", "DMA TSO Memory Error" },
140*4882a593Smuzhiyun { true, "TAMS", "DMA TSO Memory Address Mismatch Error" },
141*4882a593Smuzhiyun { true, "TUES", "DMA TSO Memory Error" },
142*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 3 */
143*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 4 */
144*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 5 */
145*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 6 */
146*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 7 */
147*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 8 */
148*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 9 */
149*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 10 */
150*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 11 */
151*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 12 */
152*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 13 */
153*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 14 */
154*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 15 */
155*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 16 */
156*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 17 */
157*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 18 */
158*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 19 */
159*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 20 */
160*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 21 */
161*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 22 */
162*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 23 */
163*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 24 */
164*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 25 */
165*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 26 */
166*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 27 */
167*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 28 */
168*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 29 */
169*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 30 */
170*4882a593Smuzhiyun { false, "UNKNOWN", "Unknown Error" }, /* 31 */
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
dwmac5_handle_dma_err(struct net_device * ndev,void __iomem * ioaddr,bool correctable,struct stmmac_safety_stats * stats)173*4882a593Smuzhiyun static void dwmac5_handle_dma_err(struct net_device *ndev,
174*4882a593Smuzhiyun void __iomem *ioaddr, bool correctable,
175*4882a593Smuzhiyun struct stmmac_safety_stats *stats)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun u32 value;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun value = readl(ioaddr + DMA_ECC_INT_STATUS);
180*4882a593Smuzhiyun writel(value, ioaddr + DMA_ECC_INT_STATUS);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun dwmac5_log_error(ndev, value, correctable, "DMA", dwmac5_dma_errors,
183*4882a593Smuzhiyun STAT_OFF(dma_errors), stats);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
dwmac5_safety_feat_config(void __iomem * ioaddr,unsigned int asp)186*4882a593Smuzhiyun int dwmac5_safety_feat_config(void __iomem *ioaddr, unsigned int asp)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun u32 value;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (!asp)
191*4882a593Smuzhiyun return -EINVAL;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* 1. Enable Safety Features */
194*4882a593Smuzhiyun value = readl(ioaddr + MTL_ECC_CONTROL);
195*4882a593Smuzhiyun value |= TSOEE; /* TSO ECC */
196*4882a593Smuzhiyun value |= MRXPEE; /* MTL RX Parser ECC */
197*4882a593Smuzhiyun value |= MESTEE; /* MTL EST ECC */
198*4882a593Smuzhiyun value |= MRXEE; /* MTL RX FIFO ECC */
199*4882a593Smuzhiyun value |= MTXEE; /* MTL TX FIFO ECC */
200*4882a593Smuzhiyun writel(value, ioaddr + MTL_ECC_CONTROL);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* 2. Enable MTL Safety Interrupts */
203*4882a593Smuzhiyun value = readl(ioaddr + MTL_ECC_INT_ENABLE);
204*4882a593Smuzhiyun value |= RPCEIE; /* RX Parser Memory Correctable Error */
205*4882a593Smuzhiyun value |= ECEIE; /* EST Memory Correctable Error */
206*4882a593Smuzhiyun value |= RXCEIE; /* RX Memory Correctable Error */
207*4882a593Smuzhiyun value |= TXCEIE; /* TX Memory Correctable Error */
208*4882a593Smuzhiyun writel(value, ioaddr + MTL_ECC_INT_ENABLE);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* 3. Enable DMA Safety Interrupts */
211*4882a593Smuzhiyun value = readl(ioaddr + DMA_ECC_INT_ENABLE);
212*4882a593Smuzhiyun value |= TCEIE; /* TSO Memory Correctable Error */
213*4882a593Smuzhiyun writel(value, ioaddr + DMA_ECC_INT_ENABLE);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Only ECC Protection for External Memory feature is selected */
216*4882a593Smuzhiyun if (asp <= 0x1)
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* 5. Enable Parity and Timeout for FSM */
220*4882a593Smuzhiyun value = readl(ioaddr + MAC_FSM_CONTROL);
221*4882a593Smuzhiyun value |= PRTYEN; /* FSM Parity Feature */
222*4882a593Smuzhiyun value |= TMOUTEN; /* FSM Timeout Feature */
223*4882a593Smuzhiyun writel(value, ioaddr + MAC_FSM_CONTROL);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* 4. Enable Data Parity Protection */
226*4882a593Smuzhiyun value = readl(ioaddr + MTL_DPP_CONTROL);
227*4882a593Smuzhiyun value |= EDPP;
228*4882a593Smuzhiyun writel(value, ioaddr + MTL_DPP_CONTROL);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * All the Automotive Safety features are selected without the "Parity
232*4882a593Smuzhiyun * Port Enable for external interface" feature.
233*4882a593Smuzhiyun */
234*4882a593Smuzhiyun if (asp <= 0x2)
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun value |= EPSI;
238*4882a593Smuzhiyun writel(value, ioaddr + MTL_DPP_CONTROL);
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
dwmac5_safety_feat_irq_status(struct net_device * ndev,void __iomem * ioaddr,unsigned int asp,struct stmmac_safety_stats * stats)242*4882a593Smuzhiyun int dwmac5_safety_feat_irq_status(struct net_device *ndev,
243*4882a593Smuzhiyun void __iomem *ioaddr, unsigned int asp,
244*4882a593Smuzhiyun struct stmmac_safety_stats *stats)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun bool err, corr;
247*4882a593Smuzhiyun u32 mtl, dma;
248*4882a593Smuzhiyun int ret = 0;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (!asp)
251*4882a593Smuzhiyun return -EINVAL;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun mtl = readl(ioaddr + MTL_SAFETY_INT_STATUS);
254*4882a593Smuzhiyun dma = readl(ioaddr + DMA_SAFETY_INT_STATUS);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun err = (mtl & MCSIS) || (dma & MCSIS);
257*4882a593Smuzhiyun corr = false;
258*4882a593Smuzhiyun if (err) {
259*4882a593Smuzhiyun dwmac5_handle_mac_err(ndev, ioaddr, corr, stats);
260*4882a593Smuzhiyun ret |= !corr;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun err = (mtl & (MEUIS | MECIS)) || (dma & (MSUIS | MSCIS));
264*4882a593Smuzhiyun corr = (mtl & MECIS) || (dma & MSCIS);
265*4882a593Smuzhiyun if (err) {
266*4882a593Smuzhiyun dwmac5_handle_mtl_err(ndev, ioaddr, corr, stats);
267*4882a593Smuzhiyun ret |= !corr;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun err = dma & (DEUIS | DECIS);
271*4882a593Smuzhiyun corr = dma & DECIS;
272*4882a593Smuzhiyun if (err) {
273*4882a593Smuzhiyun dwmac5_handle_dma_err(ndev, ioaddr, corr, stats);
274*4882a593Smuzhiyun ret |= !corr;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return ret;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const struct dwmac5_error {
281*4882a593Smuzhiyun const struct dwmac5_error_desc *desc;
282*4882a593Smuzhiyun } dwmac5_all_errors[] = {
283*4882a593Smuzhiyun { dwmac5_mac_errors },
284*4882a593Smuzhiyun { dwmac5_mtl_errors },
285*4882a593Smuzhiyun { dwmac5_dma_errors },
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
dwmac5_safety_feat_dump(struct stmmac_safety_stats * stats,int index,unsigned long * count,const char ** desc)288*4882a593Smuzhiyun int dwmac5_safety_feat_dump(struct stmmac_safety_stats *stats,
289*4882a593Smuzhiyun int index, unsigned long *count, const char **desc)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun int module = index / 32, offset = index % 32;
292*4882a593Smuzhiyun unsigned long *ptr = (unsigned long *)stats;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (module >= ARRAY_SIZE(dwmac5_all_errors))
295*4882a593Smuzhiyun return -EINVAL;
296*4882a593Smuzhiyun if (!dwmac5_all_errors[module].desc[offset].valid)
297*4882a593Smuzhiyun return -EINVAL;
298*4882a593Smuzhiyun if (count)
299*4882a593Smuzhiyun *count = *(ptr + index);
300*4882a593Smuzhiyun if (desc)
301*4882a593Smuzhiyun *desc = dwmac5_all_errors[module].desc[offset].desc;
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
dwmac5_rxp_disable(void __iomem * ioaddr)305*4882a593Smuzhiyun static int dwmac5_rxp_disable(void __iomem *ioaddr)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun u32 val;
308*4882a593Smuzhiyun int ret;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun val = readl(ioaddr + MTL_OPERATION_MODE);
311*4882a593Smuzhiyun val &= ~MTL_FRPE;
312*4882a593Smuzhiyun writel(val, ioaddr + MTL_OPERATION_MODE);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun ret = readl_poll_timeout(ioaddr + MTL_RXP_CONTROL_STATUS, val,
315*4882a593Smuzhiyun val & RXPI, 1, 10000);
316*4882a593Smuzhiyun if (ret)
317*4882a593Smuzhiyun return ret;
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
dwmac5_rxp_enable(void __iomem * ioaddr)321*4882a593Smuzhiyun static void dwmac5_rxp_enable(void __iomem *ioaddr)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun u32 val;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun val = readl(ioaddr + MTL_OPERATION_MODE);
326*4882a593Smuzhiyun val |= MTL_FRPE;
327*4882a593Smuzhiyun writel(val, ioaddr + MTL_OPERATION_MODE);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
dwmac5_rxp_update_single_entry(void __iomem * ioaddr,struct stmmac_tc_entry * entry,int pos)330*4882a593Smuzhiyun static int dwmac5_rxp_update_single_entry(void __iomem *ioaddr,
331*4882a593Smuzhiyun struct stmmac_tc_entry *entry,
332*4882a593Smuzhiyun int pos)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun int ret, i;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun for (i = 0; i < (sizeof(entry->val) / sizeof(u32)); i++) {
337*4882a593Smuzhiyun int real_pos = pos * (sizeof(entry->val) / sizeof(u32)) + i;
338*4882a593Smuzhiyun u32 val;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Wait for ready */
341*4882a593Smuzhiyun ret = readl_poll_timeout(ioaddr + MTL_RXP_IACC_CTRL_STATUS,
342*4882a593Smuzhiyun val, !(val & STARTBUSY), 1, 10000);
343*4882a593Smuzhiyun if (ret)
344*4882a593Smuzhiyun return ret;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Write data */
347*4882a593Smuzhiyun val = *((u32 *)&entry->val + i);
348*4882a593Smuzhiyun writel(val, ioaddr + MTL_RXP_IACC_DATA);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Write pos */
351*4882a593Smuzhiyun val = real_pos & ADDR;
352*4882a593Smuzhiyun writel(val, ioaddr + MTL_RXP_IACC_CTRL_STATUS);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Write OP */
355*4882a593Smuzhiyun val |= WRRDN;
356*4882a593Smuzhiyun writel(val, ioaddr + MTL_RXP_IACC_CTRL_STATUS);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* Start Write */
359*4882a593Smuzhiyun val |= STARTBUSY;
360*4882a593Smuzhiyun writel(val, ioaddr + MTL_RXP_IACC_CTRL_STATUS);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* Wait for done */
363*4882a593Smuzhiyun ret = readl_poll_timeout(ioaddr + MTL_RXP_IACC_CTRL_STATUS,
364*4882a593Smuzhiyun val, !(val & STARTBUSY), 1, 10000);
365*4882a593Smuzhiyun if (ret)
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun return 0;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun static struct stmmac_tc_entry *
dwmac5_rxp_get_next_entry(struct stmmac_tc_entry * entries,unsigned int count,u32 curr_prio)373*4882a593Smuzhiyun dwmac5_rxp_get_next_entry(struct stmmac_tc_entry *entries, unsigned int count,
374*4882a593Smuzhiyun u32 curr_prio)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct stmmac_tc_entry *entry;
377*4882a593Smuzhiyun u32 min_prio = ~0x0;
378*4882a593Smuzhiyun int i, min_prio_idx;
379*4882a593Smuzhiyun bool found = false;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun for (i = count - 1; i >= 0; i--) {
382*4882a593Smuzhiyun entry = &entries[i];
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Do not update unused entries */
385*4882a593Smuzhiyun if (!entry->in_use)
386*4882a593Smuzhiyun continue;
387*4882a593Smuzhiyun /* Do not update already updated entries (i.e. fragments) */
388*4882a593Smuzhiyun if (entry->in_hw)
389*4882a593Smuzhiyun continue;
390*4882a593Smuzhiyun /* Let last entry be updated last */
391*4882a593Smuzhiyun if (entry->is_last)
392*4882a593Smuzhiyun continue;
393*4882a593Smuzhiyun /* Do not return fragments */
394*4882a593Smuzhiyun if (entry->is_frag)
395*4882a593Smuzhiyun continue;
396*4882a593Smuzhiyun /* Check if we already checked this prio */
397*4882a593Smuzhiyun if (entry->prio < curr_prio)
398*4882a593Smuzhiyun continue;
399*4882a593Smuzhiyun /* Check if this is the minimum prio */
400*4882a593Smuzhiyun if (entry->prio < min_prio) {
401*4882a593Smuzhiyun min_prio = entry->prio;
402*4882a593Smuzhiyun min_prio_idx = i;
403*4882a593Smuzhiyun found = true;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (found)
408*4882a593Smuzhiyun return &entries[min_prio_idx];
409*4882a593Smuzhiyun return NULL;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
dwmac5_rxp_config(void __iomem * ioaddr,struct stmmac_tc_entry * entries,unsigned int count)412*4882a593Smuzhiyun int dwmac5_rxp_config(void __iomem *ioaddr, struct stmmac_tc_entry *entries,
413*4882a593Smuzhiyun unsigned int count)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct stmmac_tc_entry *entry, *frag;
416*4882a593Smuzhiyun int i, ret, nve = 0;
417*4882a593Smuzhiyun u32 curr_prio = 0;
418*4882a593Smuzhiyun u32 old_val, val;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Force disable RX */
421*4882a593Smuzhiyun old_val = readl(ioaddr + GMAC_CONFIG);
422*4882a593Smuzhiyun val = old_val & ~GMAC_CONFIG_RE;
423*4882a593Smuzhiyun writel(val, ioaddr + GMAC_CONFIG);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Disable RX Parser */
426*4882a593Smuzhiyun ret = dwmac5_rxp_disable(ioaddr);
427*4882a593Smuzhiyun if (ret)
428*4882a593Smuzhiyun goto re_enable;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* Set all entries as NOT in HW */
431*4882a593Smuzhiyun for (i = 0; i < count; i++) {
432*4882a593Smuzhiyun entry = &entries[i];
433*4882a593Smuzhiyun entry->in_hw = false;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* Update entries by reverse order */
437*4882a593Smuzhiyun while (1) {
438*4882a593Smuzhiyun entry = dwmac5_rxp_get_next_entry(entries, count, curr_prio);
439*4882a593Smuzhiyun if (!entry)
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun curr_prio = entry->prio;
443*4882a593Smuzhiyun frag = entry->frag_ptr;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* Set special fragment requirements */
446*4882a593Smuzhiyun if (frag) {
447*4882a593Smuzhiyun entry->val.af = 0;
448*4882a593Smuzhiyun entry->val.rf = 0;
449*4882a593Smuzhiyun entry->val.nc = 1;
450*4882a593Smuzhiyun entry->val.ok_index = nve + 2;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun ret = dwmac5_rxp_update_single_entry(ioaddr, entry, nve);
454*4882a593Smuzhiyun if (ret)
455*4882a593Smuzhiyun goto re_enable;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun entry->table_pos = nve++;
458*4882a593Smuzhiyun entry->in_hw = true;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (frag && !frag->in_hw) {
461*4882a593Smuzhiyun ret = dwmac5_rxp_update_single_entry(ioaddr, frag, nve);
462*4882a593Smuzhiyun if (ret)
463*4882a593Smuzhiyun goto re_enable;
464*4882a593Smuzhiyun frag->table_pos = nve++;
465*4882a593Smuzhiyun frag->in_hw = true;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (!nve)
470*4882a593Smuzhiyun goto re_enable;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Update all pass entry */
473*4882a593Smuzhiyun for (i = 0; i < count; i++) {
474*4882a593Smuzhiyun entry = &entries[i];
475*4882a593Smuzhiyun if (!entry->is_last)
476*4882a593Smuzhiyun continue;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun ret = dwmac5_rxp_update_single_entry(ioaddr, entry, nve);
479*4882a593Smuzhiyun if (ret)
480*4882a593Smuzhiyun goto re_enable;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun entry->table_pos = nve++;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Assume n. of parsable entries == n. of valid entries */
486*4882a593Smuzhiyun val = (nve << 16) & NPE;
487*4882a593Smuzhiyun val |= nve & NVE;
488*4882a593Smuzhiyun writel(val, ioaddr + MTL_RXP_CONTROL_STATUS);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Enable RX Parser */
491*4882a593Smuzhiyun dwmac5_rxp_enable(ioaddr);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun re_enable:
494*4882a593Smuzhiyun /* Re-enable RX */
495*4882a593Smuzhiyun writel(old_val, ioaddr + GMAC_CONFIG);
496*4882a593Smuzhiyun return ret;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
dwmac5_flex_pps_config(void __iomem * ioaddr,int index,struct stmmac_pps_cfg * cfg,bool enable,u32 sub_second_inc,u32 systime_flags)499*4882a593Smuzhiyun int dwmac5_flex_pps_config(void __iomem *ioaddr, int index,
500*4882a593Smuzhiyun struct stmmac_pps_cfg *cfg, bool enable,
501*4882a593Smuzhiyun u32 sub_second_inc, u32 systime_flags)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun u32 tnsec = readl(ioaddr + MAC_PPSx_TARGET_TIME_NSEC(index));
504*4882a593Smuzhiyun u32 val = readl(ioaddr + MAC_PPS_CONTROL);
505*4882a593Smuzhiyun u64 period;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (!cfg->available)
508*4882a593Smuzhiyun return -EINVAL;
509*4882a593Smuzhiyun if (tnsec & TRGTBUSY0)
510*4882a593Smuzhiyun return -EBUSY;
511*4882a593Smuzhiyun if (!sub_second_inc || !systime_flags)
512*4882a593Smuzhiyun return -EINVAL;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun val &= ~PPSx_MASK(index);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (!enable) {
517*4882a593Smuzhiyun val |= PPSCMDx(index, 0x5);
518*4882a593Smuzhiyun val |= PPSEN0;
519*4882a593Smuzhiyun writel(val, ioaddr + MAC_PPS_CONTROL);
520*4882a593Smuzhiyun return 0;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun val |= PPSCMDx(index, 0x2);
524*4882a593Smuzhiyun val |= TRGTMODSELx(index, 0x2);
525*4882a593Smuzhiyun val |= PPSEN0;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun writel(cfg->start.tv_sec, ioaddr + MAC_PPSx_TARGET_TIME_SEC(index));
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun if (!(systime_flags & PTP_TCR_TSCTRLSSR))
530*4882a593Smuzhiyun cfg->start.tv_nsec = (cfg->start.tv_nsec * 1000) / 465;
531*4882a593Smuzhiyun writel(cfg->start.tv_nsec, ioaddr + MAC_PPSx_TARGET_TIME_NSEC(index));
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun period = cfg->period.tv_sec * 1000000000;
534*4882a593Smuzhiyun period += cfg->period.tv_nsec;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun do_div(period, sub_second_inc);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (period <= 1)
539*4882a593Smuzhiyun return -EINVAL;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun writel(period - 1, ioaddr + MAC_PPSx_INTERVAL(index));
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun period >>= 1;
544*4882a593Smuzhiyun if (period <= 1)
545*4882a593Smuzhiyun return -EINVAL;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun writel(period - 1, ioaddr + MAC_PPSx_WIDTH(index));
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* Finally, activate it */
550*4882a593Smuzhiyun writel(val, ioaddr + MAC_PPS_CONTROL);
551*4882a593Smuzhiyun return 0;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
dwmac5_est_write(void __iomem * ioaddr,u32 reg,u32 val,bool gcl)554*4882a593Smuzhiyun static int dwmac5_est_write(void __iomem *ioaddr, u32 reg, u32 val, bool gcl)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun u32 ctrl;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun writel(val, ioaddr + MTL_EST_GCL_DATA);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun ctrl = (reg << ADDR_SHIFT);
561*4882a593Smuzhiyun ctrl |= gcl ? 0 : GCRR;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun writel(ctrl, ioaddr + MTL_EST_GCL_CONTROL);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun ctrl |= SRWO;
566*4882a593Smuzhiyun writel(ctrl, ioaddr + MTL_EST_GCL_CONTROL);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun return readl_poll_timeout(ioaddr + MTL_EST_GCL_CONTROL,
569*4882a593Smuzhiyun ctrl, !(ctrl & SRWO), 100, 5000);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
dwmac5_est_configure(void __iomem * ioaddr,struct stmmac_est * cfg,unsigned int ptp_rate)572*4882a593Smuzhiyun int dwmac5_est_configure(void __iomem *ioaddr, struct stmmac_est *cfg,
573*4882a593Smuzhiyun unsigned int ptp_rate)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun int i, ret = 0x0;
576*4882a593Smuzhiyun u32 ctrl;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun ret |= dwmac5_est_write(ioaddr, BTR_LOW, cfg->btr[0], false);
579*4882a593Smuzhiyun ret |= dwmac5_est_write(ioaddr, BTR_HIGH, cfg->btr[1], false);
580*4882a593Smuzhiyun ret |= dwmac5_est_write(ioaddr, TER, cfg->ter, false);
581*4882a593Smuzhiyun ret |= dwmac5_est_write(ioaddr, LLR, cfg->gcl_size, false);
582*4882a593Smuzhiyun ret |= dwmac5_est_write(ioaddr, CTR_LOW, cfg->ctr[0], false);
583*4882a593Smuzhiyun ret |= dwmac5_est_write(ioaddr, CTR_HIGH, cfg->ctr[1], false);
584*4882a593Smuzhiyun if (ret)
585*4882a593Smuzhiyun return ret;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun for (i = 0; i < cfg->gcl_size; i++) {
588*4882a593Smuzhiyun ret = dwmac5_est_write(ioaddr, i, cfg->gcl[i], true);
589*4882a593Smuzhiyun if (ret)
590*4882a593Smuzhiyun return ret;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun ctrl = readl(ioaddr + MTL_EST_CONTROL);
594*4882a593Smuzhiyun ctrl &= ~PTOV;
595*4882a593Smuzhiyun ctrl |= ((1000000000 / ptp_rate) * 6) << PTOV_SHIFT;
596*4882a593Smuzhiyun if (cfg->enable)
597*4882a593Smuzhiyun ctrl |= EEST | SSWL;
598*4882a593Smuzhiyun else
599*4882a593Smuzhiyun ctrl &= ~EEST;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun writel(ctrl, ioaddr + MTL_EST_CONTROL);
602*4882a593Smuzhiyun return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
dwmac5_fpe_configure(void __iomem * ioaddr,u32 num_txq,u32 num_rxq,bool enable)605*4882a593Smuzhiyun void dwmac5_fpe_configure(void __iomem *ioaddr, u32 num_txq, u32 num_rxq,
606*4882a593Smuzhiyun bool enable)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun u32 value;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (!enable) {
611*4882a593Smuzhiyun value = readl(ioaddr + MAC_FPE_CTRL_STS);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun value &= ~EFPE;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun writel(value, ioaddr + MAC_FPE_CTRL_STS);
616*4882a593Smuzhiyun return;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun value = readl(ioaddr + GMAC_RXQ_CTRL1);
620*4882a593Smuzhiyun value &= ~GMAC_RXQCTRL_FPRQ;
621*4882a593Smuzhiyun value |= (num_rxq - 1) << GMAC_RXQCTRL_FPRQ_SHIFT;
622*4882a593Smuzhiyun writel(value, ioaddr + GMAC_RXQ_CTRL1);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun value = readl(ioaddr + MAC_FPE_CTRL_STS);
625*4882a593Smuzhiyun value |= EFPE;
626*4882a593Smuzhiyun writel(value, ioaddr + MAC_FPE_CTRL_STS);
627*4882a593Smuzhiyun }
628