xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/dwmac4_dma.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DWMAC4 DMA Header file.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007-2015  STMicroelectronics Ltd
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Alexandre Torgue <alexandre.torgue@st.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __DWMAC4_DMA_H__
11*4882a593Smuzhiyun #define __DWMAC4_DMA_H__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Define the max channel number used for tx (also rx).
14*4882a593Smuzhiyun  * dwmac4 accepts up to 8 channels for TX (and also 8 channels for RX
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun #define DMA_CHANNEL_NB_MAX		1
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DMA_BUS_MODE			0x00001000
19*4882a593Smuzhiyun #define DMA_SYS_BUS_MODE		0x00001004
20*4882a593Smuzhiyun #define DMA_STATUS			0x00001008
21*4882a593Smuzhiyun #define DMA_DEBUG_STATUS_0		0x0000100c
22*4882a593Smuzhiyun #define DMA_DEBUG_STATUS_1		0x00001010
23*4882a593Smuzhiyun #define DMA_DEBUG_STATUS_2		0x00001014
24*4882a593Smuzhiyun #define DMA_AXI_BUS_MODE		0x00001028
25*4882a593Smuzhiyun #define DMA_TBS_CTRL			0x00001050
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* DMA Bus Mode bitmap */
28*4882a593Smuzhiyun #define DMA_BUS_MODE_SFT_RESET		BIT(0)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* DMA SYS Bus Mode bitmap */
31*4882a593Smuzhiyun #define DMA_BUS_MODE_SPH		BIT(24)
32*4882a593Smuzhiyun #define DMA_BUS_MODE_PBL		BIT(16)
33*4882a593Smuzhiyun #define DMA_BUS_MODE_PBL_SHIFT		16
34*4882a593Smuzhiyun #define DMA_BUS_MODE_RPBL_SHIFT		16
35*4882a593Smuzhiyun #define DMA_BUS_MODE_MB			BIT(14)
36*4882a593Smuzhiyun #define DMA_BUS_MODE_FB			BIT(0)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* DMA Interrupt top status */
39*4882a593Smuzhiyun #define DMA_STATUS_MAC			BIT(17)
40*4882a593Smuzhiyun #define DMA_STATUS_MTL			BIT(16)
41*4882a593Smuzhiyun #define DMA_STATUS_CHAN7		BIT(7)
42*4882a593Smuzhiyun #define DMA_STATUS_CHAN6		BIT(6)
43*4882a593Smuzhiyun #define DMA_STATUS_CHAN5		BIT(5)
44*4882a593Smuzhiyun #define DMA_STATUS_CHAN4		BIT(4)
45*4882a593Smuzhiyun #define DMA_STATUS_CHAN3		BIT(3)
46*4882a593Smuzhiyun #define DMA_STATUS_CHAN2		BIT(2)
47*4882a593Smuzhiyun #define DMA_STATUS_CHAN1		BIT(1)
48*4882a593Smuzhiyun #define DMA_STATUS_CHAN0		BIT(0)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* DMA debug status bitmap */
51*4882a593Smuzhiyun #define DMA_DEBUG_STATUS_TS_MASK	0xf
52*4882a593Smuzhiyun #define DMA_DEBUG_STATUS_RS_MASK	0xf
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* DMA AXI bitmap */
55*4882a593Smuzhiyun #define DMA_AXI_EN_LPI			BIT(31)
56*4882a593Smuzhiyun #define DMA_AXI_LPI_XIT_FRM		BIT(30)
57*4882a593Smuzhiyun #define DMA_AXI_WR_OSR_LMT		GENMASK(27, 24)
58*4882a593Smuzhiyun #define DMA_AXI_WR_OSR_LMT_SHIFT	24
59*4882a593Smuzhiyun #define DMA_AXI_RD_OSR_LMT		GENMASK(19, 16)
60*4882a593Smuzhiyun #define DMA_AXI_RD_OSR_LMT_SHIFT	16
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define DMA_AXI_OSR_MAX			0xf
63*4882a593Smuzhiyun #define DMA_AXI_MAX_OSR_LIMIT ((DMA_AXI_OSR_MAX << DMA_AXI_WR_OSR_LMT_SHIFT) | \
64*4882a593Smuzhiyun 				(DMA_AXI_OSR_MAX << DMA_AXI_RD_OSR_LMT_SHIFT))
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define DMA_SYS_BUS_MB			BIT(14)
67*4882a593Smuzhiyun #define DMA_AXI_1KBBE			BIT(13)
68*4882a593Smuzhiyun #define DMA_SYS_BUS_AAL			BIT(12)
69*4882a593Smuzhiyun #define DMA_SYS_BUS_EAME		BIT(11)
70*4882a593Smuzhiyun #define DMA_AXI_BLEN256			BIT(7)
71*4882a593Smuzhiyun #define DMA_AXI_BLEN128			BIT(6)
72*4882a593Smuzhiyun #define DMA_AXI_BLEN64			BIT(5)
73*4882a593Smuzhiyun #define DMA_AXI_BLEN32			BIT(4)
74*4882a593Smuzhiyun #define DMA_AXI_BLEN16			BIT(3)
75*4882a593Smuzhiyun #define DMA_AXI_BLEN8			BIT(2)
76*4882a593Smuzhiyun #define DMA_AXI_BLEN4			BIT(1)
77*4882a593Smuzhiyun #define DMA_SYS_BUS_FB			BIT(0)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define DMA_BURST_LEN_DEFAULT		(DMA_AXI_BLEN256 | DMA_AXI_BLEN128 | \
80*4882a593Smuzhiyun 					DMA_AXI_BLEN64 | DMA_AXI_BLEN32 | \
81*4882a593Smuzhiyun 					DMA_AXI_BLEN16 | DMA_AXI_BLEN8 | \
82*4882a593Smuzhiyun 					DMA_AXI_BLEN4)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define DMA_AXI_BURST_LEN_MASK		0x000000FE
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* DMA TBS Control */
87*4882a593Smuzhiyun #define DMA_TBS_FTOS			GENMASK(31, 8)
88*4882a593Smuzhiyun #define DMA_TBS_FTOV			BIT(0)
89*4882a593Smuzhiyun #define DMA_TBS_DEF_FTOS		(DMA_TBS_FTOS | DMA_TBS_FTOV)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Following DMA defines are chanels oriented */
92*4882a593Smuzhiyun #define DMA_CHAN_BASE_ADDR		0x00001100
93*4882a593Smuzhiyun #define DMA_CHAN_BASE_OFFSET		0x80
94*4882a593Smuzhiyun #define DMA_CHANX_BASE_ADDR(x)		(DMA_CHAN_BASE_ADDR + \
95*4882a593Smuzhiyun 					(x * DMA_CHAN_BASE_OFFSET))
96*4882a593Smuzhiyun #define DMA_CHAN_REG_NUMBER		17
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define DMA_CHAN_CONTROL(x)		DMA_CHANX_BASE_ADDR(x)
99*4882a593Smuzhiyun #define DMA_CHAN_TX_CONTROL(x)		(DMA_CHANX_BASE_ADDR(x) + 0x4)
100*4882a593Smuzhiyun #define DMA_CHAN_RX_CONTROL(x)		(DMA_CHANX_BASE_ADDR(x) + 0x8)
101*4882a593Smuzhiyun #define DMA_CHAN_TX_BASE_ADDR_HI(x)	(DMA_CHANX_BASE_ADDR(x) + 0x10)
102*4882a593Smuzhiyun #define DMA_CHAN_TX_BASE_ADDR(x)	(DMA_CHANX_BASE_ADDR(x) + 0x14)
103*4882a593Smuzhiyun #define DMA_CHAN_RX_BASE_ADDR_HI(x)	(DMA_CHANX_BASE_ADDR(x) + 0x18)
104*4882a593Smuzhiyun #define DMA_CHAN_RX_BASE_ADDR(x)	(DMA_CHANX_BASE_ADDR(x) + 0x1c)
105*4882a593Smuzhiyun #define DMA_CHAN_TX_END_ADDR(x)		(DMA_CHANX_BASE_ADDR(x) + 0x20)
106*4882a593Smuzhiyun #define DMA_CHAN_RX_END_ADDR(x)		(DMA_CHANX_BASE_ADDR(x) + 0x28)
107*4882a593Smuzhiyun #define DMA_CHAN_TX_RING_LEN(x)		(DMA_CHANX_BASE_ADDR(x) + 0x2c)
108*4882a593Smuzhiyun #define DMA_CHAN_RX_RING_LEN(x)		(DMA_CHANX_BASE_ADDR(x) + 0x30)
109*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA(x)		(DMA_CHANX_BASE_ADDR(x) + 0x34)
110*4882a593Smuzhiyun #define DMA_CHAN_RX_WATCHDOG(x)		(DMA_CHANX_BASE_ADDR(x) + 0x38)
111*4882a593Smuzhiyun #define DMA_CHAN_SLOT_CTRL_STATUS(x)	(DMA_CHANX_BASE_ADDR(x) + 0x3c)
112*4882a593Smuzhiyun #define DMA_CHAN_CUR_TX_DESC(x)		(DMA_CHANX_BASE_ADDR(x) + 0x44)
113*4882a593Smuzhiyun #define DMA_CHAN_CUR_RX_DESC(x)		(DMA_CHANX_BASE_ADDR(x) + 0x4c)
114*4882a593Smuzhiyun #define DMA_CHAN_CUR_TX_BUF_ADDR(x)	(DMA_CHANX_BASE_ADDR(x) + 0x54)
115*4882a593Smuzhiyun #define DMA_CHAN_CUR_RX_BUF_ADDR(x)	(DMA_CHANX_BASE_ADDR(x) + 0x5c)
116*4882a593Smuzhiyun #define DMA_CHAN_STATUS(x)		(DMA_CHANX_BASE_ADDR(x) + 0x60)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* DMA Control X */
119*4882a593Smuzhiyun #define DMA_CONTROL_SPH			BIT(24)
120*4882a593Smuzhiyun #define DMA_CONTROL_MSS_MASK		GENMASK(13, 0)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* DMA Tx Channel X Control register defines */
123*4882a593Smuzhiyun #define DMA_CONTROL_EDSE		BIT(28)
124*4882a593Smuzhiyun #define DMA_CONTROL_TSE			BIT(12)
125*4882a593Smuzhiyun #define DMA_CONTROL_OSP			BIT(4)
126*4882a593Smuzhiyun #define DMA_CONTROL_ST			BIT(0)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* DMA Rx Channel X Control register defines */
129*4882a593Smuzhiyun #define DMA_CONTROL_SR			BIT(0)
130*4882a593Smuzhiyun #define DMA_RBSZ_MASK			GENMASK(14, 1)
131*4882a593Smuzhiyun #define DMA_RBSZ_SHIFT			1
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* Interrupt status per channel */
134*4882a593Smuzhiyun #define DMA_CHAN_STATUS_REB		GENMASK(21, 19)
135*4882a593Smuzhiyun #define DMA_CHAN_STATUS_REB_SHIFT	19
136*4882a593Smuzhiyun #define DMA_CHAN_STATUS_TEB		GENMASK(18, 16)
137*4882a593Smuzhiyun #define DMA_CHAN_STATUS_TEB_SHIFT	16
138*4882a593Smuzhiyun #define DMA_CHAN_STATUS_NIS		BIT(15)
139*4882a593Smuzhiyun #define DMA_CHAN_STATUS_AIS		BIT(14)
140*4882a593Smuzhiyun #define DMA_CHAN_STATUS_CDE		BIT(13)
141*4882a593Smuzhiyun #define DMA_CHAN_STATUS_FBE		BIT(12)
142*4882a593Smuzhiyun #define DMA_CHAN_STATUS_ERI		BIT(11)
143*4882a593Smuzhiyun #define DMA_CHAN_STATUS_ETI		BIT(10)
144*4882a593Smuzhiyun #define DMA_CHAN_STATUS_RWT		BIT(9)
145*4882a593Smuzhiyun #define DMA_CHAN_STATUS_RPS		BIT(8)
146*4882a593Smuzhiyun #define DMA_CHAN_STATUS_RBU		BIT(7)
147*4882a593Smuzhiyun #define DMA_CHAN_STATUS_RI		BIT(6)
148*4882a593Smuzhiyun #define DMA_CHAN_STATUS_TBU		BIT(2)
149*4882a593Smuzhiyun #define DMA_CHAN_STATUS_TPS		BIT(1)
150*4882a593Smuzhiyun #define DMA_CHAN_STATUS_TI		BIT(0)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* Interrupt enable bits per channel */
153*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_NIE		BIT(16)
154*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_AIE		BIT(15)
155*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_NIE_4_10	BIT(15)
156*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_AIE_4_10	BIT(14)
157*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_CDE		BIT(13)
158*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_FBE		BIT(12)
159*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_ERE		BIT(11)
160*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_ETE		BIT(10)
161*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_RWE		BIT(9)
162*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_RSE		BIT(8)
163*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_RBUE		BIT(7)
164*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_RIE		BIT(6)
165*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_TBUE		BIT(2)
166*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_TSE		BIT(1)
167*4882a593Smuzhiyun #define DMA_CHAN_INTR_ENA_TIE		BIT(0)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define DMA_CHAN_INTR_NORMAL		(DMA_CHAN_INTR_ENA_NIE | \
170*4882a593Smuzhiyun 					 DMA_CHAN_INTR_ENA_RIE | \
171*4882a593Smuzhiyun 					 DMA_CHAN_INTR_ENA_TIE)
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define DMA_CHAN_INTR_ABNORMAL		(DMA_CHAN_INTR_ENA_AIE | \
174*4882a593Smuzhiyun 					 DMA_CHAN_INTR_ENA_FBE)
175*4882a593Smuzhiyun /* DMA default interrupt mask for 4.00 */
176*4882a593Smuzhiyun #define DMA_CHAN_INTR_DEFAULT_MASK	(DMA_CHAN_INTR_NORMAL | \
177*4882a593Smuzhiyun 					 DMA_CHAN_INTR_ABNORMAL)
178*4882a593Smuzhiyun #define DMA_CHAN_INTR_DEFAULT_RX	(DMA_CHAN_INTR_ENA_RIE)
179*4882a593Smuzhiyun #define DMA_CHAN_INTR_DEFAULT_TX	(DMA_CHAN_INTR_ENA_TIE)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define DMA_CHAN_INTR_NORMAL_4_10	(DMA_CHAN_INTR_ENA_NIE_4_10 | \
182*4882a593Smuzhiyun 					 DMA_CHAN_INTR_ENA_RIE | \
183*4882a593Smuzhiyun 					 DMA_CHAN_INTR_ENA_TIE)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define DMA_CHAN_INTR_ABNORMAL_4_10	(DMA_CHAN_INTR_ENA_AIE_4_10 | \
186*4882a593Smuzhiyun 					 DMA_CHAN_INTR_ENA_FBE)
187*4882a593Smuzhiyun /* DMA default interrupt mask for 4.10a */
188*4882a593Smuzhiyun #define DMA_CHAN_INTR_DEFAULT_MASK_4_10	(DMA_CHAN_INTR_NORMAL_4_10 | \
189*4882a593Smuzhiyun 					 DMA_CHAN_INTR_ABNORMAL_4_10)
190*4882a593Smuzhiyun #define DMA_CHAN_INTR_DEFAULT_RX_4_10	(DMA_CHAN_INTR_ENA_RIE)
191*4882a593Smuzhiyun #define DMA_CHAN_INTR_DEFAULT_TX_4_10	(DMA_CHAN_INTR_ENA_TIE)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* channel 0 specific fields */
194*4882a593Smuzhiyun #define DMA_CHAN0_DBG_STAT_TPS		GENMASK(15, 12)
195*4882a593Smuzhiyun #define DMA_CHAN0_DBG_STAT_TPS_SHIFT	12
196*4882a593Smuzhiyun #define DMA_CHAN0_DBG_STAT_RPS		GENMASK(11, 8)
197*4882a593Smuzhiyun #define DMA_CHAN0_DBG_STAT_RPS_SHIFT	8
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun int dwmac4_dma_reset(void __iomem *ioaddr);
200*4882a593Smuzhiyun void dwmac4_enable_dma_irq(void __iomem *ioaddr, u32 chan, bool rx, bool tx);
201*4882a593Smuzhiyun void dwmac410_enable_dma_irq(void __iomem *ioaddr, u32 chan, bool rx, bool tx);
202*4882a593Smuzhiyun void dwmac4_disable_dma_irq(void __iomem *ioaddr, u32 chan, bool rx, bool tx);
203*4882a593Smuzhiyun void dwmac410_disable_dma_irq(void __iomem *ioaddr, u32 chan, bool rx, bool tx);
204*4882a593Smuzhiyun void dwmac4_dma_start_tx(void __iomem *ioaddr, u32 chan);
205*4882a593Smuzhiyun void dwmac4_dma_stop_tx(void __iomem *ioaddr, u32 chan);
206*4882a593Smuzhiyun void dwmac4_dma_start_rx(void __iomem *ioaddr, u32 chan);
207*4882a593Smuzhiyun void dwmac4_dma_stop_rx(void __iomem *ioaddr, u32 chan);
208*4882a593Smuzhiyun int dwmac4_dma_interrupt(void __iomem *ioaddr,
209*4882a593Smuzhiyun 			 struct stmmac_extra_stats *x, u32 chan);
210*4882a593Smuzhiyun void dwmac4_set_rx_ring_len(void __iomem *ioaddr, u32 len, u32 chan);
211*4882a593Smuzhiyun void dwmac4_set_tx_ring_len(void __iomem *ioaddr, u32 len, u32 chan);
212*4882a593Smuzhiyun void dwmac4_set_rx_tail_ptr(void __iomem *ioaddr, u32 tail_ptr, u32 chan);
213*4882a593Smuzhiyun void dwmac4_set_tx_tail_ptr(void __iomem *ioaddr, u32 tail_ptr, u32 chan);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #endif /* __DWMAC4_DMA_H__ */
216