xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/dwmac4_dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * This is the driver for the GMAC on-chip Ethernet controller for ST SoCs.
4*4882a593Smuzhiyun  * DWC Ether MAC version 4.xx  has been used for  developing this code.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This contains the functions to handle the dma.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2015  STMicroelectronics Ltd
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Author: Alexandre Torgue <alexandre.torgue@st.com>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include "dwmac4.h"
15*4882a593Smuzhiyun #include "dwmac4_dma.h"
16*4882a593Smuzhiyun 
dwmac4_dma_axi(void __iomem * ioaddr,struct stmmac_axi * axi)17*4882a593Smuzhiyun static void dwmac4_dma_axi(void __iomem *ioaddr, struct stmmac_axi *axi)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_SYS_BUS_MODE);
20*4882a593Smuzhiyun 	int i;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	pr_info("dwmac4: Master AXI performs %s burst length\n",
23*4882a593Smuzhiyun 		(value & DMA_SYS_BUS_FB) ? "fixed" : "any");
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	if (axi->axi_lpi_en)
26*4882a593Smuzhiyun 		value |= DMA_AXI_EN_LPI;
27*4882a593Smuzhiyun 	if (axi->axi_xit_frm)
28*4882a593Smuzhiyun 		value |= DMA_AXI_LPI_XIT_FRM;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	value &= ~DMA_AXI_WR_OSR_LMT;
31*4882a593Smuzhiyun 	value |= (axi->axi_wr_osr_lmt & DMA_AXI_OSR_MAX) <<
32*4882a593Smuzhiyun 		 DMA_AXI_WR_OSR_LMT_SHIFT;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	value &= ~DMA_AXI_RD_OSR_LMT;
35*4882a593Smuzhiyun 	value |= (axi->axi_rd_osr_lmt & DMA_AXI_OSR_MAX) <<
36*4882a593Smuzhiyun 		 DMA_AXI_RD_OSR_LMT_SHIFT;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/* Depending on the UNDEF bit the Master AXI will perform any burst
39*4882a593Smuzhiyun 	 * length according to the BLEN programmed (by default all BLEN are
40*4882a593Smuzhiyun 	 * set).
41*4882a593Smuzhiyun 	 */
42*4882a593Smuzhiyun 	for (i = 0; i < AXI_BLEN; i++) {
43*4882a593Smuzhiyun 		switch (axi->axi_blen[i]) {
44*4882a593Smuzhiyun 		case 256:
45*4882a593Smuzhiyun 			value |= DMA_AXI_BLEN256;
46*4882a593Smuzhiyun 			break;
47*4882a593Smuzhiyun 		case 128:
48*4882a593Smuzhiyun 			value |= DMA_AXI_BLEN128;
49*4882a593Smuzhiyun 			break;
50*4882a593Smuzhiyun 		case 64:
51*4882a593Smuzhiyun 			value |= DMA_AXI_BLEN64;
52*4882a593Smuzhiyun 			break;
53*4882a593Smuzhiyun 		case 32:
54*4882a593Smuzhiyun 			value |= DMA_AXI_BLEN32;
55*4882a593Smuzhiyun 			break;
56*4882a593Smuzhiyun 		case 16:
57*4882a593Smuzhiyun 			value |= DMA_AXI_BLEN16;
58*4882a593Smuzhiyun 			break;
59*4882a593Smuzhiyun 		case 8:
60*4882a593Smuzhiyun 			value |= DMA_AXI_BLEN8;
61*4882a593Smuzhiyun 			break;
62*4882a593Smuzhiyun 		case 4:
63*4882a593Smuzhiyun 			value |= DMA_AXI_BLEN4;
64*4882a593Smuzhiyun 			break;
65*4882a593Smuzhiyun 		}
66*4882a593Smuzhiyun 	}
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_SYS_BUS_MODE);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
dwmac4_dma_init_rx_chan(void __iomem * ioaddr,struct stmmac_dma_cfg * dma_cfg,dma_addr_t dma_rx_phy,u32 chan)71*4882a593Smuzhiyun static void dwmac4_dma_init_rx_chan(void __iomem *ioaddr,
72*4882a593Smuzhiyun 				    struct stmmac_dma_cfg *dma_cfg,
73*4882a593Smuzhiyun 				    dma_addr_t dma_rx_phy, u32 chan)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	u32 value;
76*4882a593Smuzhiyun 	u32 rxpbl = dma_cfg->rxpbl ?: dma_cfg->pbl;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	value = readl(ioaddr + DMA_CHAN_RX_CONTROL(chan));
79*4882a593Smuzhiyun 	value = value | (rxpbl << DMA_BUS_MODE_RPBL_SHIFT);
80*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CHAN_RX_CONTROL(chan));
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT) && likely(dma_cfg->eame))
83*4882a593Smuzhiyun 		writel(upper_32_bits(dma_rx_phy),
84*4882a593Smuzhiyun 		       ioaddr + DMA_CHAN_RX_BASE_ADDR_HI(chan));
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	writel(lower_32_bits(dma_rx_phy), ioaddr + DMA_CHAN_RX_BASE_ADDR(chan));
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
dwmac4_dma_init_tx_chan(void __iomem * ioaddr,struct stmmac_dma_cfg * dma_cfg,dma_addr_t dma_tx_phy,u32 chan)89*4882a593Smuzhiyun static void dwmac4_dma_init_tx_chan(void __iomem *ioaddr,
90*4882a593Smuzhiyun 				    struct stmmac_dma_cfg *dma_cfg,
91*4882a593Smuzhiyun 				    dma_addr_t dma_tx_phy, u32 chan)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	u32 value;
94*4882a593Smuzhiyun 	u32 txpbl = dma_cfg->txpbl ?: dma_cfg->pbl;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
97*4882a593Smuzhiyun 	value = value | (txpbl << DMA_BUS_MODE_PBL_SHIFT);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* Enable OSP to get best performance */
100*4882a593Smuzhiyun 	value |= DMA_CONTROL_OSP;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CHAN_TX_CONTROL(chan));
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT) && likely(dma_cfg->eame))
105*4882a593Smuzhiyun 		writel(upper_32_bits(dma_tx_phy),
106*4882a593Smuzhiyun 		       ioaddr + DMA_CHAN_TX_BASE_ADDR_HI(chan));
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	writel(lower_32_bits(dma_tx_phy), ioaddr + DMA_CHAN_TX_BASE_ADDR(chan));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
dwmac4_dma_init_channel(void __iomem * ioaddr,struct stmmac_dma_cfg * dma_cfg,u32 chan)111*4882a593Smuzhiyun static void dwmac4_dma_init_channel(void __iomem *ioaddr,
112*4882a593Smuzhiyun 				    struct stmmac_dma_cfg *dma_cfg, u32 chan)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	u32 value;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* common channel control register config */
117*4882a593Smuzhiyun 	value = readl(ioaddr + DMA_CHAN_CONTROL(chan));
118*4882a593Smuzhiyun 	if (dma_cfg->pblx8)
119*4882a593Smuzhiyun 		value = value | DMA_BUS_MODE_PBL;
120*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CHAN_CONTROL(chan));
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* Mask interrupts by writing to CSR7 */
123*4882a593Smuzhiyun 	writel(DMA_CHAN_INTR_DEFAULT_MASK,
124*4882a593Smuzhiyun 	       ioaddr + DMA_CHAN_INTR_ENA(chan));
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
dwmac410_dma_init_channel(void __iomem * ioaddr,struct stmmac_dma_cfg * dma_cfg,u32 chan)127*4882a593Smuzhiyun static void dwmac410_dma_init_channel(void __iomem *ioaddr,
128*4882a593Smuzhiyun 				      struct stmmac_dma_cfg *dma_cfg, u32 chan)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	u32 value;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* common channel control register config */
133*4882a593Smuzhiyun 	value = readl(ioaddr + DMA_CHAN_CONTROL(chan));
134*4882a593Smuzhiyun 	if (dma_cfg->pblx8)
135*4882a593Smuzhiyun 		value = value | DMA_BUS_MODE_PBL;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CHAN_CONTROL(chan));
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Mask interrupts by writing to CSR7 */
140*4882a593Smuzhiyun 	writel(DMA_CHAN_INTR_DEFAULT_MASK_4_10,
141*4882a593Smuzhiyun 	       ioaddr + DMA_CHAN_INTR_ENA(chan));
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
dwmac4_dma_init(void __iomem * ioaddr,struct stmmac_dma_cfg * dma_cfg,int atds)144*4882a593Smuzhiyun static void dwmac4_dma_init(void __iomem *ioaddr,
145*4882a593Smuzhiyun 			    struct stmmac_dma_cfg *dma_cfg, int atds)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_SYS_BUS_MODE);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* Set the Fixed burst mode */
150*4882a593Smuzhiyun 	if (dma_cfg->fixed_burst)
151*4882a593Smuzhiyun 		value |= DMA_SYS_BUS_FB;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* Mixed Burst has no effect when fb is set */
154*4882a593Smuzhiyun 	if (dma_cfg->mixed_burst)
155*4882a593Smuzhiyun 		value |= DMA_SYS_BUS_MB;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (dma_cfg->aal)
158*4882a593Smuzhiyun 		value |= DMA_SYS_BUS_AAL;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (dma_cfg->eame)
161*4882a593Smuzhiyun 		value |= DMA_SYS_BUS_EAME;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_SYS_BUS_MODE);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
_dwmac4_dump_dma_regs(void __iomem * ioaddr,u32 channel,u32 * reg_space)166*4882a593Smuzhiyun static void _dwmac4_dump_dma_regs(void __iomem *ioaddr, u32 channel,
167*4882a593Smuzhiyun 				  u32 *reg_space)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	reg_space[DMA_CHAN_CONTROL(channel) / 4] =
170*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_CONTROL(channel));
171*4882a593Smuzhiyun 	reg_space[DMA_CHAN_TX_CONTROL(channel) / 4] =
172*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_TX_CONTROL(channel));
173*4882a593Smuzhiyun 	reg_space[DMA_CHAN_RX_CONTROL(channel) / 4] =
174*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_RX_CONTROL(channel));
175*4882a593Smuzhiyun 	reg_space[DMA_CHAN_TX_BASE_ADDR(channel) / 4] =
176*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_TX_BASE_ADDR(channel));
177*4882a593Smuzhiyun 	reg_space[DMA_CHAN_RX_BASE_ADDR(channel) / 4] =
178*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_RX_BASE_ADDR(channel));
179*4882a593Smuzhiyun 	reg_space[DMA_CHAN_TX_END_ADDR(channel) / 4] =
180*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_TX_END_ADDR(channel));
181*4882a593Smuzhiyun 	reg_space[DMA_CHAN_RX_END_ADDR(channel) / 4] =
182*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_RX_END_ADDR(channel));
183*4882a593Smuzhiyun 	reg_space[DMA_CHAN_TX_RING_LEN(channel) / 4] =
184*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_TX_RING_LEN(channel));
185*4882a593Smuzhiyun 	reg_space[DMA_CHAN_RX_RING_LEN(channel) / 4] =
186*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_RX_RING_LEN(channel));
187*4882a593Smuzhiyun 	reg_space[DMA_CHAN_INTR_ENA(channel) / 4] =
188*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_INTR_ENA(channel));
189*4882a593Smuzhiyun 	reg_space[DMA_CHAN_RX_WATCHDOG(channel) / 4] =
190*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_RX_WATCHDOG(channel));
191*4882a593Smuzhiyun 	reg_space[DMA_CHAN_SLOT_CTRL_STATUS(channel) / 4] =
192*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_SLOT_CTRL_STATUS(channel));
193*4882a593Smuzhiyun 	reg_space[DMA_CHAN_CUR_TX_DESC(channel) / 4] =
194*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_CUR_TX_DESC(channel));
195*4882a593Smuzhiyun 	reg_space[DMA_CHAN_CUR_RX_DESC(channel) / 4] =
196*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_CUR_RX_DESC(channel));
197*4882a593Smuzhiyun 	reg_space[DMA_CHAN_CUR_TX_BUF_ADDR(channel) / 4] =
198*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_CUR_TX_BUF_ADDR(channel));
199*4882a593Smuzhiyun 	reg_space[DMA_CHAN_CUR_RX_BUF_ADDR(channel) / 4] =
200*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_CUR_RX_BUF_ADDR(channel));
201*4882a593Smuzhiyun 	reg_space[DMA_CHAN_STATUS(channel) / 4] =
202*4882a593Smuzhiyun 		readl(ioaddr + DMA_CHAN_STATUS(channel));
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
dwmac4_dump_dma_regs(void __iomem * ioaddr,u32 * reg_space)205*4882a593Smuzhiyun static void dwmac4_dump_dma_regs(void __iomem *ioaddr, u32 *reg_space)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	int i;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	for (i = 0; i < DMA_CHANNEL_NB_MAX; i++)
210*4882a593Smuzhiyun 		_dwmac4_dump_dma_regs(ioaddr, i, reg_space);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
dwmac4_rx_watchdog(void __iomem * ioaddr,u32 riwt,u32 number_chan)213*4882a593Smuzhiyun static void dwmac4_rx_watchdog(void __iomem *ioaddr, u32 riwt, u32 number_chan)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	u32 chan;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	for (chan = 0; chan < number_chan; chan++)
218*4882a593Smuzhiyun 		writel(riwt, ioaddr + DMA_CHAN_RX_WATCHDOG(chan));
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
dwmac4_dma_rx_chan_op_mode(void __iomem * ioaddr,int mode,u32 channel,int fifosz,u8 qmode)221*4882a593Smuzhiyun static void dwmac4_dma_rx_chan_op_mode(void __iomem *ioaddr, int mode,
222*4882a593Smuzhiyun 				       u32 channel, int fifosz, u8 qmode)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	unsigned int rqs = fifosz / 256 - 1;
225*4882a593Smuzhiyun 	u32 mtl_rx_op;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	mtl_rx_op = readl(ioaddr + MTL_CHAN_RX_OP_MODE(channel));
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (mode == SF_DMA_MODE) {
230*4882a593Smuzhiyun 		pr_debug("GMAC: enable RX store and forward mode\n");
231*4882a593Smuzhiyun 		mtl_rx_op |= MTL_OP_MODE_RSF;
232*4882a593Smuzhiyun 	} else {
233*4882a593Smuzhiyun 		pr_debug("GMAC: disable RX SF mode (threshold %d)\n", mode);
234*4882a593Smuzhiyun 		mtl_rx_op &= ~MTL_OP_MODE_RSF;
235*4882a593Smuzhiyun 		mtl_rx_op &= MTL_OP_MODE_RTC_MASK;
236*4882a593Smuzhiyun 		if (mode <= 32)
237*4882a593Smuzhiyun 			mtl_rx_op |= MTL_OP_MODE_RTC_32;
238*4882a593Smuzhiyun 		else if (mode <= 64)
239*4882a593Smuzhiyun 			mtl_rx_op |= MTL_OP_MODE_RTC_64;
240*4882a593Smuzhiyun 		else if (mode <= 96)
241*4882a593Smuzhiyun 			mtl_rx_op |= MTL_OP_MODE_RTC_96;
242*4882a593Smuzhiyun 		else
243*4882a593Smuzhiyun 			mtl_rx_op |= MTL_OP_MODE_RTC_128;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	mtl_rx_op &= ~MTL_OP_MODE_RQS_MASK;
247*4882a593Smuzhiyun 	mtl_rx_op |= rqs << MTL_OP_MODE_RQS_SHIFT;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* Enable flow control only if each channel gets 4 KiB or more FIFO and
250*4882a593Smuzhiyun 	 * only if channel is not an AVB channel.
251*4882a593Smuzhiyun 	 */
252*4882a593Smuzhiyun 	if ((fifosz >= 4096) && (qmode != MTL_QUEUE_AVB)) {
253*4882a593Smuzhiyun 		unsigned int rfd, rfa;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 		mtl_rx_op |= MTL_OP_MODE_EHFC;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 		/* Set Threshold for Activating Flow Control to min 2 frames,
258*4882a593Smuzhiyun 		 * i.e. 1500 * 2 = 3000 bytes.
259*4882a593Smuzhiyun 		 *
260*4882a593Smuzhiyun 		 * Set Threshold for Deactivating Flow Control to min 1 frame,
261*4882a593Smuzhiyun 		 * i.e. 1500 bytes.
262*4882a593Smuzhiyun 		 */
263*4882a593Smuzhiyun 		switch (fifosz) {
264*4882a593Smuzhiyun 		case 4096:
265*4882a593Smuzhiyun 			/* This violates the above formula because of FIFO size
266*4882a593Smuzhiyun 			 * limit therefore overflow may occur in spite of this.
267*4882a593Smuzhiyun 			 */
268*4882a593Smuzhiyun 			rfd = 0x03; /* Full-2.5K */
269*4882a593Smuzhiyun 			rfa = 0x01; /* Full-1.5K */
270*4882a593Smuzhiyun 			break;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		default:
273*4882a593Smuzhiyun 			rfd = 0x07; /* Full-4.5K */
274*4882a593Smuzhiyun 			rfa = 0x04; /* Full-3K */
275*4882a593Smuzhiyun 			break;
276*4882a593Smuzhiyun 		}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 		mtl_rx_op &= ~MTL_OP_MODE_RFD_MASK;
279*4882a593Smuzhiyun 		mtl_rx_op |= rfd << MTL_OP_MODE_RFD_SHIFT;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		mtl_rx_op &= ~MTL_OP_MODE_RFA_MASK;
282*4882a593Smuzhiyun 		mtl_rx_op |= rfa << MTL_OP_MODE_RFA_SHIFT;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	writel(mtl_rx_op, ioaddr + MTL_CHAN_RX_OP_MODE(channel));
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
dwmac4_dma_tx_chan_op_mode(void __iomem * ioaddr,int mode,u32 channel,int fifosz,u8 qmode)288*4882a593Smuzhiyun static void dwmac4_dma_tx_chan_op_mode(void __iomem *ioaddr, int mode,
289*4882a593Smuzhiyun 				       u32 channel, int fifosz, u8 qmode)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	u32 mtl_tx_op = readl(ioaddr + MTL_CHAN_TX_OP_MODE(channel));
292*4882a593Smuzhiyun 	unsigned int tqs = fifosz / 256 - 1;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (mode == SF_DMA_MODE) {
295*4882a593Smuzhiyun 		pr_debug("GMAC: enable TX store and forward mode\n");
296*4882a593Smuzhiyun 		/* Transmit COE type 2 cannot be done in cut-through mode. */
297*4882a593Smuzhiyun 		mtl_tx_op |= MTL_OP_MODE_TSF;
298*4882a593Smuzhiyun 	} else {
299*4882a593Smuzhiyun 		pr_debug("GMAC: disabling TX SF (threshold %d)\n", mode);
300*4882a593Smuzhiyun 		mtl_tx_op &= ~MTL_OP_MODE_TSF;
301*4882a593Smuzhiyun 		mtl_tx_op &= MTL_OP_MODE_TTC_MASK;
302*4882a593Smuzhiyun 		/* Set the transmit threshold */
303*4882a593Smuzhiyun 		if (mode <= 32)
304*4882a593Smuzhiyun 			mtl_tx_op |= MTL_OP_MODE_TTC_32;
305*4882a593Smuzhiyun 		else if (mode <= 64)
306*4882a593Smuzhiyun 			mtl_tx_op |= MTL_OP_MODE_TTC_64;
307*4882a593Smuzhiyun 		else if (mode <= 96)
308*4882a593Smuzhiyun 			mtl_tx_op |= MTL_OP_MODE_TTC_96;
309*4882a593Smuzhiyun 		else if (mode <= 128)
310*4882a593Smuzhiyun 			mtl_tx_op |= MTL_OP_MODE_TTC_128;
311*4882a593Smuzhiyun 		else if (mode <= 192)
312*4882a593Smuzhiyun 			mtl_tx_op |= MTL_OP_MODE_TTC_192;
313*4882a593Smuzhiyun 		else if (mode <= 256)
314*4882a593Smuzhiyun 			mtl_tx_op |= MTL_OP_MODE_TTC_256;
315*4882a593Smuzhiyun 		else if (mode <= 384)
316*4882a593Smuzhiyun 			mtl_tx_op |= MTL_OP_MODE_TTC_384;
317*4882a593Smuzhiyun 		else
318*4882a593Smuzhiyun 			mtl_tx_op |= MTL_OP_MODE_TTC_512;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 	/* For an IP with DWC_EQOS_NUM_TXQ == 1, the fields TXQEN and TQS are RO
321*4882a593Smuzhiyun 	 * with reset values: TXQEN on, TQS == DWC_EQOS_TXFIFO_SIZE.
322*4882a593Smuzhiyun 	 * For an IP with DWC_EQOS_NUM_TXQ > 1, the fields TXQEN and TQS are R/W
323*4882a593Smuzhiyun 	 * with reset values: TXQEN off, TQS 256 bytes.
324*4882a593Smuzhiyun 	 *
325*4882a593Smuzhiyun 	 * TXQEN must be written for multi-channel operation and TQS must
326*4882a593Smuzhiyun 	 * reflect the available fifo size per queue (total fifo size / number
327*4882a593Smuzhiyun 	 * of enabled queues).
328*4882a593Smuzhiyun 	 */
329*4882a593Smuzhiyun 	mtl_tx_op &= ~MTL_OP_MODE_TXQEN_MASK;
330*4882a593Smuzhiyun 	if (qmode != MTL_QUEUE_AVB)
331*4882a593Smuzhiyun 		mtl_tx_op |= MTL_OP_MODE_TXQEN;
332*4882a593Smuzhiyun 	else
333*4882a593Smuzhiyun 		mtl_tx_op |= MTL_OP_MODE_TXQEN_AV;
334*4882a593Smuzhiyun 	mtl_tx_op &= ~MTL_OP_MODE_TQS_MASK;
335*4882a593Smuzhiyun 	mtl_tx_op |= tqs << MTL_OP_MODE_TQS_SHIFT;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	writel(mtl_tx_op, ioaddr +  MTL_CHAN_TX_OP_MODE(channel));
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
dwmac4_get_hw_feature(void __iomem * ioaddr,struct dma_features * dma_cap)340*4882a593Smuzhiyun static int dwmac4_get_hw_feature(void __iomem *ioaddr,
341*4882a593Smuzhiyun 				 struct dma_features *dma_cap)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	u32 hw_cap = readl(ioaddr + GMAC_HW_FEATURE0);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/*  MAC HW feature0 */
346*4882a593Smuzhiyun 	dma_cap->mbps_10_100 = (hw_cap & GMAC_HW_FEAT_MIISEL);
347*4882a593Smuzhiyun 	dma_cap->mbps_1000 = (hw_cap & GMAC_HW_FEAT_GMIISEL) >> 1;
348*4882a593Smuzhiyun 	dma_cap->half_duplex = (hw_cap & GMAC_HW_FEAT_HDSEL) >> 2;
349*4882a593Smuzhiyun 	dma_cap->vlhash = (hw_cap & GMAC_HW_FEAT_VLHASH) >> 4;
350*4882a593Smuzhiyun 	dma_cap->multi_addr = (hw_cap & GMAC_HW_FEAT_ADDMAC) >> 18;
351*4882a593Smuzhiyun 	dma_cap->pcs = (hw_cap & GMAC_HW_FEAT_PCSSEL) >> 3;
352*4882a593Smuzhiyun 	dma_cap->sma_mdio = (hw_cap & GMAC_HW_FEAT_SMASEL) >> 5;
353*4882a593Smuzhiyun 	dma_cap->pmt_remote_wake_up = (hw_cap & GMAC_HW_FEAT_RWKSEL) >> 6;
354*4882a593Smuzhiyun 	dma_cap->pmt_magic_frame = (hw_cap & GMAC_HW_FEAT_MGKSEL) >> 7;
355*4882a593Smuzhiyun 	/* MMC */
356*4882a593Smuzhiyun 	dma_cap->rmon = (hw_cap & GMAC_HW_FEAT_MMCSEL) >> 8;
357*4882a593Smuzhiyun 	/* IEEE 1588-2008 */
358*4882a593Smuzhiyun 	dma_cap->atime_stamp = (hw_cap & GMAC_HW_FEAT_TSSEL) >> 12;
359*4882a593Smuzhiyun 	/* 802.3az - Energy-Efficient Ethernet (EEE) */
360*4882a593Smuzhiyun 	dma_cap->eee = (hw_cap & GMAC_HW_FEAT_EEESEL) >> 13;
361*4882a593Smuzhiyun 	/* TX and RX csum */
362*4882a593Smuzhiyun 	dma_cap->tx_coe = (hw_cap & GMAC_HW_FEAT_TXCOSEL) >> 14;
363*4882a593Smuzhiyun 	dma_cap->rx_coe =  (hw_cap & GMAC_HW_FEAT_RXCOESEL) >> 16;
364*4882a593Smuzhiyun 	dma_cap->vlins = (hw_cap & GMAC_HW_FEAT_SAVLANINS) >> 27;
365*4882a593Smuzhiyun 	dma_cap->arpoffsel = (hw_cap & GMAC_HW_FEAT_ARPOFFSEL) >> 9;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* MAC HW feature1 */
368*4882a593Smuzhiyun 	hw_cap = readl(ioaddr + GMAC_HW_FEATURE1);
369*4882a593Smuzhiyun 	dma_cap->l3l4fnum = (hw_cap & GMAC_HW_FEAT_L3L4FNUM) >> 27;
370*4882a593Smuzhiyun 	dma_cap->hash_tb_sz = (hw_cap & GMAC_HW_HASH_TB_SZ) >> 24;
371*4882a593Smuzhiyun 	dma_cap->av = (hw_cap & GMAC_HW_FEAT_AVSEL) >> 20;
372*4882a593Smuzhiyun 	dma_cap->tsoen = (hw_cap & GMAC_HW_TSOEN) >> 18;
373*4882a593Smuzhiyun 	dma_cap->sphen = (hw_cap & GMAC_HW_FEAT_SPHEN) >> 17;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	dma_cap->addr64 = (hw_cap & GMAC_HW_ADDR64) >> 14;
376*4882a593Smuzhiyun 	switch (dma_cap->addr64) {
377*4882a593Smuzhiyun 	case 0:
378*4882a593Smuzhiyun 		dma_cap->addr64 = 32;
379*4882a593Smuzhiyun 		break;
380*4882a593Smuzhiyun 	case 1:
381*4882a593Smuzhiyun 		dma_cap->addr64 = 40;
382*4882a593Smuzhiyun 		break;
383*4882a593Smuzhiyun 	case 2:
384*4882a593Smuzhiyun 		dma_cap->addr64 = 48;
385*4882a593Smuzhiyun 		break;
386*4882a593Smuzhiyun 	default:
387*4882a593Smuzhiyun 		dma_cap->addr64 = 32;
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* RX and TX FIFO sizes are encoded as log2(n / 128). Undo that by
392*4882a593Smuzhiyun 	 * shifting and store the sizes in bytes.
393*4882a593Smuzhiyun 	 */
394*4882a593Smuzhiyun 	dma_cap->tx_fifo_size = 128 << ((hw_cap & GMAC_HW_TXFIFOSIZE) >> 6);
395*4882a593Smuzhiyun 	dma_cap->rx_fifo_size = 128 << ((hw_cap & GMAC_HW_RXFIFOSIZE) >> 0);
396*4882a593Smuzhiyun 	/* MAC HW feature2 */
397*4882a593Smuzhiyun 	hw_cap = readl(ioaddr + GMAC_HW_FEATURE2);
398*4882a593Smuzhiyun 	/* TX and RX number of channels */
399*4882a593Smuzhiyun 	dma_cap->number_rx_channel =
400*4882a593Smuzhiyun 		((hw_cap & GMAC_HW_FEAT_RXCHCNT) >> 12) + 1;
401*4882a593Smuzhiyun 	dma_cap->number_tx_channel =
402*4882a593Smuzhiyun 		((hw_cap & GMAC_HW_FEAT_TXCHCNT) >> 18) + 1;
403*4882a593Smuzhiyun 	/* TX and RX number of queues */
404*4882a593Smuzhiyun 	dma_cap->number_rx_queues =
405*4882a593Smuzhiyun 		((hw_cap & GMAC_HW_FEAT_RXQCNT) >> 0) + 1;
406*4882a593Smuzhiyun 	dma_cap->number_tx_queues =
407*4882a593Smuzhiyun 		((hw_cap & GMAC_HW_FEAT_TXQCNT) >> 6) + 1;
408*4882a593Smuzhiyun 	/* PPS output */
409*4882a593Smuzhiyun 	dma_cap->pps_out_num = (hw_cap & GMAC_HW_FEAT_PPSOUTNUM) >> 24;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* IEEE 1588-2002 */
412*4882a593Smuzhiyun 	dma_cap->time_stamp = 0;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* MAC HW feature3 */
415*4882a593Smuzhiyun 	hw_cap = readl(ioaddr + GMAC_HW_FEATURE3);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	/* 5.10 Features */
418*4882a593Smuzhiyun 	dma_cap->asp = (hw_cap & GMAC_HW_FEAT_ASP) >> 28;
419*4882a593Smuzhiyun 	dma_cap->tbssel = (hw_cap & GMAC_HW_FEAT_TBSSEL) >> 27;
420*4882a593Smuzhiyun 	dma_cap->fpesel = (hw_cap & GMAC_HW_FEAT_FPESEL) >> 26;
421*4882a593Smuzhiyun 	dma_cap->estwid = (hw_cap & GMAC_HW_FEAT_ESTWID) >> 20;
422*4882a593Smuzhiyun 	dma_cap->estdep = (hw_cap & GMAC_HW_FEAT_ESTDEP) >> 17;
423*4882a593Smuzhiyun 	dma_cap->estsel = (hw_cap & GMAC_HW_FEAT_ESTSEL) >> 16;
424*4882a593Smuzhiyun 	dma_cap->frpes = (hw_cap & GMAC_HW_FEAT_FRPES) >> 13;
425*4882a593Smuzhiyun 	dma_cap->frpbs = (hw_cap & GMAC_HW_FEAT_FRPBS) >> 11;
426*4882a593Smuzhiyun 	dma_cap->frpsel = (hw_cap & GMAC_HW_FEAT_FRPSEL) >> 10;
427*4882a593Smuzhiyun 	dma_cap->dvlan = (hw_cap & GMAC_HW_FEAT_DVLAN) >> 5;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun /* Enable/disable TSO feature and set MSS */
dwmac4_enable_tso(void __iomem * ioaddr,bool en,u32 chan)433*4882a593Smuzhiyun static void dwmac4_enable_tso(void __iomem *ioaddr, bool en, u32 chan)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	u32 value;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (en) {
438*4882a593Smuzhiyun 		/* enable TSO */
439*4882a593Smuzhiyun 		value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
440*4882a593Smuzhiyun 		writel(value | DMA_CONTROL_TSE,
441*4882a593Smuzhiyun 		       ioaddr + DMA_CHAN_TX_CONTROL(chan));
442*4882a593Smuzhiyun 	} else {
443*4882a593Smuzhiyun 		/* enable TSO */
444*4882a593Smuzhiyun 		value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
445*4882a593Smuzhiyun 		writel(value & ~DMA_CONTROL_TSE,
446*4882a593Smuzhiyun 		       ioaddr + DMA_CHAN_TX_CONTROL(chan));
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
dwmac4_qmode(void __iomem * ioaddr,u32 channel,u8 qmode)450*4882a593Smuzhiyun static void dwmac4_qmode(void __iomem *ioaddr, u32 channel, u8 qmode)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	u32 mtl_tx_op = readl(ioaddr + MTL_CHAN_TX_OP_MODE(channel));
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	mtl_tx_op &= ~MTL_OP_MODE_TXQEN_MASK;
455*4882a593Smuzhiyun 	if (qmode != MTL_QUEUE_AVB)
456*4882a593Smuzhiyun 		mtl_tx_op |= MTL_OP_MODE_TXQEN;
457*4882a593Smuzhiyun 	else
458*4882a593Smuzhiyun 		mtl_tx_op |= MTL_OP_MODE_TXQEN_AV;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	writel(mtl_tx_op, ioaddr +  MTL_CHAN_TX_OP_MODE(channel));
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
dwmac4_set_bfsize(void __iomem * ioaddr,int bfsize,u32 chan)463*4882a593Smuzhiyun static void dwmac4_set_bfsize(void __iomem *ioaddr, int bfsize, u32 chan)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_CHAN_RX_CONTROL(chan));
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	value &= ~DMA_RBSZ_MASK;
468*4882a593Smuzhiyun 	value |= (bfsize << DMA_RBSZ_SHIFT) & DMA_RBSZ_MASK;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CHAN_RX_CONTROL(chan));
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
dwmac4_enable_sph(void __iomem * ioaddr,bool en,u32 chan)473*4882a593Smuzhiyun static void dwmac4_enable_sph(void __iomem *ioaddr, bool en, u32 chan)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	u32 value = readl(ioaddr + GMAC_EXT_CONFIG);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	value &= ~GMAC_CONFIG_HDSMS;
478*4882a593Smuzhiyun 	value |= GMAC_CONFIG_HDSMS_256; /* Segment max 256 bytes */
479*4882a593Smuzhiyun 	writel(value, ioaddr + GMAC_EXT_CONFIG);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	value = readl(ioaddr + DMA_CHAN_CONTROL(chan));
482*4882a593Smuzhiyun 	if (en)
483*4882a593Smuzhiyun 		value |= DMA_CONTROL_SPH;
484*4882a593Smuzhiyun 	else
485*4882a593Smuzhiyun 		value &= ~DMA_CONTROL_SPH;
486*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CHAN_CONTROL(chan));
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
dwmac4_enable_tbs(void __iomem * ioaddr,bool en,u32 chan)489*4882a593Smuzhiyun static int dwmac4_enable_tbs(void __iomem *ioaddr, bool en, u32 chan)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	u32 value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	if (en)
494*4882a593Smuzhiyun 		value |= DMA_CONTROL_EDSE;
495*4882a593Smuzhiyun 	else
496*4882a593Smuzhiyun 		value &= ~DMA_CONTROL_EDSE;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	writel(value, ioaddr + DMA_CHAN_TX_CONTROL(chan));
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan)) & DMA_CONTROL_EDSE;
501*4882a593Smuzhiyun 	if (en && !value)
502*4882a593Smuzhiyun 		return -EIO;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	writel(DMA_TBS_DEF_FTOS, ioaddr + DMA_TBS_CTRL);
505*4882a593Smuzhiyun 	return 0;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun const struct stmmac_dma_ops dwmac4_dma_ops = {
509*4882a593Smuzhiyun 	.reset = dwmac4_dma_reset,
510*4882a593Smuzhiyun 	.init = dwmac4_dma_init,
511*4882a593Smuzhiyun 	.init_chan = dwmac4_dma_init_channel,
512*4882a593Smuzhiyun 	.init_rx_chan = dwmac4_dma_init_rx_chan,
513*4882a593Smuzhiyun 	.init_tx_chan = dwmac4_dma_init_tx_chan,
514*4882a593Smuzhiyun 	.axi = dwmac4_dma_axi,
515*4882a593Smuzhiyun 	.dump_regs = dwmac4_dump_dma_regs,
516*4882a593Smuzhiyun 	.dma_rx_mode = dwmac4_dma_rx_chan_op_mode,
517*4882a593Smuzhiyun 	.dma_tx_mode = dwmac4_dma_tx_chan_op_mode,
518*4882a593Smuzhiyun 	.enable_dma_irq = dwmac4_enable_dma_irq,
519*4882a593Smuzhiyun 	.disable_dma_irq = dwmac4_disable_dma_irq,
520*4882a593Smuzhiyun 	.start_tx = dwmac4_dma_start_tx,
521*4882a593Smuzhiyun 	.stop_tx = dwmac4_dma_stop_tx,
522*4882a593Smuzhiyun 	.start_rx = dwmac4_dma_start_rx,
523*4882a593Smuzhiyun 	.stop_rx = dwmac4_dma_stop_rx,
524*4882a593Smuzhiyun 	.dma_interrupt = dwmac4_dma_interrupt,
525*4882a593Smuzhiyun 	.get_hw_feature = dwmac4_get_hw_feature,
526*4882a593Smuzhiyun 	.rx_watchdog = dwmac4_rx_watchdog,
527*4882a593Smuzhiyun 	.set_rx_ring_len = dwmac4_set_rx_ring_len,
528*4882a593Smuzhiyun 	.set_tx_ring_len = dwmac4_set_tx_ring_len,
529*4882a593Smuzhiyun 	.set_rx_tail_ptr = dwmac4_set_rx_tail_ptr,
530*4882a593Smuzhiyun 	.set_tx_tail_ptr = dwmac4_set_tx_tail_ptr,
531*4882a593Smuzhiyun 	.enable_tso = dwmac4_enable_tso,
532*4882a593Smuzhiyun 	.qmode = dwmac4_qmode,
533*4882a593Smuzhiyun 	.set_bfsize = dwmac4_set_bfsize,
534*4882a593Smuzhiyun 	.enable_sph = dwmac4_enable_sph,
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun const struct stmmac_dma_ops dwmac410_dma_ops = {
538*4882a593Smuzhiyun 	.reset = dwmac4_dma_reset,
539*4882a593Smuzhiyun 	.init = dwmac4_dma_init,
540*4882a593Smuzhiyun 	.init_chan = dwmac410_dma_init_channel,
541*4882a593Smuzhiyun 	.init_rx_chan = dwmac4_dma_init_rx_chan,
542*4882a593Smuzhiyun 	.init_tx_chan = dwmac4_dma_init_tx_chan,
543*4882a593Smuzhiyun 	.axi = dwmac4_dma_axi,
544*4882a593Smuzhiyun 	.dump_regs = dwmac4_dump_dma_regs,
545*4882a593Smuzhiyun 	.dma_rx_mode = dwmac4_dma_rx_chan_op_mode,
546*4882a593Smuzhiyun 	.dma_tx_mode = dwmac4_dma_tx_chan_op_mode,
547*4882a593Smuzhiyun 	.enable_dma_irq = dwmac410_enable_dma_irq,
548*4882a593Smuzhiyun 	.disable_dma_irq = dwmac4_disable_dma_irq,
549*4882a593Smuzhiyun 	.start_tx = dwmac4_dma_start_tx,
550*4882a593Smuzhiyun 	.stop_tx = dwmac4_dma_stop_tx,
551*4882a593Smuzhiyun 	.start_rx = dwmac4_dma_start_rx,
552*4882a593Smuzhiyun 	.stop_rx = dwmac4_dma_stop_rx,
553*4882a593Smuzhiyun 	.dma_interrupt = dwmac4_dma_interrupt,
554*4882a593Smuzhiyun 	.get_hw_feature = dwmac4_get_hw_feature,
555*4882a593Smuzhiyun 	.rx_watchdog = dwmac4_rx_watchdog,
556*4882a593Smuzhiyun 	.set_rx_ring_len = dwmac4_set_rx_ring_len,
557*4882a593Smuzhiyun 	.set_tx_ring_len = dwmac4_set_tx_ring_len,
558*4882a593Smuzhiyun 	.set_rx_tail_ptr = dwmac4_set_rx_tail_ptr,
559*4882a593Smuzhiyun 	.set_tx_tail_ptr = dwmac4_set_tx_tail_ptr,
560*4882a593Smuzhiyun 	.enable_tso = dwmac4_enable_tso,
561*4882a593Smuzhiyun 	.qmode = dwmac4_qmode,
562*4882a593Smuzhiyun 	.set_bfsize = dwmac4_set_bfsize,
563*4882a593Smuzhiyun 	.enable_sph = dwmac4_enable_sph,
564*4882a593Smuzhiyun 	.enable_tbs = dwmac4_enable_tbs,
565*4882a593Smuzhiyun };
566