xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/dwmac4_descs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * This contains the functions to handle the descriptors for DesignWare databook
4*4882a593Smuzhiyun  * 4.xx.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2015  STMicroelectronics Ltd
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Author: Alexandre Torgue <alexandre.torgue@st.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/stmmac.h>
12*4882a593Smuzhiyun #include "common.h"
13*4882a593Smuzhiyun #include "dwmac4.h"
14*4882a593Smuzhiyun #include "dwmac4_descs.h"
15*4882a593Smuzhiyun 
dwmac4_wrback_get_tx_status(void * data,struct stmmac_extra_stats * x,struct dma_desc * p,void __iomem * ioaddr)16*4882a593Smuzhiyun static int dwmac4_wrback_get_tx_status(void *data, struct stmmac_extra_stats *x,
17*4882a593Smuzhiyun 				       struct dma_desc *p,
18*4882a593Smuzhiyun 				       void __iomem *ioaddr)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	struct net_device_stats *stats = (struct net_device_stats *)data;
21*4882a593Smuzhiyun 	unsigned int tdes3;
22*4882a593Smuzhiyun 	int ret = tx_done;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	tdes3 = le32_to_cpu(p->des3);
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	/* Get tx owner first */
27*4882a593Smuzhiyun 	if (unlikely(tdes3 & TDES3_OWN))
28*4882a593Smuzhiyun 		return tx_dma_own;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	/* Verify tx error by looking at the last segment. */
31*4882a593Smuzhiyun 	if (likely(!(tdes3 & TDES3_LAST_DESCRIPTOR)))
32*4882a593Smuzhiyun 		return tx_not_ls;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	if (unlikely(tdes3 & TDES3_ERROR_SUMMARY)) {
35*4882a593Smuzhiyun 		if (unlikely(tdes3 & TDES3_JABBER_TIMEOUT))
36*4882a593Smuzhiyun 			x->tx_jabber++;
37*4882a593Smuzhiyun 		if (unlikely(tdes3 & TDES3_PACKET_FLUSHED))
38*4882a593Smuzhiyun 			x->tx_frame_flushed++;
39*4882a593Smuzhiyun 		if (unlikely(tdes3 & TDES3_LOSS_CARRIER)) {
40*4882a593Smuzhiyun 			x->tx_losscarrier++;
41*4882a593Smuzhiyun 			stats->tx_carrier_errors++;
42*4882a593Smuzhiyun 		}
43*4882a593Smuzhiyun 		if (unlikely(tdes3 & TDES3_NO_CARRIER)) {
44*4882a593Smuzhiyun 			x->tx_carrier++;
45*4882a593Smuzhiyun 			stats->tx_carrier_errors++;
46*4882a593Smuzhiyun 		}
47*4882a593Smuzhiyun 		if (unlikely((tdes3 & TDES3_LATE_COLLISION) ||
48*4882a593Smuzhiyun 			     (tdes3 & TDES3_EXCESSIVE_COLLISION)))
49*4882a593Smuzhiyun 			stats->collisions +=
50*4882a593Smuzhiyun 			    (tdes3 & TDES3_COLLISION_COUNT_MASK)
51*4882a593Smuzhiyun 			    >> TDES3_COLLISION_COUNT_SHIFT;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 		if (unlikely(tdes3 & TDES3_EXCESSIVE_DEFERRAL))
54*4882a593Smuzhiyun 			x->tx_deferred++;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 		if (unlikely(tdes3 & TDES3_UNDERFLOW_ERROR))
57*4882a593Smuzhiyun 			x->tx_underflow++;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 		if (unlikely(tdes3 & TDES3_IP_HDR_ERROR))
60*4882a593Smuzhiyun 			x->tx_ip_header_error++;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 		if (unlikely(tdes3 & TDES3_PAYLOAD_ERROR))
63*4882a593Smuzhiyun 			x->tx_payload_error++;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 		ret = tx_err;
66*4882a593Smuzhiyun 	}
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (unlikely(tdes3 & TDES3_DEFERRED))
69*4882a593Smuzhiyun 		x->tx_deferred++;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	return ret;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
dwmac4_wrback_get_rx_status(void * data,struct stmmac_extra_stats * x,struct dma_desc * p)74*4882a593Smuzhiyun static int dwmac4_wrback_get_rx_status(void *data, struct stmmac_extra_stats *x,
75*4882a593Smuzhiyun 				       struct dma_desc *p)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct net_device_stats *stats = (struct net_device_stats *)data;
78*4882a593Smuzhiyun 	unsigned int rdes1 = le32_to_cpu(p->des1);
79*4882a593Smuzhiyun 	unsigned int rdes2 = le32_to_cpu(p->des2);
80*4882a593Smuzhiyun 	unsigned int rdes3 = le32_to_cpu(p->des3);
81*4882a593Smuzhiyun 	int message_type;
82*4882a593Smuzhiyun 	int ret = good_frame;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (unlikely(rdes3 & RDES3_OWN))
85*4882a593Smuzhiyun 		return dma_own;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	if (unlikely(rdes3 & RDES3_CONTEXT_DESCRIPTOR))
88*4882a593Smuzhiyun 		return discard_frame;
89*4882a593Smuzhiyun 	if (likely(!(rdes3 & RDES3_LAST_DESCRIPTOR)))
90*4882a593Smuzhiyun 		return rx_not_ls;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	if (unlikely(rdes3 & RDES3_ERROR_SUMMARY)) {
93*4882a593Smuzhiyun 		if (unlikely(rdes3 & RDES3_GIANT_PACKET))
94*4882a593Smuzhiyun 			stats->rx_length_errors++;
95*4882a593Smuzhiyun 		if (unlikely(rdes3 & RDES3_OVERFLOW_ERROR))
96*4882a593Smuzhiyun 			x->rx_gmac_overflow++;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 		if (unlikely(rdes3 & RDES3_RECEIVE_WATCHDOG))
99*4882a593Smuzhiyun 			x->rx_watchdog++;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		if (unlikely(rdes3 & RDES3_RECEIVE_ERROR))
102*4882a593Smuzhiyun 			x->rx_mii++;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		if (unlikely(rdes3 & RDES3_CRC_ERROR)) {
105*4882a593Smuzhiyun 			x->rx_crc_errors++;
106*4882a593Smuzhiyun 			stats->rx_crc_errors++;
107*4882a593Smuzhiyun 		}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 		if (unlikely(rdes3 & RDES3_DRIBBLE_ERROR))
110*4882a593Smuzhiyun 			x->dribbling_bit++;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 		ret = discard_frame;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	message_type = (rdes1 & ERDES4_MSG_TYPE_MASK) >> 8;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (rdes1 & RDES1_IP_HDR_ERROR)
118*4882a593Smuzhiyun 		x->ip_hdr_err++;
119*4882a593Smuzhiyun 	if (rdes1 & RDES1_IP_CSUM_BYPASSED)
120*4882a593Smuzhiyun 		x->ip_csum_bypassed++;
121*4882a593Smuzhiyun 	if (rdes1 & RDES1_IPV4_HEADER)
122*4882a593Smuzhiyun 		x->ipv4_pkt_rcvd++;
123*4882a593Smuzhiyun 	if (rdes1 & RDES1_IPV6_HEADER)
124*4882a593Smuzhiyun 		x->ipv6_pkt_rcvd++;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (message_type == RDES_EXT_NO_PTP)
127*4882a593Smuzhiyun 		x->no_ptp_rx_msg_type_ext++;
128*4882a593Smuzhiyun 	else if (message_type == RDES_EXT_SYNC)
129*4882a593Smuzhiyun 		x->ptp_rx_msg_type_sync++;
130*4882a593Smuzhiyun 	else if (message_type == RDES_EXT_FOLLOW_UP)
131*4882a593Smuzhiyun 		x->ptp_rx_msg_type_follow_up++;
132*4882a593Smuzhiyun 	else if (message_type == RDES_EXT_DELAY_REQ)
133*4882a593Smuzhiyun 		x->ptp_rx_msg_type_delay_req++;
134*4882a593Smuzhiyun 	else if (message_type == RDES_EXT_DELAY_RESP)
135*4882a593Smuzhiyun 		x->ptp_rx_msg_type_delay_resp++;
136*4882a593Smuzhiyun 	else if (message_type == RDES_EXT_PDELAY_REQ)
137*4882a593Smuzhiyun 		x->ptp_rx_msg_type_pdelay_req++;
138*4882a593Smuzhiyun 	else if (message_type == RDES_EXT_PDELAY_RESP)
139*4882a593Smuzhiyun 		x->ptp_rx_msg_type_pdelay_resp++;
140*4882a593Smuzhiyun 	else if (message_type == RDES_EXT_PDELAY_FOLLOW_UP)
141*4882a593Smuzhiyun 		x->ptp_rx_msg_type_pdelay_follow_up++;
142*4882a593Smuzhiyun 	else if (message_type == RDES_PTP_ANNOUNCE)
143*4882a593Smuzhiyun 		x->ptp_rx_msg_type_announce++;
144*4882a593Smuzhiyun 	else if (message_type == RDES_PTP_MANAGEMENT)
145*4882a593Smuzhiyun 		x->ptp_rx_msg_type_management++;
146*4882a593Smuzhiyun 	else if (message_type == RDES_PTP_PKT_RESERVED_TYPE)
147*4882a593Smuzhiyun 		x->ptp_rx_msg_pkt_reserved_type++;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	if (rdes1 & RDES1_PTP_PACKET_TYPE)
150*4882a593Smuzhiyun 		x->ptp_frame_type++;
151*4882a593Smuzhiyun 	if (rdes1 & RDES1_PTP_VER)
152*4882a593Smuzhiyun 		x->ptp_ver++;
153*4882a593Smuzhiyun 	if (rdes1 & RDES1_TIMESTAMP_DROPPED)
154*4882a593Smuzhiyun 		x->timestamp_dropped++;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (unlikely(rdes2 & RDES2_SA_FILTER_FAIL)) {
157*4882a593Smuzhiyun 		x->sa_rx_filter_fail++;
158*4882a593Smuzhiyun 		ret = discard_frame;
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 	if (unlikely(rdes2 & RDES2_DA_FILTER_FAIL)) {
161*4882a593Smuzhiyun 		x->da_rx_filter_fail++;
162*4882a593Smuzhiyun 		ret = discard_frame;
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (rdes2 & RDES2_L3_FILTER_MATCH)
166*4882a593Smuzhiyun 		x->l3_filter_match++;
167*4882a593Smuzhiyun 	if (rdes2 & RDES2_L4_FILTER_MATCH)
168*4882a593Smuzhiyun 		x->l4_filter_match++;
169*4882a593Smuzhiyun 	if ((rdes2 & RDES2_L3_L4_FILT_NB_MATCH_MASK)
170*4882a593Smuzhiyun 	    >> RDES2_L3_L4_FILT_NB_MATCH_SHIFT)
171*4882a593Smuzhiyun 		x->l3_l4_filter_no_match++;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return ret;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
dwmac4_rd_get_tx_len(struct dma_desc * p)176*4882a593Smuzhiyun static int dwmac4_rd_get_tx_len(struct dma_desc *p)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	return (le32_to_cpu(p->des2) & TDES2_BUFFER1_SIZE_MASK);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
dwmac4_get_tx_owner(struct dma_desc * p)181*4882a593Smuzhiyun static int dwmac4_get_tx_owner(struct dma_desc *p)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	return (le32_to_cpu(p->des3) & TDES3_OWN) >> TDES3_OWN_SHIFT;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
dwmac4_set_tx_owner(struct dma_desc * p)186*4882a593Smuzhiyun static void dwmac4_set_tx_owner(struct dma_desc *p)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(TDES3_OWN);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
dwmac4_set_rx_owner(struct dma_desc * p,int disable_rx_ic)191*4882a593Smuzhiyun static void dwmac4_set_rx_owner(struct dma_desc *p, int disable_rx_ic)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(RDES3_OWN | RDES3_BUFFER1_VALID_ADDR);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (!disable_rx_ic)
196*4882a593Smuzhiyun 		p->des3 |= cpu_to_le32(RDES3_INT_ON_COMPLETION_EN);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
dwmac4_get_tx_ls(struct dma_desc * p)199*4882a593Smuzhiyun static int dwmac4_get_tx_ls(struct dma_desc *p)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	return (le32_to_cpu(p->des3) & TDES3_LAST_DESCRIPTOR)
202*4882a593Smuzhiyun 		>> TDES3_LAST_DESCRIPTOR_SHIFT;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
dwmac4_wrback_get_rx_frame_len(struct dma_desc * p,int rx_coe)205*4882a593Smuzhiyun static int dwmac4_wrback_get_rx_frame_len(struct dma_desc *p, int rx_coe)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	return (le32_to_cpu(p->des3) & RDES3_PACKET_SIZE_MASK);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
dwmac4_rd_enable_tx_timestamp(struct dma_desc * p)210*4882a593Smuzhiyun static void dwmac4_rd_enable_tx_timestamp(struct dma_desc *p)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	p->des2 |= cpu_to_le32(TDES2_TIMESTAMP_ENABLE);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
dwmac4_wrback_get_tx_timestamp_status(struct dma_desc * p)215*4882a593Smuzhiyun static int dwmac4_wrback_get_tx_timestamp_status(struct dma_desc *p)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	/* Context type from W/B descriptor must be zero */
218*4882a593Smuzhiyun 	if (le32_to_cpu(p->des3) & TDES3_CONTEXT_TYPE)
219*4882a593Smuzhiyun 		return 0;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* Tx Timestamp Status is 1 so des0 and des1'll have valid values */
222*4882a593Smuzhiyun 	if (le32_to_cpu(p->des3) & TDES3_TIMESTAMP_STATUS)
223*4882a593Smuzhiyun 		return 1;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
dwmac4_get_timestamp(void * desc,u32 ats,u64 * ts)228*4882a593Smuzhiyun static inline void dwmac4_get_timestamp(void *desc, u32 ats, u64 *ts)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	struct dma_desc *p = (struct dma_desc *)desc;
231*4882a593Smuzhiyun 	u64 ns;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	ns = le32_to_cpu(p->des0);
234*4882a593Smuzhiyun 	/* convert high/sec time stamp value to nanosecond */
235*4882a593Smuzhiyun 	ns += le32_to_cpu(p->des1) * 1000000000ULL;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	*ts = ns;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
dwmac4_rx_check_timestamp(void * desc)240*4882a593Smuzhiyun static int dwmac4_rx_check_timestamp(void *desc)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	struct dma_desc *p = (struct dma_desc *)desc;
243*4882a593Smuzhiyun 	unsigned int rdes0 = le32_to_cpu(p->des0);
244*4882a593Smuzhiyun 	unsigned int rdes1 = le32_to_cpu(p->des1);
245*4882a593Smuzhiyun 	unsigned int rdes3 = le32_to_cpu(p->des3);
246*4882a593Smuzhiyun 	u32 own, ctxt;
247*4882a593Smuzhiyun 	int ret = 1;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	own = rdes3 & RDES3_OWN;
250*4882a593Smuzhiyun 	ctxt = ((rdes3 & RDES3_CONTEXT_DESCRIPTOR)
251*4882a593Smuzhiyun 		>> RDES3_CONTEXT_DESCRIPTOR_SHIFT);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (likely(!own && ctxt)) {
254*4882a593Smuzhiyun 		if ((rdes0 == 0xffffffff) && (rdes1 == 0xffffffff))
255*4882a593Smuzhiyun 			/* Corrupted value */
256*4882a593Smuzhiyun 			ret = -EINVAL;
257*4882a593Smuzhiyun 		else
258*4882a593Smuzhiyun 			/* A valid Timestamp is ready to be read */
259*4882a593Smuzhiyun 			ret = 0;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Timestamp not ready */
263*4882a593Smuzhiyun 	return ret;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
dwmac4_wrback_get_rx_timestamp_status(void * desc,void * next_desc,u32 ats)266*4882a593Smuzhiyun static int dwmac4_wrback_get_rx_timestamp_status(void *desc, void *next_desc,
267*4882a593Smuzhiyun 						 u32 ats)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct dma_desc *p = (struct dma_desc *)desc;
270*4882a593Smuzhiyun 	int ret = -EINVAL;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Get the status from normal w/b descriptor */
273*4882a593Smuzhiyun 	if (likely(le32_to_cpu(p->des3) & RDES3_RDES1_VALID)) {
274*4882a593Smuzhiyun 		if (likely(le32_to_cpu(p->des1) & RDES1_TIMESTAMP_AVAILABLE)) {
275*4882a593Smuzhiyun 			int i = 0;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 			/* Check if timestamp is OK from context descriptor */
278*4882a593Smuzhiyun 			do {
279*4882a593Smuzhiyun 				ret = dwmac4_rx_check_timestamp(next_desc);
280*4882a593Smuzhiyun 				if (ret < 0)
281*4882a593Smuzhiyun 					goto exit;
282*4882a593Smuzhiyun 				i++;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 			} while ((ret == 1) && (i < 10));
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 			if (i == 10)
287*4882a593Smuzhiyun 				ret = -EBUSY;
288*4882a593Smuzhiyun 		}
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun exit:
291*4882a593Smuzhiyun 	if (likely(ret == 0))
292*4882a593Smuzhiyun 		return 1;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
dwmac4_rd_init_rx_desc(struct dma_desc * p,int disable_rx_ic,int mode,int end,int bfsize)297*4882a593Smuzhiyun static void dwmac4_rd_init_rx_desc(struct dma_desc *p, int disable_rx_ic,
298*4882a593Smuzhiyun 				   int mode, int end, int bfsize)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	dwmac4_set_rx_owner(p, disable_rx_ic);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
dwmac4_rd_init_tx_desc(struct dma_desc * p,int mode,int end)303*4882a593Smuzhiyun static void dwmac4_rd_init_tx_desc(struct dma_desc *p, int mode, int end)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	p->des0 = 0;
306*4882a593Smuzhiyun 	p->des1 = 0;
307*4882a593Smuzhiyun 	p->des2 = 0;
308*4882a593Smuzhiyun 	p->des3 = 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
dwmac4_rd_prepare_tx_desc(struct dma_desc * p,int is_fs,int len,bool csum_flag,int mode,bool tx_own,bool ls,unsigned int tot_pkt_len)311*4882a593Smuzhiyun static void dwmac4_rd_prepare_tx_desc(struct dma_desc *p, int is_fs, int len,
312*4882a593Smuzhiyun 				      bool csum_flag, int mode, bool tx_own,
313*4882a593Smuzhiyun 				      bool ls, unsigned int tot_pkt_len)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	unsigned int tdes3 = le32_to_cpu(p->des3);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	p->des2 |= cpu_to_le32(len & TDES2_BUFFER1_SIZE_MASK);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	tdes3 |= tot_pkt_len & TDES3_PACKET_SIZE_MASK;
320*4882a593Smuzhiyun 	if (is_fs)
321*4882a593Smuzhiyun 		tdes3 |= TDES3_FIRST_DESCRIPTOR;
322*4882a593Smuzhiyun 	else
323*4882a593Smuzhiyun 		tdes3 &= ~TDES3_FIRST_DESCRIPTOR;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (likely(csum_flag))
326*4882a593Smuzhiyun 		tdes3 |= (TX_CIC_FULL << TDES3_CHECKSUM_INSERTION_SHIFT);
327*4882a593Smuzhiyun 	else
328*4882a593Smuzhiyun 		tdes3 &= ~(TX_CIC_FULL << TDES3_CHECKSUM_INSERTION_SHIFT);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (ls)
331*4882a593Smuzhiyun 		tdes3 |= TDES3_LAST_DESCRIPTOR;
332*4882a593Smuzhiyun 	else
333*4882a593Smuzhiyun 		tdes3 &= ~TDES3_LAST_DESCRIPTOR;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* Finally set the OWN bit. Later the DMA will start! */
336*4882a593Smuzhiyun 	if (tx_own)
337*4882a593Smuzhiyun 		tdes3 |= TDES3_OWN;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (is_fs && tx_own)
340*4882a593Smuzhiyun 		/* When the own bit, for the first frame, has to be set, all
341*4882a593Smuzhiyun 		 * descriptors for the same frame has to be set before, to
342*4882a593Smuzhiyun 		 * avoid race condition.
343*4882a593Smuzhiyun 		 */
344*4882a593Smuzhiyun 		dma_wmb();
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	p->des3 = cpu_to_le32(tdes3);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
dwmac4_rd_prepare_tso_tx_desc(struct dma_desc * p,int is_fs,int len1,int len2,bool tx_own,bool ls,unsigned int tcphdrlen,unsigned int tcppayloadlen)349*4882a593Smuzhiyun static void dwmac4_rd_prepare_tso_tx_desc(struct dma_desc *p, int is_fs,
350*4882a593Smuzhiyun 					  int len1, int len2, bool tx_own,
351*4882a593Smuzhiyun 					  bool ls, unsigned int tcphdrlen,
352*4882a593Smuzhiyun 					  unsigned int tcppayloadlen)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	unsigned int tdes3 = le32_to_cpu(p->des3);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (len1)
357*4882a593Smuzhiyun 		p->des2 |= cpu_to_le32((len1 & TDES2_BUFFER1_SIZE_MASK));
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (len2)
360*4882a593Smuzhiyun 		p->des2 |= cpu_to_le32((len2 << TDES2_BUFFER2_SIZE_MASK_SHIFT)
361*4882a593Smuzhiyun 			    & TDES2_BUFFER2_SIZE_MASK);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	if (is_fs) {
364*4882a593Smuzhiyun 		tdes3 |= TDES3_FIRST_DESCRIPTOR |
365*4882a593Smuzhiyun 			 TDES3_TCP_SEGMENTATION_ENABLE |
366*4882a593Smuzhiyun 			 ((tcphdrlen << TDES3_HDR_LEN_SHIFT) &
367*4882a593Smuzhiyun 			  TDES3_SLOT_NUMBER_MASK) |
368*4882a593Smuzhiyun 			 ((tcppayloadlen & TDES3_TCP_PKT_PAYLOAD_MASK));
369*4882a593Smuzhiyun 	} else {
370*4882a593Smuzhiyun 		tdes3 &= ~TDES3_FIRST_DESCRIPTOR;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (ls)
374*4882a593Smuzhiyun 		tdes3 |= TDES3_LAST_DESCRIPTOR;
375*4882a593Smuzhiyun 	else
376*4882a593Smuzhiyun 		tdes3 &= ~TDES3_LAST_DESCRIPTOR;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* Finally set the OWN bit. Later the DMA will start! */
379*4882a593Smuzhiyun 	if (tx_own)
380*4882a593Smuzhiyun 		tdes3 |= TDES3_OWN;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (is_fs && tx_own)
383*4882a593Smuzhiyun 		/* When the own bit, for the first frame, has to be set, all
384*4882a593Smuzhiyun 		 * descriptors for the same frame has to be set before, to
385*4882a593Smuzhiyun 		 * avoid race condition.
386*4882a593Smuzhiyun 		 */
387*4882a593Smuzhiyun 		dma_wmb();
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	p->des3 = cpu_to_le32(tdes3);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
dwmac4_release_tx_desc(struct dma_desc * p,int mode)392*4882a593Smuzhiyun static void dwmac4_release_tx_desc(struct dma_desc *p, int mode)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	p->des0 = 0;
395*4882a593Smuzhiyun 	p->des1 = 0;
396*4882a593Smuzhiyun 	p->des2 = 0;
397*4882a593Smuzhiyun 	p->des3 = 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
dwmac4_rd_set_tx_ic(struct dma_desc * p)400*4882a593Smuzhiyun static void dwmac4_rd_set_tx_ic(struct dma_desc *p)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	p->des2 |= cpu_to_le32(TDES2_INTERRUPT_ON_COMPLETION);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
dwmac4_display_ring(void * head,unsigned int size,bool rx,dma_addr_t dma_rx_phy,unsigned int desc_size)405*4882a593Smuzhiyun static void dwmac4_display_ring(void *head, unsigned int size, bool rx,
406*4882a593Smuzhiyun 				dma_addr_t dma_rx_phy, unsigned int desc_size)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	dma_addr_t dma_addr;
409*4882a593Smuzhiyun 	int i;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	pr_info("%s descriptor ring:\n", rx ? "RX" : "TX");
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	if (desc_size == sizeof(struct dma_desc)) {
414*4882a593Smuzhiyun 		struct dma_desc *p = (struct dma_desc *)head;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		for (i = 0; i < size; i++) {
417*4882a593Smuzhiyun 			dma_addr = dma_rx_phy + i * sizeof(*p);
418*4882a593Smuzhiyun 			pr_info("%03d [%pad]: 0x%x 0x%x 0x%x 0x%x\n",
419*4882a593Smuzhiyun 				i, &dma_addr,
420*4882a593Smuzhiyun 				le32_to_cpu(p->des0), le32_to_cpu(p->des1),
421*4882a593Smuzhiyun 				le32_to_cpu(p->des2), le32_to_cpu(p->des3));
422*4882a593Smuzhiyun 			p++;
423*4882a593Smuzhiyun 		}
424*4882a593Smuzhiyun 	} else if (desc_size == sizeof(struct dma_extended_desc)) {
425*4882a593Smuzhiyun 		struct dma_extended_desc *extp = (struct dma_extended_desc *)head;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		for (i = 0; i < size; i++) {
428*4882a593Smuzhiyun 			dma_addr = dma_rx_phy + i * sizeof(*extp);
429*4882a593Smuzhiyun 			pr_info("%03d [%pad]: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
430*4882a593Smuzhiyun 				i, &dma_addr,
431*4882a593Smuzhiyun 				le32_to_cpu(extp->basic.des0), le32_to_cpu(extp->basic.des1),
432*4882a593Smuzhiyun 				le32_to_cpu(extp->basic.des2), le32_to_cpu(extp->basic.des3),
433*4882a593Smuzhiyun 				le32_to_cpu(extp->des4), le32_to_cpu(extp->des5),
434*4882a593Smuzhiyun 				le32_to_cpu(extp->des6), le32_to_cpu(extp->des7));
435*4882a593Smuzhiyun 			extp++;
436*4882a593Smuzhiyun 		}
437*4882a593Smuzhiyun 	} else if (desc_size == sizeof(struct dma_edesc)) {
438*4882a593Smuzhiyun 		struct dma_edesc *ep = (struct dma_edesc *)head;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		for (i = 0; i < size; i++) {
441*4882a593Smuzhiyun 			dma_addr = dma_rx_phy + i * sizeof(*ep);
442*4882a593Smuzhiyun 			pr_info("%03d [%pad]: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
443*4882a593Smuzhiyun 				i, &dma_addr,
444*4882a593Smuzhiyun 				le32_to_cpu(ep->des4), le32_to_cpu(ep->des5),
445*4882a593Smuzhiyun 				le32_to_cpu(ep->des6), le32_to_cpu(ep->des7),
446*4882a593Smuzhiyun 				le32_to_cpu(ep->basic.des0), le32_to_cpu(ep->basic.des1),
447*4882a593Smuzhiyun 				le32_to_cpu(ep->basic.des2), le32_to_cpu(ep->basic.des3));
448*4882a593Smuzhiyun 			ep++;
449*4882a593Smuzhiyun 		}
450*4882a593Smuzhiyun 	} else {
451*4882a593Smuzhiyun 		pr_err("unsupported descriptor!");
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
dwmac4_set_mss_ctxt(struct dma_desc * p,unsigned int mss)455*4882a593Smuzhiyun static void dwmac4_set_mss_ctxt(struct dma_desc *p, unsigned int mss)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	p->des0 = 0;
458*4882a593Smuzhiyun 	p->des1 = 0;
459*4882a593Smuzhiyun 	p->des2 = cpu_to_le32(mss);
460*4882a593Smuzhiyun 	p->des3 = cpu_to_le32(TDES3_CONTEXT_TYPE | TDES3_CTXT_TCMSSV);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
dwmac4_get_addr(struct dma_desc * p,unsigned int * addr)463*4882a593Smuzhiyun static void dwmac4_get_addr(struct dma_desc *p, unsigned int *addr)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	*addr = le32_to_cpu(p->des0);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
dwmac4_set_addr(struct dma_desc * p,dma_addr_t addr)468*4882a593Smuzhiyun static void dwmac4_set_addr(struct dma_desc *p, dma_addr_t addr)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	p->des0 = cpu_to_le32(lower_32_bits(addr));
471*4882a593Smuzhiyun 	p->des1 = cpu_to_le32(upper_32_bits(addr));
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
dwmac4_clear(struct dma_desc * p)474*4882a593Smuzhiyun static void dwmac4_clear(struct dma_desc *p)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	p->des0 = 0;
477*4882a593Smuzhiyun 	p->des1 = 0;
478*4882a593Smuzhiyun 	p->des2 = 0;
479*4882a593Smuzhiyun 	p->des3 = 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
dwmac4_set_sarc(struct dma_desc * p,u32 sarc_type)482*4882a593Smuzhiyun static void dwmac4_set_sarc(struct dma_desc *p, u32 sarc_type)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	sarc_type <<= TDES3_SA_INSERT_CTRL_SHIFT;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(sarc_type & TDES3_SA_INSERT_CTRL_MASK);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
set_16kib_bfsize(int mtu)489*4882a593Smuzhiyun static int set_16kib_bfsize(int mtu)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	int ret = 0;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	if (unlikely(mtu >= BUF_SIZE_8KiB))
494*4882a593Smuzhiyun 		ret = BUF_SIZE_16KiB;
495*4882a593Smuzhiyun 	return ret;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
dwmac4_set_vlan_tag(struct dma_desc * p,u16 tag,u16 inner_tag,u32 inner_type)498*4882a593Smuzhiyun static void dwmac4_set_vlan_tag(struct dma_desc *p, u16 tag, u16 inner_tag,
499*4882a593Smuzhiyun 				u32 inner_type)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	p->des0 = 0;
502*4882a593Smuzhiyun 	p->des1 = 0;
503*4882a593Smuzhiyun 	p->des2 = 0;
504*4882a593Smuzhiyun 	p->des3 = 0;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	/* Inner VLAN */
507*4882a593Smuzhiyun 	if (inner_type) {
508*4882a593Smuzhiyun 		u32 des = inner_tag << TDES2_IVT_SHIFT;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 		des &= TDES2_IVT_MASK;
511*4882a593Smuzhiyun 		p->des2 = cpu_to_le32(des);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 		des = inner_type << TDES3_IVTIR_SHIFT;
514*4882a593Smuzhiyun 		des &= TDES3_IVTIR_MASK;
515*4882a593Smuzhiyun 		p->des3 = cpu_to_le32(des | TDES3_IVLTV);
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* Outer VLAN */
519*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(tag & TDES3_VLAN_TAG);
520*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(TDES3_VLTV);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	p->des3 |= cpu_to_le32(TDES3_CONTEXT_TYPE);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
dwmac4_set_vlan(struct dma_desc * p,u32 type)525*4882a593Smuzhiyun static void dwmac4_set_vlan(struct dma_desc *p, u32 type)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	type <<= TDES2_VLAN_TAG_SHIFT;
528*4882a593Smuzhiyun 	p->des2 |= cpu_to_le32(type & TDES2_VLAN_TAG_MASK);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
dwmac4_get_rx_header_len(struct dma_desc * p,unsigned int * len)531*4882a593Smuzhiyun static void dwmac4_get_rx_header_len(struct dma_desc *p, unsigned int *len)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	*len = le32_to_cpu(p->des2) & RDES2_HL;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
dwmac4_set_sec_addr(struct dma_desc * p,dma_addr_t addr,bool buf2_valid)536*4882a593Smuzhiyun static void dwmac4_set_sec_addr(struct dma_desc *p, dma_addr_t addr, bool buf2_valid)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	p->des2 = cpu_to_le32(lower_32_bits(addr));
539*4882a593Smuzhiyun 	p->des3 = cpu_to_le32(upper_32_bits(addr));
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	if (buf2_valid)
542*4882a593Smuzhiyun 		p->des3 |= cpu_to_le32(RDES3_BUFFER2_VALID_ADDR);
543*4882a593Smuzhiyun 	else
544*4882a593Smuzhiyun 		p->des3 &= cpu_to_le32(~RDES3_BUFFER2_VALID_ADDR);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
dwmac4_set_tbs(struct dma_edesc * p,u32 sec,u32 nsec)547*4882a593Smuzhiyun static void dwmac4_set_tbs(struct dma_edesc *p, u32 sec, u32 nsec)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	p->des4 = cpu_to_le32((sec & TDES4_LT) | TDES4_LTV);
550*4882a593Smuzhiyun 	p->des5 = cpu_to_le32(nsec & TDES5_LT);
551*4882a593Smuzhiyun 	p->des6 = 0;
552*4882a593Smuzhiyun 	p->des7 = 0;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun const struct stmmac_desc_ops dwmac4_desc_ops = {
556*4882a593Smuzhiyun 	.tx_status = dwmac4_wrback_get_tx_status,
557*4882a593Smuzhiyun 	.rx_status = dwmac4_wrback_get_rx_status,
558*4882a593Smuzhiyun 	.get_tx_len = dwmac4_rd_get_tx_len,
559*4882a593Smuzhiyun 	.get_tx_owner = dwmac4_get_tx_owner,
560*4882a593Smuzhiyun 	.set_tx_owner = dwmac4_set_tx_owner,
561*4882a593Smuzhiyun 	.set_rx_owner = dwmac4_set_rx_owner,
562*4882a593Smuzhiyun 	.get_tx_ls = dwmac4_get_tx_ls,
563*4882a593Smuzhiyun 	.get_rx_frame_len = dwmac4_wrback_get_rx_frame_len,
564*4882a593Smuzhiyun 	.enable_tx_timestamp = dwmac4_rd_enable_tx_timestamp,
565*4882a593Smuzhiyun 	.get_tx_timestamp_status = dwmac4_wrback_get_tx_timestamp_status,
566*4882a593Smuzhiyun 	.get_rx_timestamp_status = dwmac4_wrback_get_rx_timestamp_status,
567*4882a593Smuzhiyun 	.get_timestamp = dwmac4_get_timestamp,
568*4882a593Smuzhiyun 	.set_tx_ic = dwmac4_rd_set_tx_ic,
569*4882a593Smuzhiyun 	.prepare_tx_desc = dwmac4_rd_prepare_tx_desc,
570*4882a593Smuzhiyun 	.prepare_tso_tx_desc = dwmac4_rd_prepare_tso_tx_desc,
571*4882a593Smuzhiyun 	.release_tx_desc = dwmac4_release_tx_desc,
572*4882a593Smuzhiyun 	.init_rx_desc = dwmac4_rd_init_rx_desc,
573*4882a593Smuzhiyun 	.init_tx_desc = dwmac4_rd_init_tx_desc,
574*4882a593Smuzhiyun 	.display_ring = dwmac4_display_ring,
575*4882a593Smuzhiyun 	.set_mss = dwmac4_set_mss_ctxt,
576*4882a593Smuzhiyun 	.get_addr = dwmac4_get_addr,
577*4882a593Smuzhiyun 	.set_addr = dwmac4_set_addr,
578*4882a593Smuzhiyun 	.clear = dwmac4_clear,
579*4882a593Smuzhiyun 	.set_sarc = dwmac4_set_sarc,
580*4882a593Smuzhiyun 	.set_vlan_tag = dwmac4_set_vlan_tag,
581*4882a593Smuzhiyun 	.set_vlan = dwmac4_set_vlan,
582*4882a593Smuzhiyun 	.get_rx_header_len = dwmac4_get_rx_header_len,
583*4882a593Smuzhiyun 	.set_sec_addr = dwmac4_set_sec_addr,
584*4882a593Smuzhiyun 	.set_tbs = dwmac4_set_tbs,
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun const struct stmmac_mode_ops dwmac4_ring_mode_ops = {
588*4882a593Smuzhiyun 	.set_16kib_bfsize = set_16kib_bfsize,
589*4882a593Smuzhiyun };
590