xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/dwmac1000.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*******************************************************************************
3*4882a593Smuzhiyun   Copyright (C) 2007-2009  STMicroelectronics Ltd
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun   Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
7*4882a593Smuzhiyun *******************************************************************************/
8*4882a593Smuzhiyun #ifndef __DWMAC1000_H__
9*4882a593Smuzhiyun #define __DWMAC1000_H__
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/phy.h>
12*4882a593Smuzhiyun #include "common.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define GMAC_CONTROL		0x00000000	/* Configuration */
15*4882a593Smuzhiyun #define GMAC_FRAME_FILTER	0x00000004	/* Frame Filter */
16*4882a593Smuzhiyun #define GMAC_HASH_HIGH		0x00000008	/* Multicast Hash Table High */
17*4882a593Smuzhiyun #define GMAC_HASH_LOW		0x0000000c	/* Multicast Hash Table Low */
18*4882a593Smuzhiyun #define GMAC_MII_ADDR		0x00000010	/* MII Address */
19*4882a593Smuzhiyun #define GMAC_MII_DATA		0x00000014	/* MII Data */
20*4882a593Smuzhiyun #define GMAC_FLOW_CTRL		0x00000018	/* Flow Control */
21*4882a593Smuzhiyun #define GMAC_VLAN_TAG		0x0000001c	/* VLAN Tag */
22*4882a593Smuzhiyun #define GMAC_DEBUG		0x00000024	/* GMAC debug register */
23*4882a593Smuzhiyun #define GMAC_WAKEUP_FILTER	0x00000028	/* Wake-up Frame Filter */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define GMAC_INT_STATUS		0x00000038	/* interrupt status register */
26*4882a593Smuzhiyun #define GMAC_INT_STATUS_PMT	BIT(3)
27*4882a593Smuzhiyun #define GMAC_INT_STATUS_MMCIS	BIT(4)
28*4882a593Smuzhiyun #define GMAC_INT_STATUS_MMCRIS	BIT(5)
29*4882a593Smuzhiyun #define GMAC_INT_STATUS_MMCTIS	BIT(6)
30*4882a593Smuzhiyun #define GMAC_INT_STATUS_MMCCSUM	BIT(7)
31*4882a593Smuzhiyun #define GMAC_INT_STATUS_TSTAMP	BIT(9)
32*4882a593Smuzhiyun #define GMAC_INT_STATUS_LPIIS	BIT(10)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* interrupt mask register */
35*4882a593Smuzhiyun #define	GMAC_INT_MASK		0x0000003c
36*4882a593Smuzhiyun #define	GMAC_INT_DISABLE_RGMII		BIT(0)
37*4882a593Smuzhiyun #define	GMAC_INT_DISABLE_PCSLINK	BIT(1)
38*4882a593Smuzhiyun #define	GMAC_INT_DISABLE_PCSAN		BIT(2)
39*4882a593Smuzhiyun #define	GMAC_INT_DISABLE_PMT		BIT(3)
40*4882a593Smuzhiyun #define	GMAC_INT_DISABLE_TIMESTAMP	BIT(9)
41*4882a593Smuzhiyun #define	GMAC_INT_DISABLE_PCS	(GMAC_INT_DISABLE_RGMII | \
42*4882a593Smuzhiyun 				 GMAC_INT_DISABLE_PCSLINK | \
43*4882a593Smuzhiyun 				 GMAC_INT_DISABLE_PCSAN)
44*4882a593Smuzhiyun #define	GMAC_INT_DEFAULT_MASK	(GMAC_INT_DISABLE_TIMESTAMP | \
45*4882a593Smuzhiyun 				 GMAC_INT_DISABLE_PCS)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* PMT Control and Status */
48*4882a593Smuzhiyun #define GMAC_PMT		0x0000002c
49*4882a593Smuzhiyun enum power_event {
50*4882a593Smuzhiyun 	pointer_reset = 0x80000000,
51*4882a593Smuzhiyun 	global_unicast = 0x00000200,
52*4882a593Smuzhiyun 	wake_up_rx_frame = 0x00000040,
53*4882a593Smuzhiyun 	magic_frame = 0x00000020,
54*4882a593Smuzhiyun 	wake_up_frame_en = 0x00000004,
55*4882a593Smuzhiyun 	magic_pkt_en = 0x00000002,
56*4882a593Smuzhiyun 	power_down = 0x00000001,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* Energy Efficient Ethernet (EEE)
60*4882a593Smuzhiyun  *
61*4882a593Smuzhiyun  * LPI status, timer and control register offset
62*4882a593Smuzhiyun  */
63*4882a593Smuzhiyun #define LPI_CTRL_STATUS	0x0030
64*4882a593Smuzhiyun #define LPI_TIMER_CTRL	0x0034
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* LPI control and status defines */
67*4882a593Smuzhiyun #define LPI_CTRL_STATUS_LPITXA	0x00080000	/* Enable LPI TX Automate */
68*4882a593Smuzhiyun #define LPI_CTRL_STATUS_PLSEN	0x00040000	/* Enable PHY Link Status */
69*4882a593Smuzhiyun #define LPI_CTRL_STATUS_PLS	0x00020000	/* PHY Link Status */
70*4882a593Smuzhiyun #define LPI_CTRL_STATUS_LPIEN	0x00010000	/* LPI Enable */
71*4882a593Smuzhiyun #define LPI_CTRL_STATUS_RLPIST	0x00000200	/* Receive LPI state */
72*4882a593Smuzhiyun #define LPI_CTRL_STATUS_TLPIST	0x00000100	/* Transmit LPI state */
73*4882a593Smuzhiyun #define LPI_CTRL_STATUS_RLPIEX	0x00000008	/* Receive LPI Exit */
74*4882a593Smuzhiyun #define LPI_CTRL_STATUS_RLPIEN	0x00000004	/* Receive LPI Entry */
75*4882a593Smuzhiyun #define LPI_CTRL_STATUS_TLPIEX	0x00000002	/* Transmit LPI Exit */
76*4882a593Smuzhiyun #define LPI_CTRL_STATUS_TLPIEN	0x00000001	/* Transmit LPI Entry */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* GMAC HW ADDR regs */
79*4882a593Smuzhiyun #define GMAC_ADDR_HIGH(reg)	((reg > 15) ? 0x00000800 + (reg - 16) * 8 : \
80*4882a593Smuzhiyun 				 0x00000040 + (reg * 8))
81*4882a593Smuzhiyun #define GMAC_ADDR_LOW(reg)	((reg > 15) ? 0x00000804 + (reg - 16) * 8 : \
82*4882a593Smuzhiyun 				 0x00000044 + (reg * 8))
83*4882a593Smuzhiyun #define GMAC_MAX_PERFECT_ADDRESSES	1
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define GMAC_PCS_BASE		0x000000c0	/* PCS register base */
86*4882a593Smuzhiyun #define GMAC_RGSMIIIS		0x000000d8	/* RGMII/SMII status */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* SGMII/RGMII status register */
89*4882a593Smuzhiyun #define GMAC_RGSMIIIS_LNKMODE		BIT(0)
90*4882a593Smuzhiyun #define GMAC_RGSMIIIS_SPEED		GENMASK(2, 1)
91*4882a593Smuzhiyun #define GMAC_RGSMIIIS_SPEED_SHIFT	1
92*4882a593Smuzhiyun #define GMAC_RGSMIIIS_LNKSTS		BIT(3)
93*4882a593Smuzhiyun #define GMAC_RGSMIIIS_JABTO		BIT(4)
94*4882a593Smuzhiyun #define GMAC_RGSMIIIS_FALSECARDET	BIT(5)
95*4882a593Smuzhiyun #define GMAC_RGSMIIIS_SMIDRXS		BIT(16)
96*4882a593Smuzhiyun /* LNKMOD */
97*4882a593Smuzhiyun #define GMAC_RGSMIIIS_LNKMOD_MASK	0x1
98*4882a593Smuzhiyun /* LNKSPEED */
99*4882a593Smuzhiyun #define GMAC_RGSMIIIS_SPEED_125		0x2
100*4882a593Smuzhiyun #define GMAC_RGSMIIIS_SPEED_25		0x1
101*4882a593Smuzhiyun #define GMAC_RGSMIIIS_SPEED_2_5		0x0
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* GMAC Configuration defines */
104*4882a593Smuzhiyun #define GMAC_CONTROL_2K 0x08000000	/* IEEE 802.3as 2K packets */
105*4882a593Smuzhiyun #define GMAC_CONTROL_TC	0x01000000	/* Transmit Conf. in RGMII/SGMII */
106*4882a593Smuzhiyun #define GMAC_CONTROL_WD	0x00800000	/* Disable Watchdog on receive */
107*4882a593Smuzhiyun #define GMAC_CONTROL_JD	0x00400000	/* Jabber disable */
108*4882a593Smuzhiyun #define GMAC_CONTROL_BE	0x00200000	/* Frame Burst Enable */
109*4882a593Smuzhiyun #define GMAC_CONTROL_JE	0x00100000	/* Jumbo frame */
110*4882a593Smuzhiyun enum inter_frame_gap {
111*4882a593Smuzhiyun 	GMAC_CONTROL_IFG_88 = 0x00040000,
112*4882a593Smuzhiyun 	GMAC_CONTROL_IFG_80 = 0x00020000,
113*4882a593Smuzhiyun 	GMAC_CONTROL_IFG_40 = 0x000e0000,
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun #define GMAC_CONTROL_DCRS	0x00010000	/* Disable carrier sense */
116*4882a593Smuzhiyun #define GMAC_CONTROL_PS		0x00008000	/* Port Select 0:GMI 1:MII */
117*4882a593Smuzhiyun #define GMAC_CONTROL_FES	0x00004000	/* Speed 0:10 1:100 */
118*4882a593Smuzhiyun #define GMAC_CONTROL_DO		0x00002000	/* Disable Rx Own */
119*4882a593Smuzhiyun #define GMAC_CONTROL_LM		0x00001000	/* Loop-back mode */
120*4882a593Smuzhiyun #define GMAC_CONTROL_DM		0x00000800	/* Duplex Mode */
121*4882a593Smuzhiyun #define GMAC_CONTROL_IPC	0x00000400	/* Checksum Offload */
122*4882a593Smuzhiyun #define GMAC_CONTROL_DR		0x00000200	/* Disable Retry */
123*4882a593Smuzhiyun #define GMAC_CONTROL_LUD	0x00000100	/* Link up/down */
124*4882a593Smuzhiyun #define GMAC_CONTROL_ACS	0x00000080	/* Auto Pad/FCS Stripping */
125*4882a593Smuzhiyun #define GMAC_CONTROL_DC		0x00000010	/* Deferral Check */
126*4882a593Smuzhiyun #define GMAC_CONTROL_TE		0x00000008	/* Transmitter Enable */
127*4882a593Smuzhiyun #define GMAC_CONTROL_RE		0x00000004	/* Receiver Enable */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define GMAC_CORE_INIT (GMAC_CONTROL_JD | GMAC_CONTROL_PS | GMAC_CONTROL_ACS | \
130*4882a593Smuzhiyun 			GMAC_CONTROL_BE | GMAC_CONTROL_DCRS)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* GMAC Frame Filter defines */
133*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_PR	0x00000001	/* Promiscuous Mode */
134*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_HUC	0x00000002	/* Hash Unicast */
135*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_HMC	0x00000004	/* Hash Multicast */
136*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_DAIF	0x00000008	/* DA Inverse Filtering */
137*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_PM	0x00000010	/* Pass all multicast */
138*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_DBF	0x00000020	/* Disable Broadcast frames */
139*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_PCF	0x00000080	/* Pass Control frames */
140*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_SAIF	0x00000100	/* Inverse Filtering */
141*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_SAF	0x00000200	/* Source Address Filter */
142*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_HPF	0x00000400	/* Hash or perfect Filter */
143*4882a593Smuzhiyun #define GMAC_FRAME_FILTER_RA	0x80000000	/* Receive all mode */
144*4882a593Smuzhiyun /* GMII ADDR  defines */
145*4882a593Smuzhiyun #define GMAC_MII_ADDR_WRITE	0x00000002	/* MII Write */
146*4882a593Smuzhiyun #define GMAC_MII_ADDR_BUSY	0x00000001	/* MII Busy */
147*4882a593Smuzhiyun /* GMAC FLOW CTRL defines */
148*4882a593Smuzhiyun #define GMAC_FLOW_CTRL_PT_MASK	0xffff0000	/* Pause Time Mask */
149*4882a593Smuzhiyun #define GMAC_FLOW_CTRL_PT_SHIFT	16
150*4882a593Smuzhiyun #define GMAC_FLOW_CTRL_UP	0x00000008	/* Unicast pause frame enable */
151*4882a593Smuzhiyun #define GMAC_FLOW_CTRL_RFE	0x00000004	/* Rx Flow Control Enable */
152*4882a593Smuzhiyun #define GMAC_FLOW_CTRL_TFE	0x00000002	/* Tx Flow Control Enable */
153*4882a593Smuzhiyun #define GMAC_FLOW_CTRL_FCB_BPA	0x00000001	/* Flow Control Busy ... */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* DEBUG Register defines */
156*4882a593Smuzhiyun /* MTL TxStatus FIFO */
157*4882a593Smuzhiyun #define GMAC_DEBUG_TXSTSFSTS	BIT(25)	/* MTL TxStatus FIFO Full Status */
158*4882a593Smuzhiyun #define GMAC_DEBUG_TXFSTS	BIT(24) /* MTL Tx FIFO Not Empty Status */
159*4882a593Smuzhiyun #define GMAC_DEBUG_TWCSTS	BIT(22) /* MTL Tx FIFO Write Controller */
160*4882a593Smuzhiyun /* MTL Tx FIFO Read Controller Status */
161*4882a593Smuzhiyun #define GMAC_DEBUG_TRCSTS_MASK	GENMASK(21, 20)
162*4882a593Smuzhiyun #define GMAC_DEBUG_TRCSTS_SHIFT	20
163*4882a593Smuzhiyun #define GMAC_DEBUG_TRCSTS_IDLE	0
164*4882a593Smuzhiyun #define GMAC_DEBUG_TRCSTS_READ	1
165*4882a593Smuzhiyun #define GMAC_DEBUG_TRCSTS_TXW	2
166*4882a593Smuzhiyun #define GMAC_DEBUG_TRCSTS_WRITE	3
167*4882a593Smuzhiyun #define GMAC_DEBUG_TXPAUSED	BIT(19) /* MAC Transmitter in PAUSE */
168*4882a593Smuzhiyun /* MAC Transmit Frame Controller Status */
169*4882a593Smuzhiyun #define GMAC_DEBUG_TFCSTS_MASK	GENMASK(18, 17)
170*4882a593Smuzhiyun #define GMAC_DEBUG_TFCSTS_SHIFT	17
171*4882a593Smuzhiyun #define GMAC_DEBUG_TFCSTS_IDLE	0
172*4882a593Smuzhiyun #define GMAC_DEBUG_TFCSTS_WAIT	1
173*4882a593Smuzhiyun #define GMAC_DEBUG_TFCSTS_GEN_PAUSE	2
174*4882a593Smuzhiyun #define GMAC_DEBUG_TFCSTS_XFER	3
175*4882a593Smuzhiyun /* MAC GMII or MII Transmit Protocol Engine Status */
176*4882a593Smuzhiyun #define GMAC_DEBUG_TPESTS	BIT(16)
177*4882a593Smuzhiyun #define GMAC_DEBUG_RXFSTS_MASK	GENMASK(9, 8) /* MTL Rx FIFO Fill-level */
178*4882a593Smuzhiyun #define GMAC_DEBUG_RXFSTS_SHIFT	8
179*4882a593Smuzhiyun #define GMAC_DEBUG_RXFSTS_EMPTY	0
180*4882a593Smuzhiyun #define GMAC_DEBUG_RXFSTS_BT	1
181*4882a593Smuzhiyun #define GMAC_DEBUG_RXFSTS_AT	2
182*4882a593Smuzhiyun #define GMAC_DEBUG_RXFSTS_FULL	3
183*4882a593Smuzhiyun #define GMAC_DEBUG_RRCSTS_MASK	GENMASK(6, 5) /* MTL Rx FIFO Read Controller */
184*4882a593Smuzhiyun #define GMAC_DEBUG_RRCSTS_SHIFT	5
185*4882a593Smuzhiyun #define GMAC_DEBUG_RRCSTS_IDLE	0
186*4882a593Smuzhiyun #define GMAC_DEBUG_RRCSTS_RDATA	1
187*4882a593Smuzhiyun #define GMAC_DEBUG_RRCSTS_RSTAT	2
188*4882a593Smuzhiyun #define GMAC_DEBUG_RRCSTS_FLUSH	3
189*4882a593Smuzhiyun #define GMAC_DEBUG_RWCSTS	BIT(4) /* MTL Rx FIFO Write Controller Active */
190*4882a593Smuzhiyun /* MAC Receive Frame Controller FIFO Status */
191*4882a593Smuzhiyun #define GMAC_DEBUG_RFCFCSTS_MASK	GENMASK(2, 1)
192*4882a593Smuzhiyun #define GMAC_DEBUG_RFCFCSTS_SHIFT	1
193*4882a593Smuzhiyun /* MAC GMII or MII Receive Protocol Engine Status */
194*4882a593Smuzhiyun #define GMAC_DEBUG_RPESTS	BIT(0)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*--- DMA BLOCK defines ---*/
197*4882a593Smuzhiyun /* DMA Bus Mode register defines */
198*4882a593Smuzhiyun #define DMA_BUS_MODE_DA		0x00000002	/* Arbitration scheme */
199*4882a593Smuzhiyun #define DMA_BUS_MODE_DSL_MASK	0x0000007c	/* Descriptor Skip Length */
200*4882a593Smuzhiyun #define DMA_BUS_MODE_DSL_SHIFT	2		/*   (in DWORDS)      */
201*4882a593Smuzhiyun /* Programmable burst length (passed thorugh platform)*/
202*4882a593Smuzhiyun #define DMA_BUS_MODE_PBL_MASK	0x00003f00	/* Programmable Burst Len */
203*4882a593Smuzhiyun #define DMA_BUS_MODE_PBL_SHIFT	8
204*4882a593Smuzhiyun #define DMA_BUS_MODE_ATDS	0x00000080	/* Alternate Descriptor Size */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun enum rx_tx_priority_ratio {
207*4882a593Smuzhiyun 	double_ratio = 0x00004000,	/* 2:1 */
208*4882a593Smuzhiyun 	triple_ratio = 0x00008000,	/* 3:1 */
209*4882a593Smuzhiyun 	quadruple_ratio = 0x0000c000,	/* 4:1 */
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define DMA_BUS_MODE_FB		0x00010000	/* Fixed burst */
213*4882a593Smuzhiyun #define DMA_BUS_MODE_MB		0x04000000	/* Mixed burst */
214*4882a593Smuzhiyun #define DMA_BUS_MODE_RPBL_MASK	0x007e0000	/* Rx-Programmable Burst Len */
215*4882a593Smuzhiyun #define DMA_BUS_MODE_RPBL_SHIFT	17
216*4882a593Smuzhiyun #define DMA_BUS_MODE_USP	0x00800000
217*4882a593Smuzhiyun #define DMA_BUS_MODE_MAXPBL	0x01000000
218*4882a593Smuzhiyun #define DMA_BUS_MODE_AAL	0x02000000
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /* DMA CRS Control and Status Register Mapping */
221*4882a593Smuzhiyun #define DMA_HOST_TX_DESC	  0x00001048	/* Current Host Tx descriptor */
222*4882a593Smuzhiyun #define DMA_HOST_RX_DESC	  0x0000104c	/* Current Host Rx descriptor */
223*4882a593Smuzhiyun /*  DMA Bus Mode register defines */
224*4882a593Smuzhiyun #define DMA_BUS_PR_RATIO_MASK	  0x0000c000	/* Rx/Tx priority ratio */
225*4882a593Smuzhiyun #define DMA_BUS_PR_RATIO_SHIFT	  14
226*4882a593Smuzhiyun #define DMA_BUS_FB	  	  0x00010000	/* Fixed Burst */
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* DMA operation mode defines (start/stop tx/rx are placed in common header)*/
229*4882a593Smuzhiyun /* Disable Drop TCP/IP csum error */
230*4882a593Smuzhiyun #define DMA_CONTROL_DT		0x04000000
231*4882a593Smuzhiyun #define DMA_CONTROL_RSF		0x02000000	/* Receive Store and Forward */
232*4882a593Smuzhiyun #define DMA_CONTROL_DFF		0x01000000	/* Disaable flushing */
233*4882a593Smuzhiyun /* Threshold for Activating the FC */
234*4882a593Smuzhiyun enum rfa {
235*4882a593Smuzhiyun 	act_full_minus_1 = 0x00800000,
236*4882a593Smuzhiyun 	act_full_minus_2 = 0x00800200,
237*4882a593Smuzhiyun 	act_full_minus_3 = 0x00800400,
238*4882a593Smuzhiyun 	act_full_minus_4 = 0x00800600,
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun /* Threshold for Deactivating the FC */
241*4882a593Smuzhiyun enum rfd {
242*4882a593Smuzhiyun 	deac_full_minus_1 = 0x00400000,
243*4882a593Smuzhiyun 	deac_full_minus_2 = 0x00400800,
244*4882a593Smuzhiyun 	deac_full_minus_3 = 0x00401000,
245*4882a593Smuzhiyun 	deac_full_minus_4 = 0x00401800,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun #define DMA_CONTROL_TSF	0x00200000	/* Transmit  Store and Forward */
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun enum ttc_control {
250*4882a593Smuzhiyun 	DMA_CONTROL_TTC_64 = 0x00000000,
251*4882a593Smuzhiyun 	DMA_CONTROL_TTC_128 = 0x00004000,
252*4882a593Smuzhiyun 	DMA_CONTROL_TTC_192 = 0x00008000,
253*4882a593Smuzhiyun 	DMA_CONTROL_TTC_256 = 0x0000c000,
254*4882a593Smuzhiyun 	DMA_CONTROL_TTC_40 = 0x00010000,
255*4882a593Smuzhiyun 	DMA_CONTROL_TTC_32 = 0x00014000,
256*4882a593Smuzhiyun 	DMA_CONTROL_TTC_24 = 0x00018000,
257*4882a593Smuzhiyun 	DMA_CONTROL_TTC_16 = 0x0001c000,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun #define DMA_CONTROL_TC_TX_MASK	0xfffe3fff
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define DMA_CONTROL_EFC		0x00000100
262*4882a593Smuzhiyun #define DMA_CONTROL_FEF		0x00000080
263*4882a593Smuzhiyun #define DMA_CONTROL_FUF		0x00000040
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* Receive flow control activation field
266*4882a593Smuzhiyun  * RFA field in DMA control register, bits 23,10:9
267*4882a593Smuzhiyun  */
268*4882a593Smuzhiyun #define DMA_CONTROL_RFA_MASK	0x00800600
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* Receive flow control deactivation field
271*4882a593Smuzhiyun  * RFD field in DMA control register, bits 22,12:11
272*4882a593Smuzhiyun  */
273*4882a593Smuzhiyun #define DMA_CONTROL_RFD_MASK	0x00401800
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* RFD and RFA fields are encoded as follows
276*4882a593Smuzhiyun  *
277*4882a593Smuzhiyun  *   Bit Field
278*4882a593Smuzhiyun  *   0,00 - Full minus 1KB (only valid when rxfifo >= 4KB and EFC enabled)
279*4882a593Smuzhiyun  *   0,01 - Full minus 2KB (only valid when rxfifo >= 4KB and EFC enabled)
280*4882a593Smuzhiyun  *   0,10 - Full minus 3KB (only valid when rxfifo >= 4KB and EFC enabled)
281*4882a593Smuzhiyun  *   0,11 - Full minus 4KB (only valid when rxfifo > 4KB and EFC enabled)
282*4882a593Smuzhiyun  *   1,00 - Full minus 5KB (only valid when rxfifo > 8KB and EFC enabled)
283*4882a593Smuzhiyun  *   1,01 - Full minus 6KB (only valid when rxfifo > 8KB and EFC enabled)
284*4882a593Smuzhiyun  *   1,10 - Full minus 7KB (only valid when rxfifo > 8KB and EFC enabled)
285*4882a593Smuzhiyun  *   1,11 - Reserved
286*4882a593Smuzhiyun  *
287*4882a593Smuzhiyun  * RFD should always be > RFA for a given FIFO size. RFD == RFA may work,
288*4882a593Smuzhiyun  * but packet throughput performance may not be as expected.
289*4882a593Smuzhiyun  *
290*4882a593Smuzhiyun  * Be sure that bit 3 in GMAC Register 6 is set for Unicast Pause frame
291*4882a593Smuzhiyun  * detection (IEEE Specification Requirement, Annex 31B, 31B.1, Pause
292*4882a593Smuzhiyun  * Description).
293*4882a593Smuzhiyun  *
294*4882a593Smuzhiyun  * Be sure that DZPA (bit 7 in Flow Control Register, GMAC Register 6),
295*4882a593Smuzhiyun  * is set to 0. This allows pause frames with a quanta of 0 to be sent
296*4882a593Smuzhiyun  * as an XOFF message to the link peer.
297*4882a593Smuzhiyun  */
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define RFA_FULL_MINUS_1K	0x00000000
300*4882a593Smuzhiyun #define RFA_FULL_MINUS_2K	0x00000200
301*4882a593Smuzhiyun #define RFA_FULL_MINUS_3K	0x00000400
302*4882a593Smuzhiyun #define RFA_FULL_MINUS_4K	0x00000600
303*4882a593Smuzhiyun #define RFA_FULL_MINUS_5K	0x00800000
304*4882a593Smuzhiyun #define RFA_FULL_MINUS_6K	0x00800200
305*4882a593Smuzhiyun #define RFA_FULL_MINUS_7K	0x00800400
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #define RFD_FULL_MINUS_1K	0x00000000
308*4882a593Smuzhiyun #define RFD_FULL_MINUS_2K	0x00000800
309*4882a593Smuzhiyun #define RFD_FULL_MINUS_3K	0x00001000
310*4882a593Smuzhiyun #define RFD_FULL_MINUS_4K	0x00001800
311*4882a593Smuzhiyun #define RFD_FULL_MINUS_5K	0x00400000
312*4882a593Smuzhiyun #define RFD_FULL_MINUS_6K	0x00400800
313*4882a593Smuzhiyun #define RFD_FULL_MINUS_7K	0x00401000
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun enum rtc_control {
316*4882a593Smuzhiyun 	DMA_CONTROL_RTC_64 = 0x00000000,
317*4882a593Smuzhiyun 	DMA_CONTROL_RTC_32 = 0x00000008,
318*4882a593Smuzhiyun 	DMA_CONTROL_RTC_96 = 0x00000010,
319*4882a593Smuzhiyun 	DMA_CONTROL_RTC_128 = 0x00000018,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun #define DMA_CONTROL_TC_RX_MASK	0xffffffe7
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define DMA_CONTROL_OSF	0x00000004	/* Operate on second frame */
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun /* MMC registers offset */
326*4882a593Smuzhiyun #define GMAC_MMC_CTRL      0x100
327*4882a593Smuzhiyun #define GMAC_MMC_RX_INTR   0x104
328*4882a593Smuzhiyun #define GMAC_MMC_TX_INTR   0x108
329*4882a593Smuzhiyun #define GMAC_MMC_RX_CSUM_OFFLOAD   0x208
330*4882a593Smuzhiyun #define GMAC_EXTHASH_BASE  0x500
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun extern const struct stmmac_dma_ops dwmac1000_dma_ops;
333*4882a593Smuzhiyun #endif /* __DWMAC1000_H__ */
334