1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * dwmac-stm32.c - DWMAC Specific Glue layer for STM32 MCU
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) STMicroelectronics SA 2017
6*4882a593Smuzhiyun * Author: Alexandre Torgue <alexandre.torgue@st.com> for STMicroelectronics.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/of_net.h>
16*4882a593Smuzhiyun #include <linux/phy.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/stmmac.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "stmmac_platform.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define SYSCFG_MCU_ETH_MASK BIT(23)
26*4882a593Smuzhiyun #define SYSCFG_MP1_ETH_MASK GENMASK(23, 16)
27*4882a593Smuzhiyun #define SYSCFG_PMCCLRR_OFFSET 0x40
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define SYSCFG_PMCR_ETH_CLK_SEL BIT(16)
30*4882a593Smuzhiyun #define SYSCFG_PMCR_ETH_REF_CLK_SEL BIT(17)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* CLOCK feed to PHY*/
33*4882a593Smuzhiyun #define ETH_CK_F_25M 25000000
34*4882a593Smuzhiyun #define ETH_CK_F_50M 50000000
35*4882a593Smuzhiyun #define ETH_CK_F_125M 125000000
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Ethernet PHY interface selection in register SYSCFG Configuration
38*4882a593Smuzhiyun *------------------------------------------
39*4882a593Smuzhiyun * src |BIT(23)| BIT(22)| BIT(21)|BIT(20)|
40*4882a593Smuzhiyun *------------------------------------------
41*4882a593Smuzhiyun * MII | 0 | 0 | 0 | 1 |
42*4882a593Smuzhiyun *------------------------------------------
43*4882a593Smuzhiyun * GMII | 0 | 0 | 0 | 0 |
44*4882a593Smuzhiyun *------------------------------------------
45*4882a593Smuzhiyun * RGMII | 0 | 0 | 1 | n/a |
46*4882a593Smuzhiyun *------------------------------------------
47*4882a593Smuzhiyun * RMII | 1 | 0 | 0 | n/a |
48*4882a593Smuzhiyun *------------------------------------------
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun #define SYSCFG_PMCR_ETH_SEL_MII BIT(20)
51*4882a593Smuzhiyun #define SYSCFG_PMCR_ETH_SEL_RGMII BIT(21)
52*4882a593Smuzhiyun #define SYSCFG_PMCR_ETH_SEL_RMII BIT(23)
53*4882a593Smuzhiyun #define SYSCFG_PMCR_ETH_SEL_GMII 0
54*4882a593Smuzhiyun #define SYSCFG_MCU_ETH_SEL_MII 0
55*4882a593Smuzhiyun #define SYSCFG_MCU_ETH_SEL_RMII 1
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* STM32MP1 register definitions
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * Below table summarizes the clock requirement and clock sources for
60*4882a593Smuzhiyun * supported phy interface modes.
61*4882a593Smuzhiyun * __________________________________________________________________________
62*4882a593Smuzhiyun *|PHY_MODE | Normal | PHY wo crystal| PHY wo crystal |No 125Mhz from PHY|
63*4882a593Smuzhiyun *| | | 25MHz | 50MHz | |
64*4882a593Smuzhiyun * ---------------------------------------------------------------------------
65*4882a593Smuzhiyun *| MII | - | eth-ck | n/a | n/a |
66*4882a593Smuzhiyun *| | | st,ext-phyclk | | |
67*4882a593Smuzhiyun * ---------------------------------------------------------------------------
68*4882a593Smuzhiyun *| GMII | - | eth-ck | n/a | n/a |
69*4882a593Smuzhiyun *| | | st,ext-phyclk | | |
70*4882a593Smuzhiyun * ---------------------------------------------------------------------------
71*4882a593Smuzhiyun *| RGMII | - | eth-ck | n/a | eth-ck |
72*4882a593Smuzhiyun *| | | st,ext-phyclk | | st,eth-clk-sel or|
73*4882a593Smuzhiyun *| | | | | st,ext-phyclk |
74*4882a593Smuzhiyun * ---------------------------------------------------------------------------
75*4882a593Smuzhiyun *| RMII | - | eth-ck | eth-ck | n/a |
76*4882a593Smuzhiyun *| | | st,ext-phyclk | st,eth-ref-clk-sel | |
77*4882a593Smuzhiyun *| | | | or st,ext-phyclk | |
78*4882a593Smuzhiyun * ---------------------------------------------------------------------------
79*4882a593Smuzhiyun *
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct stm32_dwmac {
83*4882a593Smuzhiyun struct clk *clk_tx;
84*4882a593Smuzhiyun struct clk *clk_rx;
85*4882a593Smuzhiyun struct clk *clk_eth_ck;
86*4882a593Smuzhiyun struct clk *clk_ethstp;
87*4882a593Smuzhiyun struct clk *syscfg_clk;
88*4882a593Smuzhiyun int ext_phyclk;
89*4882a593Smuzhiyun int enable_eth_ck;
90*4882a593Smuzhiyun int eth_clk_sel_reg;
91*4882a593Smuzhiyun int eth_ref_clk_sel_reg;
92*4882a593Smuzhiyun int irq_pwr_wakeup;
93*4882a593Smuzhiyun u32 mode_reg; /* MAC glue-logic mode register */
94*4882a593Smuzhiyun struct regmap *regmap;
95*4882a593Smuzhiyun u32 speed;
96*4882a593Smuzhiyun const struct stm32_ops *ops;
97*4882a593Smuzhiyun struct device *dev;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct stm32_ops {
101*4882a593Smuzhiyun int (*set_mode)(struct plat_stmmacenet_data *plat_dat);
102*4882a593Smuzhiyun int (*clk_prepare)(struct stm32_dwmac *dwmac, bool prepare);
103*4882a593Smuzhiyun int (*suspend)(struct stm32_dwmac *dwmac);
104*4882a593Smuzhiyun void (*resume)(struct stm32_dwmac *dwmac);
105*4882a593Smuzhiyun int (*parse_data)(struct stm32_dwmac *dwmac,
106*4882a593Smuzhiyun struct device *dev);
107*4882a593Smuzhiyun u32 syscfg_eth_mask;
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
stm32_dwmac_init(struct plat_stmmacenet_data * plat_dat)110*4882a593Smuzhiyun static int stm32_dwmac_init(struct plat_stmmacenet_data *plat_dat)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct stm32_dwmac *dwmac = plat_dat->bsp_priv;
113*4882a593Smuzhiyun int ret;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (dwmac->ops->set_mode) {
116*4882a593Smuzhiyun ret = dwmac->ops->set_mode(plat_dat);
117*4882a593Smuzhiyun if (ret)
118*4882a593Smuzhiyun return ret;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun ret = clk_prepare_enable(dwmac->clk_tx);
122*4882a593Smuzhiyun if (ret)
123*4882a593Smuzhiyun return ret;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (!dwmac->dev->power.is_suspended) {
126*4882a593Smuzhiyun ret = clk_prepare_enable(dwmac->clk_rx);
127*4882a593Smuzhiyun if (ret) {
128*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_tx);
129*4882a593Smuzhiyun return ret;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (dwmac->ops->clk_prepare) {
134*4882a593Smuzhiyun ret = dwmac->ops->clk_prepare(dwmac, true);
135*4882a593Smuzhiyun if (ret) {
136*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_rx);
137*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_tx);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return ret;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
stm32mp1_clk_prepare(struct stm32_dwmac * dwmac,bool prepare)144*4882a593Smuzhiyun static int stm32mp1_clk_prepare(struct stm32_dwmac *dwmac, bool prepare)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun int ret = 0;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (prepare) {
149*4882a593Smuzhiyun ret = clk_prepare_enable(dwmac->syscfg_clk);
150*4882a593Smuzhiyun if (ret)
151*4882a593Smuzhiyun return ret;
152*4882a593Smuzhiyun if (dwmac->enable_eth_ck) {
153*4882a593Smuzhiyun ret = clk_prepare_enable(dwmac->clk_eth_ck);
154*4882a593Smuzhiyun if (ret) {
155*4882a593Smuzhiyun clk_disable_unprepare(dwmac->syscfg_clk);
156*4882a593Smuzhiyun return ret;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun } else {
160*4882a593Smuzhiyun clk_disable_unprepare(dwmac->syscfg_clk);
161*4882a593Smuzhiyun if (dwmac->enable_eth_ck)
162*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_eth_ck);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun return ret;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
stm32mp1_set_mode(struct plat_stmmacenet_data * plat_dat)167*4882a593Smuzhiyun static int stm32mp1_set_mode(struct plat_stmmacenet_data *plat_dat)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct stm32_dwmac *dwmac = plat_dat->bsp_priv;
170*4882a593Smuzhiyun u32 reg = dwmac->mode_reg, clk_rate;
171*4882a593Smuzhiyun int val;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun clk_rate = clk_get_rate(dwmac->clk_eth_ck);
174*4882a593Smuzhiyun dwmac->enable_eth_ck = false;
175*4882a593Smuzhiyun switch (plat_dat->interface) {
176*4882a593Smuzhiyun case PHY_INTERFACE_MODE_MII:
177*4882a593Smuzhiyun if (clk_rate == ETH_CK_F_25M && dwmac->ext_phyclk)
178*4882a593Smuzhiyun dwmac->enable_eth_ck = true;
179*4882a593Smuzhiyun val = SYSCFG_PMCR_ETH_SEL_MII;
180*4882a593Smuzhiyun pr_debug("SYSCFG init : PHY_INTERFACE_MODE_MII\n");
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun case PHY_INTERFACE_MODE_GMII:
183*4882a593Smuzhiyun val = SYSCFG_PMCR_ETH_SEL_GMII;
184*4882a593Smuzhiyun if (clk_rate == ETH_CK_F_25M &&
185*4882a593Smuzhiyun (dwmac->eth_clk_sel_reg || dwmac->ext_phyclk)) {
186*4882a593Smuzhiyun dwmac->enable_eth_ck = true;
187*4882a593Smuzhiyun val |= SYSCFG_PMCR_ETH_CLK_SEL;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun pr_debug("SYSCFG init : PHY_INTERFACE_MODE_GMII\n");
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RMII:
192*4882a593Smuzhiyun val = SYSCFG_PMCR_ETH_SEL_RMII;
193*4882a593Smuzhiyun if ((clk_rate == ETH_CK_F_25M || clk_rate == ETH_CK_F_50M) &&
194*4882a593Smuzhiyun (dwmac->eth_ref_clk_sel_reg || dwmac->ext_phyclk)) {
195*4882a593Smuzhiyun dwmac->enable_eth_ck = true;
196*4882a593Smuzhiyun val |= SYSCFG_PMCR_ETH_REF_CLK_SEL;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun pr_debug("SYSCFG init : PHY_INTERFACE_MODE_RMII\n");
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
201*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
202*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
203*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
204*4882a593Smuzhiyun val = SYSCFG_PMCR_ETH_SEL_RGMII;
205*4882a593Smuzhiyun if ((clk_rate == ETH_CK_F_25M || clk_rate == ETH_CK_F_125M) &&
206*4882a593Smuzhiyun (dwmac->eth_clk_sel_reg || dwmac->ext_phyclk)) {
207*4882a593Smuzhiyun dwmac->enable_eth_ck = true;
208*4882a593Smuzhiyun val |= SYSCFG_PMCR_ETH_CLK_SEL;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun pr_debug("SYSCFG init : PHY_INTERFACE_MODE_RGMII\n");
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun default:
213*4882a593Smuzhiyun pr_debug("SYSCFG init : Do not manage %d interface\n",
214*4882a593Smuzhiyun plat_dat->interface);
215*4882a593Smuzhiyun /* Do not manage others interfaces */
216*4882a593Smuzhiyun return -EINVAL;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Need to update PMCCLRR (clear register) */
220*4882a593Smuzhiyun regmap_write(dwmac->regmap, reg + SYSCFG_PMCCLRR_OFFSET,
221*4882a593Smuzhiyun dwmac->ops->syscfg_eth_mask);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Update PMCSETR (set register) */
224*4882a593Smuzhiyun return regmap_update_bits(dwmac->regmap, reg,
225*4882a593Smuzhiyun dwmac->ops->syscfg_eth_mask, val);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
stm32mcu_set_mode(struct plat_stmmacenet_data * plat_dat)228*4882a593Smuzhiyun static int stm32mcu_set_mode(struct plat_stmmacenet_data *plat_dat)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct stm32_dwmac *dwmac = plat_dat->bsp_priv;
231*4882a593Smuzhiyun u32 reg = dwmac->mode_reg;
232*4882a593Smuzhiyun int val;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun switch (plat_dat->interface) {
235*4882a593Smuzhiyun case PHY_INTERFACE_MODE_MII:
236*4882a593Smuzhiyun val = SYSCFG_MCU_ETH_SEL_MII;
237*4882a593Smuzhiyun pr_debug("SYSCFG init : PHY_INTERFACE_MODE_MII\n");
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RMII:
240*4882a593Smuzhiyun val = SYSCFG_MCU_ETH_SEL_RMII;
241*4882a593Smuzhiyun pr_debug("SYSCFG init : PHY_INTERFACE_MODE_RMII\n");
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun default:
244*4882a593Smuzhiyun pr_debug("SYSCFG init : Do not manage %d interface\n",
245*4882a593Smuzhiyun plat_dat->interface);
246*4882a593Smuzhiyun /* Do not manage others interfaces */
247*4882a593Smuzhiyun return -EINVAL;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return regmap_update_bits(dwmac->regmap, reg,
251*4882a593Smuzhiyun dwmac->ops->syscfg_eth_mask, val << 23);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
stm32_dwmac_clk_disable(struct stm32_dwmac * dwmac)254*4882a593Smuzhiyun static void stm32_dwmac_clk_disable(struct stm32_dwmac *dwmac)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_tx);
257*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_rx);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (dwmac->ops->clk_prepare)
260*4882a593Smuzhiyun dwmac->ops->clk_prepare(dwmac, false);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
stm32_dwmac_parse_data(struct stm32_dwmac * dwmac,struct device * dev)263*4882a593Smuzhiyun static int stm32_dwmac_parse_data(struct stm32_dwmac *dwmac,
264*4882a593Smuzhiyun struct device *dev)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct device_node *np = dev->of_node;
267*4882a593Smuzhiyun int err;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Get TX/RX clocks */
270*4882a593Smuzhiyun dwmac->clk_tx = devm_clk_get(dev, "mac-clk-tx");
271*4882a593Smuzhiyun if (IS_ERR(dwmac->clk_tx)) {
272*4882a593Smuzhiyun dev_err(dev, "No ETH Tx clock provided...\n");
273*4882a593Smuzhiyun return PTR_ERR(dwmac->clk_tx);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun dwmac->clk_rx = devm_clk_get(dev, "mac-clk-rx");
277*4882a593Smuzhiyun if (IS_ERR(dwmac->clk_rx)) {
278*4882a593Smuzhiyun dev_err(dev, "No ETH Rx clock provided...\n");
279*4882a593Smuzhiyun return PTR_ERR(dwmac->clk_rx);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (dwmac->ops->parse_data) {
283*4882a593Smuzhiyun err = dwmac->ops->parse_data(dwmac, dev);
284*4882a593Smuzhiyun if (err)
285*4882a593Smuzhiyun return err;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Get mode register */
289*4882a593Smuzhiyun dwmac->regmap = syscon_regmap_lookup_by_phandle(np, "st,syscon");
290*4882a593Smuzhiyun if (IS_ERR(dwmac->regmap))
291*4882a593Smuzhiyun return PTR_ERR(dwmac->regmap);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun err = of_property_read_u32_index(np, "st,syscon", 1, &dwmac->mode_reg);
294*4882a593Smuzhiyun if (err)
295*4882a593Smuzhiyun dev_err(dev, "Can't get sysconfig mode offset (%d)\n", err);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return err;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
stm32mp1_parse_data(struct stm32_dwmac * dwmac,struct device * dev)300*4882a593Smuzhiyun static int stm32mp1_parse_data(struct stm32_dwmac *dwmac,
301*4882a593Smuzhiyun struct device *dev)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
304*4882a593Smuzhiyun struct device_node *np = dev->of_node;
305*4882a593Smuzhiyun int err = 0;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* Ethernet PHY have no crystal */
308*4882a593Smuzhiyun dwmac->ext_phyclk = of_property_read_bool(np, "st,ext-phyclk");
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Gigabit Ethernet 125MHz clock selection. */
311*4882a593Smuzhiyun dwmac->eth_clk_sel_reg = of_property_read_bool(np, "st,eth-clk-sel");
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Ethernet 50Mhz RMII clock selection */
314*4882a593Smuzhiyun dwmac->eth_ref_clk_sel_reg =
315*4882a593Smuzhiyun of_property_read_bool(np, "st,eth-ref-clk-sel");
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Get ETH_CLK clocks */
318*4882a593Smuzhiyun dwmac->clk_eth_ck = devm_clk_get(dev, "eth-ck");
319*4882a593Smuzhiyun if (IS_ERR(dwmac->clk_eth_ck)) {
320*4882a593Smuzhiyun dev_info(dev, "No phy clock provided...\n");
321*4882a593Smuzhiyun dwmac->clk_eth_ck = NULL;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Clock used for low power mode */
325*4882a593Smuzhiyun dwmac->clk_ethstp = devm_clk_get(dev, "ethstp");
326*4882a593Smuzhiyun if (IS_ERR(dwmac->clk_ethstp)) {
327*4882a593Smuzhiyun dev_err(dev,
328*4882a593Smuzhiyun "No ETH peripheral clock provided for CStop mode ...\n");
329*4882a593Smuzhiyun return PTR_ERR(dwmac->clk_ethstp);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Optional Clock for sysconfig */
333*4882a593Smuzhiyun dwmac->syscfg_clk = devm_clk_get(dev, "syscfg-clk");
334*4882a593Smuzhiyun if (IS_ERR(dwmac->syscfg_clk))
335*4882a593Smuzhiyun dwmac->syscfg_clk = NULL;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Get IRQ information early to have an ability to ask for deferred
338*4882a593Smuzhiyun * probe if needed before we went too far with resource allocation.
339*4882a593Smuzhiyun */
340*4882a593Smuzhiyun dwmac->irq_pwr_wakeup = platform_get_irq_byname_optional(pdev,
341*4882a593Smuzhiyun "stm32_pwr_wakeup");
342*4882a593Smuzhiyun if (dwmac->irq_pwr_wakeup == -EPROBE_DEFER)
343*4882a593Smuzhiyun return -EPROBE_DEFER;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun if (!dwmac->clk_eth_ck && dwmac->irq_pwr_wakeup >= 0) {
346*4882a593Smuzhiyun err = device_init_wakeup(&pdev->dev, true);
347*4882a593Smuzhiyun if (err) {
348*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to init wake up irq\n");
349*4882a593Smuzhiyun return err;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun err = dev_pm_set_dedicated_wake_irq(&pdev->dev,
352*4882a593Smuzhiyun dwmac->irq_pwr_wakeup);
353*4882a593Smuzhiyun if (err) {
354*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to set wake up irq\n");
355*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, false);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun device_set_wakeup_enable(&pdev->dev, false);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun return err;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
stm32_dwmac_probe(struct platform_device * pdev)362*4882a593Smuzhiyun static int stm32_dwmac_probe(struct platform_device *pdev)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct plat_stmmacenet_data *plat_dat;
365*4882a593Smuzhiyun struct stmmac_resources stmmac_res;
366*4882a593Smuzhiyun struct stm32_dwmac *dwmac;
367*4882a593Smuzhiyun const struct stm32_ops *data;
368*4882a593Smuzhiyun int ret;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun ret = stmmac_get_platform_resources(pdev, &stmmac_res);
371*4882a593Smuzhiyun if (ret)
372*4882a593Smuzhiyun return ret;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
375*4882a593Smuzhiyun if (IS_ERR(plat_dat))
376*4882a593Smuzhiyun return PTR_ERR(plat_dat);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun dwmac = devm_kzalloc(&pdev->dev, sizeof(*dwmac), GFP_KERNEL);
379*4882a593Smuzhiyun if (!dwmac) {
380*4882a593Smuzhiyun ret = -ENOMEM;
381*4882a593Smuzhiyun goto err_remove_config_dt;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun data = of_device_get_match_data(&pdev->dev);
385*4882a593Smuzhiyun if (!data) {
386*4882a593Smuzhiyun dev_err(&pdev->dev, "no of match data provided\n");
387*4882a593Smuzhiyun ret = -EINVAL;
388*4882a593Smuzhiyun goto err_remove_config_dt;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun dwmac->ops = data;
392*4882a593Smuzhiyun dwmac->dev = &pdev->dev;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ret = stm32_dwmac_parse_data(dwmac, &pdev->dev);
395*4882a593Smuzhiyun if (ret) {
396*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to parse OF data\n");
397*4882a593Smuzhiyun goto err_remove_config_dt;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun plat_dat->bsp_priv = dwmac;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun ret = stm32_dwmac_init(plat_dat);
403*4882a593Smuzhiyun if (ret)
404*4882a593Smuzhiyun goto err_remove_config_dt;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
407*4882a593Smuzhiyun if (ret)
408*4882a593Smuzhiyun goto err_clk_disable;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun err_clk_disable:
413*4882a593Smuzhiyun stm32_dwmac_clk_disable(dwmac);
414*4882a593Smuzhiyun err_remove_config_dt:
415*4882a593Smuzhiyun stmmac_remove_config_dt(pdev, plat_dat);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return ret;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
stm32_dwmac_remove(struct platform_device * pdev)420*4882a593Smuzhiyun static int stm32_dwmac_remove(struct platform_device *pdev)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(pdev);
423*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(ndev);
424*4882a593Smuzhiyun int ret = stmmac_dvr_remove(&pdev->dev);
425*4882a593Smuzhiyun struct stm32_dwmac *dwmac = priv->plat->bsp_priv;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun stm32_dwmac_clk_disable(priv->plat->bsp_priv);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (dwmac->irq_pwr_wakeup >= 0) {
430*4882a593Smuzhiyun dev_pm_clear_wake_irq(&pdev->dev);
431*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, false);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return ret;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
stm32mp1_suspend(struct stm32_dwmac * dwmac)437*4882a593Smuzhiyun static int stm32mp1_suspend(struct stm32_dwmac *dwmac)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun int ret = 0;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun ret = clk_prepare_enable(dwmac->clk_ethstp);
442*4882a593Smuzhiyun if (ret)
443*4882a593Smuzhiyun return ret;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_tx);
446*4882a593Smuzhiyun clk_disable_unprepare(dwmac->syscfg_clk);
447*4882a593Smuzhiyun if (dwmac->enable_eth_ck)
448*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_eth_ck);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return ret;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
stm32mp1_resume(struct stm32_dwmac * dwmac)453*4882a593Smuzhiyun static void stm32mp1_resume(struct stm32_dwmac *dwmac)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_ethstp);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
stm32mcu_suspend(struct stm32_dwmac * dwmac)458*4882a593Smuzhiyun static int stm32mcu_suspend(struct stm32_dwmac *dwmac)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_tx);
461*4882a593Smuzhiyun clk_disable_unprepare(dwmac->clk_rx);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun return 0;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
stm32_dwmac_suspend(struct device * dev)467*4882a593Smuzhiyun static int stm32_dwmac_suspend(struct device *dev)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
470*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(ndev);
471*4882a593Smuzhiyun struct stm32_dwmac *dwmac = priv->plat->bsp_priv;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun int ret;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun ret = stmmac_suspend(dev);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (dwmac->ops->suspend)
478*4882a593Smuzhiyun ret = dwmac->ops->suspend(dwmac);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return ret;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
stm32_dwmac_resume(struct device * dev)483*4882a593Smuzhiyun static int stm32_dwmac_resume(struct device *dev)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
486*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(ndev);
487*4882a593Smuzhiyun struct stm32_dwmac *dwmac = priv->plat->bsp_priv;
488*4882a593Smuzhiyun int ret;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (dwmac->ops->resume)
491*4882a593Smuzhiyun dwmac->ops->resume(dwmac);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun ret = stm32_dwmac_init(priv->plat);
494*4882a593Smuzhiyun if (ret)
495*4882a593Smuzhiyun return ret;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun ret = stmmac_resume(dev);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return ret;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(stm32_dwmac_pm_ops,
504*4882a593Smuzhiyun stm32_dwmac_suspend, stm32_dwmac_resume);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun static struct stm32_ops stm32mcu_dwmac_data = {
507*4882a593Smuzhiyun .set_mode = stm32mcu_set_mode,
508*4882a593Smuzhiyun .suspend = stm32mcu_suspend,
509*4882a593Smuzhiyun .syscfg_eth_mask = SYSCFG_MCU_ETH_MASK
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static struct stm32_ops stm32mp1_dwmac_data = {
513*4882a593Smuzhiyun .set_mode = stm32mp1_set_mode,
514*4882a593Smuzhiyun .clk_prepare = stm32mp1_clk_prepare,
515*4882a593Smuzhiyun .suspend = stm32mp1_suspend,
516*4882a593Smuzhiyun .resume = stm32mp1_resume,
517*4882a593Smuzhiyun .parse_data = stm32mp1_parse_data,
518*4882a593Smuzhiyun .syscfg_eth_mask = SYSCFG_MP1_ETH_MASK
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static const struct of_device_id stm32_dwmac_match[] = {
522*4882a593Smuzhiyun { .compatible = "st,stm32-dwmac", .data = &stm32mcu_dwmac_data},
523*4882a593Smuzhiyun { .compatible = "st,stm32mp1-dwmac", .data = &stm32mp1_dwmac_data},
524*4882a593Smuzhiyun { }
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_dwmac_match);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static struct platform_driver stm32_dwmac_driver = {
529*4882a593Smuzhiyun .probe = stm32_dwmac_probe,
530*4882a593Smuzhiyun .remove = stm32_dwmac_remove,
531*4882a593Smuzhiyun .driver = {
532*4882a593Smuzhiyun .name = "stm32-dwmac",
533*4882a593Smuzhiyun .pm = &stm32_dwmac_pm_ops,
534*4882a593Smuzhiyun .of_match_table = stm32_dwmac_match,
535*4882a593Smuzhiyun },
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun module_platform_driver(stm32_dwmac_driver);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun MODULE_AUTHOR("Alexandre Torgue <alexandre.torgue@gmail.com>");
540*4882a593Smuzhiyun MODULE_AUTHOR("Christophe Roullier <christophe.roullier@st.com>");
541*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics STM32 DWMAC Specific Glue layer");
542*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
543