1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright Altera Corporation (C) 2014. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Adopted from dwmac-sti.c
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/mfd/altera-sysmgr.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/of_net.h>
11*4882a593Smuzhiyun #include <linux/phy.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/reset.h>
14*4882a593Smuzhiyun #include <linux/stmmac.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "stmmac.h"
17*4882a593Smuzhiyun #include "stmmac_platform.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "altr_tse_pcs.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII 0x0
22*4882a593Smuzhiyun #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII 0x1
23*4882a593Smuzhiyun #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII 0x2
24*4882a593Smuzhiyun #define SYSMGR_EMACGRP_CTRL_PHYSEL_WIDTH 2
25*4882a593Smuzhiyun #define SYSMGR_EMACGRP_CTRL_PHYSEL_MASK 0x00000003
26*4882a593Smuzhiyun #define SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK 0x00000010
27*4882a593Smuzhiyun #define SYSMGR_GEN10_EMACGRP_CTRL_PTP_REF_CLK_MASK 0x00000100
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define SYSMGR_FPGAGRP_MODULE_REG 0x00000028
30*4882a593Smuzhiyun #define SYSMGR_FPGAGRP_MODULE_EMAC 0x00000004
31*4882a593Smuzhiyun #define SYSMGR_FPGAINTF_EMAC_REG 0x00000070
32*4882a593Smuzhiyun #define SYSMGR_FPGAINTF_EMAC_BIT 0x1
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define EMAC_SPLITTER_CTRL_REG 0x0
35*4882a593Smuzhiyun #define EMAC_SPLITTER_CTRL_SPEED_MASK 0x3
36*4882a593Smuzhiyun #define EMAC_SPLITTER_CTRL_SPEED_10 0x2
37*4882a593Smuzhiyun #define EMAC_SPLITTER_CTRL_SPEED_100 0x3
38*4882a593Smuzhiyun #define EMAC_SPLITTER_CTRL_SPEED_1000 0x0
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct socfpga_dwmac;
41*4882a593Smuzhiyun struct socfpga_dwmac_ops {
42*4882a593Smuzhiyun int (*set_phy_mode)(struct socfpga_dwmac *dwmac_priv);
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct socfpga_dwmac {
46*4882a593Smuzhiyun u32 reg_offset;
47*4882a593Smuzhiyun u32 reg_shift;
48*4882a593Smuzhiyun struct device *dev;
49*4882a593Smuzhiyun struct regmap *sys_mgr_base_addr;
50*4882a593Smuzhiyun struct reset_control *stmmac_rst;
51*4882a593Smuzhiyun struct reset_control *stmmac_ocp_rst;
52*4882a593Smuzhiyun void __iomem *splitter_base;
53*4882a593Smuzhiyun bool f2h_ptp_ref_clk;
54*4882a593Smuzhiyun struct tse_pcs pcs;
55*4882a593Smuzhiyun const struct socfpga_dwmac_ops *ops;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
socfpga_dwmac_fix_mac_speed(void * priv,unsigned int speed)58*4882a593Smuzhiyun static void socfpga_dwmac_fix_mac_speed(void *priv, unsigned int speed)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct socfpga_dwmac *dwmac = (struct socfpga_dwmac *)priv;
61*4882a593Smuzhiyun void __iomem *splitter_base = dwmac->splitter_base;
62*4882a593Smuzhiyun void __iomem *sgmii_adapter_base = dwmac->pcs.sgmii_adapter_base;
63*4882a593Smuzhiyun struct device *dev = dwmac->dev;
64*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
65*4882a593Smuzhiyun struct phy_device *phy_dev = ndev->phydev;
66*4882a593Smuzhiyun u32 val;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (sgmii_adapter_base)
69*4882a593Smuzhiyun writew(SGMII_ADAPTER_DISABLE,
70*4882a593Smuzhiyun sgmii_adapter_base + SGMII_ADAPTER_CTRL_REG);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (splitter_base) {
73*4882a593Smuzhiyun val = readl(splitter_base + EMAC_SPLITTER_CTRL_REG);
74*4882a593Smuzhiyun val &= ~EMAC_SPLITTER_CTRL_SPEED_MASK;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun switch (speed) {
77*4882a593Smuzhiyun case 1000:
78*4882a593Smuzhiyun val |= EMAC_SPLITTER_CTRL_SPEED_1000;
79*4882a593Smuzhiyun break;
80*4882a593Smuzhiyun case 100:
81*4882a593Smuzhiyun val |= EMAC_SPLITTER_CTRL_SPEED_100;
82*4882a593Smuzhiyun break;
83*4882a593Smuzhiyun case 10:
84*4882a593Smuzhiyun val |= EMAC_SPLITTER_CTRL_SPEED_10;
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun default:
87*4882a593Smuzhiyun return;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun writel(val, splitter_base + EMAC_SPLITTER_CTRL_REG);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (phy_dev && sgmii_adapter_base) {
93*4882a593Smuzhiyun writew(SGMII_ADAPTER_ENABLE,
94*4882a593Smuzhiyun sgmii_adapter_base + SGMII_ADAPTER_CTRL_REG);
95*4882a593Smuzhiyun tse_pcs_fix_mac_speed(&dwmac->pcs, phy_dev, speed);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
socfpga_dwmac_parse_data(struct socfpga_dwmac * dwmac,struct device * dev)99*4882a593Smuzhiyun static int socfpga_dwmac_parse_data(struct socfpga_dwmac *dwmac, struct device *dev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct device_node *np = dev->of_node;
102*4882a593Smuzhiyun struct regmap *sys_mgr_base_addr;
103*4882a593Smuzhiyun u32 reg_offset, reg_shift;
104*4882a593Smuzhiyun int ret, index;
105*4882a593Smuzhiyun struct device_node *np_splitter = NULL;
106*4882a593Smuzhiyun struct device_node *np_sgmii_adapter = NULL;
107*4882a593Smuzhiyun struct resource res_splitter;
108*4882a593Smuzhiyun struct resource res_tse_pcs;
109*4882a593Smuzhiyun struct resource res_sgmii_adapter;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun sys_mgr_base_addr =
112*4882a593Smuzhiyun altr_sysmgr_regmap_lookup_by_phandle(np, "altr,sysmgr-syscon");
113*4882a593Smuzhiyun if (IS_ERR(sys_mgr_base_addr)) {
114*4882a593Smuzhiyun dev_info(dev, "No sysmgr-syscon node found\n");
115*4882a593Smuzhiyun return PTR_ERR(sys_mgr_base_addr);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 1, ®_offset);
119*4882a593Smuzhiyun if (ret) {
120*4882a593Smuzhiyun dev_info(dev, "Could not read reg_offset from sysmgr-syscon!\n");
121*4882a593Smuzhiyun return -EINVAL;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 2, ®_shift);
125*4882a593Smuzhiyun if (ret) {
126*4882a593Smuzhiyun dev_info(dev, "Could not read reg_shift from sysmgr-syscon!\n");
127*4882a593Smuzhiyun return -EINVAL;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun dwmac->f2h_ptp_ref_clk = of_property_read_bool(np, "altr,f2h_ptp_ref_clk");
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun np_splitter = of_parse_phandle(np, "altr,emac-splitter", 0);
133*4882a593Smuzhiyun if (np_splitter) {
134*4882a593Smuzhiyun ret = of_address_to_resource(np_splitter, 0, &res_splitter);
135*4882a593Smuzhiyun of_node_put(np_splitter);
136*4882a593Smuzhiyun if (ret) {
137*4882a593Smuzhiyun dev_info(dev, "Missing emac splitter address\n");
138*4882a593Smuzhiyun return -EINVAL;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun dwmac->splitter_base = devm_ioremap_resource(dev, &res_splitter);
142*4882a593Smuzhiyun if (IS_ERR(dwmac->splitter_base)) {
143*4882a593Smuzhiyun dev_info(dev, "Failed to mapping emac splitter\n");
144*4882a593Smuzhiyun return PTR_ERR(dwmac->splitter_base);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun np_sgmii_adapter = of_parse_phandle(np,
149*4882a593Smuzhiyun "altr,gmii-to-sgmii-converter", 0);
150*4882a593Smuzhiyun if (np_sgmii_adapter) {
151*4882a593Smuzhiyun index = of_property_match_string(np_sgmii_adapter, "reg-names",
152*4882a593Smuzhiyun "hps_emac_interface_splitter_avalon_slave");
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (index >= 0) {
155*4882a593Smuzhiyun if (of_address_to_resource(np_sgmii_adapter, index,
156*4882a593Smuzhiyun &res_splitter)) {
157*4882a593Smuzhiyun dev_err(dev,
158*4882a593Smuzhiyun "%s: ERROR: missing emac splitter address\n",
159*4882a593Smuzhiyun __func__);
160*4882a593Smuzhiyun ret = -EINVAL;
161*4882a593Smuzhiyun goto err_node_put;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun dwmac->splitter_base =
165*4882a593Smuzhiyun devm_ioremap_resource(dev, &res_splitter);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (IS_ERR(dwmac->splitter_base)) {
168*4882a593Smuzhiyun ret = PTR_ERR(dwmac->splitter_base);
169*4882a593Smuzhiyun goto err_node_put;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun index = of_property_match_string(np_sgmii_adapter, "reg-names",
174*4882a593Smuzhiyun "gmii_to_sgmii_adapter_avalon_slave");
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (index >= 0) {
177*4882a593Smuzhiyun if (of_address_to_resource(np_sgmii_adapter, index,
178*4882a593Smuzhiyun &res_sgmii_adapter)) {
179*4882a593Smuzhiyun dev_err(dev,
180*4882a593Smuzhiyun "%s: ERROR: failed mapping adapter\n",
181*4882a593Smuzhiyun __func__);
182*4882a593Smuzhiyun ret = -EINVAL;
183*4882a593Smuzhiyun goto err_node_put;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun dwmac->pcs.sgmii_adapter_base =
187*4882a593Smuzhiyun devm_ioremap_resource(dev, &res_sgmii_adapter);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (IS_ERR(dwmac->pcs.sgmii_adapter_base)) {
190*4882a593Smuzhiyun ret = PTR_ERR(dwmac->pcs.sgmii_adapter_base);
191*4882a593Smuzhiyun goto err_node_put;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun index = of_property_match_string(np_sgmii_adapter, "reg-names",
196*4882a593Smuzhiyun "eth_tse_control_port");
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (index >= 0) {
199*4882a593Smuzhiyun if (of_address_to_resource(np_sgmii_adapter, index,
200*4882a593Smuzhiyun &res_tse_pcs)) {
201*4882a593Smuzhiyun dev_err(dev,
202*4882a593Smuzhiyun "%s: ERROR: failed mapping tse control port\n",
203*4882a593Smuzhiyun __func__);
204*4882a593Smuzhiyun ret = -EINVAL;
205*4882a593Smuzhiyun goto err_node_put;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun dwmac->pcs.tse_pcs_base =
209*4882a593Smuzhiyun devm_ioremap_resource(dev, &res_tse_pcs);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (IS_ERR(dwmac->pcs.tse_pcs_base)) {
212*4882a593Smuzhiyun ret = PTR_ERR(dwmac->pcs.tse_pcs_base);
213*4882a593Smuzhiyun goto err_node_put;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun dwmac->reg_offset = reg_offset;
218*4882a593Smuzhiyun dwmac->reg_shift = reg_shift;
219*4882a593Smuzhiyun dwmac->sys_mgr_base_addr = sys_mgr_base_addr;
220*4882a593Smuzhiyun dwmac->dev = dev;
221*4882a593Smuzhiyun of_node_put(np_sgmii_adapter);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return 0;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun err_node_put:
226*4882a593Smuzhiyun of_node_put(np_sgmii_adapter);
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
socfpga_get_plat_phymode(struct socfpga_dwmac * dwmac)230*4882a593Smuzhiyun static int socfpga_get_plat_phymode(struct socfpga_dwmac *dwmac)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dwmac->dev);
233*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(ndev);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return priv->plat->interface;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
socfpga_set_phy_mode_common(int phymode,u32 * val)238*4882a593Smuzhiyun static int socfpga_set_phy_mode_common(int phymode, u32 *val)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun switch (phymode) {
241*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
242*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
243*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
244*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
245*4882a593Smuzhiyun *val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII;
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun case PHY_INTERFACE_MODE_MII:
248*4882a593Smuzhiyun case PHY_INTERFACE_MODE_GMII:
249*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
250*4882a593Smuzhiyun *val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RMII:
253*4882a593Smuzhiyun *val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII;
254*4882a593Smuzhiyun break;
255*4882a593Smuzhiyun default:
256*4882a593Smuzhiyun return -EINVAL;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
socfpga_gen5_set_phy_mode(struct socfpga_dwmac * dwmac)261*4882a593Smuzhiyun static int socfpga_gen5_set_phy_mode(struct socfpga_dwmac *dwmac)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct regmap *sys_mgr_base_addr = dwmac->sys_mgr_base_addr;
264*4882a593Smuzhiyun int phymode = socfpga_get_plat_phymode(dwmac);
265*4882a593Smuzhiyun u32 reg_offset = dwmac->reg_offset;
266*4882a593Smuzhiyun u32 reg_shift = dwmac->reg_shift;
267*4882a593Smuzhiyun u32 ctrl, val, module;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (socfpga_set_phy_mode_common(phymode, &val)) {
270*4882a593Smuzhiyun dev_err(dwmac->dev, "bad phy mode %d\n", phymode);
271*4882a593Smuzhiyun return -EINVAL;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Overwrite val to GMII if splitter core is enabled. The phymode here
275*4882a593Smuzhiyun * is the actual phy mode on phy hardware, but phy interface from
276*4882a593Smuzhiyun * EMAC core is GMII.
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun if (dwmac->splitter_base)
279*4882a593Smuzhiyun val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Assert reset to the enet controller before changing the phy mode */
282*4882a593Smuzhiyun reset_control_assert(dwmac->stmmac_ocp_rst);
283*4882a593Smuzhiyun reset_control_assert(dwmac->stmmac_rst);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun regmap_read(sys_mgr_base_addr, reg_offset, &ctrl);
286*4882a593Smuzhiyun ctrl &= ~(SYSMGR_EMACGRP_CTRL_PHYSEL_MASK << reg_shift);
287*4882a593Smuzhiyun ctrl |= val << reg_shift;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (dwmac->f2h_ptp_ref_clk ||
290*4882a593Smuzhiyun phymode == PHY_INTERFACE_MODE_MII ||
291*4882a593Smuzhiyun phymode == PHY_INTERFACE_MODE_GMII ||
292*4882a593Smuzhiyun phymode == PHY_INTERFACE_MODE_SGMII) {
293*4882a593Smuzhiyun regmap_read(sys_mgr_base_addr, SYSMGR_FPGAGRP_MODULE_REG,
294*4882a593Smuzhiyun &module);
295*4882a593Smuzhiyun module |= (SYSMGR_FPGAGRP_MODULE_EMAC << (reg_shift / 2));
296*4882a593Smuzhiyun regmap_write(sys_mgr_base_addr, SYSMGR_FPGAGRP_MODULE_REG,
297*4882a593Smuzhiyun module);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (dwmac->f2h_ptp_ref_clk)
301*4882a593Smuzhiyun ctrl |= SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK << (reg_shift / 2);
302*4882a593Smuzhiyun else
303*4882a593Smuzhiyun ctrl &= ~(SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK <<
304*4882a593Smuzhiyun (reg_shift / 2));
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun regmap_write(sys_mgr_base_addr, reg_offset, ctrl);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* Deassert reset for the phy configuration to be sampled by
309*4882a593Smuzhiyun * the enet controller, and operation to start in requested mode
310*4882a593Smuzhiyun */
311*4882a593Smuzhiyun reset_control_deassert(dwmac->stmmac_ocp_rst);
312*4882a593Smuzhiyun reset_control_deassert(dwmac->stmmac_rst);
313*4882a593Smuzhiyun if (phymode == PHY_INTERFACE_MODE_SGMII) {
314*4882a593Smuzhiyun if (tse_pcs_init(dwmac->pcs.tse_pcs_base, &dwmac->pcs) != 0) {
315*4882a593Smuzhiyun dev_err(dwmac->dev, "Unable to initialize TSE PCS");
316*4882a593Smuzhiyun return -EINVAL;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
socfpga_gen10_set_phy_mode(struct socfpga_dwmac * dwmac)323*4882a593Smuzhiyun static int socfpga_gen10_set_phy_mode(struct socfpga_dwmac *dwmac)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct regmap *sys_mgr_base_addr = dwmac->sys_mgr_base_addr;
326*4882a593Smuzhiyun int phymode = socfpga_get_plat_phymode(dwmac);
327*4882a593Smuzhiyun u32 reg_offset = dwmac->reg_offset;
328*4882a593Smuzhiyun u32 reg_shift = dwmac->reg_shift;
329*4882a593Smuzhiyun u32 ctrl, val, module;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (socfpga_set_phy_mode_common(phymode, &val))
332*4882a593Smuzhiyun return -EINVAL;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Overwrite val to GMII if splitter core is enabled. The phymode here
335*4882a593Smuzhiyun * is the actual phy mode on phy hardware, but phy interface from
336*4882a593Smuzhiyun * EMAC core is GMII.
337*4882a593Smuzhiyun */
338*4882a593Smuzhiyun if (dwmac->splitter_base)
339*4882a593Smuzhiyun val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Assert reset to the enet controller before changing the phy mode */
342*4882a593Smuzhiyun reset_control_assert(dwmac->stmmac_ocp_rst);
343*4882a593Smuzhiyun reset_control_assert(dwmac->stmmac_rst);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun regmap_read(sys_mgr_base_addr, reg_offset, &ctrl);
346*4882a593Smuzhiyun ctrl &= ~(SYSMGR_EMACGRP_CTRL_PHYSEL_MASK);
347*4882a593Smuzhiyun ctrl |= val;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (dwmac->f2h_ptp_ref_clk ||
350*4882a593Smuzhiyun phymode == PHY_INTERFACE_MODE_MII ||
351*4882a593Smuzhiyun phymode == PHY_INTERFACE_MODE_GMII ||
352*4882a593Smuzhiyun phymode == PHY_INTERFACE_MODE_SGMII) {
353*4882a593Smuzhiyun ctrl |= SYSMGR_GEN10_EMACGRP_CTRL_PTP_REF_CLK_MASK;
354*4882a593Smuzhiyun regmap_read(sys_mgr_base_addr, SYSMGR_FPGAINTF_EMAC_REG,
355*4882a593Smuzhiyun &module);
356*4882a593Smuzhiyun module |= (SYSMGR_FPGAINTF_EMAC_BIT << reg_shift);
357*4882a593Smuzhiyun regmap_write(sys_mgr_base_addr, SYSMGR_FPGAINTF_EMAC_REG,
358*4882a593Smuzhiyun module);
359*4882a593Smuzhiyun } else {
360*4882a593Smuzhiyun ctrl &= ~SYSMGR_GEN10_EMACGRP_CTRL_PTP_REF_CLK_MASK;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun regmap_write(sys_mgr_base_addr, reg_offset, ctrl);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Deassert reset for the phy configuration to be sampled by
366*4882a593Smuzhiyun * the enet controller, and operation to start in requested mode
367*4882a593Smuzhiyun */
368*4882a593Smuzhiyun reset_control_deassert(dwmac->stmmac_ocp_rst);
369*4882a593Smuzhiyun reset_control_deassert(dwmac->stmmac_rst);
370*4882a593Smuzhiyun if (phymode == PHY_INTERFACE_MODE_SGMII) {
371*4882a593Smuzhiyun if (tse_pcs_init(dwmac->pcs.tse_pcs_base, &dwmac->pcs) != 0) {
372*4882a593Smuzhiyun dev_err(dwmac->dev, "Unable to initialize TSE PCS");
373*4882a593Smuzhiyun return -EINVAL;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
socfpga_dwmac_probe(struct platform_device * pdev)379*4882a593Smuzhiyun static int socfpga_dwmac_probe(struct platform_device *pdev)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct plat_stmmacenet_data *plat_dat;
382*4882a593Smuzhiyun struct stmmac_resources stmmac_res;
383*4882a593Smuzhiyun struct device *dev = &pdev->dev;
384*4882a593Smuzhiyun int ret;
385*4882a593Smuzhiyun struct socfpga_dwmac *dwmac;
386*4882a593Smuzhiyun struct net_device *ndev;
387*4882a593Smuzhiyun struct stmmac_priv *stpriv;
388*4882a593Smuzhiyun const struct socfpga_dwmac_ops *ops;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun ops = device_get_match_data(&pdev->dev);
391*4882a593Smuzhiyun if (!ops) {
392*4882a593Smuzhiyun dev_err(&pdev->dev, "no of match data provided\n");
393*4882a593Smuzhiyun return -EINVAL;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun ret = stmmac_get_platform_resources(pdev, &stmmac_res);
397*4882a593Smuzhiyun if (ret)
398*4882a593Smuzhiyun return ret;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
401*4882a593Smuzhiyun if (IS_ERR(plat_dat))
402*4882a593Smuzhiyun return PTR_ERR(plat_dat);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun dwmac = devm_kzalloc(dev, sizeof(*dwmac), GFP_KERNEL);
405*4882a593Smuzhiyun if (!dwmac) {
406*4882a593Smuzhiyun ret = -ENOMEM;
407*4882a593Smuzhiyun goto err_remove_config_dt;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun dwmac->stmmac_ocp_rst = devm_reset_control_get_optional(dev, "stmmaceth-ocp");
411*4882a593Smuzhiyun if (IS_ERR(dwmac->stmmac_ocp_rst)) {
412*4882a593Smuzhiyun ret = PTR_ERR(dwmac->stmmac_ocp_rst);
413*4882a593Smuzhiyun dev_err(dev, "error getting reset control of ocp %d\n", ret);
414*4882a593Smuzhiyun goto err_remove_config_dt;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun reset_control_deassert(dwmac->stmmac_ocp_rst);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun ret = socfpga_dwmac_parse_data(dwmac, dev);
420*4882a593Smuzhiyun if (ret) {
421*4882a593Smuzhiyun dev_err(dev, "Unable to parse OF data\n");
422*4882a593Smuzhiyun goto err_remove_config_dt;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun dwmac->ops = ops;
426*4882a593Smuzhiyun plat_dat->bsp_priv = dwmac;
427*4882a593Smuzhiyun plat_dat->fix_mac_speed = socfpga_dwmac_fix_mac_speed;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
430*4882a593Smuzhiyun if (ret)
431*4882a593Smuzhiyun goto err_remove_config_dt;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun ndev = platform_get_drvdata(pdev);
434*4882a593Smuzhiyun stpriv = netdev_priv(ndev);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* The socfpga driver needs to control the stmmac reset to set the phy
437*4882a593Smuzhiyun * mode. Create a copy of the core reset handle so it can be used by
438*4882a593Smuzhiyun * the driver later.
439*4882a593Smuzhiyun */
440*4882a593Smuzhiyun dwmac->stmmac_rst = stpriv->plat->stmmac_rst;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun ret = ops->set_phy_mode(dwmac);
443*4882a593Smuzhiyun if (ret)
444*4882a593Smuzhiyun goto err_dvr_remove;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return 0;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun err_dvr_remove:
449*4882a593Smuzhiyun stmmac_dvr_remove(&pdev->dev);
450*4882a593Smuzhiyun err_remove_config_dt:
451*4882a593Smuzhiyun stmmac_remove_config_dt(pdev, plat_dat);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun return ret;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
socfpga_dwmac_resume(struct device * dev)457*4882a593Smuzhiyun static int socfpga_dwmac_resume(struct device *dev)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
460*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(ndev);
461*4882a593Smuzhiyun struct socfpga_dwmac *dwmac_priv = get_stmmac_bsp_priv(dev);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun dwmac_priv->ops->set_phy_mode(priv->plat->bsp_priv);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* Before the enet controller is suspended, the phy is suspended.
466*4882a593Smuzhiyun * This causes the phy clock to be gated. The enet controller is
467*4882a593Smuzhiyun * resumed before the phy, so the clock is still gated "off" when
468*4882a593Smuzhiyun * the enet controller is resumed. This code makes sure the phy
469*4882a593Smuzhiyun * is "resumed" before reinitializing the enet controller since
470*4882a593Smuzhiyun * the enet controller depends on an active phy clock to complete
471*4882a593Smuzhiyun * a DMA reset. A DMA reset will "time out" if executed
472*4882a593Smuzhiyun * with no phy clock input on the Synopsys enet controller.
473*4882a593Smuzhiyun * Verified through Synopsys Case #8000711656.
474*4882a593Smuzhiyun *
475*4882a593Smuzhiyun * Note that the phy clock is also gated when the phy is isolated.
476*4882a593Smuzhiyun * Phy "suspend" and "isolate" controls are located in phy basic
477*4882a593Smuzhiyun * control register 0, and can be modified by the phy driver
478*4882a593Smuzhiyun * framework.
479*4882a593Smuzhiyun */
480*4882a593Smuzhiyun if (ndev->phydev)
481*4882a593Smuzhiyun phy_resume(ndev->phydev);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return stmmac_resume(dev);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
486*4882a593Smuzhiyun
socfpga_dwmac_runtime_suspend(struct device * dev)487*4882a593Smuzhiyun static int __maybe_unused socfpga_dwmac_runtime_suspend(struct device *dev)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
490*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(ndev);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun stmmac_bus_clks_config(priv, false);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun return 0;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
socfpga_dwmac_runtime_resume(struct device * dev)497*4882a593Smuzhiyun static int __maybe_unused socfpga_dwmac_runtime_resume(struct device *dev)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
500*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(ndev);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun return stmmac_bus_clks_config(priv, true);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static const struct dev_pm_ops socfpga_dwmac_pm_ops = {
506*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(stmmac_suspend, socfpga_dwmac_resume)
507*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(socfpga_dwmac_runtime_suspend, socfpga_dwmac_runtime_resume, NULL)
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static const struct socfpga_dwmac_ops socfpga_gen5_ops = {
511*4882a593Smuzhiyun .set_phy_mode = socfpga_gen5_set_phy_mode,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static const struct socfpga_dwmac_ops socfpga_gen10_ops = {
515*4882a593Smuzhiyun .set_phy_mode = socfpga_gen10_set_phy_mode,
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static const struct of_device_id socfpga_dwmac_match[] = {
519*4882a593Smuzhiyun { .compatible = "altr,socfpga-stmmac", .data = &socfpga_gen5_ops },
520*4882a593Smuzhiyun { .compatible = "altr,socfpga-stmmac-a10-s10", .data = &socfpga_gen10_ops },
521*4882a593Smuzhiyun { }
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, socfpga_dwmac_match);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static struct platform_driver socfpga_dwmac_driver = {
526*4882a593Smuzhiyun .probe = socfpga_dwmac_probe,
527*4882a593Smuzhiyun .remove = stmmac_pltfr_remove,
528*4882a593Smuzhiyun .driver = {
529*4882a593Smuzhiyun .name = "socfpga-dwmac",
530*4882a593Smuzhiyun .pm = &socfpga_dwmac_pm_ops,
531*4882a593Smuzhiyun .of_match_table = socfpga_dwmac_match,
532*4882a593Smuzhiyun },
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun module_platform_driver(socfpga_dwmac_driver);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
537