xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/dwmac-oxnas.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Oxford Semiconductor OXNAS DWMAC glue layer
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016 Neil Armstrong <narmstrong@baylibre.com>
6*4882a593Smuzhiyun  * Copyright (C) 2014 Daniel Golle <daniel@makrotopia.org>
7*4882a593Smuzhiyun  * Copyright (C) 2013 Ma Haijun <mahaijuns@gmail.com>
8*4882a593Smuzhiyun  * Copyright (C) 2012 John Crispin <blogic@openwrt.org>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
18*4882a593Smuzhiyun #include <linux/stmmac.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "stmmac_platform.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* System Control regmap offsets */
23*4882a593Smuzhiyun #define OXNAS_DWMAC_CTRL_REGOFFSET	0x78
24*4882a593Smuzhiyun #define OXNAS_DWMAC_DELAY_REGOFFSET	0x100
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Control Register */
27*4882a593Smuzhiyun #define DWMAC_CKEN_RX_IN        14
28*4882a593Smuzhiyun #define DWMAC_CKEN_RXN_OUT      13
29*4882a593Smuzhiyun #define DWMAC_CKEN_RX_OUT       12
30*4882a593Smuzhiyun #define DWMAC_CKEN_TX_IN        10
31*4882a593Smuzhiyun #define DWMAC_CKEN_TXN_OUT      9
32*4882a593Smuzhiyun #define DWMAC_CKEN_TX_OUT       8
33*4882a593Smuzhiyun #define DWMAC_RX_SOURCE         7
34*4882a593Smuzhiyun #define DWMAC_TX_SOURCE         6
35*4882a593Smuzhiyun #define DWMAC_LOW_TX_SOURCE     4
36*4882a593Smuzhiyun #define DWMAC_AUTO_TX_SOURCE    3
37*4882a593Smuzhiyun #define DWMAC_RGMII             2
38*4882a593Smuzhiyun #define DWMAC_SIMPLE_MUX        1
39*4882a593Smuzhiyun #define DWMAC_CKEN_GTX          0
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Delay register */
42*4882a593Smuzhiyun #define DWMAC_TX_VARDELAY_SHIFT		0
43*4882a593Smuzhiyun #define DWMAC_TXN_VARDELAY_SHIFT	8
44*4882a593Smuzhiyun #define DWMAC_RX_VARDELAY_SHIFT		16
45*4882a593Smuzhiyun #define DWMAC_RXN_VARDELAY_SHIFT	24
46*4882a593Smuzhiyun #define DWMAC_TX_VARDELAY(d)		((d) << DWMAC_TX_VARDELAY_SHIFT)
47*4882a593Smuzhiyun #define DWMAC_TXN_VARDELAY(d)		((d) << DWMAC_TXN_VARDELAY_SHIFT)
48*4882a593Smuzhiyun #define DWMAC_RX_VARDELAY(d)		((d) << DWMAC_RX_VARDELAY_SHIFT)
49*4882a593Smuzhiyun #define DWMAC_RXN_VARDELAY(d)		((d) << DWMAC_RXN_VARDELAY_SHIFT)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct oxnas_dwmac {
52*4882a593Smuzhiyun 	struct device	*dev;
53*4882a593Smuzhiyun 	struct clk	*clk;
54*4882a593Smuzhiyun 	struct regmap	*regmap;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
oxnas_dwmac_init(struct platform_device * pdev,void * priv)57*4882a593Smuzhiyun static int oxnas_dwmac_init(struct platform_device *pdev, void *priv)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	struct oxnas_dwmac *dwmac = priv;
60*4882a593Smuzhiyun 	unsigned int value;
61*4882a593Smuzhiyun 	int ret;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/* Reset HW here before changing the glue configuration */
64*4882a593Smuzhiyun 	ret = device_reset(dwmac->dev);
65*4882a593Smuzhiyun 	if (ret)
66*4882a593Smuzhiyun 		return ret;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	ret = clk_prepare_enable(dwmac->clk);
69*4882a593Smuzhiyun 	if (ret)
70*4882a593Smuzhiyun 		return ret;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	ret = regmap_read(dwmac->regmap, OXNAS_DWMAC_CTRL_REGOFFSET, &value);
73*4882a593Smuzhiyun 	if (ret < 0) {
74*4882a593Smuzhiyun 		clk_disable_unprepare(dwmac->clk);
75*4882a593Smuzhiyun 		return ret;
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* Enable GMII_GTXCLK to follow GMII_REFCLK, required for gigabit PHY */
79*4882a593Smuzhiyun 	value |= BIT(DWMAC_CKEN_GTX)		|
80*4882a593Smuzhiyun 		 /* Use simple mux for 25/125 Mhz clock switching */
81*4882a593Smuzhiyun 		 BIT(DWMAC_SIMPLE_MUX)		|
82*4882a593Smuzhiyun 		 /* set auto switch tx clock source */
83*4882a593Smuzhiyun 		 BIT(DWMAC_AUTO_TX_SOURCE)	|
84*4882a593Smuzhiyun 		 /* enable tx & rx vardelay */
85*4882a593Smuzhiyun 		 BIT(DWMAC_CKEN_TX_OUT)		|
86*4882a593Smuzhiyun 		 BIT(DWMAC_CKEN_TXN_OUT)	|
87*4882a593Smuzhiyun 		 BIT(DWMAC_CKEN_TX_IN)		|
88*4882a593Smuzhiyun 		 BIT(DWMAC_CKEN_RX_OUT)		|
89*4882a593Smuzhiyun 		 BIT(DWMAC_CKEN_RXN_OUT)	|
90*4882a593Smuzhiyun 		 BIT(DWMAC_CKEN_RX_IN);
91*4882a593Smuzhiyun 	regmap_write(dwmac->regmap, OXNAS_DWMAC_CTRL_REGOFFSET, value);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* set tx & rx vardelay */
94*4882a593Smuzhiyun 	value = DWMAC_TX_VARDELAY(4)	|
95*4882a593Smuzhiyun 		DWMAC_TXN_VARDELAY(2)	|
96*4882a593Smuzhiyun 		DWMAC_RX_VARDELAY(10)	|
97*4882a593Smuzhiyun 		DWMAC_RXN_VARDELAY(8);
98*4882a593Smuzhiyun 	regmap_write(dwmac->regmap, OXNAS_DWMAC_DELAY_REGOFFSET, value);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
oxnas_dwmac_exit(struct platform_device * pdev,void * priv)103*4882a593Smuzhiyun static void oxnas_dwmac_exit(struct platform_device *pdev, void *priv)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct oxnas_dwmac *dwmac = priv;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	clk_disable_unprepare(dwmac->clk);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
oxnas_dwmac_probe(struct platform_device * pdev)110*4882a593Smuzhiyun static int oxnas_dwmac_probe(struct platform_device *pdev)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct plat_stmmacenet_data *plat_dat;
113*4882a593Smuzhiyun 	struct stmmac_resources stmmac_res;
114*4882a593Smuzhiyun 	struct oxnas_dwmac *dwmac;
115*4882a593Smuzhiyun 	int ret;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	ret = stmmac_get_platform_resources(pdev, &stmmac_res);
118*4882a593Smuzhiyun 	if (ret)
119*4882a593Smuzhiyun 		return ret;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
122*4882a593Smuzhiyun 	if (IS_ERR(plat_dat))
123*4882a593Smuzhiyun 		return PTR_ERR(plat_dat);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	dwmac = devm_kzalloc(&pdev->dev, sizeof(*dwmac), GFP_KERNEL);
126*4882a593Smuzhiyun 	if (!dwmac) {
127*4882a593Smuzhiyun 		ret = -ENOMEM;
128*4882a593Smuzhiyun 		goto err_remove_config_dt;
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	dwmac->dev = &pdev->dev;
132*4882a593Smuzhiyun 	plat_dat->bsp_priv = dwmac;
133*4882a593Smuzhiyun 	plat_dat->init = oxnas_dwmac_init;
134*4882a593Smuzhiyun 	plat_dat->exit = oxnas_dwmac_exit;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	dwmac->regmap = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
137*4882a593Smuzhiyun 							"oxsemi,sys-ctrl");
138*4882a593Smuzhiyun 	if (IS_ERR(dwmac->regmap)) {
139*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to have sysctrl regmap\n");
140*4882a593Smuzhiyun 		ret = PTR_ERR(dwmac->regmap);
141*4882a593Smuzhiyun 		goto err_remove_config_dt;
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	dwmac->clk = devm_clk_get(&pdev->dev, "gmac");
145*4882a593Smuzhiyun 	if (IS_ERR(dwmac->clk)) {
146*4882a593Smuzhiyun 		ret = PTR_ERR(dwmac->clk);
147*4882a593Smuzhiyun 		goto err_remove_config_dt;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	ret = oxnas_dwmac_init(pdev, plat_dat->bsp_priv);
151*4882a593Smuzhiyun 	if (ret)
152*4882a593Smuzhiyun 		goto err_remove_config_dt;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
155*4882a593Smuzhiyun 	if (ret)
156*4882a593Smuzhiyun 		goto err_dwmac_exit;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return 0;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun err_dwmac_exit:
162*4882a593Smuzhiyun 	oxnas_dwmac_exit(pdev, plat_dat->bsp_priv);
163*4882a593Smuzhiyun err_remove_config_dt:
164*4882a593Smuzhiyun 	stmmac_remove_config_dt(pdev, plat_dat);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static const struct of_device_id oxnas_dwmac_match[] = {
170*4882a593Smuzhiyun 	{ .compatible = "oxsemi,ox820-dwmac" },
171*4882a593Smuzhiyun 	{ }
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, oxnas_dwmac_match);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static struct platform_driver oxnas_dwmac_driver = {
176*4882a593Smuzhiyun 	.probe  = oxnas_dwmac_probe,
177*4882a593Smuzhiyun 	.remove = stmmac_pltfr_remove,
178*4882a593Smuzhiyun 	.driver = {
179*4882a593Smuzhiyun 		.name           = "oxnas-dwmac",
180*4882a593Smuzhiyun 		.pm		= &stmmac_pltfr_pm_ops,
181*4882a593Smuzhiyun 		.of_match_table = oxnas_dwmac_match,
182*4882a593Smuzhiyun 	},
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun module_platform_driver(oxnas_dwmac_driver);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>");
187*4882a593Smuzhiyun MODULE_DESCRIPTION("Oxford Semiconductor OXNAS DWMAC glue layer");
188*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
189