xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/dwmac-mediatek.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 MediaTek Inc.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/bitfield.h>
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/of_net.h>
12*4882a593Smuzhiyun #include <linux/pm_runtime.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/stmmac.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "stmmac.h"
17*4882a593Smuzhiyun #include "stmmac_platform.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* Peri Configuration register for mt2712 */
20*4882a593Smuzhiyun #define PERI_ETH_PHY_INTF_SEL	0x418
21*4882a593Smuzhiyun #define PHY_INTF_MII		0
22*4882a593Smuzhiyun #define PHY_INTF_RGMII		1
23*4882a593Smuzhiyun #define PHY_INTF_RMII		4
24*4882a593Smuzhiyun #define RMII_CLK_SRC_RXC	BIT(4)
25*4882a593Smuzhiyun #define RMII_CLK_SRC_INTERNAL	BIT(5)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define PERI_ETH_DLY	0x428
28*4882a593Smuzhiyun #define ETH_DLY_GTXC_INV	BIT(6)
29*4882a593Smuzhiyun #define ETH_DLY_GTXC_ENABLE	BIT(5)
30*4882a593Smuzhiyun #define ETH_DLY_GTXC_STAGES	GENMASK(4, 0)
31*4882a593Smuzhiyun #define ETH_DLY_TXC_INV		BIT(20)
32*4882a593Smuzhiyun #define ETH_DLY_TXC_ENABLE	BIT(19)
33*4882a593Smuzhiyun #define ETH_DLY_TXC_STAGES	GENMASK(18, 14)
34*4882a593Smuzhiyun #define ETH_DLY_RXC_INV		BIT(13)
35*4882a593Smuzhiyun #define ETH_DLY_RXC_ENABLE	BIT(12)
36*4882a593Smuzhiyun #define ETH_DLY_RXC_STAGES	GENMASK(11, 7)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define PERI_ETH_DLY_FINE	0x800
39*4882a593Smuzhiyun #define ETH_RMII_DLY_TX_INV	BIT(2)
40*4882a593Smuzhiyun #define ETH_FINE_DLY_GTXC	BIT(1)
41*4882a593Smuzhiyun #define ETH_FINE_DLY_RXC	BIT(0)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun struct mac_delay_struct {
44*4882a593Smuzhiyun 	u32 tx_delay;
45*4882a593Smuzhiyun 	u32 rx_delay;
46*4882a593Smuzhiyun 	bool tx_inv;
47*4882a593Smuzhiyun 	bool rx_inv;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct mediatek_dwmac_plat_data {
51*4882a593Smuzhiyun 	const struct mediatek_dwmac_variant *variant;
52*4882a593Smuzhiyun 	struct mac_delay_struct mac_delay;
53*4882a593Smuzhiyun 	struct clk_bulk_data *clks;
54*4882a593Smuzhiyun 	struct device_node *np;
55*4882a593Smuzhiyun 	struct regmap *peri_regmap;
56*4882a593Smuzhiyun 	struct device *dev;
57*4882a593Smuzhiyun 	phy_interface_t phy_mode;
58*4882a593Smuzhiyun 	int num_clks_to_config;
59*4882a593Smuzhiyun 	bool rmii_clk_from_mac;
60*4882a593Smuzhiyun 	bool rmii_rxc;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct mediatek_dwmac_variant {
64*4882a593Smuzhiyun 	int (*dwmac_set_phy_interface)(struct mediatek_dwmac_plat_data *plat);
65*4882a593Smuzhiyun 	int (*dwmac_set_delay)(struct mediatek_dwmac_plat_data *plat);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* clock ids to be requested */
68*4882a593Smuzhiyun 	const char * const *clk_list;
69*4882a593Smuzhiyun 	int num_clks;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	u32 dma_bit_mask;
72*4882a593Smuzhiyun 	u32 rx_delay_max;
73*4882a593Smuzhiyun 	u32 tx_delay_max;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* list of clocks required for mac */
77*4882a593Smuzhiyun static const char * const mt2712_dwmac_clk_l[] = {
78*4882a593Smuzhiyun 	"axi", "apb", "mac_main", "ptp_ref", "rmii_internal"
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
mt2712_set_interface(struct mediatek_dwmac_plat_data * plat)81*4882a593Smuzhiyun static int mt2712_set_interface(struct mediatek_dwmac_plat_data *plat)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	int rmii_clk_from_mac = plat->rmii_clk_from_mac ? RMII_CLK_SRC_INTERNAL : 0;
84*4882a593Smuzhiyun 	int rmii_rxc = plat->rmii_rxc ? RMII_CLK_SRC_RXC : 0;
85*4882a593Smuzhiyun 	u32 intf_val = 0;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* The clock labeled as "rmii_internal" in mt2712_dwmac_clk_l is needed
88*4882a593Smuzhiyun 	 * only in RMII(when MAC provides the reference clock), and useless for
89*4882a593Smuzhiyun 	 * RGMII/MII/RMII(when PHY provides the reference clock).
90*4882a593Smuzhiyun 	 * num_clks_to_config indicates the real number of clocks should be
91*4882a593Smuzhiyun 	 * configured, equals to (plat->variant->num_clks - 1) in default for all the case,
92*4882a593Smuzhiyun 	 * then +1 for rmii_clk_from_mac case.
93*4882a593Smuzhiyun 	 */
94*4882a593Smuzhiyun 	plat->num_clks_to_config = plat->variant->num_clks - 1;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* select phy interface in top control domain */
97*4882a593Smuzhiyun 	switch (plat->phy_mode) {
98*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_MII:
99*4882a593Smuzhiyun 		intf_val |= PHY_INTF_MII;
100*4882a593Smuzhiyun 		break;
101*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RMII:
102*4882a593Smuzhiyun 		if (plat->rmii_clk_from_mac)
103*4882a593Smuzhiyun 			plat->num_clks_to_config++;
104*4882a593Smuzhiyun 		intf_val |= (PHY_INTF_RMII | rmii_rxc | rmii_clk_from_mac);
105*4882a593Smuzhiyun 		break;
106*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
107*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_TXID:
108*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_RXID:
109*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
110*4882a593Smuzhiyun 		intf_val |= PHY_INTF_RGMII;
111*4882a593Smuzhiyun 		break;
112*4882a593Smuzhiyun 	default:
113*4882a593Smuzhiyun 		dev_err(plat->dev, "phy interface not supported\n");
114*4882a593Smuzhiyun 		return -EINVAL;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	regmap_write(plat->peri_regmap, PERI_ETH_PHY_INTF_SEL, intf_val);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
mt2712_delay_ps2stage(struct mediatek_dwmac_plat_data * plat)122*4882a593Smuzhiyun static void mt2712_delay_ps2stage(struct mediatek_dwmac_plat_data *plat)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct mac_delay_struct *mac_delay = &plat->mac_delay;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	switch (plat->phy_mode) {
127*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_MII:
128*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RMII:
129*4882a593Smuzhiyun 		/* 550ps per stage for MII/RMII */
130*4882a593Smuzhiyun 		mac_delay->tx_delay /= 550;
131*4882a593Smuzhiyun 		mac_delay->rx_delay /= 550;
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
134*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_TXID:
135*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_RXID:
136*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
137*4882a593Smuzhiyun 		/* 170ps per stage for RGMII */
138*4882a593Smuzhiyun 		mac_delay->tx_delay /= 170;
139*4882a593Smuzhiyun 		mac_delay->rx_delay /= 170;
140*4882a593Smuzhiyun 		break;
141*4882a593Smuzhiyun 	default:
142*4882a593Smuzhiyun 		dev_err(plat->dev, "phy interface not supported\n");
143*4882a593Smuzhiyun 		break;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
mt2712_delay_stage2ps(struct mediatek_dwmac_plat_data * plat)147*4882a593Smuzhiyun static void mt2712_delay_stage2ps(struct mediatek_dwmac_plat_data *plat)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct mac_delay_struct *mac_delay = &plat->mac_delay;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	switch (plat->phy_mode) {
152*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_MII:
153*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RMII:
154*4882a593Smuzhiyun 		/* 550ps per stage for MII/RMII */
155*4882a593Smuzhiyun 		mac_delay->tx_delay *= 550;
156*4882a593Smuzhiyun 		mac_delay->rx_delay *= 550;
157*4882a593Smuzhiyun 		break;
158*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
159*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_TXID:
160*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_RXID:
161*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
162*4882a593Smuzhiyun 		/* 170ps per stage for RGMII */
163*4882a593Smuzhiyun 		mac_delay->tx_delay *= 170;
164*4882a593Smuzhiyun 		mac_delay->rx_delay *= 170;
165*4882a593Smuzhiyun 		break;
166*4882a593Smuzhiyun 	default:
167*4882a593Smuzhiyun 		dev_err(plat->dev, "phy interface not supported\n");
168*4882a593Smuzhiyun 		break;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
mt2712_set_delay(struct mediatek_dwmac_plat_data * plat)172*4882a593Smuzhiyun static int mt2712_set_delay(struct mediatek_dwmac_plat_data *plat)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	struct mac_delay_struct *mac_delay = &plat->mac_delay;
175*4882a593Smuzhiyun 	u32 delay_val = 0, fine_val = 0;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	mt2712_delay_ps2stage(plat);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	switch (plat->phy_mode) {
180*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_MII:
181*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_TXC_ENABLE, !!mac_delay->tx_delay);
182*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_TXC_STAGES, mac_delay->tx_delay);
183*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_TXC_INV, mac_delay->tx_inv);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_RXC_ENABLE, !!mac_delay->rx_delay);
186*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_RXC_STAGES, mac_delay->rx_delay);
187*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_RXC_INV, mac_delay->rx_inv);
188*4882a593Smuzhiyun 		break;
189*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RMII:
190*4882a593Smuzhiyun 		if (plat->rmii_clk_from_mac) {
191*4882a593Smuzhiyun 			/* case 1: mac provides the rmii reference clock,
192*4882a593Smuzhiyun 			 * and the clock output to TXC pin.
193*4882a593Smuzhiyun 			 * The egress timing can be adjusted by GTXC delay macro circuit.
194*4882a593Smuzhiyun 			 * The ingress timing can be adjusted by TXC delay macro circuit.
195*4882a593Smuzhiyun 			 */
196*4882a593Smuzhiyun 			delay_val |= FIELD_PREP(ETH_DLY_TXC_ENABLE, !!mac_delay->rx_delay);
197*4882a593Smuzhiyun 			delay_val |= FIELD_PREP(ETH_DLY_TXC_STAGES, mac_delay->rx_delay);
198*4882a593Smuzhiyun 			delay_val |= FIELD_PREP(ETH_DLY_TXC_INV, mac_delay->rx_inv);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 			delay_val |= FIELD_PREP(ETH_DLY_GTXC_ENABLE, !!mac_delay->tx_delay);
201*4882a593Smuzhiyun 			delay_val |= FIELD_PREP(ETH_DLY_GTXC_STAGES, mac_delay->tx_delay);
202*4882a593Smuzhiyun 			delay_val |= FIELD_PREP(ETH_DLY_GTXC_INV, mac_delay->tx_inv);
203*4882a593Smuzhiyun 		} else {
204*4882a593Smuzhiyun 			/* case 2: the rmii reference clock is from external phy,
205*4882a593Smuzhiyun 			 * and the property "rmii_rxc" indicates which pin(TXC/RXC)
206*4882a593Smuzhiyun 			 * the reference clk is connected to. The reference clock is a
207*4882a593Smuzhiyun 			 * received signal, so rx_delay/rx_inv are used to indicate
208*4882a593Smuzhiyun 			 * the reference clock timing adjustment
209*4882a593Smuzhiyun 			 */
210*4882a593Smuzhiyun 			if (plat->rmii_rxc) {
211*4882a593Smuzhiyun 				/* the rmii reference clock from outside is connected
212*4882a593Smuzhiyun 				 * to RXC pin, the reference clock will be adjusted
213*4882a593Smuzhiyun 				 * by RXC delay macro circuit.
214*4882a593Smuzhiyun 				 */
215*4882a593Smuzhiyun 				delay_val |= FIELD_PREP(ETH_DLY_RXC_ENABLE, !!mac_delay->rx_delay);
216*4882a593Smuzhiyun 				delay_val |= FIELD_PREP(ETH_DLY_RXC_STAGES, mac_delay->rx_delay);
217*4882a593Smuzhiyun 				delay_val |= FIELD_PREP(ETH_DLY_RXC_INV, mac_delay->rx_inv);
218*4882a593Smuzhiyun 			} else {
219*4882a593Smuzhiyun 				/* the rmii reference clock from outside is connected
220*4882a593Smuzhiyun 				 * to TXC pin, the reference clock will be adjusted
221*4882a593Smuzhiyun 				 * by TXC delay macro circuit.
222*4882a593Smuzhiyun 				 */
223*4882a593Smuzhiyun 				delay_val |= FIELD_PREP(ETH_DLY_TXC_ENABLE, !!mac_delay->rx_delay);
224*4882a593Smuzhiyun 				delay_val |= FIELD_PREP(ETH_DLY_TXC_STAGES, mac_delay->rx_delay);
225*4882a593Smuzhiyun 				delay_val |= FIELD_PREP(ETH_DLY_TXC_INV, mac_delay->rx_inv);
226*4882a593Smuzhiyun 			}
227*4882a593Smuzhiyun 			/* tx_inv will inverse the tx clock inside mac relateive to
228*4882a593Smuzhiyun 			 * reference clock from external phy,
229*4882a593Smuzhiyun 			 * and this bit is located in the same register with fine-tune
230*4882a593Smuzhiyun 			 */
231*4882a593Smuzhiyun 			if (mac_delay->tx_inv)
232*4882a593Smuzhiyun 				fine_val = ETH_RMII_DLY_TX_INV;
233*4882a593Smuzhiyun 		}
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
236*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_TXID:
237*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_RXID:
238*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
239*4882a593Smuzhiyun 		fine_val = ETH_FINE_DLY_GTXC | ETH_FINE_DLY_RXC;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_GTXC_ENABLE, !!mac_delay->tx_delay);
242*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_GTXC_STAGES, mac_delay->tx_delay);
243*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_GTXC_INV, mac_delay->tx_inv);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_RXC_ENABLE, !!mac_delay->rx_delay);
246*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_RXC_STAGES, mac_delay->rx_delay);
247*4882a593Smuzhiyun 		delay_val |= FIELD_PREP(ETH_DLY_RXC_INV, mac_delay->rx_inv);
248*4882a593Smuzhiyun 		break;
249*4882a593Smuzhiyun 	default:
250*4882a593Smuzhiyun 		dev_err(plat->dev, "phy interface not supported\n");
251*4882a593Smuzhiyun 		return -EINVAL;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 	regmap_write(plat->peri_regmap, PERI_ETH_DLY, delay_val);
254*4882a593Smuzhiyun 	regmap_write(plat->peri_regmap, PERI_ETH_DLY_FINE, fine_val);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	mt2712_delay_stage2ps(plat);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static const struct mediatek_dwmac_variant mt2712_gmac_variant = {
262*4882a593Smuzhiyun 		.dwmac_set_phy_interface = mt2712_set_interface,
263*4882a593Smuzhiyun 		.dwmac_set_delay = mt2712_set_delay,
264*4882a593Smuzhiyun 		.clk_list = mt2712_dwmac_clk_l,
265*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(mt2712_dwmac_clk_l),
266*4882a593Smuzhiyun 		.dma_bit_mask = 33,
267*4882a593Smuzhiyun 		.rx_delay_max = 17600,
268*4882a593Smuzhiyun 		.tx_delay_max = 17600,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
mediatek_dwmac_config_dt(struct mediatek_dwmac_plat_data * plat)271*4882a593Smuzhiyun static int mediatek_dwmac_config_dt(struct mediatek_dwmac_plat_data *plat)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct mac_delay_struct *mac_delay = &plat->mac_delay;
274*4882a593Smuzhiyun 	u32 tx_delay_ps, rx_delay_ps;
275*4882a593Smuzhiyun 	int err;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	plat->peri_regmap = syscon_regmap_lookup_by_phandle(plat->np, "mediatek,pericfg");
278*4882a593Smuzhiyun 	if (IS_ERR(plat->peri_regmap)) {
279*4882a593Smuzhiyun 		dev_err(plat->dev, "Failed to get pericfg syscon\n");
280*4882a593Smuzhiyun 		return PTR_ERR(plat->peri_regmap);
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	err = of_get_phy_mode(plat->np, &plat->phy_mode);
284*4882a593Smuzhiyun 	if (err) {
285*4882a593Smuzhiyun 		dev_err(plat->dev, "not find phy-mode\n");
286*4882a593Smuzhiyun 		return err;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (!of_property_read_u32(plat->np, "mediatek,tx-delay-ps", &tx_delay_ps)) {
290*4882a593Smuzhiyun 		if (tx_delay_ps < plat->variant->tx_delay_max) {
291*4882a593Smuzhiyun 			mac_delay->tx_delay = tx_delay_ps;
292*4882a593Smuzhiyun 		} else {
293*4882a593Smuzhiyun 			dev_err(plat->dev, "Invalid TX clock delay: %dps\n", tx_delay_ps);
294*4882a593Smuzhiyun 			return -EINVAL;
295*4882a593Smuzhiyun 		}
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (!of_property_read_u32(plat->np, "mediatek,rx-delay-ps", &rx_delay_ps)) {
299*4882a593Smuzhiyun 		if (rx_delay_ps < plat->variant->rx_delay_max) {
300*4882a593Smuzhiyun 			mac_delay->rx_delay = rx_delay_ps;
301*4882a593Smuzhiyun 		} else {
302*4882a593Smuzhiyun 			dev_err(plat->dev, "Invalid RX clock delay: %dps\n", rx_delay_ps);
303*4882a593Smuzhiyun 			return -EINVAL;
304*4882a593Smuzhiyun 		}
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	mac_delay->tx_inv = of_property_read_bool(plat->np, "mediatek,txc-inverse");
308*4882a593Smuzhiyun 	mac_delay->rx_inv = of_property_read_bool(plat->np, "mediatek,rxc-inverse");
309*4882a593Smuzhiyun 	plat->rmii_rxc = of_property_read_bool(plat->np, "mediatek,rmii-rxc");
310*4882a593Smuzhiyun 	plat->rmii_clk_from_mac = of_property_read_bool(plat->np, "mediatek,rmii-clk-from-mac");
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
mediatek_dwmac_clk_init(struct mediatek_dwmac_plat_data * plat)315*4882a593Smuzhiyun static int mediatek_dwmac_clk_init(struct mediatek_dwmac_plat_data *plat)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	const struct mediatek_dwmac_variant *variant = plat->variant;
318*4882a593Smuzhiyun 	int i, num = variant->num_clks;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	plat->clks = devm_kcalloc(plat->dev, num, sizeof(*plat->clks), GFP_KERNEL);
321*4882a593Smuzhiyun 	if (!plat->clks)
322*4882a593Smuzhiyun 		return -ENOMEM;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	for (i = 0; i < num; i++)
325*4882a593Smuzhiyun 		plat->clks[i].id = variant->clk_list[i];
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	plat->num_clks_to_config = variant->num_clks;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return devm_clk_bulk_get(plat->dev, num, plat->clks);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
mediatek_dwmac_init(struct platform_device * pdev,void * priv)332*4882a593Smuzhiyun static int mediatek_dwmac_init(struct platform_device *pdev, void *priv)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct mediatek_dwmac_plat_data *plat = priv;
335*4882a593Smuzhiyun 	const struct mediatek_dwmac_variant *variant = plat->variant;
336*4882a593Smuzhiyun 	int ret;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	ret = dma_set_mask_and_coherent(plat->dev, DMA_BIT_MASK(variant->dma_bit_mask));
339*4882a593Smuzhiyun 	if (ret) {
340*4882a593Smuzhiyun 		dev_err(plat->dev, "No suitable DMA available, err = %d\n", ret);
341*4882a593Smuzhiyun 		return ret;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	ret = variant->dwmac_set_phy_interface(plat);
345*4882a593Smuzhiyun 	if (ret) {
346*4882a593Smuzhiyun 		dev_err(plat->dev, "failed to set phy interface, err = %d\n", ret);
347*4882a593Smuzhiyun 		return ret;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	ret = variant->dwmac_set_delay(plat);
351*4882a593Smuzhiyun 	if (ret) {
352*4882a593Smuzhiyun 		dev_err(plat->dev, "failed to set delay value, err = %d\n", ret);
353*4882a593Smuzhiyun 		return ret;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	ret = clk_bulk_prepare_enable(plat->num_clks_to_config, plat->clks);
357*4882a593Smuzhiyun 	if (ret) {
358*4882a593Smuzhiyun 		dev_err(plat->dev, "failed to enable clks, err = %d\n", ret);
359*4882a593Smuzhiyun 		return ret;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
363*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
mediatek_dwmac_exit(struct platform_device * pdev,void * priv)368*4882a593Smuzhiyun static void mediatek_dwmac_exit(struct platform_device *pdev, void *priv)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	struct mediatek_dwmac_plat_data *plat = priv;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(plat->num_clks_to_config, plat->clks);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
375*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
mediatek_dwmac_probe(struct platform_device * pdev)378*4882a593Smuzhiyun static int mediatek_dwmac_probe(struct platform_device *pdev)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct mediatek_dwmac_plat_data *priv_plat;
381*4882a593Smuzhiyun 	struct plat_stmmacenet_data *plat_dat;
382*4882a593Smuzhiyun 	struct stmmac_resources stmmac_res;
383*4882a593Smuzhiyun 	int ret;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	priv_plat = devm_kzalloc(&pdev->dev, sizeof(*priv_plat), GFP_KERNEL);
386*4882a593Smuzhiyun 	if (!priv_plat)
387*4882a593Smuzhiyun 		return -ENOMEM;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	priv_plat->variant = of_device_get_match_data(&pdev->dev);
390*4882a593Smuzhiyun 	if (!priv_plat->variant) {
391*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Missing dwmac-mediatek variant\n");
392*4882a593Smuzhiyun 		return -EINVAL;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	priv_plat->dev = &pdev->dev;
396*4882a593Smuzhiyun 	priv_plat->np = pdev->dev.of_node;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	ret = mediatek_dwmac_config_dt(priv_plat);
399*4882a593Smuzhiyun 	if (ret)
400*4882a593Smuzhiyun 		return ret;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	ret = mediatek_dwmac_clk_init(priv_plat);
403*4882a593Smuzhiyun 	if (ret)
404*4882a593Smuzhiyun 		return ret;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	ret = stmmac_get_platform_resources(pdev, &stmmac_res);
407*4882a593Smuzhiyun 	if (ret)
408*4882a593Smuzhiyun 		return ret;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
411*4882a593Smuzhiyun 	if (IS_ERR(plat_dat))
412*4882a593Smuzhiyun 		return PTR_ERR(plat_dat);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	plat_dat->interface = priv_plat->phy_mode;
415*4882a593Smuzhiyun 	plat_dat->has_gmac4 = 1;
416*4882a593Smuzhiyun 	plat_dat->has_gmac = 0;
417*4882a593Smuzhiyun 	plat_dat->pmt = 0;
418*4882a593Smuzhiyun 	plat_dat->riwt_off = 1;
419*4882a593Smuzhiyun 	plat_dat->maxmtu = ETH_DATA_LEN;
420*4882a593Smuzhiyun 	plat_dat->bsp_priv = priv_plat;
421*4882a593Smuzhiyun 	plat_dat->init = mediatek_dwmac_init;
422*4882a593Smuzhiyun 	plat_dat->exit = mediatek_dwmac_exit;
423*4882a593Smuzhiyun 	mediatek_dwmac_init(pdev, priv_plat);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
426*4882a593Smuzhiyun 	if (ret) {
427*4882a593Smuzhiyun 		stmmac_remove_config_dt(pdev, plat_dat);
428*4882a593Smuzhiyun 		return ret;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static const struct of_device_id mediatek_dwmac_match[] = {
435*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt2712-gmac",
436*4882a593Smuzhiyun 	  .data = &mt2712_gmac_variant },
437*4882a593Smuzhiyun 	{ }
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mediatek_dwmac_match);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static struct platform_driver mediatek_dwmac_driver = {
443*4882a593Smuzhiyun 	.probe  = mediatek_dwmac_probe,
444*4882a593Smuzhiyun 	.remove = stmmac_pltfr_remove,
445*4882a593Smuzhiyun 	.driver = {
446*4882a593Smuzhiyun 		.name           = "dwmac-mediatek",
447*4882a593Smuzhiyun 		.pm		= &stmmac_pltfr_pm_ops,
448*4882a593Smuzhiyun 		.of_match_table = mediatek_dwmac_match,
449*4882a593Smuzhiyun 	},
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun module_platform_driver(mediatek_dwmac_driver);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun MODULE_AUTHOR("Biao Huang <biao.huang@mediatek.com>");
454*4882a593Smuzhiyun MODULE_DESCRIPTION("MediaTek DWMAC specific glue layer");
455*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
456