1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Qualcomm Atheros IPQ806x GMAC glue layer
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015 The Linux Foundation
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
7*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
8*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/device.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/phy.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun #include <linux/clk.h>
24*4882a593Smuzhiyun #include <linux/reset.h>
25*4882a593Smuzhiyun #include <linux/of_net.h>
26*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
27*4882a593Smuzhiyun #include <linux/stmmac.h>
28*4882a593Smuzhiyun #include <linux/of_mdio.h>
29*4882a593Smuzhiyun #include <linux/module.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "stmmac_platform.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define NSS_COMMON_CLK_GATE 0x8
34*4882a593Smuzhiyun #define NSS_COMMON_CLK_GATE_PTP_EN(x) BIT(0x10 + x)
35*4882a593Smuzhiyun #define NSS_COMMON_CLK_GATE_RGMII_RX_EN(x) BIT(0x9 + (x * 2))
36*4882a593Smuzhiyun #define NSS_COMMON_CLK_GATE_RGMII_TX_EN(x) BIT(0x8 + (x * 2))
37*4882a593Smuzhiyun #define NSS_COMMON_CLK_GATE_GMII_RX_EN(x) BIT(0x4 + x)
38*4882a593Smuzhiyun #define NSS_COMMON_CLK_GATE_GMII_TX_EN(x) BIT(0x0 + x)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define NSS_COMMON_CLK_DIV0 0xC
41*4882a593Smuzhiyun #define NSS_COMMON_CLK_DIV_OFFSET(x) (x * 8)
42*4882a593Smuzhiyun #define NSS_COMMON_CLK_DIV_MASK 0x7f
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define NSS_COMMON_CLK_SRC_CTRL 0x14
45*4882a593Smuzhiyun #define NSS_COMMON_CLK_SRC_CTRL_OFFSET(x) (x)
46*4882a593Smuzhiyun /* Mode is coded on 1 bit but is different depending on the MAC ID:
47*4882a593Smuzhiyun * MAC0: QSGMII=0 RGMII=1
48*4882a593Smuzhiyun * MAC1: QSGMII=0 SGMII=0 RGMII=1
49*4882a593Smuzhiyun * MAC2 & MAC3: QSGMII=0 SGMII=1
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun #define NSS_COMMON_CLK_SRC_CTRL_RGMII(x) 1
52*4882a593Smuzhiyun #define NSS_COMMON_CLK_SRC_CTRL_SGMII(x) ((x >= 2) ? 1 : 0)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define NSS_COMMON_GMAC_CTL(x) (0x30 + (x * 4))
55*4882a593Smuzhiyun #define NSS_COMMON_GMAC_CTL_CSYS_REQ BIT(19)
56*4882a593Smuzhiyun #define NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL BIT(16)
57*4882a593Smuzhiyun #define NSS_COMMON_GMAC_CTL_IFG_LIMIT_OFFSET 8
58*4882a593Smuzhiyun #define NSS_COMMON_GMAC_CTL_IFG_OFFSET 0
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define NSS_COMMON_CLK_DIV_RGMII_1000 1
61*4882a593Smuzhiyun #define NSS_COMMON_CLK_DIV_RGMII_100 9
62*4882a593Smuzhiyun #define NSS_COMMON_CLK_DIV_RGMII_10 99
63*4882a593Smuzhiyun #define NSS_COMMON_CLK_DIV_SGMII_1000 0
64*4882a593Smuzhiyun #define NSS_COMMON_CLK_DIV_SGMII_100 4
65*4882a593Smuzhiyun #define NSS_COMMON_CLK_DIV_SGMII_10 49
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define QSGMII_PCS_CAL_LCKDT_CTL 0x120
68*4882a593Smuzhiyun #define QSGMII_PCS_CAL_LCKDT_CTL_RST BIT(19)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Only GMAC1/2/3 support SGMII and their CTL register are not contiguous */
71*4882a593Smuzhiyun #define QSGMII_PHY_SGMII_CTL(x) ((x == 1) ? 0x134 : \
72*4882a593Smuzhiyun (0x13c + (4 * (x - 2))))
73*4882a593Smuzhiyun #define QSGMII_PHY_CDR_EN BIT(0)
74*4882a593Smuzhiyun #define QSGMII_PHY_RX_FRONT_EN BIT(1)
75*4882a593Smuzhiyun #define QSGMII_PHY_RX_SIGNAL_DETECT_EN BIT(2)
76*4882a593Smuzhiyun #define QSGMII_PHY_TX_DRIVER_EN BIT(3)
77*4882a593Smuzhiyun #define QSGMII_PHY_QSGMII_EN BIT(7)
78*4882a593Smuzhiyun #define QSGMII_PHY_PHASE_LOOP_GAIN_OFFSET 12
79*4882a593Smuzhiyun #define QSGMII_PHY_RX_DC_BIAS_OFFSET 18
80*4882a593Smuzhiyun #define QSGMII_PHY_RX_INPUT_EQU_OFFSET 20
81*4882a593Smuzhiyun #define QSGMII_PHY_CDR_PI_SLEW_OFFSET 22
82*4882a593Smuzhiyun #define QSGMII_PHY_TX_DRV_AMP_OFFSET 28
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun struct ipq806x_gmac {
85*4882a593Smuzhiyun struct platform_device *pdev;
86*4882a593Smuzhiyun struct regmap *nss_common;
87*4882a593Smuzhiyun struct regmap *qsgmii_csr;
88*4882a593Smuzhiyun uint32_t id;
89*4882a593Smuzhiyun struct clk *core_clk;
90*4882a593Smuzhiyun phy_interface_t phy_mode;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
get_clk_div_sgmii(struct ipq806x_gmac * gmac,unsigned int speed)93*4882a593Smuzhiyun static int get_clk_div_sgmii(struct ipq806x_gmac *gmac, unsigned int speed)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun struct device *dev = &gmac->pdev->dev;
96*4882a593Smuzhiyun int div;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun switch (speed) {
99*4882a593Smuzhiyun case SPEED_1000:
100*4882a593Smuzhiyun div = NSS_COMMON_CLK_DIV_SGMII_1000;
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun case SPEED_100:
104*4882a593Smuzhiyun div = NSS_COMMON_CLK_DIV_SGMII_100;
105*4882a593Smuzhiyun break;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun case SPEED_10:
108*4882a593Smuzhiyun div = NSS_COMMON_CLK_DIV_SGMII_10;
109*4882a593Smuzhiyun break;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun default:
112*4882a593Smuzhiyun dev_err(dev, "Speed %dMbps not supported in SGMII\n", speed);
113*4882a593Smuzhiyun return -EINVAL;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return div;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
get_clk_div_rgmii(struct ipq806x_gmac * gmac,unsigned int speed)119*4882a593Smuzhiyun static int get_clk_div_rgmii(struct ipq806x_gmac *gmac, unsigned int speed)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct device *dev = &gmac->pdev->dev;
122*4882a593Smuzhiyun int div;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun switch (speed) {
125*4882a593Smuzhiyun case SPEED_1000:
126*4882a593Smuzhiyun div = NSS_COMMON_CLK_DIV_RGMII_1000;
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun case SPEED_100:
130*4882a593Smuzhiyun div = NSS_COMMON_CLK_DIV_RGMII_100;
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun case SPEED_10:
134*4882a593Smuzhiyun div = NSS_COMMON_CLK_DIV_RGMII_10;
135*4882a593Smuzhiyun break;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun default:
138*4882a593Smuzhiyun dev_err(dev, "Speed %dMbps not supported in RGMII\n", speed);
139*4882a593Smuzhiyun return -EINVAL;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return div;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
ipq806x_gmac_set_speed(struct ipq806x_gmac * gmac,unsigned int speed)145*4882a593Smuzhiyun static int ipq806x_gmac_set_speed(struct ipq806x_gmac *gmac, unsigned int speed)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun uint32_t clk_bits, val;
148*4882a593Smuzhiyun int div;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun switch (gmac->phy_mode) {
151*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
152*4882a593Smuzhiyun div = get_clk_div_rgmii(gmac, speed);
153*4882a593Smuzhiyun clk_bits = NSS_COMMON_CLK_GATE_RGMII_RX_EN(gmac->id) |
154*4882a593Smuzhiyun NSS_COMMON_CLK_GATE_RGMII_TX_EN(gmac->id);
155*4882a593Smuzhiyun break;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
158*4882a593Smuzhiyun div = get_clk_div_sgmii(gmac, speed);
159*4882a593Smuzhiyun clk_bits = NSS_COMMON_CLK_GATE_GMII_RX_EN(gmac->id) |
160*4882a593Smuzhiyun NSS_COMMON_CLK_GATE_GMII_TX_EN(gmac->id);
161*4882a593Smuzhiyun break;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun default:
164*4882a593Smuzhiyun dev_err(&gmac->pdev->dev, "Unsupported PHY mode: \"%s\"\n",
165*4882a593Smuzhiyun phy_modes(gmac->phy_mode));
166*4882a593Smuzhiyun return -EINVAL;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Disable the clocks */
170*4882a593Smuzhiyun regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
171*4882a593Smuzhiyun val &= ~clk_bits;
172*4882a593Smuzhiyun regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* Set the divider */
175*4882a593Smuzhiyun regmap_read(gmac->nss_common, NSS_COMMON_CLK_DIV0, &val);
176*4882a593Smuzhiyun val &= ~(NSS_COMMON_CLK_DIV_MASK
177*4882a593Smuzhiyun << NSS_COMMON_CLK_DIV_OFFSET(gmac->id));
178*4882a593Smuzhiyun val |= div << NSS_COMMON_CLK_DIV_OFFSET(gmac->id);
179*4882a593Smuzhiyun regmap_write(gmac->nss_common, NSS_COMMON_CLK_DIV0, val);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Enable the clock back */
182*4882a593Smuzhiyun regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
183*4882a593Smuzhiyun val |= clk_bits;
184*4882a593Smuzhiyun regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
ipq806x_gmac_of_parse(struct ipq806x_gmac * gmac)189*4882a593Smuzhiyun static int ipq806x_gmac_of_parse(struct ipq806x_gmac *gmac)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct device *dev = &gmac->pdev->dev;
192*4882a593Smuzhiyun int ret;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun ret = of_get_phy_mode(dev->of_node, &gmac->phy_mode);
195*4882a593Smuzhiyun if (ret) {
196*4882a593Smuzhiyun dev_err(dev, "missing phy mode property\n");
197*4882a593Smuzhiyun return -EINVAL;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node, "qcom,id", &gmac->id) < 0) {
201*4882a593Smuzhiyun dev_err(dev, "missing qcom id property\n");
202*4882a593Smuzhiyun return -EINVAL;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* The GMACs are called 1 to 4 in the documentation, but to simplify the
206*4882a593Smuzhiyun * code and keep it consistent with the Linux convention, we'll number
207*4882a593Smuzhiyun * them from 0 to 3 here.
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun if (gmac->id > 3) {
210*4882a593Smuzhiyun dev_err(dev, "invalid gmac id\n");
211*4882a593Smuzhiyun return -EINVAL;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun gmac->core_clk = devm_clk_get(dev, "stmmaceth");
215*4882a593Smuzhiyun if (IS_ERR(gmac->core_clk)) {
216*4882a593Smuzhiyun dev_err(dev, "missing stmmaceth clk property\n");
217*4882a593Smuzhiyun return PTR_ERR(gmac->core_clk);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun clk_set_rate(gmac->core_clk, 266000000);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Setup the register map for the nss common registers */
222*4882a593Smuzhiyun gmac->nss_common = syscon_regmap_lookup_by_phandle(dev->of_node,
223*4882a593Smuzhiyun "qcom,nss-common");
224*4882a593Smuzhiyun if (IS_ERR(gmac->nss_common)) {
225*4882a593Smuzhiyun dev_err(dev, "missing nss-common node\n");
226*4882a593Smuzhiyun return PTR_ERR(gmac->nss_common);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Setup the register map for the qsgmii csr registers */
230*4882a593Smuzhiyun gmac->qsgmii_csr = syscon_regmap_lookup_by_phandle(dev->of_node,
231*4882a593Smuzhiyun "qcom,qsgmii-csr");
232*4882a593Smuzhiyun if (IS_ERR(gmac->qsgmii_csr))
233*4882a593Smuzhiyun dev_err(dev, "missing qsgmii-csr node\n");
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(gmac->qsgmii_csr);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
ipq806x_gmac_fix_mac_speed(void * priv,unsigned int speed)238*4882a593Smuzhiyun static void ipq806x_gmac_fix_mac_speed(void *priv, unsigned int speed)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun struct ipq806x_gmac *gmac = priv;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ipq806x_gmac_set_speed(gmac, speed);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
ipq806x_gmac_probe(struct platform_device * pdev)245*4882a593Smuzhiyun static int ipq806x_gmac_probe(struct platform_device *pdev)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct plat_stmmacenet_data *plat_dat;
248*4882a593Smuzhiyun struct stmmac_resources stmmac_res;
249*4882a593Smuzhiyun struct device *dev = &pdev->dev;
250*4882a593Smuzhiyun struct ipq806x_gmac *gmac;
251*4882a593Smuzhiyun int val;
252*4882a593Smuzhiyun int err;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun val = stmmac_get_platform_resources(pdev, &stmmac_res);
255*4882a593Smuzhiyun if (val)
256*4882a593Smuzhiyun return val;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
259*4882a593Smuzhiyun if (IS_ERR(plat_dat))
260*4882a593Smuzhiyun return PTR_ERR(plat_dat);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun gmac = devm_kzalloc(dev, sizeof(*gmac), GFP_KERNEL);
263*4882a593Smuzhiyun if (!gmac) {
264*4882a593Smuzhiyun err = -ENOMEM;
265*4882a593Smuzhiyun goto err_remove_config_dt;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun gmac->pdev = pdev;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun err = ipq806x_gmac_of_parse(gmac);
271*4882a593Smuzhiyun if (err) {
272*4882a593Smuzhiyun dev_err(dev, "device tree parsing error\n");
273*4882a593Smuzhiyun goto err_remove_config_dt;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun regmap_write(gmac->qsgmii_csr, QSGMII_PCS_CAL_LCKDT_CTL,
277*4882a593Smuzhiyun QSGMII_PCS_CAL_LCKDT_CTL_RST);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Inter frame gap is set to 12 */
280*4882a593Smuzhiyun val = 12 << NSS_COMMON_GMAC_CTL_IFG_OFFSET |
281*4882a593Smuzhiyun 12 << NSS_COMMON_GMAC_CTL_IFG_LIMIT_OFFSET;
282*4882a593Smuzhiyun /* We also initiate an AXI low power exit request */
283*4882a593Smuzhiyun val |= NSS_COMMON_GMAC_CTL_CSYS_REQ;
284*4882a593Smuzhiyun switch (gmac->phy_mode) {
285*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
286*4882a593Smuzhiyun val |= NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL;
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
289*4882a593Smuzhiyun val &= ~NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL;
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun default:
292*4882a593Smuzhiyun goto err_unsupported_phy;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun regmap_write(gmac->nss_common, NSS_COMMON_GMAC_CTL(gmac->id), val);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Configure the clock src according to the mode */
297*4882a593Smuzhiyun regmap_read(gmac->nss_common, NSS_COMMON_CLK_SRC_CTRL, &val);
298*4882a593Smuzhiyun val &= ~(1 << NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id));
299*4882a593Smuzhiyun switch (gmac->phy_mode) {
300*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
301*4882a593Smuzhiyun val |= NSS_COMMON_CLK_SRC_CTRL_RGMII(gmac->id) <<
302*4882a593Smuzhiyun NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id);
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
305*4882a593Smuzhiyun val |= NSS_COMMON_CLK_SRC_CTRL_SGMII(gmac->id) <<
306*4882a593Smuzhiyun NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id);
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun default:
309*4882a593Smuzhiyun goto err_unsupported_phy;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun regmap_write(gmac->nss_common, NSS_COMMON_CLK_SRC_CTRL, val);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Enable PTP clock */
314*4882a593Smuzhiyun regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
315*4882a593Smuzhiyun val |= NSS_COMMON_CLK_GATE_PTP_EN(gmac->id);
316*4882a593Smuzhiyun switch (gmac->phy_mode) {
317*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
318*4882a593Smuzhiyun val |= NSS_COMMON_CLK_GATE_RGMII_RX_EN(gmac->id) |
319*4882a593Smuzhiyun NSS_COMMON_CLK_GATE_RGMII_TX_EN(gmac->id);
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
322*4882a593Smuzhiyun val |= NSS_COMMON_CLK_GATE_GMII_RX_EN(gmac->id) |
323*4882a593Smuzhiyun NSS_COMMON_CLK_GATE_GMII_TX_EN(gmac->id);
324*4882a593Smuzhiyun break;
325*4882a593Smuzhiyun default:
326*4882a593Smuzhiyun goto err_unsupported_phy;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun if (gmac->phy_mode == PHY_INTERFACE_MODE_SGMII) {
331*4882a593Smuzhiyun regmap_write(gmac->qsgmii_csr, QSGMII_PHY_SGMII_CTL(gmac->id),
332*4882a593Smuzhiyun QSGMII_PHY_CDR_EN |
333*4882a593Smuzhiyun QSGMII_PHY_RX_FRONT_EN |
334*4882a593Smuzhiyun QSGMII_PHY_RX_SIGNAL_DETECT_EN |
335*4882a593Smuzhiyun QSGMII_PHY_TX_DRIVER_EN |
336*4882a593Smuzhiyun QSGMII_PHY_QSGMII_EN |
337*4882a593Smuzhiyun 0x4ul << QSGMII_PHY_PHASE_LOOP_GAIN_OFFSET |
338*4882a593Smuzhiyun 0x3ul << QSGMII_PHY_RX_DC_BIAS_OFFSET |
339*4882a593Smuzhiyun 0x1ul << QSGMII_PHY_RX_INPUT_EQU_OFFSET |
340*4882a593Smuzhiyun 0x2ul << QSGMII_PHY_CDR_PI_SLEW_OFFSET |
341*4882a593Smuzhiyun 0xCul << QSGMII_PHY_TX_DRV_AMP_OFFSET);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun plat_dat->has_gmac = true;
345*4882a593Smuzhiyun plat_dat->bsp_priv = gmac;
346*4882a593Smuzhiyun plat_dat->fix_mac_speed = ipq806x_gmac_fix_mac_speed;
347*4882a593Smuzhiyun plat_dat->multicast_filter_bins = 0;
348*4882a593Smuzhiyun plat_dat->tx_fifo_size = 8192;
349*4882a593Smuzhiyun plat_dat->rx_fifo_size = 8192;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun err = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
352*4882a593Smuzhiyun if (err)
353*4882a593Smuzhiyun goto err_remove_config_dt;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun err_unsupported_phy:
358*4882a593Smuzhiyun dev_err(&pdev->dev, "Unsupported PHY mode: \"%s\"\n",
359*4882a593Smuzhiyun phy_modes(gmac->phy_mode));
360*4882a593Smuzhiyun err = -EINVAL;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun err_remove_config_dt:
363*4882a593Smuzhiyun stmmac_remove_config_dt(pdev, plat_dat);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return err;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun static const struct of_device_id ipq806x_gmac_dwmac_match[] = {
369*4882a593Smuzhiyun { .compatible = "qcom,ipq806x-gmac" },
370*4882a593Smuzhiyun { }
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ipq806x_gmac_dwmac_match);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static struct platform_driver ipq806x_gmac_dwmac_driver = {
375*4882a593Smuzhiyun .probe = ipq806x_gmac_probe,
376*4882a593Smuzhiyun .remove = stmmac_pltfr_remove,
377*4882a593Smuzhiyun .driver = {
378*4882a593Smuzhiyun .name = "ipq806x-gmac-dwmac",
379*4882a593Smuzhiyun .pm = &stmmac_pltfr_pm_ops,
380*4882a593Smuzhiyun .of_match_table = ipq806x_gmac_dwmac_match,
381*4882a593Smuzhiyun },
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun module_platform_driver(ipq806x_gmac_dwmac_driver);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun MODULE_AUTHOR("Mathieu Olivari <mathieu@codeaurora.org>");
386*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm Atheros IPQ806x DWMAC specific glue layer");
387*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
388