xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/stmicro/stmmac/dwmac-imx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * dwmac-imx.c - DWMAC Specific Glue layer for NXP imx8
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2020 NXP
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/of_net.h>
17*4882a593Smuzhiyun #include <linux/phy.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/stmmac.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "stmmac_platform.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define GPR_ENET_QOS_INTF_MODE_MASK	GENMASK(21, 16)
27*4882a593Smuzhiyun #define GPR_ENET_QOS_INTF_SEL_MII	(0x0 << 16)
28*4882a593Smuzhiyun #define GPR_ENET_QOS_INTF_SEL_RMII	(0x4 << 16)
29*4882a593Smuzhiyun #define GPR_ENET_QOS_INTF_SEL_RGMII	(0x1 << 16)
30*4882a593Smuzhiyun #define GPR_ENET_QOS_CLK_GEN_EN		(0x1 << 19)
31*4882a593Smuzhiyun #define GPR_ENET_QOS_CLK_TX_CLK_SEL	(0x1 << 20)
32*4882a593Smuzhiyun #define GPR_ENET_QOS_RGMII_EN		(0x1 << 21)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct imx_dwmac_ops {
35*4882a593Smuzhiyun 	u32 addr_width;
36*4882a593Smuzhiyun 	bool mac_rgmii_txclk_auto_adj;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	int (*set_intf_mode)(struct plat_stmmacenet_data *plat_dat);
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct imx_priv_data {
42*4882a593Smuzhiyun 	struct device *dev;
43*4882a593Smuzhiyun 	struct clk *clk_tx;
44*4882a593Smuzhiyun 	struct clk *clk_mem;
45*4882a593Smuzhiyun 	struct regmap *intf_regmap;
46*4882a593Smuzhiyun 	u32 intf_reg_off;
47*4882a593Smuzhiyun 	bool rmii_refclk_ext;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	const struct imx_dwmac_ops *ops;
50*4882a593Smuzhiyun 	struct plat_stmmacenet_data *plat_dat;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
imx8mp_set_intf_mode(struct plat_stmmacenet_data * plat_dat)53*4882a593Smuzhiyun static int imx8mp_set_intf_mode(struct plat_stmmacenet_data *plat_dat)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct imx_priv_data *dwmac = plat_dat->bsp_priv;
56*4882a593Smuzhiyun 	int val;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	switch (plat_dat->interface) {
59*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_MII:
60*4882a593Smuzhiyun 		val = GPR_ENET_QOS_INTF_SEL_MII;
61*4882a593Smuzhiyun 		break;
62*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RMII:
63*4882a593Smuzhiyun 		val = GPR_ENET_QOS_INTF_SEL_RMII;
64*4882a593Smuzhiyun 		val |= (dwmac->rmii_refclk_ext ? 0 : GPR_ENET_QOS_CLK_TX_CLK_SEL);
65*4882a593Smuzhiyun 		break;
66*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
67*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
68*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_RXID:
69*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_TXID:
70*4882a593Smuzhiyun 		val = GPR_ENET_QOS_INTF_SEL_RGMII |
71*4882a593Smuzhiyun 		      GPR_ENET_QOS_RGMII_EN;
72*4882a593Smuzhiyun 		break;
73*4882a593Smuzhiyun 	default:
74*4882a593Smuzhiyun 		pr_debug("imx dwmac doesn't support %d interface\n",
75*4882a593Smuzhiyun 			 plat_dat->interface);
76*4882a593Smuzhiyun 		return -EINVAL;
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	val |= GPR_ENET_QOS_CLK_GEN_EN;
80*4882a593Smuzhiyun 	return regmap_update_bits(dwmac->intf_regmap, dwmac->intf_reg_off,
81*4882a593Smuzhiyun 				  GPR_ENET_QOS_INTF_MODE_MASK, val);
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static int
imx8dxl_set_intf_mode(struct plat_stmmacenet_data * plat_dat)85*4882a593Smuzhiyun imx8dxl_set_intf_mode(struct plat_stmmacenet_data *plat_dat)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	int ret = 0;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* TBD: depends on imx8dxl scu interfaces to be upstreamed */
90*4882a593Smuzhiyun 	return ret;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
imx_dwmac_init(struct platform_device * pdev,void * priv)93*4882a593Smuzhiyun static int imx_dwmac_init(struct platform_device *pdev, void *priv)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct plat_stmmacenet_data *plat_dat;
96*4882a593Smuzhiyun 	struct imx_priv_data *dwmac = priv;
97*4882a593Smuzhiyun 	int ret;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	plat_dat = dwmac->plat_dat;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	ret = clk_prepare_enable(dwmac->clk_mem);
102*4882a593Smuzhiyun 	if (ret) {
103*4882a593Smuzhiyun 		dev_err(&pdev->dev, "mem clock enable failed\n");
104*4882a593Smuzhiyun 		return ret;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	ret = clk_prepare_enable(dwmac->clk_tx);
108*4882a593Smuzhiyun 	if (ret) {
109*4882a593Smuzhiyun 		dev_err(&pdev->dev, "tx clock enable failed\n");
110*4882a593Smuzhiyun 		goto clk_tx_en_failed;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (dwmac->ops->set_intf_mode) {
114*4882a593Smuzhiyun 		ret = dwmac->ops->set_intf_mode(plat_dat);
115*4882a593Smuzhiyun 		if (ret)
116*4882a593Smuzhiyun 			goto intf_mode_failed;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return 0;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun intf_mode_failed:
122*4882a593Smuzhiyun 	clk_disable_unprepare(dwmac->clk_tx);
123*4882a593Smuzhiyun clk_tx_en_failed:
124*4882a593Smuzhiyun 	clk_disable_unprepare(dwmac->clk_mem);
125*4882a593Smuzhiyun 	return ret;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
imx_dwmac_exit(struct platform_device * pdev,void * priv)128*4882a593Smuzhiyun static void imx_dwmac_exit(struct platform_device *pdev, void *priv)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	struct imx_priv_data *dwmac = priv;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	clk_disable_unprepare(dwmac->clk_tx);
133*4882a593Smuzhiyun 	clk_disable_unprepare(dwmac->clk_mem);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
imx_dwmac_fix_speed(void * priv,unsigned int speed)136*4882a593Smuzhiyun static void imx_dwmac_fix_speed(void *priv, unsigned int speed)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct plat_stmmacenet_data *plat_dat;
139*4882a593Smuzhiyun 	struct imx_priv_data *dwmac = priv;
140*4882a593Smuzhiyun 	unsigned long rate;
141*4882a593Smuzhiyun 	int err;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	plat_dat = dwmac->plat_dat;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	if (dwmac->ops->mac_rgmii_txclk_auto_adj ||
146*4882a593Smuzhiyun 	    (plat_dat->interface == PHY_INTERFACE_MODE_RMII) ||
147*4882a593Smuzhiyun 	    (plat_dat->interface == PHY_INTERFACE_MODE_MII))
148*4882a593Smuzhiyun 		return;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	switch (speed) {
151*4882a593Smuzhiyun 	case SPEED_1000:
152*4882a593Smuzhiyun 		rate = 125000000;
153*4882a593Smuzhiyun 		break;
154*4882a593Smuzhiyun 	case SPEED_100:
155*4882a593Smuzhiyun 		rate = 25000000;
156*4882a593Smuzhiyun 		break;
157*4882a593Smuzhiyun 	case SPEED_10:
158*4882a593Smuzhiyun 		rate = 2500000;
159*4882a593Smuzhiyun 		break;
160*4882a593Smuzhiyun 	default:
161*4882a593Smuzhiyun 		dev_err(dwmac->dev, "invalid speed %u\n", speed);
162*4882a593Smuzhiyun 		return;
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	err = clk_set_rate(dwmac->clk_tx, rate);
166*4882a593Smuzhiyun 	if (err < 0)
167*4882a593Smuzhiyun 		dev_err(dwmac->dev, "failed to set tx rate %lu\n", rate);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static int
imx_dwmac_parse_dt(struct imx_priv_data * dwmac,struct device * dev)171*4882a593Smuzhiyun imx_dwmac_parse_dt(struct imx_priv_data *dwmac, struct device *dev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
174*4882a593Smuzhiyun 	int err = 0;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	if (of_get_property(np, "snps,rmii_refclk_ext", NULL))
177*4882a593Smuzhiyun 		dwmac->rmii_refclk_ext = true;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	dwmac->clk_tx = devm_clk_get(dev, "tx");
180*4882a593Smuzhiyun 	if (IS_ERR(dwmac->clk_tx)) {
181*4882a593Smuzhiyun 		dev_err(dev, "failed to get tx clock\n");
182*4882a593Smuzhiyun 		return PTR_ERR(dwmac->clk_tx);
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	dwmac->clk_mem = NULL;
186*4882a593Smuzhiyun 	if (of_machine_is_compatible("fsl,imx8dxl")) {
187*4882a593Smuzhiyun 		dwmac->clk_mem = devm_clk_get(dev, "mem");
188*4882a593Smuzhiyun 		if (IS_ERR(dwmac->clk_mem)) {
189*4882a593Smuzhiyun 			dev_err(dev, "failed to get mem clock\n");
190*4882a593Smuzhiyun 			return PTR_ERR(dwmac->clk_mem);
191*4882a593Smuzhiyun 		}
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (of_machine_is_compatible("fsl,imx8mp")) {
195*4882a593Smuzhiyun 		/* Binding doc describes the propety:
196*4882a593Smuzhiyun 		   is required by i.MX8MP.
197*4882a593Smuzhiyun 		   is optinoal for i.MX8DXL.
198*4882a593Smuzhiyun 		 */
199*4882a593Smuzhiyun 		dwmac->intf_regmap = syscon_regmap_lookup_by_phandle(np, "intf_mode");
200*4882a593Smuzhiyun 		if (IS_ERR(dwmac->intf_regmap))
201*4882a593Smuzhiyun 			return PTR_ERR(dwmac->intf_regmap);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		err = of_property_read_u32_index(np, "intf_mode", 1, &dwmac->intf_reg_off);
204*4882a593Smuzhiyun 		if (err) {
205*4882a593Smuzhiyun 			dev_err(dev, "Can't get intf mode reg offset (%d)\n", err);
206*4882a593Smuzhiyun 			return err;
207*4882a593Smuzhiyun 		}
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return err;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
imx_dwmac_probe(struct platform_device * pdev)213*4882a593Smuzhiyun static int imx_dwmac_probe(struct platform_device *pdev)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct plat_stmmacenet_data *plat_dat;
216*4882a593Smuzhiyun 	struct stmmac_resources stmmac_res;
217*4882a593Smuzhiyun 	struct imx_priv_data *dwmac;
218*4882a593Smuzhiyun 	const struct imx_dwmac_ops *data;
219*4882a593Smuzhiyun 	int ret;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	ret = stmmac_get_platform_resources(pdev, &stmmac_res);
222*4882a593Smuzhiyun 	if (ret)
223*4882a593Smuzhiyun 		return ret;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	dwmac = devm_kzalloc(&pdev->dev, sizeof(*dwmac), GFP_KERNEL);
226*4882a593Smuzhiyun 	if (!dwmac)
227*4882a593Smuzhiyun 		return -ENOMEM;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
230*4882a593Smuzhiyun 	if (IS_ERR(plat_dat))
231*4882a593Smuzhiyun 		return PTR_ERR(plat_dat);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	data = of_device_get_match_data(&pdev->dev);
234*4882a593Smuzhiyun 	if (!data) {
235*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get match data\n");
236*4882a593Smuzhiyun 		ret = -EINVAL;
237*4882a593Smuzhiyun 		goto err_match_data;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	dwmac->ops = data;
241*4882a593Smuzhiyun 	dwmac->dev = &pdev->dev;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	ret = imx_dwmac_parse_dt(dwmac, &pdev->dev);
244*4882a593Smuzhiyun 	if (ret) {
245*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to parse OF data\n");
246*4882a593Smuzhiyun 		goto err_parse_dt;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	plat_dat->addr64 = dwmac->ops->addr_width;
250*4882a593Smuzhiyun 	plat_dat->init = imx_dwmac_init;
251*4882a593Smuzhiyun 	plat_dat->exit = imx_dwmac_exit;
252*4882a593Smuzhiyun 	plat_dat->fix_mac_speed = imx_dwmac_fix_speed;
253*4882a593Smuzhiyun 	plat_dat->bsp_priv = dwmac;
254*4882a593Smuzhiyun 	dwmac->plat_dat = plat_dat;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	ret = imx_dwmac_init(pdev, dwmac);
257*4882a593Smuzhiyun 	if (ret)
258*4882a593Smuzhiyun 		goto err_dwmac_init;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
261*4882a593Smuzhiyun 	if (ret)
262*4882a593Smuzhiyun 		goto err_drv_probe;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return 0;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun err_dwmac_init:
267*4882a593Smuzhiyun err_drv_probe:
268*4882a593Smuzhiyun 	imx_dwmac_exit(pdev, plat_dat->bsp_priv);
269*4882a593Smuzhiyun err_parse_dt:
270*4882a593Smuzhiyun err_match_data:
271*4882a593Smuzhiyun 	stmmac_remove_config_dt(pdev, plat_dat);
272*4882a593Smuzhiyun 	return ret;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static struct imx_dwmac_ops imx8mp_dwmac_data = {
276*4882a593Smuzhiyun 	.addr_width = 34,
277*4882a593Smuzhiyun 	.mac_rgmii_txclk_auto_adj = false,
278*4882a593Smuzhiyun 	.set_intf_mode = imx8mp_set_intf_mode,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static struct imx_dwmac_ops imx8dxl_dwmac_data = {
282*4882a593Smuzhiyun 	.addr_width = 32,
283*4882a593Smuzhiyun 	.mac_rgmii_txclk_auto_adj = true,
284*4882a593Smuzhiyun 	.set_intf_mode = imx8dxl_set_intf_mode,
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static const struct of_device_id imx_dwmac_match[] = {
288*4882a593Smuzhiyun 	{ .compatible = "nxp,imx8mp-dwmac-eqos", .data = &imx8mp_dwmac_data },
289*4882a593Smuzhiyun 	{ .compatible = "nxp,imx8dxl-dwmac-eqos", .data = &imx8dxl_dwmac_data },
290*4882a593Smuzhiyun 	{ }
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx_dwmac_match);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static struct platform_driver imx_dwmac_driver = {
295*4882a593Smuzhiyun 	.probe  = imx_dwmac_probe,
296*4882a593Smuzhiyun 	.remove = stmmac_pltfr_remove,
297*4882a593Smuzhiyun 	.driver = {
298*4882a593Smuzhiyun 		.name           = "imx-dwmac",
299*4882a593Smuzhiyun 		.pm		= &stmmac_pltfr_pm_ops,
300*4882a593Smuzhiyun 		.of_match_table = imx_dwmac_match,
301*4882a593Smuzhiyun 	},
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun module_platform_driver(imx_dwmac_driver);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun MODULE_AUTHOR("NXP");
306*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP imx8 DWMAC Specific Glue layer");
307*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
308