xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/socionext/sni_ave.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun  * sni_ave.c - Socionext UniPhier AVE ethernet driver
4*4882a593Smuzhiyun  * Copyright 2014 Panasonic Corporation
5*4882a593Smuzhiyun  * Copyright 2015-2017 Socionext Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/etherdevice.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/mii.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/netdevice.h>
18*4882a593Smuzhiyun #include <linux/of_net.h>
19*4882a593Smuzhiyun #include <linux/of_mdio.h>
20*4882a593Smuzhiyun #include <linux/of_platform.h>
21*4882a593Smuzhiyun #include <linux/phy.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun #include <linux/reset.h>
24*4882a593Smuzhiyun #include <linux/types.h>
25*4882a593Smuzhiyun #include <linux/u64_stats_sync.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* General Register Group */
28*4882a593Smuzhiyun #define AVE_IDR			0x000	/* ID */
29*4882a593Smuzhiyun #define AVE_VR			0x004	/* Version */
30*4882a593Smuzhiyun #define AVE_GRR			0x008	/* Global Reset */
31*4882a593Smuzhiyun #define AVE_CFGR		0x00c	/* Configuration */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Interrupt Register Group */
34*4882a593Smuzhiyun #define AVE_GIMR		0x100	/* Global Interrupt Mask */
35*4882a593Smuzhiyun #define AVE_GISR		0x104	/* Global Interrupt Status */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* MAC Register Group */
38*4882a593Smuzhiyun #define AVE_TXCR		0x200	/* TX Setup */
39*4882a593Smuzhiyun #define AVE_RXCR		0x204	/* RX Setup */
40*4882a593Smuzhiyun #define AVE_RXMAC1R		0x208	/* MAC address (lower) */
41*4882a593Smuzhiyun #define AVE_RXMAC2R		0x20c	/* MAC address (upper) */
42*4882a593Smuzhiyun #define AVE_MDIOCTR		0x214	/* MDIO Control */
43*4882a593Smuzhiyun #define AVE_MDIOAR		0x218	/* MDIO Address */
44*4882a593Smuzhiyun #define AVE_MDIOWDR		0x21c	/* MDIO Data */
45*4882a593Smuzhiyun #define AVE_MDIOSR		0x220	/* MDIO Status */
46*4882a593Smuzhiyun #define AVE_MDIORDR		0x224	/* MDIO Rd Data */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Descriptor Control Register Group */
49*4882a593Smuzhiyun #define AVE_DESCC		0x300	/* Descriptor Control */
50*4882a593Smuzhiyun #define AVE_TXDC		0x304	/* TX Descriptor Configuration */
51*4882a593Smuzhiyun #define AVE_RXDC0		0x308	/* RX Descriptor Ring0 Configuration */
52*4882a593Smuzhiyun #define AVE_IIRQC		0x34c	/* Interval IRQ Control */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Packet Filter Register Group */
55*4882a593Smuzhiyun #define AVE_PKTF_BASE		0x800	/* PF Base Address */
56*4882a593Smuzhiyun #define AVE_PFMBYTE_BASE	0xd00	/* PF Mask Byte Base Address */
57*4882a593Smuzhiyun #define AVE_PFMBIT_BASE		0xe00	/* PF Mask Bit Base Address */
58*4882a593Smuzhiyun #define AVE_PFSEL_BASE		0xf00	/* PF Selector Base Address */
59*4882a593Smuzhiyun #define AVE_PFEN		0xffc	/* Packet Filter Enable */
60*4882a593Smuzhiyun #define AVE_PKTF(ent)		(AVE_PKTF_BASE + (ent) * 0x40)
61*4882a593Smuzhiyun #define AVE_PFMBYTE(ent)	(AVE_PFMBYTE_BASE + (ent) * 8)
62*4882a593Smuzhiyun #define AVE_PFMBIT(ent)		(AVE_PFMBIT_BASE + (ent) * 4)
63*4882a593Smuzhiyun #define AVE_PFSEL(ent)		(AVE_PFSEL_BASE + (ent) * 4)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* 64bit descriptor memory */
66*4882a593Smuzhiyun #define AVE_DESC_SIZE_64	12	/* Descriptor Size */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define AVE_TXDM_64		0x1000	/* Tx Descriptor Memory */
69*4882a593Smuzhiyun #define AVE_RXDM_64		0x1c00	/* Rx Descriptor Memory */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define AVE_TXDM_SIZE_64	0x0ba0	/* Tx Descriptor Memory Size 3KB */
72*4882a593Smuzhiyun #define AVE_RXDM_SIZE_64	0x6000	/* Rx Descriptor Memory Size 24KB */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* 32bit descriptor memory */
75*4882a593Smuzhiyun #define AVE_DESC_SIZE_32	8	/* Descriptor Size */
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define AVE_TXDM_32		0x1000	/* Tx Descriptor Memory */
78*4882a593Smuzhiyun #define AVE_RXDM_32		0x1800	/* Rx Descriptor Memory */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define AVE_TXDM_SIZE_32	0x07c0	/* Tx Descriptor Memory Size 2KB */
81*4882a593Smuzhiyun #define AVE_RXDM_SIZE_32	0x4000	/* Rx Descriptor Memory Size 16KB */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* RMII Bridge Register Group */
84*4882a593Smuzhiyun #define AVE_RSTCTRL		0x8028	/* Reset control */
85*4882a593Smuzhiyun #define AVE_RSTCTRL_RMIIRST	BIT(16)
86*4882a593Smuzhiyun #define AVE_LINKSEL		0x8034	/* Link speed setting */
87*4882a593Smuzhiyun #define AVE_LINKSEL_100M	BIT(0)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* AVE_GRR */
90*4882a593Smuzhiyun #define AVE_GRR_RXFFR		BIT(5)	/* Reset RxFIFO */
91*4882a593Smuzhiyun #define AVE_GRR_PHYRST		BIT(4)	/* Reset external PHY */
92*4882a593Smuzhiyun #define AVE_GRR_GRST		BIT(0)	/* Reset all MAC */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* AVE_CFGR */
95*4882a593Smuzhiyun #define AVE_CFGR_FLE		BIT(31)	/* Filter Function */
96*4882a593Smuzhiyun #define AVE_CFGR_CHE		BIT(30)	/* Checksum Function */
97*4882a593Smuzhiyun #define AVE_CFGR_MII		BIT(27)	/* Func mode (1:MII/RMII, 0:RGMII) */
98*4882a593Smuzhiyun #define AVE_CFGR_IPFCEN		BIT(24)	/* IP fragment sum Enable */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* AVE_GISR (common with GIMR) */
101*4882a593Smuzhiyun #define AVE_GI_PHY		BIT(24)	/* PHY interrupt */
102*4882a593Smuzhiyun #define AVE_GI_TX		BIT(16)	/* Tx complete */
103*4882a593Smuzhiyun #define AVE_GI_RXERR		BIT(8)	/* Receive frame more than max size */
104*4882a593Smuzhiyun #define AVE_GI_RXOVF		BIT(7)	/* Overflow at the RxFIFO */
105*4882a593Smuzhiyun #define AVE_GI_RXDROP		BIT(6)	/* Drop packet */
106*4882a593Smuzhiyun #define AVE_GI_RXIINT		BIT(5)	/* Interval interrupt */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* AVE_TXCR */
109*4882a593Smuzhiyun #define AVE_TXCR_FLOCTR		BIT(18)	/* Flow control */
110*4882a593Smuzhiyun #define AVE_TXCR_TXSPD_1G	BIT(17)
111*4882a593Smuzhiyun #define AVE_TXCR_TXSPD_100	BIT(16)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* AVE_RXCR */
114*4882a593Smuzhiyun #define AVE_RXCR_RXEN		BIT(30)	/* Rx enable */
115*4882a593Smuzhiyun #define AVE_RXCR_FDUPEN		BIT(22)	/* Interface mode */
116*4882a593Smuzhiyun #define AVE_RXCR_FLOCTR		BIT(21)	/* Flow control */
117*4882a593Smuzhiyun #define AVE_RXCR_AFEN		BIT(19)	/* MAC address filter */
118*4882a593Smuzhiyun #define AVE_RXCR_DRPEN		BIT(18)	/* Drop pause frame */
119*4882a593Smuzhiyun #define AVE_RXCR_MPSIZ_MASK	GENMASK(10, 0)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* AVE_MDIOCTR */
122*4882a593Smuzhiyun #define AVE_MDIOCTR_RREQ	BIT(3)	/* Read request */
123*4882a593Smuzhiyun #define AVE_MDIOCTR_WREQ	BIT(2)	/* Write request */
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* AVE_MDIOSR */
126*4882a593Smuzhiyun #define AVE_MDIOSR_STS		BIT(0)	/* access status */
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* AVE_DESCC */
129*4882a593Smuzhiyun #define AVE_DESCC_STATUS_MASK	GENMASK(31, 16)
130*4882a593Smuzhiyun #define AVE_DESCC_RD0		BIT(8)	/* Enable Rx descriptor Ring0 */
131*4882a593Smuzhiyun #define AVE_DESCC_RDSTP		BIT(4)	/* Pause Rx descriptor */
132*4882a593Smuzhiyun #define AVE_DESCC_TD		BIT(0)	/* Enable Tx descriptor */
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* AVE_TXDC */
135*4882a593Smuzhiyun #define AVE_TXDC_SIZE		GENMASK(27, 16)	/* Size of Tx descriptor */
136*4882a593Smuzhiyun #define AVE_TXDC_ADDR		GENMASK(11, 0)	/* Start address */
137*4882a593Smuzhiyun #define AVE_TXDC_ADDR_START	0
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* AVE_RXDC0 */
140*4882a593Smuzhiyun #define AVE_RXDC0_SIZE		GENMASK(30, 16)	/* Size of Rx descriptor */
141*4882a593Smuzhiyun #define AVE_RXDC0_ADDR		GENMASK(14, 0)	/* Start address */
142*4882a593Smuzhiyun #define AVE_RXDC0_ADDR_START	0
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* AVE_IIRQC */
145*4882a593Smuzhiyun #define AVE_IIRQC_EN0		BIT(27)	/* Enable interval interrupt Ring0 */
146*4882a593Smuzhiyun #define AVE_IIRQC_BSCK		GENMASK(15, 0)	/* Interval count unit */
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* Command status for descriptor */
149*4882a593Smuzhiyun #define AVE_STS_OWN		BIT(31)	/* Descriptor ownership */
150*4882a593Smuzhiyun #define AVE_STS_INTR		BIT(29)	/* Request for interrupt */
151*4882a593Smuzhiyun #define AVE_STS_OK		BIT(27)	/* Normal transmit */
152*4882a593Smuzhiyun /* TX */
153*4882a593Smuzhiyun #define AVE_STS_NOCSUM		BIT(28)	/* No use HW checksum */
154*4882a593Smuzhiyun #define AVE_STS_1ST		BIT(26)	/* Head of buffer chain */
155*4882a593Smuzhiyun #define AVE_STS_LAST		BIT(25)	/* Tail of buffer chain */
156*4882a593Smuzhiyun #define AVE_STS_OWC		BIT(21)	/* Out of window,Late Collision */
157*4882a593Smuzhiyun #define AVE_STS_EC		BIT(20)	/* Excess collision occurred */
158*4882a593Smuzhiyun #define AVE_STS_PKTLEN_TX_MASK	GENMASK(15, 0)
159*4882a593Smuzhiyun /* RX */
160*4882a593Smuzhiyun #define AVE_STS_CSSV		BIT(21)	/* Checksum check performed */
161*4882a593Smuzhiyun #define AVE_STS_CSER		BIT(20)	/* Checksum error detected */
162*4882a593Smuzhiyun #define AVE_STS_PKTLEN_RX_MASK	GENMASK(10, 0)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* Packet filter */
165*4882a593Smuzhiyun #define AVE_PFMBYTE_MASK0	(GENMASK(31, 8) | GENMASK(5, 0))
166*4882a593Smuzhiyun #define AVE_PFMBYTE_MASK1	GENMASK(25, 0)
167*4882a593Smuzhiyun #define AVE_PFMBIT_MASK		GENMASK(15, 0)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define AVE_PF_SIZE		17	/* Number of all packet filter */
170*4882a593Smuzhiyun #define AVE_PF_MULTICAST_SIZE	7	/* Number of multicast filter */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define AVE_PFNUM_FILTER	0	/* No.0 */
173*4882a593Smuzhiyun #define AVE_PFNUM_UNICAST	1	/* No.1 */
174*4882a593Smuzhiyun #define AVE_PFNUM_BROADCAST	2	/* No.2 */
175*4882a593Smuzhiyun #define AVE_PFNUM_MULTICAST	11	/* No.11-17 */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* NETIF Message control */
178*4882a593Smuzhiyun #define AVE_DEFAULT_MSG_ENABLE	(NETIF_MSG_DRV    |	\
179*4882a593Smuzhiyun 				 NETIF_MSG_PROBE  |	\
180*4882a593Smuzhiyun 				 NETIF_MSG_LINK   |	\
181*4882a593Smuzhiyun 				 NETIF_MSG_TIMER  |	\
182*4882a593Smuzhiyun 				 NETIF_MSG_IFDOWN |	\
183*4882a593Smuzhiyun 				 NETIF_MSG_IFUP   |	\
184*4882a593Smuzhiyun 				 NETIF_MSG_RX_ERR |	\
185*4882a593Smuzhiyun 				 NETIF_MSG_TX_ERR)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* Parameter for descriptor */
188*4882a593Smuzhiyun #define AVE_NR_TXDESC		64	/* Tx descriptor */
189*4882a593Smuzhiyun #define AVE_NR_RXDESC		256	/* Rx descriptor */
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define AVE_DESC_OFS_CMDSTS	0
192*4882a593Smuzhiyun #define AVE_DESC_OFS_ADDRL	4
193*4882a593Smuzhiyun #define AVE_DESC_OFS_ADDRU	8
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* Parameter for ethernet frame */
196*4882a593Smuzhiyun #define AVE_MAX_ETHFRAME	1518
197*4882a593Smuzhiyun #define AVE_FRAME_HEADROOM	2
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* Parameter for interrupt */
200*4882a593Smuzhiyun #define AVE_INTM_COUNT		20
201*4882a593Smuzhiyun #define AVE_FORCE_TXINTCNT	1
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* SG */
204*4882a593Smuzhiyun #define SG_ETPINMODE		0x540
205*4882a593Smuzhiyun #define SG_ETPINMODE_EXTPHY	BIT(1)	/* for LD11 */
206*4882a593Smuzhiyun #define SG_ETPINMODE_RMII(ins)	BIT(ins)
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define IS_DESC_64BIT(p)	((p)->data->is_desc_64bit)
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define AVE_MAX_CLKS		4
211*4882a593Smuzhiyun #define AVE_MAX_RSTS		2
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun enum desc_id {
214*4882a593Smuzhiyun 	AVE_DESCID_RX,
215*4882a593Smuzhiyun 	AVE_DESCID_TX,
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun enum desc_state {
219*4882a593Smuzhiyun 	AVE_DESC_RX_PERMIT,
220*4882a593Smuzhiyun 	AVE_DESC_RX_SUSPEND,
221*4882a593Smuzhiyun 	AVE_DESC_START,
222*4882a593Smuzhiyun 	AVE_DESC_STOP,
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun struct ave_desc {
226*4882a593Smuzhiyun 	struct sk_buff	*skbs;
227*4882a593Smuzhiyun 	dma_addr_t	skbs_dma;
228*4882a593Smuzhiyun 	size_t		skbs_dmalen;
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun struct ave_desc_info {
232*4882a593Smuzhiyun 	u32	ndesc;		/* number of descriptor */
233*4882a593Smuzhiyun 	u32	daddr;		/* start address of descriptor */
234*4882a593Smuzhiyun 	u32	proc_idx;	/* index of processing packet */
235*4882a593Smuzhiyun 	u32	done_idx;	/* index of processed packet */
236*4882a593Smuzhiyun 	struct ave_desc *desc;	/* skb info related descriptor */
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun struct ave_stats {
240*4882a593Smuzhiyun 	struct	u64_stats_sync	syncp;
241*4882a593Smuzhiyun 	u64	packets;
242*4882a593Smuzhiyun 	u64	bytes;
243*4882a593Smuzhiyun 	u64	errors;
244*4882a593Smuzhiyun 	u64	dropped;
245*4882a593Smuzhiyun 	u64	collisions;
246*4882a593Smuzhiyun 	u64	fifo_errors;
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun struct ave_private {
250*4882a593Smuzhiyun 	void __iomem            *base;
251*4882a593Smuzhiyun 	int                     irq;
252*4882a593Smuzhiyun 	int			phy_id;
253*4882a593Smuzhiyun 	unsigned int		desc_size;
254*4882a593Smuzhiyun 	u32			msg_enable;
255*4882a593Smuzhiyun 	int			nclks;
256*4882a593Smuzhiyun 	struct clk		*clk[AVE_MAX_CLKS];
257*4882a593Smuzhiyun 	int			nrsts;
258*4882a593Smuzhiyun 	struct reset_control	*rst[AVE_MAX_RSTS];
259*4882a593Smuzhiyun 	phy_interface_t		phy_mode;
260*4882a593Smuzhiyun 	struct phy_device	*phydev;
261*4882a593Smuzhiyun 	struct mii_bus		*mdio;
262*4882a593Smuzhiyun 	struct regmap		*regmap;
263*4882a593Smuzhiyun 	unsigned int		pinmode_mask;
264*4882a593Smuzhiyun 	unsigned int		pinmode_val;
265*4882a593Smuzhiyun 	u32			wolopts;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* stats */
268*4882a593Smuzhiyun 	struct ave_stats	stats_rx;
269*4882a593Smuzhiyun 	struct ave_stats	stats_tx;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* NAPI support */
272*4882a593Smuzhiyun 	struct net_device	*ndev;
273*4882a593Smuzhiyun 	struct napi_struct	napi_rx;
274*4882a593Smuzhiyun 	struct napi_struct	napi_tx;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* descriptor */
277*4882a593Smuzhiyun 	struct ave_desc_info	rx;
278*4882a593Smuzhiyun 	struct ave_desc_info	tx;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* flow control */
281*4882a593Smuzhiyun 	int pause_auto;
282*4882a593Smuzhiyun 	int pause_rx;
283*4882a593Smuzhiyun 	int pause_tx;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	const struct ave_soc_data *data;
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun struct ave_soc_data {
289*4882a593Smuzhiyun 	bool	is_desc_64bit;
290*4882a593Smuzhiyun 	const char	*clock_names[AVE_MAX_CLKS];
291*4882a593Smuzhiyun 	const char	*reset_names[AVE_MAX_RSTS];
292*4882a593Smuzhiyun 	int	(*get_pinmode)(struct ave_private *priv,
293*4882a593Smuzhiyun 			       phy_interface_t phy_mode, u32 arg);
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
ave_desc_read(struct net_device * ndev,enum desc_id id,int entry,int offset)296*4882a593Smuzhiyun static u32 ave_desc_read(struct net_device *ndev, enum desc_id id, int entry,
297*4882a593Smuzhiyun 			 int offset)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
300*4882a593Smuzhiyun 	u32 addr;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	addr = ((id == AVE_DESCID_TX) ? priv->tx.daddr : priv->rx.daddr)
303*4882a593Smuzhiyun 		+ entry * priv->desc_size + offset;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return readl(priv->base + addr);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
ave_desc_read_cmdsts(struct net_device * ndev,enum desc_id id,int entry)308*4882a593Smuzhiyun static u32 ave_desc_read_cmdsts(struct net_device *ndev, enum desc_id id,
309*4882a593Smuzhiyun 				int entry)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	return ave_desc_read(ndev, id, entry, AVE_DESC_OFS_CMDSTS);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
ave_desc_write(struct net_device * ndev,enum desc_id id,int entry,int offset,u32 val)314*4882a593Smuzhiyun static void ave_desc_write(struct net_device *ndev, enum desc_id id,
315*4882a593Smuzhiyun 			   int entry, int offset, u32 val)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
318*4882a593Smuzhiyun 	u32 addr;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	addr = ((id == AVE_DESCID_TX) ? priv->tx.daddr : priv->rx.daddr)
321*4882a593Smuzhiyun 		+ entry * priv->desc_size + offset;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	writel(val, priv->base + addr);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
ave_desc_write_cmdsts(struct net_device * ndev,enum desc_id id,int entry,u32 val)326*4882a593Smuzhiyun static void ave_desc_write_cmdsts(struct net_device *ndev, enum desc_id id,
327*4882a593Smuzhiyun 				  int entry, u32 val)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	ave_desc_write(ndev, id, entry, AVE_DESC_OFS_CMDSTS, val);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
ave_desc_write_addr(struct net_device * ndev,enum desc_id id,int entry,dma_addr_t paddr)332*4882a593Smuzhiyun static void ave_desc_write_addr(struct net_device *ndev, enum desc_id id,
333*4882a593Smuzhiyun 				int entry, dma_addr_t paddr)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	ave_desc_write(ndev, id, entry, AVE_DESC_OFS_ADDRL,
338*4882a593Smuzhiyun 		       lower_32_bits(paddr));
339*4882a593Smuzhiyun 	if (IS_DESC_64BIT(priv))
340*4882a593Smuzhiyun 		ave_desc_write(ndev, id,
341*4882a593Smuzhiyun 			       entry, AVE_DESC_OFS_ADDRU,
342*4882a593Smuzhiyun 			       upper_32_bits(paddr));
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
ave_irq_disable_all(struct net_device * ndev)345*4882a593Smuzhiyun static u32 ave_irq_disable_all(struct net_device *ndev)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
348*4882a593Smuzhiyun 	u32 ret;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	ret = readl(priv->base + AVE_GIMR);
351*4882a593Smuzhiyun 	writel(0, priv->base + AVE_GIMR);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return ret;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
ave_irq_restore(struct net_device * ndev,u32 val)356*4882a593Smuzhiyun static void ave_irq_restore(struct net_device *ndev, u32 val)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	writel(val, priv->base + AVE_GIMR);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
ave_irq_enable(struct net_device * ndev,u32 bitflag)363*4882a593Smuzhiyun static void ave_irq_enable(struct net_device *ndev, u32 bitflag)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	writel(readl(priv->base + AVE_GIMR) | bitflag, priv->base + AVE_GIMR);
368*4882a593Smuzhiyun 	writel(bitflag, priv->base + AVE_GISR);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
ave_hw_write_macaddr(struct net_device * ndev,const unsigned char * mac_addr,int reg1,int reg2)371*4882a593Smuzhiyun static void ave_hw_write_macaddr(struct net_device *ndev,
372*4882a593Smuzhiyun 				 const unsigned char *mac_addr,
373*4882a593Smuzhiyun 				 int reg1, int reg2)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	writel(mac_addr[0] | mac_addr[1] << 8 |
378*4882a593Smuzhiyun 	       mac_addr[2] << 16 | mac_addr[3] << 24, priv->base + reg1);
379*4882a593Smuzhiyun 	writel(mac_addr[4] | mac_addr[5] << 8, priv->base + reg2);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
ave_hw_read_version(struct net_device * ndev,char * buf,int len)382*4882a593Smuzhiyun static void ave_hw_read_version(struct net_device *ndev, char *buf, int len)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
385*4882a593Smuzhiyun 	u32 major, minor, vr;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	vr = readl(priv->base + AVE_VR);
388*4882a593Smuzhiyun 	major = (vr & GENMASK(15, 8)) >> 8;
389*4882a593Smuzhiyun 	minor = (vr & GENMASK(7, 0));
390*4882a593Smuzhiyun 	snprintf(buf, len, "v%u.%u", major, minor);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
ave_ethtool_get_drvinfo(struct net_device * ndev,struct ethtool_drvinfo * info)393*4882a593Smuzhiyun static void ave_ethtool_get_drvinfo(struct net_device *ndev,
394*4882a593Smuzhiyun 				    struct ethtool_drvinfo *info)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct device *dev = ndev->dev.parent;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	strlcpy(info->driver, dev->driver->name, sizeof(info->driver));
399*4882a593Smuzhiyun 	strlcpy(info->bus_info, dev_name(dev), sizeof(info->bus_info));
400*4882a593Smuzhiyun 	ave_hw_read_version(ndev, info->fw_version, sizeof(info->fw_version));
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
ave_ethtool_get_msglevel(struct net_device * ndev)403*4882a593Smuzhiyun static u32 ave_ethtool_get_msglevel(struct net_device *ndev)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	return priv->msg_enable;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
ave_ethtool_set_msglevel(struct net_device * ndev,u32 val)410*4882a593Smuzhiyun static void ave_ethtool_set_msglevel(struct net_device *ndev, u32 val)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	priv->msg_enable = val;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
ave_ethtool_get_wol(struct net_device * ndev,struct ethtool_wolinfo * wol)417*4882a593Smuzhiyun static void ave_ethtool_get_wol(struct net_device *ndev,
418*4882a593Smuzhiyun 				struct ethtool_wolinfo *wol)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	wol->supported = 0;
421*4882a593Smuzhiyun 	wol->wolopts   = 0;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (ndev->phydev)
424*4882a593Smuzhiyun 		phy_ethtool_get_wol(ndev->phydev, wol);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
__ave_ethtool_set_wol(struct net_device * ndev,struct ethtool_wolinfo * wol)427*4882a593Smuzhiyun static int __ave_ethtool_set_wol(struct net_device *ndev,
428*4882a593Smuzhiyun 				 struct ethtool_wolinfo *wol)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	if (!ndev->phydev ||
431*4882a593Smuzhiyun 	    (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE)))
432*4882a593Smuzhiyun 		return -EOPNOTSUPP;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return phy_ethtool_set_wol(ndev->phydev, wol);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
ave_ethtool_set_wol(struct net_device * ndev,struct ethtool_wolinfo * wol)437*4882a593Smuzhiyun static int ave_ethtool_set_wol(struct net_device *ndev,
438*4882a593Smuzhiyun 			       struct ethtool_wolinfo *wol)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	int ret;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	ret = __ave_ethtool_set_wol(ndev, wol);
443*4882a593Smuzhiyun 	if (!ret)
444*4882a593Smuzhiyun 		device_set_wakeup_enable(&ndev->dev, !!wol->wolopts);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
ave_ethtool_get_pauseparam(struct net_device * ndev,struct ethtool_pauseparam * pause)449*4882a593Smuzhiyun static void ave_ethtool_get_pauseparam(struct net_device *ndev,
450*4882a593Smuzhiyun 				       struct ethtool_pauseparam *pause)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	pause->autoneg  = priv->pause_auto;
455*4882a593Smuzhiyun 	pause->rx_pause = priv->pause_rx;
456*4882a593Smuzhiyun 	pause->tx_pause = priv->pause_tx;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
ave_ethtool_set_pauseparam(struct net_device * ndev,struct ethtool_pauseparam * pause)459*4882a593Smuzhiyun static int ave_ethtool_set_pauseparam(struct net_device *ndev,
460*4882a593Smuzhiyun 				      struct ethtool_pauseparam *pause)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
463*4882a593Smuzhiyun 	struct phy_device *phydev = ndev->phydev;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (!phydev)
466*4882a593Smuzhiyun 		return -EINVAL;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	priv->pause_auto = pause->autoneg;
469*4882a593Smuzhiyun 	priv->pause_rx   = pause->rx_pause;
470*4882a593Smuzhiyun 	priv->pause_tx   = pause->tx_pause;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	phy_set_asym_pause(phydev, pause->rx_pause, pause->tx_pause);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	return 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun static const struct ethtool_ops ave_ethtool_ops = {
478*4882a593Smuzhiyun 	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
479*4882a593Smuzhiyun 	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
480*4882a593Smuzhiyun 	.get_drvinfo		= ave_ethtool_get_drvinfo,
481*4882a593Smuzhiyun 	.nway_reset		= phy_ethtool_nway_reset,
482*4882a593Smuzhiyun 	.get_link		= ethtool_op_get_link,
483*4882a593Smuzhiyun 	.get_msglevel		= ave_ethtool_get_msglevel,
484*4882a593Smuzhiyun 	.set_msglevel		= ave_ethtool_set_msglevel,
485*4882a593Smuzhiyun 	.get_wol		= ave_ethtool_get_wol,
486*4882a593Smuzhiyun 	.set_wol		= ave_ethtool_set_wol,
487*4882a593Smuzhiyun 	.get_pauseparam         = ave_ethtool_get_pauseparam,
488*4882a593Smuzhiyun 	.set_pauseparam         = ave_ethtool_set_pauseparam,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun 
ave_mdiobus_read(struct mii_bus * bus,int phyid,int regnum)491*4882a593Smuzhiyun static int ave_mdiobus_read(struct mii_bus *bus, int phyid, int regnum)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	struct net_device *ndev = bus->priv;
494*4882a593Smuzhiyun 	struct ave_private *priv;
495*4882a593Smuzhiyun 	u32 mdioctl, mdiosr;
496*4882a593Smuzhiyun 	int ret;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	priv = netdev_priv(ndev);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* write address */
501*4882a593Smuzhiyun 	writel((phyid << 8) | regnum, priv->base + AVE_MDIOAR);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* read request */
504*4882a593Smuzhiyun 	mdioctl = readl(priv->base + AVE_MDIOCTR);
505*4882a593Smuzhiyun 	writel((mdioctl | AVE_MDIOCTR_RREQ) & ~AVE_MDIOCTR_WREQ,
506*4882a593Smuzhiyun 	       priv->base + AVE_MDIOCTR);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	ret = readl_poll_timeout(priv->base + AVE_MDIOSR, mdiosr,
509*4882a593Smuzhiyun 				 !(mdiosr & AVE_MDIOSR_STS), 20, 2000);
510*4882a593Smuzhiyun 	if (ret) {
511*4882a593Smuzhiyun 		netdev_err(ndev, "failed to read (phy:%d reg:%x)\n",
512*4882a593Smuzhiyun 			   phyid, regnum);
513*4882a593Smuzhiyun 		return ret;
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	return readl(priv->base + AVE_MDIORDR) & GENMASK(15, 0);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
ave_mdiobus_write(struct mii_bus * bus,int phyid,int regnum,u16 val)519*4882a593Smuzhiyun static int ave_mdiobus_write(struct mii_bus *bus, int phyid, int regnum,
520*4882a593Smuzhiyun 			     u16 val)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	struct net_device *ndev = bus->priv;
523*4882a593Smuzhiyun 	struct ave_private *priv;
524*4882a593Smuzhiyun 	u32 mdioctl, mdiosr;
525*4882a593Smuzhiyun 	int ret;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	priv = netdev_priv(ndev);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/* write address */
530*4882a593Smuzhiyun 	writel((phyid << 8) | regnum, priv->base + AVE_MDIOAR);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* write data */
533*4882a593Smuzhiyun 	writel(val, priv->base + AVE_MDIOWDR);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* write request */
536*4882a593Smuzhiyun 	mdioctl = readl(priv->base + AVE_MDIOCTR);
537*4882a593Smuzhiyun 	writel((mdioctl | AVE_MDIOCTR_WREQ) & ~AVE_MDIOCTR_RREQ,
538*4882a593Smuzhiyun 	       priv->base + AVE_MDIOCTR);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	ret = readl_poll_timeout(priv->base + AVE_MDIOSR, mdiosr,
541*4882a593Smuzhiyun 				 !(mdiosr & AVE_MDIOSR_STS), 20, 2000);
542*4882a593Smuzhiyun 	if (ret)
543*4882a593Smuzhiyun 		netdev_err(ndev, "failed to write (phy:%d reg:%x)\n",
544*4882a593Smuzhiyun 			   phyid, regnum);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	return ret;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
ave_dma_map(struct net_device * ndev,struct ave_desc * desc,void * ptr,size_t len,enum dma_data_direction dir,dma_addr_t * paddr)549*4882a593Smuzhiyun static int ave_dma_map(struct net_device *ndev, struct ave_desc *desc,
550*4882a593Smuzhiyun 		       void *ptr, size_t len, enum dma_data_direction dir,
551*4882a593Smuzhiyun 		       dma_addr_t *paddr)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	dma_addr_t map_addr;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	map_addr = dma_map_single(ndev->dev.parent, ptr, len, dir);
556*4882a593Smuzhiyun 	if (unlikely(dma_mapping_error(ndev->dev.parent, map_addr)))
557*4882a593Smuzhiyun 		return -ENOMEM;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	desc->skbs_dma = map_addr;
560*4882a593Smuzhiyun 	desc->skbs_dmalen = len;
561*4882a593Smuzhiyun 	*paddr = map_addr;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	return 0;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
ave_dma_unmap(struct net_device * ndev,struct ave_desc * desc,enum dma_data_direction dir)566*4882a593Smuzhiyun static void ave_dma_unmap(struct net_device *ndev, struct ave_desc *desc,
567*4882a593Smuzhiyun 			  enum dma_data_direction dir)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	if (!desc->skbs_dma)
570*4882a593Smuzhiyun 		return;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	dma_unmap_single(ndev->dev.parent,
573*4882a593Smuzhiyun 			 desc->skbs_dma, desc->skbs_dmalen, dir);
574*4882a593Smuzhiyun 	desc->skbs_dma = 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /* Prepare Rx descriptor and memory */
ave_rxdesc_prepare(struct net_device * ndev,int entry)578*4882a593Smuzhiyun static int ave_rxdesc_prepare(struct net_device *ndev, int entry)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
581*4882a593Smuzhiyun 	struct sk_buff *skb;
582*4882a593Smuzhiyun 	dma_addr_t paddr;
583*4882a593Smuzhiyun 	int ret;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	skb = priv->rx.desc[entry].skbs;
586*4882a593Smuzhiyun 	if (!skb) {
587*4882a593Smuzhiyun 		skb = netdev_alloc_skb(ndev, AVE_MAX_ETHFRAME);
588*4882a593Smuzhiyun 		if (!skb) {
589*4882a593Smuzhiyun 			netdev_err(ndev, "can't allocate skb for Rx\n");
590*4882a593Smuzhiyun 			return -ENOMEM;
591*4882a593Smuzhiyun 		}
592*4882a593Smuzhiyun 		skb->data += AVE_FRAME_HEADROOM;
593*4882a593Smuzhiyun 		skb->tail += AVE_FRAME_HEADROOM;
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* set disable to cmdsts */
597*4882a593Smuzhiyun 	ave_desc_write_cmdsts(ndev, AVE_DESCID_RX, entry,
598*4882a593Smuzhiyun 			      AVE_STS_INTR | AVE_STS_OWN);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	/* map Rx buffer
601*4882a593Smuzhiyun 	 * Rx buffer set to the Rx descriptor has two restrictions:
602*4882a593Smuzhiyun 	 * - Rx buffer address is 4 byte aligned.
603*4882a593Smuzhiyun 	 * - Rx buffer begins with 2 byte headroom, and data will be put from
604*4882a593Smuzhiyun 	 *   (buffer + 2).
605*4882a593Smuzhiyun 	 * To satisfy this, specify the address to put back the buffer
606*4882a593Smuzhiyun 	 * pointer advanced by AVE_FRAME_HEADROOM, and expand the map size
607*4882a593Smuzhiyun 	 * by AVE_FRAME_HEADROOM.
608*4882a593Smuzhiyun 	 */
609*4882a593Smuzhiyun 	ret = ave_dma_map(ndev, &priv->rx.desc[entry],
610*4882a593Smuzhiyun 			  skb->data - AVE_FRAME_HEADROOM,
611*4882a593Smuzhiyun 			  AVE_MAX_ETHFRAME + AVE_FRAME_HEADROOM,
612*4882a593Smuzhiyun 			  DMA_FROM_DEVICE, &paddr);
613*4882a593Smuzhiyun 	if (ret) {
614*4882a593Smuzhiyun 		netdev_err(ndev, "can't map skb for Rx\n");
615*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
616*4882a593Smuzhiyun 		return ret;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 	priv->rx.desc[entry].skbs = skb;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/* set buffer pointer */
621*4882a593Smuzhiyun 	ave_desc_write_addr(ndev, AVE_DESCID_RX, entry, paddr);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* set enable to cmdsts */
624*4882a593Smuzhiyun 	ave_desc_write_cmdsts(ndev, AVE_DESCID_RX, entry,
625*4882a593Smuzhiyun 			      AVE_STS_INTR | AVE_MAX_ETHFRAME);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	return ret;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun /* Switch state of descriptor */
ave_desc_switch(struct net_device * ndev,enum desc_state state)631*4882a593Smuzhiyun static int ave_desc_switch(struct net_device *ndev, enum desc_state state)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
634*4882a593Smuzhiyun 	int ret = 0;
635*4882a593Smuzhiyun 	u32 val;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	switch (state) {
638*4882a593Smuzhiyun 	case AVE_DESC_START:
639*4882a593Smuzhiyun 		writel(AVE_DESCC_TD | AVE_DESCC_RD0, priv->base + AVE_DESCC);
640*4882a593Smuzhiyun 		break;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	case AVE_DESC_STOP:
643*4882a593Smuzhiyun 		writel(0, priv->base + AVE_DESCC);
644*4882a593Smuzhiyun 		if (readl_poll_timeout(priv->base + AVE_DESCC, val, !val,
645*4882a593Smuzhiyun 				       150, 15000)) {
646*4882a593Smuzhiyun 			netdev_err(ndev, "can't stop descriptor\n");
647*4882a593Smuzhiyun 			ret = -EBUSY;
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 		break;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	case AVE_DESC_RX_SUSPEND:
652*4882a593Smuzhiyun 		val = readl(priv->base + AVE_DESCC);
653*4882a593Smuzhiyun 		val |= AVE_DESCC_RDSTP;
654*4882a593Smuzhiyun 		val &= ~AVE_DESCC_STATUS_MASK;
655*4882a593Smuzhiyun 		writel(val, priv->base + AVE_DESCC);
656*4882a593Smuzhiyun 		if (readl_poll_timeout(priv->base + AVE_DESCC, val,
657*4882a593Smuzhiyun 				       val & (AVE_DESCC_RDSTP << 16),
658*4882a593Smuzhiyun 				       150, 150000)) {
659*4882a593Smuzhiyun 			netdev_err(ndev, "can't suspend descriptor\n");
660*4882a593Smuzhiyun 			ret = -EBUSY;
661*4882a593Smuzhiyun 		}
662*4882a593Smuzhiyun 		break;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	case AVE_DESC_RX_PERMIT:
665*4882a593Smuzhiyun 		val = readl(priv->base + AVE_DESCC);
666*4882a593Smuzhiyun 		val &= ~AVE_DESCC_RDSTP;
667*4882a593Smuzhiyun 		val &= ~AVE_DESCC_STATUS_MASK;
668*4882a593Smuzhiyun 		writel(val, priv->base + AVE_DESCC);
669*4882a593Smuzhiyun 		break;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	default:
672*4882a593Smuzhiyun 		ret = -EINVAL;
673*4882a593Smuzhiyun 		break;
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	return ret;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
ave_tx_complete(struct net_device * ndev)679*4882a593Smuzhiyun static int ave_tx_complete(struct net_device *ndev)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
682*4882a593Smuzhiyun 	u32 proc_idx, done_idx, ndesc, cmdsts;
683*4882a593Smuzhiyun 	unsigned int nr_freebuf = 0;
684*4882a593Smuzhiyun 	unsigned int tx_packets = 0;
685*4882a593Smuzhiyun 	unsigned int tx_bytes = 0;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	proc_idx = priv->tx.proc_idx;
688*4882a593Smuzhiyun 	done_idx = priv->tx.done_idx;
689*4882a593Smuzhiyun 	ndesc    = priv->tx.ndesc;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	/* free pre-stored skb from done_idx to proc_idx */
692*4882a593Smuzhiyun 	while (proc_idx != done_idx) {
693*4882a593Smuzhiyun 		cmdsts = ave_desc_read_cmdsts(ndev, AVE_DESCID_TX, done_idx);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 		/* do nothing if owner is HW (==1 for Tx) */
696*4882a593Smuzhiyun 		if (cmdsts & AVE_STS_OWN)
697*4882a593Smuzhiyun 			break;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 		/* check Tx status and updates statistics */
700*4882a593Smuzhiyun 		if (cmdsts & AVE_STS_OK) {
701*4882a593Smuzhiyun 			tx_bytes += cmdsts & AVE_STS_PKTLEN_TX_MASK;
702*4882a593Smuzhiyun 			/* success */
703*4882a593Smuzhiyun 			if (cmdsts & AVE_STS_LAST)
704*4882a593Smuzhiyun 				tx_packets++;
705*4882a593Smuzhiyun 		} else {
706*4882a593Smuzhiyun 			/* error */
707*4882a593Smuzhiyun 			if (cmdsts & AVE_STS_LAST) {
708*4882a593Smuzhiyun 				priv->stats_tx.errors++;
709*4882a593Smuzhiyun 				if (cmdsts & (AVE_STS_OWC | AVE_STS_EC))
710*4882a593Smuzhiyun 					priv->stats_tx.collisions++;
711*4882a593Smuzhiyun 			}
712*4882a593Smuzhiyun 		}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 		/* release skb */
715*4882a593Smuzhiyun 		if (priv->tx.desc[done_idx].skbs) {
716*4882a593Smuzhiyun 			ave_dma_unmap(ndev, &priv->tx.desc[done_idx],
717*4882a593Smuzhiyun 				      DMA_TO_DEVICE);
718*4882a593Smuzhiyun 			dev_consume_skb_any(priv->tx.desc[done_idx].skbs);
719*4882a593Smuzhiyun 			priv->tx.desc[done_idx].skbs = NULL;
720*4882a593Smuzhiyun 			nr_freebuf++;
721*4882a593Smuzhiyun 		}
722*4882a593Smuzhiyun 		done_idx = (done_idx + 1) % ndesc;
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	priv->tx.done_idx = done_idx;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	/* update stats */
728*4882a593Smuzhiyun 	u64_stats_update_begin(&priv->stats_tx.syncp);
729*4882a593Smuzhiyun 	priv->stats_tx.packets += tx_packets;
730*4882a593Smuzhiyun 	priv->stats_tx.bytes   += tx_bytes;
731*4882a593Smuzhiyun 	u64_stats_update_end(&priv->stats_tx.syncp);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* wake queue for freeing buffer */
734*4882a593Smuzhiyun 	if (unlikely(netif_queue_stopped(ndev)) && nr_freebuf)
735*4882a593Smuzhiyun 		netif_wake_queue(ndev);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	return nr_freebuf;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
ave_rx_receive(struct net_device * ndev,int num)740*4882a593Smuzhiyun static int ave_rx_receive(struct net_device *ndev, int num)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
743*4882a593Smuzhiyun 	unsigned int rx_packets = 0;
744*4882a593Smuzhiyun 	unsigned int rx_bytes = 0;
745*4882a593Smuzhiyun 	u32 proc_idx, done_idx;
746*4882a593Smuzhiyun 	struct sk_buff *skb;
747*4882a593Smuzhiyun 	unsigned int pktlen;
748*4882a593Smuzhiyun 	int restpkt, npkts;
749*4882a593Smuzhiyun 	u32 ndesc, cmdsts;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	proc_idx = priv->rx.proc_idx;
752*4882a593Smuzhiyun 	done_idx = priv->rx.done_idx;
753*4882a593Smuzhiyun 	ndesc    = priv->rx.ndesc;
754*4882a593Smuzhiyun 	restpkt  = ((proc_idx + ndesc - 1) - done_idx) % ndesc;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	for (npkts = 0; npkts < num; npkts++) {
757*4882a593Smuzhiyun 		/* we can't receive more packet, so fill desc quickly */
758*4882a593Smuzhiyun 		if (--restpkt < 0)
759*4882a593Smuzhiyun 			break;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 		cmdsts = ave_desc_read_cmdsts(ndev, AVE_DESCID_RX, proc_idx);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 		/* do nothing if owner is HW (==0 for Rx) */
764*4882a593Smuzhiyun 		if (!(cmdsts & AVE_STS_OWN))
765*4882a593Smuzhiyun 			break;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 		if (!(cmdsts & AVE_STS_OK)) {
768*4882a593Smuzhiyun 			priv->stats_rx.errors++;
769*4882a593Smuzhiyun 			proc_idx = (proc_idx + 1) % ndesc;
770*4882a593Smuzhiyun 			continue;
771*4882a593Smuzhiyun 		}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 		pktlen = cmdsts & AVE_STS_PKTLEN_RX_MASK;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 		/* get skbuff for rx */
776*4882a593Smuzhiyun 		skb = priv->rx.desc[proc_idx].skbs;
777*4882a593Smuzhiyun 		priv->rx.desc[proc_idx].skbs = NULL;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		ave_dma_unmap(ndev, &priv->rx.desc[proc_idx], DMA_FROM_DEVICE);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 		skb->dev = ndev;
782*4882a593Smuzhiyun 		skb_put(skb, pktlen);
783*4882a593Smuzhiyun 		skb->protocol = eth_type_trans(skb, ndev);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		if ((cmdsts & AVE_STS_CSSV) && (!(cmdsts & AVE_STS_CSER)))
786*4882a593Smuzhiyun 			skb->ip_summed = CHECKSUM_UNNECESSARY;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 		rx_packets++;
789*4882a593Smuzhiyun 		rx_bytes += pktlen;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 		netif_receive_skb(skb);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 		proc_idx = (proc_idx + 1) % ndesc;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	priv->rx.proc_idx = proc_idx;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* update stats */
799*4882a593Smuzhiyun 	u64_stats_update_begin(&priv->stats_rx.syncp);
800*4882a593Smuzhiyun 	priv->stats_rx.packets += rx_packets;
801*4882a593Smuzhiyun 	priv->stats_rx.bytes   += rx_bytes;
802*4882a593Smuzhiyun 	u64_stats_update_end(&priv->stats_rx.syncp);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/* refill the Rx buffers */
805*4882a593Smuzhiyun 	while (proc_idx != done_idx) {
806*4882a593Smuzhiyun 		if (ave_rxdesc_prepare(ndev, done_idx))
807*4882a593Smuzhiyun 			break;
808*4882a593Smuzhiyun 		done_idx = (done_idx + 1) % ndesc;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	priv->rx.done_idx = done_idx;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	return npkts;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
ave_napi_poll_rx(struct napi_struct * napi,int budget)816*4882a593Smuzhiyun static int ave_napi_poll_rx(struct napi_struct *napi, int budget)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	struct ave_private *priv;
819*4882a593Smuzhiyun 	struct net_device *ndev;
820*4882a593Smuzhiyun 	int num;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	priv = container_of(napi, struct ave_private, napi_rx);
823*4882a593Smuzhiyun 	ndev = priv->ndev;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	num = ave_rx_receive(ndev, budget);
826*4882a593Smuzhiyun 	if (num < budget) {
827*4882a593Smuzhiyun 		napi_complete_done(napi, num);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 		/* enable Rx interrupt when NAPI finishes */
830*4882a593Smuzhiyun 		ave_irq_enable(ndev, AVE_GI_RXIINT);
831*4882a593Smuzhiyun 	}
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	return num;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
ave_napi_poll_tx(struct napi_struct * napi,int budget)836*4882a593Smuzhiyun static int ave_napi_poll_tx(struct napi_struct *napi, int budget)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct ave_private *priv;
839*4882a593Smuzhiyun 	struct net_device *ndev;
840*4882a593Smuzhiyun 	int num;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	priv = container_of(napi, struct ave_private, napi_tx);
843*4882a593Smuzhiyun 	ndev = priv->ndev;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	num = ave_tx_complete(ndev);
846*4882a593Smuzhiyun 	napi_complete(napi);
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	/* enable Tx interrupt when NAPI finishes */
849*4882a593Smuzhiyun 	ave_irq_enable(ndev, AVE_GI_TX);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	return num;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
ave_global_reset(struct net_device * ndev)854*4882a593Smuzhiyun static void ave_global_reset(struct net_device *ndev)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
857*4882a593Smuzhiyun 	u32 val;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	/* set config register */
860*4882a593Smuzhiyun 	val = AVE_CFGR_FLE | AVE_CFGR_IPFCEN | AVE_CFGR_CHE;
861*4882a593Smuzhiyun 	if (!phy_interface_mode_is_rgmii(priv->phy_mode))
862*4882a593Smuzhiyun 		val |= AVE_CFGR_MII;
863*4882a593Smuzhiyun 	writel(val, priv->base + AVE_CFGR);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	/* reset RMII register */
866*4882a593Smuzhiyun 	val = readl(priv->base + AVE_RSTCTRL);
867*4882a593Smuzhiyun 	val &= ~AVE_RSTCTRL_RMIIRST;
868*4882a593Smuzhiyun 	writel(val, priv->base + AVE_RSTCTRL);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* assert reset */
871*4882a593Smuzhiyun 	writel(AVE_GRR_GRST | AVE_GRR_PHYRST, priv->base + AVE_GRR);
872*4882a593Smuzhiyun 	msleep(20);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	/* 1st, negate PHY reset only */
875*4882a593Smuzhiyun 	writel(AVE_GRR_GRST, priv->base + AVE_GRR);
876*4882a593Smuzhiyun 	msleep(40);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* negate reset */
879*4882a593Smuzhiyun 	writel(0, priv->base + AVE_GRR);
880*4882a593Smuzhiyun 	msleep(40);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/* negate RMII register */
883*4882a593Smuzhiyun 	val = readl(priv->base + AVE_RSTCTRL);
884*4882a593Smuzhiyun 	val |= AVE_RSTCTRL_RMIIRST;
885*4882a593Smuzhiyun 	writel(val, priv->base + AVE_RSTCTRL);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	ave_irq_disable_all(ndev);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
ave_rxfifo_reset(struct net_device * ndev)890*4882a593Smuzhiyun static void ave_rxfifo_reset(struct net_device *ndev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
893*4882a593Smuzhiyun 	u32 rxcr_org;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	/* save and disable MAC receive op */
896*4882a593Smuzhiyun 	rxcr_org = readl(priv->base + AVE_RXCR);
897*4882a593Smuzhiyun 	writel(rxcr_org & (~AVE_RXCR_RXEN), priv->base + AVE_RXCR);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/* suspend Rx descriptor */
900*4882a593Smuzhiyun 	ave_desc_switch(ndev, AVE_DESC_RX_SUSPEND);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	/* receive all packets before descriptor starts */
903*4882a593Smuzhiyun 	ave_rx_receive(ndev, priv->rx.ndesc);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* assert reset */
906*4882a593Smuzhiyun 	writel(AVE_GRR_RXFFR, priv->base + AVE_GRR);
907*4882a593Smuzhiyun 	udelay(50);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	/* negate reset */
910*4882a593Smuzhiyun 	writel(0, priv->base + AVE_GRR);
911*4882a593Smuzhiyun 	udelay(20);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/* negate interrupt status */
914*4882a593Smuzhiyun 	writel(AVE_GI_RXOVF, priv->base + AVE_GISR);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* permit descriptor */
917*4882a593Smuzhiyun 	ave_desc_switch(ndev, AVE_DESC_RX_PERMIT);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/* restore MAC reccieve op */
920*4882a593Smuzhiyun 	writel(rxcr_org, priv->base + AVE_RXCR);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
ave_irq_handler(int irq,void * netdev)923*4882a593Smuzhiyun static irqreturn_t ave_irq_handler(int irq, void *netdev)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	struct net_device *ndev = (struct net_device *)netdev;
926*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
927*4882a593Smuzhiyun 	u32 gimr_val, gisr_val;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	gimr_val = ave_irq_disable_all(ndev);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	/* get interrupt status */
932*4882a593Smuzhiyun 	gisr_val = readl(priv->base + AVE_GISR);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	/* PHY */
935*4882a593Smuzhiyun 	if (gisr_val & AVE_GI_PHY)
936*4882a593Smuzhiyun 		writel(AVE_GI_PHY, priv->base + AVE_GISR);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* check exceeding packet */
939*4882a593Smuzhiyun 	if (gisr_val & AVE_GI_RXERR) {
940*4882a593Smuzhiyun 		writel(AVE_GI_RXERR, priv->base + AVE_GISR);
941*4882a593Smuzhiyun 		netdev_err(ndev, "receive a packet exceeding frame buffer\n");
942*4882a593Smuzhiyun 	}
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	gisr_val &= gimr_val;
945*4882a593Smuzhiyun 	if (!gisr_val)
946*4882a593Smuzhiyun 		goto exit_isr;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	/* RxFIFO overflow */
949*4882a593Smuzhiyun 	if (gisr_val & AVE_GI_RXOVF) {
950*4882a593Smuzhiyun 		priv->stats_rx.fifo_errors++;
951*4882a593Smuzhiyun 		ave_rxfifo_reset(ndev);
952*4882a593Smuzhiyun 		goto exit_isr;
953*4882a593Smuzhiyun 	}
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	/* Rx drop */
956*4882a593Smuzhiyun 	if (gisr_val & AVE_GI_RXDROP) {
957*4882a593Smuzhiyun 		priv->stats_rx.dropped++;
958*4882a593Smuzhiyun 		writel(AVE_GI_RXDROP, priv->base + AVE_GISR);
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/* Rx interval */
962*4882a593Smuzhiyun 	if (gisr_val & AVE_GI_RXIINT) {
963*4882a593Smuzhiyun 		napi_schedule(&priv->napi_rx);
964*4882a593Smuzhiyun 		/* still force to disable Rx interrupt until NAPI finishes */
965*4882a593Smuzhiyun 		gimr_val &= ~AVE_GI_RXIINT;
966*4882a593Smuzhiyun 	}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* Tx completed */
969*4882a593Smuzhiyun 	if (gisr_val & AVE_GI_TX) {
970*4882a593Smuzhiyun 		napi_schedule(&priv->napi_tx);
971*4882a593Smuzhiyun 		/* still force to disable Tx interrupt until NAPI finishes */
972*4882a593Smuzhiyun 		gimr_val &= ~AVE_GI_TX;
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun exit_isr:
976*4882a593Smuzhiyun 	ave_irq_restore(ndev, gimr_val);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	return IRQ_HANDLED;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun 
ave_pfsel_start(struct net_device * ndev,unsigned int entry)981*4882a593Smuzhiyun static int ave_pfsel_start(struct net_device *ndev, unsigned int entry)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
984*4882a593Smuzhiyun 	u32 val;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	if (WARN_ON(entry > AVE_PF_SIZE))
987*4882a593Smuzhiyun 		return -EINVAL;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	val = readl(priv->base + AVE_PFEN);
990*4882a593Smuzhiyun 	writel(val | BIT(entry), priv->base + AVE_PFEN);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	return 0;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun 
ave_pfsel_stop(struct net_device * ndev,unsigned int entry)995*4882a593Smuzhiyun static int ave_pfsel_stop(struct net_device *ndev, unsigned int entry)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
998*4882a593Smuzhiyun 	u32 val;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	if (WARN_ON(entry > AVE_PF_SIZE))
1001*4882a593Smuzhiyun 		return -EINVAL;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	val = readl(priv->base + AVE_PFEN);
1004*4882a593Smuzhiyun 	writel(val & ~BIT(entry), priv->base + AVE_PFEN);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	return 0;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
ave_pfsel_set_macaddr(struct net_device * ndev,unsigned int entry,const unsigned char * mac_addr,unsigned int set_size)1009*4882a593Smuzhiyun static int ave_pfsel_set_macaddr(struct net_device *ndev,
1010*4882a593Smuzhiyun 				 unsigned int entry,
1011*4882a593Smuzhiyun 				 const unsigned char *mac_addr,
1012*4882a593Smuzhiyun 				 unsigned int set_size)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	if (WARN_ON(entry > AVE_PF_SIZE))
1017*4882a593Smuzhiyun 		return -EINVAL;
1018*4882a593Smuzhiyun 	if (WARN_ON(set_size > 6))
1019*4882a593Smuzhiyun 		return -EINVAL;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	ave_pfsel_stop(ndev, entry);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	/* set MAC address for the filter */
1024*4882a593Smuzhiyun 	ave_hw_write_macaddr(ndev, mac_addr,
1025*4882a593Smuzhiyun 			     AVE_PKTF(entry), AVE_PKTF(entry) + 4);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	/* set byte mask */
1028*4882a593Smuzhiyun 	writel(GENMASK(31, set_size) & AVE_PFMBYTE_MASK0,
1029*4882a593Smuzhiyun 	       priv->base + AVE_PFMBYTE(entry));
1030*4882a593Smuzhiyun 	writel(AVE_PFMBYTE_MASK1, priv->base + AVE_PFMBYTE(entry) + 4);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	/* set bit mask filter */
1033*4882a593Smuzhiyun 	writel(AVE_PFMBIT_MASK, priv->base + AVE_PFMBIT(entry));
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	/* set selector to ring 0 */
1036*4882a593Smuzhiyun 	writel(0, priv->base + AVE_PFSEL(entry));
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/* restart filter */
1039*4882a593Smuzhiyun 	ave_pfsel_start(ndev, entry);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	return 0;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
ave_pfsel_set_promisc(struct net_device * ndev,unsigned int entry,u32 rxring)1044*4882a593Smuzhiyun static void ave_pfsel_set_promisc(struct net_device *ndev,
1045*4882a593Smuzhiyun 				  unsigned int entry, u32 rxring)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	if (WARN_ON(entry > AVE_PF_SIZE))
1050*4882a593Smuzhiyun 		return;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	ave_pfsel_stop(ndev, entry);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	/* set byte mask */
1055*4882a593Smuzhiyun 	writel(AVE_PFMBYTE_MASK0, priv->base + AVE_PFMBYTE(entry));
1056*4882a593Smuzhiyun 	writel(AVE_PFMBYTE_MASK1, priv->base + AVE_PFMBYTE(entry) + 4);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	/* set bit mask filter */
1059*4882a593Smuzhiyun 	writel(AVE_PFMBIT_MASK, priv->base + AVE_PFMBIT(entry));
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	/* set selector to rxring */
1062*4882a593Smuzhiyun 	writel(rxring, priv->base + AVE_PFSEL(entry));
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	ave_pfsel_start(ndev, entry);
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun 
ave_pfsel_init(struct net_device * ndev)1067*4882a593Smuzhiyun static void ave_pfsel_init(struct net_device *ndev)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun 	unsigned char bcast_mac[ETH_ALEN];
1070*4882a593Smuzhiyun 	int i;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	eth_broadcast_addr(bcast_mac);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	for (i = 0; i < AVE_PF_SIZE; i++)
1075*4882a593Smuzhiyun 		ave_pfsel_stop(ndev, i);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	/* promiscious entry, select ring 0 */
1078*4882a593Smuzhiyun 	ave_pfsel_set_promisc(ndev, AVE_PFNUM_FILTER, 0);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	/* unicast entry */
1081*4882a593Smuzhiyun 	ave_pfsel_set_macaddr(ndev, AVE_PFNUM_UNICAST, ndev->dev_addr, 6);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	/* broadcast entry */
1084*4882a593Smuzhiyun 	ave_pfsel_set_macaddr(ndev, AVE_PFNUM_BROADCAST, bcast_mac, 6);
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
ave_phy_adjust_link(struct net_device * ndev)1087*4882a593Smuzhiyun static void ave_phy_adjust_link(struct net_device *ndev)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1090*4882a593Smuzhiyun 	struct phy_device *phydev = ndev->phydev;
1091*4882a593Smuzhiyun 	u32 val, txcr, rxcr, rxcr_org;
1092*4882a593Smuzhiyun 	u16 rmt_adv = 0, lcl_adv = 0;
1093*4882a593Smuzhiyun 	u8 cap;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	/* set RGMII speed */
1096*4882a593Smuzhiyun 	val = readl(priv->base + AVE_TXCR);
1097*4882a593Smuzhiyun 	val &= ~(AVE_TXCR_TXSPD_100 | AVE_TXCR_TXSPD_1G);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	if (phy_interface_is_rgmii(phydev) && phydev->speed == SPEED_1000)
1100*4882a593Smuzhiyun 		val |= AVE_TXCR_TXSPD_1G;
1101*4882a593Smuzhiyun 	else if (phydev->speed == SPEED_100)
1102*4882a593Smuzhiyun 		val |= AVE_TXCR_TXSPD_100;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	writel(val, priv->base + AVE_TXCR);
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	/* set RMII speed (100M/10M only) */
1107*4882a593Smuzhiyun 	if (!phy_interface_is_rgmii(phydev)) {
1108*4882a593Smuzhiyun 		val = readl(priv->base + AVE_LINKSEL);
1109*4882a593Smuzhiyun 		if (phydev->speed == SPEED_10)
1110*4882a593Smuzhiyun 			val &= ~AVE_LINKSEL_100M;
1111*4882a593Smuzhiyun 		else
1112*4882a593Smuzhiyun 			val |= AVE_LINKSEL_100M;
1113*4882a593Smuzhiyun 		writel(val, priv->base + AVE_LINKSEL);
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	/* check current RXCR/TXCR */
1117*4882a593Smuzhiyun 	rxcr = readl(priv->base + AVE_RXCR);
1118*4882a593Smuzhiyun 	txcr = readl(priv->base + AVE_TXCR);
1119*4882a593Smuzhiyun 	rxcr_org = rxcr;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	if (phydev->duplex) {
1122*4882a593Smuzhiyun 		rxcr |= AVE_RXCR_FDUPEN;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 		if (phydev->pause)
1125*4882a593Smuzhiyun 			rmt_adv |= LPA_PAUSE_CAP;
1126*4882a593Smuzhiyun 		if (phydev->asym_pause)
1127*4882a593Smuzhiyun 			rmt_adv |= LPA_PAUSE_ASYM;
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 		lcl_adv = linkmode_adv_to_lcl_adv_t(phydev->advertising);
1130*4882a593Smuzhiyun 		cap = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
1131*4882a593Smuzhiyun 		if (cap & FLOW_CTRL_TX)
1132*4882a593Smuzhiyun 			txcr |= AVE_TXCR_FLOCTR;
1133*4882a593Smuzhiyun 		else
1134*4882a593Smuzhiyun 			txcr &= ~AVE_TXCR_FLOCTR;
1135*4882a593Smuzhiyun 		if (cap & FLOW_CTRL_RX)
1136*4882a593Smuzhiyun 			rxcr |= AVE_RXCR_FLOCTR;
1137*4882a593Smuzhiyun 		else
1138*4882a593Smuzhiyun 			rxcr &= ~AVE_RXCR_FLOCTR;
1139*4882a593Smuzhiyun 	} else {
1140*4882a593Smuzhiyun 		rxcr &= ~AVE_RXCR_FDUPEN;
1141*4882a593Smuzhiyun 		rxcr &= ~AVE_RXCR_FLOCTR;
1142*4882a593Smuzhiyun 		txcr &= ~AVE_TXCR_FLOCTR;
1143*4882a593Smuzhiyun 	}
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	if (rxcr_org != rxcr) {
1146*4882a593Smuzhiyun 		/* disable Rx mac */
1147*4882a593Smuzhiyun 		writel(rxcr & ~AVE_RXCR_RXEN, priv->base + AVE_RXCR);
1148*4882a593Smuzhiyun 		/* change and enable TX/Rx mac */
1149*4882a593Smuzhiyun 		writel(txcr, priv->base + AVE_TXCR);
1150*4882a593Smuzhiyun 		writel(rxcr, priv->base + AVE_RXCR);
1151*4882a593Smuzhiyun 	}
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	phy_print_status(phydev);
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun 
ave_macaddr_init(struct net_device * ndev)1156*4882a593Smuzhiyun static void ave_macaddr_init(struct net_device *ndev)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun 	ave_hw_write_macaddr(ndev, ndev->dev_addr, AVE_RXMAC1R, AVE_RXMAC2R);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	/* pfsel unicast entry */
1161*4882a593Smuzhiyun 	ave_pfsel_set_macaddr(ndev, AVE_PFNUM_UNICAST, ndev->dev_addr, 6);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun 
ave_init(struct net_device * ndev)1164*4882a593Smuzhiyun static int ave_init(struct net_device *ndev)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun 	struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
1167*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1168*4882a593Smuzhiyun 	struct device *dev = ndev->dev.parent;
1169*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1170*4882a593Smuzhiyun 	struct device_node *mdio_np;
1171*4882a593Smuzhiyun 	struct phy_device *phydev;
1172*4882a593Smuzhiyun 	int nc, nr, ret;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	/* enable clk because of hw access until ndo_open */
1175*4882a593Smuzhiyun 	for (nc = 0; nc < priv->nclks; nc++) {
1176*4882a593Smuzhiyun 		ret = clk_prepare_enable(priv->clk[nc]);
1177*4882a593Smuzhiyun 		if (ret) {
1178*4882a593Smuzhiyun 			dev_err(dev, "can't enable clock\n");
1179*4882a593Smuzhiyun 			goto out_clk_disable;
1180*4882a593Smuzhiyun 		}
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	for (nr = 0; nr < priv->nrsts; nr++) {
1184*4882a593Smuzhiyun 		ret = reset_control_deassert(priv->rst[nr]);
1185*4882a593Smuzhiyun 		if (ret) {
1186*4882a593Smuzhiyun 			dev_err(dev, "can't deassert reset\n");
1187*4882a593Smuzhiyun 			goto out_reset_assert;
1188*4882a593Smuzhiyun 		}
1189*4882a593Smuzhiyun 	}
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->regmap, SG_ETPINMODE,
1192*4882a593Smuzhiyun 				 priv->pinmode_mask, priv->pinmode_val);
1193*4882a593Smuzhiyun 	if (ret)
1194*4882a593Smuzhiyun 		goto out_reset_assert;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	ave_global_reset(ndev);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	mdio_np = of_get_child_by_name(np, "mdio");
1199*4882a593Smuzhiyun 	if (!mdio_np) {
1200*4882a593Smuzhiyun 		dev_err(dev, "mdio node not found\n");
1201*4882a593Smuzhiyun 		ret = -EINVAL;
1202*4882a593Smuzhiyun 		goto out_reset_assert;
1203*4882a593Smuzhiyun 	}
1204*4882a593Smuzhiyun 	ret = of_mdiobus_register(priv->mdio, mdio_np);
1205*4882a593Smuzhiyun 	of_node_put(mdio_np);
1206*4882a593Smuzhiyun 	if (ret) {
1207*4882a593Smuzhiyun 		dev_err(dev, "failed to register mdiobus\n");
1208*4882a593Smuzhiyun 		goto out_reset_assert;
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	phydev = of_phy_get_and_connect(ndev, np, ave_phy_adjust_link);
1212*4882a593Smuzhiyun 	if (!phydev) {
1213*4882a593Smuzhiyun 		dev_err(dev, "could not attach to PHY\n");
1214*4882a593Smuzhiyun 		ret = -ENODEV;
1215*4882a593Smuzhiyun 		goto out_mdio_unregister;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	priv->phydev = phydev;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	ave_ethtool_get_wol(ndev, &wol);
1221*4882a593Smuzhiyun 	device_set_wakeup_capable(&ndev->dev, !!wol.supported);
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	/* set wol initial state disabled */
1224*4882a593Smuzhiyun 	wol.wolopts = 0;
1225*4882a593Smuzhiyun 	__ave_ethtool_set_wol(ndev, &wol);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	if (!phy_interface_is_rgmii(phydev))
1228*4882a593Smuzhiyun 		phy_set_max_speed(phydev, SPEED_100);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	phy_support_asym_pause(phydev);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	phy_attached_info(phydev);
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	return 0;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun out_mdio_unregister:
1237*4882a593Smuzhiyun 	mdiobus_unregister(priv->mdio);
1238*4882a593Smuzhiyun out_reset_assert:
1239*4882a593Smuzhiyun 	while (--nr >= 0)
1240*4882a593Smuzhiyun 		reset_control_assert(priv->rst[nr]);
1241*4882a593Smuzhiyun out_clk_disable:
1242*4882a593Smuzhiyun 	while (--nc >= 0)
1243*4882a593Smuzhiyun 		clk_disable_unprepare(priv->clk[nc]);
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	return ret;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun 
ave_uninit(struct net_device * ndev)1248*4882a593Smuzhiyun static void ave_uninit(struct net_device *ndev)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1251*4882a593Smuzhiyun 	int i;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	phy_disconnect(priv->phydev);
1254*4882a593Smuzhiyun 	mdiobus_unregister(priv->mdio);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	/* disable clk because of hw access after ndo_stop */
1257*4882a593Smuzhiyun 	for (i = 0; i < priv->nrsts; i++)
1258*4882a593Smuzhiyun 		reset_control_assert(priv->rst[i]);
1259*4882a593Smuzhiyun 	for (i = 0; i < priv->nclks; i++)
1260*4882a593Smuzhiyun 		clk_disable_unprepare(priv->clk[i]);
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
ave_open(struct net_device * ndev)1263*4882a593Smuzhiyun static int ave_open(struct net_device *ndev)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1266*4882a593Smuzhiyun 	int entry;
1267*4882a593Smuzhiyun 	int ret;
1268*4882a593Smuzhiyun 	u32 val;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	ret = request_irq(priv->irq, ave_irq_handler, IRQF_SHARED, ndev->name,
1271*4882a593Smuzhiyun 			  ndev);
1272*4882a593Smuzhiyun 	if (ret)
1273*4882a593Smuzhiyun 		return ret;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	priv->tx.desc = kcalloc(priv->tx.ndesc, sizeof(*priv->tx.desc),
1276*4882a593Smuzhiyun 				GFP_KERNEL);
1277*4882a593Smuzhiyun 	if (!priv->tx.desc) {
1278*4882a593Smuzhiyun 		ret = -ENOMEM;
1279*4882a593Smuzhiyun 		goto out_free_irq;
1280*4882a593Smuzhiyun 	}
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	priv->rx.desc = kcalloc(priv->rx.ndesc, sizeof(*priv->rx.desc),
1283*4882a593Smuzhiyun 				GFP_KERNEL);
1284*4882a593Smuzhiyun 	if (!priv->rx.desc) {
1285*4882a593Smuzhiyun 		kfree(priv->tx.desc);
1286*4882a593Smuzhiyun 		ret = -ENOMEM;
1287*4882a593Smuzhiyun 		goto out_free_irq;
1288*4882a593Smuzhiyun 	}
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	/* initialize Tx work and descriptor */
1291*4882a593Smuzhiyun 	priv->tx.proc_idx = 0;
1292*4882a593Smuzhiyun 	priv->tx.done_idx = 0;
1293*4882a593Smuzhiyun 	for (entry = 0; entry < priv->tx.ndesc; entry++) {
1294*4882a593Smuzhiyun 		ave_desc_write_cmdsts(ndev, AVE_DESCID_TX, entry, 0);
1295*4882a593Smuzhiyun 		ave_desc_write_addr(ndev, AVE_DESCID_TX, entry, 0);
1296*4882a593Smuzhiyun 	}
1297*4882a593Smuzhiyun 	writel(AVE_TXDC_ADDR_START |
1298*4882a593Smuzhiyun 	       (((priv->tx.ndesc * priv->desc_size) << 16) & AVE_TXDC_SIZE),
1299*4882a593Smuzhiyun 	       priv->base + AVE_TXDC);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	/* initialize Rx work and descriptor */
1302*4882a593Smuzhiyun 	priv->rx.proc_idx = 0;
1303*4882a593Smuzhiyun 	priv->rx.done_idx = 0;
1304*4882a593Smuzhiyun 	for (entry = 0; entry < priv->rx.ndesc; entry++) {
1305*4882a593Smuzhiyun 		if (ave_rxdesc_prepare(ndev, entry))
1306*4882a593Smuzhiyun 			break;
1307*4882a593Smuzhiyun 	}
1308*4882a593Smuzhiyun 	writel(AVE_RXDC0_ADDR_START |
1309*4882a593Smuzhiyun 	       (((priv->rx.ndesc * priv->desc_size) << 16) & AVE_RXDC0_SIZE),
1310*4882a593Smuzhiyun 	       priv->base + AVE_RXDC0);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	ave_desc_switch(ndev, AVE_DESC_START);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	ave_pfsel_init(ndev);
1315*4882a593Smuzhiyun 	ave_macaddr_init(ndev);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	/* set Rx configuration */
1318*4882a593Smuzhiyun 	/* full duplex, enable pause drop, enalbe flow control */
1319*4882a593Smuzhiyun 	val = AVE_RXCR_RXEN | AVE_RXCR_FDUPEN | AVE_RXCR_DRPEN |
1320*4882a593Smuzhiyun 		AVE_RXCR_FLOCTR | (AVE_MAX_ETHFRAME & AVE_RXCR_MPSIZ_MASK);
1321*4882a593Smuzhiyun 	writel(val, priv->base + AVE_RXCR);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	/* set Tx configuration */
1324*4882a593Smuzhiyun 	/* enable flow control, disable loopback */
1325*4882a593Smuzhiyun 	writel(AVE_TXCR_FLOCTR, priv->base + AVE_TXCR);
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	/* enable timer, clear EN,INTM, and mask interval unit(BSCK) */
1328*4882a593Smuzhiyun 	val = readl(priv->base + AVE_IIRQC) & AVE_IIRQC_BSCK;
1329*4882a593Smuzhiyun 	val |= AVE_IIRQC_EN0 | (AVE_INTM_COUNT << 16);
1330*4882a593Smuzhiyun 	writel(val, priv->base + AVE_IIRQC);
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	val = AVE_GI_RXIINT | AVE_GI_RXOVF | AVE_GI_TX | AVE_GI_RXDROP;
1333*4882a593Smuzhiyun 	ave_irq_restore(ndev, val);
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	napi_enable(&priv->napi_rx);
1336*4882a593Smuzhiyun 	napi_enable(&priv->napi_tx);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	phy_start(ndev->phydev);
1339*4882a593Smuzhiyun 	phy_start_aneg(ndev->phydev);
1340*4882a593Smuzhiyun 	netif_start_queue(ndev);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	return 0;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun out_free_irq:
1345*4882a593Smuzhiyun 	disable_irq(priv->irq);
1346*4882a593Smuzhiyun 	free_irq(priv->irq, ndev);
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	return ret;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun 
ave_stop(struct net_device * ndev)1351*4882a593Smuzhiyun static int ave_stop(struct net_device *ndev)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1354*4882a593Smuzhiyun 	int entry;
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	ave_irq_disable_all(ndev);
1357*4882a593Smuzhiyun 	disable_irq(priv->irq);
1358*4882a593Smuzhiyun 	free_irq(priv->irq, ndev);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	netif_tx_disable(ndev);
1361*4882a593Smuzhiyun 	phy_stop(ndev->phydev);
1362*4882a593Smuzhiyun 	napi_disable(&priv->napi_tx);
1363*4882a593Smuzhiyun 	napi_disable(&priv->napi_rx);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	ave_desc_switch(ndev, AVE_DESC_STOP);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	/* free Tx buffer */
1368*4882a593Smuzhiyun 	for (entry = 0; entry < priv->tx.ndesc; entry++) {
1369*4882a593Smuzhiyun 		if (!priv->tx.desc[entry].skbs)
1370*4882a593Smuzhiyun 			continue;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 		ave_dma_unmap(ndev, &priv->tx.desc[entry], DMA_TO_DEVICE);
1373*4882a593Smuzhiyun 		dev_kfree_skb_any(priv->tx.desc[entry].skbs);
1374*4882a593Smuzhiyun 		priv->tx.desc[entry].skbs = NULL;
1375*4882a593Smuzhiyun 	}
1376*4882a593Smuzhiyun 	priv->tx.proc_idx = 0;
1377*4882a593Smuzhiyun 	priv->tx.done_idx = 0;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	/* free Rx buffer */
1380*4882a593Smuzhiyun 	for (entry = 0; entry < priv->rx.ndesc; entry++) {
1381*4882a593Smuzhiyun 		if (!priv->rx.desc[entry].skbs)
1382*4882a593Smuzhiyun 			continue;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 		ave_dma_unmap(ndev, &priv->rx.desc[entry], DMA_FROM_DEVICE);
1385*4882a593Smuzhiyun 		dev_kfree_skb_any(priv->rx.desc[entry].skbs);
1386*4882a593Smuzhiyun 		priv->rx.desc[entry].skbs = NULL;
1387*4882a593Smuzhiyun 	}
1388*4882a593Smuzhiyun 	priv->rx.proc_idx = 0;
1389*4882a593Smuzhiyun 	priv->rx.done_idx = 0;
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	kfree(priv->tx.desc);
1392*4882a593Smuzhiyun 	kfree(priv->rx.desc);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	return 0;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
ave_start_xmit(struct sk_buff * skb,struct net_device * ndev)1397*4882a593Smuzhiyun static netdev_tx_t ave_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1400*4882a593Smuzhiyun 	u32 proc_idx, done_idx, ndesc, cmdsts;
1401*4882a593Smuzhiyun 	int ret, freepkt;
1402*4882a593Smuzhiyun 	dma_addr_t paddr;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	proc_idx = priv->tx.proc_idx;
1405*4882a593Smuzhiyun 	done_idx = priv->tx.done_idx;
1406*4882a593Smuzhiyun 	ndesc = priv->tx.ndesc;
1407*4882a593Smuzhiyun 	freepkt = ((done_idx + ndesc - 1) - proc_idx) % ndesc;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	/* stop queue when not enough entry */
1410*4882a593Smuzhiyun 	if (unlikely(freepkt < 1)) {
1411*4882a593Smuzhiyun 		netif_stop_queue(ndev);
1412*4882a593Smuzhiyun 		return NETDEV_TX_BUSY;
1413*4882a593Smuzhiyun 	}
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	/* add padding for short packet */
1416*4882a593Smuzhiyun 	if (skb_put_padto(skb, ETH_ZLEN)) {
1417*4882a593Smuzhiyun 		priv->stats_tx.dropped++;
1418*4882a593Smuzhiyun 		return NETDEV_TX_OK;
1419*4882a593Smuzhiyun 	}
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	/* map Tx buffer
1422*4882a593Smuzhiyun 	 * Tx buffer set to the Tx descriptor doesn't have any restriction.
1423*4882a593Smuzhiyun 	 */
1424*4882a593Smuzhiyun 	ret = ave_dma_map(ndev, &priv->tx.desc[proc_idx],
1425*4882a593Smuzhiyun 			  skb->data, skb->len, DMA_TO_DEVICE, &paddr);
1426*4882a593Smuzhiyun 	if (ret) {
1427*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
1428*4882a593Smuzhiyun 		priv->stats_tx.dropped++;
1429*4882a593Smuzhiyun 		return NETDEV_TX_OK;
1430*4882a593Smuzhiyun 	}
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	priv->tx.desc[proc_idx].skbs = skb;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	ave_desc_write_addr(ndev, AVE_DESCID_TX, proc_idx, paddr);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	cmdsts = AVE_STS_OWN | AVE_STS_1ST | AVE_STS_LAST |
1437*4882a593Smuzhiyun 		(skb->len & AVE_STS_PKTLEN_TX_MASK);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	/* set interrupt per AVE_FORCE_TXINTCNT or when queue is stopped */
1440*4882a593Smuzhiyun 	if (!(proc_idx % AVE_FORCE_TXINTCNT) || netif_queue_stopped(ndev))
1441*4882a593Smuzhiyun 		cmdsts |= AVE_STS_INTR;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	/* disable checksum calculation when skb doesn't calurate checksum */
1444*4882a593Smuzhiyun 	if (skb->ip_summed == CHECKSUM_NONE ||
1445*4882a593Smuzhiyun 	    skb->ip_summed == CHECKSUM_UNNECESSARY)
1446*4882a593Smuzhiyun 		cmdsts |= AVE_STS_NOCSUM;
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	ave_desc_write_cmdsts(ndev, AVE_DESCID_TX, proc_idx, cmdsts);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	priv->tx.proc_idx = (proc_idx + 1) % ndesc;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	return NETDEV_TX_OK;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun 
ave_ioctl(struct net_device * ndev,struct ifreq * ifr,int cmd)1455*4882a593Smuzhiyun static int ave_ioctl(struct net_device *ndev, struct ifreq *ifr, int cmd)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun 	return phy_mii_ioctl(ndev->phydev, ifr, cmd);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun static const u8 v4multi_macadr[] = { 0x01, 0x00, 0x00, 0x00, 0x00, 0x00 };
1461*4882a593Smuzhiyun static const u8 v6multi_macadr[] = { 0x33, 0x00, 0x00, 0x00, 0x00, 0x00 };
1462*4882a593Smuzhiyun 
ave_set_rx_mode(struct net_device * ndev)1463*4882a593Smuzhiyun static void ave_set_rx_mode(struct net_device *ndev)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1466*4882a593Smuzhiyun 	struct netdev_hw_addr *hw_adr;
1467*4882a593Smuzhiyun 	int count, mc_cnt;
1468*4882a593Smuzhiyun 	u32 val;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	/* MAC addr filter enable for promiscious mode */
1471*4882a593Smuzhiyun 	mc_cnt = netdev_mc_count(ndev);
1472*4882a593Smuzhiyun 	val = readl(priv->base + AVE_RXCR);
1473*4882a593Smuzhiyun 	if (ndev->flags & IFF_PROMISC || !mc_cnt)
1474*4882a593Smuzhiyun 		val &= ~AVE_RXCR_AFEN;
1475*4882a593Smuzhiyun 	else
1476*4882a593Smuzhiyun 		val |= AVE_RXCR_AFEN;
1477*4882a593Smuzhiyun 	writel(val, priv->base + AVE_RXCR);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	/* set all multicast address */
1480*4882a593Smuzhiyun 	if ((ndev->flags & IFF_ALLMULTI) || mc_cnt > AVE_PF_MULTICAST_SIZE) {
1481*4882a593Smuzhiyun 		ave_pfsel_set_macaddr(ndev, AVE_PFNUM_MULTICAST,
1482*4882a593Smuzhiyun 				      v4multi_macadr, 1);
1483*4882a593Smuzhiyun 		ave_pfsel_set_macaddr(ndev, AVE_PFNUM_MULTICAST + 1,
1484*4882a593Smuzhiyun 				      v6multi_macadr, 1);
1485*4882a593Smuzhiyun 	} else {
1486*4882a593Smuzhiyun 		/* stop all multicast filter */
1487*4882a593Smuzhiyun 		for (count = 0; count < AVE_PF_MULTICAST_SIZE; count++)
1488*4882a593Smuzhiyun 			ave_pfsel_stop(ndev, AVE_PFNUM_MULTICAST + count);
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 		/* set multicast addresses */
1491*4882a593Smuzhiyun 		count = 0;
1492*4882a593Smuzhiyun 		netdev_for_each_mc_addr(hw_adr, ndev) {
1493*4882a593Smuzhiyun 			if (count == mc_cnt)
1494*4882a593Smuzhiyun 				break;
1495*4882a593Smuzhiyun 			ave_pfsel_set_macaddr(ndev, AVE_PFNUM_MULTICAST + count,
1496*4882a593Smuzhiyun 					      hw_adr->addr, 6);
1497*4882a593Smuzhiyun 			count++;
1498*4882a593Smuzhiyun 		}
1499*4882a593Smuzhiyun 	}
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun 
ave_get_stats64(struct net_device * ndev,struct rtnl_link_stats64 * stats)1502*4882a593Smuzhiyun static void ave_get_stats64(struct net_device *ndev,
1503*4882a593Smuzhiyun 			    struct rtnl_link_stats64 *stats)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1506*4882a593Smuzhiyun 	unsigned int start;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	do {
1509*4882a593Smuzhiyun 		start = u64_stats_fetch_begin_irq(&priv->stats_rx.syncp);
1510*4882a593Smuzhiyun 		stats->rx_packets = priv->stats_rx.packets;
1511*4882a593Smuzhiyun 		stats->rx_bytes	  = priv->stats_rx.bytes;
1512*4882a593Smuzhiyun 	} while (u64_stats_fetch_retry_irq(&priv->stats_rx.syncp, start));
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	do {
1515*4882a593Smuzhiyun 		start = u64_stats_fetch_begin_irq(&priv->stats_tx.syncp);
1516*4882a593Smuzhiyun 		stats->tx_packets = priv->stats_tx.packets;
1517*4882a593Smuzhiyun 		stats->tx_bytes	  = priv->stats_tx.bytes;
1518*4882a593Smuzhiyun 	} while (u64_stats_fetch_retry_irq(&priv->stats_tx.syncp, start));
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	stats->rx_errors      = priv->stats_rx.errors;
1521*4882a593Smuzhiyun 	stats->tx_errors      = priv->stats_tx.errors;
1522*4882a593Smuzhiyun 	stats->rx_dropped     = priv->stats_rx.dropped;
1523*4882a593Smuzhiyun 	stats->tx_dropped     = priv->stats_tx.dropped;
1524*4882a593Smuzhiyun 	stats->rx_fifo_errors = priv->stats_rx.fifo_errors;
1525*4882a593Smuzhiyun 	stats->collisions     = priv->stats_tx.collisions;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun 
ave_set_mac_address(struct net_device * ndev,void * p)1528*4882a593Smuzhiyun static int ave_set_mac_address(struct net_device *ndev, void *p)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun 	int ret = eth_mac_addr(ndev, p);
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	if (ret)
1533*4882a593Smuzhiyun 		return ret;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	ave_macaddr_init(ndev);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	return 0;
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun static const struct net_device_ops ave_netdev_ops = {
1541*4882a593Smuzhiyun 	.ndo_init		= ave_init,
1542*4882a593Smuzhiyun 	.ndo_uninit		= ave_uninit,
1543*4882a593Smuzhiyun 	.ndo_open		= ave_open,
1544*4882a593Smuzhiyun 	.ndo_stop		= ave_stop,
1545*4882a593Smuzhiyun 	.ndo_start_xmit		= ave_start_xmit,
1546*4882a593Smuzhiyun 	.ndo_do_ioctl		= ave_ioctl,
1547*4882a593Smuzhiyun 	.ndo_set_rx_mode	= ave_set_rx_mode,
1548*4882a593Smuzhiyun 	.ndo_get_stats64	= ave_get_stats64,
1549*4882a593Smuzhiyun 	.ndo_set_mac_address	= ave_set_mac_address,
1550*4882a593Smuzhiyun };
1551*4882a593Smuzhiyun 
ave_probe(struct platform_device * pdev)1552*4882a593Smuzhiyun static int ave_probe(struct platform_device *pdev)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun 	const struct ave_soc_data *data;
1555*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1556*4882a593Smuzhiyun 	char buf[ETHTOOL_FWVERS_LEN];
1557*4882a593Smuzhiyun 	struct of_phandle_args args;
1558*4882a593Smuzhiyun 	phy_interface_t phy_mode;
1559*4882a593Smuzhiyun 	struct ave_private *priv;
1560*4882a593Smuzhiyun 	struct net_device *ndev;
1561*4882a593Smuzhiyun 	struct device_node *np;
1562*4882a593Smuzhiyun 	const void *mac_addr;
1563*4882a593Smuzhiyun 	void __iomem *base;
1564*4882a593Smuzhiyun 	const char *name;
1565*4882a593Smuzhiyun 	int i, irq, ret;
1566*4882a593Smuzhiyun 	u64 dma_mask;
1567*4882a593Smuzhiyun 	u32 ave_id;
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	data = of_device_get_match_data(dev);
1570*4882a593Smuzhiyun 	if (WARN_ON(!data))
1571*4882a593Smuzhiyun 		return -EINVAL;
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	np = dev->of_node;
1574*4882a593Smuzhiyun 	ret = of_get_phy_mode(np, &phy_mode);
1575*4882a593Smuzhiyun 	if (ret) {
1576*4882a593Smuzhiyun 		dev_err(dev, "phy-mode not found\n");
1577*4882a593Smuzhiyun 		return ret;
1578*4882a593Smuzhiyun 	}
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1581*4882a593Smuzhiyun 	if (irq < 0)
1582*4882a593Smuzhiyun 		return irq;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
1585*4882a593Smuzhiyun 	if (IS_ERR(base))
1586*4882a593Smuzhiyun 		return PTR_ERR(base);
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	ndev = devm_alloc_etherdev(dev, sizeof(struct ave_private));
1589*4882a593Smuzhiyun 	if (!ndev) {
1590*4882a593Smuzhiyun 		dev_err(dev, "can't allocate ethernet device\n");
1591*4882a593Smuzhiyun 		return -ENOMEM;
1592*4882a593Smuzhiyun 	}
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	ndev->netdev_ops = &ave_netdev_ops;
1595*4882a593Smuzhiyun 	ndev->ethtool_ops = &ave_ethtool_ops;
1596*4882a593Smuzhiyun 	SET_NETDEV_DEV(ndev, dev);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	ndev->features    |= (NETIF_F_IP_CSUM | NETIF_F_RXCSUM);
1599*4882a593Smuzhiyun 	ndev->hw_features |= (NETIF_F_IP_CSUM | NETIF_F_RXCSUM);
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	ndev->max_mtu = AVE_MAX_ETHFRAME - (ETH_HLEN + ETH_FCS_LEN);
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	mac_addr = of_get_mac_address(np);
1604*4882a593Smuzhiyun 	if (!IS_ERR(mac_addr))
1605*4882a593Smuzhiyun 		ether_addr_copy(ndev->dev_addr, mac_addr);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	/* if the mac address is invalid, use random mac address */
1608*4882a593Smuzhiyun 	if (!is_valid_ether_addr(ndev->dev_addr)) {
1609*4882a593Smuzhiyun 		eth_hw_addr_random(ndev);
1610*4882a593Smuzhiyun 		dev_warn(dev, "Using random MAC address: %pM\n",
1611*4882a593Smuzhiyun 			 ndev->dev_addr);
1612*4882a593Smuzhiyun 	}
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	priv = netdev_priv(ndev);
1615*4882a593Smuzhiyun 	priv->base = base;
1616*4882a593Smuzhiyun 	priv->irq = irq;
1617*4882a593Smuzhiyun 	priv->ndev = ndev;
1618*4882a593Smuzhiyun 	priv->msg_enable = netif_msg_init(-1, AVE_DEFAULT_MSG_ENABLE);
1619*4882a593Smuzhiyun 	priv->phy_mode = phy_mode;
1620*4882a593Smuzhiyun 	priv->data = data;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	if (IS_DESC_64BIT(priv)) {
1623*4882a593Smuzhiyun 		priv->desc_size = AVE_DESC_SIZE_64;
1624*4882a593Smuzhiyun 		priv->tx.daddr  = AVE_TXDM_64;
1625*4882a593Smuzhiyun 		priv->rx.daddr  = AVE_RXDM_64;
1626*4882a593Smuzhiyun 		dma_mask = DMA_BIT_MASK(64);
1627*4882a593Smuzhiyun 	} else {
1628*4882a593Smuzhiyun 		priv->desc_size = AVE_DESC_SIZE_32;
1629*4882a593Smuzhiyun 		priv->tx.daddr  = AVE_TXDM_32;
1630*4882a593Smuzhiyun 		priv->rx.daddr  = AVE_RXDM_32;
1631*4882a593Smuzhiyun 		dma_mask = DMA_BIT_MASK(32);
1632*4882a593Smuzhiyun 	}
1633*4882a593Smuzhiyun 	ret = dma_set_mask(dev, dma_mask);
1634*4882a593Smuzhiyun 	if (ret)
1635*4882a593Smuzhiyun 		return ret;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	priv->tx.ndesc = AVE_NR_TXDESC;
1638*4882a593Smuzhiyun 	priv->rx.ndesc = AVE_NR_RXDESC;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	u64_stats_init(&priv->stats_tx.syncp);
1641*4882a593Smuzhiyun 	u64_stats_init(&priv->stats_rx.syncp);
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	for (i = 0; i < AVE_MAX_CLKS; i++) {
1644*4882a593Smuzhiyun 		name = priv->data->clock_names[i];
1645*4882a593Smuzhiyun 		if (!name)
1646*4882a593Smuzhiyun 			break;
1647*4882a593Smuzhiyun 		priv->clk[i] = devm_clk_get(dev, name);
1648*4882a593Smuzhiyun 		if (IS_ERR(priv->clk[i]))
1649*4882a593Smuzhiyun 			return PTR_ERR(priv->clk[i]);
1650*4882a593Smuzhiyun 		priv->nclks++;
1651*4882a593Smuzhiyun 	}
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	for (i = 0; i < AVE_MAX_RSTS; i++) {
1654*4882a593Smuzhiyun 		name = priv->data->reset_names[i];
1655*4882a593Smuzhiyun 		if (!name)
1656*4882a593Smuzhiyun 			break;
1657*4882a593Smuzhiyun 		priv->rst[i] = devm_reset_control_get_shared(dev, name);
1658*4882a593Smuzhiyun 		if (IS_ERR(priv->rst[i]))
1659*4882a593Smuzhiyun 			return PTR_ERR(priv->rst[i]);
1660*4882a593Smuzhiyun 		priv->nrsts++;
1661*4882a593Smuzhiyun 	}
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	ret = of_parse_phandle_with_fixed_args(np,
1664*4882a593Smuzhiyun 					       "socionext,syscon-phy-mode",
1665*4882a593Smuzhiyun 					       1, 0, &args);
1666*4882a593Smuzhiyun 	if (ret) {
1667*4882a593Smuzhiyun 		dev_err(dev, "can't get syscon-phy-mode property\n");
1668*4882a593Smuzhiyun 		return ret;
1669*4882a593Smuzhiyun 	}
1670*4882a593Smuzhiyun 	priv->regmap = syscon_node_to_regmap(args.np);
1671*4882a593Smuzhiyun 	of_node_put(args.np);
1672*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap)) {
1673*4882a593Smuzhiyun 		dev_err(dev, "can't map syscon-phy-mode\n");
1674*4882a593Smuzhiyun 		return PTR_ERR(priv->regmap);
1675*4882a593Smuzhiyun 	}
1676*4882a593Smuzhiyun 	ret = priv->data->get_pinmode(priv, phy_mode, args.args[0]);
1677*4882a593Smuzhiyun 	if (ret) {
1678*4882a593Smuzhiyun 		dev_err(dev, "invalid phy-mode setting\n");
1679*4882a593Smuzhiyun 		return ret;
1680*4882a593Smuzhiyun 	}
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	priv->mdio = devm_mdiobus_alloc(dev);
1683*4882a593Smuzhiyun 	if (!priv->mdio)
1684*4882a593Smuzhiyun 		return -ENOMEM;
1685*4882a593Smuzhiyun 	priv->mdio->priv = ndev;
1686*4882a593Smuzhiyun 	priv->mdio->parent = dev;
1687*4882a593Smuzhiyun 	priv->mdio->read = ave_mdiobus_read;
1688*4882a593Smuzhiyun 	priv->mdio->write = ave_mdiobus_write;
1689*4882a593Smuzhiyun 	priv->mdio->name = "uniphier-mdio";
1690*4882a593Smuzhiyun 	snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%x",
1691*4882a593Smuzhiyun 		 pdev->name, pdev->id);
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	/* Register as a NAPI supported driver */
1694*4882a593Smuzhiyun 	netif_napi_add(ndev, &priv->napi_rx, ave_napi_poll_rx,
1695*4882a593Smuzhiyun 		       NAPI_POLL_WEIGHT);
1696*4882a593Smuzhiyun 	netif_tx_napi_add(ndev, &priv->napi_tx, ave_napi_poll_tx,
1697*4882a593Smuzhiyun 			  NAPI_POLL_WEIGHT);
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ndev);
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	ret = register_netdev(ndev);
1702*4882a593Smuzhiyun 	if (ret) {
1703*4882a593Smuzhiyun 		dev_err(dev, "failed to register netdevice\n");
1704*4882a593Smuzhiyun 		goto out_del_napi;
1705*4882a593Smuzhiyun 	}
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	/* get ID and version */
1708*4882a593Smuzhiyun 	ave_id = readl(priv->base + AVE_IDR);
1709*4882a593Smuzhiyun 	ave_hw_read_version(ndev, buf, sizeof(buf));
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	dev_info(dev, "Socionext %c%c%c%c Ethernet IP %s (irq=%d, phy=%s)\n",
1712*4882a593Smuzhiyun 		 (ave_id >> 24) & 0xff, (ave_id >> 16) & 0xff,
1713*4882a593Smuzhiyun 		 (ave_id >> 8) & 0xff, (ave_id >> 0) & 0xff,
1714*4882a593Smuzhiyun 		 buf, priv->irq, phy_modes(phy_mode));
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	return 0;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun out_del_napi:
1719*4882a593Smuzhiyun 	netif_napi_del(&priv->napi_rx);
1720*4882a593Smuzhiyun 	netif_napi_del(&priv->napi_tx);
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	return ret;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun 
ave_remove(struct platform_device * pdev)1725*4882a593Smuzhiyun static int ave_remove(struct platform_device *pdev)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun 	struct net_device *ndev = platform_get_drvdata(pdev);
1728*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	unregister_netdev(ndev);
1731*4882a593Smuzhiyun 	netif_napi_del(&priv->napi_rx);
1732*4882a593Smuzhiyun 	netif_napi_del(&priv->napi_tx);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	return 0;
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ave_suspend(struct device * dev)1738*4882a593Smuzhiyun static int ave_suspend(struct device *dev)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun 	struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
1741*4882a593Smuzhiyun 	struct net_device *ndev = dev_get_drvdata(dev);
1742*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1743*4882a593Smuzhiyun 	int ret = 0;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	if (netif_running(ndev)) {
1746*4882a593Smuzhiyun 		ret = ave_stop(ndev);
1747*4882a593Smuzhiyun 		netif_device_detach(ndev);
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	ave_ethtool_get_wol(ndev, &wol);
1751*4882a593Smuzhiyun 	priv->wolopts = wol.wolopts;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	return ret;
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun 
ave_resume(struct device * dev)1756*4882a593Smuzhiyun static int ave_resume(struct device *dev)
1757*4882a593Smuzhiyun {
1758*4882a593Smuzhiyun 	struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
1759*4882a593Smuzhiyun 	struct net_device *ndev = dev_get_drvdata(dev);
1760*4882a593Smuzhiyun 	struct ave_private *priv = netdev_priv(ndev);
1761*4882a593Smuzhiyun 	int ret = 0;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	ave_global_reset(ndev);
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	ave_ethtool_get_wol(ndev, &wol);
1766*4882a593Smuzhiyun 	wol.wolopts = priv->wolopts;
1767*4882a593Smuzhiyun 	__ave_ethtool_set_wol(ndev, &wol);
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	if (ndev->phydev) {
1770*4882a593Smuzhiyun 		ret = phy_resume(ndev->phydev);
1771*4882a593Smuzhiyun 		if (ret)
1772*4882a593Smuzhiyun 			return ret;
1773*4882a593Smuzhiyun 	}
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	if (netif_running(ndev)) {
1776*4882a593Smuzhiyun 		ret = ave_open(ndev);
1777*4882a593Smuzhiyun 		netif_device_attach(ndev);
1778*4882a593Smuzhiyun 	}
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	return ret;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ave_pm_ops, ave_suspend, ave_resume);
1784*4882a593Smuzhiyun #define AVE_PM_OPS	(&ave_pm_ops)
1785*4882a593Smuzhiyun #else
1786*4882a593Smuzhiyun #define AVE_PM_OPS	NULL
1787*4882a593Smuzhiyun #endif
1788*4882a593Smuzhiyun 
ave_pro4_get_pinmode(struct ave_private * priv,phy_interface_t phy_mode,u32 arg)1789*4882a593Smuzhiyun static int ave_pro4_get_pinmode(struct ave_private *priv,
1790*4882a593Smuzhiyun 				phy_interface_t phy_mode, u32 arg)
1791*4882a593Smuzhiyun {
1792*4882a593Smuzhiyun 	if (arg > 0)
1793*4882a593Smuzhiyun 		return -EINVAL;
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	priv->pinmode_mask = SG_ETPINMODE_RMII(0);
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	switch (phy_mode) {
1798*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RMII:
1799*4882a593Smuzhiyun 		priv->pinmode_val = SG_ETPINMODE_RMII(0);
1800*4882a593Smuzhiyun 		break;
1801*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_MII:
1802*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
1803*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
1804*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_RXID:
1805*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_TXID:
1806*4882a593Smuzhiyun 		priv->pinmode_val = 0;
1807*4882a593Smuzhiyun 		break;
1808*4882a593Smuzhiyun 	default:
1809*4882a593Smuzhiyun 		return -EINVAL;
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	return 0;
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun 
ave_ld11_get_pinmode(struct ave_private * priv,phy_interface_t phy_mode,u32 arg)1815*4882a593Smuzhiyun static int ave_ld11_get_pinmode(struct ave_private *priv,
1816*4882a593Smuzhiyun 				phy_interface_t phy_mode, u32 arg)
1817*4882a593Smuzhiyun {
1818*4882a593Smuzhiyun 	if (arg > 0)
1819*4882a593Smuzhiyun 		return -EINVAL;
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	priv->pinmode_mask = SG_ETPINMODE_EXTPHY | SG_ETPINMODE_RMII(0);
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	switch (phy_mode) {
1824*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_INTERNAL:
1825*4882a593Smuzhiyun 		priv->pinmode_val = 0;
1826*4882a593Smuzhiyun 		break;
1827*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RMII:
1828*4882a593Smuzhiyun 		priv->pinmode_val = SG_ETPINMODE_EXTPHY | SG_ETPINMODE_RMII(0);
1829*4882a593Smuzhiyun 		break;
1830*4882a593Smuzhiyun 	default:
1831*4882a593Smuzhiyun 		return -EINVAL;
1832*4882a593Smuzhiyun 	}
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	return 0;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun 
ave_ld20_get_pinmode(struct ave_private * priv,phy_interface_t phy_mode,u32 arg)1837*4882a593Smuzhiyun static int ave_ld20_get_pinmode(struct ave_private *priv,
1838*4882a593Smuzhiyun 				phy_interface_t phy_mode, u32 arg)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun 	if (arg > 0)
1841*4882a593Smuzhiyun 		return -EINVAL;
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	priv->pinmode_mask = SG_ETPINMODE_RMII(0);
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	switch (phy_mode) {
1846*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RMII:
1847*4882a593Smuzhiyun 		priv->pinmode_val = SG_ETPINMODE_RMII(0);
1848*4882a593Smuzhiyun 		break;
1849*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
1850*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
1851*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_RXID:
1852*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_TXID:
1853*4882a593Smuzhiyun 		priv->pinmode_val = 0;
1854*4882a593Smuzhiyun 		break;
1855*4882a593Smuzhiyun 	default:
1856*4882a593Smuzhiyun 		return -EINVAL;
1857*4882a593Smuzhiyun 	}
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	return 0;
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun 
ave_pxs3_get_pinmode(struct ave_private * priv,phy_interface_t phy_mode,u32 arg)1862*4882a593Smuzhiyun static int ave_pxs3_get_pinmode(struct ave_private *priv,
1863*4882a593Smuzhiyun 				phy_interface_t phy_mode, u32 arg)
1864*4882a593Smuzhiyun {
1865*4882a593Smuzhiyun 	if (arg > 1)
1866*4882a593Smuzhiyun 		return -EINVAL;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	priv->pinmode_mask = SG_ETPINMODE_RMII(arg);
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	switch (phy_mode) {
1871*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RMII:
1872*4882a593Smuzhiyun 		priv->pinmode_val = SG_ETPINMODE_RMII(arg);
1873*4882a593Smuzhiyun 		break;
1874*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII:
1875*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_ID:
1876*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_RXID:
1877*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RGMII_TXID:
1878*4882a593Smuzhiyun 		priv->pinmode_val = 0;
1879*4882a593Smuzhiyun 		break;
1880*4882a593Smuzhiyun 	default:
1881*4882a593Smuzhiyun 		return -EINVAL;
1882*4882a593Smuzhiyun 	}
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	return 0;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun static const struct ave_soc_data ave_pro4_data = {
1888*4882a593Smuzhiyun 	.is_desc_64bit = false,
1889*4882a593Smuzhiyun 	.clock_names = {
1890*4882a593Smuzhiyun 		"gio", "ether", "ether-gb", "ether-phy",
1891*4882a593Smuzhiyun 	},
1892*4882a593Smuzhiyun 	.reset_names = {
1893*4882a593Smuzhiyun 		"gio", "ether",
1894*4882a593Smuzhiyun 	},
1895*4882a593Smuzhiyun 	.get_pinmode = ave_pro4_get_pinmode,
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun static const struct ave_soc_data ave_pxs2_data = {
1899*4882a593Smuzhiyun 	.is_desc_64bit = false,
1900*4882a593Smuzhiyun 	.clock_names = {
1901*4882a593Smuzhiyun 		"ether",
1902*4882a593Smuzhiyun 	},
1903*4882a593Smuzhiyun 	.reset_names = {
1904*4882a593Smuzhiyun 		"ether",
1905*4882a593Smuzhiyun 	},
1906*4882a593Smuzhiyun 	.get_pinmode = ave_pro4_get_pinmode,
1907*4882a593Smuzhiyun };
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun static const struct ave_soc_data ave_ld11_data = {
1910*4882a593Smuzhiyun 	.is_desc_64bit = false,
1911*4882a593Smuzhiyun 	.clock_names = {
1912*4882a593Smuzhiyun 		"ether",
1913*4882a593Smuzhiyun 	},
1914*4882a593Smuzhiyun 	.reset_names = {
1915*4882a593Smuzhiyun 		"ether",
1916*4882a593Smuzhiyun 	},
1917*4882a593Smuzhiyun 	.get_pinmode = ave_ld11_get_pinmode,
1918*4882a593Smuzhiyun };
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun static const struct ave_soc_data ave_ld20_data = {
1921*4882a593Smuzhiyun 	.is_desc_64bit = true,
1922*4882a593Smuzhiyun 	.clock_names = {
1923*4882a593Smuzhiyun 		"ether",
1924*4882a593Smuzhiyun 	},
1925*4882a593Smuzhiyun 	.reset_names = {
1926*4882a593Smuzhiyun 		"ether",
1927*4882a593Smuzhiyun 	},
1928*4882a593Smuzhiyun 	.get_pinmode = ave_ld20_get_pinmode,
1929*4882a593Smuzhiyun };
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun static const struct ave_soc_data ave_pxs3_data = {
1932*4882a593Smuzhiyun 	.is_desc_64bit = false,
1933*4882a593Smuzhiyun 	.clock_names = {
1934*4882a593Smuzhiyun 		"ether",
1935*4882a593Smuzhiyun 	},
1936*4882a593Smuzhiyun 	.reset_names = {
1937*4882a593Smuzhiyun 		"ether",
1938*4882a593Smuzhiyun 	},
1939*4882a593Smuzhiyun 	.get_pinmode = ave_pxs3_get_pinmode,
1940*4882a593Smuzhiyun };
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun static const struct of_device_id of_ave_match[] = {
1943*4882a593Smuzhiyun 	{
1944*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pro4-ave4",
1945*4882a593Smuzhiyun 		.data = &ave_pro4_data,
1946*4882a593Smuzhiyun 	},
1947*4882a593Smuzhiyun 	{
1948*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs2-ave4",
1949*4882a593Smuzhiyun 		.data = &ave_pxs2_data,
1950*4882a593Smuzhiyun 	},
1951*4882a593Smuzhiyun 	{
1952*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld11-ave4",
1953*4882a593Smuzhiyun 		.data = &ave_ld11_data,
1954*4882a593Smuzhiyun 	},
1955*4882a593Smuzhiyun 	{
1956*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-ld20-ave4",
1957*4882a593Smuzhiyun 		.data = &ave_ld20_data,
1958*4882a593Smuzhiyun 	},
1959*4882a593Smuzhiyun 	{
1960*4882a593Smuzhiyun 		.compatible = "socionext,uniphier-pxs3-ave4",
1961*4882a593Smuzhiyun 		.data = &ave_pxs3_data,
1962*4882a593Smuzhiyun 	},
1963*4882a593Smuzhiyun 	{ /* Sentinel */ }
1964*4882a593Smuzhiyun };
1965*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_ave_match);
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun static struct platform_driver ave_driver = {
1968*4882a593Smuzhiyun 	.probe  = ave_probe,
1969*4882a593Smuzhiyun 	.remove = ave_remove,
1970*4882a593Smuzhiyun 	.driver	= {
1971*4882a593Smuzhiyun 		.name = "ave",
1972*4882a593Smuzhiyun 		.pm   = AVE_PM_OPS,
1973*4882a593Smuzhiyun 		.of_match_table	= of_ave_match,
1974*4882a593Smuzhiyun 	},
1975*4882a593Smuzhiyun };
1976*4882a593Smuzhiyun module_platform_driver(ave_driver);
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun MODULE_AUTHOR("Kunihiko Hayashi <hayashi.kunihiko@socionext.com>");
1979*4882a593Smuzhiyun MODULE_DESCRIPTION("Socionext UniPhier AVE ethernet driver");
1980*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1981