xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/smsc/smsc9420.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun  /***************************************************************************
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2007,2008  SMSC
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  ***************************************************************************
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _SMSC9420_H
10*4882a593Smuzhiyun #define _SMSC9420_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define TX_RING_SIZE			(32)
13*4882a593Smuzhiyun #define RX_RING_SIZE			(128)
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* interrupt deassertion in multiples of 10us */
16*4882a593Smuzhiyun #define INT_DEAS_TIME			(50)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define NAPI_WEIGHT			(64)
19*4882a593Smuzhiyun #define SMSC_BAR			(3)
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
22*4882a593Smuzhiyun /* Register set is duplicated for BE at an offset of 0x200 */
23*4882a593Smuzhiyun #define LAN9420_CPSR_ENDIAN_OFFSET	(0x200)
24*4882a593Smuzhiyun #else
25*4882a593Smuzhiyun #define LAN9420_CPSR_ENDIAN_OFFSET	(0)
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define PCI_VENDOR_ID_9420		(0x1055)
29*4882a593Smuzhiyun #define PCI_DEVICE_ID_9420		(0xE420)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define LAN_REGISTER_EXTENT		(0x400)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define SMSC9420_EEPROM_SIZE		((u32)11)
34*4882a593Smuzhiyun #define SMSC9420_EEPROM_MAGIC		(0x9420)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define PKT_BUF_SZ			(VLAN_ETH_FRAME_LEN + NET_IP_ALIGN + 4)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /***********************************************/
39*4882a593Smuzhiyun /* DMA Controller Control and Status Registers */
40*4882a593Smuzhiyun /***********************************************/
41*4882a593Smuzhiyun #define BUS_MODE			(0x00)
42*4882a593Smuzhiyun #define BUS_MODE_SWR_			(BIT(0))
43*4882a593Smuzhiyun #define BUS_MODE_DMA_BURST_LENGTH_1	(BIT(8))
44*4882a593Smuzhiyun #define BUS_MODE_DMA_BURST_LENGTH_2	(BIT(9))
45*4882a593Smuzhiyun #define BUS_MODE_DMA_BURST_LENGTH_4	(BIT(10))
46*4882a593Smuzhiyun #define BUS_MODE_DMA_BURST_LENGTH_8	(BIT(11))
47*4882a593Smuzhiyun #define BUS_MODE_DMA_BURST_LENGTH_16	(BIT(12))
48*4882a593Smuzhiyun #define BUS_MODE_DMA_BURST_LENGTH_32	(BIT(13))
49*4882a593Smuzhiyun #define BUS_MODE_DBO_			(BIT(20))
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define TX_POLL_DEMAND			(0x04)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define RX_POLL_DEMAND			(0x08)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define RX_BASE_ADDR			(0x0C)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define TX_BASE_ADDR			(0x10)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define DMAC_STATUS			(0x14)
60*4882a593Smuzhiyun #define DMAC_STS_TS_			(7 << 20)
61*4882a593Smuzhiyun #define DMAC_STS_RS_ 			(7 << 17)
62*4882a593Smuzhiyun #define DMAC_STS_NIS_			(BIT(16))
63*4882a593Smuzhiyun #define DMAC_STS_AIS_			(BIT(15))
64*4882a593Smuzhiyun #define DMAC_STS_RWT_			(BIT(9))
65*4882a593Smuzhiyun #define DMAC_STS_RXPS_			(BIT(8))
66*4882a593Smuzhiyun #define DMAC_STS_RXBU_			(BIT(7))
67*4882a593Smuzhiyun #define DMAC_STS_RX_			(BIT(6))
68*4882a593Smuzhiyun #define DMAC_STS_TXUNF_			(BIT(5))
69*4882a593Smuzhiyun #define DMAC_STS_TXBU_			(BIT(2))
70*4882a593Smuzhiyun #define DMAC_STS_TXPS_			(BIT(1))
71*4882a593Smuzhiyun #define DMAC_STS_TX_			(BIT(0))
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define DMAC_CONTROL			(0x18)
74*4882a593Smuzhiyun #define DMAC_CONTROL_TTM_		(BIT(22))
75*4882a593Smuzhiyun #define DMAC_CONTROL_SF_		(BIT(21))
76*4882a593Smuzhiyun #define DMAC_CONTROL_ST_		(BIT(13))
77*4882a593Smuzhiyun #define DMAC_CONTROL_OSF_		(BIT(2))
78*4882a593Smuzhiyun #define DMAC_CONTROL_SR_		(BIT(1))
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define DMAC_INTR_ENA			(0x1C)
81*4882a593Smuzhiyun #define DMAC_INTR_ENA_NIS_		(BIT(16))
82*4882a593Smuzhiyun #define DMAC_INTR_ENA_AIS_		(BIT(15))
83*4882a593Smuzhiyun #define DMAC_INTR_ENA_RWT_		(BIT(9))
84*4882a593Smuzhiyun #define DMAC_INTR_ENA_RXPS_		(BIT(8))
85*4882a593Smuzhiyun #define DMAC_INTR_ENA_RXBU_		(BIT(7))
86*4882a593Smuzhiyun #define DMAC_INTR_ENA_RX_		(BIT(6))
87*4882a593Smuzhiyun #define DMAC_INTR_ENA_TXBU_		(BIT(2))
88*4882a593Smuzhiyun #define DMAC_INTR_ENA_TXPS_		(BIT(1))
89*4882a593Smuzhiyun #define DMAC_INTR_ENA_TX_		(BIT(0))
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define MISS_FRAME_CNTR			(0x20)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define TX_BUFF_ADDR			(0x50)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define RX_BUFF_ADDR			(0x54)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Transmit Descriptor Bit Defs */
98*4882a593Smuzhiyun #define TDES0_OWN_			(0x80000000)
99*4882a593Smuzhiyun #define TDES0_ERROR_SUMMARY_		(0x00008000)
100*4882a593Smuzhiyun #define TDES0_LOSS_OF_CARRIER_		(0x00000800)
101*4882a593Smuzhiyun #define TDES0_NO_CARRIER_		(0x00000400)
102*4882a593Smuzhiyun #define TDES0_LATE_COLLISION_		(0x00000200)
103*4882a593Smuzhiyun #define TDES0_EXCESSIVE_COLLISIONS_	(0x00000100)
104*4882a593Smuzhiyun #define TDES0_HEARTBEAT_FAIL_		(0x00000080)
105*4882a593Smuzhiyun #define TDES0_COLLISION_COUNT_MASK_	(0x00000078)
106*4882a593Smuzhiyun #define TDES0_COLLISION_COUNT_SHFT_	(3)
107*4882a593Smuzhiyun #define TDES0_EXCESSIVE_DEFERRAL_	(0x00000004)
108*4882a593Smuzhiyun #define TDES0_DEFERRED_			(0x00000001)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define TDES1_IC_			0x80000000
111*4882a593Smuzhiyun #define TDES1_LS_			0x40000000
112*4882a593Smuzhiyun #define TDES1_FS_			0x20000000
113*4882a593Smuzhiyun #define TDES1_TXCSEN_			0x08000000
114*4882a593Smuzhiyun #define TDES1_TER_			(BIT(25))
115*4882a593Smuzhiyun #define TDES1_TCH_			0x01000000
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* Receive Descriptor 0 Bit Defs */
118*4882a593Smuzhiyun #define RDES0_OWN_			(0x80000000)
119*4882a593Smuzhiyun #define RDES0_FRAME_LENGTH_MASK_	(0x07FF0000)
120*4882a593Smuzhiyun #define RDES0_FRAME_LENGTH_SHFT_	(16)
121*4882a593Smuzhiyun #define RDES0_ERROR_SUMMARY_		(0x00008000)
122*4882a593Smuzhiyun #define RDES0_DESCRIPTOR_ERROR_		(0x00004000)
123*4882a593Smuzhiyun #define RDES0_LENGTH_ERROR_		(0x00001000)
124*4882a593Smuzhiyun #define RDES0_RUNT_FRAME_		(0x00000800)
125*4882a593Smuzhiyun #define RDES0_MULTICAST_FRAME_		(0x00000400)
126*4882a593Smuzhiyun #define RDES0_FIRST_DESCRIPTOR_		(0x00000200)
127*4882a593Smuzhiyun #define RDES0_LAST_DESCRIPTOR_		(0x00000100)
128*4882a593Smuzhiyun #define RDES0_FRAME_TOO_LONG_		(0x00000080)
129*4882a593Smuzhiyun #define RDES0_COLLISION_SEEN_		(0x00000040)
130*4882a593Smuzhiyun #define RDES0_FRAME_TYPE_		(0x00000020)
131*4882a593Smuzhiyun #define RDES0_WATCHDOG_TIMEOUT_		(0x00000010)
132*4882a593Smuzhiyun #define RDES0_MII_ERROR_		(0x00000008)
133*4882a593Smuzhiyun #define RDES0_DRIBBLING_BIT_		(0x00000004)
134*4882a593Smuzhiyun #define RDES0_CRC_ERROR_		(0x00000002)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* Receive Descriptor 1 Bit Defs */
137*4882a593Smuzhiyun #define RDES1_RER_			(0x02000000)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /***********************************************/
140*4882a593Smuzhiyun /*       MAC Control and Status Registers      */
141*4882a593Smuzhiyun /***********************************************/
142*4882a593Smuzhiyun #define MAC_CR				(0x80)
143*4882a593Smuzhiyun #define MAC_CR_RXALL_			(0x80000000)
144*4882a593Smuzhiyun #define MAC_CR_DIS_RXOWN_		(0x00800000)
145*4882a593Smuzhiyun #define MAC_CR_LOOPBK_			(0x00200000)
146*4882a593Smuzhiyun #define MAC_CR_FDPX_			(0x00100000)
147*4882a593Smuzhiyun #define MAC_CR_MCPAS_			(0x00080000)
148*4882a593Smuzhiyun #define MAC_CR_PRMS_			(0x00040000)
149*4882a593Smuzhiyun #define MAC_CR_INVFILT_			(0x00020000)
150*4882a593Smuzhiyun #define MAC_CR_PASSBAD_			(0x00010000)
151*4882a593Smuzhiyun #define MAC_CR_HFILT_			(0x00008000)
152*4882a593Smuzhiyun #define MAC_CR_HPFILT_			(0x00002000)
153*4882a593Smuzhiyun #define MAC_CR_LCOLL_			(0x00001000)
154*4882a593Smuzhiyun #define MAC_CR_DIS_BCAST_		(0x00000800)
155*4882a593Smuzhiyun #define MAC_CR_DIS_RTRY_		(0x00000400)
156*4882a593Smuzhiyun #define MAC_CR_PADSTR_			(0x00000100)
157*4882a593Smuzhiyun #define MAC_CR_BOLMT_MSK		(0x000000C0)
158*4882a593Smuzhiyun #define MAC_CR_MFCHK_			(0x00000020)
159*4882a593Smuzhiyun #define MAC_CR_TXEN_			(0x00000008)
160*4882a593Smuzhiyun #define MAC_CR_RXEN_			(0x00000004)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define ADDRH				(0x84)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define ADDRL				(0x88)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define HASHH				(0x8C)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define HASHL				(0x90)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define MII_ACCESS			(0x94)
171*4882a593Smuzhiyun #define MII_ACCESS_MII_BUSY_		(0x00000001)
172*4882a593Smuzhiyun #define MII_ACCESS_MII_WRITE_		(0x00000002)
173*4882a593Smuzhiyun #define MII_ACCESS_MII_READ_		(0x00000000)
174*4882a593Smuzhiyun #define MII_ACCESS_INDX_MSK_		(0x000007C0)
175*4882a593Smuzhiyun #define MII_ACCESS_PHYADDR_MSK_		(0x0000F8C0)
176*4882a593Smuzhiyun #define MII_ACCESS_INDX_SHFT_CNT	(6)
177*4882a593Smuzhiyun #define MII_ACCESS_PHYADDR_SHFT_CNT	(11)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define MII_DATA			(0x98)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define FLOW				(0x9C)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define VLAN1				(0xA0)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define VLAN2				(0xA4)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define WUFF				(0xA8)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define WUCSR				(0xAC)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define COE_CR				(0xB0)
192*4882a593Smuzhiyun #define TX_COE_EN			(0x00010000)
193*4882a593Smuzhiyun #define RX_COE_MODE			(0x00000002)
194*4882a593Smuzhiyun #define RX_COE_EN			(0x00000001)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /***********************************************/
197*4882a593Smuzhiyun /*     System Control and Status Registers     */
198*4882a593Smuzhiyun /***********************************************/
199*4882a593Smuzhiyun #define ID_REV				(0xC0)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define INT_CTL				(0xC4)
202*4882a593Smuzhiyun #define INT_CTL_SW_INT_EN_		(0x00008000)
203*4882a593Smuzhiyun #define INT_CTL_SBERR_INT_EN_		(1 << 12)
204*4882a593Smuzhiyun #define INT_CTL_MBERR_INT_EN_		(1 << 13)
205*4882a593Smuzhiyun #define INT_CTL_GPT_INT_EN_		(0x00000008)
206*4882a593Smuzhiyun #define INT_CTL_PHY_INT_EN_		(0x00000004)
207*4882a593Smuzhiyun #define INT_CTL_WAKE_INT_EN_		(0x00000002)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define INT_STAT			(0xC8)
210*4882a593Smuzhiyun #define INT_STAT_SW_INT_		(1 << 15)
211*4882a593Smuzhiyun #define INT_STAT_MBERR_INT_		(1 << 13)
212*4882a593Smuzhiyun #define INT_STAT_SBERR_INT_		(1 << 12)
213*4882a593Smuzhiyun #define INT_STAT_GPT_INT_		(1 << 3)
214*4882a593Smuzhiyun #define INT_STAT_PHY_INT_		(0x00000004)
215*4882a593Smuzhiyun #define INT_STAT_WAKE_INT_		(0x00000002)
216*4882a593Smuzhiyun #define INT_STAT_DMAC_INT_		(0x00000001)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define INT_CFG				(0xCC)
219*4882a593Smuzhiyun #define INT_CFG_IRQ_INT_		(0x00080000)
220*4882a593Smuzhiyun #define INT_CFG_IRQ_EN_			(0x00040000)
221*4882a593Smuzhiyun #define INT_CFG_INT_DEAS_CLR_		(0x00000200)
222*4882a593Smuzhiyun #define INT_CFG_INT_DEAS_MASK		(0x000000FF)
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define GPIO_CFG			(0xD0)
225*4882a593Smuzhiyun #define GPIO_CFG_LED_3_			(0x40000000)
226*4882a593Smuzhiyun #define GPIO_CFG_LED_2_			(0x20000000)
227*4882a593Smuzhiyun #define GPIO_CFG_LED_1_			(0x10000000)
228*4882a593Smuzhiyun #define GPIO_CFG_EEPR_EN_		(0x00700000)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define GPT_CFG				(0xD4)
231*4882a593Smuzhiyun #define GPT_CFG_TIMER_EN_		(0x20000000)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define GPT_CNT				(0xD8)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define BUS_CFG				(0xDC)
236*4882a593Smuzhiyun #define BUS_CFG_RXTXWEIGHT_1_1		(0 << 25)
237*4882a593Smuzhiyun #define BUS_CFG_RXTXWEIGHT_2_1		(1 << 25)
238*4882a593Smuzhiyun #define BUS_CFG_RXTXWEIGHT_3_1		(2 << 25)
239*4882a593Smuzhiyun #define BUS_CFG_RXTXWEIGHT_4_1		(3 << 25)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define PMT_CTRL			(0xE0)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define FREE_RUN			(0xF4)
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define E2P_CMD				(0xF8)
246*4882a593Smuzhiyun #define E2P_CMD_EPC_BUSY_		(0x80000000)
247*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_		(0x70000000)
248*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_READ_		(0x00000000)
249*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_EWDS_		(0x10000000)
250*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_EWEN_		(0x20000000)
251*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_WRITE_		(0x30000000)
252*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_WRAL_		(0x40000000)
253*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_ERASE_		(0x50000000)
254*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_ERAL_		(0x60000000)
255*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_RELOAD_		(0x70000000)
256*4882a593Smuzhiyun #define E2P_CMD_EPC_TIMEOUT_		(0x00000200)
257*4882a593Smuzhiyun #define E2P_CMD_MAC_ADDR_LOADED_	(0x00000100)
258*4882a593Smuzhiyun #define E2P_CMD_EPC_ADDR_		(0x000000FF)
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define E2P_DATA			(0xFC)
261*4882a593Smuzhiyun #define E2P_DATA_EEPROM_DATA_		(0x000000FF)
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #endif /* _SMSC9420_H */
264