1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /***************************************************************************
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2007,2008 SMSC
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun ***************************************************************************
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/netdevice.h>
14*4882a593Smuzhiyun #include <linux/phy.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/if_vlan.h>
17*4882a593Smuzhiyun #include <linux/dma-mapping.h>
18*4882a593Smuzhiyun #include <linux/crc32.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <asm/unaligned.h>
22*4882a593Smuzhiyun #include "smsc9420.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define DRV_NAME "smsc9420"
25*4882a593Smuzhiyun #define DRV_MDIONAME "smsc9420-mdio"
26*4882a593Smuzhiyun #define DRV_DESCRIPTION "SMSC LAN9420 driver"
27*4882a593Smuzhiyun #define DRV_VERSION "1.01"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun MODULE_LICENSE("GPL");
30*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct smsc9420_dma_desc {
33*4882a593Smuzhiyun u32 status;
34*4882a593Smuzhiyun u32 length;
35*4882a593Smuzhiyun u32 buffer1;
36*4882a593Smuzhiyun u32 buffer2;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct smsc9420_ring_info {
40*4882a593Smuzhiyun struct sk_buff *skb;
41*4882a593Smuzhiyun dma_addr_t mapping;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct smsc9420_pdata {
45*4882a593Smuzhiyun void __iomem *ioaddr;
46*4882a593Smuzhiyun struct pci_dev *pdev;
47*4882a593Smuzhiyun struct net_device *dev;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct smsc9420_dma_desc *rx_ring;
50*4882a593Smuzhiyun struct smsc9420_dma_desc *tx_ring;
51*4882a593Smuzhiyun struct smsc9420_ring_info *tx_buffers;
52*4882a593Smuzhiyun struct smsc9420_ring_info *rx_buffers;
53*4882a593Smuzhiyun dma_addr_t rx_dma_addr;
54*4882a593Smuzhiyun dma_addr_t tx_dma_addr;
55*4882a593Smuzhiyun int tx_ring_head, tx_ring_tail;
56*4882a593Smuzhiyun int rx_ring_head, rx_ring_tail;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun spinlock_t int_lock;
59*4882a593Smuzhiyun spinlock_t phy_lock;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct napi_struct napi;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun bool software_irq_signal;
64*4882a593Smuzhiyun bool rx_csum;
65*4882a593Smuzhiyun u32 msg_enable;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct mii_bus *mii_bus;
68*4882a593Smuzhiyun int last_duplex;
69*4882a593Smuzhiyun int last_carrier;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static const struct pci_device_id smsc9420_id_table[] = {
73*4882a593Smuzhiyun { PCI_VENDOR_ID_9420, PCI_DEVICE_ID_9420, PCI_ANY_ID, PCI_ANY_ID, },
74*4882a593Smuzhiyun { 0, }
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, smsc9420_id_table);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define SMSC_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static uint smsc_debug;
82*4882a593Smuzhiyun static uint debug = -1;
83*4882a593Smuzhiyun module_param(debug, uint, 0);
84*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "debug level");
85*4882a593Smuzhiyun
smsc9420_reg_read(struct smsc9420_pdata * pd,u32 offset)86*4882a593Smuzhiyun static inline u32 smsc9420_reg_read(struct smsc9420_pdata *pd, u32 offset)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun return ioread32(pd->ioaddr + offset);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static inline void
smsc9420_reg_write(struct smsc9420_pdata * pd,u32 offset,u32 value)92*4882a593Smuzhiyun smsc9420_reg_write(struct smsc9420_pdata *pd, u32 offset, u32 value)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun iowrite32(value, pd->ioaddr + offset);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
smsc9420_pci_flush_write(struct smsc9420_pdata * pd)97*4882a593Smuzhiyun static inline void smsc9420_pci_flush_write(struct smsc9420_pdata *pd)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun /* to ensure PCI write completion, we must perform a PCI read */
100*4882a593Smuzhiyun smsc9420_reg_read(pd, ID_REV);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
smsc9420_mii_read(struct mii_bus * bus,int phyaddr,int regidx)103*4882a593Smuzhiyun static int smsc9420_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
106*4882a593Smuzhiyun unsigned long flags;
107*4882a593Smuzhiyun u32 addr;
108*4882a593Smuzhiyun int i, reg = -EIO;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun spin_lock_irqsave(&pd->phy_lock, flags);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* confirm MII not busy */
113*4882a593Smuzhiyun if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
114*4882a593Smuzhiyun netif_warn(pd, drv, pd->dev, "MII is busy???\n");
115*4882a593Smuzhiyun goto out;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* set the address, index & direction (read from PHY) */
119*4882a593Smuzhiyun addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
120*4882a593Smuzhiyun MII_ACCESS_MII_READ_;
121*4882a593Smuzhiyun smsc9420_reg_write(pd, MII_ACCESS, addr);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* wait for read to complete with 50us timeout */
124*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
125*4882a593Smuzhiyun if (!(smsc9420_reg_read(pd, MII_ACCESS) &
126*4882a593Smuzhiyun MII_ACCESS_MII_BUSY_)) {
127*4882a593Smuzhiyun reg = (u16)smsc9420_reg_read(pd, MII_DATA);
128*4882a593Smuzhiyun goto out;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun udelay(10);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun netif_warn(pd, drv, pd->dev, "MII busy timeout!\n");
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun out:
136*4882a593Smuzhiyun spin_unlock_irqrestore(&pd->phy_lock, flags);
137*4882a593Smuzhiyun return reg;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
smsc9420_mii_write(struct mii_bus * bus,int phyaddr,int regidx,u16 val)140*4882a593Smuzhiyun static int smsc9420_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
141*4882a593Smuzhiyun u16 val)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
144*4882a593Smuzhiyun unsigned long flags;
145*4882a593Smuzhiyun u32 addr;
146*4882a593Smuzhiyun int i, reg = -EIO;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun spin_lock_irqsave(&pd->phy_lock, flags);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* confirm MII not busy */
151*4882a593Smuzhiyun if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
152*4882a593Smuzhiyun netif_warn(pd, drv, pd->dev, "MII is busy???\n");
153*4882a593Smuzhiyun goto out;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* put the data to write in the MAC */
157*4882a593Smuzhiyun smsc9420_reg_write(pd, MII_DATA, (u32)val);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* set the address, index & direction (write to PHY) */
160*4882a593Smuzhiyun addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
161*4882a593Smuzhiyun MII_ACCESS_MII_WRITE_;
162*4882a593Smuzhiyun smsc9420_reg_write(pd, MII_ACCESS, addr);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* wait for write to complete with 50us timeout */
165*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
166*4882a593Smuzhiyun if (!(smsc9420_reg_read(pd, MII_ACCESS) &
167*4882a593Smuzhiyun MII_ACCESS_MII_BUSY_)) {
168*4882a593Smuzhiyun reg = 0;
169*4882a593Smuzhiyun goto out;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun udelay(10);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun netif_warn(pd, drv, pd->dev, "MII busy timeout!\n");
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun out:
177*4882a593Smuzhiyun spin_unlock_irqrestore(&pd->phy_lock, flags);
178*4882a593Smuzhiyun return reg;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Returns hash bit number for given MAC address
182*4882a593Smuzhiyun * Example:
183*4882a593Smuzhiyun * 01 00 5E 00 00 01 -> returns bit number 31 */
smsc9420_hash(u8 addr[ETH_ALEN])184*4882a593Smuzhiyun static u32 smsc9420_hash(u8 addr[ETH_ALEN])
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
smsc9420_eeprom_reload(struct smsc9420_pdata * pd)189*4882a593Smuzhiyun static int smsc9420_eeprom_reload(struct smsc9420_pdata *pd)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun int timeout = 100000;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun BUG_ON(!pd);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
196*4882a593Smuzhiyun netif_dbg(pd, drv, pd->dev, "%s: Eeprom busy\n", __func__);
197*4882a593Smuzhiyun return -EIO;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun smsc9420_reg_write(pd, E2P_CMD,
201*4882a593Smuzhiyun (E2P_CMD_EPC_BUSY_ | E2P_CMD_EPC_CMD_RELOAD_));
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun do {
204*4882a593Smuzhiyun udelay(10);
205*4882a593Smuzhiyun if (!(smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_))
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun } while (timeout--);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun netif_warn(pd, drv, pd->dev, "%s: Eeprom timed out\n", __func__);
210*4882a593Smuzhiyun return -EIO;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
smsc9420_ethtool_get_drvinfo(struct net_device * netdev,struct ethtool_drvinfo * drvinfo)213*4882a593Smuzhiyun static void smsc9420_ethtool_get_drvinfo(struct net_device *netdev,
214*4882a593Smuzhiyun struct ethtool_drvinfo *drvinfo)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(netdev);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun strlcpy(drvinfo->driver, DRV_NAME, sizeof(drvinfo->driver));
219*4882a593Smuzhiyun strlcpy(drvinfo->bus_info, pci_name(pd->pdev),
220*4882a593Smuzhiyun sizeof(drvinfo->bus_info));
221*4882a593Smuzhiyun strlcpy(drvinfo->version, DRV_VERSION, sizeof(drvinfo->version));
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
smsc9420_ethtool_get_msglevel(struct net_device * netdev)224*4882a593Smuzhiyun static u32 smsc9420_ethtool_get_msglevel(struct net_device *netdev)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(netdev);
227*4882a593Smuzhiyun return pd->msg_enable;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
smsc9420_ethtool_set_msglevel(struct net_device * netdev,u32 data)230*4882a593Smuzhiyun static void smsc9420_ethtool_set_msglevel(struct net_device *netdev, u32 data)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(netdev);
233*4882a593Smuzhiyun pd->msg_enable = data;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
smsc9420_ethtool_getregslen(struct net_device * dev)236*4882a593Smuzhiyun static int smsc9420_ethtool_getregslen(struct net_device *dev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun /* all smsc9420 registers plus all phy registers */
239*4882a593Smuzhiyun return 0x100 + (32 * sizeof(u32));
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static void
smsc9420_ethtool_getregs(struct net_device * dev,struct ethtool_regs * regs,void * buf)243*4882a593Smuzhiyun smsc9420_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
244*4882a593Smuzhiyun void *buf)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
247*4882a593Smuzhiyun struct phy_device *phy_dev = dev->phydev;
248*4882a593Smuzhiyun unsigned int i, j = 0;
249*4882a593Smuzhiyun u32 *data = buf;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun regs->version = smsc9420_reg_read(pd, ID_REV);
252*4882a593Smuzhiyun for (i = 0; i < 0x100; i += (sizeof(u32)))
253*4882a593Smuzhiyun data[j++] = smsc9420_reg_read(pd, i);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun // cannot read phy registers if the net device is down
256*4882a593Smuzhiyun if (!phy_dev)
257*4882a593Smuzhiyun return;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun for (i = 0; i <= 31; i++)
260*4882a593Smuzhiyun data[j++] = smsc9420_mii_read(phy_dev->mdio.bus,
261*4882a593Smuzhiyun phy_dev->mdio.addr, i);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
smsc9420_eeprom_enable_access(struct smsc9420_pdata * pd)264*4882a593Smuzhiyun static void smsc9420_eeprom_enable_access(struct smsc9420_pdata *pd)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun unsigned int temp = smsc9420_reg_read(pd, GPIO_CFG);
267*4882a593Smuzhiyun temp &= ~GPIO_CFG_EEPR_EN_;
268*4882a593Smuzhiyun smsc9420_reg_write(pd, GPIO_CFG, temp);
269*4882a593Smuzhiyun msleep(1);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
smsc9420_eeprom_send_cmd(struct smsc9420_pdata * pd,u32 op)272*4882a593Smuzhiyun static int smsc9420_eeprom_send_cmd(struct smsc9420_pdata *pd, u32 op)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun int timeout = 100;
275*4882a593Smuzhiyun u32 e2cmd;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun netif_dbg(pd, hw, pd->dev, "op 0x%08x\n", op);
278*4882a593Smuzhiyun if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
279*4882a593Smuzhiyun netif_warn(pd, hw, pd->dev, "Busy at start\n");
280*4882a593Smuzhiyun return -EBUSY;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun e2cmd = op | E2P_CMD_EPC_BUSY_;
284*4882a593Smuzhiyun smsc9420_reg_write(pd, E2P_CMD, e2cmd);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun do {
287*4882a593Smuzhiyun msleep(1);
288*4882a593Smuzhiyun e2cmd = smsc9420_reg_read(pd, E2P_CMD);
289*4882a593Smuzhiyun } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (!timeout) {
292*4882a593Smuzhiyun netif_info(pd, hw, pd->dev, "TIMED OUT\n");
293*4882a593Smuzhiyun return -EAGAIN;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
297*4882a593Smuzhiyun netif_info(pd, hw, pd->dev,
298*4882a593Smuzhiyun "Error occurred during eeprom operation\n");
299*4882a593Smuzhiyun return -EINVAL;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
smsc9420_eeprom_read_location(struct smsc9420_pdata * pd,u8 address,u8 * data)305*4882a593Smuzhiyun static int smsc9420_eeprom_read_location(struct smsc9420_pdata *pd,
306*4882a593Smuzhiyun u8 address, u8 *data)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun u32 op = E2P_CMD_EPC_CMD_READ_ | address;
309*4882a593Smuzhiyun int ret;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun netif_dbg(pd, hw, pd->dev, "address 0x%x\n", address);
312*4882a593Smuzhiyun ret = smsc9420_eeprom_send_cmd(pd, op);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (!ret)
315*4882a593Smuzhiyun data[address] = smsc9420_reg_read(pd, E2P_DATA);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return ret;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
smsc9420_eeprom_write_location(struct smsc9420_pdata * pd,u8 address,u8 data)320*4882a593Smuzhiyun static int smsc9420_eeprom_write_location(struct smsc9420_pdata *pd,
321*4882a593Smuzhiyun u8 address, u8 data)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
324*4882a593Smuzhiyun int ret;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun netif_dbg(pd, hw, pd->dev, "address 0x%x, data 0x%x\n", address, data);
327*4882a593Smuzhiyun ret = smsc9420_eeprom_send_cmd(pd, op);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (!ret) {
330*4882a593Smuzhiyun op = E2P_CMD_EPC_CMD_WRITE_ | address;
331*4882a593Smuzhiyun smsc9420_reg_write(pd, E2P_DATA, (u32)data);
332*4882a593Smuzhiyun ret = smsc9420_eeprom_send_cmd(pd, op);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
smsc9420_ethtool_get_eeprom_len(struct net_device * dev)338*4882a593Smuzhiyun static int smsc9420_ethtool_get_eeprom_len(struct net_device *dev)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun return SMSC9420_EEPROM_SIZE;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
smsc9420_ethtool_get_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)343*4882a593Smuzhiyun static int smsc9420_ethtool_get_eeprom(struct net_device *dev,
344*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
347*4882a593Smuzhiyun u8 eeprom_data[SMSC9420_EEPROM_SIZE];
348*4882a593Smuzhiyun int len, i;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun smsc9420_eeprom_enable_access(pd);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun len = min(eeprom->len, SMSC9420_EEPROM_SIZE);
353*4882a593Smuzhiyun for (i = 0; i < len; i++) {
354*4882a593Smuzhiyun int ret = smsc9420_eeprom_read_location(pd, i, eeprom_data);
355*4882a593Smuzhiyun if (ret < 0) {
356*4882a593Smuzhiyun eeprom->len = 0;
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun memcpy(data, &eeprom_data[eeprom->offset], len);
362*4882a593Smuzhiyun eeprom->magic = SMSC9420_EEPROM_MAGIC;
363*4882a593Smuzhiyun eeprom->len = len;
364*4882a593Smuzhiyun return 0;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
smsc9420_ethtool_set_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)367*4882a593Smuzhiyun static int smsc9420_ethtool_set_eeprom(struct net_device *dev,
368*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
371*4882a593Smuzhiyun int ret;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (eeprom->magic != SMSC9420_EEPROM_MAGIC)
374*4882a593Smuzhiyun return -EINVAL;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun smsc9420_eeprom_enable_access(pd);
377*4882a593Smuzhiyun smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWEN_);
378*4882a593Smuzhiyun ret = smsc9420_eeprom_write_location(pd, eeprom->offset, *data);
379*4882a593Smuzhiyun smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWDS_);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Single byte write, according to man page */
382*4882a593Smuzhiyun eeprom->len = 1;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static const struct ethtool_ops smsc9420_ethtool_ops = {
388*4882a593Smuzhiyun .get_drvinfo = smsc9420_ethtool_get_drvinfo,
389*4882a593Smuzhiyun .get_msglevel = smsc9420_ethtool_get_msglevel,
390*4882a593Smuzhiyun .set_msglevel = smsc9420_ethtool_set_msglevel,
391*4882a593Smuzhiyun .nway_reset = phy_ethtool_nway_reset,
392*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
393*4882a593Smuzhiyun .get_eeprom_len = smsc9420_ethtool_get_eeprom_len,
394*4882a593Smuzhiyun .get_eeprom = smsc9420_ethtool_get_eeprom,
395*4882a593Smuzhiyun .set_eeprom = smsc9420_ethtool_set_eeprom,
396*4882a593Smuzhiyun .get_regs_len = smsc9420_ethtool_getregslen,
397*4882a593Smuzhiyun .get_regs = smsc9420_ethtool_getregs,
398*4882a593Smuzhiyun .get_ts_info = ethtool_op_get_ts_info,
399*4882a593Smuzhiyun .get_link_ksettings = phy_ethtool_get_link_ksettings,
400*4882a593Smuzhiyun .set_link_ksettings = phy_ethtool_set_link_ksettings,
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* Sets the device MAC address to dev_addr */
smsc9420_set_mac_address(struct net_device * dev)404*4882a593Smuzhiyun static void smsc9420_set_mac_address(struct net_device *dev)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
407*4882a593Smuzhiyun u8 *dev_addr = dev->dev_addr;
408*4882a593Smuzhiyun u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
409*4882a593Smuzhiyun u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
410*4882a593Smuzhiyun (dev_addr[1] << 8) | dev_addr[0];
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun smsc9420_reg_write(pd, ADDRH, mac_high16);
413*4882a593Smuzhiyun smsc9420_reg_write(pd, ADDRL, mac_low32);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
smsc9420_check_mac_address(struct net_device * dev)416*4882a593Smuzhiyun static void smsc9420_check_mac_address(struct net_device *dev)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Check if mac address has been specified when bringing interface up */
421*4882a593Smuzhiyun if (is_valid_ether_addr(dev->dev_addr)) {
422*4882a593Smuzhiyun smsc9420_set_mac_address(dev);
423*4882a593Smuzhiyun netif_dbg(pd, probe, pd->dev,
424*4882a593Smuzhiyun "MAC Address is specified by configuration\n");
425*4882a593Smuzhiyun } else {
426*4882a593Smuzhiyun /* Try reading mac address from device. if EEPROM is present
427*4882a593Smuzhiyun * it will already have been set */
428*4882a593Smuzhiyun u32 mac_high16 = smsc9420_reg_read(pd, ADDRH);
429*4882a593Smuzhiyun u32 mac_low32 = smsc9420_reg_read(pd, ADDRL);
430*4882a593Smuzhiyun dev->dev_addr[0] = (u8)(mac_low32);
431*4882a593Smuzhiyun dev->dev_addr[1] = (u8)(mac_low32 >> 8);
432*4882a593Smuzhiyun dev->dev_addr[2] = (u8)(mac_low32 >> 16);
433*4882a593Smuzhiyun dev->dev_addr[3] = (u8)(mac_low32 >> 24);
434*4882a593Smuzhiyun dev->dev_addr[4] = (u8)(mac_high16);
435*4882a593Smuzhiyun dev->dev_addr[5] = (u8)(mac_high16 >> 8);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (is_valid_ether_addr(dev->dev_addr)) {
438*4882a593Smuzhiyun /* eeprom values are valid so use them */
439*4882a593Smuzhiyun netif_dbg(pd, probe, pd->dev,
440*4882a593Smuzhiyun "Mac Address is read from EEPROM\n");
441*4882a593Smuzhiyun } else {
442*4882a593Smuzhiyun /* eeprom values are invalid, generate random MAC */
443*4882a593Smuzhiyun eth_hw_addr_random(dev);
444*4882a593Smuzhiyun smsc9420_set_mac_address(dev);
445*4882a593Smuzhiyun netif_dbg(pd, probe, pd->dev,
446*4882a593Smuzhiyun "MAC Address is set to random\n");
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
smsc9420_stop_tx(struct smsc9420_pdata * pd)451*4882a593Smuzhiyun static void smsc9420_stop_tx(struct smsc9420_pdata *pd)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun u32 dmac_control, mac_cr, dma_intr_ena;
454*4882a593Smuzhiyun int timeout = 1000;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* disable TX DMAC */
457*4882a593Smuzhiyun dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
458*4882a593Smuzhiyun dmac_control &= (~DMAC_CONTROL_ST_);
459*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* Wait max 10ms for transmit process to stop */
462*4882a593Smuzhiyun while (--timeout) {
463*4882a593Smuzhiyun if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_TS_)
464*4882a593Smuzhiyun break;
465*4882a593Smuzhiyun udelay(10);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (!timeout)
469*4882a593Smuzhiyun netif_warn(pd, ifdown, pd->dev, "TX DMAC failed to stop\n");
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* ACK Tx DMAC stop bit */
472*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_TXPS_);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* mask TX DMAC interrupts */
475*4882a593Smuzhiyun dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
476*4882a593Smuzhiyun dma_intr_ena &= ~(DMAC_INTR_ENA_TX_);
477*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
478*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* stop MAC TX */
481*4882a593Smuzhiyun mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_TXEN_);
482*4882a593Smuzhiyun smsc9420_reg_write(pd, MAC_CR, mac_cr);
483*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
smsc9420_free_tx_ring(struct smsc9420_pdata * pd)486*4882a593Smuzhiyun static void smsc9420_free_tx_ring(struct smsc9420_pdata *pd)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun int i;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun BUG_ON(!pd->tx_ring);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (!pd->tx_buffers)
493*4882a593Smuzhiyun return;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun for (i = 0; i < TX_RING_SIZE; i++) {
496*4882a593Smuzhiyun struct sk_buff *skb = pd->tx_buffers[i].skb;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (skb) {
499*4882a593Smuzhiyun BUG_ON(!pd->tx_buffers[i].mapping);
500*4882a593Smuzhiyun dma_unmap_single(&pd->pdev->dev,
501*4882a593Smuzhiyun pd->tx_buffers[i].mapping, skb->len,
502*4882a593Smuzhiyun DMA_TO_DEVICE);
503*4882a593Smuzhiyun dev_kfree_skb_any(skb);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun pd->tx_ring[i].status = 0;
507*4882a593Smuzhiyun pd->tx_ring[i].length = 0;
508*4882a593Smuzhiyun pd->tx_ring[i].buffer1 = 0;
509*4882a593Smuzhiyun pd->tx_ring[i].buffer2 = 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun wmb();
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun kfree(pd->tx_buffers);
514*4882a593Smuzhiyun pd->tx_buffers = NULL;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun pd->tx_ring_head = 0;
517*4882a593Smuzhiyun pd->tx_ring_tail = 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
smsc9420_free_rx_ring(struct smsc9420_pdata * pd)520*4882a593Smuzhiyun static void smsc9420_free_rx_ring(struct smsc9420_pdata *pd)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun int i;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun BUG_ON(!pd->rx_ring);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (!pd->rx_buffers)
527*4882a593Smuzhiyun return;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++) {
530*4882a593Smuzhiyun if (pd->rx_buffers[i].skb)
531*4882a593Smuzhiyun dev_kfree_skb_any(pd->rx_buffers[i].skb);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (pd->rx_buffers[i].mapping)
534*4882a593Smuzhiyun dma_unmap_single(&pd->pdev->dev,
535*4882a593Smuzhiyun pd->rx_buffers[i].mapping,
536*4882a593Smuzhiyun PKT_BUF_SZ, DMA_FROM_DEVICE);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun pd->rx_ring[i].status = 0;
539*4882a593Smuzhiyun pd->rx_ring[i].length = 0;
540*4882a593Smuzhiyun pd->rx_ring[i].buffer1 = 0;
541*4882a593Smuzhiyun pd->rx_ring[i].buffer2 = 0;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun wmb();
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun kfree(pd->rx_buffers);
546*4882a593Smuzhiyun pd->rx_buffers = NULL;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun pd->rx_ring_head = 0;
549*4882a593Smuzhiyun pd->rx_ring_tail = 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
smsc9420_stop_rx(struct smsc9420_pdata * pd)552*4882a593Smuzhiyun static void smsc9420_stop_rx(struct smsc9420_pdata *pd)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun int timeout = 1000;
555*4882a593Smuzhiyun u32 mac_cr, dmac_control, dma_intr_ena;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* mask RX DMAC interrupts */
558*4882a593Smuzhiyun dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
559*4882a593Smuzhiyun dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
560*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
561*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* stop RX MAC prior to stoping DMA */
564*4882a593Smuzhiyun mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_RXEN_);
565*4882a593Smuzhiyun smsc9420_reg_write(pd, MAC_CR, mac_cr);
566*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* stop RX DMAC */
569*4882a593Smuzhiyun dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
570*4882a593Smuzhiyun dmac_control &= (~DMAC_CONTROL_SR_);
571*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
572*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* wait up to 10ms for receive to stop */
575*4882a593Smuzhiyun while (--timeout) {
576*4882a593Smuzhiyun if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_RS_)
577*4882a593Smuzhiyun break;
578*4882a593Smuzhiyun udelay(10);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (!timeout)
582*4882a593Smuzhiyun netif_warn(pd, ifdown, pd->dev,
583*4882a593Smuzhiyun "RX DMAC did not stop! timeout\n");
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* ACK the Rx DMAC stop bit */
586*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_RXPS_);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
smsc9420_isr(int irq,void * dev_id)589*4882a593Smuzhiyun static irqreturn_t smsc9420_isr(int irq, void *dev_id)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct smsc9420_pdata *pd = dev_id;
592*4882a593Smuzhiyun u32 int_cfg, int_sts, int_ctl;
593*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
594*4882a593Smuzhiyun ulong flags;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun BUG_ON(!pd);
597*4882a593Smuzhiyun BUG_ON(!pd->ioaddr);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun int_cfg = smsc9420_reg_read(pd, INT_CFG);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* check if it's our interrupt */
602*4882a593Smuzhiyun if ((int_cfg & (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_)) !=
603*4882a593Smuzhiyun (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_))
604*4882a593Smuzhiyun return IRQ_NONE;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun int_sts = smsc9420_reg_read(pd, INT_STAT);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (likely(INT_STAT_DMAC_INT_ & int_sts)) {
609*4882a593Smuzhiyun u32 status = smsc9420_reg_read(pd, DMAC_STATUS);
610*4882a593Smuzhiyun u32 ints_to_clear = 0;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (status & DMAC_STS_TX_) {
613*4882a593Smuzhiyun ints_to_clear |= (DMAC_STS_TX_ | DMAC_STS_NIS_);
614*4882a593Smuzhiyun netif_wake_queue(pd->dev);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (status & DMAC_STS_RX_) {
618*4882a593Smuzhiyun /* mask RX DMAC interrupts */
619*4882a593Smuzhiyun u32 dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
620*4882a593Smuzhiyun dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
621*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
622*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun ints_to_clear |= (DMAC_STS_RX_ | DMAC_STS_NIS_);
625*4882a593Smuzhiyun napi_schedule(&pd->napi);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun if (ints_to_clear)
629*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_STATUS, ints_to_clear);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun ret = IRQ_HANDLED;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (unlikely(INT_STAT_SW_INT_ & int_sts)) {
635*4882a593Smuzhiyun /* mask software interrupt */
636*4882a593Smuzhiyun spin_lock_irqsave(&pd->int_lock, flags);
637*4882a593Smuzhiyun int_ctl = smsc9420_reg_read(pd, INT_CTL);
638*4882a593Smuzhiyun int_ctl &= (~INT_CTL_SW_INT_EN_);
639*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_CTL, int_ctl);
640*4882a593Smuzhiyun spin_unlock_irqrestore(&pd->int_lock, flags);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_STAT, INT_STAT_SW_INT_);
643*4882a593Smuzhiyun pd->software_irq_signal = true;
644*4882a593Smuzhiyun smp_wmb();
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun ret = IRQ_HANDLED;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* to ensure PCI write completion, we must perform a PCI read */
650*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun return ret;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
smsc9420_poll_controller(struct net_device * dev)656*4882a593Smuzhiyun static void smsc9420_poll_controller(struct net_device *dev)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
659*4882a593Smuzhiyun const int irq = pd->pdev->irq;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun disable_irq(irq);
662*4882a593Smuzhiyun smsc9420_isr(0, dev);
663*4882a593Smuzhiyun enable_irq(irq);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun #endif /* CONFIG_NET_POLL_CONTROLLER */
666*4882a593Smuzhiyun
smsc9420_dmac_soft_reset(struct smsc9420_pdata * pd)667*4882a593Smuzhiyun static void smsc9420_dmac_soft_reset(struct smsc9420_pdata *pd)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun smsc9420_reg_write(pd, BUS_MODE, BUS_MODE_SWR_);
670*4882a593Smuzhiyun smsc9420_reg_read(pd, BUS_MODE);
671*4882a593Smuzhiyun udelay(2);
672*4882a593Smuzhiyun if (smsc9420_reg_read(pd, BUS_MODE) & BUS_MODE_SWR_)
673*4882a593Smuzhiyun netif_warn(pd, drv, pd->dev, "Software reset not cleared\n");
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
smsc9420_stop(struct net_device * dev)676*4882a593Smuzhiyun static int smsc9420_stop(struct net_device *dev)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
679*4882a593Smuzhiyun u32 int_cfg;
680*4882a593Smuzhiyun ulong flags;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun BUG_ON(!pd);
683*4882a593Smuzhiyun BUG_ON(!dev->phydev);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* disable master interrupt */
686*4882a593Smuzhiyun spin_lock_irqsave(&pd->int_lock, flags);
687*4882a593Smuzhiyun int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
688*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_CFG, int_cfg);
689*4882a593Smuzhiyun spin_unlock_irqrestore(&pd->int_lock, flags);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun netif_tx_disable(dev);
692*4882a593Smuzhiyun napi_disable(&pd->napi);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun smsc9420_stop_tx(pd);
695*4882a593Smuzhiyun smsc9420_free_tx_ring(pd);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun smsc9420_stop_rx(pd);
698*4882a593Smuzhiyun smsc9420_free_rx_ring(pd);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun free_irq(pd->pdev->irq, pd);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun smsc9420_dmac_soft_reset(pd);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun phy_stop(dev->phydev);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun phy_disconnect(dev->phydev);
707*4882a593Smuzhiyun mdiobus_unregister(pd->mii_bus);
708*4882a593Smuzhiyun mdiobus_free(pd->mii_bus);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun return 0;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
smsc9420_rx_count_stats(struct net_device * dev,u32 desc_status)713*4882a593Smuzhiyun static void smsc9420_rx_count_stats(struct net_device *dev, u32 desc_status)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun if (unlikely(desc_status & RDES0_ERROR_SUMMARY_)) {
716*4882a593Smuzhiyun dev->stats.rx_errors++;
717*4882a593Smuzhiyun if (desc_status & RDES0_DESCRIPTOR_ERROR_)
718*4882a593Smuzhiyun dev->stats.rx_over_errors++;
719*4882a593Smuzhiyun else if (desc_status & (RDES0_FRAME_TOO_LONG_ |
720*4882a593Smuzhiyun RDES0_RUNT_FRAME_ | RDES0_COLLISION_SEEN_))
721*4882a593Smuzhiyun dev->stats.rx_frame_errors++;
722*4882a593Smuzhiyun else if (desc_status & RDES0_CRC_ERROR_)
723*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (unlikely(desc_status & RDES0_LENGTH_ERROR_))
727*4882a593Smuzhiyun dev->stats.rx_length_errors++;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (unlikely(!((desc_status & RDES0_LAST_DESCRIPTOR_) &&
730*4882a593Smuzhiyun (desc_status & RDES0_FIRST_DESCRIPTOR_))))
731*4882a593Smuzhiyun dev->stats.rx_length_errors++;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (desc_status & RDES0_MULTICAST_FRAME_)
734*4882a593Smuzhiyun dev->stats.multicast++;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
smsc9420_rx_handoff(struct smsc9420_pdata * pd,const int index,const u32 status)737*4882a593Smuzhiyun static void smsc9420_rx_handoff(struct smsc9420_pdata *pd, const int index,
738*4882a593Smuzhiyun const u32 status)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun struct net_device *dev = pd->dev;
741*4882a593Smuzhiyun struct sk_buff *skb;
742*4882a593Smuzhiyun u16 packet_length = (status & RDES0_FRAME_LENGTH_MASK_)
743*4882a593Smuzhiyun >> RDES0_FRAME_LENGTH_SHFT_;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* remove crc from packet lendth */
746*4882a593Smuzhiyun packet_length -= 4;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (pd->rx_csum)
749*4882a593Smuzhiyun packet_length -= 2;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun dev->stats.rx_packets++;
752*4882a593Smuzhiyun dev->stats.rx_bytes += packet_length;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun dma_unmap_single(&pd->pdev->dev, pd->rx_buffers[index].mapping,
755*4882a593Smuzhiyun PKT_BUF_SZ, DMA_FROM_DEVICE);
756*4882a593Smuzhiyun pd->rx_buffers[index].mapping = 0;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun skb = pd->rx_buffers[index].skb;
759*4882a593Smuzhiyun pd->rx_buffers[index].skb = NULL;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun if (pd->rx_csum) {
762*4882a593Smuzhiyun u16 hw_csum = get_unaligned_le16(skb_tail_pointer(skb) +
763*4882a593Smuzhiyun NET_IP_ALIGN + packet_length + 4);
764*4882a593Smuzhiyun put_unaligned_le16(hw_csum, &skb->csum);
765*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_COMPLETE;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun skb_reserve(skb, NET_IP_ALIGN);
769*4882a593Smuzhiyun skb_put(skb, packet_length);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun netif_receive_skb(skb);
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
smsc9420_alloc_rx_buffer(struct smsc9420_pdata * pd,int index)776*4882a593Smuzhiyun static int smsc9420_alloc_rx_buffer(struct smsc9420_pdata *pd, int index)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct sk_buff *skb = netdev_alloc_skb(pd->dev, PKT_BUF_SZ);
779*4882a593Smuzhiyun dma_addr_t mapping;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun BUG_ON(pd->rx_buffers[index].skb);
782*4882a593Smuzhiyun BUG_ON(pd->rx_buffers[index].mapping);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (unlikely(!skb))
785*4882a593Smuzhiyun return -ENOMEM;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun mapping = dma_map_single(&pd->pdev->dev, skb_tail_pointer(skb),
788*4882a593Smuzhiyun PKT_BUF_SZ, DMA_FROM_DEVICE);
789*4882a593Smuzhiyun if (dma_mapping_error(&pd->pdev->dev, mapping)) {
790*4882a593Smuzhiyun dev_kfree_skb_any(skb);
791*4882a593Smuzhiyun netif_warn(pd, rx_err, pd->dev, "pci_map_single failed!\n");
792*4882a593Smuzhiyun return -ENOMEM;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun pd->rx_buffers[index].skb = skb;
796*4882a593Smuzhiyun pd->rx_buffers[index].mapping = mapping;
797*4882a593Smuzhiyun pd->rx_ring[index].buffer1 = mapping + NET_IP_ALIGN;
798*4882a593Smuzhiyun pd->rx_ring[index].status = RDES0_OWN_;
799*4882a593Smuzhiyun wmb();
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun return 0;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
smsc9420_alloc_new_rx_buffers(struct smsc9420_pdata * pd)804*4882a593Smuzhiyun static void smsc9420_alloc_new_rx_buffers(struct smsc9420_pdata *pd)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun while (pd->rx_ring_tail != pd->rx_ring_head) {
807*4882a593Smuzhiyun if (smsc9420_alloc_rx_buffer(pd, pd->rx_ring_tail))
808*4882a593Smuzhiyun break;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun pd->rx_ring_tail = (pd->rx_ring_tail + 1) % RX_RING_SIZE;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
smsc9420_rx_poll(struct napi_struct * napi,int budget)814*4882a593Smuzhiyun static int smsc9420_rx_poll(struct napi_struct *napi, int budget)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun struct smsc9420_pdata *pd =
817*4882a593Smuzhiyun container_of(napi, struct smsc9420_pdata, napi);
818*4882a593Smuzhiyun struct net_device *dev = pd->dev;
819*4882a593Smuzhiyun u32 drop_frame_cnt, dma_intr_ena, status;
820*4882a593Smuzhiyun int work_done;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun for (work_done = 0; work_done < budget; work_done++) {
823*4882a593Smuzhiyun rmb();
824*4882a593Smuzhiyun status = pd->rx_ring[pd->rx_ring_head].status;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* stop if DMAC owns this dma descriptor */
827*4882a593Smuzhiyun if (status & RDES0_OWN_)
828*4882a593Smuzhiyun break;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun smsc9420_rx_count_stats(dev, status);
831*4882a593Smuzhiyun smsc9420_rx_handoff(pd, pd->rx_ring_head, status);
832*4882a593Smuzhiyun pd->rx_ring_head = (pd->rx_ring_head + 1) % RX_RING_SIZE;
833*4882a593Smuzhiyun smsc9420_alloc_new_rx_buffers(pd);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun drop_frame_cnt = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
837*4882a593Smuzhiyun dev->stats.rx_dropped +=
838*4882a593Smuzhiyun (drop_frame_cnt & 0xFFFF) + ((drop_frame_cnt >> 17) & 0x3FF);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /* Kick RXDMA */
841*4882a593Smuzhiyun smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
842*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun if (work_done < budget) {
845*4882a593Smuzhiyun napi_complete_done(&pd->napi, work_done);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* re-enable RX DMA interrupts */
848*4882a593Smuzhiyun dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
849*4882a593Smuzhiyun dma_intr_ena |= (DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
850*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
851*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun return work_done;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun static void
smsc9420_tx_update_stats(struct net_device * dev,u32 status,u32 length)857*4882a593Smuzhiyun smsc9420_tx_update_stats(struct net_device *dev, u32 status, u32 length)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun if (unlikely(status & TDES0_ERROR_SUMMARY_)) {
860*4882a593Smuzhiyun dev->stats.tx_errors++;
861*4882a593Smuzhiyun if (status & (TDES0_EXCESSIVE_DEFERRAL_ |
862*4882a593Smuzhiyun TDES0_EXCESSIVE_COLLISIONS_))
863*4882a593Smuzhiyun dev->stats.tx_aborted_errors++;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun if (status & (TDES0_LOSS_OF_CARRIER_ | TDES0_NO_CARRIER_))
866*4882a593Smuzhiyun dev->stats.tx_carrier_errors++;
867*4882a593Smuzhiyun } else {
868*4882a593Smuzhiyun dev->stats.tx_packets++;
869*4882a593Smuzhiyun dev->stats.tx_bytes += (length & 0x7FF);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun if (unlikely(status & TDES0_EXCESSIVE_COLLISIONS_)) {
873*4882a593Smuzhiyun dev->stats.collisions += 16;
874*4882a593Smuzhiyun } else {
875*4882a593Smuzhiyun dev->stats.collisions +=
876*4882a593Smuzhiyun (status & TDES0_COLLISION_COUNT_MASK_) >>
877*4882a593Smuzhiyun TDES0_COLLISION_COUNT_SHFT_;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun if (unlikely(status & TDES0_HEARTBEAT_FAIL_))
881*4882a593Smuzhiyun dev->stats.tx_heartbeat_errors++;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* Check for completed dma transfers, update stats and free skbs */
smsc9420_complete_tx(struct net_device * dev)885*4882a593Smuzhiyun static void smsc9420_complete_tx(struct net_device *dev)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun while (pd->tx_ring_tail != pd->tx_ring_head) {
890*4882a593Smuzhiyun int index = pd->tx_ring_tail;
891*4882a593Smuzhiyun u32 status, length;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun rmb();
894*4882a593Smuzhiyun status = pd->tx_ring[index].status;
895*4882a593Smuzhiyun length = pd->tx_ring[index].length;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* Check if DMA still owns this descriptor */
898*4882a593Smuzhiyun if (unlikely(TDES0_OWN_ & status))
899*4882a593Smuzhiyun break;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun smsc9420_tx_update_stats(dev, status, length);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun BUG_ON(!pd->tx_buffers[index].skb);
904*4882a593Smuzhiyun BUG_ON(!pd->tx_buffers[index].mapping);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun dma_unmap_single(&pd->pdev->dev,
907*4882a593Smuzhiyun pd->tx_buffers[index].mapping,
908*4882a593Smuzhiyun pd->tx_buffers[index].skb->len,
909*4882a593Smuzhiyun DMA_TO_DEVICE);
910*4882a593Smuzhiyun pd->tx_buffers[index].mapping = 0;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun dev_kfree_skb_any(pd->tx_buffers[index].skb);
913*4882a593Smuzhiyun pd->tx_buffers[index].skb = NULL;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun pd->tx_ring[index].buffer1 = 0;
916*4882a593Smuzhiyun wmb();
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun pd->tx_ring_tail = (pd->tx_ring_tail + 1) % TX_RING_SIZE;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
smsc9420_hard_start_xmit(struct sk_buff * skb,struct net_device * dev)922*4882a593Smuzhiyun static netdev_tx_t smsc9420_hard_start_xmit(struct sk_buff *skb,
923*4882a593Smuzhiyun struct net_device *dev)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
926*4882a593Smuzhiyun dma_addr_t mapping;
927*4882a593Smuzhiyun int index = pd->tx_ring_head;
928*4882a593Smuzhiyun u32 tmp_desc1;
929*4882a593Smuzhiyun bool about_to_take_last_desc =
930*4882a593Smuzhiyun (((pd->tx_ring_head + 2) % TX_RING_SIZE) == pd->tx_ring_tail);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun smsc9420_complete_tx(dev);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun rmb();
935*4882a593Smuzhiyun BUG_ON(pd->tx_ring[index].status & TDES0_OWN_);
936*4882a593Smuzhiyun BUG_ON(pd->tx_buffers[index].skb);
937*4882a593Smuzhiyun BUG_ON(pd->tx_buffers[index].mapping);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun mapping = dma_map_single(&pd->pdev->dev, skb->data, skb->len,
940*4882a593Smuzhiyun DMA_TO_DEVICE);
941*4882a593Smuzhiyun if (dma_mapping_error(&pd->pdev->dev, mapping)) {
942*4882a593Smuzhiyun netif_warn(pd, tx_err, pd->dev,
943*4882a593Smuzhiyun "pci_map_single failed, dropping packet\n");
944*4882a593Smuzhiyun return NETDEV_TX_BUSY;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun pd->tx_buffers[index].skb = skb;
948*4882a593Smuzhiyun pd->tx_buffers[index].mapping = mapping;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun tmp_desc1 = (TDES1_LS_ | ((u32)skb->len & 0x7FF));
951*4882a593Smuzhiyun if (unlikely(about_to_take_last_desc)) {
952*4882a593Smuzhiyun tmp_desc1 |= TDES1_IC_;
953*4882a593Smuzhiyun netif_stop_queue(pd->dev);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* check if we are at the last descriptor and need to set EOR */
957*4882a593Smuzhiyun if (unlikely(index == (TX_RING_SIZE - 1)))
958*4882a593Smuzhiyun tmp_desc1 |= TDES1_TER_;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun pd->tx_ring[index].buffer1 = mapping;
961*4882a593Smuzhiyun pd->tx_ring[index].length = tmp_desc1;
962*4882a593Smuzhiyun wmb();
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun /* increment head */
965*4882a593Smuzhiyun pd->tx_ring_head = (pd->tx_ring_head + 1) % TX_RING_SIZE;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* assign ownership to DMAC */
968*4882a593Smuzhiyun pd->tx_ring[index].status = TDES0_OWN_;
969*4882a593Smuzhiyun wmb();
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun skb_tx_timestamp(skb);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* kick the DMA */
974*4882a593Smuzhiyun smsc9420_reg_write(pd, TX_POLL_DEMAND, 1);
975*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun return NETDEV_TX_OK;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
smsc9420_get_stats(struct net_device * dev)980*4882a593Smuzhiyun static struct net_device_stats *smsc9420_get_stats(struct net_device *dev)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
983*4882a593Smuzhiyun u32 counter = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
984*4882a593Smuzhiyun dev->stats.rx_dropped +=
985*4882a593Smuzhiyun (counter & 0x0000FFFF) + ((counter >> 17) & 0x000003FF);
986*4882a593Smuzhiyun return &dev->stats;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
smsc9420_set_multicast_list(struct net_device * dev)989*4882a593Smuzhiyun static void smsc9420_set_multicast_list(struct net_device *dev)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
992*4882a593Smuzhiyun u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) {
995*4882a593Smuzhiyun netif_dbg(pd, hw, pd->dev, "Promiscuous Mode Enabled\n");
996*4882a593Smuzhiyun mac_cr |= MAC_CR_PRMS_;
997*4882a593Smuzhiyun mac_cr &= (~MAC_CR_MCPAS_);
998*4882a593Smuzhiyun mac_cr &= (~MAC_CR_HPFILT_);
999*4882a593Smuzhiyun } else if (dev->flags & IFF_ALLMULTI) {
1000*4882a593Smuzhiyun netif_dbg(pd, hw, pd->dev, "Receive all Multicast Enabled\n");
1001*4882a593Smuzhiyun mac_cr &= (~MAC_CR_PRMS_);
1002*4882a593Smuzhiyun mac_cr |= MAC_CR_MCPAS_;
1003*4882a593Smuzhiyun mac_cr &= (~MAC_CR_HPFILT_);
1004*4882a593Smuzhiyun } else if (!netdev_mc_empty(dev)) {
1005*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1006*4882a593Smuzhiyun u32 hash_lo = 0, hash_hi = 0;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun netif_dbg(pd, hw, pd->dev, "Multicast filter enabled\n");
1009*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1010*4882a593Smuzhiyun u32 bit_num = smsc9420_hash(ha->addr);
1011*4882a593Smuzhiyun u32 mask = 1 << (bit_num & 0x1F);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (bit_num & 0x20)
1014*4882a593Smuzhiyun hash_hi |= mask;
1015*4882a593Smuzhiyun else
1016*4882a593Smuzhiyun hash_lo |= mask;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun smsc9420_reg_write(pd, HASHH, hash_hi);
1020*4882a593Smuzhiyun smsc9420_reg_write(pd, HASHL, hash_lo);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun mac_cr &= (~MAC_CR_PRMS_);
1023*4882a593Smuzhiyun mac_cr &= (~MAC_CR_MCPAS_);
1024*4882a593Smuzhiyun mac_cr |= MAC_CR_HPFILT_;
1025*4882a593Smuzhiyun } else {
1026*4882a593Smuzhiyun netif_dbg(pd, hw, pd->dev, "Receive own packets only\n");
1027*4882a593Smuzhiyun smsc9420_reg_write(pd, HASHH, 0);
1028*4882a593Smuzhiyun smsc9420_reg_write(pd, HASHL, 0);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun mac_cr &= (~MAC_CR_PRMS_);
1031*4882a593Smuzhiyun mac_cr &= (~MAC_CR_MCPAS_);
1032*4882a593Smuzhiyun mac_cr &= (~MAC_CR_HPFILT_);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun smsc9420_reg_write(pd, MAC_CR, mac_cr);
1036*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
smsc9420_phy_update_flowcontrol(struct smsc9420_pdata * pd)1039*4882a593Smuzhiyun static void smsc9420_phy_update_flowcontrol(struct smsc9420_pdata *pd)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun struct net_device *dev = pd->dev;
1042*4882a593Smuzhiyun struct phy_device *phy_dev = dev->phydev;
1043*4882a593Smuzhiyun u32 flow;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun if (phy_dev->duplex == DUPLEX_FULL) {
1046*4882a593Smuzhiyun u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
1047*4882a593Smuzhiyun u16 rmtadv = phy_read(phy_dev, MII_LPA);
1048*4882a593Smuzhiyun u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun if (cap & FLOW_CTRL_RX)
1051*4882a593Smuzhiyun flow = 0xFFFF0002;
1052*4882a593Smuzhiyun else
1053*4882a593Smuzhiyun flow = 0;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun netif_info(pd, link, pd->dev, "rx pause %s, tx pause %s\n",
1056*4882a593Smuzhiyun cap & FLOW_CTRL_RX ? "enabled" : "disabled",
1057*4882a593Smuzhiyun cap & FLOW_CTRL_TX ? "enabled" : "disabled");
1058*4882a593Smuzhiyun } else {
1059*4882a593Smuzhiyun netif_info(pd, link, pd->dev, "half duplex\n");
1060*4882a593Smuzhiyun flow = 0;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun smsc9420_reg_write(pd, FLOW, flow);
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun /* Update link mode if anything has changed. Called periodically when the
1067*4882a593Smuzhiyun * PHY is in polling mode, even if nothing has changed. */
smsc9420_phy_adjust_link(struct net_device * dev)1068*4882a593Smuzhiyun static void smsc9420_phy_adjust_link(struct net_device *dev)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
1071*4882a593Smuzhiyun struct phy_device *phy_dev = dev->phydev;
1072*4882a593Smuzhiyun int carrier;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (phy_dev->duplex != pd->last_duplex) {
1075*4882a593Smuzhiyun u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
1076*4882a593Smuzhiyun if (phy_dev->duplex) {
1077*4882a593Smuzhiyun netif_dbg(pd, link, pd->dev, "full duplex mode\n");
1078*4882a593Smuzhiyun mac_cr |= MAC_CR_FDPX_;
1079*4882a593Smuzhiyun } else {
1080*4882a593Smuzhiyun netif_dbg(pd, link, pd->dev, "half duplex mode\n");
1081*4882a593Smuzhiyun mac_cr &= ~MAC_CR_FDPX_;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun smsc9420_reg_write(pd, MAC_CR, mac_cr);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun smsc9420_phy_update_flowcontrol(pd);
1086*4882a593Smuzhiyun pd->last_duplex = phy_dev->duplex;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun carrier = netif_carrier_ok(dev);
1090*4882a593Smuzhiyun if (carrier != pd->last_carrier) {
1091*4882a593Smuzhiyun if (carrier)
1092*4882a593Smuzhiyun netif_dbg(pd, link, pd->dev, "carrier OK\n");
1093*4882a593Smuzhiyun else
1094*4882a593Smuzhiyun netif_dbg(pd, link, pd->dev, "no carrier\n");
1095*4882a593Smuzhiyun pd->last_carrier = carrier;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
smsc9420_mii_probe(struct net_device * dev)1099*4882a593Smuzhiyun static int smsc9420_mii_probe(struct net_device *dev)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
1102*4882a593Smuzhiyun struct phy_device *phydev = NULL;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun BUG_ON(dev->phydev);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /* Device only supports internal PHY at address 1 */
1107*4882a593Smuzhiyun phydev = mdiobus_get_phy(pd->mii_bus, 1);
1108*4882a593Smuzhiyun if (!phydev) {
1109*4882a593Smuzhiyun netdev_err(dev, "no PHY found at address 1\n");
1110*4882a593Smuzhiyun return -ENODEV;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun phydev = phy_connect(dev, phydev_name(phydev),
1114*4882a593Smuzhiyun smsc9420_phy_adjust_link, PHY_INTERFACE_MODE_MII);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (IS_ERR(phydev)) {
1117*4882a593Smuzhiyun netdev_err(dev, "Could not attach to PHY\n");
1118*4882a593Smuzhiyun return PTR_ERR(phydev);
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun phy_set_max_speed(phydev, SPEED_100);
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /* mask with MAC supported features */
1124*4882a593Smuzhiyun phy_support_asym_pause(phydev);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun phy_attached_info(phydev);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun pd->last_duplex = -1;
1129*4882a593Smuzhiyun pd->last_carrier = -1;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun return 0;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
smsc9420_mii_init(struct net_device * dev)1134*4882a593Smuzhiyun static int smsc9420_mii_init(struct net_device *dev)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
1137*4882a593Smuzhiyun int err = -ENXIO;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun pd->mii_bus = mdiobus_alloc();
1140*4882a593Smuzhiyun if (!pd->mii_bus) {
1141*4882a593Smuzhiyun err = -ENOMEM;
1142*4882a593Smuzhiyun goto err_out_1;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun pd->mii_bus->name = DRV_MDIONAME;
1145*4882a593Smuzhiyun snprintf(pd->mii_bus->id, MII_BUS_ID_SIZE, "%x",
1146*4882a593Smuzhiyun (pd->pdev->bus->number << 8) | pd->pdev->devfn);
1147*4882a593Smuzhiyun pd->mii_bus->priv = pd;
1148*4882a593Smuzhiyun pd->mii_bus->read = smsc9420_mii_read;
1149*4882a593Smuzhiyun pd->mii_bus->write = smsc9420_mii_write;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /* Mask all PHYs except ID 1 (internal) */
1152*4882a593Smuzhiyun pd->mii_bus->phy_mask = ~(1 << 1);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun if (mdiobus_register(pd->mii_bus)) {
1155*4882a593Smuzhiyun netif_warn(pd, probe, pd->dev, "Error registering mii bus\n");
1156*4882a593Smuzhiyun goto err_out_free_bus_2;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun if (smsc9420_mii_probe(dev) < 0) {
1160*4882a593Smuzhiyun netif_warn(pd, probe, pd->dev, "Error probing mii bus\n");
1161*4882a593Smuzhiyun goto err_out_unregister_bus_3;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun return 0;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun err_out_unregister_bus_3:
1167*4882a593Smuzhiyun mdiobus_unregister(pd->mii_bus);
1168*4882a593Smuzhiyun err_out_free_bus_2:
1169*4882a593Smuzhiyun mdiobus_free(pd->mii_bus);
1170*4882a593Smuzhiyun err_out_1:
1171*4882a593Smuzhiyun return err;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
smsc9420_alloc_tx_ring(struct smsc9420_pdata * pd)1174*4882a593Smuzhiyun static int smsc9420_alloc_tx_ring(struct smsc9420_pdata *pd)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun int i;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun BUG_ON(!pd->tx_ring);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun pd->tx_buffers = kmalloc_array(TX_RING_SIZE,
1181*4882a593Smuzhiyun sizeof(struct smsc9420_ring_info),
1182*4882a593Smuzhiyun GFP_KERNEL);
1183*4882a593Smuzhiyun if (!pd->tx_buffers)
1184*4882a593Smuzhiyun return -ENOMEM;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /* Initialize the TX Ring */
1187*4882a593Smuzhiyun for (i = 0; i < TX_RING_SIZE; i++) {
1188*4882a593Smuzhiyun pd->tx_buffers[i].skb = NULL;
1189*4882a593Smuzhiyun pd->tx_buffers[i].mapping = 0;
1190*4882a593Smuzhiyun pd->tx_ring[i].status = 0;
1191*4882a593Smuzhiyun pd->tx_ring[i].length = 0;
1192*4882a593Smuzhiyun pd->tx_ring[i].buffer1 = 0;
1193*4882a593Smuzhiyun pd->tx_ring[i].buffer2 = 0;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun pd->tx_ring[TX_RING_SIZE - 1].length = TDES1_TER_;
1196*4882a593Smuzhiyun wmb();
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun pd->tx_ring_head = 0;
1199*4882a593Smuzhiyun pd->tx_ring_tail = 0;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun smsc9420_reg_write(pd, TX_BASE_ADDR, pd->tx_dma_addr);
1202*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun return 0;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
smsc9420_alloc_rx_ring(struct smsc9420_pdata * pd)1207*4882a593Smuzhiyun static int smsc9420_alloc_rx_ring(struct smsc9420_pdata *pd)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun int i;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun BUG_ON(!pd->rx_ring);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun pd->rx_buffers = kmalloc_array(RX_RING_SIZE,
1214*4882a593Smuzhiyun sizeof(struct smsc9420_ring_info),
1215*4882a593Smuzhiyun GFP_KERNEL);
1216*4882a593Smuzhiyun if (pd->rx_buffers == NULL)
1217*4882a593Smuzhiyun goto out;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* initialize the rx ring */
1220*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++) {
1221*4882a593Smuzhiyun pd->rx_ring[i].status = 0;
1222*4882a593Smuzhiyun pd->rx_ring[i].length = PKT_BUF_SZ;
1223*4882a593Smuzhiyun pd->rx_ring[i].buffer2 = 0;
1224*4882a593Smuzhiyun pd->rx_buffers[i].skb = NULL;
1225*4882a593Smuzhiyun pd->rx_buffers[i].mapping = 0;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun pd->rx_ring[RX_RING_SIZE - 1].length = (PKT_BUF_SZ | RDES1_RER_);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun /* now allocate the entire ring of skbs */
1230*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++) {
1231*4882a593Smuzhiyun if (smsc9420_alloc_rx_buffer(pd, i)) {
1232*4882a593Smuzhiyun netif_warn(pd, ifup, pd->dev,
1233*4882a593Smuzhiyun "failed to allocate rx skb %d\n", i);
1234*4882a593Smuzhiyun goto out_free_rx_skbs;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun pd->rx_ring_head = 0;
1239*4882a593Smuzhiyun pd->rx_ring_tail = 0;
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun smsc9420_reg_write(pd, VLAN1, ETH_P_8021Q);
1242*4882a593Smuzhiyun netif_dbg(pd, ifup, pd->dev, "VLAN1 = 0x%08x\n",
1243*4882a593Smuzhiyun smsc9420_reg_read(pd, VLAN1));
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun if (pd->rx_csum) {
1246*4882a593Smuzhiyun /* Enable RX COE */
1247*4882a593Smuzhiyun u32 coe = smsc9420_reg_read(pd, COE_CR) | RX_COE_EN;
1248*4882a593Smuzhiyun smsc9420_reg_write(pd, COE_CR, coe);
1249*4882a593Smuzhiyun netif_dbg(pd, ifup, pd->dev, "COE_CR = 0x%08x\n", coe);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun smsc9420_reg_write(pd, RX_BASE_ADDR, pd->rx_dma_addr);
1253*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun return 0;
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun out_free_rx_skbs:
1258*4882a593Smuzhiyun smsc9420_free_rx_ring(pd);
1259*4882a593Smuzhiyun out:
1260*4882a593Smuzhiyun return -ENOMEM;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
smsc9420_open(struct net_device * dev)1263*4882a593Smuzhiyun static int smsc9420_open(struct net_device *dev)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
1266*4882a593Smuzhiyun u32 bus_mode, mac_cr, dmac_control, int_cfg, dma_intr_ena, int_ctl;
1267*4882a593Smuzhiyun const int irq = pd->pdev->irq;
1268*4882a593Smuzhiyun unsigned long flags;
1269*4882a593Smuzhiyun int result = 0, timeout;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (!is_valid_ether_addr(dev->dev_addr)) {
1272*4882a593Smuzhiyun netif_warn(pd, ifup, pd->dev,
1273*4882a593Smuzhiyun "dev_addr is not a valid MAC address\n");
1274*4882a593Smuzhiyun result = -EADDRNOTAVAIL;
1275*4882a593Smuzhiyun goto out_0;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun netif_carrier_off(dev);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun /* disable, mask and acknowledge all interrupts */
1281*4882a593Smuzhiyun spin_lock_irqsave(&pd->int_lock, flags);
1282*4882a593Smuzhiyun int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
1283*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_CFG, int_cfg);
1284*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_CTL, 0);
1285*4882a593Smuzhiyun spin_unlock_irqrestore(&pd->int_lock, flags);
1286*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_INTR_ENA, 0);
1287*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_STAT, 0xFFFFFFFF);
1288*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun result = request_irq(irq, smsc9420_isr, IRQF_SHARED, DRV_NAME, pd);
1291*4882a593Smuzhiyun if (result) {
1292*4882a593Smuzhiyun netif_warn(pd, ifup, pd->dev, "Unable to use IRQ = %d\n", irq);
1293*4882a593Smuzhiyun result = -ENODEV;
1294*4882a593Smuzhiyun goto out_0;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun smsc9420_dmac_soft_reset(pd);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* make sure MAC_CR is sane */
1300*4882a593Smuzhiyun smsc9420_reg_write(pd, MAC_CR, 0);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun smsc9420_set_mac_address(dev);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun /* Configure GPIO pins to drive LEDs */
1305*4882a593Smuzhiyun smsc9420_reg_write(pd, GPIO_CFG,
1306*4882a593Smuzhiyun (GPIO_CFG_LED_3_ | GPIO_CFG_LED_2_ | GPIO_CFG_LED_1_));
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun bus_mode = BUS_MODE_DMA_BURST_LENGTH_16;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1311*4882a593Smuzhiyun bus_mode |= BUS_MODE_DBO_;
1312*4882a593Smuzhiyun #endif
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun smsc9420_reg_write(pd, BUS_MODE, bus_mode);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun /* set bus master bridge arbitration priority for Rx and TX DMA */
1319*4882a593Smuzhiyun smsc9420_reg_write(pd, BUS_CFG, BUS_CFG_RXTXWEIGHT_4_1);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_CONTROL,
1322*4882a593Smuzhiyun (DMAC_CONTROL_SF_ | DMAC_CONTROL_OSF_));
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /* test the IRQ connection to the ISR */
1327*4882a593Smuzhiyun netif_dbg(pd, ifup, pd->dev, "Testing ISR using IRQ %d\n", irq);
1328*4882a593Smuzhiyun pd->software_irq_signal = false;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun spin_lock_irqsave(&pd->int_lock, flags);
1331*4882a593Smuzhiyun /* configure interrupt deassertion timer and enable interrupts */
1332*4882a593Smuzhiyun int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
1333*4882a593Smuzhiyun int_cfg &= ~(INT_CFG_INT_DEAS_MASK);
1334*4882a593Smuzhiyun int_cfg |= (INT_DEAS_TIME & INT_CFG_INT_DEAS_MASK);
1335*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_CFG, int_cfg);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun /* unmask software interrupt */
1338*4882a593Smuzhiyun int_ctl = smsc9420_reg_read(pd, INT_CTL) | INT_CTL_SW_INT_EN_;
1339*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_CTL, int_ctl);
1340*4882a593Smuzhiyun spin_unlock_irqrestore(&pd->int_lock, flags);
1341*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun timeout = 1000;
1344*4882a593Smuzhiyun while (timeout--) {
1345*4882a593Smuzhiyun if (pd->software_irq_signal)
1346*4882a593Smuzhiyun break;
1347*4882a593Smuzhiyun msleep(1);
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun /* disable interrupts */
1351*4882a593Smuzhiyun spin_lock_irqsave(&pd->int_lock, flags);
1352*4882a593Smuzhiyun int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
1353*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_CFG, int_cfg);
1354*4882a593Smuzhiyun spin_unlock_irqrestore(&pd->int_lock, flags);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun if (!pd->software_irq_signal) {
1357*4882a593Smuzhiyun netif_warn(pd, ifup, pd->dev, "ISR failed signaling test\n");
1358*4882a593Smuzhiyun result = -ENODEV;
1359*4882a593Smuzhiyun goto out_free_irq_1;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun netif_dbg(pd, ifup, pd->dev, "ISR passed test using IRQ %d\n", irq);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun result = smsc9420_alloc_tx_ring(pd);
1365*4882a593Smuzhiyun if (result) {
1366*4882a593Smuzhiyun netif_warn(pd, ifup, pd->dev,
1367*4882a593Smuzhiyun "Failed to Initialize tx dma ring\n");
1368*4882a593Smuzhiyun result = -ENOMEM;
1369*4882a593Smuzhiyun goto out_free_irq_1;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun result = smsc9420_alloc_rx_ring(pd);
1373*4882a593Smuzhiyun if (result) {
1374*4882a593Smuzhiyun netif_warn(pd, ifup, pd->dev,
1375*4882a593Smuzhiyun "Failed to Initialize rx dma ring\n");
1376*4882a593Smuzhiyun result = -ENOMEM;
1377*4882a593Smuzhiyun goto out_free_tx_ring_2;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun result = smsc9420_mii_init(dev);
1381*4882a593Smuzhiyun if (result) {
1382*4882a593Smuzhiyun netif_warn(pd, ifup, pd->dev, "Failed to initialize Phy\n");
1383*4882a593Smuzhiyun result = -ENODEV;
1384*4882a593Smuzhiyun goto out_free_rx_ring_3;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /* Bring the PHY up */
1388*4882a593Smuzhiyun phy_start(dev->phydev);
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun napi_enable(&pd->napi);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun /* start tx and rx */
1393*4882a593Smuzhiyun mac_cr = smsc9420_reg_read(pd, MAC_CR) | MAC_CR_TXEN_ | MAC_CR_RXEN_;
1394*4882a593Smuzhiyun smsc9420_reg_write(pd, MAC_CR, mac_cr);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
1397*4882a593Smuzhiyun dmac_control |= DMAC_CONTROL_ST_ | DMAC_CONTROL_SR_;
1398*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
1399*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
1402*4882a593Smuzhiyun dma_intr_ena |=
1403*4882a593Smuzhiyun (DMAC_INTR_ENA_TX_ | DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
1404*4882a593Smuzhiyun smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
1405*4882a593Smuzhiyun smsc9420_pci_flush_write(pd);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun netif_wake_queue(dev);
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* enable interrupts */
1412*4882a593Smuzhiyun spin_lock_irqsave(&pd->int_lock, flags);
1413*4882a593Smuzhiyun int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
1414*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_CFG, int_cfg);
1415*4882a593Smuzhiyun spin_unlock_irqrestore(&pd->int_lock, flags);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun return 0;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun out_free_rx_ring_3:
1420*4882a593Smuzhiyun smsc9420_free_rx_ring(pd);
1421*4882a593Smuzhiyun out_free_tx_ring_2:
1422*4882a593Smuzhiyun smsc9420_free_tx_ring(pd);
1423*4882a593Smuzhiyun out_free_irq_1:
1424*4882a593Smuzhiyun free_irq(irq, pd);
1425*4882a593Smuzhiyun out_0:
1426*4882a593Smuzhiyun return result;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
smsc9420_suspend(struct device * dev_d)1429*4882a593Smuzhiyun static int __maybe_unused smsc9420_suspend(struct device *dev_d)
1430*4882a593Smuzhiyun {
1431*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(dev_d);
1432*4882a593Smuzhiyun struct smsc9420_pdata *pd = netdev_priv(dev);
1433*4882a593Smuzhiyun u32 int_cfg;
1434*4882a593Smuzhiyun ulong flags;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun /* disable interrupts */
1437*4882a593Smuzhiyun spin_lock_irqsave(&pd->int_lock, flags);
1438*4882a593Smuzhiyun int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
1439*4882a593Smuzhiyun smsc9420_reg_write(pd, INT_CFG, int_cfg);
1440*4882a593Smuzhiyun spin_unlock_irqrestore(&pd->int_lock, flags);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun if (netif_running(dev)) {
1443*4882a593Smuzhiyun netif_tx_disable(dev);
1444*4882a593Smuzhiyun smsc9420_stop_tx(pd);
1445*4882a593Smuzhiyun smsc9420_free_tx_ring(pd);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun napi_disable(&pd->napi);
1448*4882a593Smuzhiyun smsc9420_stop_rx(pd);
1449*4882a593Smuzhiyun smsc9420_free_rx_ring(pd);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun free_irq(pd->pdev->irq, pd);
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun netif_device_detach(dev);
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun device_wakeup_disable(dev_d);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun return 0;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
smsc9420_resume(struct device * dev_d)1461*4882a593Smuzhiyun static int __maybe_unused smsc9420_resume(struct device *dev_d)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(dev_d);
1464*4882a593Smuzhiyun int err;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun pci_set_master(to_pci_dev(dev_d));
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun device_wakeup_disable(dev_d);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun err = 0;
1471*4882a593Smuzhiyun if (netif_running(dev)) {
1472*4882a593Smuzhiyun /* FIXME: gross. It looks like ancient PM relic.*/
1473*4882a593Smuzhiyun err = smsc9420_open(dev);
1474*4882a593Smuzhiyun netif_device_attach(dev);
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun return err;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun static const struct net_device_ops smsc9420_netdev_ops = {
1480*4882a593Smuzhiyun .ndo_open = smsc9420_open,
1481*4882a593Smuzhiyun .ndo_stop = smsc9420_stop,
1482*4882a593Smuzhiyun .ndo_start_xmit = smsc9420_hard_start_xmit,
1483*4882a593Smuzhiyun .ndo_get_stats = smsc9420_get_stats,
1484*4882a593Smuzhiyun .ndo_set_rx_mode = smsc9420_set_multicast_list,
1485*4882a593Smuzhiyun .ndo_do_ioctl = phy_do_ioctl_running,
1486*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1487*4882a593Smuzhiyun .ndo_set_mac_address = eth_mac_addr,
1488*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1489*4882a593Smuzhiyun .ndo_poll_controller = smsc9420_poll_controller,
1490*4882a593Smuzhiyun #endif /* CONFIG_NET_POLL_CONTROLLER */
1491*4882a593Smuzhiyun };
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun static int
smsc9420_probe(struct pci_dev * pdev,const struct pci_device_id * id)1494*4882a593Smuzhiyun smsc9420_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun struct net_device *dev;
1497*4882a593Smuzhiyun struct smsc9420_pdata *pd;
1498*4882a593Smuzhiyun void __iomem *virt_addr;
1499*4882a593Smuzhiyun int result = 0;
1500*4882a593Smuzhiyun u32 id_rev;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun pr_info("%s version %s\n", DRV_DESCRIPTION, DRV_VERSION);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun /* First do the PCI initialisation */
1505*4882a593Smuzhiyun result = pci_enable_device(pdev);
1506*4882a593Smuzhiyun if (unlikely(result)) {
1507*4882a593Smuzhiyun pr_err("Cannot enable smsc9420\n");
1508*4882a593Smuzhiyun goto out_0;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun pci_set_master(pdev);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(*pd));
1514*4882a593Smuzhiyun if (!dev)
1515*4882a593Smuzhiyun goto out_disable_pci_device_1;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun if (!(pci_resource_flags(pdev, SMSC_BAR) & IORESOURCE_MEM)) {
1520*4882a593Smuzhiyun netdev_err(dev, "Cannot find PCI device base address\n");
1521*4882a593Smuzhiyun goto out_free_netdev_2;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun if ((pci_request_regions(pdev, DRV_NAME))) {
1525*4882a593Smuzhiyun netdev_err(dev, "Cannot obtain PCI resources, aborting\n");
1526*4882a593Smuzhiyun goto out_free_netdev_2;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32))) {
1530*4882a593Smuzhiyun netdev_err(dev, "No usable DMA configuration, aborting\n");
1531*4882a593Smuzhiyun goto out_free_regions_3;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun virt_addr = ioremap(pci_resource_start(pdev, SMSC_BAR),
1535*4882a593Smuzhiyun pci_resource_len(pdev, SMSC_BAR));
1536*4882a593Smuzhiyun if (!virt_addr) {
1537*4882a593Smuzhiyun netdev_err(dev, "Cannot map device registers, aborting\n");
1538*4882a593Smuzhiyun goto out_free_regions_3;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun /* registers are double mapped with 0 offset for LE and 0x200 for BE */
1542*4882a593Smuzhiyun virt_addr += LAN9420_CPSR_ENDIAN_OFFSET;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun pd = netdev_priv(dev);
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /* pci descriptors are created in the PCI consistent area */
1547*4882a593Smuzhiyun pd->rx_ring = dma_alloc_coherent(&pdev->dev,
1548*4882a593Smuzhiyun sizeof(struct smsc9420_dma_desc) * (RX_RING_SIZE + TX_RING_SIZE),
1549*4882a593Smuzhiyun &pd->rx_dma_addr, GFP_KERNEL);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun if (!pd->rx_ring)
1552*4882a593Smuzhiyun goto out_free_io_4;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /* descriptors are aligned due to the nature of pci_alloc_consistent */
1555*4882a593Smuzhiyun pd->tx_ring = (pd->rx_ring + RX_RING_SIZE);
1556*4882a593Smuzhiyun pd->tx_dma_addr = pd->rx_dma_addr +
1557*4882a593Smuzhiyun sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun pd->pdev = pdev;
1560*4882a593Smuzhiyun pd->dev = dev;
1561*4882a593Smuzhiyun pd->ioaddr = virt_addr;
1562*4882a593Smuzhiyun pd->msg_enable = smsc_debug;
1563*4882a593Smuzhiyun pd->rx_csum = true;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun netif_dbg(pd, probe, pd->dev, "lan_base=0x%08lx\n", (ulong)virt_addr);
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun id_rev = smsc9420_reg_read(pd, ID_REV);
1568*4882a593Smuzhiyun switch (id_rev & 0xFFFF0000) {
1569*4882a593Smuzhiyun case 0x94200000:
1570*4882a593Smuzhiyun netif_info(pd, probe, pd->dev,
1571*4882a593Smuzhiyun "LAN9420 identified, ID_REV=0x%08X\n", id_rev);
1572*4882a593Smuzhiyun break;
1573*4882a593Smuzhiyun default:
1574*4882a593Smuzhiyun netif_warn(pd, probe, pd->dev, "LAN9420 NOT identified\n");
1575*4882a593Smuzhiyun netif_warn(pd, probe, pd->dev, "ID_REV=0x%08X\n", id_rev);
1576*4882a593Smuzhiyun goto out_free_dmadesc_5;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun smsc9420_dmac_soft_reset(pd);
1580*4882a593Smuzhiyun smsc9420_eeprom_reload(pd);
1581*4882a593Smuzhiyun smsc9420_check_mac_address(dev);
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun dev->netdev_ops = &smsc9420_netdev_ops;
1584*4882a593Smuzhiyun dev->ethtool_ops = &smsc9420_ethtool_ops;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun netif_napi_add(dev, &pd->napi, smsc9420_rx_poll, NAPI_WEIGHT);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun result = register_netdev(dev);
1589*4882a593Smuzhiyun if (result) {
1590*4882a593Smuzhiyun netif_warn(pd, probe, pd->dev, "error %i registering device\n",
1591*4882a593Smuzhiyun result);
1592*4882a593Smuzhiyun goto out_free_dmadesc_5;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun spin_lock_init(&pd->int_lock);
1598*4882a593Smuzhiyun spin_lock_init(&pd->phy_lock);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun return 0;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun out_free_dmadesc_5:
1605*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
1606*4882a593Smuzhiyun sizeof(struct smsc9420_dma_desc) * (RX_RING_SIZE + TX_RING_SIZE),
1607*4882a593Smuzhiyun pd->rx_ring, pd->rx_dma_addr);
1608*4882a593Smuzhiyun out_free_io_4:
1609*4882a593Smuzhiyun iounmap(virt_addr - LAN9420_CPSR_ENDIAN_OFFSET);
1610*4882a593Smuzhiyun out_free_regions_3:
1611*4882a593Smuzhiyun pci_release_regions(pdev);
1612*4882a593Smuzhiyun out_free_netdev_2:
1613*4882a593Smuzhiyun free_netdev(dev);
1614*4882a593Smuzhiyun out_disable_pci_device_1:
1615*4882a593Smuzhiyun pci_disable_device(pdev);
1616*4882a593Smuzhiyun out_0:
1617*4882a593Smuzhiyun return -ENODEV;
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun
smsc9420_remove(struct pci_dev * pdev)1620*4882a593Smuzhiyun static void smsc9420_remove(struct pci_dev *pdev)
1621*4882a593Smuzhiyun {
1622*4882a593Smuzhiyun struct net_device *dev;
1623*4882a593Smuzhiyun struct smsc9420_pdata *pd;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun dev = pci_get_drvdata(pdev);
1626*4882a593Smuzhiyun if (!dev)
1627*4882a593Smuzhiyun return;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun pd = netdev_priv(dev);
1630*4882a593Smuzhiyun unregister_netdev(dev);
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun /* tx_buffers and rx_buffers are freed in stop */
1633*4882a593Smuzhiyun BUG_ON(pd->tx_buffers);
1634*4882a593Smuzhiyun BUG_ON(pd->rx_buffers);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun BUG_ON(!pd->tx_ring);
1637*4882a593Smuzhiyun BUG_ON(!pd->rx_ring);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
1640*4882a593Smuzhiyun sizeof(struct smsc9420_dma_desc) * (RX_RING_SIZE + TX_RING_SIZE),
1641*4882a593Smuzhiyun pd->rx_ring, pd->rx_dma_addr);
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun iounmap(pd->ioaddr - LAN9420_CPSR_ENDIAN_OFFSET);
1644*4882a593Smuzhiyun pci_release_regions(pdev);
1645*4882a593Smuzhiyun free_netdev(dev);
1646*4882a593Smuzhiyun pci_disable_device(pdev);
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(smsc9420_pm_ops, smsc9420_suspend, smsc9420_resume);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun static struct pci_driver smsc9420_driver = {
1652*4882a593Smuzhiyun .name = DRV_NAME,
1653*4882a593Smuzhiyun .id_table = smsc9420_id_table,
1654*4882a593Smuzhiyun .probe = smsc9420_probe,
1655*4882a593Smuzhiyun .remove = smsc9420_remove,
1656*4882a593Smuzhiyun .driver.pm = &smsc9420_pm_ops,
1657*4882a593Smuzhiyun };
1658*4882a593Smuzhiyun
smsc9420_init_module(void)1659*4882a593Smuzhiyun static int __init smsc9420_init_module(void)
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun smsc_debug = netif_msg_init(debug, SMSC_MSG_DEFAULT);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun return pci_register_driver(&smsc9420_driver);
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
smsc9420_exit_module(void)1666*4882a593Smuzhiyun static void __exit smsc9420_exit_module(void)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun pci_unregister_driver(&smsc9420_driver);
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun module_init(smsc9420_init_module);
1672*4882a593Smuzhiyun module_exit(smsc9420_exit_module);
1673