1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /***************************************************************************
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2004-2008 SMSC
5*4882a593Smuzhiyun * Copyright (C) 2005-2008 ARM
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun ***************************************************************************
8*4882a593Smuzhiyun * Rewritten, heavily based on smsc911x simple driver by SMSC.
9*4882a593Smuzhiyun * Partly uses io macros from smc91x.c by Nicolas Pitre
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Supported devices:
12*4882a593Smuzhiyun * LAN9115, LAN9116, LAN9117, LAN9118
13*4882a593Smuzhiyun * LAN9215, LAN9216, LAN9217, LAN9218
14*4882a593Smuzhiyun * LAN9210, LAN9211
15*4882a593Smuzhiyun * LAN9220, LAN9221
16*4882a593Smuzhiyun * LAN89218,LAN9250
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <linux/crc32.h>
22*4882a593Smuzhiyun #include <linux/clk.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/errno.h>
25*4882a593Smuzhiyun #include <linux/etherdevice.h>
26*4882a593Smuzhiyun #include <linux/ethtool.h>
27*4882a593Smuzhiyun #include <linux/init.h>
28*4882a593Smuzhiyun #include <linux/interrupt.h>
29*4882a593Smuzhiyun #include <linux/ioport.h>
30*4882a593Smuzhiyun #include <linux/kernel.h>
31*4882a593Smuzhiyun #include <linux/module.h>
32*4882a593Smuzhiyun #include <linux/netdevice.h>
33*4882a593Smuzhiyun #include <linux/platform_device.h>
34*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
35*4882a593Smuzhiyun #include <linux/sched.h>
36*4882a593Smuzhiyun #include <linux/timer.h>
37*4882a593Smuzhiyun #include <linux/bug.h>
38*4882a593Smuzhiyun #include <linux/bitops.h>
39*4882a593Smuzhiyun #include <linux/irq.h>
40*4882a593Smuzhiyun #include <linux/io.h>
41*4882a593Smuzhiyun #include <linux/swab.h>
42*4882a593Smuzhiyun #include <linux/phy.h>
43*4882a593Smuzhiyun #include <linux/smsc911x.h>
44*4882a593Smuzhiyun #include <linux/device.h>
45*4882a593Smuzhiyun #include <linux/of.h>
46*4882a593Smuzhiyun #include <linux/of_device.h>
47*4882a593Smuzhiyun #include <linux/of_gpio.h>
48*4882a593Smuzhiyun #include <linux/of_net.h>
49*4882a593Smuzhiyun #include <linux/acpi.h>
50*4882a593Smuzhiyun #include <linux/pm_runtime.h>
51*4882a593Smuzhiyun #include <linux/property.h>
52*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #include "smsc911x.h"
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define SMSC_CHIPNAME "smsc911x"
57*4882a593Smuzhiyun #define SMSC_MDIONAME "smsc911x-mdio"
58*4882a593Smuzhiyun #define SMSC_DRV_VERSION "2008-10-21"
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun MODULE_LICENSE("GPL");
61*4882a593Smuzhiyun MODULE_VERSION(SMSC_DRV_VERSION);
62*4882a593Smuzhiyun MODULE_ALIAS("platform:smsc911x");
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #if USE_DEBUG > 0
65*4882a593Smuzhiyun static int debug = 16;
66*4882a593Smuzhiyun #else
67*4882a593Smuzhiyun static int debug = 3;
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun module_param(debug, int, 0);
71*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct smsc911x_data;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct smsc911x_ops {
76*4882a593Smuzhiyun u32 (*reg_read)(struct smsc911x_data *pdata, u32 reg);
77*4882a593Smuzhiyun void (*reg_write)(struct smsc911x_data *pdata, u32 reg, u32 val);
78*4882a593Smuzhiyun void (*rx_readfifo)(struct smsc911x_data *pdata,
79*4882a593Smuzhiyun unsigned int *buf, unsigned int wordcount);
80*4882a593Smuzhiyun void (*tx_writefifo)(struct smsc911x_data *pdata,
81*4882a593Smuzhiyun unsigned int *buf, unsigned int wordcount);
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define SMSC911X_NUM_SUPPLIES 2
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun struct smsc911x_data {
87*4882a593Smuzhiyun void __iomem *ioaddr;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun unsigned int idrev;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* used to decide which workarounds apply */
92*4882a593Smuzhiyun unsigned int generation;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* device configuration (copied from platform_data during probe) */
95*4882a593Smuzhiyun struct smsc911x_platform_config config;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* This needs to be acquired before calling any of below:
98*4882a593Smuzhiyun * smsc911x_mac_read(), smsc911x_mac_write()
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun spinlock_t mac_lock;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* spinlock to ensure register accesses are serialised */
103*4882a593Smuzhiyun spinlock_t dev_lock;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun struct mii_bus *mii_bus;
106*4882a593Smuzhiyun unsigned int using_extphy;
107*4882a593Smuzhiyun int last_duplex;
108*4882a593Smuzhiyun int last_carrier;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun u32 msg_enable;
111*4882a593Smuzhiyun unsigned int gpio_setting;
112*4882a593Smuzhiyun unsigned int gpio_orig_setting;
113*4882a593Smuzhiyun struct net_device *dev;
114*4882a593Smuzhiyun struct napi_struct napi;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun unsigned int software_irq_signal;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #ifdef USE_PHY_WORK_AROUND
119*4882a593Smuzhiyun #define MIN_PACKET_SIZE (64)
120*4882a593Smuzhiyun char loopback_tx_pkt[MIN_PACKET_SIZE];
121*4882a593Smuzhiyun char loopback_rx_pkt[MIN_PACKET_SIZE];
122*4882a593Smuzhiyun unsigned int resetcount;
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Members for Multicast filter workaround */
126*4882a593Smuzhiyun unsigned int multicast_update_pending;
127*4882a593Smuzhiyun unsigned int set_bits_mask;
128*4882a593Smuzhiyun unsigned int clear_bits_mask;
129*4882a593Smuzhiyun unsigned int hashhi;
130*4882a593Smuzhiyun unsigned int hashlo;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* register access functions */
133*4882a593Smuzhiyun const struct smsc911x_ops *ops;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* regulators */
136*4882a593Smuzhiyun struct regulator_bulk_data supplies[SMSC911X_NUM_SUPPLIES];
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Reset GPIO */
139*4882a593Smuzhiyun struct gpio_desc *reset_gpiod;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* clock */
142*4882a593Smuzhiyun struct clk *clk;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Easy access to information */
146*4882a593Smuzhiyun #define __smsc_shift(pdata, reg) ((reg) << ((pdata)->config.shift))
147*4882a593Smuzhiyun
__smsc911x_reg_read(struct smsc911x_data * pdata,u32 reg)148*4882a593Smuzhiyun static inline u32 __smsc911x_reg_read(struct smsc911x_data *pdata, u32 reg)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_32BIT)
151*4882a593Smuzhiyun return readl(pdata->ioaddr + reg);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_16BIT)
154*4882a593Smuzhiyun return ((readw(pdata->ioaddr + reg) & 0xFFFF) |
155*4882a593Smuzhiyun ((readw(pdata->ioaddr + reg + 2) & 0xFFFF) << 16));
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun BUG();
158*4882a593Smuzhiyun return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static inline u32
__smsc911x_reg_read_shift(struct smsc911x_data * pdata,u32 reg)162*4882a593Smuzhiyun __smsc911x_reg_read_shift(struct smsc911x_data *pdata, u32 reg)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_32BIT)
165*4882a593Smuzhiyun return readl(pdata->ioaddr + __smsc_shift(pdata, reg));
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_16BIT)
168*4882a593Smuzhiyun return (readw(pdata->ioaddr +
169*4882a593Smuzhiyun __smsc_shift(pdata, reg)) & 0xFFFF) |
170*4882a593Smuzhiyun ((readw(pdata->ioaddr +
171*4882a593Smuzhiyun __smsc_shift(pdata, reg + 2)) & 0xFFFF) << 16);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun BUG();
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
smsc911x_reg_read(struct smsc911x_data * pdata,u32 reg)177*4882a593Smuzhiyun static inline u32 smsc911x_reg_read(struct smsc911x_data *pdata, u32 reg)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun u32 data;
180*4882a593Smuzhiyun unsigned long flags;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun spin_lock_irqsave(&pdata->dev_lock, flags);
183*4882a593Smuzhiyun data = pdata->ops->reg_read(pdata, reg);
184*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->dev_lock, flags);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return data;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
__smsc911x_reg_write(struct smsc911x_data * pdata,u32 reg,u32 val)189*4882a593Smuzhiyun static inline void __smsc911x_reg_write(struct smsc911x_data *pdata, u32 reg,
190*4882a593Smuzhiyun u32 val)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_32BIT) {
193*4882a593Smuzhiyun writel(val, pdata->ioaddr + reg);
194*4882a593Smuzhiyun return;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_16BIT) {
198*4882a593Smuzhiyun writew(val & 0xFFFF, pdata->ioaddr + reg);
199*4882a593Smuzhiyun writew((val >> 16) & 0xFFFF, pdata->ioaddr + reg + 2);
200*4882a593Smuzhiyun return;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun BUG();
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static inline void
__smsc911x_reg_write_shift(struct smsc911x_data * pdata,u32 reg,u32 val)207*4882a593Smuzhiyun __smsc911x_reg_write_shift(struct smsc911x_data *pdata, u32 reg, u32 val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_32BIT) {
210*4882a593Smuzhiyun writel(val, pdata->ioaddr + __smsc_shift(pdata, reg));
211*4882a593Smuzhiyun return;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_16BIT) {
215*4882a593Smuzhiyun writew(val & 0xFFFF,
216*4882a593Smuzhiyun pdata->ioaddr + __smsc_shift(pdata, reg));
217*4882a593Smuzhiyun writew((val >> 16) & 0xFFFF,
218*4882a593Smuzhiyun pdata->ioaddr + __smsc_shift(pdata, reg + 2));
219*4882a593Smuzhiyun return;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun BUG();
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
smsc911x_reg_write(struct smsc911x_data * pdata,u32 reg,u32 val)225*4882a593Smuzhiyun static inline void smsc911x_reg_write(struct smsc911x_data *pdata, u32 reg,
226*4882a593Smuzhiyun u32 val)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun unsigned long flags;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun spin_lock_irqsave(&pdata->dev_lock, flags);
231*4882a593Smuzhiyun pdata->ops->reg_write(pdata, reg, val);
232*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->dev_lock, flags);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Writes a packet to the TX_DATA_FIFO */
236*4882a593Smuzhiyun static inline void
smsc911x_tx_writefifo(struct smsc911x_data * pdata,unsigned int * buf,unsigned int wordcount)237*4882a593Smuzhiyun smsc911x_tx_writefifo(struct smsc911x_data *pdata, unsigned int *buf,
238*4882a593Smuzhiyun unsigned int wordcount)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun unsigned long flags;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun spin_lock_irqsave(&pdata->dev_lock, flags);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_SWAP_FIFO) {
245*4882a593Smuzhiyun while (wordcount--)
246*4882a593Smuzhiyun __smsc911x_reg_write(pdata, TX_DATA_FIFO,
247*4882a593Smuzhiyun swab32(*buf++));
248*4882a593Smuzhiyun goto out;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_32BIT) {
252*4882a593Smuzhiyun iowrite32_rep(pdata->ioaddr + TX_DATA_FIFO, buf, wordcount);
253*4882a593Smuzhiyun goto out;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_16BIT) {
257*4882a593Smuzhiyun while (wordcount--)
258*4882a593Smuzhiyun __smsc911x_reg_write(pdata, TX_DATA_FIFO, *buf++);
259*4882a593Smuzhiyun goto out;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun BUG();
263*4882a593Smuzhiyun out:
264*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->dev_lock, flags);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Writes a packet to the TX_DATA_FIFO - shifted version */
268*4882a593Smuzhiyun static inline void
smsc911x_tx_writefifo_shift(struct smsc911x_data * pdata,unsigned int * buf,unsigned int wordcount)269*4882a593Smuzhiyun smsc911x_tx_writefifo_shift(struct smsc911x_data *pdata, unsigned int *buf,
270*4882a593Smuzhiyun unsigned int wordcount)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun unsigned long flags;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun spin_lock_irqsave(&pdata->dev_lock, flags);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_SWAP_FIFO) {
277*4882a593Smuzhiyun while (wordcount--)
278*4882a593Smuzhiyun __smsc911x_reg_write_shift(pdata, TX_DATA_FIFO,
279*4882a593Smuzhiyun swab32(*buf++));
280*4882a593Smuzhiyun goto out;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_32BIT) {
284*4882a593Smuzhiyun iowrite32_rep(pdata->ioaddr + __smsc_shift(pdata,
285*4882a593Smuzhiyun TX_DATA_FIFO), buf, wordcount);
286*4882a593Smuzhiyun goto out;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_16BIT) {
290*4882a593Smuzhiyun while (wordcount--)
291*4882a593Smuzhiyun __smsc911x_reg_write_shift(pdata,
292*4882a593Smuzhiyun TX_DATA_FIFO, *buf++);
293*4882a593Smuzhiyun goto out;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun BUG();
297*4882a593Smuzhiyun out:
298*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->dev_lock, flags);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Reads a packet out of the RX_DATA_FIFO */
302*4882a593Smuzhiyun static inline void
smsc911x_rx_readfifo(struct smsc911x_data * pdata,unsigned int * buf,unsigned int wordcount)303*4882a593Smuzhiyun smsc911x_rx_readfifo(struct smsc911x_data *pdata, unsigned int *buf,
304*4882a593Smuzhiyun unsigned int wordcount)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun unsigned long flags;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun spin_lock_irqsave(&pdata->dev_lock, flags);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_SWAP_FIFO) {
311*4882a593Smuzhiyun while (wordcount--)
312*4882a593Smuzhiyun *buf++ = swab32(__smsc911x_reg_read(pdata,
313*4882a593Smuzhiyun RX_DATA_FIFO));
314*4882a593Smuzhiyun goto out;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_32BIT) {
318*4882a593Smuzhiyun ioread32_rep(pdata->ioaddr + RX_DATA_FIFO, buf, wordcount);
319*4882a593Smuzhiyun goto out;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_16BIT) {
323*4882a593Smuzhiyun while (wordcount--)
324*4882a593Smuzhiyun *buf++ = __smsc911x_reg_read(pdata, RX_DATA_FIFO);
325*4882a593Smuzhiyun goto out;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun BUG();
329*4882a593Smuzhiyun out:
330*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->dev_lock, flags);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* Reads a packet out of the RX_DATA_FIFO - shifted version */
334*4882a593Smuzhiyun static inline void
smsc911x_rx_readfifo_shift(struct smsc911x_data * pdata,unsigned int * buf,unsigned int wordcount)335*4882a593Smuzhiyun smsc911x_rx_readfifo_shift(struct smsc911x_data *pdata, unsigned int *buf,
336*4882a593Smuzhiyun unsigned int wordcount)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun unsigned long flags;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun spin_lock_irqsave(&pdata->dev_lock, flags);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_SWAP_FIFO) {
343*4882a593Smuzhiyun while (wordcount--)
344*4882a593Smuzhiyun *buf++ = swab32(__smsc911x_reg_read_shift(pdata,
345*4882a593Smuzhiyun RX_DATA_FIFO));
346*4882a593Smuzhiyun goto out;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_32BIT) {
350*4882a593Smuzhiyun ioread32_rep(pdata->ioaddr + __smsc_shift(pdata,
351*4882a593Smuzhiyun RX_DATA_FIFO), buf, wordcount);
352*4882a593Smuzhiyun goto out;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_USE_16BIT) {
356*4882a593Smuzhiyun while (wordcount--)
357*4882a593Smuzhiyun *buf++ = __smsc911x_reg_read_shift(pdata,
358*4882a593Smuzhiyun RX_DATA_FIFO);
359*4882a593Smuzhiyun goto out;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun BUG();
363*4882a593Smuzhiyun out:
364*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->dev_lock, flags);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun * enable regulator and clock resources.
369*4882a593Smuzhiyun */
smsc911x_enable_resources(struct platform_device * pdev)370*4882a593Smuzhiyun static int smsc911x_enable_resources(struct platform_device *pdev)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(pdev);
373*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(ndev);
374*4882a593Smuzhiyun int ret = 0;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(pdata->supplies),
377*4882a593Smuzhiyun pdata->supplies);
378*4882a593Smuzhiyun if (ret)
379*4882a593Smuzhiyun netdev_err(ndev, "failed to enable regulators %d\n",
380*4882a593Smuzhiyun ret);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (!IS_ERR(pdata->clk)) {
383*4882a593Smuzhiyun ret = clk_prepare_enable(pdata->clk);
384*4882a593Smuzhiyun if (ret < 0)
385*4882a593Smuzhiyun netdev_err(ndev, "failed to enable clock %d\n", ret);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return ret;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /*
392*4882a593Smuzhiyun * disable resources, currently just regulators.
393*4882a593Smuzhiyun */
smsc911x_disable_resources(struct platform_device * pdev)394*4882a593Smuzhiyun static int smsc911x_disable_resources(struct platform_device *pdev)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(pdev);
397*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(ndev);
398*4882a593Smuzhiyun int ret = 0;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ret = regulator_bulk_disable(ARRAY_SIZE(pdata->supplies),
401*4882a593Smuzhiyun pdata->supplies);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (!IS_ERR(pdata->clk))
404*4882a593Smuzhiyun clk_disable_unprepare(pdata->clk);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return ret;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /*
410*4882a593Smuzhiyun * Request resources, currently just regulators.
411*4882a593Smuzhiyun *
412*4882a593Smuzhiyun * The SMSC911x has two power pins: vddvario and vdd33a, in designs where
413*4882a593Smuzhiyun * these are not always-on we need to request regulators to be turned on
414*4882a593Smuzhiyun * before we can try to access the device registers.
415*4882a593Smuzhiyun */
smsc911x_request_resources(struct platform_device * pdev)416*4882a593Smuzhiyun static int smsc911x_request_resources(struct platform_device *pdev)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(pdev);
419*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(ndev);
420*4882a593Smuzhiyun int ret = 0;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* Request regulators */
423*4882a593Smuzhiyun pdata->supplies[0].supply = "vdd33a";
424*4882a593Smuzhiyun pdata->supplies[1].supply = "vddvario";
425*4882a593Smuzhiyun ret = regulator_bulk_get(&pdev->dev,
426*4882a593Smuzhiyun ARRAY_SIZE(pdata->supplies),
427*4882a593Smuzhiyun pdata->supplies);
428*4882a593Smuzhiyun if (ret) {
429*4882a593Smuzhiyun /*
430*4882a593Smuzhiyun * Retry on deferrals, else just report the error
431*4882a593Smuzhiyun * and try to continue.
432*4882a593Smuzhiyun */
433*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
434*4882a593Smuzhiyun return ret;
435*4882a593Smuzhiyun netdev_err(ndev, "couldn't get regulators %d\n",
436*4882a593Smuzhiyun ret);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* Request optional RESET GPIO */
440*4882a593Smuzhiyun pdata->reset_gpiod = devm_gpiod_get_optional(&pdev->dev,
441*4882a593Smuzhiyun "reset",
442*4882a593Smuzhiyun GPIOD_OUT_LOW);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* Request clock */
445*4882a593Smuzhiyun pdata->clk = clk_get(&pdev->dev, NULL);
446*4882a593Smuzhiyun if (IS_ERR(pdata->clk))
447*4882a593Smuzhiyun dev_dbg(&pdev->dev, "couldn't get clock %li\n",
448*4882a593Smuzhiyun PTR_ERR(pdata->clk));
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return ret;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun * Free resources, currently just regulators.
455*4882a593Smuzhiyun *
456*4882a593Smuzhiyun */
smsc911x_free_resources(struct platform_device * pdev)457*4882a593Smuzhiyun static void smsc911x_free_resources(struct platform_device *pdev)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(pdev);
460*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(ndev);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Free regulators */
463*4882a593Smuzhiyun regulator_bulk_free(ARRAY_SIZE(pdata->supplies),
464*4882a593Smuzhiyun pdata->supplies);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* Free clock */
467*4882a593Smuzhiyun if (!IS_ERR(pdata->clk)) {
468*4882a593Smuzhiyun clk_put(pdata->clk);
469*4882a593Smuzhiyun pdata->clk = NULL;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* waits for MAC not busy, with timeout. Only called by smsc911x_mac_read
474*4882a593Smuzhiyun * and smsc911x_mac_write, so assumes mac_lock is held */
smsc911x_mac_complete(struct smsc911x_data * pdata)475*4882a593Smuzhiyun static int smsc911x_mac_complete(struct smsc911x_data *pdata)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun int i;
478*4882a593Smuzhiyun u32 val;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun SMSC_ASSERT_MAC_LOCK(pdata);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun for (i = 0; i < 40; i++) {
483*4882a593Smuzhiyun val = smsc911x_reg_read(pdata, MAC_CSR_CMD);
484*4882a593Smuzhiyun if (!(val & MAC_CSR_CMD_CSR_BUSY_))
485*4882a593Smuzhiyun return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "Timed out waiting for MAC not BUSY. "
488*4882a593Smuzhiyun "MAC_CSR_CMD: 0x%08X", val);
489*4882a593Smuzhiyun return -EIO;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Fetches a MAC register value. Assumes mac_lock is acquired */
smsc911x_mac_read(struct smsc911x_data * pdata,unsigned int offset)493*4882a593Smuzhiyun static u32 smsc911x_mac_read(struct smsc911x_data *pdata, unsigned int offset)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun unsigned int temp;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun SMSC_ASSERT_MAC_LOCK(pdata);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
500*4882a593Smuzhiyun if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
501*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "MAC busy at entry");
502*4882a593Smuzhiyun return 0xFFFFFFFF;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* Send the MAC cmd */
506*4882a593Smuzhiyun smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
507*4882a593Smuzhiyun MAC_CSR_CMD_CSR_BUSY_ | MAC_CSR_CMD_R_NOT_W_));
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* Workaround for hardware read-after-write restriction */
510*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, BYTE_TEST);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Wait for the read to complete */
513*4882a593Smuzhiyun if (likely(smsc911x_mac_complete(pdata) == 0))
514*4882a593Smuzhiyun return smsc911x_reg_read(pdata, MAC_CSR_DATA);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "MAC busy after read");
517*4882a593Smuzhiyun return 0xFFFFFFFF;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* Set a mac register, mac_lock must be acquired before calling */
smsc911x_mac_write(struct smsc911x_data * pdata,unsigned int offset,u32 val)521*4882a593Smuzhiyun static void smsc911x_mac_write(struct smsc911x_data *pdata,
522*4882a593Smuzhiyun unsigned int offset, u32 val)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun unsigned int temp;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun SMSC_ASSERT_MAC_LOCK(pdata);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
529*4882a593Smuzhiyun if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
530*4882a593Smuzhiyun SMSC_WARN(pdata, hw,
531*4882a593Smuzhiyun "smsc911x_mac_write failed, MAC busy at entry");
532*4882a593Smuzhiyun return;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* Send data to write */
536*4882a593Smuzhiyun smsc911x_reg_write(pdata, MAC_CSR_DATA, val);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* Write the actual data */
539*4882a593Smuzhiyun smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
540*4882a593Smuzhiyun MAC_CSR_CMD_CSR_BUSY_));
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* Workaround for hardware read-after-write restriction */
543*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, BYTE_TEST);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Wait for the write to complete */
546*4882a593Smuzhiyun if (likely(smsc911x_mac_complete(pdata) == 0))
547*4882a593Smuzhiyun return;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "smsc911x_mac_write failed, MAC busy after write");
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* Get a phy register */
smsc911x_mii_read(struct mii_bus * bus,int phyaddr,int regidx)553*4882a593Smuzhiyun static int smsc911x_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
556*4882a593Smuzhiyun unsigned long flags;
557*4882a593Smuzhiyun unsigned int addr;
558*4882a593Smuzhiyun int i, reg;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun spin_lock_irqsave(&pdata->mac_lock, flags);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* Confirm MII not busy */
563*4882a593Smuzhiyun if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
564*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "MII is busy in smsc911x_mii_read???");
565*4882a593Smuzhiyun reg = -EIO;
566*4882a593Smuzhiyun goto out;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Set the address, index & direction (read from PHY) */
570*4882a593Smuzhiyun addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6);
571*4882a593Smuzhiyun smsc911x_mac_write(pdata, MII_ACC, addr);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* Wait for read to complete w/ timeout */
574*4882a593Smuzhiyun for (i = 0; i < 100; i++)
575*4882a593Smuzhiyun if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
576*4882a593Smuzhiyun reg = smsc911x_mac_read(pdata, MII_DATA);
577*4882a593Smuzhiyun goto out;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "Timed out waiting for MII read to finish");
581*4882a593Smuzhiyun reg = -EIO;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun out:
584*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->mac_lock, flags);
585*4882a593Smuzhiyun return reg;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* Set a phy register */
smsc911x_mii_write(struct mii_bus * bus,int phyaddr,int regidx,u16 val)589*4882a593Smuzhiyun static int smsc911x_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
590*4882a593Smuzhiyun u16 val)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
593*4882a593Smuzhiyun unsigned long flags;
594*4882a593Smuzhiyun unsigned int addr;
595*4882a593Smuzhiyun int i, reg;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun spin_lock_irqsave(&pdata->mac_lock, flags);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* Confirm MII not busy */
600*4882a593Smuzhiyun if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
601*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "MII is busy in smsc911x_mii_write???");
602*4882a593Smuzhiyun reg = -EIO;
603*4882a593Smuzhiyun goto out;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* Put the data to write in the MAC */
607*4882a593Smuzhiyun smsc911x_mac_write(pdata, MII_DATA, val);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* Set the address, index & direction (write to PHY) */
610*4882a593Smuzhiyun addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
611*4882a593Smuzhiyun MII_ACC_MII_WRITE_;
612*4882a593Smuzhiyun smsc911x_mac_write(pdata, MII_ACC, addr);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /* Wait for write to complete w/ timeout */
615*4882a593Smuzhiyun for (i = 0; i < 100; i++)
616*4882a593Smuzhiyun if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
617*4882a593Smuzhiyun reg = 0;
618*4882a593Smuzhiyun goto out;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "Timed out waiting for MII write to finish");
622*4882a593Smuzhiyun reg = -EIO;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun out:
625*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->mac_lock, flags);
626*4882a593Smuzhiyun return reg;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* Switch to external phy. Assumes tx and rx are stopped. */
smsc911x_phy_enable_external(struct smsc911x_data * pdata)630*4882a593Smuzhiyun static void smsc911x_phy_enable_external(struct smsc911x_data *pdata)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* Disable phy clocks to the MAC */
635*4882a593Smuzhiyun hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
636*4882a593Smuzhiyun hwcfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_;
637*4882a593Smuzhiyun smsc911x_reg_write(pdata, HW_CFG, hwcfg);
638*4882a593Smuzhiyun udelay(10); /* Enough time for clocks to stop */
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Switch to external phy */
641*4882a593Smuzhiyun hwcfg |= HW_CFG_EXT_PHY_EN_;
642*4882a593Smuzhiyun smsc911x_reg_write(pdata, HW_CFG, hwcfg);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* Enable phy clocks to the MAC */
645*4882a593Smuzhiyun hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
646*4882a593Smuzhiyun hwcfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_;
647*4882a593Smuzhiyun smsc911x_reg_write(pdata, HW_CFG, hwcfg);
648*4882a593Smuzhiyun udelay(10); /* Enough time for clocks to restart */
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun hwcfg |= HW_CFG_SMI_SEL_;
651*4882a593Smuzhiyun smsc911x_reg_write(pdata, HW_CFG, hwcfg);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* Autodetects and enables external phy if present on supported chips.
655*4882a593Smuzhiyun * autodetection can be overridden by specifying SMSC911X_FORCE_INTERNAL_PHY
656*4882a593Smuzhiyun * or SMSC911X_FORCE_EXTERNAL_PHY in the platform_data flags. */
smsc911x_phy_initialise_external(struct smsc911x_data * pdata)657*4882a593Smuzhiyun static void smsc911x_phy_initialise_external(struct smsc911x_data *pdata)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_FORCE_INTERNAL_PHY) {
662*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "Forcing internal PHY");
663*4882a593Smuzhiyun pdata->using_extphy = 0;
664*4882a593Smuzhiyun } else if (pdata->config.flags & SMSC911X_FORCE_EXTERNAL_PHY) {
665*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "Forcing external PHY");
666*4882a593Smuzhiyun smsc911x_phy_enable_external(pdata);
667*4882a593Smuzhiyun pdata->using_extphy = 1;
668*4882a593Smuzhiyun } else if (hwcfg & HW_CFG_EXT_PHY_DET_) {
669*4882a593Smuzhiyun SMSC_TRACE(pdata, hw,
670*4882a593Smuzhiyun "HW_CFG EXT_PHY_DET set, using external PHY");
671*4882a593Smuzhiyun smsc911x_phy_enable_external(pdata);
672*4882a593Smuzhiyun pdata->using_extphy = 1;
673*4882a593Smuzhiyun } else {
674*4882a593Smuzhiyun SMSC_TRACE(pdata, hw,
675*4882a593Smuzhiyun "HW_CFG EXT_PHY_DET clear, using internal PHY");
676*4882a593Smuzhiyun pdata->using_extphy = 0;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* Fetches a tx status out of the status fifo */
smsc911x_tx_get_txstatus(struct smsc911x_data * pdata)681*4882a593Smuzhiyun static unsigned int smsc911x_tx_get_txstatus(struct smsc911x_data *pdata)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun unsigned int result =
684*4882a593Smuzhiyun smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TSUSED_;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (result != 0)
687*4882a593Smuzhiyun result = smsc911x_reg_read(pdata, TX_STATUS_FIFO);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return result;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* Fetches the next rx status */
smsc911x_rx_get_rxstatus(struct smsc911x_data * pdata)693*4882a593Smuzhiyun static unsigned int smsc911x_rx_get_rxstatus(struct smsc911x_data *pdata)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun unsigned int result =
696*4882a593Smuzhiyun smsc911x_reg_read(pdata, RX_FIFO_INF) & RX_FIFO_INF_RXSUSED_;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun if (result != 0)
699*4882a593Smuzhiyun result = smsc911x_reg_read(pdata, RX_STATUS_FIFO);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun return result;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun #ifdef USE_PHY_WORK_AROUND
smsc911x_phy_check_loopbackpkt(struct smsc911x_data * pdata)705*4882a593Smuzhiyun static int smsc911x_phy_check_loopbackpkt(struct smsc911x_data *pdata)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun unsigned int tries;
708*4882a593Smuzhiyun u32 wrsz;
709*4882a593Smuzhiyun u32 rdsz;
710*4882a593Smuzhiyun ulong bufp;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun for (tries = 0; tries < 10; tries++) {
713*4882a593Smuzhiyun unsigned int txcmd_a;
714*4882a593Smuzhiyun unsigned int txcmd_b;
715*4882a593Smuzhiyun unsigned int status;
716*4882a593Smuzhiyun unsigned int pktlength;
717*4882a593Smuzhiyun unsigned int i;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /* Zero-out rx packet memory */
720*4882a593Smuzhiyun memset(pdata->loopback_rx_pkt, 0, MIN_PACKET_SIZE);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* Write tx packet to 118 */
723*4882a593Smuzhiyun txcmd_a = (u32)((ulong)pdata->loopback_tx_pkt & 0x03) << 16;
724*4882a593Smuzhiyun txcmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
725*4882a593Smuzhiyun txcmd_a |= MIN_PACKET_SIZE;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun txcmd_b = MIN_PACKET_SIZE << 16 | MIN_PACKET_SIZE;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_a);
730*4882a593Smuzhiyun smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_b);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun bufp = (ulong)pdata->loopback_tx_pkt & (~0x3);
733*4882a593Smuzhiyun wrsz = MIN_PACKET_SIZE + 3;
734*4882a593Smuzhiyun wrsz += (u32)((ulong)pdata->loopback_tx_pkt & 0x3);
735*4882a593Smuzhiyun wrsz >>= 2;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun pdata->ops->tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* Wait till transmit is done */
740*4882a593Smuzhiyun i = 60;
741*4882a593Smuzhiyun do {
742*4882a593Smuzhiyun udelay(5);
743*4882a593Smuzhiyun status = smsc911x_tx_get_txstatus(pdata);
744*4882a593Smuzhiyun } while ((i--) && (!status));
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if (!status) {
747*4882a593Smuzhiyun SMSC_WARN(pdata, hw,
748*4882a593Smuzhiyun "Failed to transmit during loopback test");
749*4882a593Smuzhiyun continue;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun if (status & TX_STS_ES_) {
752*4882a593Smuzhiyun SMSC_WARN(pdata, hw,
753*4882a593Smuzhiyun "Transmit encountered errors during loopback test");
754*4882a593Smuzhiyun continue;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* Wait till receive is done */
758*4882a593Smuzhiyun i = 60;
759*4882a593Smuzhiyun do {
760*4882a593Smuzhiyun udelay(5);
761*4882a593Smuzhiyun status = smsc911x_rx_get_rxstatus(pdata);
762*4882a593Smuzhiyun } while ((i--) && (!status));
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (!status) {
765*4882a593Smuzhiyun SMSC_WARN(pdata, hw,
766*4882a593Smuzhiyun "Failed to receive during loopback test");
767*4882a593Smuzhiyun continue;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun if (status & RX_STS_ES_) {
770*4882a593Smuzhiyun SMSC_WARN(pdata, hw,
771*4882a593Smuzhiyun "Receive encountered errors during loopback test");
772*4882a593Smuzhiyun continue;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun pktlength = ((status & 0x3FFF0000UL) >> 16);
776*4882a593Smuzhiyun bufp = (ulong)pdata->loopback_rx_pkt;
777*4882a593Smuzhiyun rdsz = pktlength + 3;
778*4882a593Smuzhiyun rdsz += (u32)((ulong)pdata->loopback_rx_pkt & 0x3);
779*4882a593Smuzhiyun rdsz >>= 2;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun pdata->ops->rx_readfifo(pdata, (unsigned int *)bufp, rdsz);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (pktlength != (MIN_PACKET_SIZE + 4)) {
784*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "Unexpected packet size "
785*4882a593Smuzhiyun "during loop back test, size=%d, will retry",
786*4882a593Smuzhiyun pktlength);
787*4882a593Smuzhiyun } else {
788*4882a593Smuzhiyun unsigned int j;
789*4882a593Smuzhiyun int mismatch = 0;
790*4882a593Smuzhiyun for (j = 0; j < MIN_PACKET_SIZE; j++) {
791*4882a593Smuzhiyun if (pdata->loopback_tx_pkt[j]
792*4882a593Smuzhiyun != pdata->loopback_rx_pkt[j]) {
793*4882a593Smuzhiyun mismatch = 1;
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun if (!mismatch) {
798*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "Successfully verified "
799*4882a593Smuzhiyun "loopback packet");
800*4882a593Smuzhiyun return 0;
801*4882a593Smuzhiyun } else {
802*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "Data mismatch "
803*4882a593Smuzhiyun "during loop back test, will retry");
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun return -EIO;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
smsc911x_phy_reset(struct smsc911x_data * pdata)811*4882a593Smuzhiyun static int smsc911x_phy_reset(struct smsc911x_data *pdata)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun unsigned int temp;
814*4882a593Smuzhiyun unsigned int i = 100000;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, PMT_CTRL);
817*4882a593Smuzhiyun smsc911x_reg_write(pdata, PMT_CTRL, temp | PMT_CTRL_PHY_RST_);
818*4882a593Smuzhiyun do {
819*4882a593Smuzhiyun msleep(1);
820*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, PMT_CTRL);
821*4882a593Smuzhiyun } while ((i--) && (temp & PMT_CTRL_PHY_RST_));
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun if (unlikely(temp & PMT_CTRL_PHY_RST_)) {
824*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "PHY reset failed to complete");
825*4882a593Smuzhiyun return -EIO;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun /* Extra delay required because the phy may not be completed with
828*4882a593Smuzhiyun * its reset when BMCR_RESET is cleared. Specs say 256 uS is
829*4882a593Smuzhiyun * enough delay but using 1ms here to be safe */
830*4882a593Smuzhiyun msleep(1);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
smsc911x_phy_loopbacktest(struct net_device * dev)835*4882a593Smuzhiyun static int smsc911x_phy_loopbacktest(struct net_device *dev)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
838*4882a593Smuzhiyun struct phy_device *phy_dev = dev->phydev;
839*4882a593Smuzhiyun int result = -EIO;
840*4882a593Smuzhiyun unsigned int i, val;
841*4882a593Smuzhiyun unsigned long flags;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* Initialise tx packet using broadcast destination address */
844*4882a593Smuzhiyun eth_broadcast_addr(pdata->loopback_tx_pkt);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* Use incrementing source address */
847*4882a593Smuzhiyun for (i = 6; i < 12; i++)
848*4882a593Smuzhiyun pdata->loopback_tx_pkt[i] = (char)i;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /* Set length type field */
851*4882a593Smuzhiyun pdata->loopback_tx_pkt[12] = 0x00;
852*4882a593Smuzhiyun pdata->loopback_tx_pkt[13] = 0x00;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun for (i = 14; i < MIN_PACKET_SIZE; i++)
855*4882a593Smuzhiyun pdata->loopback_tx_pkt[i] = (char)i;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun val = smsc911x_reg_read(pdata, HW_CFG);
858*4882a593Smuzhiyun val &= HW_CFG_TX_FIF_SZ_;
859*4882a593Smuzhiyun val |= HW_CFG_SF_;
860*4882a593Smuzhiyun smsc911x_reg_write(pdata, HW_CFG, val);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
863*4882a593Smuzhiyun smsc911x_reg_write(pdata, RX_CFG,
864*4882a593Smuzhiyun (u32)((ulong)pdata->loopback_rx_pkt & 0x03) << 8);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
867*4882a593Smuzhiyun /* Set PHY to 10/FD, no ANEG, and loopback mode */
868*4882a593Smuzhiyun smsc911x_mii_write(phy_dev->mdio.bus, phy_dev->mdio.addr,
869*4882a593Smuzhiyun MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun /* Enable MAC tx/rx, FD */
872*4882a593Smuzhiyun spin_lock_irqsave(&pdata->mac_lock, flags);
873*4882a593Smuzhiyun smsc911x_mac_write(pdata, MAC_CR, MAC_CR_FDPX_
874*4882a593Smuzhiyun | MAC_CR_TXEN_ | MAC_CR_RXEN_);
875*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->mac_lock, flags);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun if (smsc911x_phy_check_loopbackpkt(pdata) == 0) {
878*4882a593Smuzhiyun result = 0;
879*4882a593Smuzhiyun break;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun pdata->resetcount++;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /* Disable MAC rx */
884*4882a593Smuzhiyun spin_lock_irqsave(&pdata->mac_lock, flags);
885*4882a593Smuzhiyun smsc911x_mac_write(pdata, MAC_CR, 0);
886*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->mac_lock, flags);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun smsc911x_phy_reset(pdata);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /* Disable MAC */
892*4882a593Smuzhiyun spin_lock_irqsave(&pdata->mac_lock, flags);
893*4882a593Smuzhiyun smsc911x_mac_write(pdata, MAC_CR, 0);
894*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->mac_lock, flags);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* Cancel PHY loopback mode */
897*4882a593Smuzhiyun smsc911x_mii_write(phy_dev->mdio.bus, phy_dev->mdio.addr, MII_BMCR, 0);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun smsc911x_reg_write(pdata, TX_CFG, 0);
900*4882a593Smuzhiyun smsc911x_reg_write(pdata, RX_CFG, 0);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun return result;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun #endif /* USE_PHY_WORK_AROUND */
905*4882a593Smuzhiyun
smsc911x_phy_update_flowcontrol(struct smsc911x_data * pdata)906*4882a593Smuzhiyun static void smsc911x_phy_update_flowcontrol(struct smsc911x_data *pdata)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun struct net_device *ndev = pdata->dev;
909*4882a593Smuzhiyun struct phy_device *phy_dev = ndev->phydev;
910*4882a593Smuzhiyun u32 afc = smsc911x_reg_read(pdata, AFC_CFG);
911*4882a593Smuzhiyun u32 flow;
912*4882a593Smuzhiyun unsigned long flags;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (phy_dev->duplex == DUPLEX_FULL) {
915*4882a593Smuzhiyun u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
916*4882a593Smuzhiyun u16 rmtadv = phy_read(phy_dev, MII_LPA);
917*4882a593Smuzhiyun u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if (cap & FLOW_CTRL_RX)
920*4882a593Smuzhiyun flow = 0xFFFF0002;
921*4882a593Smuzhiyun else
922*4882a593Smuzhiyun flow = 0;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun if (cap & FLOW_CTRL_TX)
925*4882a593Smuzhiyun afc |= 0xF;
926*4882a593Smuzhiyun else
927*4882a593Smuzhiyun afc &= ~0xF;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "rx pause %s, tx pause %s",
930*4882a593Smuzhiyun (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
931*4882a593Smuzhiyun (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
932*4882a593Smuzhiyun } else {
933*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "half duplex");
934*4882a593Smuzhiyun flow = 0;
935*4882a593Smuzhiyun afc |= 0xF;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun spin_lock_irqsave(&pdata->mac_lock, flags);
939*4882a593Smuzhiyun smsc911x_mac_write(pdata, FLOW, flow);
940*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->mac_lock, flags);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun smsc911x_reg_write(pdata, AFC_CFG, afc);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /* Update link mode if anything has changed. Called periodically when the
946*4882a593Smuzhiyun * PHY is in polling mode, even if nothing has changed. */
smsc911x_phy_adjust_link(struct net_device * dev)947*4882a593Smuzhiyun static void smsc911x_phy_adjust_link(struct net_device *dev)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
950*4882a593Smuzhiyun struct phy_device *phy_dev = dev->phydev;
951*4882a593Smuzhiyun unsigned long flags;
952*4882a593Smuzhiyun int carrier;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun if (phy_dev->duplex != pdata->last_duplex) {
955*4882a593Smuzhiyun unsigned int mac_cr;
956*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "duplex state has changed");
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun spin_lock_irqsave(&pdata->mac_lock, flags);
959*4882a593Smuzhiyun mac_cr = smsc911x_mac_read(pdata, MAC_CR);
960*4882a593Smuzhiyun if (phy_dev->duplex) {
961*4882a593Smuzhiyun SMSC_TRACE(pdata, hw,
962*4882a593Smuzhiyun "configuring for full duplex mode");
963*4882a593Smuzhiyun mac_cr |= MAC_CR_FDPX_;
964*4882a593Smuzhiyun } else {
965*4882a593Smuzhiyun SMSC_TRACE(pdata, hw,
966*4882a593Smuzhiyun "configuring for half duplex mode");
967*4882a593Smuzhiyun mac_cr &= ~MAC_CR_FDPX_;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun smsc911x_mac_write(pdata, MAC_CR, mac_cr);
970*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->mac_lock, flags);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun smsc911x_phy_update_flowcontrol(pdata);
973*4882a593Smuzhiyun pdata->last_duplex = phy_dev->duplex;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun carrier = netif_carrier_ok(dev);
977*4882a593Smuzhiyun if (carrier != pdata->last_carrier) {
978*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "carrier state has changed");
979*4882a593Smuzhiyun if (carrier) {
980*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "configuring for carrier OK");
981*4882a593Smuzhiyun if ((pdata->gpio_orig_setting & GPIO_CFG_LED1_EN_) &&
982*4882a593Smuzhiyun (!pdata->using_extphy)) {
983*4882a593Smuzhiyun /* Restore original GPIO configuration */
984*4882a593Smuzhiyun pdata->gpio_setting = pdata->gpio_orig_setting;
985*4882a593Smuzhiyun smsc911x_reg_write(pdata, GPIO_CFG,
986*4882a593Smuzhiyun pdata->gpio_setting);
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun } else {
989*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "configuring for no carrier");
990*4882a593Smuzhiyun /* Check global setting that LED1
991*4882a593Smuzhiyun * usage is 10/100 indicator */
992*4882a593Smuzhiyun pdata->gpio_setting = smsc911x_reg_read(pdata,
993*4882a593Smuzhiyun GPIO_CFG);
994*4882a593Smuzhiyun if ((pdata->gpio_setting & GPIO_CFG_LED1_EN_) &&
995*4882a593Smuzhiyun (!pdata->using_extphy)) {
996*4882a593Smuzhiyun /* Force 10/100 LED off, after saving
997*4882a593Smuzhiyun * original GPIO configuration */
998*4882a593Smuzhiyun pdata->gpio_orig_setting = pdata->gpio_setting;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun pdata->gpio_setting &= ~GPIO_CFG_LED1_EN_;
1001*4882a593Smuzhiyun pdata->gpio_setting |= (GPIO_CFG_GPIOBUF0_
1002*4882a593Smuzhiyun | GPIO_CFG_GPIODIR0_
1003*4882a593Smuzhiyun | GPIO_CFG_GPIOD0_);
1004*4882a593Smuzhiyun smsc911x_reg_write(pdata, GPIO_CFG,
1005*4882a593Smuzhiyun pdata->gpio_setting);
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun pdata->last_carrier = carrier;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
smsc911x_mii_probe(struct net_device * dev)1012*4882a593Smuzhiyun static int smsc911x_mii_probe(struct net_device *dev)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1015*4882a593Smuzhiyun struct phy_device *phydev = NULL;
1016*4882a593Smuzhiyun int ret;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /* find the first phy */
1019*4882a593Smuzhiyun phydev = phy_find_first(pdata->mii_bus);
1020*4882a593Smuzhiyun if (!phydev) {
1021*4882a593Smuzhiyun netdev_err(dev, "no PHY found\n");
1022*4882a593Smuzhiyun return -ENODEV;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun SMSC_TRACE(pdata, probe, "PHY: addr %d, phy_id 0x%08X",
1026*4882a593Smuzhiyun phydev->mdio.addr, phydev->phy_id);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun ret = phy_connect_direct(dev, phydev, &smsc911x_phy_adjust_link,
1029*4882a593Smuzhiyun pdata->config.phy_interface);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun if (ret) {
1032*4882a593Smuzhiyun netdev_err(dev, "Could not attach to PHY\n");
1033*4882a593Smuzhiyun return ret;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun phy_attached_info(phydev);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun phy_set_max_speed(phydev, SPEED_100);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* mask with MAC supported features */
1041*4882a593Smuzhiyun phy_support_asym_pause(phydev);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun pdata->last_duplex = -1;
1044*4882a593Smuzhiyun pdata->last_carrier = -1;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun #ifdef USE_PHY_WORK_AROUND
1047*4882a593Smuzhiyun if (smsc911x_phy_loopbacktest(dev) < 0) {
1048*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "Failed Loop Back Test");
1049*4882a593Smuzhiyun phy_disconnect(phydev);
1050*4882a593Smuzhiyun return -ENODEV;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "Passed Loop Back Test");
1053*4882a593Smuzhiyun #endif /* USE_PHY_WORK_AROUND */
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "phy initialised successfully");
1056*4882a593Smuzhiyun return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
smsc911x_mii_init(struct platform_device * pdev,struct net_device * dev)1059*4882a593Smuzhiyun static int smsc911x_mii_init(struct platform_device *pdev,
1060*4882a593Smuzhiyun struct net_device *dev)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1063*4882a593Smuzhiyun int err = -ENXIO;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun pdata->mii_bus = mdiobus_alloc();
1066*4882a593Smuzhiyun if (!pdata->mii_bus) {
1067*4882a593Smuzhiyun err = -ENOMEM;
1068*4882a593Smuzhiyun goto err_out_1;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun pdata->mii_bus->name = SMSC_MDIONAME;
1072*4882a593Smuzhiyun snprintf(pdata->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1073*4882a593Smuzhiyun pdev->name, pdev->id);
1074*4882a593Smuzhiyun pdata->mii_bus->priv = pdata;
1075*4882a593Smuzhiyun pdata->mii_bus->read = smsc911x_mii_read;
1076*4882a593Smuzhiyun pdata->mii_bus->write = smsc911x_mii_write;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun pdata->mii_bus->parent = &pdev->dev;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun switch (pdata->idrev & 0xFFFF0000) {
1081*4882a593Smuzhiyun case 0x01170000:
1082*4882a593Smuzhiyun case 0x01150000:
1083*4882a593Smuzhiyun case 0x117A0000:
1084*4882a593Smuzhiyun case 0x115A0000:
1085*4882a593Smuzhiyun /* External PHY supported, try to autodetect */
1086*4882a593Smuzhiyun smsc911x_phy_initialise_external(pdata);
1087*4882a593Smuzhiyun break;
1088*4882a593Smuzhiyun default:
1089*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "External PHY is not supported, "
1090*4882a593Smuzhiyun "using internal PHY");
1091*4882a593Smuzhiyun pdata->using_extphy = 0;
1092*4882a593Smuzhiyun break;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun if (!pdata->using_extphy) {
1096*4882a593Smuzhiyun /* Mask all PHYs except ID 1 (internal) */
1097*4882a593Smuzhiyun pdata->mii_bus->phy_mask = ~(1 << 1);
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun if (mdiobus_register(pdata->mii_bus)) {
1101*4882a593Smuzhiyun SMSC_WARN(pdata, probe, "Error registering mii bus");
1102*4882a593Smuzhiyun goto err_out_free_bus_2;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun return 0;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun err_out_free_bus_2:
1108*4882a593Smuzhiyun mdiobus_free(pdata->mii_bus);
1109*4882a593Smuzhiyun err_out_1:
1110*4882a593Smuzhiyun return err;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* Gets the number of tx statuses in the fifo */
smsc911x_tx_get_txstatcount(struct smsc911x_data * pdata)1114*4882a593Smuzhiyun static unsigned int smsc911x_tx_get_txstatcount(struct smsc911x_data *pdata)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun return (smsc911x_reg_read(pdata, TX_FIFO_INF)
1117*4882a593Smuzhiyun & TX_FIFO_INF_TSUSED_) >> 16;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* Reads tx statuses and increments counters where necessary */
smsc911x_tx_update_txcounters(struct net_device * dev)1121*4882a593Smuzhiyun static void smsc911x_tx_update_txcounters(struct net_device *dev)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1124*4882a593Smuzhiyun unsigned int tx_stat;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun while ((tx_stat = smsc911x_tx_get_txstatus(pdata)) != 0) {
1127*4882a593Smuzhiyun if (unlikely(tx_stat & 0x80000000)) {
1128*4882a593Smuzhiyun /* In this driver the packet tag is used as the packet
1129*4882a593Smuzhiyun * length. Since a packet length can never reach the
1130*4882a593Smuzhiyun * size of 0x8000, this bit is reserved. It is worth
1131*4882a593Smuzhiyun * noting that the "reserved bit" in the warning above
1132*4882a593Smuzhiyun * does not reference a hardware defined reserved bit
1133*4882a593Smuzhiyun * but rather a driver defined one.
1134*4882a593Smuzhiyun */
1135*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "Packet tag reserved bit is high");
1136*4882a593Smuzhiyun } else {
1137*4882a593Smuzhiyun if (unlikely(tx_stat & TX_STS_ES_)) {
1138*4882a593Smuzhiyun dev->stats.tx_errors++;
1139*4882a593Smuzhiyun } else {
1140*4882a593Smuzhiyun dev->stats.tx_packets++;
1141*4882a593Smuzhiyun dev->stats.tx_bytes += (tx_stat >> 16);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun if (unlikely(tx_stat & TX_STS_EXCESS_COL_)) {
1144*4882a593Smuzhiyun dev->stats.collisions += 16;
1145*4882a593Smuzhiyun dev->stats.tx_aborted_errors += 1;
1146*4882a593Smuzhiyun } else {
1147*4882a593Smuzhiyun dev->stats.collisions +=
1148*4882a593Smuzhiyun ((tx_stat >> 3) & 0xF);
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun if (unlikely(tx_stat & TX_STS_LOST_CARRIER_))
1151*4882a593Smuzhiyun dev->stats.tx_carrier_errors += 1;
1152*4882a593Smuzhiyun if (unlikely(tx_stat & TX_STS_LATE_COL_)) {
1153*4882a593Smuzhiyun dev->stats.collisions++;
1154*4882a593Smuzhiyun dev->stats.tx_aborted_errors++;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /* Increments the Rx error counters */
1161*4882a593Smuzhiyun static void
smsc911x_rx_counterrors(struct net_device * dev,unsigned int rxstat)1162*4882a593Smuzhiyun smsc911x_rx_counterrors(struct net_device *dev, unsigned int rxstat)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun int crc_err = 0;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun if (unlikely(rxstat & RX_STS_ES_)) {
1167*4882a593Smuzhiyun dev->stats.rx_errors++;
1168*4882a593Smuzhiyun if (unlikely(rxstat & RX_STS_CRC_ERR_)) {
1169*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
1170*4882a593Smuzhiyun crc_err = 1;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun if (likely(!crc_err)) {
1174*4882a593Smuzhiyun if (unlikely((rxstat & RX_STS_FRAME_TYPE_) &&
1175*4882a593Smuzhiyun (rxstat & RX_STS_LENGTH_ERR_)))
1176*4882a593Smuzhiyun dev->stats.rx_length_errors++;
1177*4882a593Smuzhiyun if (rxstat & RX_STS_MCAST_)
1178*4882a593Smuzhiyun dev->stats.multicast++;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* Quickly dumps bad packets */
1183*4882a593Smuzhiyun static void
smsc911x_rx_fastforward(struct smsc911x_data * pdata,unsigned int pktwords)1184*4882a593Smuzhiyun smsc911x_rx_fastforward(struct smsc911x_data *pdata, unsigned int pktwords)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun if (likely(pktwords >= 4)) {
1187*4882a593Smuzhiyun unsigned int timeout = 500;
1188*4882a593Smuzhiyun unsigned int val;
1189*4882a593Smuzhiyun smsc911x_reg_write(pdata, RX_DP_CTRL, RX_DP_CTRL_RX_FFWD_);
1190*4882a593Smuzhiyun do {
1191*4882a593Smuzhiyun udelay(1);
1192*4882a593Smuzhiyun val = smsc911x_reg_read(pdata, RX_DP_CTRL);
1193*4882a593Smuzhiyun } while ((val & RX_DP_CTRL_RX_FFWD_) && --timeout);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun if (unlikely(timeout == 0))
1196*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "Timed out waiting for "
1197*4882a593Smuzhiyun "RX FFWD to finish, RX_DP_CTRL: 0x%08X", val);
1198*4882a593Smuzhiyun } else {
1199*4882a593Smuzhiyun while (pktwords--)
1200*4882a593Smuzhiyun smsc911x_reg_read(pdata, RX_DATA_FIFO);
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun /* NAPI poll function */
smsc911x_poll(struct napi_struct * napi,int budget)1205*4882a593Smuzhiyun static int smsc911x_poll(struct napi_struct *napi, int budget)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun struct smsc911x_data *pdata =
1208*4882a593Smuzhiyun container_of(napi, struct smsc911x_data, napi);
1209*4882a593Smuzhiyun struct net_device *dev = pdata->dev;
1210*4882a593Smuzhiyun int npackets = 0;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun while (npackets < budget) {
1213*4882a593Smuzhiyun unsigned int pktlength;
1214*4882a593Smuzhiyun unsigned int pktwords;
1215*4882a593Smuzhiyun struct sk_buff *skb;
1216*4882a593Smuzhiyun unsigned int rxstat = smsc911x_rx_get_rxstatus(pdata);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun if (!rxstat) {
1219*4882a593Smuzhiyun unsigned int temp;
1220*4882a593Smuzhiyun /* We processed all packets available. Tell NAPI it can
1221*4882a593Smuzhiyun * stop polling then re-enable rx interrupts */
1222*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_STS, INT_STS_RSFL_);
1223*4882a593Smuzhiyun napi_complete(napi);
1224*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, INT_EN);
1225*4882a593Smuzhiyun temp |= INT_EN_RSFL_EN_;
1226*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_EN, temp);
1227*4882a593Smuzhiyun break;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /* Count packet for NAPI scheduling, even if it has an error.
1231*4882a593Smuzhiyun * Error packets still require cycles to discard */
1232*4882a593Smuzhiyun npackets++;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun pktlength = ((rxstat & 0x3FFF0000) >> 16);
1235*4882a593Smuzhiyun pktwords = (pktlength + NET_IP_ALIGN + 3) >> 2;
1236*4882a593Smuzhiyun smsc911x_rx_counterrors(dev, rxstat);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun if (unlikely(rxstat & RX_STS_ES_)) {
1239*4882a593Smuzhiyun SMSC_WARN(pdata, rx_err,
1240*4882a593Smuzhiyun "Discarding packet with error bit set");
1241*4882a593Smuzhiyun /* Packet has an error, discard it and continue with
1242*4882a593Smuzhiyun * the next */
1243*4882a593Smuzhiyun smsc911x_rx_fastforward(pdata, pktwords);
1244*4882a593Smuzhiyun dev->stats.rx_dropped++;
1245*4882a593Smuzhiyun continue;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun skb = netdev_alloc_skb(dev, pktwords << 2);
1249*4882a593Smuzhiyun if (unlikely(!skb)) {
1250*4882a593Smuzhiyun SMSC_WARN(pdata, rx_err,
1251*4882a593Smuzhiyun "Unable to allocate skb for rx packet");
1252*4882a593Smuzhiyun /* Drop the packet and stop this polling iteration */
1253*4882a593Smuzhiyun smsc911x_rx_fastforward(pdata, pktwords);
1254*4882a593Smuzhiyun dev->stats.rx_dropped++;
1255*4882a593Smuzhiyun break;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun pdata->ops->rx_readfifo(pdata,
1259*4882a593Smuzhiyun (unsigned int *)skb->data, pktwords);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun /* Align IP on 16B boundary */
1262*4882a593Smuzhiyun skb_reserve(skb, NET_IP_ALIGN);
1263*4882a593Smuzhiyun skb_put(skb, pktlength - 4);
1264*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
1265*4882a593Smuzhiyun skb_checksum_none_assert(skb);
1266*4882a593Smuzhiyun netif_receive_skb(skb);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /* Update counters */
1269*4882a593Smuzhiyun dev->stats.rx_packets++;
1270*4882a593Smuzhiyun dev->stats.rx_bytes += (pktlength - 4);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun /* Return total received packets */
1274*4882a593Smuzhiyun return npackets;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun /* Returns hash bit number for given MAC address
1278*4882a593Smuzhiyun * Example:
1279*4882a593Smuzhiyun * 01 00 5E 00 00 01 -> returns bit number 31 */
smsc911x_hash(char addr[ETH_ALEN])1280*4882a593Smuzhiyun static unsigned int smsc911x_hash(char addr[ETH_ALEN])
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
smsc911x_rx_multicast_update(struct smsc911x_data * pdata)1285*4882a593Smuzhiyun static void smsc911x_rx_multicast_update(struct smsc911x_data *pdata)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun /* Performs the multicast & mac_cr update. This is called when
1288*4882a593Smuzhiyun * safe on the current hardware, and with the mac_lock held */
1289*4882a593Smuzhiyun unsigned int mac_cr;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun SMSC_ASSERT_MAC_LOCK(pdata);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun mac_cr = smsc911x_mac_read(pdata, MAC_CR);
1294*4882a593Smuzhiyun mac_cr |= pdata->set_bits_mask;
1295*4882a593Smuzhiyun mac_cr &= ~(pdata->clear_bits_mask);
1296*4882a593Smuzhiyun smsc911x_mac_write(pdata, MAC_CR, mac_cr);
1297*4882a593Smuzhiyun smsc911x_mac_write(pdata, HASHH, pdata->hashhi);
1298*4882a593Smuzhiyun smsc911x_mac_write(pdata, HASHL, pdata->hashlo);
1299*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "maccr 0x%08X, HASHH 0x%08X, HASHL 0x%08X",
1300*4882a593Smuzhiyun mac_cr, pdata->hashhi, pdata->hashlo);
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
smsc911x_rx_multicast_update_workaround(struct smsc911x_data * pdata)1303*4882a593Smuzhiyun static void smsc911x_rx_multicast_update_workaround(struct smsc911x_data *pdata)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun unsigned int mac_cr;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun /* This function is only called for older LAN911x devices
1308*4882a593Smuzhiyun * (revA or revB), where MAC_CR, HASHH and HASHL should not
1309*4882a593Smuzhiyun * be modified during Rx - newer devices immediately update the
1310*4882a593Smuzhiyun * registers.
1311*4882a593Smuzhiyun *
1312*4882a593Smuzhiyun * This is called from interrupt context */
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun spin_lock(&pdata->mac_lock);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun /* Check Rx has stopped */
1317*4882a593Smuzhiyun if (smsc911x_mac_read(pdata, MAC_CR) & MAC_CR_RXEN_)
1318*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Rx not stopped");
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun /* Perform the update - safe to do now Rx has stopped */
1321*4882a593Smuzhiyun smsc911x_rx_multicast_update(pdata);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun /* Re-enable Rx */
1324*4882a593Smuzhiyun mac_cr = smsc911x_mac_read(pdata, MAC_CR);
1325*4882a593Smuzhiyun mac_cr |= MAC_CR_RXEN_;
1326*4882a593Smuzhiyun smsc911x_mac_write(pdata, MAC_CR, mac_cr);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun pdata->multicast_update_pending = 0;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun spin_unlock(&pdata->mac_lock);
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
smsc911x_phy_general_power_up(struct smsc911x_data * pdata)1333*4882a593Smuzhiyun static int smsc911x_phy_general_power_up(struct smsc911x_data *pdata)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun struct net_device *ndev = pdata->dev;
1336*4882a593Smuzhiyun struct phy_device *phy_dev = ndev->phydev;
1337*4882a593Smuzhiyun int rc = 0;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun if (!phy_dev)
1340*4882a593Smuzhiyun return rc;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun /* If the internal PHY is in General Power-Down mode, all, except the
1343*4882a593Smuzhiyun * management interface, is powered-down and stays in that condition as
1344*4882a593Smuzhiyun * long as Phy register bit 0.11 is HIGH.
1345*4882a593Smuzhiyun *
1346*4882a593Smuzhiyun * In that case, clear the bit 0.11, so the PHY powers up and we can
1347*4882a593Smuzhiyun * access to the phy registers.
1348*4882a593Smuzhiyun */
1349*4882a593Smuzhiyun rc = phy_read(phy_dev, MII_BMCR);
1350*4882a593Smuzhiyun if (rc < 0) {
1351*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Failed reading PHY control reg");
1352*4882a593Smuzhiyun return rc;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun /* If the PHY general power-down bit is not set is not necessary to
1356*4882a593Smuzhiyun * disable the general power down-mode.
1357*4882a593Smuzhiyun */
1358*4882a593Smuzhiyun if (rc & BMCR_PDOWN) {
1359*4882a593Smuzhiyun rc = phy_write(phy_dev, MII_BMCR, rc & ~BMCR_PDOWN);
1360*4882a593Smuzhiyun if (rc < 0) {
1361*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Failed writing PHY control reg");
1362*4882a593Smuzhiyun return rc;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun usleep_range(1000, 1500);
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun return 0;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
smsc911x_phy_disable_energy_detect(struct smsc911x_data * pdata)1371*4882a593Smuzhiyun static int smsc911x_phy_disable_energy_detect(struct smsc911x_data *pdata)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun struct net_device *ndev = pdata->dev;
1374*4882a593Smuzhiyun struct phy_device *phy_dev = ndev->phydev;
1375*4882a593Smuzhiyun int rc = 0;
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun if (!phy_dev)
1378*4882a593Smuzhiyun return rc;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun rc = phy_read(phy_dev, MII_LAN83C185_CTRL_STATUS);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun if (rc < 0) {
1383*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Failed reading PHY control reg");
1384*4882a593Smuzhiyun return rc;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /* Only disable if energy detect mode is already enabled */
1388*4882a593Smuzhiyun if (rc & MII_LAN83C185_EDPWRDOWN) {
1389*4882a593Smuzhiyun /* Disable energy detect mode for this SMSC Transceivers */
1390*4882a593Smuzhiyun rc = phy_write(phy_dev, MII_LAN83C185_CTRL_STATUS,
1391*4882a593Smuzhiyun rc & (~MII_LAN83C185_EDPWRDOWN));
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun if (rc < 0) {
1394*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Failed writing PHY control reg");
1395*4882a593Smuzhiyun return rc;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun /* Allow PHY to wakeup */
1398*4882a593Smuzhiyun mdelay(2);
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun return 0;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
smsc911x_phy_enable_energy_detect(struct smsc911x_data * pdata)1404*4882a593Smuzhiyun static int smsc911x_phy_enable_energy_detect(struct smsc911x_data *pdata)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun struct net_device *ndev = pdata->dev;
1407*4882a593Smuzhiyun struct phy_device *phy_dev = ndev->phydev;
1408*4882a593Smuzhiyun int rc = 0;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun if (!phy_dev)
1411*4882a593Smuzhiyun return rc;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun rc = phy_read(phy_dev, MII_LAN83C185_CTRL_STATUS);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun if (rc < 0) {
1416*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Failed reading PHY control reg");
1417*4882a593Smuzhiyun return rc;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun /* Only enable if energy detect mode is already disabled */
1421*4882a593Smuzhiyun if (!(rc & MII_LAN83C185_EDPWRDOWN)) {
1422*4882a593Smuzhiyun /* Enable energy detect mode for this SMSC Transceivers */
1423*4882a593Smuzhiyun rc = phy_write(phy_dev, MII_LAN83C185_CTRL_STATUS,
1424*4882a593Smuzhiyun rc | MII_LAN83C185_EDPWRDOWN);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if (rc < 0) {
1427*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Failed writing PHY control reg");
1428*4882a593Smuzhiyun return rc;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun return 0;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
smsc911x_soft_reset(struct smsc911x_data * pdata)1434*4882a593Smuzhiyun static int smsc911x_soft_reset(struct smsc911x_data *pdata)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun unsigned int timeout;
1437*4882a593Smuzhiyun unsigned int temp;
1438*4882a593Smuzhiyun int ret;
1439*4882a593Smuzhiyun unsigned int reset_offset = HW_CFG;
1440*4882a593Smuzhiyun unsigned int reset_mask = HW_CFG_SRST_;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /*
1443*4882a593Smuzhiyun * Make sure to power-up the PHY chip before doing a reset, otherwise
1444*4882a593Smuzhiyun * the reset fails.
1445*4882a593Smuzhiyun */
1446*4882a593Smuzhiyun ret = smsc911x_phy_general_power_up(pdata);
1447*4882a593Smuzhiyun if (ret) {
1448*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Failed to power-up the PHY chip");
1449*4882a593Smuzhiyun return ret;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun /*
1453*4882a593Smuzhiyun * LAN9210/LAN9211/LAN9220/LAN9221 chips have an internal PHY that
1454*4882a593Smuzhiyun * are initialized in a Energy Detect Power-Down mode that prevents
1455*4882a593Smuzhiyun * the MAC chip to be software reseted. So we have to wakeup the PHY
1456*4882a593Smuzhiyun * before.
1457*4882a593Smuzhiyun */
1458*4882a593Smuzhiyun if (pdata->generation == 4) {
1459*4882a593Smuzhiyun ret = smsc911x_phy_disable_energy_detect(pdata);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun if (ret) {
1462*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Failed to wakeup the PHY chip");
1463*4882a593Smuzhiyun return ret;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun if ((pdata->idrev & 0xFFFF0000) == LAN9250) {
1468*4882a593Smuzhiyun /* special reset for LAN9250 */
1469*4882a593Smuzhiyun reset_offset = RESET_CTL;
1470*4882a593Smuzhiyun reset_mask = RESET_CTL_DIGITAL_RST_;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /* Reset the LAN911x */
1474*4882a593Smuzhiyun smsc911x_reg_write(pdata, reset_offset, reset_mask);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* verify reset bit is cleared */
1477*4882a593Smuzhiyun timeout = 10;
1478*4882a593Smuzhiyun do {
1479*4882a593Smuzhiyun udelay(10);
1480*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, reset_offset);
1481*4882a593Smuzhiyun } while ((--timeout) && (temp & reset_mask));
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun if (unlikely(temp & reset_mask)) {
1484*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Failed to complete reset");
1485*4882a593Smuzhiyun return -EIO;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (pdata->generation == 4) {
1489*4882a593Smuzhiyun ret = smsc911x_phy_enable_energy_detect(pdata);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun if (ret) {
1492*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Failed to wakeup the PHY chip");
1493*4882a593Smuzhiyun return ret;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun return 0;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun /* Sets the device MAC address to dev_addr, called with mac_lock held */
1501*4882a593Smuzhiyun static void
smsc911x_set_hw_mac_address(struct smsc911x_data * pdata,u8 dev_addr[6])1502*4882a593Smuzhiyun smsc911x_set_hw_mac_address(struct smsc911x_data *pdata, u8 dev_addr[6])
1503*4882a593Smuzhiyun {
1504*4882a593Smuzhiyun u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
1505*4882a593Smuzhiyun u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
1506*4882a593Smuzhiyun (dev_addr[1] << 8) | dev_addr[0];
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun SMSC_ASSERT_MAC_LOCK(pdata);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun smsc911x_mac_write(pdata, ADDRH, mac_high16);
1511*4882a593Smuzhiyun smsc911x_mac_write(pdata, ADDRL, mac_low32);
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun
smsc911x_disable_irq_chip(struct net_device * dev)1514*4882a593Smuzhiyun static void smsc911x_disable_irq_chip(struct net_device *dev)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_EN, 0);
1519*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
smsc911x_irqhandler(int irq,void * dev_id)1522*4882a593Smuzhiyun static irqreturn_t smsc911x_irqhandler(int irq, void *dev_id)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun struct net_device *dev = dev_id;
1525*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1526*4882a593Smuzhiyun u32 intsts = smsc911x_reg_read(pdata, INT_STS);
1527*4882a593Smuzhiyun u32 inten = smsc911x_reg_read(pdata, INT_EN);
1528*4882a593Smuzhiyun int serviced = IRQ_NONE;
1529*4882a593Smuzhiyun u32 temp;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun if (unlikely(intsts & inten & INT_STS_SW_INT_)) {
1532*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, INT_EN);
1533*4882a593Smuzhiyun temp &= (~INT_EN_SW_INT_EN_);
1534*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_EN, temp);
1535*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_STS, INT_STS_SW_INT_);
1536*4882a593Smuzhiyun pdata->software_irq_signal = 1;
1537*4882a593Smuzhiyun smp_wmb();
1538*4882a593Smuzhiyun serviced = IRQ_HANDLED;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun if (unlikely(intsts & inten & INT_STS_RXSTOP_INT_)) {
1542*4882a593Smuzhiyun /* Called when there is a multicast update scheduled and
1543*4882a593Smuzhiyun * it is now safe to complete the update */
1544*4882a593Smuzhiyun SMSC_TRACE(pdata, intr, "RX Stop interrupt");
1545*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
1546*4882a593Smuzhiyun if (pdata->multicast_update_pending)
1547*4882a593Smuzhiyun smsc911x_rx_multicast_update_workaround(pdata);
1548*4882a593Smuzhiyun serviced = IRQ_HANDLED;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun if (intsts & inten & INT_STS_TDFA_) {
1552*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, FIFO_INT);
1553*4882a593Smuzhiyun temp |= FIFO_INT_TX_AVAIL_LEVEL_;
1554*4882a593Smuzhiyun smsc911x_reg_write(pdata, FIFO_INT, temp);
1555*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_STS, INT_STS_TDFA_);
1556*4882a593Smuzhiyun netif_wake_queue(dev);
1557*4882a593Smuzhiyun serviced = IRQ_HANDLED;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun if (unlikely(intsts & inten & INT_STS_RXE_)) {
1561*4882a593Smuzhiyun SMSC_TRACE(pdata, intr, "RX Error interrupt");
1562*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_STS, INT_STS_RXE_);
1563*4882a593Smuzhiyun serviced = IRQ_HANDLED;
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun if (likely(intsts & inten & INT_STS_RSFL_)) {
1567*4882a593Smuzhiyun if (likely(napi_schedule_prep(&pdata->napi))) {
1568*4882a593Smuzhiyun /* Disable Rx interrupts */
1569*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, INT_EN);
1570*4882a593Smuzhiyun temp &= (~INT_EN_RSFL_EN_);
1571*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_EN, temp);
1572*4882a593Smuzhiyun /* Schedule a NAPI poll */
1573*4882a593Smuzhiyun __napi_schedule(&pdata->napi);
1574*4882a593Smuzhiyun } else {
1575*4882a593Smuzhiyun SMSC_WARN(pdata, rx_err, "napi_schedule_prep failed");
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun serviced = IRQ_HANDLED;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun return serviced;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
smsc911x_open(struct net_device * dev)1583*4882a593Smuzhiyun static int smsc911x_open(struct net_device *dev)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1586*4882a593Smuzhiyun unsigned int timeout;
1587*4882a593Smuzhiyun unsigned int temp;
1588*4882a593Smuzhiyun unsigned int intcfg;
1589*4882a593Smuzhiyun int retval;
1590*4882a593Smuzhiyun int irq_flags;
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun /* find and start the given phy */
1593*4882a593Smuzhiyun if (!dev->phydev) {
1594*4882a593Smuzhiyun retval = smsc911x_mii_probe(dev);
1595*4882a593Smuzhiyun if (retval < 0) {
1596*4882a593Smuzhiyun SMSC_WARN(pdata, probe, "Error starting phy");
1597*4882a593Smuzhiyun goto out;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun /* Reset the LAN911x */
1602*4882a593Smuzhiyun retval = smsc911x_soft_reset(pdata);
1603*4882a593Smuzhiyun if (retval) {
1604*4882a593Smuzhiyun SMSC_WARN(pdata, hw, "soft reset failed");
1605*4882a593Smuzhiyun goto mii_free_out;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun smsc911x_reg_write(pdata, HW_CFG, 0x00050000);
1609*4882a593Smuzhiyun smsc911x_reg_write(pdata, AFC_CFG, 0x006E3740);
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun /* Increase the legal frame size of VLAN tagged frames to 1522 bytes */
1612*4882a593Smuzhiyun spin_lock_irq(&pdata->mac_lock);
1613*4882a593Smuzhiyun smsc911x_mac_write(pdata, VLAN1, ETH_P_8021Q);
1614*4882a593Smuzhiyun spin_unlock_irq(&pdata->mac_lock);
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun /* Make sure EEPROM has finished loading before setting GPIO_CFG */
1617*4882a593Smuzhiyun timeout = 50;
1618*4882a593Smuzhiyun while ((smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) &&
1619*4882a593Smuzhiyun --timeout) {
1620*4882a593Smuzhiyun udelay(10);
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun if (unlikely(timeout == 0))
1624*4882a593Smuzhiyun SMSC_WARN(pdata, ifup,
1625*4882a593Smuzhiyun "Timed out waiting for EEPROM busy bit to clear");
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun smsc911x_reg_write(pdata, GPIO_CFG, 0x70070000);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun /* The soft reset above cleared the device's MAC address,
1630*4882a593Smuzhiyun * restore it from local copy (set in probe) */
1631*4882a593Smuzhiyun spin_lock_irq(&pdata->mac_lock);
1632*4882a593Smuzhiyun smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
1633*4882a593Smuzhiyun spin_unlock_irq(&pdata->mac_lock);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun /* Initialise irqs, but leave all sources disabled */
1636*4882a593Smuzhiyun smsc911x_disable_irq_chip(dev);
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun /* Set interrupt deassertion to 100uS */
1639*4882a593Smuzhiyun intcfg = ((10 << 24) | INT_CFG_IRQ_EN_);
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun if (pdata->config.irq_polarity) {
1642*4882a593Smuzhiyun SMSC_TRACE(pdata, ifup, "irq polarity: active high");
1643*4882a593Smuzhiyun intcfg |= INT_CFG_IRQ_POL_;
1644*4882a593Smuzhiyun } else {
1645*4882a593Smuzhiyun SMSC_TRACE(pdata, ifup, "irq polarity: active low");
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun if (pdata->config.irq_type) {
1649*4882a593Smuzhiyun SMSC_TRACE(pdata, ifup, "irq type: push-pull");
1650*4882a593Smuzhiyun intcfg |= INT_CFG_IRQ_TYPE_;
1651*4882a593Smuzhiyun } else {
1652*4882a593Smuzhiyun SMSC_TRACE(pdata, ifup, "irq type: open drain");
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_CFG, intcfg);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun SMSC_TRACE(pdata, ifup, "Testing irq handler using IRQ %d", dev->irq);
1658*4882a593Smuzhiyun pdata->software_irq_signal = 0;
1659*4882a593Smuzhiyun smp_wmb();
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun irq_flags = irq_get_trigger_type(dev->irq);
1662*4882a593Smuzhiyun retval = request_irq(dev->irq, smsc911x_irqhandler,
1663*4882a593Smuzhiyun irq_flags | IRQF_SHARED, dev->name, dev);
1664*4882a593Smuzhiyun if (retval) {
1665*4882a593Smuzhiyun SMSC_WARN(pdata, probe,
1666*4882a593Smuzhiyun "Unable to claim requested irq: %d", dev->irq);
1667*4882a593Smuzhiyun goto mii_free_out;
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, INT_EN);
1671*4882a593Smuzhiyun temp |= INT_EN_SW_INT_EN_;
1672*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_EN, temp);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun timeout = 1000;
1675*4882a593Smuzhiyun while (timeout--) {
1676*4882a593Smuzhiyun if (pdata->software_irq_signal)
1677*4882a593Smuzhiyun break;
1678*4882a593Smuzhiyun msleep(1);
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun if (!pdata->software_irq_signal) {
1682*4882a593Smuzhiyun netdev_warn(dev, "ISR failed signaling test (IRQ %d)\n",
1683*4882a593Smuzhiyun dev->irq);
1684*4882a593Smuzhiyun retval = -ENODEV;
1685*4882a593Smuzhiyun goto irq_stop_out;
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun SMSC_TRACE(pdata, ifup, "IRQ handler passed test using IRQ %d",
1688*4882a593Smuzhiyun dev->irq);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun netdev_info(dev, "SMSC911x/921x identified at %#08lx, IRQ: %d\n",
1691*4882a593Smuzhiyun (unsigned long)pdata->ioaddr, dev->irq);
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* Reset the last known duplex and carrier */
1694*4882a593Smuzhiyun pdata->last_duplex = -1;
1695*4882a593Smuzhiyun pdata->last_carrier = -1;
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun /* Bring the PHY up */
1698*4882a593Smuzhiyun phy_start(dev->phydev);
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, HW_CFG);
1701*4882a593Smuzhiyun /* Preserve TX FIFO size and external PHY configuration */
1702*4882a593Smuzhiyun temp &= (HW_CFG_TX_FIF_SZ_|0x00000FFF);
1703*4882a593Smuzhiyun temp |= HW_CFG_SF_;
1704*4882a593Smuzhiyun smsc911x_reg_write(pdata, HW_CFG, temp);
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, FIFO_INT);
1707*4882a593Smuzhiyun temp |= FIFO_INT_TX_AVAIL_LEVEL_;
1708*4882a593Smuzhiyun temp &= ~(FIFO_INT_RX_STS_LEVEL_);
1709*4882a593Smuzhiyun smsc911x_reg_write(pdata, FIFO_INT, temp);
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun /* set RX Data offset to 2 bytes for alignment */
1712*4882a593Smuzhiyun smsc911x_reg_write(pdata, RX_CFG, (NET_IP_ALIGN << 8));
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun /* enable NAPI polling before enabling RX interrupts */
1715*4882a593Smuzhiyun napi_enable(&pdata->napi);
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, INT_EN);
1718*4882a593Smuzhiyun temp |= (INT_EN_TDFA_EN_ | INT_EN_RSFL_EN_ | INT_EN_RXSTOP_INT_EN_);
1719*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_EN, temp);
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun spin_lock_irq(&pdata->mac_lock);
1722*4882a593Smuzhiyun temp = smsc911x_mac_read(pdata, MAC_CR);
1723*4882a593Smuzhiyun temp |= (MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_);
1724*4882a593Smuzhiyun smsc911x_mac_write(pdata, MAC_CR, temp);
1725*4882a593Smuzhiyun spin_unlock_irq(&pdata->mac_lock);
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun netif_start_queue(dev);
1730*4882a593Smuzhiyun return 0;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun irq_stop_out:
1733*4882a593Smuzhiyun free_irq(dev->irq, dev);
1734*4882a593Smuzhiyun mii_free_out:
1735*4882a593Smuzhiyun phy_disconnect(dev->phydev);
1736*4882a593Smuzhiyun dev->phydev = NULL;
1737*4882a593Smuzhiyun out:
1738*4882a593Smuzhiyun return retval;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun /* Entry point for stopping the interface */
smsc911x_stop(struct net_device * dev)1742*4882a593Smuzhiyun static int smsc911x_stop(struct net_device *dev)
1743*4882a593Smuzhiyun {
1744*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1745*4882a593Smuzhiyun unsigned int temp;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /* Disable all device interrupts */
1748*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, INT_CFG);
1749*4882a593Smuzhiyun temp &= ~INT_CFG_IRQ_EN_;
1750*4882a593Smuzhiyun smsc911x_reg_write(pdata, INT_CFG, temp);
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun /* Stop Tx and Rx polling */
1753*4882a593Smuzhiyun netif_stop_queue(dev);
1754*4882a593Smuzhiyun napi_disable(&pdata->napi);
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun /* At this point all Rx and Tx activity is stopped */
1757*4882a593Smuzhiyun dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
1758*4882a593Smuzhiyun smsc911x_tx_update_txcounters(dev);
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun free_irq(dev->irq, dev);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* Bring the PHY down */
1763*4882a593Smuzhiyun if (dev->phydev) {
1764*4882a593Smuzhiyun phy_stop(dev->phydev);
1765*4882a593Smuzhiyun phy_disconnect(dev->phydev);
1766*4882a593Smuzhiyun dev->phydev = NULL;
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun netif_carrier_off(dev);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun SMSC_TRACE(pdata, ifdown, "Interface stopped");
1771*4882a593Smuzhiyun return 0;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun /* Entry point for transmitting a packet */
1775*4882a593Smuzhiyun static netdev_tx_t
smsc911x_hard_start_xmit(struct sk_buff * skb,struct net_device * dev)1776*4882a593Smuzhiyun smsc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
1777*4882a593Smuzhiyun {
1778*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1779*4882a593Smuzhiyun unsigned int freespace;
1780*4882a593Smuzhiyun unsigned int tx_cmd_a;
1781*4882a593Smuzhiyun unsigned int tx_cmd_b;
1782*4882a593Smuzhiyun unsigned int temp;
1783*4882a593Smuzhiyun u32 wrsz;
1784*4882a593Smuzhiyun ulong bufp;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun freespace = smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TDFREE_;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun if (unlikely(freespace < TX_FIFO_LOW_THRESHOLD))
1789*4882a593Smuzhiyun SMSC_WARN(pdata, tx_err,
1790*4882a593Smuzhiyun "Tx data fifo low, space available: %d", freespace);
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun /* Word alignment adjustment */
1793*4882a593Smuzhiyun tx_cmd_a = (u32)((ulong)skb->data & 0x03) << 16;
1794*4882a593Smuzhiyun tx_cmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
1795*4882a593Smuzhiyun tx_cmd_a |= (unsigned int)skb->len;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun tx_cmd_b = ((unsigned int)skb->len) << 16;
1798*4882a593Smuzhiyun tx_cmd_b |= (unsigned int)skb->len;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_a);
1801*4882a593Smuzhiyun smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_b);
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun bufp = (ulong)skb->data & (~0x3);
1804*4882a593Smuzhiyun wrsz = (u32)skb->len + 3;
1805*4882a593Smuzhiyun wrsz += (u32)((ulong)skb->data & 0x3);
1806*4882a593Smuzhiyun wrsz >>= 2;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun pdata->ops->tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
1809*4882a593Smuzhiyun freespace -= (skb->len + 32);
1810*4882a593Smuzhiyun skb_tx_timestamp(skb);
1811*4882a593Smuzhiyun dev_consume_skb_any(skb);
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun if (unlikely(smsc911x_tx_get_txstatcount(pdata) >= 30))
1814*4882a593Smuzhiyun smsc911x_tx_update_txcounters(dev);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun if (freespace < TX_FIFO_LOW_THRESHOLD) {
1817*4882a593Smuzhiyun netif_stop_queue(dev);
1818*4882a593Smuzhiyun temp = smsc911x_reg_read(pdata, FIFO_INT);
1819*4882a593Smuzhiyun temp &= 0x00FFFFFF;
1820*4882a593Smuzhiyun temp |= 0x32000000;
1821*4882a593Smuzhiyun smsc911x_reg_write(pdata, FIFO_INT, temp);
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun return NETDEV_TX_OK;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun /* Entry point for getting status counters */
smsc911x_get_stats(struct net_device * dev)1828*4882a593Smuzhiyun static struct net_device_stats *smsc911x_get_stats(struct net_device *dev)
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1831*4882a593Smuzhiyun smsc911x_tx_update_txcounters(dev);
1832*4882a593Smuzhiyun dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
1833*4882a593Smuzhiyun return &dev->stats;
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun /* Entry point for setting addressing modes */
smsc911x_set_multicast_list(struct net_device * dev)1837*4882a593Smuzhiyun static void smsc911x_set_multicast_list(struct net_device *dev)
1838*4882a593Smuzhiyun {
1839*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1840*4882a593Smuzhiyun unsigned long flags;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) {
1843*4882a593Smuzhiyun /* Enabling promiscuous mode */
1844*4882a593Smuzhiyun pdata->set_bits_mask = MAC_CR_PRMS_;
1845*4882a593Smuzhiyun pdata->clear_bits_mask = (MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
1846*4882a593Smuzhiyun pdata->hashhi = 0;
1847*4882a593Smuzhiyun pdata->hashlo = 0;
1848*4882a593Smuzhiyun } else if (dev->flags & IFF_ALLMULTI) {
1849*4882a593Smuzhiyun /* Enabling all multicast mode */
1850*4882a593Smuzhiyun pdata->set_bits_mask = MAC_CR_MCPAS_;
1851*4882a593Smuzhiyun pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_HPFILT_);
1852*4882a593Smuzhiyun pdata->hashhi = 0;
1853*4882a593Smuzhiyun pdata->hashlo = 0;
1854*4882a593Smuzhiyun } else if (!netdev_mc_empty(dev)) {
1855*4882a593Smuzhiyun /* Enabling specific multicast addresses */
1856*4882a593Smuzhiyun unsigned int hash_high = 0;
1857*4882a593Smuzhiyun unsigned int hash_low = 0;
1858*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun pdata->set_bits_mask = MAC_CR_HPFILT_;
1861*4882a593Smuzhiyun pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_MCPAS_);
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1864*4882a593Smuzhiyun unsigned int bitnum = smsc911x_hash(ha->addr);
1865*4882a593Smuzhiyun unsigned int mask = 0x01 << (bitnum & 0x1F);
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun if (bitnum & 0x20)
1868*4882a593Smuzhiyun hash_high |= mask;
1869*4882a593Smuzhiyun else
1870*4882a593Smuzhiyun hash_low |= mask;
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun pdata->hashhi = hash_high;
1874*4882a593Smuzhiyun pdata->hashlo = hash_low;
1875*4882a593Smuzhiyun } else {
1876*4882a593Smuzhiyun /* Enabling local MAC address only */
1877*4882a593Smuzhiyun pdata->set_bits_mask = 0;
1878*4882a593Smuzhiyun pdata->clear_bits_mask =
1879*4882a593Smuzhiyun (MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
1880*4882a593Smuzhiyun pdata->hashhi = 0;
1881*4882a593Smuzhiyun pdata->hashlo = 0;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun spin_lock_irqsave(&pdata->mac_lock, flags);
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun if (pdata->generation <= 1) {
1887*4882a593Smuzhiyun /* Older hardware revision - cannot change these flags while
1888*4882a593Smuzhiyun * receiving data */
1889*4882a593Smuzhiyun if (!pdata->multicast_update_pending) {
1890*4882a593Smuzhiyun unsigned int temp;
1891*4882a593Smuzhiyun SMSC_TRACE(pdata, hw, "scheduling mcast update");
1892*4882a593Smuzhiyun pdata->multicast_update_pending = 1;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun /* Request the hardware to stop, then perform the
1895*4882a593Smuzhiyun * update when we get an RX_STOP interrupt */
1896*4882a593Smuzhiyun temp = smsc911x_mac_read(pdata, MAC_CR);
1897*4882a593Smuzhiyun temp &= ~(MAC_CR_RXEN_);
1898*4882a593Smuzhiyun smsc911x_mac_write(pdata, MAC_CR, temp);
1899*4882a593Smuzhiyun } else {
1900*4882a593Smuzhiyun /* There is another update pending, this should now
1901*4882a593Smuzhiyun * use the newer values */
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun } else {
1904*4882a593Smuzhiyun /* Newer hardware revision - can write immediately */
1905*4882a593Smuzhiyun smsc911x_rx_multicast_update(pdata);
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->mac_lock, flags);
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
smsc911x_poll_controller(struct net_device * dev)1912*4882a593Smuzhiyun static void smsc911x_poll_controller(struct net_device *dev)
1913*4882a593Smuzhiyun {
1914*4882a593Smuzhiyun disable_irq(dev->irq);
1915*4882a593Smuzhiyun smsc911x_irqhandler(0, dev);
1916*4882a593Smuzhiyun enable_irq(dev->irq);
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun #endif /* CONFIG_NET_POLL_CONTROLLER */
1919*4882a593Smuzhiyun
smsc911x_set_mac_address(struct net_device * dev,void * p)1920*4882a593Smuzhiyun static int smsc911x_set_mac_address(struct net_device *dev, void *p)
1921*4882a593Smuzhiyun {
1922*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1923*4882a593Smuzhiyun struct sockaddr *addr = p;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun /* On older hardware revisions we cannot change the mac address
1926*4882a593Smuzhiyun * registers while receiving data. Newer devices can safely change
1927*4882a593Smuzhiyun * this at any time. */
1928*4882a593Smuzhiyun if (pdata->generation <= 1 && netif_running(dev))
1929*4882a593Smuzhiyun return -EBUSY;
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
1932*4882a593Smuzhiyun return -EADDRNOTAVAIL;
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun spin_lock_irq(&pdata->mac_lock);
1937*4882a593Smuzhiyun smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
1938*4882a593Smuzhiyun spin_unlock_irq(&pdata->mac_lock);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun netdev_info(dev, "MAC Address: %pM\n", dev->dev_addr);
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun return 0;
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun
smsc911x_ethtool_getdrvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1945*4882a593Smuzhiyun static void smsc911x_ethtool_getdrvinfo(struct net_device *dev,
1946*4882a593Smuzhiyun struct ethtool_drvinfo *info)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun strlcpy(info->driver, SMSC_CHIPNAME, sizeof(info->driver));
1949*4882a593Smuzhiyun strlcpy(info->version, SMSC_DRV_VERSION, sizeof(info->version));
1950*4882a593Smuzhiyun strlcpy(info->bus_info, dev_name(dev->dev.parent),
1951*4882a593Smuzhiyun sizeof(info->bus_info));
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun
smsc911x_ethtool_getmsglevel(struct net_device * dev)1954*4882a593Smuzhiyun static u32 smsc911x_ethtool_getmsglevel(struct net_device *dev)
1955*4882a593Smuzhiyun {
1956*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1957*4882a593Smuzhiyun return pdata->msg_enable;
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun
smsc911x_ethtool_setmsglevel(struct net_device * dev,u32 level)1960*4882a593Smuzhiyun static void smsc911x_ethtool_setmsglevel(struct net_device *dev, u32 level)
1961*4882a593Smuzhiyun {
1962*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1963*4882a593Smuzhiyun pdata->msg_enable = level;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
smsc911x_ethtool_getregslen(struct net_device * dev)1966*4882a593Smuzhiyun static int smsc911x_ethtool_getregslen(struct net_device *dev)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun return (((E2P_DATA - ID_REV) / 4 + 1) + (WUCSR - MAC_CR) + 1 + 32) *
1969*4882a593Smuzhiyun sizeof(u32);
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun static void
smsc911x_ethtool_getregs(struct net_device * dev,struct ethtool_regs * regs,void * buf)1973*4882a593Smuzhiyun smsc911x_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
1974*4882a593Smuzhiyun void *buf)
1975*4882a593Smuzhiyun {
1976*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
1977*4882a593Smuzhiyun struct phy_device *phy_dev = dev->phydev;
1978*4882a593Smuzhiyun unsigned long flags;
1979*4882a593Smuzhiyun unsigned int i;
1980*4882a593Smuzhiyun unsigned int j = 0;
1981*4882a593Smuzhiyun u32 *data = buf;
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun regs->version = pdata->idrev;
1984*4882a593Smuzhiyun for (i = ID_REV; i <= E2P_DATA; i += (sizeof(u32)))
1985*4882a593Smuzhiyun data[j++] = smsc911x_reg_read(pdata, i);
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun for (i = MAC_CR; i <= WUCSR; i++) {
1988*4882a593Smuzhiyun spin_lock_irqsave(&pdata->mac_lock, flags);
1989*4882a593Smuzhiyun data[j++] = smsc911x_mac_read(pdata, i);
1990*4882a593Smuzhiyun spin_unlock_irqrestore(&pdata->mac_lock, flags);
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun for (i = 0; i <= 31; i++)
1994*4882a593Smuzhiyun data[j++] = smsc911x_mii_read(phy_dev->mdio.bus,
1995*4882a593Smuzhiyun phy_dev->mdio.addr, i);
1996*4882a593Smuzhiyun }
1997*4882a593Smuzhiyun
smsc911x_eeprom_enable_access(struct smsc911x_data * pdata)1998*4882a593Smuzhiyun static void smsc911x_eeprom_enable_access(struct smsc911x_data *pdata)
1999*4882a593Smuzhiyun {
2000*4882a593Smuzhiyun unsigned int temp = smsc911x_reg_read(pdata, GPIO_CFG);
2001*4882a593Smuzhiyun temp &= ~GPIO_CFG_EEPR_EN_;
2002*4882a593Smuzhiyun smsc911x_reg_write(pdata, GPIO_CFG, temp);
2003*4882a593Smuzhiyun msleep(1);
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun
smsc911x_eeprom_send_cmd(struct smsc911x_data * pdata,u32 op)2006*4882a593Smuzhiyun static int smsc911x_eeprom_send_cmd(struct smsc911x_data *pdata, u32 op)
2007*4882a593Smuzhiyun {
2008*4882a593Smuzhiyun int timeout = 100;
2009*4882a593Smuzhiyun u32 e2cmd;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun SMSC_TRACE(pdata, drv, "op 0x%08x", op);
2012*4882a593Smuzhiyun if (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
2013*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "Busy at start");
2014*4882a593Smuzhiyun return -EBUSY;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun e2cmd = op | E2P_CMD_EPC_BUSY_;
2018*4882a593Smuzhiyun smsc911x_reg_write(pdata, E2P_CMD, e2cmd);
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun do {
2021*4882a593Smuzhiyun msleep(1);
2022*4882a593Smuzhiyun e2cmd = smsc911x_reg_read(pdata, E2P_CMD);
2023*4882a593Smuzhiyun } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun if (!timeout) {
2026*4882a593Smuzhiyun SMSC_TRACE(pdata, drv, "TIMED OUT");
2027*4882a593Smuzhiyun return -EAGAIN;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
2031*4882a593Smuzhiyun SMSC_TRACE(pdata, drv, "Error occurred during eeprom operation");
2032*4882a593Smuzhiyun return -EINVAL;
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun return 0;
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun
smsc911x_eeprom_read_location(struct smsc911x_data * pdata,u8 address,u8 * data)2038*4882a593Smuzhiyun static int smsc911x_eeprom_read_location(struct smsc911x_data *pdata,
2039*4882a593Smuzhiyun u8 address, u8 *data)
2040*4882a593Smuzhiyun {
2041*4882a593Smuzhiyun u32 op = E2P_CMD_EPC_CMD_READ_ | address;
2042*4882a593Smuzhiyun int ret;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun SMSC_TRACE(pdata, drv, "address 0x%x", address);
2045*4882a593Smuzhiyun ret = smsc911x_eeprom_send_cmd(pdata, op);
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun if (!ret)
2048*4882a593Smuzhiyun data[address] = smsc911x_reg_read(pdata, E2P_DATA);
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun return ret;
2051*4882a593Smuzhiyun }
2052*4882a593Smuzhiyun
smsc911x_eeprom_write_location(struct smsc911x_data * pdata,u8 address,u8 data)2053*4882a593Smuzhiyun static int smsc911x_eeprom_write_location(struct smsc911x_data *pdata,
2054*4882a593Smuzhiyun u8 address, u8 data)
2055*4882a593Smuzhiyun {
2056*4882a593Smuzhiyun u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
2057*4882a593Smuzhiyun int ret;
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun SMSC_TRACE(pdata, drv, "address 0x%x, data 0x%x", address, data);
2060*4882a593Smuzhiyun ret = smsc911x_eeprom_send_cmd(pdata, op);
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun if (!ret) {
2063*4882a593Smuzhiyun op = E2P_CMD_EPC_CMD_WRITE_ | address;
2064*4882a593Smuzhiyun smsc911x_reg_write(pdata, E2P_DATA, (u32)data);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun /* Workaround for hardware read-after-write restriction */
2067*4882a593Smuzhiyun smsc911x_reg_read(pdata, BYTE_TEST);
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun ret = smsc911x_eeprom_send_cmd(pdata, op);
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun return ret;
2073*4882a593Smuzhiyun }
2074*4882a593Smuzhiyun
smsc911x_ethtool_get_eeprom_len(struct net_device * dev)2075*4882a593Smuzhiyun static int smsc911x_ethtool_get_eeprom_len(struct net_device *dev)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun return SMSC911X_EEPROM_SIZE;
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun
smsc911x_ethtool_get_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)2080*4882a593Smuzhiyun static int smsc911x_ethtool_get_eeprom(struct net_device *dev,
2081*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data)
2082*4882a593Smuzhiyun {
2083*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
2084*4882a593Smuzhiyun u8 eeprom_data[SMSC911X_EEPROM_SIZE];
2085*4882a593Smuzhiyun int len;
2086*4882a593Smuzhiyun int i;
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun smsc911x_eeprom_enable_access(pdata);
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun len = min(eeprom->len, SMSC911X_EEPROM_SIZE);
2091*4882a593Smuzhiyun for (i = 0; i < len; i++) {
2092*4882a593Smuzhiyun int ret = smsc911x_eeprom_read_location(pdata, i, eeprom_data);
2093*4882a593Smuzhiyun if (ret < 0) {
2094*4882a593Smuzhiyun eeprom->len = 0;
2095*4882a593Smuzhiyun return ret;
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun memcpy(data, &eeprom_data[eeprom->offset], len);
2100*4882a593Smuzhiyun eeprom->len = len;
2101*4882a593Smuzhiyun return 0;
2102*4882a593Smuzhiyun }
2103*4882a593Smuzhiyun
smsc911x_ethtool_set_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)2104*4882a593Smuzhiyun static int smsc911x_ethtool_set_eeprom(struct net_device *dev,
2105*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data)
2106*4882a593Smuzhiyun {
2107*4882a593Smuzhiyun int ret;
2108*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun smsc911x_eeprom_enable_access(pdata);
2111*4882a593Smuzhiyun smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWEN_);
2112*4882a593Smuzhiyun ret = smsc911x_eeprom_write_location(pdata, eeprom->offset, *data);
2113*4882a593Smuzhiyun smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWDS_);
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun /* Single byte write, according to man page */
2116*4882a593Smuzhiyun eeprom->len = 1;
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun return ret;
2119*4882a593Smuzhiyun }
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun static const struct ethtool_ops smsc911x_ethtool_ops = {
2122*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
2123*4882a593Smuzhiyun .get_drvinfo = smsc911x_ethtool_getdrvinfo,
2124*4882a593Smuzhiyun .nway_reset = phy_ethtool_nway_reset,
2125*4882a593Smuzhiyun .get_msglevel = smsc911x_ethtool_getmsglevel,
2126*4882a593Smuzhiyun .set_msglevel = smsc911x_ethtool_setmsglevel,
2127*4882a593Smuzhiyun .get_regs_len = smsc911x_ethtool_getregslen,
2128*4882a593Smuzhiyun .get_regs = smsc911x_ethtool_getregs,
2129*4882a593Smuzhiyun .get_eeprom_len = smsc911x_ethtool_get_eeprom_len,
2130*4882a593Smuzhiyun .get_eeprom = smsc911x_ethtool_get_eeprom,
2131*4882a593Smuzhiyun .set_eeprom = smsc911x_ethtool_set_eeprom,
2132*4882a593Smuzhiyun .get_ts_info = ethtool_op_get_ts_info,
2133*4882a593Smuzhiyun .get_link_ksettings = phy_ethtool_get_link_ksettings,
2134*4882a593Smuzhiyun .set_link_ksettings = phy_ethtool_set_link_ksettings,
2135*4882a593Smuzhiyun };
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun static const struct net_device_ops smsc911x_netdev_ops = {
2138*4882a593Smuzhiyun .ndo_open = smsc911x_open,
2139*4882a593Smuzhiyun .ndo_stop = smsc911x_stop,
2140*4882a593Smuzhiyun .ndo_start_xmit = smsc911x_hard_start_xmit,
2141*4882a593Smuzhiyun .ndo_get_stats = smsc911x_get_stats,
2142*4882a593Smuzhiyun .ndo_set_rx_mode = smsc911x_set_multicast_list,
2143*4882a593Smuzhiyun .ndo_do_ioctl = phy_do_ioctl_running,
2144*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
2145*4882a593Smuzhiyun .ndo_set_mac_address = smsc911x_set_mac_address,
2146*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
2147*4882a593Smuzhiyun .ndo_poll_controller = smsc911x_poll_controller,
2148*4882a593Smuzhiyun #endif
2149*4882a593Smuzhiyun };
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun /* copies the current mac address from hardware to dev->dev_addr */
smsc911x_read_mac_address(struct net_device * dev)2152*4882a593Smuzhiyun static void smsc911x_read_mac_address(struct net_device *dev)
2153*4882a593Smuzhiyun {
2154*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
2155*4882a593Smuzhiyun u32 mac_high16 = smsc911x_mac_read(pdata, ADDRH);
2156*4882a593Smuzhiyun u32 mac_low32 = smsc911x_mac_read(pdata, ADDRL);
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun dev->dev_addr[0] = (u8)(mac_low32);
2159*4882a593Smuzhiyun dev->dev_addr[1] = (u8)(mac_low32 >> 8);
2160*4882a593Smuzhiyun dev->dev_addr[2] = (u8)(mac_low32 >> 16);
2161*4882a593Smuzhiyun dev->dev_addr[3] = (u8)(mac_low32 >> 24);
2162*4882a593Smuzhiyun dev->dev_addr[4] = (u8)(mac_high16);
2163*4882a593Smuzhiyun dev->dev_addr[5] = (u8)(mac_high16 >> 8);
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun /* Initializing private device structures, only called from probe */
smsc911x_init(struct net_device * dev)2167*4882a593Smuzhiyun static int smsc911x_init(struct net_device *dev)
2168*4882a593Smuzhiyun {
2169*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(dev);
2170*4882a593Smuzhiyun unsigned int byte_test, mask;
2171*4882a593Smuzhiyun unsigned int to = 100;
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun SMSC_TRACE(pdata, probe, "Driver Parameters:");
2174*4882a593Smuzhiyun SMSC_TRACE(pdata, probe, "LAN base: 0x%08lX",
2175*4882a593Smuzhiyun (unsigned long)pdata->ioaddr);
2176*4882a593Smuzhiyun SMSC_TRACE(pdata, probe, "IRQ: %d", dev->irq);
2177*4882a593Smuzhiyun SMSC_TRACE(pdata, probe, "PHY will be autodetected.");
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun spin_lock_init(&pdata->dev_lock);
2180*4882a593Smuzhiyun spin_lock_init(&pdata->mac_lock);
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun if (pdata->ioaddr == NULL) {
2183*4882a593Smuzhiyun SMSC_WARN(pdata, probe, "pdata->ioaddr: 0x00000000");
2184*4882a593Smuzhiyun return -ENODEV;
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun /*
2188*4882a593Smuzhiyun * poll the READY bit in PMT_CTRL. Any other access to the device is
2189*4882a593Smuzhiyun * forbidden while this bit isn't set. Try for 100ms
2190*4882a593Smuzhiyun *
2191*4882a593Smuzhiyun * Note that this test is done before the WORD_SWAP register is
2192*4882a593Smuzhiyun * programmed. So in some configurations the READY bit is at 16 before
2193*4882a593Smuzhiyun * WORD_SWAP is written to. This issue is worked around by waiting
2194*4882a593Smuzhiyun * until either bit 0 or bit 16 gets set in PMT_CTRL.
2195*4882a593Smuzhiyun *
2196*4882a593Smuzhiyun * SMSC has confirmed that checking bit 16 (marked as reserved in
2197*4882a593Smuzhiyun * the datasheet) is fine since these bits "will either never be set
2198*4882a593Smuzhiyun * or can only go high after READY does (so also indicate the device
2199*4882a593Smuzhiyun * is ready)".
2200*4882a593Smuzhiyun */
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun mask = PMT_CTRL_READY_ | swahw32(PMT_CTRL_READY_);
2203*4882a593Smuzhiyun while (!(smsc911x_reg_read(pdata, PMT_CTRL) & mask) && --to)
2204*4882a593Smuzhiyun udelay(1000);
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun if (to == 0) {
2207*4882a593Smuzhiyun netdev_err(dev, "Device not READY in 100ms aborting\n");
2208*4882a593Smuzhiyun return -ENODEV;
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun /* Check byte ordering */
2212*4882a593Smuzhiyun byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
2213*4882a593Smuzhiyun SMSC_TRACE(pdata, probe, "BYTE_TEST: 0x%08X", byte_test);
2214*4882a593Smuzhiyun if (byte_test == 0x43218765) {
2215*4882a593Smuzhiyun SMSC_TRACE(pdata, probe, "BYTE_TEST looks swapped, "
2216*4882a593Smuzhiyun "applying WORD_SWAP");
2217*4882a593Smuzhiyun smsc911x_reg_write(pdata, WORD_SWAP, 0xffffffff);
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun /* 1 dummy read of BYTE_TEST is needed after a write to
2220*4882a593Smuzhiyun * WORD_SWAP before its contents are valid */
2221*4882a593Smuzhiyun byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun if (byte_test != 0x87654321) {
2227*4882a593Smuzhiyun SMSC_WARN(pdata, drv, "BYTE_TEST: 0x%08X", byte_test);
2228*4882a593Smuzhiyun if (((byte_test >> 16) & 0xFFFF) == (byte_test & 0xFFFF)) {
2229*4882a593Smuzhiyun SMSC_WARN(pdata, probe,
2230*4882a593Smuzhiyun "top 16 bits equal to bottom 16 bits");
2231*4882a593Smuzhiyun SMSC_TRACE(pdata, probe,
2232*4882a593Smuzhiyun "This may mean the chip is set "
2233*4882a593Smuzhiyun "for 32 bit while the bus is reading 16 bit");
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun return -ENODEV;
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun /* Default generation to zero (all workarounds apply) */
2239*4882a593Smuzhiyun pdata->generation = 0;
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun pdata->idrev = smsc911x_reg_read(pdata, ID_REV);
2242*4882a593Smuzhiyun switch (pdata->idrev & 0xFFFF0000) {
2243*4882a593Smuzhiyun case LAN9118:
2244*4882a593Smuzhiyun case LAN9117:
2245*4882a593Smuzhiyun case LAN9116:
2246*4882a593Smuzhiyun case LAN9115:
2247*4882a593Smuzhiyun case LAN89218:
2248*4882a593Smuzhiyun /* LAN911[5678] family */
2249*4882a593Smuzhiyun pdata->generation = pdata->idrev & 0x0000FFFF;
2250*4882a593Smuzhiyun break;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun case LAN9218:
2253*4882a593Smuzhiyun case LAN9217:
2254*4882a593Smuzhiyun case LAN9216:
2255*4882a593Smuzhiyun case LAN9215:
2256*4882a593Smuzhiyun /* LAN921[5678] family */
2257*4882a593Smuzhiyun pdata->generation = 3;
2258*4882a593Smuzhiyun break;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun case LAN9210:
2261*4882a593Smuzhiyun case LAN9211:
2262*4882a593Smuzhiyun case LAN9220:
2263*4882a593Smuzhiyun case LAN9221:
2264*4882a593Smuzhiyun case LAN9250:
2265*4882a593Smuzhiyun /* LAN9210/LAN9211/LAN9220/LAN9221/LAN9250 */
2266*4882a593Smuzhiyun pdata->generation = 4;
2267*4882a593Smuzhiyun break;
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun default:
2270*4882a593Smuzhiyun SMSC_WARN(pdata, probe, "LAN911x not identified, idrev: 0x%08X",
2271*4882a593Smuzhiyun pdata->idrev);
2272*4882a593Smuzhiyun return -ENODEV;
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun SMSC_TRACE(pdata, probe,
2276*4882a593Smuzhiyun "LAN911x identified, idrev: 0x%08X, generation: %d",
2277*4882a593Smuzhiyun pdata->idrev, pdata->generation);
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun if (pdata->generation == 0)
2280*4882a593Smuzhiyun SMSC_WARN(pdata, probe,
2281*4882a593Smuzhiyun "This driver is not intended for this chip revision");
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun /* workaround for platforms without an eeprom, where the mac address
2284*4882a593Smuzhiyun * is stored elsewhere and set by the bootloader. This saves the
2285*4882a593Smuzhiyun * mac address before resetting the device */
2286*4882a593Smuzhiyun if (pdata->config.flags & SMSC911X_SAVE_MAC_ADDRESS) {
2287*4882a593Smuzhiyun spin_lock_irq(&pdata->mac_lock);
2288*4882a593Smuzhiyun smsc911x_read_mac_address(dev);
2289*4882a593Smuzhiyun spin_unlock_irq(&pdata->mac_lock);
2290*4882a593Smuzhiyun }
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun /* Reset the LAN911x */
2293*4882a593Smuzhiyun if (smsc911x_phy_reset(pdata) || smsc911x_soft_reset(pdata))
2294*4882a593Smuzhiyun return -ENODEV;
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun dev->flags |= IFF_MULTICAST;
2297*4882a593Smuzhiyun netif_napi_add(dev, &pdata->napi, smsc911x_poll, SMSC_NAPI_WEIGHT);
2298*4882a593Smuzhiyun dev->netdev_ops = &smsc911x_netdev_ops;
2299*4882a593Smuzhiyun dev->ethtool_ops = &smsc911x_ethtool_ops;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun return 0;
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun
smsc911x_drv_remove(struct platform_device * pdev)2304*4882a593Smuzhiyun static int smsc911x_drv_remove(struct platform_device *pdev)
2305*4882a593Smuzhiyun {
2306*4882a593Smuzhiyun struct net_device *dev;
2307*4882a593Smuzhiyun struct smsc911x_data *pdata;
2308*4882a593Smuzhiyun struct resource *res;
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun dev = platform_get_drvdata(pdev);
2311*4882a593Smuzhiyun BUG_ON(!dev);
2312*4882a593Smuzhiyun pdata = netdev_priv(dev);
2313*4882a593Smuzhiyun BUG_ON(!pdata);
2314*4882a593Smuzhiyun BUG_ON(!pdata->ioaddr);
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun SMSC_TRACE(pdata, ifdown, "Stopping driver");
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun unregister_netdev(dev);
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun mdiobus_unregister(pdata->mii_bus);
2321*4882a593Smuzhiyun mdiobus_free(pdata->mii_bus);
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
2324*4882a593Smuzhiyun "smsc911x-memory");
2325*4882a593Smuzhiyun if (!res)
2326*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun release_mem_region(res->start, resource_size(res));
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun iounmap(pdata->ioaddr);
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun (void)smsc911x_disable_resources(pdev);
2333*4882a593Smuzhiyun smsc911x_free_resources(pdev);
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun free_netdev(dev);
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
2338*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun return 0;
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun /* standard register acces */
2344*4882a593Smuzhiyun static const struct smsc911x_ops standard_smsc911x_ops = {
2345*4882a593Smuzhiyun .reg_read = __smsc911x_reg_read,
2346*4882a593Smuzhiyun .reg_write = __smsc911x_reg_write,
2347*4882a593Smuzhiyun .rx_readfifo = smsc911x_rx_readfifo,
2348*4882a593Smuzhiyun .tx_writefifo = smsc911x_tx_writefifo,
2349*4882a593Smuzhiyun };
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun /* shifted register access */
2352*4882a593Smuzhiyun static const struct smsc911x_ops shifted_smsc911x_ops = {
2353*4882a593Smuzhiyun .reg_read = __smsc911x_reg_read_shift,
2354*4882a593Smuzhiyun .reg_write = __smsc911x_reg_write_shift,
2355*4882a593Smuzhiyun .rx_readfifo = smsc911x_rx_readfifo_shift,
2356*4882a593Smuzhiyun .tx_writefifo = smsc911x_tx_writefifo_shift,
2357*4882a593Smuzhiyun };
2358*4882a593Smuzhiyun
smsc911x_probe_config(struct smsc911x_platform_config * config,struct device * dev)2359*4882a593Smuzhiyun static int smsc911x_probe_config(struct smsc911x_platform_config *config,
2360*4882a593Smuzhiyun struct device *dev)
2361*4882a593Smuzhiyun {
2362*4882a593Smuzhiyun int phy_interface;
2363*4882a593Smuzhiyun u32 width = 0;
2364*4882a593Smuzhiyun int err;
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun phy_interface = device_get_phy_mode(dev);
2367*4882a593Smuzhiyun if (phy_interface < 0)
2368*4882a593Smuzhiyun phy_interface = PHY_INTERFACE_MODE_NA;
2369*4882a593Smuzhiyun config->phy_interface = phy_interface;
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun device_get_mac_address(dev, config->mac, ETH_ALEN);
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun err = device_property_read_u32(dev, "reg-io-width", &width);
2374*4882a593Smuzhiyun if (err == -ENXIO)
2375*4882a593Smuzhiyun return err;
2376*4882a593Smuzhiyun if (!err && width == 4)
2377*4882a593Smuzhiyun config->flags |= SMSC911X_USE_32BIT;
2378*4882a593Smuzhiyun else
2379*4882a593Smuzhiyun config->flags |= SMSC911X_USE_16BIT;
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun device_property_read_u32(dev, "reg-shift", &config->shift);
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun if (device_property_present(dev, "smsc,irq-active-high"))
2384*4882a593Smuzhiyun config->irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_HIGH;
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun if (device_property_present(dev, "smsc,irq-push-pull"))
2387*4882a593Smuzhiyun config->irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL;
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun if (device_property_present(dev, "smsc,force-internal-phy"))
2390*4882a593Smuzhiyun config->flags |= SMSC911X_FORCE_INTERNAL_PHY;
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun if (device_property_present(dev, "smsc,force-external-phy"))
2393*4882a593Smuzhiyun config->flags |= SMSC911X_FORCE_EXTERNAL_PHY;
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun if (device_property_present(dev, "smsc,save-mac-address"))
2396*4882a593Smuzhiyun config->flags |= SMSC911X_SAVE_MAC_ADDRESS;
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun return 0;
2399*4882a593Smuzhiyun }
2400*4882a593Smuzhiyun
smsc911x_drv_probe(struct platform_device * pdev)2401*4882a593Smuzhiyun static int smsc911x_drv_probe(struct platform_device *pdev)
2402*4882a593Smuzhiyun {
2403*4882a593Smuzhiyun struct net_device *dev;
2404*4882a593Smuzhiyun struct smsc911x_data *pdata;
2405*4882a593Smuzhiyun struct smsc911x_platform_config *config = dev_get_platdata(&pdev->dev);
2406*4882a593Smuzhiyun struct resource *res;
2407*4882a593Smuzhiyun int res_size, irq;
2408*4882a593Smuzhiyun int retval;
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
2411*4882a593Smuzhiyun "smsc911x-memory");
2412*4882a593Smuzhiyun if (!res)
2413*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2414*4882a593Smuzhiyun if (!res) {
2415*4882a593Smuzhiyun pr_warn("Could not allocate resource\n");
2416*4882a593Smuzhiyun retval = -ENODEV;
2417*4882a593Smuzhiyun goto out_0;
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun res_size = resource_size(res);
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
2422*4882a593Smuzhiyun if (irq == -EPROBE_DEFER) {
2423*4882a593Smuzhiyun retval = -EPROBE_DEFER;
2424*4882a593Smuzhiyun goto out_0;
2425*4882a593Smuzhiyun } else if (irq < 0) {
2426*4882a593Smuzhiyun pr_warn("Could not allocate irq resource\n");
2427*4882a593Smuzhiyun retval = -ENODEV;
2428*4882a593Smuzhiyun goto out_0;
2429*4882a593Smuzhiyun }
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun if (!request_mem_region(res->start, res_size, SMSC_CHIPNAME)) {
2432*4882a593Smuzhiyun retval = -EBUSY;
2433*4882a593Smuzhiyun goto out_0;
2434*4882a593Smuzhiyun }
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(struct smsc911x_data));
2437*4882a593Smuzhiyun if (!dev) {
2438*4882a593Smuzhiyun retval = -ENOMEM;
2439*4882a593Smuzhiyun goto out_release_io_1;
2440*4882a593Smuzhiyun }
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun pdata = netdev_priv(dev);
2445*4882a593Smuzhiyun dev->irq = irq;
2446*4882a593Smuzhiyun pdata->ioaddr = ioremap(res->start, res_size);
2447*4882a593Smuzhiyun if (!pdata->ioaddr) {
2448*4882a593Smuzhiyun retval = -ENOMEM;
2449*4882a593Smuzhiyun goto out_ioremap_fail;
2450*4882a593Smuzhiyun }
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun pdata->dev = dev;
2453*4882a593Smuzhiyun pdata->msg_enable = ((1 << debug) - 1);
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun platform_set_drvdata(pdev, dev);
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun retval = smsc911x_request_resources(pdev);
2458*4882a593Smuzhiyun if (retval)
2459*4882a593Smuzhiyun goto out_request_resources_fail;
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun retval = smsc911x_enable_resources(pdev);
2462*4882a593Smuzhiyun if (retval)
2463*4882a593Smuzhiyun goto out_enable_resources_fail;
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun if (pdata->ioaddr == NULL) {
2466*4882a593Smuzhiyun SMSC_WARN(pdata, probe, "Error smsc911x base address invalid");
2467*4882a593Smuzhiyun retval = -ENOMEM;
2468*4882a593Smuzhiyun goto out_disable_resources;
2469*4882a593Smuzhiyun }
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun retval = smsc911x_probe_config(&pdata->config, &pdev->dev);
2472*4882a593Smuzhiyun if (retval && config) {
2473*4882a593Smuzhiyun /* copy config parameters across to pdata */
2474*4882a593Smuzhiyun memcpy(&pdata->config, config, sizeof(pdata->config));
2475*4882a593Smuzhiyun retval = 0;
2476*4882a593Smuzhiyun }
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun if (retval) {
2479*4882a593Smuzhiyun SMSC_WARN(pdata, probe, "Error smsc911x config not found");
2480*4882a593Smuzhiyun goto out_disable_resources;
2481*4882a593Smuzhiyun }
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun /* assume standard, non-shifted, access to HW registers */
2484*4882a593Smuzhiyun pdata->ops = &standard_smsc911x_ops;
2485*4882a593Smuzhiyun /* apply the right access if shifting is needed */
2486*4882a593Smuzhiyun if (pdata->config.shift)
2487*4882a593Smuzhiyun pdata->ops = &shifted_smsc911x_ops;
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
2490*4882a593Smuzhiyun pm_runtime_get_sync(&pdev->dev);
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun retval = smsc911x_init(dev);
2493*4882a593Smuzhiyun if (retval < 0)
2494*4882a593Smuzhiyun goto out_init_fail;
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun netif_carrier_off(dev);
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun retval = smsc911x_mii_init(pdev, dev);
2499*4882a593Smuzhiyun if (retval) {
2500*4882a593Smuzhiyun SMSC_WARN(pdata, probe, "Error %i initialising mii", retval);
2501*4882a593Smuzhiyun goto out_init_fail;
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun retval = register_netdev(dev);
2505*4882a593Smuzhiyun if (retval) {
2506*4882a593Smuzhiyun SMSC_WARN(pdata, probe, "Error %i registering device", retval);
2507*4882a593Smuzhiyun goto out_init_fail;
2508*4882a593Smuzhiyun } else {
2509*4882a593Smuzhiyun SMSC_TRACE(pdata, probe,
2510*4882a593Smuzhiyun "Network interface: \"%s\"", dev->name);
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun spin_lock_irq(&pdata->mac_lock);
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun /* Check if mac address has been specified when bringing interface up */
2516*4882a593Smuzhiyun if (is_valid_ether_addr(dev->dev_addr)) {
2517*4882a593Smuzhiyun smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
2518*4882a593Smuzhiyun SMSC_TRACE(pdata, probe,
2519*4882a593Smuzhiyun "MAC Address is specified by configuration");
2520*4882a593Smuzhiyun } else if (is_valid_ether_addr(pdata->config.mac)) {
2521*4882a593Smuzhiyun memcpy(dev->dev_addr, pdata->config.mac, ETH_ALEN);
2522*4882a593Smuzhiyun SMSC_TRACE(pdata, probe,
2523*4882a593Smuzhiyun "MAC Address specified by platform data");
2524*4882a593Smuzhiyun } else {
2525*4882a593Smuzhiyun /* Try reading mac address from device. if EEPROM is present
2526*4882a593Smuzhiyun * it will already have been set */
2527*4882a593Smuzhiyun smsc_get_mac(dev);
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun if (is_valid_ether_addr(dev->dev_addr)) {
2530*4882a593Smuzhiyun /* eeprom values are valid so use them */
2531*4882a593Smuzhiyun SMSC_TRACE(pdata, probe,
2532*4882a593Smuzhiyun "Mac Address is read from LAN911x EEPROM");
2533*4882a593Smuzhiyun } else {
2534*4882a593Smuzhiyun /* eeprom values are invalid, generate random MAC */
2535*4882a593Smuzhiyun eth_hw_addr_random(dev);
2536*4882a593Smuzhiyun smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
2537*4882a593Smuzhiyun SMSC_TRACE(pdata, probe,
2538*4882a593Smuzhiyun "MAC Address is set to eth_random_addr");
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun }
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun spin_unlock_irq(&pdata->mac_lock);
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun netdev_info(dev, "MAC Address: %pM\n", dev->dev_addr);
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun return 0;
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun out_init_fail:
2549*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
2550*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
2551*4882a593Smuzhiyun out_disable_resources:
2552*4882a593Smuzhiyun (void)smsc911x_disable_resources(pdev);
2553*4882a593Smuzhiyun out_enable_resources_fail:
2554*4882a593Smuzhiyun smsc911x_free_resources(pdev);
2555*4882a593Smuzhiyun out_request_resources_fail:
2556*4882a593Smuzhiyun iounmap(pdata->ioaddr);
2557*4882a593Smuzhiyun out_ioremap_fail:
2558*4882a593Smuzhiyun free_netdev(dev);
2559*4882a593Smuzhiyun out_release_io_1:
2560*4882a593Smuzhiyun release_mem_region(res->start, resource_size(res));
2561*4882a593Smuzhiyun out_0:
2562*4882a593Smuzhiyun return retval;
2563*4882a593Smuzhiyun }
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun #ifdef CONFIG_PM
2566*4882a593Smuzhiyun /* This implementation assumes the devices remains powered on its VDDVARIO
2567*4882a593Smuzhiyun * pins during suspend. */
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun /* TODO: implement freeze/thaw callbacks for hibernation.*/
2570*4882a593Smuzhiyun
smsc911x_suspend(struct device * dev)2571*4882a593Smuzhiyun static int smsc911x_suspend(struct device *dev)
2572*4882a593Smuzhiyun {
2573*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
2574*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(ndev);
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun if (netif_running(ndev)) {
2577*4882a593Smuzhiyun netif_stop_queue(ndev);
2578*4882a593Smuzhiyun netif_device_detach(ndev);
2579*4882a593Smuzhiyun }
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun /* enable wake on LAN, energy detection and the external PME
2582*4882a593Smuzhiyun * signal. */
2583*4882a593Smuzhiyun smsc911x_reg_write(pdata, PMT_CTRL,
2584*4882a593Smuzhiyun PMT_CTRL_PM_MODE_D1_ | PMT_CTRL_WOL_EN_ |
2585*4882a593Smuzhiyun PMT_CTRL_ED_EN_ | PMT_CTRL_PME_EN_);
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun pm_runtime_disable(dev);
2588*4882a593Smuzhiyun pm_runtime_set_suspended(dev);
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun return 0;
2591*4882a593Smuzhiyun }
2592*4882a593Smuzhiyun
smsc911x_resume(struct device * dev)2593*4882a593Smuzhiyun static int smsc911x_resume(struct device *dev)
2594*4882a593Smuzhiyun {
2595*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
2596*4882a593Smuzhiyun struct smsc911x_data *pdata = netdev_priv(ndev);
2597*4882a593Smuzhiyun unsigned int to = 100;
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun pm_runtime_enable(dev);
2600*4882a593Smuzhiyun pm_runtime_resume(dev);
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun /* Note 3.11 from the datasheet:
2603*4882a593Smuzhiyun * "When the LAN9220 is in a power saving state, a write of any
2604*4882a593Smuzhiyun * data to the BYTE_TEST register will wake-up the device."
2605*4882a593Smuzhiyun */
2606*4882a593Smuzhiyun smsc911x_reg_write(pdata, BYTE_TEST, 0);
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun /* poll the READY bit in PMT_CTRL. Any other access to the device is
2609*4882a593Smuzhiyun * forbidden while this bit isn't set. Try for 100ms and return -EIO
2610*4882a593Smuzhiyun * if it failed. */
2611*4882a593Smuzhiyun while (!(smsc911x_reg_read(pdata, PMT_CTRL) & PMT_CTRL_READY_) && --to)
2612*4882a593Smuzhiyun udelay(1000);
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun if (to == 0)
2615*4882a593Smuzhiyun return -EIO;
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun if (netif_running(ndev)) {
2618*4882a593Smuzhiyun netif_device_attach(ndev);
2619*4882a593Smuzhiyun netif_start_queue(ndev);
2620*4882a593Smuzhiyun }
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun return 0;
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun static const struct dev_pm_ops smsc911x_pm_ops = {
2626*4882a593Smuzhiyun .suspend = smsc911x_suspend,
2627*4882a593Smuzhiyun .resume = smsc911x_resume,
2628*4882a593Smuzhiyun };
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun #define SMSC911X_PM_OPS (&smsc911x_pm_ops)
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun #else
2633*4882a593Smuzhiyun #define SMSC911X_PM_OPS NULL
2634*4882a593Smuzhiyun #endif
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun #ifdef CONFIG_OF
2637*4882a593Smuzhiyun static const struct of_device_id smsc911x_dt_ids[] = {
2638*4882a593Smuzhiyun { .compatible = "smsc,lan9115", },
2639*4882a593Smuzhiyun { /* sentinel */ }
2640*4882a593Smuzhiyun };
2641*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, smsc911x_dt_ids);
2642*4882a593Smuzhiyun #endif
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun static const struct acpi_device_id smsc911x_acpi_match[] = {
2645*4882a593Smuzhiyun { "ARMH9118", 0 },
2646*4882a593Smuzhiyun { }
2647*4882a593Smuzhiyun };
2648*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, smsc911x_acpi_match);
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun static struct platform_driver smsc911x_driver = {
2651*4882a593Smuzhiyun .probe = smsc911x_drv_probe,
2652*4882a593Smuzhiyun .remove = smsc911x_drv_remove,
2653*4882a593Smuzhiyun .driver = {
2654*4882a593Smuzhiyun .name = SMSC_CHIPNAME,
2655*4882a593Smuzhiyun .pm = SMSC911X_PM_OPS,
2656*4882a593Smuzhiyun .of_match_table = of_match_ptr(smsc911x_dt_ids),
2657*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(smsc911x_acpi_match),
2658*4882a593Smuzhiyun },
2659*4882a593Smuzhiyun };
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun /* Entry point for loading the module */
smsc911x_init_module(void)2662*4882a593Smuzhiyun static int __init smsc911x_init_module(void)
2663*4882a593Smuzhiyun {
2664*4882a593Smuzhiyun SMSC_INITIALIZE();
2665*4882a593Smuzhiyun return platform_driver_register(&smsc911x_driver);
2666*4882a593Smuzhiyun }
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun /* entry point for unloading the module */
smsc911x_cleanup_module(void)2669*4882a593Smuzhiyun static void __exit smsc911x_cleanup_module(void)
2670*4882a593Smuzhiyun {
2671*4882a593Smuzhiyun platform_driver_unregister(&smsc911x_driver);
2672*4882a593Smuzhiyun }
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun module_init(smsc911x_init_module);
2675*4882a593Smuzhiyun module_exit(smsc911x_cleanup_module);
2676