1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*------------------------------------------------------------------------
3*4882a593Smuzhiyun . smc911x.h - macros for SMSC's LAN911{5,6,7,8} single-chip Ethernet device.
4*4882a593Smuzhiyun .
5*4882a593Smuzhiyun . Copyright (C) 2005 Sensoria Corp.
6*4882a593Smuzhiyun . Derived from the unified SMC91x driver by Nicolas Pitre
7*4882a593Smuzhiyun .
8*4882a593Smuzhiyun .
9*4882a593Smuzhiyun . Information contained in this file was obtained from the LAN9118
10*4882a593Smuzhiyun . manual from SMC. To get a copy, if you really want one, you can find
11*4882a593Smuzhiyun . information under www.smsc.com.
12*4882a593Smuzhiyun .
13*4882a593Smuzhiyun . Authors
14*4882a593Smuzhiyun . Dustin McIntire <dustin@sensoria.com>
15*4882a593Smuzhiyun .
16*4882a593Smuzhiyun ---------------------------------------------------------------------------*/
17*4882a593Smuzhiyun #ifndef _SMC911X_H_
18*4882a593Smuzhiyun #define _SMC911X_H_
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/smc911x.h>
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun * Use the DMA feature on PXA chips
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun #ifdef CONFIG_ARCH_PXA
25*4882a593Smuzhiyun #define SMC_USE_PXA_DMA 1
26*4882a593Smuzhiyun #define SMC_USE_16BIT 0
27*4882a593Smuzhiyun #define SMC_USE_32BIT 1
28*4882a593Smuzhiyun #define SMC_IRQ_SENSE IRQF_TRIGGER_FALLING
29*4882a593Smuzhiyun #elif defined(CONFIG_SH_MAGIC_PANEL_R2)
30*4882a593Smuzhiyun #define SMC_USE_16BIT 0
31*4882a593Smuzhiyun #define SMC_USE_32BIT 1
32*4882a593Smuzhiyun #define SMC_IRQ_SENSE IRQF_TRIGGER_LOW
33*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_OMAP3)
34*4882a593Smuzhiyun #define SMC_USE_16BIT 0
35*4882a593Smuzhiyun #define SMC_USE_32BIT 1
36*4882a593Smuzhiyun #define SMC_IRQ_SENSE IRQF_TRIGGER_LOW
37*4882a593Smuzhiyun #define SMC_MEM_RESERVED 1
38*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_OMAP2)
39*4882a593Smuzhiyun #define SMC_USE_16BIT 0
40*4882a593Smuzhiyun #define SMC_USE_32BIT 1
41*4882a593Smuzhiyun #define SMC_IRQ_SENSE IRQF_TRIGGER_LOW
42*4882a593Smuzhiyun #define SMC_MEM_RESERVED 1
43*4882a593Smuzhiyun #else
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun * Default configuration
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SMC_DYNAMIC_BUS_CONFIG
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #ifdef SMC_USE_PXA_DMA
52*4882a593Smuzhiyun #define SMC_USE_DMA
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* store this information for the driver.. */
56*4882a593Smuzhiyun struct smc911x_local {
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * If I have to wait until the DMA is finished and ready to reload a
59*4882a593Smuzhiyun * packet, I will store the skbuff here. Then, the DMA will send it
60*4882a593Smuzhiyun * out and free it.
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun struct sk_buff *pending_tx_skb;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* version/revision of the SMC911x chip */
65*4882a593Smuzhiyun u16 version;
66*4882a593Smuzhiyun u16 revision;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* FIFO sizes */
69*4882a593Smuzhiyun int tx_fifo_kb;
70*4882a593Smuzhiyun int tx_fifo_size;
71*4882a593Smuzhiyun int rx_fifo_size;
72*4882a593Smuzhiyun int afc_cfg;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Contains the current active receive/phy mode */
75*4882a593Smuzhiyun int ctl_rfduplx;
76*4882a593Smuzhiyun int ctl_rspeed;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun u32 msg_enable;
79*4882a593Smuzhiyun u32 phy_type;
80*4882a593Smuzhiyun struct mii_if_info mii;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* work queue */
83*4882a593Smuzhiyun struct work_struct phy_configure;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun int tx_throttle;
86*4882a593Smuzhiyun spinlock_t lock;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct net_device *netdev;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #ifdef SMC_USE_DMA
91*4882a593Smuzhiyun /* DMA needs the physical address of the chip */
92*4882a593Smuzhiyun u_long physaddr;
93*4882a593Smuzhiyun struct dma_chan *rxdma;
94*4882a593Smuzhiyun struct dma_chan *txdma;
95*4882a593Smuzhiyun int rxdma_active;
96*4882a593Smuzhiyun int txdma_active;
97*4882a593Smuzhiyun struct sk_buff *current_rx_skb;
98*4882a593Smuzhiyun struct sk_buff *current_tx_skb;
99*4882a593Smuzhiyun struct device *dev;
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun void __iomem *base;
102*4882a593Smuzhiyun #ifdef SMC_DYNAMIC_BUS_CONFIG
103*4882a593Smuzhiyun struct smc911x_platdata cfg;
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun * Define the bus width specific IO macros
109*4882a593Smuzhiyun */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #ifdef SMC_DYNAMIC_BUS_CONFIG
SMC_inl(struct smc911x_local * lp,int reg)112*4882a593Smuzhiyun static inline unsigned int SMC_inl(struct smc911x_local *lp, int reg)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun void __iomem *ioaddr = lp->base + reg;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (lp->cfg.flags & SMC911X_USE_32BIT)
117*4882a593Smuzhiyun return readl(ioaddr);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (lp->cfg.flags & SMC911X_USE_16BIT)
120*4882a593Smuzhiyun return readw(ioaddr) | (readw(ioaddr + 2) << 16);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun BUG();
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
SMC_outl(unsigned int value,struct smc911x_local * lp,int reg)125*4882a593Smuzhiyun static inline void SMC_outl(unsigned int value, struct smc911x_local *lp,
126*4882a593Smuzhiyun int reg)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun void __iomem *ioaddr = lp->base + reg;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (lp->cfg.flags & SMC911X_USE_32BIT) {
131*4882a593Smuzhiyun writel(value, ioaddr);
132*4882a593Smuzhiyun return;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (lp->cfg.flags & SMC911X_USE_16BIT) {
136*4882a593Smuzhiyun writew(value & 0xffff, ioaddr);
137*4882a593Smuzhiyun writew(value >> 16, ioaddr + 2);
138*4882a593Smuzhiyun return;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun BUG();
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
SMC_insl(struct smc911x_local * lp,int reg,void * addr,unsigned int count)144*4882a593Smuzhiyun static inline void SMC_insl(struct smc911x_local *lp, int reg,
145*4882a593Smuzhiyun void *addr, unsigned int count)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun void __iomem *ioaddr = lp->base + reg;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (lp->cfg.flags & SMC911X_USE_32BIT) {
150*4882a593Smuzhiyun ioread32_rep(ioaddr, addr, count);
151*4882a593Smuzhiyun return;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (lp->cfg.flags & SMC911X_USE_16BIT) {
155*4882a593Smuzhiyun ioread16_rep(ioaddr, addr, count * 2);
156*4882a593Smuzhiyun return;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun BUG();
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
SMC_outsl(struct smc911x_local * lp,int reg,void * addr,unsigned int count)162*4882a593Smuzhiyun static inline void SMC_outsl(struct smc911x_local *lp, int reg,
163*4882a593Smuzhiyun void *addr, unsigned int count)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun void __iomem *ioaddr = lp->base + reg;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (lp->cfg.flags & SMC911X_USE_32BIT) {
168*4882a593Smuzhiyun iowrite32_rep(ioaddr, addr, count);
169*4882a593Smuzhiyun return;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (lp->cfg.flags & SMC911X_USE_16BIT) {
173*4882a593Smuzhiyun iowrite16_rep(ioaddr, addr, count * 2);
174*4882a593Smuzhiyun return;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun BUG();
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun #else
180*4882a593Smuzhiyun #if SMC_USE_16BIT
181*4882a593Smuzhiyun #define SMC_inl(lp, r) ((readw((lp)->base + (r)) & 0xFFFF) + (readw((lp)->base + (r) + 2) << 16))
182*4882a593Smuzhiyun #define SMC_outl(v, lp, r) \
183*4882a593Smuzhiyun do{ \
184*4882a593Smuzhiyun writew(v & 0xFFFF, (lp)->base + (r)); \
185*4882a593Smuzhiyun writew(v >> 16, (lp)->base + (r) + 2); \
186*4882a593Smuzhiyun } while (0)
187*4882a593Smuzhiyun #define SMC_insl(lp, r, p, l) ioread16_rep((short*)((lp)->base + (r)), p, l*2)
188*4882a593Smuzhiyun #define SMC_outsl(lp, r, p, l) iowrite16_rep((short*)((lp)->base + (r)), p, l*2)
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #elif SMC_USE_32BIT
191*4882a593Smuzhiyun #define SMC_inl(lp, r) readl((lp)->base + (r))
192*4882a593Smuzhiyun #define SMC_outl(v, lp, r) writel(v, (lp)->base + (r))
193*4882a593Smuzhiyun #define SMC_insl(lp, r, p, l) ioread32_rep((int*)((lp)->base + (r)), p, l)
194*4882a593Smuzhiyun #define SMC_outsl(lp, r, p, l) iowrite32_rep((int*)((lp)->base + (r)), p, l)
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #endif /* SMC_USE_16BIT */
197*4882a593Smuzhiyun #endif /* SMC_DYNAMIC_BUS_CONFIG */
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #ifdef SMC_USE_PXA_DMA
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * Use a DMA for RX and TX packets.
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun #include <linux/dma-mapping.h>
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static dma_addr_t rx_dmabuf, tx_dmabuf;
208*4882a593Smuzhiyun static int rx_dmalen, tx_dmalen;
209*4882a593Smuzhiyun static void smc911x_rx_dma_irq(void *data);
210*4882a593Smuzhiyun static void smc911x_tx_dma_irq(void *data);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #ifdef SMC_insl
213*4882a593Smuzhiyun #undef SMC_insl
214*4882a593Smuzhiyun #define SMC_insl(lp, r, p, l) \
215*4882a593Smuzhiyun smc_pxa_dma_insl(lp, lp->physaddr, r, lp->rxdma, p, l)
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static inline void
smc_pxa_dma_insl(struct smc911x_local * lp,u_long physaddr,int reg,struct dma_chan * dma,u_char * buf,int len)218*4882a593Smuzhiyun smc_pxa_dma_insl(struct smc911x_local *lp, u_long physaddr,
219*4882a593Smuzhiyun int reg, struct dma_chan *dma, u_char *buf, int len)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* 64 bit alignment is required for memory to memory DMA */
224*4882a593Smuzhiyun if ((long)buf & 4) {
225*4882a593Smuzhiyun *((u32 *)buf) = SMC_inl(lp, reg);
226*4882a593Smuzhiyun buf += 4;
227*4882a593Smuzhiyun len--;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun len *= 4;
231*4882a593Smuzhiyun rx_dmabuf = dma_map_single(lp->dev, buf, len, DMA_FROM_DEVICE);
232*4882a593Smuzhiyun rx_dmalen = len;
233*4882a593Smuzhiyun tx = dmaengine_prep_slave_single(dma, rx_dmabuf, rx_dmalen,
234*4882a593Smuzhiyun DMA_DEV_TO_MEM, 0);
235*4882a593Smuzhiyun if (tx) {
236*4882a593Smuzhiyun tx->callback = smc911x_rx_dma_irq;
237*4882a593Smuzhiyun tx->callback_param = lp;
238*4882a593Smuzhiyun dmaengine_submit(tx);
239*4882a593Smuzhiyun dma_async_issue_pending(dma);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #ifdef SMC_outsl
245*4882a593Smuzhiyun #undef SMC_outsl
246*4882a593Smuzhiyun #define SMC_outsl(lp, r, p, l) \
247*4882a593Smuzhiyun smc_pxa_dma_outsl(lp, lp->physaddr, r, lp->txdma, p, l)
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static inline void
smc_pxa_dma_outsl(struct smc911x_local * lp,u_long physaddr,int reg,struct dma_chan * dma,u_char * buf,int len)250*4882a593Smuzhiyun smc_pxa_dma_outsl(struct smc911x_local *lp, u_long physaddr,
251*4882a593Smuzhiyun int reg, struct dma_chan *dma, u_char *buf, int len)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* 64 bit alignment is required for memory to memory DMA */
256*4882a593Smuzhiyun if ((long)buf & 4) {
257*4882a593Smuzhiyun SMC_outl(*((u32 *)buf), lp, reg);
258*4882a593Smuzhiyun buf += 4;
259*4882a593Smuzhiyun len--;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun len *= 4;
263*4882a593Smuzhiyun tx_dmabuf = dma_map_single(lp->dev, buf, len, DMA_TO_DEVICE);
264*4882a593Smuzhiyun tx_dmalen = len;
265*4882a593Smuzhiyun tx = dmaengine_prep_slave_single(dma, tx_dmabuf, tx_dmalen,
266*4882a593Smuzhiyun DMA_DEV_TO_MEM, 0);
267*4882a593Smuzhiyun if (tx) {
268*4882a593Smuzhiyun tx->callback = smc911x_tx_dma_irq;
269*4882a593Smuzhiyun tx->callback_param = lp;
270*4882a593Smuzhiyun dmaengine_submit(tx);
271*4882a593Smuzhiyun dma_async_issue_pending(dma);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun #endif /* SMC_USE_PXA_DMA */
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Chip Parameters and Register Definitions */
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun #define SMC911X_TX_FIFO_LOW_THRESHOLD (1536*2)
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #define SMC911X_IO_EXTENT 0x100
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun #define SMC911X_EEPROM_LEN 7
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Below are the register offsets and bit definitions
287*4882a593Smuzhiyun * of the Lan911x memory space
288*4882a593Smuzhiyun */
289*4882a593Smuzhiyun #define RX_DATA_FIFO (0x00)
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun #define TX_DATA_FIFO (0x20)
292*4882a593Smuzhiyun #define TX_CMD_A_INT_ON_COMP_ (0x80000000)
293*4882a593Smuzhiyun #define TX_CMD_A_INT_BUF_END_ALGN_ (0x03000000)
294*4882a593Smuzhiyun #define TX_CMD_A_INT_4_BYTE_ALGN_ (0x00000000)
295*4882a593Smuzhiyun #define TX_CMD_A_INT_16_BYTE_ALGN_ (0x01000000)
296*4882a593Smuzhiyun #define TX_CMD_A_INT_32_BYTE_ALGN_ (0x02000000)
297*4882a593Smuzhiyun #define TX_CMD_A_INT_DATA_OFFSET_ (0x001F0000)
298*4882a593Smuzhiyun #define TX_CMD_A_INT_FIRST_SEG_ (0x00002000)
299*4882a593Smuzhiyun #define TX_CMD_A_INT_LAST_SEG_ (0x00001000)
300*4882a593Smuzhiyun #define TX_CMD_A_BUF_SIZE_ (0x000007FF)
301*4882a593Smuzhiyun #define TX_CMD_B_PKT_TAG_ (0xFFFF0000)
302*4882a593Smuzhiyun #define TX_CMD_B_ADD_CRC_DISABLE_ (0x00002000)
303*4882a593Smuzhiyun #define TX_CMD_B_DISABLE_PADDING_ (0x00001000)
304*4882a593Smuzhiyun #define TX_CMD_B_PKT_BYTE_LENGTH_ (0x000007FF)
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #define RX_STATUS_FIFO (0x40)
307*4882a593Smuzhiyun #define RX_STS_PKT_LEN_ (0x3FFF0000)
308*4882a593Smuzhiyun #define RX_STS_ES_ (0x00008000)
309*4882a593Smuzhiyun #define RX_STS_BCST_ (0x00002000)
310*4882a593Smuzhiyun #define RX_STS_LEN_ERR_ (0x00001000)
311*4882a593Smuzhiyun #define RX_STS_RUNT_ERR_ (0x00000800)
312*4882a593Smuzhiyun #define RX_STS_MCAST_ (0x00000400)
313*4882a593Smuzhiyun #define RX_STS_TOO_LONG_ (0x00000080)
314*4882a593Smuzhiyun #define RX_STS_COLL_ (0x00000040)
315*4882a593Smuzhiyun #define RX_STS_ETH_TYPE_ (0x00000020)
316*4882a593Smuzhiyun #define RX_STS_WDOG_TMT_ (0x00000010)
317*4882a593Smuzhiyun #define RX_STS_MII_ERR_ (0x00000008)
318*4882a593Smuzhiyun #define RX_STS_DRIBBLING_ (0x00000004)
319*4882a593Smuzhiyun #define RX_STS_CRC_ERR_ (0x00000002)
320*4882a593Smuzhiyun #define RX_STATUS_FIFO_PEEK (0x44)
321*4882a593Smuzhiyun #define TX_STATUS_FIFO (0x48)
322*4882a593Smuzhiyun #define TX_STS_TAG_ (0xFFFF0000)
323*4882a593Smuzhiyun #define TX_STS_ES_ (0x00008000)
324*4882a593Smuzhiyun #define TX_STS_LOC_ (0x00000800)
325*4882a593Smuzhiyun #define TX_STS_NO_CARR_ (0x00000400)
326*4882a593Smuzhiyun #define TX_STS_LATE_COLL_ (0x00000200)
327*4882a593Smuzhiyun #define TX_STS_MANY_COLL_ (0x00000100)
328*4882a593Smuzhiyun #define TX_STS_COLL_CNT_ (0x00000078)
329*4882a593Smuzhiyun #define TX_STS_MANY_DEFER_ (0x00000004)
330*4882a593Smuzhiyun #define TX_STS_UNDERRUN_ (0x00000002)
331*4882a593Smuzhiyun #define TX_STS_DEFERRED_ (0x00000001)
332*4882a593Smuzhiyun #define TX_STATUS_FIFO_PEEK (0x4C)
333*4882a593Smuzhiyun #define ID_REV (0x50)
334*4882a593Smuzhiyun #define ID_REV_CHIP_ID_ (0xFFFF0000) /* RO */
335*4882a593Smuzhiyun #define ID_REV_REV_ID_ (0x0000FFFF) /* RO */
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define INT_CFG (0x54)
338*4882a593Smuzhiyun #define INT_CFG_INT_DEAS_ (0xFF000000) /* R/W */
339*4882a593Smuzhiyun #define INT_CFG_INT_DEAS_CLR_ (0x00004000)
340*4882a593Smuzhiyun #define INT_CFG_INT_DEAS_STS_ (0x00002000)
341*4882a593Smuzhiyun #define INT_CFG_IRQ_INT_ (0x00001000) /* RO */
342*4882a593Smuzhiyun #define INT_CFG_IRQ_EN_ (0x00000100) /* R/W */
343*4882a593Smuzhiyun #define INT_CFG_IRQ_POL_ (0x00000010) /* R/W Not Affected by SW Reset */
344*4882a593Smuzhiyun #define INT_CFG_IRQ_TYPE_ (0x00000001) /* R/W Not Affected by SW Reset */
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun #define INT_STS (0x58)
347*4882a593Smuzhiyun #define INT_STS_SW_INT_ (0x80000000) /* R/WC */
348*4882a593Smuzhiyun #define INT_STS_TXSTOP_INT_ (0x02000000) /* R/WC */
349*4882a593Smuzhiyun #define INT_STS_RXSTOP_INT_ (0x01000000) /* R/WC */
350*4882a593Smuzhiyun #define INT_STS_RXDFH_INT_ (0x00800000) /* R/WC */
351*4882a593Smuzhiyun #define INT_STS_RXDF_INT_ (0x00400000) /* R/WC */
352*4882a593Smuzhiyun #define INT_STS_TX_IOC_ (0x00200000) /* R/WC */
353*4882a593Smuzhiyun #define INT_STS_RXD_INT_ (0x00100000) /* R/WC */
354*4882a593Smuzhiyun #define INT_STS_GPT_INT_ (0x00080000) /* R/WC */
355*4882a593Smuzhiyun #define INT_STS_PHY_INT_ (0x00040000) /* RO */
356*4882a593Smuzhiyun #define INT_STS_PME_INT_ (0x00020000) /* R/WC */
357*4882a593Smuzhiyun #define INT_STS_TXSO_ (0x00010000) /* R/WC */
358*4882a593Smuzhiyun #define INT_STS_RWT_ (0x00008000) /* R/WC */
359*4882a593Smuzhiyun #define INT_STS_RXE_ (0x00004000) /* R/WC */
360*4882a593Smuzhiyun #define INT_STS_TXE_ (0x00002000) /* R/WC */
361*4882a593Smuzhiyun //#define INT_STS_ERX_ (0x00001000) /* R/WC */
362*4882a593Smuzhiyun #define INT_STS_TDFU_ (0x00000800) /* R/WC */
363*4882a593Smuzhiyun #define INT_STS_TDFO_ (0x00000400) /* R/WC */
364*4882a593Smuzhiyun #define INT_STS_TDFA_ (0x00000200) /* R/WC */
365*4882a593Smuzhiyun #define INT_STS_TSFF_ (0x00000100) /* R/WC */
366*4882a593Smuzhiyun #define INT_STS_TSFL_ (0x00000080) /* R/WC */
367*4882a593Smuzhiyun //#define INT_STS_RXDF_ (0x00000040) /* R/WC */
368*4882a593Smuzhiyun #define INT_STS_RDFO_ (0x00000040) /* R/WC */
369*4882a593Smuzhiyun #define INT_STS_RDFL_ (0x00000020) /* R/WC */
370*4882a593Smuzhiyun #define INT_STS_RSFF_ (0x00000010) /* R/WC */
371*4882a593Smuzhiyun #define INT_STS_RSFL_ (0x00000008) /* R/WC */
372*4882a593Smuzhiyun #define INT_STS_GPIO2_INT_ (0x00000004) /* R/WC */
373*4882a593Smuzhiyun #define INT_STS_GPIO1_INT_ (0x00000002) /* R/WC */
374*4882a593Smuzhiyun #define INT_STS_GPIO0_INT_ (0x00000001) /* R/WC */
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun #define INT_EN (0x5C)
377*4882a593Smuzhiyun #define INT_EN_SW_INT_EN_ (0x80000000) /* R/W */
378*4882a593Smuzhiyun #define INT_EN_TXSTOP_INT_EN_ (0x02000000) /* R/W */
379*4882a593Smuzhiyun #define INT_EN_RXSTOP_INT_EN_ (0x01000000) /* R/W */
380*4882a593Smuzhiyun #define INT_EN_RXDFH_INT_EN_ (0x00800000) /* R/W */
381*4882a593Smuzhiyun //#define INT_EN_RXDF_INT_EN_ (0x00400000) /* R/W */
382*4882a593Smuzhiyun #define INT_EN_TIOC_INT_EN_ (0x00200000) /* R/W */
383*4882a593Smuzhiyun #define INT_EN_RXD_INT_EN_ (0x00100000) /* R/W */
384*4882a593Smuzhiyun #define INT_EN_GPT_INT_EN_ (0x00080000) /* R/W */
385*4882a593Smuzhiyun #define INT_EN_PHY_INT_EN_ (0x00040000) /* R/W */
386*4882a593Smuzhiyun #define INT_EN_PME_INT_EN_ (0x00020000) /* R/W */
387*4882a593Smuzhiyun #define INT_EN_TXSO_EN_ (0x00010000) /* R/W */
388*4882a593Smuzhiyun #define INT_EN_RWT_EN_ (0x00008000) /* R/W */
389*4882a593Smuzhiyun #define INT_EN_RXE_EN_ (0x00004000) /* R/W */
390*4882a593Smuzhiyun #define INT_EN_TXE_EN_ (0x00002000) /* R/W */
391*4882a593Smuzhiyun //#define INT_EN_ERX_EN_ (0x00001000) /* R/W */
392*4882a593Smuzhiyun #define INT_EN_TDFU_EN_ (0x00000800) /* R/W */
393*4882a593Smuzhiyun #define INT_EN_TDFO_EN_ (0x00000400) /* R/W */
394*4882a593Smuzhiyun #define INT_EN_TDFA_EN_ (0x00000200) /* R/W */
395*4882a593Smuzhiyun #define INT_EN_TSFF_EN_ (0x00000100) /* R/W */
396*4882a593Smuzhiyun #define INT_EN_TSFL_EN_ (0x00000080) /* R/W */
397*4882a593Smuzhiyun //#define INT_EN_RXDF_EN_ (0x00000040) /* R/W */
398*4882a593Smuzhiyun #define INT_EN_RDFO_EN_ (0x00000040) /* R/W */
399*4882a593Smuzhiyun #define INT_EN_RDFL_EN_ (0x00000020) /* R/W */
400*4882a593Smuzhiyun #define INT_EN_RSFF_EN_ (0x00000010) /* R/W */
401*4882a593Smuzhiyun #define INT_EN_RSFL_EN_ (0x00000008) /* R/W */
402*4882a593Smuzhiyun #define INT_EN_GPIO2_INT_ (0x00000004) /* R/W */
403*4882a593Smuzhiyun #define INT_EN_GPIO1_INT_ (0x00000002) /* R/W */
404*4882a593Smuzhiyun #define INT_EN_GPIO0_INT_ (0x00000001) /* R/W */
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun #define BYTE_TEST (0x64)
407*4882a593Smuzhiyun #define FIFO_INT (0x68)
408*4882a593Smuzhiyun #define FIFO_INT_TX_AVAIL_LEVEL_ (0xFF000000) /* R/W */
409*4882a593Smuzhiyun #define FIFO_INT_TX_STS_LEVEL_ (0x00FF0000) /* R/W */
410*4882a593Smuzhiyun #define FIFO_INT_RX_AVAIL_LEVEL_ (0x0000FF00) /* R/W */
411*4882a593Smuzhiyun #define FIFO_INT_RX_STS_LEVEL_ (0x000000FF) /* R/W */
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun #define RX_CFG (0x6C)
414*4882a593Smuzhiyun #define RX_CFG_RX_END_ALGN_ (0xC0000000) /* R/W */
415*4882a593Smuzhiyun #define RX_CFG_RX_END_ALGN4_ (0x00000000) /* R/W */
416*4882a593Smuzhiyun #define RX_CFG_RX_END_ALGN16_ (0x40000000) /* R/W */
417*4882a593Smuzhiyun #define RX_CFG_RX_END_ALGN32_ (0x80000000) /* R/W */
418*4882a593Smuzhiyun #define RX_CFG_RX_DMA_CNT_ (0x0FFF0000) /* R/W */
419*4882a593Smuzhiyun #define RX_CFG_RX_DUMP_ (0x00008000) /* R/W */
420*4882a593Smuzhiyun #define RX_CFG_RXDOFF_ (0x00001F00) /* R/W */
421*4882a593Smuzhiyun //#define RX_CFG_RXBAD_ (0x00000001) /* R/W */
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun #define TX_CFG (0x70)
424*4882a593Smuzhiyun //#define TX_CFG_TX_DMA_LVL_ (0xE0000000) /* R/W */
425*4882a593Smuzhiyun //#define TX_CFG_TX_DMA_CNT_ (0x0FFF0000) /* R/W Self Clearing */
426*4882a593Smuzhiyun #define TX_CFG_TXS_DUMP_ (0x00008000) /* Self Clearing */
427*4882a593Smuzhiyun #define TX_CFG_TXD_DUMP_ (0x00004000) /* Self Clearing */
428*4882a593Smuzhiyun #define TX_CFG_TXSAO_ (0x00000004) /* R/W */
429*4882a593Smuzhiyun #define TX_CFG_TX_ON_ (0x00000002) /* R/W */
430*4882a593Smuzhiyun #define TX_CFG_STOP_TX_ (0x00000001) /* Self Clearing */
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun #define HW_CFG (0x74)
433*4882a593Smuzhiyun #define HW_CFG_TTM_ (0x00200000) /* R/W */
434*4882a593Smuzhiyun #define HW_CFG_SF_ (0x00100000) /* R/W */
435*4882a593Smuzhiyun #define HW_CFG_TX_FIF_SZ_ (0x000F0000) /* R/W */
436*4882a593Smuzhiyun #define HW_CFG_TR_ (0x00003000) /* R/W */
437*4882a593Smuzhiyun #define HW_CFG_PHY_CLK_SEL_ (0x00000060) /* R/W */
438*4882a593Smuzhiyun #define HW_CFG_PHY_CLK_SEL_INT_PHY_ (0x00000000) /* R/W */
439*4882a593Smuzhiyun #define HW_CFG_PHY_CLK_SEL_EXT_PHY_ (0x00000020) /* R/W */
440*4882a593Smuzhiyun #define HW_CFG_PHY_CLK_SEL_CLK_DIS_ (0x00000040) /* R/W */
441*4882a593Smuzhiyun #define HW_CFG_SMI_SEL_ (0x00000010) /* R/W */
442*4882a593Smuzhiyun #define HW_CFG_EXT_PHY_DET_ (0x00000008) /* RO */
443*4882a593Smuzhiyun #define HW_CFG_EXT_PHY_EN_ (0x00000004) /* R/W */
444*4882a593Smuzhiyun #define HW_CFG_32_16_BIT_MODE_ (0x00000004) /* RO */
445*4882a593Smuzhiyun #define HW_CFG_SRST_TO_ (0x00000002) /* RO */
446*4882a593Smuzhiyun #define HW_CFG_SRST_ (0x00000001) /* Self Clearing */
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun #define RX_DP_CTRL (0x78)
449*4882a593Smuzhiyun #define RX_DP_CTRL_RX_FFWD_ (0x80000000) /* R/W */
450*4882a593Smuzhiyun #define RX_DP_CTRL_FFWD_BUSY_ (0x80000000) /* RO */
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun #define RX_FIFO_INF (0x7C)
453*4882a593Smuzhiyun #define RX_FIFO_INF_RXSUSED_ (0x00FF0000) /* RO */
454*4882a593Smuzhiyun #define RX_FIFO_INF_RXDUSED_ (0x0000FFFF) /* RO */
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun #define TX_FIFO_INF (0x80)
457*4882a593Smuzhiyun #define TX_FIFO_INF_TSUSED_ (0x00FF0000) /* RO */
458*4882a593Smuzhiyun #define TX_FIFO_INF_TDFREE_ (0x0000FFFF) /* RO */
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun #define PMT_CTRL (0x84)
461*4882a593Smuzhiyun #define PMT_CTRL_PM_MODE_ (0x00003000) /* Self Clearing */
462*4882a593Smuzhiyun #define PMT_CTRL_PHY_RST_ (0x00000400) /* Self Clearing */
463*4882a593Smuzhiyun #define PMT_CTRL_WOL_EN_ (0x00000200) /* R/W */
464*4882a593Smuzhiyun #define PMT_CTRL_ED_EN_ (0x00000100) /* R/W */
465*4882a593Smuzhiyun #define PMT_CTRL_PME_TYPE_ (0x00000040) /* R/W Not Affected by SW Reset */
466*4882a593Smuzhiyun #define PMT_CTRL_WUPS_ (0x00000030) /* R/WC */
467*4882a593Smuzhiyun #define PMT_CTRL_WUPS_NOWAKE_ (0x00000000) /* R/WC */
468*4882a593Smuzhiyun #define PMT_CTRL_WUPS_ED_ (0x00000010) /* R/WC */
469*4882a593Smuzhiyun #define PMT_CTRL_WUPS_WOL_ (0x00000020) /* R/WC */
470*4882a593Smuzhiyun #define PMT_CTRL_WUPS_MULTI_ (0x00000030) /* R/WC */
471*4882a593Smuzhiyun #define PMT_CTRL_PME_IND_ (0x00000008) /* R/W */
472*4882a593Smuzhiyun #define PMT_CTRL_PME_POL_ (0x00000004) /* R/W */
473*4882a593Smuzhiyun #define PMT_CTRL_PME_EN_ (0x00000002) /* R/W Not Affected by SW Reset */
474*4882a593Smuzhiyun #define PMT_CTRL_READY_ (0x00000001) /* RO */
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #define GPIO_CFG (0x88)
477*4882a593Smuzhiyun #define GPIO_CFG_LED3_EN_ (0x40000000) /* R/W */
478*4882a593Smuzhiyun #define GPIO_CFG_LED2_EN_ (0x20000000) /* R/W */
479*4882a593Smuzhiyun #define GPIO_CFG_LED1_EN_ (0x10000000) /* R/W */
480*4882a593Smuzhiyun #define GPIO_CFG_GPIO2_INT_POL_ (0x04000000) /* R/W */
481*4882a593Smuzhiyun #define GPIO_CFG_GPIO1_INT_POL_ (0x02000000) /* R/W */
482*4882a593Smuzhiyun #define GPIO_CFG_GPIO0_INT_POL_ (0x01000000) /* R/W */
483*4882a593Smuzhiyun #define GPIO_CFG_EEPR_EN_ (0x00700000) /* R/W */
484*4882a593Smuzhiyun #define GPIO_CFG_GPIOBUF2_ (0x00040000) /* R/W */
485*4882a593Smuzhiyun #define GPIO_CFG_GPIOBUF1_ (0x00020000) /* R/W */
486*4882a593Smuzhiyun #define GPIO_CFG_GPIOBUF0_ (0x00010000) /* R/W */
487*4882a593Smuzhiyun #define GPIO_CFG_GPIODIR2_ (0x00000400) /* R/W */
488*4882a593Smuzhiyun #define GPIO_CFG_GPIODIR1_ (0x00000200) /* R/W */
489*4882a593Smuzhiyun #define GPIO_CFG_GPIODIR0_ (0x00000100) /* R/W */
490*4882a593Smuzhiyun #define GPIO_CFG_GPIOD4_ (0x00000010) /* R/W */
491*4882a593Smuzhiyun #define GPIO_CFG_GPIOD3_ (0x00000008) /* R/W */
492*4882a593Smuzhiyun #define GPIO_CFG_GPIOD2_ (0x00000004) /* R/W */
493*4882a593Smuzhiyun #define GPIO_CFG_GPIOD1_ (0x00000002) /* R/W */
494*4882a593Smuzhiyun #define GPIO_CFG_GPIOD0_ (0x00000001) /* R/W */
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun #define GPT_CFG (0x8C)
497*4882a593Smuzhiyun #define GPT_CFG_TIMER_EN_ (0x20000000) /* R/W */
498*4882a593Smuzhiyun #define GPT_CFG_GPT_LOAD_ (0x0000FFFF) /* R/W */
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #define GPT_CNT (0x90)
501*4882a593Smuzhiyun #define GPT_CNT_GPT_CNT_ (0x0000FFFF) /* RO */
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun #define ENDIAN (0x98)
504*4882a593Smuzhiyun #define FREE_RUN (0x9C)
505*4882a593Smuzhiyun #define RX_DROP (0xA0)
506*4882a593Smuzhiyun #define MAC_CSR_CMD (0xA4)
507*4882a593Smuzhiyun #define MAC_CSR_CMD_CSR_BUSY_ (0x80000000) /* Self Clearing */
508*4882a593Smuzhiyun #define MAC_CSR_CMD_R_NOT_W_ (0x40000000) /* R/W */
509*4882a593Smuzhiyun #define MAC_CSR_CMD_CSR_ADDR_ (0x000000FF) /* R/W */
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun #define MAC_CSR_DATA (0xA8)
512*4882a593Smuzhiyun #define AFC_CFG (0xAC)
513*4882a593Smuzhiyun #define AFC_CFG_AFC_HI_ (0x00FF0000) /* R/W */
514*4882a593Smuzhiyun #define AFC_CFG_AFC_LO_ (0x0000FF00) /* R/W */
515*4882a593Smuzhiyun #define AFC_CFG_BACK_DUR_ (0x000000F0) /* R/W */
516*4882a593Smuzhiyun #define AFC_CFG_FCMULT_ (0x00000008) /* R/W */
517*4882a593Smuzhiyun #define AFC_CFG_FCBRD_ (0x00000004) /* R/W */
518*4882a593Smuzhiyun #define AFC_CFG_FCADD_ (0x00000002) /* R/W */
519*4882a593Smuzhiyun #define AFC_CFG_FCANY_ (0x00000001) /* R/W */
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun #define E2P_CMD (0xB0)
522*4882a593Smuzhiyun #define E2P_CMD_EPC_BUSY_ (0x80000000) /* Self Clearing */
523*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_ (0x70000000) /* R/W */
524*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_READ_ (0x00000000) /* R/W */
525*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_EWDS_ (0x10000000) /* R/W */
526*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_EWEN_ (0x20000000) /* R/W */
527*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_WRITE_ (0x30000000) /* R/W */
528*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_WRAL_ (0x40000000) /* R/W */
529*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_ERASE_ (0x50000000) /* R/W */
530*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_ERAL_ (0x60000000) /* R/W */
531*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_RELOAD_ (0x70000000) /* R/W */
532*4882a593Smuzhiyun #define E2P_CMD_EPC_TIMEOUT_ (0x00000200) /* RO */
533*4882a593Smuzhiyun #define E2P_CMD_MAC_ADDR_LOADED_ (0x00000100) /* RO */
534*4882a593Smuzhiyun #define E2P_CMD_EPC_ADDR_ (0x000000FF) /* R/W */
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun #define E2P_DATA (0xB4)
537*4882a593Smuzhiyun #define E2P_DATA_EEPROM_DATA_ (0x000000FF) /* R/W */
538*4882a593Smuzhiyun /* end of LAN register offsets and bit definitions */
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /*
541*4882a593Smuzhiyun ****************************************************************************
542*4882a593Smuzhiyun ****************************************************************************
543*4882a593Smuzhiyun * MAC Control and Status Register (Indirect Address)
544*4882a593Smuzhiyun * Offset (through the MAC_CSR CMD and DATA port)
545*4882a593Smuzhiyun ****************************************************************************
546*4882a593Smuzhiyun ****************************************************************************
547*4882a593Smuzhiyun *
548*4882a593Smuzhiyun */
549*4882a593Smuzhiyun #define MAC_CR (0x01) /* R/W */
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* MAC_CR - MAC Control Register */
552*4882a593Smuzhiyun #define MAC_CR_RXALL_ (0x80000000)
553*4882a593Smuzhiyun // TODO: delete this bit? It is not described in the data sheet.
554*4882a593Smuzhiyun #define MAC_CR_HBDIS_ (0x10000000)
555*4882a593Smuzhiyun #define MAC_CR_RCVOWN_ (0x00800000)
556*4882a593Smuzhiyun #define MAC_CR_LOOPBK_ (0x00200000)
557*4882a593Smuzhiyun #define MAC_CR_FDPX_ (0x00100000)
558*4882a593Smuzhiyun #define MAC_CR_MCPAS_ (0x00080000)
559*4882a593Smuzhiyun #define MAC_CR_PRMS_ (0x00040000)
560*4882a593Smuzhiyun #define MAC_CR_INVFILT_ (0x00020000)
561*4882a593Smuzhiyun #define MAC_CR_PASSBAD_ (0x00010000)
562*4882a593Smuzhiyun #define MAC_CR_HFILT_ (0x00008000)
563*4882a593Smuzhiyun #define MAC_CR_HPFILT_ (0x00002000)
564*4882a593Smuzhiyun #define MAC_CR_LCOLL_ (0x00001000)
565*4882a593Smuzhiyun #define MAC_CR_BCAST_ (0x00000800)
566*4882a593Smuzhiyun #define MAC_CR_DISRTY_ (0x00000400)
567*4882a593Smuzhiyun #define MAC_CR_PADSTR_ (0x00000100)
568*4882a593Smuzhiyun #define MAC_CR_BOLMT_MASK_ (0x000000C0)
569*4882a593Smuzhiyun #define MAC_CR_DFCHK_ (0x00000020)
570*4882a593Smuzhiyun #define MAC_CR_TXEN_ (0x00000008)
571*4882a593Smuzhiyun #define MAC_CR_RXEN_ (0x00000004)
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun #define ADDRH (0x02) /* R/W mask 0x0000FFFFUL */
574*4882a593Smuzhiyun #define ADDRL (0x03) /* R/W mask 0xFFFFFFFFUL */
575*4882a593Smuzhiyun #define HASHH (0x04) /* R/W */
576*4882a593Smuzhiyun #define HASHL (0x05) /* R/W */
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun #define MII_ACC (0x06) /* R/W */
579*4882a593Smuzhiyun #define MII_ACC_PHY_ADDR_ (0x0000F800)
580*4882a593Smuzhiyun #define MII_ACC_MIIRINDA_ (0x000007C0)
581*4882a593Smuzhiyun #define MII_ACC_MII_WRITE_ (0x00000002)
582*4882a593Smuzhiyun #define MII_ACC_MII_BUSY_ (0x00000001)
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun #define MII_DATA (0x07) /* R/W mask 0x0000FFFFUL */
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun #define FLOW (0x08) /* R/W */
587*4882a593Smuzhiyun #define FLOW_FCPT_ (0xFFFF0000)
588*4882a593Smuzhiyun #define FLOW_FCPASS_ (0x00000004)
589*4882a593Smuzhiyun #define FLOW_FCEN_ (0x00000002)
590*4882a593Smuzhiyun #define FLOW_FCBSY_ (0x00000001)
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun #define VLAN1 (0x09) /* R/W mask 0x0000FFFFUL */
593*4882a593Smuzhiyun #define VLAN1_VTI1_ (0x0000ffff)
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun #define VLAN2 (0x0A) /* R/W mask 0x0000FFFFUL */
596*4882a593Smuzhiyun #define VLAN2_VTI2_ (0x0000ffff)
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun #define WUFF (0x0B) /* WO */
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun #define WUCSR (0x0C) /* R/W */
601*4882a593Smuzhiyun #define WUCSR_GUE_ (0x00000200)
602*4882a593Smuzhiyun #define WUCSR_WUFR_ (0x00000040)
603*4882a593Smuzhiyun #define WUCSR_MPR_ (0x00000020)
604*4882a593Smuzhiyun #define WUCSR_WAKE_EN_ (0x00000004)
605*4882a593Smuzhiyun #define WUCSR_MPEN_ (0x00000002)
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /*
608*4882a593Smuzhiyun ****************************************************************************
609*4882a593Smuzhiyun * Chip Specific MII Defines
610*4882a593Smuzhiyun ****************************************************************************
611*4882a593Smuzhiyun *
612*4882a593Smuzhiyun * Phy register offsets and bit definitions
613*4882a593Smuzhiyun *
614*4882a593Smuzhiyun */
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun #define PHY_MODE_CTRL_STS ((u32)17) /* Mode Control/Status Register */
617*4882a593Smuzhiyun //#define MODE_CTRL_STS_FASTRIP_ ((u16)0x4000)
618*4882a593Smuzhiyun #define MODE_CTRL_STS_EDPWRDOWN_ ((u16)0x2000)
619*4882a593Smuzhiyun //#define MODE_CTRL_STS_LOWSQEN_ ((u16)0x0800)
620*4882a593Smuzhiyun //#define MODE_CTRL_STS_MDPREBP_ ((u16)0x0400)
621*4882a593Smuzhiyun //#define MODE_CTRL_STS_FARLOOPBACK_ ((u16)0x0200)
622*4882a593Smuzhiyun //#define MODE_CTRL_STS_FASTEST_ ((u16)0x0100)
623*4882a593Smuzhiyun //#define MODE_CTRL_STS_REFCLKEN_ ((u16)0x0010)
624*4882a593Smuzhiyun //#define MODE_CTRL_STS_PHYADBP_ ((u16)0x0008)
625*4882a593Smuzhiyun //#define MODE_CTRL_STS_FORCE_G_LINK_ ((u16)0x0004)
626*4882a593Smuzhiyun #define MODE_CTRL_STS_ENERGYON_ ((u16)0x0002)
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun #define PHY_INT_SRC ((u32)29)
629*4882a593Smuzhiyun #define PHY_INT_SRC_ENERGY_ON_ ((u16)0x0080)
630*4882a593Smuzhiyun #define PHY_INT_SRC_ANEG_COMP_ ((u16)0x0040)
631*4882a593Smuzhiyun #define PHY_INT_SRC_REMOTE_FAULT_ ((u16)0x0020)
632*4882a593Smuzhiyun #define PHY_INT_SRC_LINK_DOWN_ ((u16)0x0010)
633*4882a593Smuzhiyun #define PHY_INT_SRC_ANEG_LP_ACK_ ((u16)0x0008)
634*4882a593Smuzhiyun #define PHY_INT_SRC_PAR_DET_FAULT_ ((u16)0x0004)
635*4882a593Smuzhiyun #define PHY_INT_SRC_ANEG_PGRX_ ((u16)0x0002)
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun #define PHY_INT_MASK ((u32)30)
638*4882a593Smuzhiyun #define PHY_INT_MASK_ENERGY_ON_ ((u16)0x0080)
639*4882a593Smuzhiyun #define PHY_INT_MASK_ANEG_COMP_ ((u16)0x0040)
640*4882a593Smuzhiyun #define PHY_INT_MASK_REMOTE_FAULT_ ((u16)0x0020)
641*4882a593Smuzhiyun #define PHY_INT_MASK_LINK_DOWN_ ((u16)0x0010)
642*4882a593Smuzhiyun #define PHY_INT_MASK_ANEG_LP_ACK_ ((u16)0x0008)
643*4882a593Smuzhiyun #define PHY_INT_MASK_PAR_DET_FAULT_ ((u16)0x0004)
644*4882a593Smuzhiyun #define PHY_INT_MASK_ANEG_PGRX_ ((u16)0x0002)
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun #define PHY_SPECIAL ((u32)31)
647*4882a593Smuzhiyun #define PHY_SPECIAL_ANEG_DONE_ ((u16)0x1000)
648*4882a593Smuzhiyun #define PHY_SPECIAL_RES_ ((u16)0x0040)
649*4882a593Smuzhiyun #define PHY_SPECIAL_RES_MASK_ ((u16)0x0FE1)
650*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_ ((u16)0x001C)
651*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_10HALF_ ((u16)0x0004)
652*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_10FULL_ ((u16)0x0014)
653*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_100HALF_ ((u16)0x0008)
654*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_100FULL_ ((u16)0x0018)
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun #define LAN911X_INTERNAL_PHY_ID (0x0007C000)
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* Chip ID values */
659*4882a593Smuzhiyun #define CHIP_9115 0x0115
660*4882a593Smuzhiyun #define CHIP_9116 0x0116
661*4882a593Smuzhiyun #define CHIP_9117 0x0117
662*4882a593Smuzhiyun #define CHIP_9118 0x0118
663*4882a593Smuzhiyun #define CHIP_9211 0x9211
664*4882a593Smuzhiyun #define CHIP_9215 0x115A
665*4882a593Smuzhiyun #define CHIP_9217 0x117A
666*4882a593Smuzhiyun #define CHIP_9218 0x118A
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun struct chip_id {
669*4882a593Smuzhiyun u16 id;
670*4882a593Smuzhiyun char *name;
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun static const struct chip_id chip_ids[] = {
674*4882a593Smuzhiyun { CHIP_9115, "LAN9115" },
675*4882a593Smuzhiyun { CHIP_9116, "LAN9116" },
676*4882a593Smuzhiyun { CHIP_9117, "LAN9117" },
677*4882a593Smuzhiyun { CHIP_9118, "LAN9118" },
678*4882a593Smuzhiyun { CHIP_9211, "LAN9211" },
679*4882a593Smuzhiyun { CHIP_9215, "LAN9215" },
680*4882a593Smuzhiyun { CHIP_9217, "LAN9217" },
681*4882a593Smuzhiyun { CHIP_9218, "LAN9218" },
682*4882a593Smuzhiyun { 0, NULL },
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun #define IS_REV_A(x) ((x & 0xFFFF)==0)
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /*
688*4882a593Smuzhiyun * Macros to abstract register access according to the data bus
689*4882a593Smuzhiyun * capabilities. Please use those and not the in/out primitives.
690*4882a593Smuzhiyun */
691*4882a593Smuzhiyun /* FIFO read/write macros */
692*4882a593Smuzhiyun #define SMC_PUSH_DATA(lp, p, l) SMC_outsl( lp, TX_DATA_FIFO, p, (l) >> 2 )
693*4882a593Smuzhiyun #define SMC_PULL_DATA(lp, p, l) SMC_insl ( lp, RX_DATA_FIFO, p, (l) >> 2 )
694*4882a593Smuzhiyun #define SMC_SET_TX_FIFO(lp, x) SMC_outl( x, lp, TX_DATA_FIFO )
695*4882a593Smuzhiyun #define SMC_GET_RX_FIFO(lp) SMC_inl( lp, RX_DATA_FIFO )
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* I/O mapped register read/write macros */
699*4882a593Smuzhiyun #define SMC_GET_TX_STS_FIFO(lp) SMC_inl( lp, TX_STATUS_FIFO )
700*4882a593Smuzhiyun #define SMC_GET_RX_STS_FIFO(lp) SMC_inl( lp, RX_STATUS_FIFO )
701*4882a593Smuzhiyun #define SMC_GET_RX_STS_FIFO_PEEK(lp) SMC_inl( lp, RX_STATUS_FIFO_PEEK )
702*4882a593Smuzhiyun #define SMC_GET_PN(lp) (SMC_inl( lp, ID_REV ) >> 16)
703*4882a593Smuzhiyun #define SMC_GET_REV(lp) (SMC_inl( lp, ID_REV ) & 0xFFFF)
704*4882a593Smuzhiyun #define SMC_GET_IRQ_CFG(lp) SMC_inl( lp, INT_CFG )
705*4882a593Smuzhiyun #define SMC_SET_IRQ_CFG(lp, x) SMC_outl( x, lp, INT_CFG )
706*4882a593Smuzhiyun #define SMC_GET_INT(lp) SMC_inl( lp, INT_STS )
707*4882a593Smuzhiyun #define SMC_ACK_INT(lp, x) SMC_outl( x, lp, INT_STS )
708*4882a593Smuzhiyun #define SMC_GET_INT_EN(lp) SMC_inl( lp, INT_EN )
709*4882a593Smuzhiyun #define SMC_SET_INT_EN(lp, x) SMC_outl( x, lp, INT_EN )
710*4882a593Smuzhiyun #define SMC_GET_BYTE_TEST(lp) SMC_inl( lp, BYTE_TEST )
711*4882a593Smuzhiyun #define SMC_SET_BYTE_TEST(lp, x) SMC_outl( x, lp, BYTE_TEST )
712*4882a593Smuzhiyun #define SMC_GET_FIFO_INT(lp) SMC_inl( lp, FIFO_INT )
713*4882a593Smuzhiyun #define SMC_SET_FIFO_INT(lp, x) SMC_outl( x, lp, FIFO_INT )
714*4882a593Smuzhiyun #define SMC_SET_FIFO_TDA(lp, x) \
715*4882a593Smuzhiyun do { \
716*4882a593Smuzhiyun unsigned long __flags; \
717*4882a593Smuzhiyun int __mask; \
718*4882a593Smuzhiyun local_irq_save(__flags); \
719*4882a593Smuzhiyun __mask = SMC_GET_FIFO_INT((lp)) & ~(0xFF<<24); \
720*4882a593Smuzhiyun SMC_SET_FIFO_INT( (lp), __mask | (x)<<24 ); \
721*4882a593Smuzhiyun local_irq_restore(__flags); \
722*4882a593Smuzhiyun } while (0)
723*4882a593Smuzhiyun #define SMC_SET_FIFO_TSL(lp, x) \
724*4882a593Smuzhiyun do { \
725*4882a593Smuzhiyun unsigned long __flags; \
726*4882a593Smuzhiyun int __mask; \
727*4882a593Smuzhiyun local_irq_save(__flags); \
728*4882a593Smuzhiyun __mask = SMC_GET_FIFO_INT((lp)) & ~(0xFF<<16); \
729*4882a593Smuzhiyun SMC_SET_FIFO_INT( (lp), __mask | (((x) & 0xFF)<<16)); \
730*4882a593Smuzhiyun local_irq_restore(__flags); \
731*4882a593Smuzhiyun } while (0)
732*4882a593Smuzhiyun #define SMC_SET_FIFO_RSA(lp, x) \
733*4882a593Smuzhiyun do { \
734*4882a593Smuzhiyun unsigned long __flags; \
735*4882a593Smuzhiyun int __mask; \
736*4882a593Smuzhiyun local_irq_save(__flags); \
737*4882a593Smuzhiyun __mask = SMC_GET_FIFO_INT((lp)) & ~(0xFF<<8); \
738*4882a593Smuzhiyun SMC_SET_FIFO_INT( (lp), __mask | (((x) & 0xFF)<<8)); \
739*4882a593Smuzhiyun local_irq_restore(__flags); \
740*4882a593Smuzhiyun } while (0)
741*4882a593Smuzhiyun #define SMC_SET_FIFO_RSL(lp, x) \
742*4882a593Smuzhiyun do { \
743*4882a593Smuzhiyun unsigned long __flags; \
744*4882a593Smuzhiyun int __mask; \
745*4882a593Smuzhiyun local_irq_save(__flags); \
746*4882a593Smuzhiyun __mask = SMC_GET_FIFO_INT((lp)) & ~0xFF; \
747*4882a593Smuzhiyun SMC_SET_FIFO_INT( (lp),__mask | ((x) & 0xFF)); \
748*4882a593Smuzhiyun local_irq_restore(__flags); \
749*4882a593Smuzhiyun } while (0)
750*4882a593Smuzhiyun #define SMC_GET_RX_CFG(lp) SMC_inl( lp, RX_CFG )
751*4882a593Smuzhiyun #define SMC_SET_RX_CFG(lp, x) SMC_outl( x, lp, RX_CFG )
752*4882a593Smuzhiyun #define SMC_GET_TX_CFG(lp) SMC_inl( lp, TX_CFG )
753*4882a593Smuzhiyun #define SMC_SET_TX_CFG(lp, x) SMC_outl( x, lp, TX_CFG )
754*4882a593Smuzhiyun #define SMC_GET_HW_CFG(lp) SMC_inl( lp, HW_CFG )
755*4882a593Smuzhiyun #define SMC_SET_HW_CFG(lp, x) SMC_outl( x, lp, HW_CFG )
756*4882a593Smuzhiyun #define SMC_GET_RX_DP_CTRL(lp) SMC_inl( lp, RX_DP_CTRL )
757*4882a593Smuzhiyun #define SMC_SET_RX_DP_CTRL(lp, x) SMC_outl( x, lp, RX_DP_CTRL )
758*4882a593Smuzhiyun #define SMC_GET_PMT_CTRL(lp) SMC_inl( lp, PMT_CTRL )
759*4882a593Smuzhiyun #define SMC_SET_PMT_CTRL(lp, x) SMC_outl( x, lp, PMT_CTRL )
760*4882a593Smuzhiyun #define SMC_GET_GPIO_CFG(lp) SMC_inl( lp, GPIO_CFG )
761*4882a593Smuzhiyun #define SMC_SET_GPIO_CFG(lp, x) SMC_outl( x, lp, GPIO_CFG )
762*4882a593Smuzhiyun #define SMC_GET_RX_FIFO_INF(lp) SMC_inl( lp, RX_FIFO_INF )
763*4882a593Smuzhiyun #define SMC_SET_RX_FIFO_INF(lp, x) SMC_outl( x, lp, RX_FIFO_INF )
764*4882a593Smuzhiyun #define SMC_GET_TX_FIFO_INF(lp) SMC_inl( lp, TX_FIFO_INF )
765*4882a593Smuzhiyun #define SMC_SET_TX_FIFO_INF(lp, x) SMC_outl( x, lp, TX_FIFO_INF )
766*4882a593Smuzhiyun #define SMC_GET_GPT_CFG(lp) SMC_inl( lp, GPT_CFG )
767*4882a593Smuzhiyun #define SMC_SET_GPT_CFG(lp, x) SMC_outl( x, lp, GPT_CFG )
768*4882a593Smuzhiyun #define SMC_GET_RX_DROP(lp) SMC_inl( lp, RX_DROP )
769*4882a593Smuzhiyun #define SMC_SET_RX_DROP(lp, x) SMC_outl( x, lp, RX_DROP )
770*4882a593Smuzhiyun #define SMC_GET_MAC_CMD(lp) SMC_inl( lp, MAC_CSR_CMD )
771*4882a593Smuzhiyun #define SMC_SET_MAC_CMD(lp, x) SMC_outl( x, lp, MAC_CSR_CMD )
772*4882a593Smuzhiyun #define SMC_GET_MAC_DATA(lp) SMC_inl( lp, MAC_CSR_DATA )
773*4882a593Smuzhiyun #define SMC_SET_MAC_DATA(lp, x) SMC_outl( x, lp, MAC_CSR_DATA )
774*4882a593Smuzhiyun #define SMC_GET_AFC_CFG(lp) SMC_inl( lp, AFC_CFG )
775*4882a593Smuzhiyun #define SMC_SET_AFC_CFG(lp, x) SMC_outl( x, lp, AFC_CFG )
776*4882a593Smuzhiyun #define SMC_GET_E2P_CMD(lp) SMC_inl( lp, E2P_CMD )
777*4882a593Smuzhiyun #define SMC_SET_E2P_CMD(lp, x) SMC_outl( x, lp, E2P_CMD )
778*4882a593Smuzhiyun #define SMC_GET_E2P_DATA(lp) SMC_inl( lp, E2P_DATA )
779*4882a593Smuzhiyun #define SMC_SET_E2P_DATA(lp, x) SMC_outl( x, lp, E2P_DATA )
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* MAC register read/write macros */
782*4882a593Smuzhiyun #define SMC_GET_MAC_CSR(lp,a,v) \
783*4882a593Smuzhiyun do { \
784*4882a593Smuzhiyun while (SMC_GET_MAC_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
785*4882a593Smuzhiyun SMC_SET_MAC_CMD((lp),MAC_CSR_CMD_CSR_BUSY_ | \
786*4882a593Smuzhiyun MAC_CSR_CMD_R_NOT_W_ | (a) ); \
787*4882a593Smuzhiyun while (SMC_GET_MAC_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
788*4882a593Smuzhiyun v = SMC_GET_MAC_DATA((lp)); \
789*4882a593Smuzhiyun } while (0)
790*4882a593Smuzhiyun #define SMC_SET_MAC_CSR(lp,a,v) \
791*4882a593Smuzhiyun do { \
792*4882a593Smuzhiyun while (SMC_GET_MAC_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
793*4882a593Smuzhiyun SMC_SET_MAC_DATA((lp), v); \
794*4882a593Smuzhiyun SMC_SET_MAC_CMD((lp), MAC_CSR_CMD_CSR_BUSY_ | (a) ); \
795*4882a593Smuzhiyun while (SMC_GET_MAC_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
796*4882a593Smuzhiyun } while (0)
797*4882a593Smuzhiyun #define SMC_GET_MAC_CR(lp, x) SMC_GET_MAC_CSR( (lp), MAC_CR, x )
798*4882a593Smuzhiyun #define SMC_SET_MAC_CR(lp, x) SMC_SET_MAC_CSR( (lp), MAC_CR, x )
799*4882a593Smuzhiyun #define SMC_GET_ADDRH(lp, x) SMC_GET_MAC_CSR( (lp), ADDRH, x )
800*4882a593Smuzhiyun #define SMC_SET_ADDRH(lp, x) SMC_SET_MAC_CSR( (lp), ADDRH, x )
801*4882a593Smuzhiyun #define SMC_GET_ADDRL(lp, x) SMC_GET_MAC_CSR( (lp), ADDRL, x )
802*4882a593Smuzhiyun #define SMC_SET_ADDRL(lp, x) SMC_SET_MAC_CSR( (lp), ADDRL, x )
803*4882a593Smuzhiyun #define SMC_GET_HASHH(lp, x) SMC_GET_MAC_CSR( (lp), HASHH, x )
804*4882a593Smuzhiyun #define SMC_SET_HASHH(lp, x) SMC_SET_MAC_CSR( (lp), HASHH, x )
805*4882a593Smuzhiyun #define SMC_GET_HASHL(lp, x) SMC_GET_MAC_CSR( (lp), HASHL, x )
806*4882a593Smuzhiyun #define SMC_SET_HASHL(lp, x) SMC_SET_MAC_CSR( (lp), HASHL, x )
807*4882a593Smuzhiyun #define SMC_GET_MII_ACC(lp, x) SMC_GET_MAC_CSR( (lp), MII_ACC, x )
808*4882a593Smuzhiyun #define SMC_SET_MII_ACC(lp, x) SMC_SET_MAC_CSR( (lp), MII_ACC, x )
809*4882a593Smuzhiyun #define SMC_GET_MII_DATA(lp, x) SMC_GET_MAC_CSR( (lp), MII_DATA, x )
810*4882a593Smuzhiyun #define SMC_SET_MII_DATA(lp, x) SMC_SET_MAC_CSR( (lp), MII_DATA, x )
811*4882a593Smuzhiyun #define SMC_GET_FLOW(lp, x) SMC_GET_MAC_CSR( (lp), FLOW, x )
812*4882a593Smuzhiyun #define SMC_SET_FLOW(lp, x) SMC_SET_MAC_CSR( (lp), FLOW, x )
813*4882a593Smuzhiyun #define SMC_GET_VLAN1(lp, x) SMC_GET_MAC_CSR( (lp), VLAN1, x )
814*4882a593Smuzhiyun #define SMC_SET_VLAN1(lp, x) SMC_SET_MAC_CSR( (lp), VLAN1, x )
815*4882a593Smuzhiyun #define SMC_GET_VLAN2(lp, x) SMC_GET_MAC_CSR( (lp), VLAN2, x )
816*4882a593Smuzhiyun #define SMC_SET_VLAN2(lp, x) SMC_SET_MAC_CSR( (lp), VLAN2, x )
817*4882a593Smuzhiyun #define SMC_SET_WUFF(lp, x) SMC_SET_MAC_CSR( (lp), WUFF, x )
818*4882a593Smuzhiyun #define SMC_GET_WUCSR(lp, x) SMC_GET_MAC_CSR( (lp), WUCSR, x )
819*4882a593Smuzhiyun #define SMC_SET_WUCSR(lp, x) SMC_SET_MAC_CSR( (lp), WUCSR, x )
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* PHY register read/write macros */
822*4882a593Smuzhiyun #define SMC_GET_MII(lp,a,phy,v) \
823*4882a593Smuzhiyun do { \
824*4882a593Smuzhiyun u32 __v; \
825*4882a593Smuzhiyun do { \
826*4882a593Smuzhiyun SMC_GET_MII_ACC((lp), __v); \
827*4882a593Smuzhiyun } while ( __v & MII_ACC_MII_BUSY_ ); \
828*4882a593Smuzhiyun SMC_SET_MII_ACC( (lp), ((phy)<<11) | ((a)<<6) | \
829*4882a593Smuzhiyun MII_ACC_MII_BUSY_); \
830*4882a593Smuzhiyun do { \
831*4882a593Smuzhiyun SMC_GET_MII_ACC( (lp), __v); \
832*4882a593Smuzhiyun } while ( __v & MII_ACC_MII_BUSY_ ); \
833*4882a593Smuzhiyun SMC_GET_MII_DATA((lp), v); \
834*4882a593Smuzhiyun } while (0)
835*4882a593Smuzhiyun #define SMC_SET_MII(lp,a,phy,v) \
836*4882a593Smuzhiyun do { \
837*4882a593Smuzhiyun u32 __v; \
838*4882a593Smuzhiyun do { \
839*4882a593Smuzhiyun SMC_GET_MII_ACC((lp), __v); \
840*4882a593Smuzhiyun } while ( __v & MII_ACC_MII_BUSY_ ); \
841*4882a593Smuzhiyun SMC_SET_MII_DATA((lp), v); \
842*4882a593Smuzhiyun SMC_SET_MII_ACC( (lp), ((phy)<<11) | ((a)<<6) | \
843*4882a593Smuzhiyun MII_ACC_MII_BUSY_ | \
844*4882a593Smuzhiyun MII_ACC_MII_WRITE_ ); \
845*4882a593Smuzhiyun do { \
846*4882a593Smuzhiyun SMC_GET_MII_ACC((lp), __v); \
847*4882a593Smuzhiyun } while ( __v & MII_ACC_MII_BUSY_ ); \
848*4882a593Smuzhiyun } while (0)
849*4882a593Smuzhiyun #define SMC_GET_PHY_BMCR(lp,phy,x) SMC_GET_MII( (lp), MII_BMCR, phy, x )
850*4882a593Smuzhiyun #define SMC_SET_PHY_BMCR(lp,phy,x) SMC_SET_MII( (lp), MII_BMCR, phy, x )
851*4882a593Smuzhiyun #define SMC_GET_PHY_BMSR(lp,phy,x) SMC_GET_MII( (lp), MII_BMSR, phy, x )
852*4882a593Smuzhiyun #define SMC_GET_PHY_ID1(lp,phy,x) SMC_GET_MII( (lp), MII_PHYSID1, phy, x )
853*4882a593Smuzhiyun #define SMC_GET_PHY_ID2(lp,phy,x) SMC_GET_MII( (lp), MII_PHYSID2, phy, x )
854*4882a593Smuzhiyun #define SMC_GET_PHY_MII_ADV(lp,phy,x) SMC_GET_MII( (lp), MII_ADVERTISE, phy, x )
855*4882a593Smuzhiyun #define SMC_SET_PHY_MII_ADV(lp,phy,x) SMC_SET_MII( (lp), MII_ADVERTISE, phy, x )
856*4882a593Smuzhiyun #define SMC_GET_PHY_MII_LPA(lp,phy,x) SMC_GET_MII( (lp), MII_LPA, phy, x )
857*4882a593Smuzhiyun #define SMC_SET_PHY_MII_LPA(lp,phy,x) SMC_SET_MII( (lp), MII_LPA, phy, x )
858*4882a593Smuzhiyun #define SMC_GET_PHY_CTRL_STS(lp,phy,x) SMC_GET_MII( (lp), PHY_MODE_CTRL_STS, phy, x )
859*4882a593Smuzhiyun #define SMC_SET_PHY_CTRL_STS(lp,phy,x) SMC_SET_MII( (lp), PHY_MODE_CTRL_STS, phy, x )
860*4882a593Smuzhiyun #define SMC_GET_PHY_INT_SRC(lp,phy,x) SMC_GET_MII( (lp), PHY_INT_SRC, phy, x )
861*4882a593Smuzhiyun #define SMC_SET_PHY_INT_SRC(lp,phy,x) SMC_SET_MII( (lp), PHY_INT_SRC, phy, x )
862*4882a593Smuzhiyun #define SMC_GET_PHY_INT_MASK(lp,phy,x) SMC_GET_MII( (lp), PHY_INT_MASK, phy, x )
863*4882a593Smuzhiyun #define SMC_SET_PHY_INT_MASK(lp,phy,x) SMC_SET_MII( (lp), PHY_INT_MASK, phy, x )
864*4882a593Smuzhiyun #define SMC_GET_PHY_SPECIAL(lp,phy,x) SMC_GET_MII( (lp), PHY_SPECIAL, phy, x )
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun /* Misc read/write macros */
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun #ifndef SMC_GET_MAC_ADDR
871*4882a593Smuzhiyun #define SMC_GET_MAC_ADDR(lp, addr) \
872*4882a593Smuzhiyun do { \
873*4882a593Smuzhiyun unsigned int __v; \
874*4882a593Smuzhiyun \
875*4882a593Smuzhiyun SMC_GET_MAC_CSR((lp), ADDRL, __v); \
876*4882a593Smuzhiyun addr[0] = __v; addr[1] = __v >> 8; \
877*4882a593Smuzhiyun addr[2] = __v >> 16; addr[3] = __v >> 24; \
878*4882a593Smuzhiyun SMC_GET_MAC_CSR((lp), ADDRH, __v); \
879*4882a593Smuzhiyun addr[4] = __v; addr[5] = __v >> 8; \
880*4882a593Smuzhiyun } while (0)
881*4882a593Smuzhiyun #endif
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun #define SMC_SET_MAC_ADDR(lp, addr) \
884*4882a593Smuzhiyun do { \
885*4882a593Smuzhiyun SMC_SET_MAC_CSR((lp), ADDRL, \
886*4882a593Smuzhiyun addr[0] | \
887*4882a593Smuzhiyun (addr[1] << 8) | \
888*4882a593Smuzhiyun (addr[2] << 16) | \
889*4882a593Smuzhiyun (addr[3] << 24)); \
890*4882a593Smuzhiyun SMC_SET_MAC_CSR((lp), ADDRH, addr[4]|(addr[5] << 8));\
891*4882a593Smuzhiyun } while (0)
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun #define SMC_WRITE_EEPROM_CMD(lp, cmd, addr) \
895*4882a593Smuzhiyun do { \
896*4882a593Smuzhiyun while (SMC_GET_E2P_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
897*4882a593Smuzhiyun SMC_SET_MAC_CMD((lp), MAC_CSR_CMD_R_NOT_W_ | a ); \
898*4882a593Smuzhiyun while (SMC_GET_MAC_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
899*4882a593Smuzhiyun } while (0)
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun #endif /* _SMC911X_H_ */
902