1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Silan SC92031 PCI Fast Ethernet Adapter driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Based on vendor drivers:
5*4882a593Smuzhiyun * Silan Fast Ethernet Netcard Driver:
6*4882a593Smuzhiyun * MODULE_AUTHOR ("gaoyonghong");
7*4882a593Smuzhiyun * MODULE_DESCRIPTION ("SILAN Fast Ethernet driver");
8*4882a593Smuzhiyun * MODULE_LICENSE("GPL");
9*4882a593Smuzhiyun * 8139D Fast Ethernet driver:
10*4882a593Smuzhiyun * (C) 2002 by gaoyonghong
11*4882a593Smuzhiyun * MODULE_AUTHOR ("gaoyonghong");
12*4882a593Smuzhiyun * MODULE_DESCRIPTION ("Rsltek 8139D PCI Fast Ethernet Adapter driver");
13*4882a593Smuzhiyun * MODULE_LICENSE("GPL");
14*4882a593Smuzhiyun * Both are almost identical and seem to be based on pci-skeleton.c
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Rewritten for 2.6 by Cesar Eduardo Barros
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * A datasheet for this chip can be found at
19*4882a593Smuzhiyun * http://www.silan.com.cn/english/product/pdf/SC92031AY.pdf
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Note about set_mac_address: I don't know how to change the hardware
23*4882a593Smuzhiyun * matching, so you need to enable IFF_PROMISC when using it.
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/interrupt.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/kernel.h>
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <linux/pci.h>
31*4882a593Smuzhiyun #include <linux/dma-mapping.h>
32*4882a593Smuzhiyun #include <linux/netdevice.h>
33*4882a593Smuzhiyun #include <linux/etherdevice.h>
34*4882a593Smuzhiyun #include <linux/ethtool.h>
35*4882a593Smuzhiyun #include <linux/mii.h>
36*4882a593Smuzhiyun #include <linux/crc32.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <asm/irq.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define SC92031_NAME "sc92031"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* BAR 0 is MMIO, BAR 1 is PIO */
43*4882a593Smuzhiyun #define SC92031_USE_PIO 0
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast). */
46*4882a593Smuzhiyun static int multicast_filter_limit = 64;
47*4882a593Smuzhiyun module_param(multicast_filter_limit, int, 0);
48*4882a593Smuzhiyun MODULE_PARM_DESC(multicast_filter_limit,
49*4882a593Smuzhiyun "Maximum number of filtered multicast addresses");
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static int media;
52*4882a593Smuzhiyun module_param(media, int, 0);
53*4882a593Smuzhiyun MODULE_PARM_DESC(media, "Media type (0x00 = autodetect,"
54*4882a593Smuzhiyun " 0x01 = 10M half, 0x02 = 10M full,"
55*4882a593Smuzhiyun " 0x04 = 100M half, 0x08 = 100M full)");
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Size of the in-memory receive ring. */
58*4882a593Smuzhiyun #define RX_BUF_LEN_IDX 3 /* 0==8K, 1==16K, 2==32K, 3==64K ,4==128K*/
59*4882a593Smuzhiyun #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Number of Tx descriptor registers. */
62*4882a593Smuzhiyun #define NUM_TX_DESC 4
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* max supported ethernet frame size -- must be at least (dev->mtu+14+4).*/
65*4882a593Smuzhiyun #define MAX_ETH_FRAME_SIZE 1536
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Size of the Tx bounce buffers -- must be at least (dev->mtu+14+4). */
68*4882a593Smuzhiyun #define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
69*4882a593Smuzhiyun #define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
72*4882a593Smuzhiyun #define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Time in jiffies before concluding the transmitter is hung. */
75*4882a593Smuzhiyun #define TX_TIMEOUT (4*HZ)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define SILAN_STATS_NUM 2 /* number of ETHTOOL_GSTATS */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* media options */
80*4882a593Smuzhiyun #define AUTOSELECT 0x00
81*4882a593Smuzhiyun #define M10_HALF 0x01
82*4882a593Smuzhiyun #define M10_FULL 0x02
83*4882a593Smuzhiyun #define M100_HALF 0x04
84*4882a593Smuzhiyun #define M100_FULL 0x08
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Symbolic offsets to registers. */
87*4882a593Smuzhiyun enum silan_registers {
88*4882a593Smuzhiyun Config0 = 0x00, // Config0
89*4882a593Smuzhiyun Config1 = 0x04, // Config1
90*4882a593Smuzhiyun RxBufWPtr = 0x08, // Rx buffer writer poiter
91*4882a593Smuzhiyun IntrStatus = 0x0C, // Interrupt status
92*4882a593Smuzhiyun IntrMask = 0x10, // Interrupt mask
93*4882a593Smuzhiyun RxbufAddr = 0x14, // Rx buffer start address
94*4882a593Smuzhiyun RxBufRPtr = 0x18, // Rx buffer read pointer
95*4882a593Smuzhiyun Txstatusall = 0x1C, // Transmit status of all descriptors
96*4882a593Smuzhiyun TxStatus0 = 0x20, // Transmit status (Four 32bit registers).
97*4882a593Smuzhiyun TxAddr0 = 0x30, // Tx descriptors (also four 32bit).
98*4882a593Smuzhiyun RxConfig = 0x40, // Rx configuration
99*4882a593Smuzhiyun MAC0 = 0x44, // Ethernet hardware address.
100*4882a593Smuzhiyun MAR0 = 0x4C, // Multicast filter.
101*4882a593Smuzhiyun RxStatus0 = 0x54, // Rx status
102*4882a593Smuzhiyun TxConfig = 0x5C, // Tx configuration
103*4882a593Smuzhiyun PhyCtrl = 0x60, // physical control
104*4882a593Smuzhiyun FlowCtrlConfig = 0x64, // flow control
105*4882a593Smuzhiyun Miicmd0 = 0x68, // Mii command0 register
106*4882a593Smuzhiyun Miicmd1 = 0x6C, // Mii command1 register
107*4882a593Smuzhiyun Miistatus = 0x70, // Mii status register
108*4882a593Smuzhiyun Timercnt = 0x74, // Timer counter register
109*4882a593Smuzhiyun TimerIntr = 0x78, // Timer interrupt register
110*4882a593Smuzhiyun PMConfig = 0x7C, // Power Manager configuration
111*4882a593Smuzhiyun CRC0 = 0x80, // Power Manager CRC ( Two 32bit regisers)
112*4882a593Smuzhiyun Wakeup0 = 0x88, // power Manager wakeup( Eight 64bit regiser)
113*4882a593Smuzhiyun LSBCRC0 = 0xC8, // power Manager LSBCRC(Two 32bit regiser)
114*4882a593Smuzhiyun TestD0 = 0xD0,
115*4882a593Smuzhiyun TestD4 = 0xD4,
116*4882a593Smuzhiyun TestD8 = 0xD8,
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define MII_JAB 16
120*4882a593Smuzhiyun #define MII_OutputStatus 24
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define PHY_16_JAB_ENB 0x1000
123*4882a593Smuzhiyun #define PHY_16_PORT_ENB 0x1
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun enum IntrStatusBits {
126*4882a593Smuzhiyun LinkFail = 0x80000000,
127*4882a593Smuzhiyun LinkOK = 0x40000000,
128*4882a593Smuzhiyun TimeOut = 0x20000000,
129*4882a593Smuzhiyun RxOverflow = 0x0040,
130*4882a593Smuzhiyun RxOK = 0x0020,
131*4882a593Smuzhiyun TxOK = 0x0001,
132*4882a593Smuzhiyun IntrBits = LinkFail|LinkOK|TimeOut|RxOverflow|RxOK|TxOK,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun enum TxStatusBits {
136*4882a593Smuzhiyun TxCarrierLost = 0x20000000,
137*4882a593Smuzhiyun TxAborted = 0x10000000,
138*4882a593Smuzhiyun TxOutOfWindow = 0x08000000,
139*4882a593Smuzhiyun TxNccShift = 22,
140*4882a593Smuzhiyun EarlyTxThresShift = 16,
141*4882a593Smuzhiyun TxStatOK = 0x8000,
142*4882a593Smuzhiyun TxUnderrun = 0x4000,
143*4882a593Smuzhiyun TxOwn = 0x2000,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun enum RxStatusBits {
147*4882a593Smuzhiyun RxStatesOK = 0x80000,
148*4882a593Smuzhiyun RxBadAlign = 0x40000,
149*4882a593Smuzhiyun RxHugeFrame = 0x20000,
150*4882a593Smuzhiyun RxSmallFrame = 0x10000,
151*4882a593Smuzhiyun RxCRCOK = 0x8000,
152*4882a593Smuzhiyun RxCrlFrame = 0x4000,
153*4882a593Smuzhiyun Rx_Broadcast = 0x2000,
154*4882a593Smuzhiyun Rx_Multicast = 0x1000,
155*4882a593Smuzhiyun RxAddrMatch = 0x0800,
156*4882a593Smuzhiyun MiiErr = 0x0400,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun enum RxConfigBits {
160*4882a593Smuzhiyun RxFullDx = 0x80000000,
161*4882a593Smuzhiyun RxEnb = 0x40000000,
162*4882a593Smuzhiyun RxSmall = 0x20000000,
163*4882a593Smuzhiyun RxHuge = 0x10000000,
164*4882a593Smuzhiyun RxErr = 0x08000000,
165*4882a593Smuzhiyun RxAllphys = 0x04000000,
166*4882a593Smuzhiyun RxMulticast = 0x02000000,
167*4882a593Smuzhiyun RxBroadcast = 0x01000000,
168*4882a593Smuzhiyun RxLoopBack = (1 << 23) | (1 << 22),
169*4882a593Smuzhiyun LowThresholdShift = 12,
170*4882a593Smuzhiyun HighThresholdShift = 2,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun enum TxConfigBits {
174*4882a593Smuzhiyun TxFullDx = 0x80000000,
175*4882a593Smuzhiyun TxEnb = 0x40000000,
176*4882a593Smuzhiyun TxEnbPad = 0x20000000,
177*4882a593Smuzhiyun TxEnbHuge = 0x10000000,
178*4882a593Smuzhiyun TxEnbFCS = 0x08000000,
179*4882a593Smuzhiyun TxNoBackOff = 0x04000000,
180*4882a593Smuzhiyun TxEnbPrem = 0x02000000,
181*4882a593Smuzhiyun TxCareLostCrs = 0x1000000,
182*4882a593Smuzhiyun TxExdCollNum = 0xf00000,
183*4882a593Smuzhiyun TxDataRate = 0x80000,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun enum PhyCtrlconfigbits {
187*4882a593Smuzhiyun PhyCtrlAne = 0x80000000,
188*4882a593Smuzhiyun PhyCtrlSpd100 = 0x40000000,
189*4882a593Smuzhiyun PhyCtrlSpd10 = 0x20000000,
190*4882a593Smuzhiyun PhyCtrlPhyBaseAddr = 0x1f000000,
191*4882a593Smuzhiyun PhyCtrlDux = 0x800000,
192*4882a593Smuzhiyun PhyCtrlReset = 0x400000,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun enum FlowCtrlConfigBits {
196*4882a593Smuzhiyun FlowCtrlFullDX = 0x80000000,
197*4882a593Smuzhiyun FlowCtrlEnb = 0x40000000,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun enum Config0Bits {
201*4882a593Smuzhiyun Cfg0_Reset = 0x80000000,
202*4882a593Smuzhiyun Cfg0_Anaoff = 0x40000000,
203*4882a593Smuzhiyun Cfg0_LDPS = 0x20000000,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun enum Config1Bits {
207*4882a593Smuzhiyun Cfg1_EarlyRx = 1 << 31,
208*4882a593Smuzhiyun Cfg1_EarlyTx = 1 << 30,
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun //rx buffer size
211*4882a593Smuzhiyun Cfg1_Rcv8K = 0x0,
212*4882a593Smuzhiyun Cfg1_Rcv16K = 0x1,
213*4882a593Smuzhiyun Cfg1_Rcv32K = 0x3,
214*4882a593Smuzhiyun Cfg1_Rcv64K = 0x7,
215*4882a593Smuzhiyun Cfg1_Rcv128K = 0xf,
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun enum MiiCmd0Bits {
219*4882a593Smuzhiyun Mii_Divider = 0x20000000,
220*4882a593Smuzhiyun Mii_WRITE = 0x400000,
221*4882a593Smuzhiyun Mii_READ = 0x200000,
222*4882a593Smuzhiyun Mii_SCAN = 0x100000,
223*4882a593Smuzhiyun Mii_Tamod = 0x80000,
224*4882a593Smuzhiyun Mii_Drvmod = 0x40000,
225*4882a593Smuzhiyun Mii_mdc = 0x20000,
226*4882a593Smuzhiyun Mii_mdoen = 0x10000,
227*4882a593Smuzhiyun Mii_mdo = 0x8000,
228*4882a593Smuzhiyun Mii_mdi = 0x4000,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun enum MiiStatusBits {
232*4882a593Smuzhiyun Mii_StatusBusy = 0x80000000,
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun enum PMConfigBits {
236*4882a593Smuzhiyun PM_Enable = 1 << 31,
237*4882a593Smuzhiyun PM_LongWF = 1 << 30,
238*4882a593Smuzhiyun PM_Magic = 1 << 29,
239*4882a593Smuzhiyun PM_LANWake = 1 << 28,
240*4882a593Smuzhiyun PM_LWPTN = (1 << 27 | 1<< 26),
241*4882a593Smuzhiyun PM_LinkUp = 1 << 25,
242*4882a593Smuzhiyun PM_WakeUp = 1 << 24,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Locking rules:
246*4882a593Smuzhiyun * priv->lock protects most of the fields of priv and most of the
247*4882a593Smuzhiyun * hardware registers. It does not have to protect against softirqs
248*4882a593Smuzhiyun * between sc92031_disable_interrupts and sc92031_enable_interrupts;
249*4882a593Smuzhiyun * it also does not need to be used in ->open and ->stop while the
250*4882a593Smuzhiyun * device interrupts are off.
251*4882a593Smuzhiyun * Not having to protect against softirqs is very useful due to heavy
252*4882a593Smuzhiyun * use of mdelay() at _sc92031_reset.
253*4882a593Smuzhiyun * Functions prefixed with _sc92031_ must be called with the lock held;
254*4882a593Smuzhiyun * functions prefixed with sc92031_ must be called without the lock held.
255*4882a593Smuzhiyun */
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Locking rules for the interrupt:
258*4882a593Smuzhiyun * - the interrupt and the tasklet never run at the same time
259*4882a593Smuzhiyun * - neither run between sc92031_disable_interrupts and
260*4882a593Smuzhiyun * sc92031_enable_interrupt
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun struct sc92031_priv {
264*4882a593Smuzhiyun spinlock_t lock;
265*4882a593Smuzhiyun /* iomap.h cookie */
266*4882a593Smuzhiyun void __iomem *port_base;
267*4882a593Smuzhiyun /* pci device structure */
268*4882a593Smuzhiyun struct pci_dev *pdev;
269*4882a593Smuzhiyun /* tasklet */
270*4882a593Smuzhiyun struct tasklet_struct tasklet;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* CPU address of rx ring */
273*4882a593Smuzhiyun void *rx_ring;
274*4882a593Smuzhiyun /* PCI address of rx ring */
275*4882a593Smuzhiyun dma_addr_t rx_ring_dma_addr;
276*4882a593Smuzhiyun /* PCI address of rx ring read pointer */
277*4882a593Smuzhiyun dma_addr_t rx_ring_tail;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* tx ring write index */
280*4882a593Smuzhiyun unsigned tx_head;
281*4882a593Smuzhiyun /* tx ring read index */
282*4882a593Smuzhiyun unsigned tx_tail;
283*4882a593Smuzhiyun /* CPU address of tx bounce buffer */
284*4882a593Smuzhiyun void *tx_bufs;
285*4882a593Smuzhiyun /* PCI address of tx bounce buffer */
286*4882a593Smuzhiyun dma_addr_t tx_bufs_dma_addr;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* copies of some hardware registers */
289*4882a593Smuzhiyun u32 intr_status;
290*4882a593Smuzhiyun atomic_t intr_mask;
291*4882a593Smuzhiyun u32 rx_config;
292*4882a593Smuzhiyun u32 tx_config;
293*4882a593Smuzhiyun u32 pm_config;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* copy of some flags from dev->flags */
296*4882a593Smuzhiyun unsigned int mc_flags;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* for ETHTOOL_GSTATS */
299*4882a593Smuzhiyun u64 tx_timeouts;
300*4882a593Smuzhiyun u64 rx_loss;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* for dev->get_stats */
303*4882a593Smuzhiyun long rx_value;
304*4882a593Smuzhiyun struct net_device *ndev;
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* I don't know which registers can be safely read; however, I can guess
308*4882a593Smuzhiyun * MAC0 is one of them. */
_sc92031_dummy_read(void __iomem * port_base)309*4882a593Smuzhiyun static inline void _sc92031_dummy_read(void __iomem *port_base)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun ioread32(port_base + MAC0);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
_sc92031_mii_wait(void __iomem * port_base)314*4882a593Smuzhiyun static u32 _sc92031_mii_wait(void __iomem *port_base)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun u32 mii_status;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun do {
319*4882a593Smuzhiyun udelay(10);
320*4882a593Smuzhiyun mii_status = ioread32(port_base + Miistatus);
321*4882a593Smuzhiyun } while (mii_status & Mii_StatusBusy);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return mii_status;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
_sc92031_mii_cmd(void __iomem * port_base,u32 cmd0,u32 cmd1)326*4882a593Smuzhiyun static u32 _sc92031_mii_cmd(void __iomem *port_base, u32 cmd0, u32 cmd1)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun iowrite32(Mii_Divider, port_base + Miicmd0);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun _sc92031_mii_wait(port_base);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun iowrite32(cmd1, port_base + Miicmd1);
333*4882a593Smuzhiyun iowrite32(Mii_Divider | cmd0, port_base + Miicmd0);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return _sc92031_mii_wait(port_base);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
_sc92031_mii_scan(void __iomem * port_base)338*4882a593Smuzhiyun static void _sc92031_mii_scan(void __iomem *port_base)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun _sc92031_mii_cmd(port_base, Mii_SCAN, 0x1 << 6);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
_sc92031_mii_read(void __iomem * port_base,unsigned reg)343*4882a593Smuzhiyun static u16 _sc92031_mii_read(void __iomem *port_base, unsigned reg)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun return _sc92031_mii_cmd(port_base, Mii_READ, reg << 6) >> 13;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
_sc92031_mii_write(void __iomem * port_base,unsigned reg,u16 val)348*4882a593Smuzhiyun static void _sc92031_mii_write(void __iomem *port_base, unsigned reg, u16 val)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun _sc92031_mii_cmd(port_base, Mii_WRITE, (reg << 6) | ((u32)val << 11));
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
sc92031_disable_interrupts(struct net_device * dev)353*4882a593Smuzhiyun static void sc92031_disable_interrupts(struct net_device *dev)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
356*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* tell the tasklet/interrupt not to enable interrupts */
359*4882a593Smuzhiyun atomic_set(&priv->intr_mask, 0);
360*4882a593Smuzhiyun wmb();
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* stop interrupts */
363*4882a593Smuzhiyun iowrite32(0, port_base + IntrMask);
364*4882a593Smuzhiyun _sc92031_dummy_read(port_base);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* wait for any concurrent interrupt/tasklet to finish */
367*4882a593Smuzhiyun synchronize_irq(priv->pdev->irq);
368*4882a593Smuzhiyun tasklet_disable(&priv->tasklet);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
sc92031_enable_interrupts(struct net_device * dev)371*4882a593Smuzhiyun static void sc92031_enable_interrupts(struct net_device *dev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
374*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun tasklet_enable(&priv->tasklet);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun atomic_set(&priv->intr_mask, IntrBits);
379*4882a593Smuzhiyun wmb();
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun iowrite32(IntrBits, port_base + IntrMask);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
_sc92031_disable_tx_rx(struct net_device * dev)384*4882a593Smuzhiyun static void _sc92031_disable_tx_rx(struct net_device *dev)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
387*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun priv->rx_config &= ~RxEnb;
390*4882a593Smuzhiyun priv->tx_config &= ~TxEnb;
391*4882a593Smuzhiyun iowrite32(priv->rx_config, port_base + RxConfig);
392*4882a593Smuzhiyun iowrite32(priv->tx_config, port_base + TxConfig);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
_sc92031_enable_tx_rx(struct net_device * dev)395*4882a593Smuzhiyun static void _sc92031_enable_tx_rx(struct net_device *dev)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
398*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun priv->rx_config |= RxEnb;
401*4882a593Smuzhiyun priv->tx_config |= TxEnb;
402*4882a593Smuzhiyun iowrite32(priv->rx_config, port_base + RxConfig);
403*4882a593Smuzhiyun iowrite32(priv->tx_config, port_base + TxConfig);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
_sc92031_tx_clear(struct net_device * dev)406*4882a593Smuzhiyun static void _sc92031_tx_clear(struct net_device *dev)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun while (priv->tx_head - priv->tx_tail > 0) {
411*4882a593Smuzhiyun priv->tx_tail++;
412*4882a593Smuzhiyun dev->stats.tx_dropped++;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun priv->tx_head = priv->tx_tail = 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
_sc92031_set_mar(struct net_device * dev)417*4882a593Smuzhiyun static void _sc92031_set_mar(struct net_device *dev)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
420*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
421*4882a593Smuzhiyun u32 mar0 = 0, mar1 = 0;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun if ((dev->flags & IFF_PROMISC) ||
424*4882a593Smuzhiyun netdev_mc_count(dev) > multicast_filter_limit ||
425*4882a593Smuzhiyun (dev->flags & IFF_ALLMULTI))
426*4882a593Smuzhiyun mar0 = mar1 = 0xffffffff;
427*4882a593Smuzhiyun else if (dev->flags & IFF_MULTICAST) {
428*4882a593Smuzhiyun struct netdev_hw_addr *ha;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
431*4882a593Smuzhiyun u32 crc;
432*4882a593Smuzhiyun unsigned bit = 0;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun crc = ~ether_crc(ETH_ALEN, ha->addr);
435*4882a593Smuzhiyun crc >>= 24;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (crc & 0x01) bit |= 0x02;
438*4882a593Smuzhiyun if (crc & 0x02) bit |= 0x01;
439*4882a593Smuzhiyun if (crc & 0x10) bit |= 0x20;
440*4882a593Smuzhiyun if (crc & 0x20) bit |= 0x10;
441*4882a593Smuzhiyun if (crc & 0x40) bit |= 0x08;
442*4882a593Smuzhiyun if (crc & 0x80) bit |= 0x04;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (bit > 31)
445*4882a593Smuzhiyun mar0 |= 0x1 << (bit - 32);
446*4882a593Smuzhiyun else
447*4882a593Smuzhiyun mar1 |= 0x1 << bit;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun iowrite32(mar0, port_base + MAR0);
452*4882a593Smuzhiyun iowrite32(mar1, port_base + MAR0 + 4);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
_sc92031_set_rx_config(struct net_device * dev)455*4882a593Smuzhiyun static void _sc92031_set_rx_config(struct net_device *dev)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
458*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
459*4882a593Smuzhiyun unsigned int old_mc_flags;
460*4882a593Smuzhiyun u32 rx_config_bits = 0;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun old_mc_flags = priv->mc_flags;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC)
465*4882a593Smuzhiyun rx_config_bits |= RxSmall | RxHuge | RxErr | RxBroadcast
466*4882a593Smuzhiyun | RxMulticast | RxAllphys;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (dev->flags & (IFF_ALLMULTI | IFF_MULTICAST))
469*4882a593Smuzhiyun rx_config_bits |= RxMulticast;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (dev->flags & IFF_BROADCAST)
472*4882a593Smuzhiyun rx_config_bits |= RxBroadcast;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun priv->rx_config &= ~(RxSmall | RxHuge | RxErr | RxBroadcast
475*4882a593Smuzhiyun | RxMulticast | RxAllphys);
476*4882a593Smuzhiyun priv->rx_config |= rx_config_bits;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun priv->mc_flags = dev->flags & (IFF_PROMISC | IFF_ALLMULTI
479*4882a593Smuzhiyun | IFF_MULTICAST | IFF_BROADCAST);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (netif_carrier_ok(dev) && priv->mc_flags != old_mc_flags)
482*4882a593Smuzhiyun iowrite32(priv->rx_config, port_base + RxConfig);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
_sc92031_check_media(struct net_device * dev)485*4882a593Smuzhiyun static bool _sc92031_check_media(struct net_device *dev)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
488*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
489*4882a593Smuzhiyun u16 bmsr;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun bmsr = _sc92031_mii_read(port_base, MII_BMSR);
492*4882a593Smuzhiyun rmb();
493*4882a593Smuzhiyun if (bmsr & BMSR_LSTATUS) {
494*4882a593Smuzhiyun bool speed_100, duplex_full;
495*4882a593Smuzhiyun u32 flow_ctrl_config = 0;
496*4882a593Smuzhiyun u16 output_status = _sc92031_mii_read(port_base,
497*4882a593Smuzhiyun MII_OutputStatus);
498*4882a593Smuzhiyun _sc92031_mii_scan(port_base);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun speed_100 = output_status & 0x2;
501*4882a593Smuzhiyun duplex_full = output_status & 0x4;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* Initial Tx/Rx configuration */
504*4882a593Smuzhiyun priv->rx_config = (0x40 << LowThresholdShift) | (0x1c0 << HighThresholdShift);
505*4882a593Smuzhiyun priv->tx_config = 0x48800000;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* NOTE: vendor driver had dead code here to enable tx padding */
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (!speed_100)
510*4882a593Smuzhiyun priv->tx_config |= 0x80000;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun // configure rx mode
513*4882a593Smuzhiyun _sc92031_set_rx_config(dev);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (duplex_full) {
516*4882a593Smuzhiyun priv->rx_config |= RxFullDx;
517*4882a593Smuzhiyun priv->tx_config |= TxFullDx;
518*4882a593Smuzhiyun flow_ctrl_config = FlowCtrlFullDX | FlowCtrlEnb;
519*4882a593Smuzhiyun } else {
520*4882a593Smuzhiyun priv->rx_config &= ~RxFullDx;
521*4882a593Smuzhiyun priv->tx_config &= ~TxFullDx;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun _sc92031_set_mar(dev);
525*4882a593Smuzhiyun _sc92031_set_rx_config(dev);
526*4882a593Smuzhiyun _sc92031_enable_tx_rx(dev);
527*4882a593Smuzhiyun iowrite32(flow_ctrl_config, port_base + FlowCtrlConfig);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun netif_carrier_on(dev);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun if (printk_ratelimit())
532*4882a593Smuzhiyun printk(KERN_INFO "%s: link up, %sMbps, %s-duplex\n",
533*4882a593Smuzhiyun dev->name,
534*4882a593Smuzhiyun speed_100 ? "100" : "10",
535*4882a593Smuzhiyun duplex_full ? "full" : "half");
536*4882a593Smuzhiyun return true;
537*4882a593Smuzhiyun } else {
538*4882a593Smuzhiyun _sc92031_mii_scan(port_base);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun netif_carrier_off(dev);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun _sc92031_disable_tx_rx(dev);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (printk_ratelimit())
545*4882a593Smuzhiyun printk(KERN_INFO "%s: link down\n", dev->name);
546*4882a593Smuzhiyun return false;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
_sc92031_phy_reset(struct net_device * dev)550*4882a593Smuzhiyun static void _sc92031_phy_reset(struct net_device *dev)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
553*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
554*4882a593Smuzhiyun u32 phy_ctrl;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun phy_ctrl = ioread32(port_base + PhyCtrl);
557*4882a593Smuzhiyun phy_ctrl &= ~(PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10);
558*4882a593Smuzhiyun phy_ctrl |= PhyCtrlAne | PhyCtrlReset;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun switch (media) {
561*4882a593Smuzhiyun default:
562*4882a593Smuzhiyun case AUTOSELECT:
563*4882a593Smuzhiyun phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
564*4882a593Smuzhiyun break;
565*4882a593Smuzhiyun case M10_HALF:
566*4882a593Smuzhiyun phy_ctrl |= PhyCtrlSpd10;
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun case M10_FULL:
569*4882a593Smuzhiyun phy_ctrl |= PhyCtrlDux | PhyCtrlSpd10;
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun case M100_HALF:
572*4882a593Smuzhiyun phy_ctrl |= PhyCtrlSpd100;
573*4882a593Smuzhiyun break;
574*4882a593Smuzhiyun case M100_FULL:
575*4882a593Smuzhiyun phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
576*4882a593Smuzhiyun break;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun iowrite32(phy_ctrl, port_base + PhyCtrl);
580*4882a593Smuzhiyun mdelay(10);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun phy_ctrl &= ~PhyCtrlReset;
583*4882a593Smuzhiyun iowrite32(phy_ctrl, port_base + PhyCtrl);
584*4882a593Smuzhiyun mdelay(1);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun _sc92031_mii_write(port_base, MII_JAB,
587*4882a593Smuzhiyun PHY_16_JAB_ENB | PHY_16_PORT_ENB);
588*4882a593Smuzhiyun _sc92031_mii_scan(port_base);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun netif_carrier_off(dev);
591*4882a593Smuzhiyun netif_stop_queue(dev);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
_sc92031_reset(struct net_device * dev)594*4882a593Smuzhiyun static void _sc92031_reset(struct net_device *dev)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
597*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* disable PM */
600*4882a593Smuzhiyun iowrite32(0, port_base + PMConfig);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* soft reset the chip */
603*4882a593Smuzhiyun iowrite32(Cfg0_Reset, port_base + Config0);
604*4882a593Smuzhiyun mdelay(200);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun iowrite32(0, port_base + Config0);
607*4882a593Smuzhiyun mdelay(10);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* disable interrupts */
610*4882a593Smuzhiyun iowrite32(0, port_base + IntrMask);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* clear multicast address */
613*4882a593Smuzhiyun iowrite32(0, port_base + MAR0);
614*4882a593Smuzhiyun iowrite32(0, port_base + MAR0 + 4);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* init rx ring */
617*4882a593Smuzhiyun iowrite32(priv->rx_ring_dma_addr, port_base + RxbufAddr);
618*4882a593Smuzhiyun priv->rx_ring_tail = priv->rx_ring_dma_addr;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* init tx ring */
621*4882a593Smuzhiyun _sc92031_tx_clear(dev);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* clear old register values */
624*4882a593Smuzhiyun priv->intr_status = 0;
625*4882a593Smuzhiyun atomic_set(&priv->intr_mask, 0);
626*4882a593Smuzhiyun priv->rx_config = 0;
627*4882a593Smuzhiyun priv->tx_config = 0;
628*4882a593Smuzhiyun priv->mc_flags = 0;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* configure rx buffer size */
631*4882a593Smuzhiyun /* NOTE: vendor driver had dead code here to enable early tx/rx */
632*4882a593Smuzhiyun iowrite32(Cfg1_Rcv64K, port_base + Config1);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun _sc92031_phy_reset(dev);
635*4882a593Smuzhiyun _sc92031_check_media(dev);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* calculate rx fifo overflow */
638*4882a593Smuzhiyun priv->rx_value = 0;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* enable PM */
641*4882a593Smuzhiyun iowrite32(priv->pm_config, port_base + PMConfig);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* clear intr register */
644*4882a593Smuzhiyun ioread32(port_base + IntrStatus);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
_sc92031_tx_tasklet(struct net_device * dev)647*4882a593Smuzhiyun static void _sc92031_tx_tasklet(struct net_device *dev)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
650*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun unsigned old_tx_tail;
653*4882a593Smuzhiyun unsigned entry;
654*4882a593Smuzhiyun u32 tx_status;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun old_tx_tail = priv->tx_tail;
657*4882a593Smuzhiyun while (priv->tx_head - priv->tx_tail > 0) {
658*4882a593Smuzhiyun entry = priv->tx_tail % NUM_TX_DESC;
659*4882a593Smuzhiyun tx_status = ioread32(port_base + TxStatus0 + entry * 4);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun if (!(tx_status & (TxStatOK | TxUnderrun | TxAborted)))
662*4882a593Smuzhiyun break;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun priv->tx_tail++;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun if (tx_status & TxStatOK) {
667*4882a593Smuzhiyun dev->stats.tx_bytes += tx_status & 0x1fff;
668*4882a593Smuzhiyun dev->stats.tx_packets++;
669*4882a593Smuzhiyun /* Note: TxCarrierLost is always asserted at 100mbps. */
670*4882a593Smuzhiyun dev->stats.collisions += (tx_status >> 22) & 0xf;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (tx_status & (TxOutOfWindow | TxAborted)) {
674*4882a593Smuzhiyun dev->stats.tx_errors++;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if (tx_status & TxAborted)
677*4882a593Smuzhiyun dev->stats.tx_aborted_errors++;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (tx_status & TxCarrierLost)
680*4882a593Smuzhiyun dev->stats.tx_carrier_errors++;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if (tx_status & TxOutOfWindow)
683*4882a593Smuzhiyun dev->stats.tx_window_errors++;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (tx_status & TxUnderrun)
687*4882a593Smuzhiyun dev->stats.tx_fifo_errors++;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (priv->tx_tail != old_tx_tail)
691*4882a593Smuzhiyun if (netif_queue_stopped(dev))
692*4882a593Smuzhiyun netif_wake_queue(dev);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
_sc92031_rx_tasklet_error(struct net_device * dev,u32 rx_status,unsigned rx_size)695*4882a593Smuzhiyun static void _sc92031_rx_tasklet_error(struct net_device *dev,
696*4882a593Smuzhiyun u32 rx_status, unsigned rx_size)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun if(rx_size > (MAX_ETH_FRAME_SIZE + 4) || rx_size < 16) {
699*4882a593Smuzhiyun dev->stats.rx_errors++;
700*4882a593Smuzhiyun dev->stats.rx_length_errors++;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (!(rx_status & RxStatesOK)) {
704*4882a593Smuzhiyun dev->stats.rx_errors++;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if (rx_status & (RxHugeFrame | RxSmallFrame))
707*4882a593Smuzhiyun dev->stats.rx_length_errors++;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (rx_status & RxBadAlign)
710*4882a593Smuzhiyun dev->stats.rx_frame_errors++;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun if (!(rx_status & RxCRCOK))
713*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
714*4882a593Smuzhiyun } else {
715*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
716*4882a593Smuzhiyun priv->rx_loss++;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
_sc92031_rx_tasklet(struct net_device * dev)720*4882a593Smuzhiyun static void _sc92031_rx_tasklet(struct net_device *dev)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
723*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun dma_addr_t rx_ring_head;
726*4882a593Smuzhiyun unsigned rx_len;
727*4882a593Smuzhiyun unsigned rx_ring_offset;
728*4882a593Smuzhiyun void *rx_ring = priv->rx_ring;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun rx_ring_head = ioread32(port_base + RxBufWPtr);
731*4882a593Smuzhiyun rmb();
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* rx_ring_head is only 17 bits in the RxBufWPtr register.
734*4882a593Smuzhiyun * we need to change it to 32 bits physical address
735*4882a593Smuzhiyun */
736*4882a593Smuzhiyun rx_ring_head &= (dma_addr_t)(RX_BUF_LEN - 1);
737*4882a593Smuzhiyun rx_ring_head |= priv->rx_ring_dma_addr & ~(dma_addr_t)(RX_BUF_LEN - 1);
738*4882a593Smuzhiyun if (rx_ring_head < priv->rx_ring_dma_addr)
739*4882a593Smuzhiyun rx_ring_head += RX_BUF_LEN;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun if (rx_ring_head >= priv->rx_ring_tail)
742*4882a593Smuzhiyun rx_len = rx_ring_head - priv->rx_ring_tail;
743*4882a593Smuzhiyun else
744*4882a593Smuzhiyun rx_len = RX_BUF_LEN - (priv->rx_ring_tail - rx_ring_head);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if (!rx_len)
747*4882a593Smuzhiyun return;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (unlikely(rx_len > RX_BUF_LEN)) {
750*4882a593Smuzhiyun if (printk_ratelimit())
751*4882a593Smuzhiyun printk(KERN_ERR "%s: rx packets length > rx buffer\n",
752*4882a593Smuzhiyun dev->name);
753*4882a593Smuzhiyun return;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun rx_ring_offset = (priv->rx_ring_tail - priv->rx_ring_dma_addr) % RX_BUF_LEN;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun while (rx_len) {
759*4882a593Smuzhiyun u32 rx_status;
760*4882a593Smuzhiyun unsigned rx_size, rx_size_align, pkt_size;
761*4882a593Smuzhiyun struct sk_buff *skb;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun rx_status = le32_to_cpup((__le32 *)(rx_ring + rx_ring_offset));
764*4882a593Smuzhiyun rmb();
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun rx_size = rx_status >> 20;
767*4882a593Smuzhiyun rx_size_align = (rx_size + 3) & ~3; // for 4 bytes aligned
768*4882a593Smuzhiyun pkt_size = rx_size - 4; // Omit the four octet CRC from the length.
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun rx_ring_offset = (rx_ring_offset + 4) % RX_BUF_LEN;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun if (unlikely(rx_status == 0 ||
773*4882a593Smuzhiyun rx_size > (MAX_ETH_FRAME_SIZE + 4) ||
774*4882a593Smuzhiyun rx_size < 16 ||
775*4882a593Smuzhiyun !(rx_status & RxStatesOK))) {
776*4882a593Smuzhiyun _sc92031_rx_tasklet_error(dev, rx_status, rx_size);
777*4882a593Smuzhiyun break;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (unlikely(rx_size_align + 4 > rx_len)) {
781*4882a593Smuzhiyun if (printk_ratelimit())
782*4882a593Smuzhiyun printk(KERN_ERR "%s: rx_len is too small\n", dev->name);
783*4882a593Smuzhiyun break;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun rx_len -= rx_size_align + 4;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun skb = netdev_alloc_skb_ip_align(dev, pkt_size);
789*4882a593Smuzhiyun if (unlikely(!skb)) {
790*4882a593Smuzhiyun if (printk_ratelimit())
791*4882a593Smuzhiyun printk(KERN_ERR "%s: Couldn't allocate a skb_buff for a packet of size %u\n",
792*4882a593Smuzhiyun dev->name, pkt_size);
793*4882a593Smuzhiyun goto next;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if ((rx_ring_offset + pkt_size) > RX_BUF_LEN) {
797*4882a593Smuzhiyun skb_put_data(skb, rx_ring + rx_ring_offset,
798*4882a593Smuzhiyun RX_BUF_LEN - rx_ring_offset);
799*4882a593Smuzhiyun skb_put_data(skb, rx_ring,
800*4882a593Smuzhiyun pkt_size - (RX_BUF_LEN - rx_ring_offset));
801*4882a593Smuzhiyun } else {
802*4882a593Smuzhiyun skb_put_data(skb, rx_ring + rx_ring_offset, pkt_size);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
806*4882a593Smuzhiyun netif_rx(skb);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun dev->stats.rx_bytes += pkt_size;
809*4882a593Smuzhiyun dev->stats.rx_packets++;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (rx_status & Rx_Multicast)
812*4882a593Smuzhiyun dev->stats.multicast++;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun next:
815*4882a593Smuzhiyun rx_ring_offset = (rx_ring_offset + rx_size_align) % RX_BUF_LEN;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun mb();
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun priv->rx_ring_tail = rx_ring_head;
820*4882a593Smuzhiyun iowrite32(priv->rx_ring_tail, port_base + RxBufRPtr);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
_sc92031_link_tasklet(struct net_device * dev)823*4882a593Smuzhiyun static void _sc92031_link_tasklet(struct net_device *dev)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun if (_sc92031_check_media(dev))
826*4882a593Smuzhiyun netif_wake_queue(dev);
827*4882a593Smuzhiyun else {
828*4882a593Smuzhiyun netif_stop_queue(dev);
829*4882a593Smuzhiyun dev->stats.tx_carrier_errors++;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
sc92031_tasklet(struct tasklet_struct * t)833*4882a593Smuzhiyun static void sc92031_tasklet(struct tasklet_struct *t)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun struct sc92031_priv *priv = from_tasklet(priv, t, tasklet);
836*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
837*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
838*4882a593Smuzhiyun u32 intr_status, intr_mask;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun intr_status = priv->intr_status;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun spin_lock(&priv->lock);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun if (unlikely(!netif_running(dev)))
845*4882a593Smuzhiyun goto out;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (intr_status & TxOK)
848*4882a593Smuzhiyun _sc92031_tx_tasklet(dev);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (intr_status & RxOK)
851*4882a593Smuzhiyun _sc92031_rx_tasklet(dev);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (intr_status & RxOverflow)
854*4882a593Smuzhiyun dev->stats.rx_errors++;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if (intr_status & TimeOut) {
857*4882a593Smuzhiyun dev->stats.rx_errors++;
858*4882a593Smuzhiyun dev->stats.rx_length_errors++;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun if (intr_status & (LinkFail | LinkOK))
862*4882a593Smuzhiyun _sc92031_link_tasklet(dev);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun out:
865*4882a593Smuzhiyun intr_mask = atomic_read(&priv->intr_mask);
866*4882a593Smuzhiyun rmb();
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun iowrite32(intr_mask, port_base + IntrMask);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun spin_unlock(&priv->lock);
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
sc92031_interrupt(int irq,void * dev_id)873*4882a593Smuzhiyun static irqreturn_t sc92031_interrupt(int irq, void *dev_id)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun struct net_device *dev = dev_id;
876*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
877*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
878*4882a593Smuzhiyun u32 intr_status, intr_mask;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* mask interrupts before clearing IntrStatus */
881*4882a593Smuzhiyun iowrite32(0, port_base + IntrMask);
882*4882a593Smuzhiyun _sc92031_dummy_read(port_base);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun intr_status = ioread32(port_base + IntrStatus);
885*4882a593Smuzhiyun if (unlikely(intr_status == 0xffffffff))
886*4882a593Smuzhiyun return IRQ_NONE; // hardware has gone missing
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun intr_status &= IntrBits;
889*4882a593Smuzhiyun if (!intr_status)
890*4882a593Smuzhiyun goto out_none;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun priv->intr_status = intr_status;
893*4882a593Smuzhiyun tasklet_schedule(&priv->tasklet);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun return IRQ_HANDLED;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun out_none:
898*4882a593Smuzhiyun intr_mask = atomic_read(&priv->intr_mask);
899*4882a593Smuzhiyun rmb();
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun iowrite32(intr_mask, port_base + IntrMask);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun return IRQ_NONE;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
sc92031_get_stats(struct net_device * dev)906*4882a593Smuzhiyun static struct net_device_stats *sc92031_get_stats(struct net_device *dev)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
909*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun // FIXME I do not understand what is this trying to do.
912*4882a593Smuzhiyun if (netif_running(dev)) {
913*4882a593Smuzhiyun int temp;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /* Update the error count. */
918*4882a593Smuzhiyun temp = (ioread32(port_base + RxStatus0) >> 16) & 0xffff;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun if (temp == 0xffff) {
921*4882a593Smuzhiyun priv->rx_value += temp;
922*4882a593Smuzhiyun dev->stats.rx_fifo_errors = priv->rx_value;
923*4882a593Smuzhiyun } else
924*4882a593Smuzhiyun dev->stats.rx_fifo_errors = temp + priv->rx_value;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun return &dev->stats;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
sc92031_start_xmit(struct sk_buff * skb,struct net_device * dev)932*4882a593Smuzhiyun static netdev_tx_t sc92031_start_xmit(struct sk_buff *skb,
933*4882a593Smuzhiyun struct net_device *dev)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
936*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
937*4882a593Smuzhiyun unsigned len;
938*4882a593Smuzhiyun unsigned entry;
939*4882a593Smuzhiyun u32 tx_status;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun if (unlikely(skb->len > TX_BUF_SIZE)) {
942*4882a593Smuzhiyun dev->stats.tx_dropped++;
943*4882a593Smuzhiyun goto out;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun spin_lock(&priv->lock);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun if (unlikely(!netif_carrier_ok(dev))) {
949*4882a593Smuzhiyun dev->stats.tx_dropped++;
950*4882a593Smuzhiyun goto out_unlock;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun BUG_ON(priv->tx_head - priv->tx_tail >= NUM_TX_DESC);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun entry = priv->tx_head++ % NUM_TX_DESC;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun skb_copy_and_csum_dev(skb, priv->tx_bufs + entry * TX_BUF_SIZE);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun len = skb->len;
960*4882a593Smuzhiyun if (len < ETH_ZLEN) {
961*4882a593Smuzhiyun memset(priv->tx_bufs + entry * TX_BUF_SIZE + len,
962*4882a593Smuzhiyun 0, ETH_ZLEN - len);
963*4882a593Smuzhiyun len = ETH_ZLEN;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun wmb();
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun if (len < 100)
969*4882a593Smuzhiyun tx_status = len;
970*4882a593Smuzhiyun else if (len < 300)
971*4882a593Smuzhiyun tx_status = 0x30000 | len;
972*4882a593Smuzhiyun else
973*4882a593Smuzhiyun tx_status = 0x50000 | len;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun iowrite32(priv->tx_bufs_dma_addr + entry * TX_BUF_SIZE,
976*4882a593Smuzhiyun port_base + TxAddr0 + entry * 4);
977*4882a593Smuzhiyun iowrite32(tx_status, port_base + TxStatus0 + entry * 4);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun if (priv->tx_head - priv->tx_tail >= NUM_TX_DESC)
980*4882a593Smuzhiyun netif_stop_queue(dev);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun out_unlock:
983*4882a593Smuzhiyun spin_unlock(&priv->lock);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun out:
986*4882a593Smuzhiyun dev_consume_skb_any(skb);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun return NETDEV_TX_OK;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
sc92031_open(struct net_device * dev)991*4882a593Smuzhiyun static int sc92031_open(struct net_device *dev)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun int err;
994*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
995*4882a593Smuzhiyun struct pci_dev *pdev = priv->pdev;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun priv->rx_ring = dma_alloc_coherent(&pdev->dev, RX_BUF_LEN,
998*4882a593Smuzhiyun &priv->rx_ring_dma_addr, GFP_KERNEL);
999*4882a593Smuzhiyun if (unlikely(!priv->rx_ring)) {
1000*4882a593Smuzhiyun err = -ENOMEM;
1001*4882a593Smuzhiyun goto out_alloc_rx_ring;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun priv->tx_bufs = dma_alloc_coherent(&pdev->dev, TX_BUF_TOT_LEN,
1005*4882a593Smuzhiyun &priv->tx_bufs_dma_addr, GFP_KERNEL);
1006*4882a593Smuzhiyun if (unlikely(!priv->tx_bufs)) {
1007*4882a593Smuzhiyun err = -ENOMEM;
1008*4882a593Smuzhiyun goto out_alloc_tx_bufs;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun priv->tx_head = priv->tx_tail = 0;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun err = request_irq(pdev->irq, sc92031_interrupt,
1013*4882a593Smuzhiyun IRQF_SHARED, dev->name, dev);
1014*4882a593Smuzhiyun if (unlikely(err < 0))
1015*4882a593Smuzhiyun goto out_request_irq;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun priv->pm_config = 0;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun /* Interrupts already disabled by sc92031_stop or sc92031_probe */
1020*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun _sc92031_reset(dev);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1025*4882a593Smuzhiyun sc92031_enable_interrupts(dev);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun if (netif_carrier_ok(dev))
1028*4882a593Smuzhiyun netif_start_queue(dev);
1029*4882a593Smuzhiyun else
1030*4882a593Smuzhiyun netif_tx_disable(dev);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun return 0;
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun out_request_irq:
1035*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, TX_BUF_TOT_LEN, priv->tx_bufs,
1036*4882a593Smuzhiyun priv->tx_bufs_dma_addr);
1037*4882a593Smuzhiyun out_alloc_tx_bufs:
1038*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, RX_BUF_LEN, priv->rx_ring,
1039*4882a593Smuzhiyun priv->rx_ring_dma_addr);
1040*4882a593Smuzhiyun out_alloc_rx_ring:
1041*4882a593Smuzhiyun return err;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
sc92031_stop(struct net_device * dev)1044*4882a593Smuzhiyun static int sc92031_stop(struct net_device *dev)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1047*4882a593Smuzhiyun struct pci_dev *pdev = priv->pdev;
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun netif_tx_disable(dev);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* Disable interrupts, stop Tx and Rx. */
1052*4882a593Smuzhiyun sc92031_disable_interrupts(dev);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun _sc92031_disable_tx_rx(dev);
1057*4882a593Smuzhiyun _sc92031_tx_clear(dev);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun free_irq(pdev->irq, dev);
1062*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, TX_BUF_TOT_LEN, priv->tx_bufs,
1063*4882a593Smuzhiyun priv->tx_bufs_dma_addr);
1064*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, RX_BUF_LEN, priv->rx_ring,
1065*4882a593Smuzhiyun priv->rx_ring_dma_addr);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun return 0;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
sc92031_set_multicast_list(struct net_device * dev)1070*4882a593Smuzhiyun static void sc92031_set_multicast_list(struct net_device *dev)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun _sc92031_set_mar(dev);
1077*4882a593Smuzhiyun _sc92031_set_rx_config(dev);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
sc92031_tx_timeout(struct net_device * dev,unsigned int txqueue)1082*4882a593Smuzhiyun static void sc92031_tx_timeout(struct net_device *dev, unsigned int txqueue)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun /* Disable interrupts by clearing the interrupt mask.*/
1087*4882a593Smuzhiyun sc92031_disable_interrupts(dev);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun spin_lock(&priv->lock);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun priv->tx_timeouts++;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun _sc92031_reset(dev);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun spin_unlock(&priv->lock);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* enable interrupts */
1098*4882a593Smuzhiyun sc92031_enable_interrupts(dev);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun if (netif_carrier_ok(dev))
1101*4882a593Smuzhiyun netif_wake_queue(dev);
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
sc92031_poll_controller(struct net_device * dev)1105*4882a593Smuzhiyun static void sc92031_poll_controller(struct net_device *dev)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1108*4882a593Smuzhiyun const int irq = priv->pdev->irq;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun disable_irq(irq);
1111*4882a593Smuzhiyun if (sc92031_interrupt(irq, dev) != IRQ_NONE)
1112*4882a593Smuzhiyun sc92031_tasklet(&priv->tasklet);
1113*4882a593Smuzhiyun enable_irq(irq);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun #endif
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun static int
sc92031_ethtool_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)1118*4882a593Smuzhiyun sc92031_ethtool_get_link_ksettings(struct net_device *dev,
1119*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1122*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
1123*4882a593Smuzhiyun u8 phy_address;
1124*4882a593Smuzhiyun u32 phy_ctrl;
1125*4882a593Smuzhiyun u16 output_status;
1126*4882a593Smuzhiyun u32 supported, advertising;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun phy_address = ioread32(port_base + Miicmd1) >> 27;
1131*4882a593Smuzhiyun phy_ctrl = ioread32(port_base + PhyCtrl);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun output_status = _sc92031_mii_read(port_base, MII_OutputStatus);
1134*4882a593Smuzhiyun _sc92031_mii_scan(port_base);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full
1139*4882a593Smuzhiyun | SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full
1140*4882a593Smuzhiyun | SUPPORTED_Autoneg | SUPPORTED_TP | SUPPORTED_MII;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun advertising = ADVERTISED_TP | ADVERTISED_MII;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if ((phy_ctrl & (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
1145*4882a593Smuzhiyun == (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
1146*4882a593Smuzhiyun advertising |= ADVERTISED_Autoneg;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun if ((phy_ctrl & PhyCtrlSpd10) == PhyCtrlSpd10)
1149*4882a593Smuzhiyun advertising |= ADVERTISED_10baseT_Half;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun if ((phy_ctrl & (PhyCtrlSpd10 | PhyCtrlDux))
1152*4882a593Smuzhiyun == (PhyCtrlSpd10 | PhyCtrlDux))
1153*4882a593Smuzhiyun advertising |= ADVERTISED_10baseT_Full;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun if ((phy_ctrl & PhyCtrlSpd100) == PhyCtrlSpd100)
1156*4882a593Smuzhiyun advertising |= ADVERTISED_100baseT_Half;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun if ((phy_ctrl & (PhyCtrlSpd100 | PhyCtrlDux))
1159*4882a593Smuzhiyun == (PhyCtrlSpd100 | PhyCtrlDux))
1160*4882a593Smuzhiyun advertising |= ADVERTISED_100baseT_Full;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun if (phy_ctrl & PhyCtrlAne)
1163*4882a593Smuzhiyun advertising |= ADVERTISED_Autoneg;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun cmd->base.speed = (output_status & 0x2) ? SPEED_100 : SPEED_10;
1166*4882a593Smuzhiyun cmd->base.duplex = (output_status & 0x4) ? DUPLEX_FULL : DUPLEX_HALF;
1167*4882a593Smuzhiyun cmd->base.port = PORT_MII;
1168*4882a593Smuzhiyun cmd->base.phy_address = phy_address;
1169*4882a593Smuzhiyun cmd->base.autoneg = (phy_ctrl & PhyCtrlAne) ?
1170*4882a593Smuzhiyun AUTONEG_ENABLE : AUTONEG_DISABLE;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
1173*4882a593Smuzhiyun supported);
1174*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
1175*4882a593Smuzhiyun advertising);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun return 0;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun static int
sc92031_ethtool_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)1181*4882a593Smuzhiyun sc92031_ethtool_set_link_ksettings(struct net_device *dev,
1182*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1185*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
1186*4882a593Smuzhiyun u32 speed = cmd->base.speed;
1187*4882a593Smuzhiyun u32 phy_ctrl;
1188*4882a593Smuzhiyun u32 old_phy_ctrl;
1189*4882a593Smuzhiyun u32 advertising;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(&advertising,
1192*4882a593Smuzhiyun cmd->link_modes.advertising);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (!(speed == SPEED_10 || speed == SPEED_100))
1195*4882a593Smuzhiyun return -EINVAL;
1196*4882a593Smuzhiyun if (!(cmd->base.duplex == DUPLEX_HALF ||
1197*4882a593Smuzhiyun cmd->base.duplex == DUPLEX_FULL))
1198*4882a593Smuzhiyun return -EINVAL;
1199*4882a593Smuzhiyun if (!(cmd->base.port == PORT_MII))
1200*4882a593Smuzhiyun return -EINVAL;
1201*4882a593Smuzhiyun if (!(cmd->base.phy_address == 0x1f))
1202*4882a593Smuzhiyun return -EINVAL;
1203*4882a593Smuzhiyun if (!(cmd->base.autoneg == AUTONEG_DISABLE ||
1204*4882a593Smuzhiyun cmd->base.autoneg == AUTONEG_ENABLE))
1205*4882a593Smuzhiyun return -EINVAL;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun if (cmd->base.autoneg == AUTONEG_ENABLE) {
1208*4882a593Smuzhiyun if (!(advertising & (ADVERTISED_Autoneg
1209*4882a593Smuzhiyun | ADVERTISED_100baseT_Full
1210*4882a593Smuzhiyun | ADVERTISED_100baseT_Half
1211*4882a593Smuzhiyun | ADVERTISED_10baseT_Full
1212*4882a593Smuzhiyun | ADVERTISED_10baseT_Half)))
1213*4882a593Smuzhiyun return -EINVAL;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun phy_ctrl = PhyCtrlAne;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun // FIXME: I'm not sure what the original code was trying to do
1218*4882a593Smuzhiyun if (advertising & ADVERTISED_Autoneg)
1219*4882a593Smuzhiyun phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
1220*4882a593Smuzhiyun if (advertising & ADVERTISED_100baseT_Full)
1221*4882a593Smuzhiyun phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
1222*4882a593Smuzhiyun if (advertising & ADVERTISED_100baseT_Half)
1223*4882a593Smuzhiyun phy_ctrl |= PhyCtrlSpd100;
1224*4882a593Smuzhiyun if (advertising & ADVERTISED_10baseT_Full)
1225*4882a593Smuzhiyun phy_ctrl |= PhyCtrlSpd10 | PhyCtrlDux;
1226*4882a593Smuzhiyun if (advertising & ADVERTISED_10baseT_Half)
1227*4882a593Smuzhiyun phy_ctrl |= PhyCtrlSpd10;
1228*4882a593Smuzhiyun } else {
1229*4882a593Smuzhiyun // FIXME: Whole branch guessed
1230*4882a593Smuzhiyun phy_ctrl = 0;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if (speed == SPEED_10)
1233*4882a593Smuzhiyun phy_ctrl |= PhyCtrlSpd10;
1234*4882a593Smuzhiyun else /* cmd->speed == SPEED_100 */
1235*4882a593Smuzhiyun phy_ctrl |= PhyCtrlSpd100;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (cmd->base.duplex == DUPLEX_FULL)
1238*4882a593Smuzhiyun phy_ctrl |= PhyCtrlDux;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun old_phy_ctrl = ioread32(port_base + PhyCtrl);
1244*4882a593Smuzhiyun phy_ctrl |= old_phy_ctrl & ~(PhyCtrlAne | PhyCtrlDux
1245*4882a593Smuzhiyun | PhyCtrlSpd100 | PhyCtrlSpd10);
1246*4882a593Smuzhiyun if (phy_ctrl != old_phy_ctrl)
1247*4882a593Smuzhiyun iowrite32(phy_ctrl, port_base + PhyCtrl);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun return 0;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
sc92031_ethtool_get_wol(struct net_device * dev,struct ethtool_wolinfo * wolinfo)1254*4882a593Smuzhiyun static void sc92031_ethtool_get_wol(struct net_device *dev,
1255*4882a593Smuzhiyun struct ethtool_wolinfo *wolinfo)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1258*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
1259*4882a593Smuzhiyun u32 pm_config;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1262*4882a593Smuzhiyun pm_config = ioread32(port_base + PMConfig);
1263*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun // FIXME: Guessed
1266*4882a593Smuzhiyun wolinfo->supported = WAKE_PHY | WAKE_MAGIC
1267*4882a593Smuzhiyun | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
1268*4882a593Smuzhiyun wolinfo->wolopts = 0;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun if (pm_config & PM_LinkUp)
1271*4882a593Smuzhiyun wolinfo->wolopts |= WAKE_PHY;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun if (pm_config & PM_Magic)
1274*4882a593Smuzhiyun wolinfo->wolopts |= WAKE_MAGIC;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun if (pm_config & PM_WakeUp)
1277*4882a593Smuzhiyun // FIXME: Guessed
1278*4882a593Smuzhiyun wolinfo->wolopts |= WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
sc92031_ethtool_set_wol(struct net_device * dev,struct ethtool_wolinfo * wolinfo)1281*4882a593Smuzhiyun static int sc92031_ethtool_set_wol(struct net_device *dev,
1282*4882a593Smuzhiyun struct ethtool_wolinfo *wolinfo)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1285*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
1286*4882a593Smuzhiyun u32 pm_config;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun pm_config = ioread32(port_base + PMConfig)
1291*4882a593Smuzhiyun & ~(PM_LinkUp | PM_Magic | PM_WakeUp);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun if (wolinfo->wolopts & WAKE_PHY)
1294*4882a593Smuzhiyun pm_config |= PM_LinkUp;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun if (wolinfo->wolopts & WAKE_MAGIC)
1297*4882a593Smuzhiyun pm_config |= PM_Magic;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun // FIXME: Guessed
1300*4882a593Smuzhiyun if (wolinfo->wolopts & (WAKE_UCAST | WAKE_MCAST | WAKE_BCAST))
1301*4882a593Smuzhiyun pm_config |= PM_WakeUp;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun priv->pm_config = pm_config;
1304*4882a593Smuzhiyun iowrite32(pm_config, port_base + PMConfig);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun return 0;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
sc92031_ethtool_nway_reset(struct net_device * dev)1311*4882a593Smuzhiyun static int sc92031_ethtool_nway_reset(struct net_device *dev)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun int err = 0;
1314*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1315*4882a593Smuzhiyun void __iomem *port_base = priv->port_base;
1316*4882a593Smuzhiyun u16 bmcr;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun bmcr = _sc92031_mii_read(port_base, MII_BMCR);
1321*4882a593Smuzhiyun if (!(bmcr & BMCR_ANENABLE)) {
1322*4882a593Smuzhiyun err = -EINVAL;
1323*4882a593Smuzhiyun goto out;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun _sc92031_mii_write(port_base, MII_BMCR, bmcr | BMCR_ANRESTART);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun out:
1329*4882a593Smuzhiyun _sc92031_mii_scan(port_base);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun return err;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun static const char sc92031_ethtool_stats_strings[SILAN_STATS_NUM][ETH_GSTRING_LEN] = {
1337*4882a593Smuzhiyun "tx_timeout",
1338*4882a593Smuzhiyun "rx_loss",
1339*4882a593Smuzhiyun };
1340*4882a593Smuzhiyun
sc92031_ethtool_get_strings(struct net_device * dev,u32 stringset,u8 * data)1341*4882a593Smuzhiyun static void sc92031_ethtool_get_strings(struct net_device *dev,
1342*4882a593Smuzhiyun u32 stringset, u8 *data)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun if (stringset == ETH_SS_STATS)
1345*4882a593Smuzhiyun memcpy(data, sc92031_ethtool_stats_strings,
1346*4882a593Smuzhiyun SILAN_STATS_NUM * ETH_GSTRING_LEN);
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
sc92031_ethtool_get_sset_count(struct net_device * dev,int sset)1349*4882a593Smuzhiyun static int sc92031_ethtool_get_sset_count(struct net_device *dev, int sset)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun switch (sset) {
1352*4882a593Smuzhiyun case ETH_SS_STATS:
1353*4882a593Smuzhiyun return SILAN_STATS_NUM;
1354*4882a593Smuzhiyun default:
1355*4882a593Smuzhiyun return -EOPNOTSUPP;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
sc92031_ethtool_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)1359*4882a593Smuzhiyun static void sc92031_ethtool_get_ethtool_stats(struct net_device *dev,
1360*4882a593Smuzhiyun struct ethtool_stats *stats, u64 *data)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1365*4882a593Smuzhiyun data[0] = priv->tx_timeouts;
1366*4882a593Smuzhiyun data[1] = priv->rx_loss;
1367*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun static const struct ethtool_ops sc92031_ethtool_ops = {
1371*4882a593Smuzhiyun .get_wol = sc92031_ethtool_get_wol,
1372*4882a593Smuzhiyun .set_wol = sc92031_ethtool_set_wol,
1373*4882a593Smuzhiyun .nway_reset = sc92031_ethtool_nway_reset,
1374*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1375*4882a593Smuzhiyun .get_strings = sc92031_ethtool_get_strings,
1376*4882a593Smuzhiyun .get_sset_count = sc92031_ethtool_get_sset_count,
1377*4882a593Smuzhiyun .get_ethtool_stats = sc92031_ethtool_get_ethtool_stats,
1378*4882a593Smuzhiyun .get_link_ksettings = sc92031_ethtool_get_link_ksettings,
1379*4882a593Smuzhiyun .set_link_ksettings = sc92031_ethtool_set_link_ksettings,
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun static const struct net_device_ops sc92031_netdev_ops = {
1384*4882a593Smuzhiyun .ndo_get_stats = sc92031_get_stats,
1385*4882a593Smuzhiyun .ndo_start_xmit = sc92031_start_xmit,
1386*4882a593Smuzhiyun .ndo_open = sc92031_open,
1387*4882a593Smuzhiyun .ndo_stop = sc92031_stop,
1388*4882a593Smuzhiyun .ndo_set_rx_mode = sc92031_set_multicast_list,
1389*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1390*4882a593Smuzhiyun .ndo_set_mac_address = eth_mac_addr,
1391*4882a593Smuzhiyun .ndo_tx_timeout = sc92031_tx_timeout,
1392*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1393*4882a593Smuzhiyun .ndo_poll_controller = sc92031_poll_controller,
1394*4882a593Smuzhiyun #endif
1395*4882a593Smuzhiyun };
1396*4882a593Smuzhiyun
sc92031_probe(struct pci_dev * pdev,const struct pci_device_id * id)1397*4882a593Smuzhiyun static int sc92031_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun int err;
1400*4882a593Smuzhiyun void __iomem* port_base;
1401*4882a593Smuzhiyun struct net_device *dev;
1402*4882a593Smuzhiyun struct sc92031_priv *priv;
1403*4882a593Smuzhiyun u32 mac0, mac1;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun err = pci_enable_device(pdev);
1406*4882a593Smuzhiyun if (unlikely(err < 0))
1407*4882a593Smuzhiyun goto out_enable_device;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun pci_set_master(pdev);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
1412*4882a593Smuzhiyun if (unlikely(err < 0))
1413*4882a593Smuzhiyun goto out_set_dma_mask;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1416*4882a593Smuzhiyun if (unlikely(err < 0))
1417*4882a593Smuzhiyun goto out_set_dma_mask;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun err = pci_request_regions(pdev, SC92031_NAME);
1420*4882a593Smuzhiyun if (unlikely(err < 0))
1421*4882a593Smuzhiyun goto out_request_regions;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun port_base = pci_iomap(pdev, SC92031_USE_PIO, 0);
1424*4882a593Smuzhiyun if (unlikely(!port_base)) {
1425*4882a593Smuzhiyun err = -EIO;
1426*4882a593Smuzhiyun goto out_iomap;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(struct sc92031_priv));
1430*4882a593Smuzhiyun if (unlikely(!dev)) {
1431*4882a593Smuzhiyun err = -ENOMEM;
1432*4882a593Smuzhiyun goto out_alloc_etherdev;
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
1436*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun /* faked with skb_copy_and_csum_dev */
1439*4882a593Smuzhiyun dev->features = NETIF_F_SG | NETIF_F_HIGHDMA |
1440*4882a593Smuzhiyun NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun dev->netdev_ops = &sc92031_netdev_ops;
1443*4882a593Smuzhiyun dev->watchdog_timeo = TX_TIMEOUT;
1444*4882a593Smuzhiyun dev->ethtool_ops = &sc92031_ethtool_ops;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun priv = netdev_priv(dev);
1447*4882a593Smuzhiyun priv->ndev = dev;
1448*4882a593Smuzhiyun spin_lock_init(&priv->lock);
1449*4882a593Smuzhiyun priv->port_base = port_base;
1450*4882a593Smuzhiyun priv->pdev = pdev;
1451*4882a593Smuzhiyun tasklet_setup(&priv->tasklet, sc92031_tasklet);
1452*4882a593Smuzhiyun /* Fudge tasklet count so the call to sc92031_enable_interrupts at
1453*4882a593Smuzhiyun * sc92031_open will work correctly */
1454*4882a593Smuzhiyun tasklet_disable_nosync(&priv->tasklet);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun /* PCI PM Wakeup */
1457*4882a593Smuzhiyun iowrite32((~PM_LongWF & ~PM_LWPTN) | PM_Enable, port_base + PMConfig);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun mac0 = ioread32(port_base + MAC0);
1460*4882a593Smuzhiyun mac1 = ioread32(port_base + MAC0 + 4);
1461*4882a593Smuzhiyun dev->dev_addr[0] = mac0 >> 24;
1462*4882a593Smuzhiyun dev->dev_addr[1] = mac0 >> 16;
1463*4882a593Smuzhiyun dev->dev_addr[2] = mac0 >> 8;
1464*4882a593Smuzhiyun dev->dev_addr[3] = mac0;
1465*4882a593Smuzhiyun dev->dev_addr[4] = mac1 >> 8;
1466*4882a593Smuzhiyun dev->dev_addr[5] = mac1;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun err = register_netdev(dev);
1469*4882a593Smuzhiyun if (err < 0)
1470*4882a593Smuzhiyun goto out_register_netdev;
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun printk(KERN_INFO "%s: SC92031 at 0x%lx, %pM, IRQ %d\n", dev->name,
1473*4882a593Smuzhiyun (long)pci_resource_start(pdev, SC92031_USE_PIO), dev->dev_addr,
1474*4882a593Smuzhiyun pdev->irq);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun return 0;
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun out_register_netdev:
1479*4882a593Smuzhiyun free_netdev(dev);
1480*4882a593Smuzhiyun out_alloc_etherdev:
1481*4882a593Smuzhiyun pci_iounmap(pdev, port_base);
1482*4882a593Smuzhiyun out_iomap:
1483*4882a593Smuzhiyun pci_release_regions(pdev);
1484*4882a593Smuzhiyun out_request_regions:
1485*4882a593Smuzhiyun out_set_dma_mask:
1486*4882a593Smuzhiyun pci_disable_device(pdev);
1487*4882a593Smuzhiyun out_enable_device:
1488*4882a593Smuzhiyun return err;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
sc92031_remove(struct pci_dev * pdev)1491*4882a593Smuzhiyun static void sc92031_remove(struct pci_dev *pdev)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pdev);
1494*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1495*4882a593Smuzhiyun void __iomem* port_base = priv->port_base;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun unregister_netdev(dev);
1498*4882a593Smuzhiyun free_netdev(dev);
1499*4882a593Smuzhiyun pci_iounmap(pdev, port_base);
1500*4882a593Smuzhiyun pci_release_regions(pdev);
1501*4882a593Smuzhiyun pci_disable_device(pdev);
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
sc92031_suspend(struct device * dev_d)1504*4882a593Smuzhiyun static int __maybe_unused sc92031_suspend(struct device *dev_d)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(dev_d);
1507*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if (!netif_running(dev))
1510*4882a593Smuzhiyun return 0;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun netif_device_detach(dev);
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun /* Disable interrupts, stop Tx and Rx. */
1515*4882a593Smuzhiyun sc92031_disable_interrupts(dev);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun _sc92031_disable_tx_rx(dev);
1520*4882a593Smuzhiyun _sc92031_tx_clear(dev);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun return 0;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
sc92031_resume(struct device * dev_d)1527*4882a593Smuzhiyun static int __maybe_unused sc92031_resume(struct device *dev_d)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(dev_d);
1530*4882a593Smuzhiyun struct sc92031_priv *priv = netdev_priv(dev);
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun if (!netif_running(dev))
1533*4882a593Smuzhiyun return 0;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun /* Interrupts already disabled by sc92031_suspend */
1536*4882a593Smuzhiyun spin_lock_bh(&priv->lock);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun _sc92031_reset(dev);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun spin_unlock_bh(&priv->lock);
1541*4882a593Smuzhiyun sc92031_enable_interrupts(dev);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun netif_device_attach(dev);
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun if (netif_carrier_ok(dev))
1546*4882a593Smuzhiyun netif_wake_queue(dev);
1547*4882a593Smuzhiyun else
1548*4882a593Smuzhiyun netif_tx_disable(dev);
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun return 0;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun static const struct pci_device_id sc92031_pci_device_id_table[] = {
1554*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SILAN, 0x2031) },
1555*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_SILAN, 0x8139) },
1556*4882a593Smuzhiyun { PCI_DEVICE(0x1088, 0x2031) },
1557*4882a593Smuzhiyun { 0, }
1558*4882a593Smuzhiyun };
1559*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sc92031_pci_device_id_table);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(sc92031_pm_ops, sc92031_suspend, sc92031_resume);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun static struct pci_driver sc92031_pci_driver = {
1564*4882a593Smuzhiyun .name = SC92031_NAME,
1565*4882a593Smuzhiyun .id_table = sc92031_pci_device_id_table,
1566*4882a593Smuzhiyun .probe = sc92031_probe,
1567*4882a593Smuzhiyun .remove = sc92031_remove,
1568*4882a593Smuzhiyun .driver.pm = &sc92031_pm_ops,
1569*4882a593Smuzhiyun };
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun module_pci_driver(sc92031_pci_driver);
1572*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1573*4882a593Smuzhiyun MODULE_AUTHOR("Cesar Eduardo Barros <cesarb@cesarb.net>");
1574*4882a593Smuzhiyun MODULE_DESCRIPTION("Silan SC92031 PCI Fast Ethernet Adapter driver");
1575