xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sgi/meth.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * meth.c -- O2 Builtin 10/100 Ethernet driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2001-2003 Ilya Volynets
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/in.h>
18*4882a593Smuzhiyun #include <linux/in6.h>
19*4882a593Smuzhiyun #include <linux/device.h> /* struct device, et al */
20*4882a593Smuzhiyun #include <linux/netdevice.h>   /* struct device, and other headers */
21*4882a593Smuzhiyun #include <linux/etherdevice.h> /* eth_type_trans */
22*4882a593Smuzhiyun #include <linux/ip.h>          /* struct iphdr */
23*4882a593Smuzhiyun #include <linux/tcp.h>         /* struct tcphdr */
24*4882a593Smuzhiyun #include <linux/skbuff.h>
25*4882a593Smuzhiyun #include <linux/mii.h>         /* MII definitions */
26*4882a593Smuzhiyun #include <linux/crc32.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <asm/ip32/mace.h>
29*4882a593Smuzhiyun #include <asm/ip32/ip32_ints.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <asm/io.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "meth.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef MFE_DEBUG
36*4882a593Smuzhiyun #define MFE_DEBUG 0
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #if MFE_DEBUG>=1
40*4882a593Smuzhiyun #define DPRINTK(str,args...) printk(KERN_DEBUG "meth: %s: " str, __func__ , ## args)
41*4882a593Smuzhiyun #define MFE_RX_DEBUG 2
42*4882a593Smuzhiyun #else
43*4882a593Smuzhiyun #define DPRINTK(str,args...)
44*4882a593Smuzhiyun #define MFE_RX_DEBUG 0
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static const char *meth_str="SGI O2 Fast Ethernet";
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* The maximum time waited (in jiffies) before assuming a Tx failed. (400ms) */
51*4882a593Smuzhiyun #define TX_TIMEOUT (400*HZ/1000)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static int timeout = TX_TIMEOUT;
54*4882a593Smuzhiyun module_param(timeout, int, 0);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun  * Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
58*4882a593Smuzhiyun  * MACE Ethernet uses a 64 element hash table based on the Ethernet CRC.
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define METH_MCF_LIMIT 32
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * This structure is private to each device. It is used to pass
64*4882a593Smuzhiyun  * packets in and out, so there is place for a packet
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun struct meth_private {
67*4882a593Smuzhiyun 	struct platform_device *pdev;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* in-memory copy of MAC Control register */
70*4882a593Smuzhiyun 	u64 mac_ctrl;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* in-memory copy of DMA Control register */
73*4882a593Smuzhiyun 	unsigned long dma_ctrl;
74*4882a593Smuzhiyun 	/* address of PHY, used by mdio_* functions, initialized in mdio_probe */
75*4882a593Smuzhiyun 	unsigned long phy_addr;
76*4882a593Smuzhiyun 	tx_packet *tx_ring;
77*4882a593Smuzhiyun 	dma_addr_t tx_ring_dma;
78*4882a593Smuzhiyun 	struct sk_buff *tx_skbs[TX_RING_ENTRIES];
79*4882a593Smuzhiyun 	dma_addr_t tx_skb_dmas[TX_RING_ENTRIES];
80*4882a593Smuzhiyun 	unsigned long tx_read, tx_write, tx_count;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	rx_packet *rx_ring[RX_RING_ENTRIES];
83*4882a593Smuzhiyun 	dma_addr_t rx_ring_dmas[RX_RING_ENTRIES];
84*4882a593Smuzhiyun 	struct sk_buff *rx_skbs[RX_RING_ENTRIES];
85*4882a593Smuzhiyun 	unsigned long rx_write;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* Multicast filter. */
88*4882a593Smuzhiyun 	u64 mcast_filter;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	spinlock_t meth_lock;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static void meth_tx_timeout(struct net_device *dev, unsigned int txqueue);
94*4882a593Smuzhiyun static irqreturn_t meth_interrupt(int irq, void *dev_id);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* global, initialized in ip32-setup.c */
97*4882a593Smuzhiyun char o2meth_eaddr[8]={0,0,0,0,0,0,0,0};
98*4882a593Smuzhiyun 
load_eaddr(struct net_device * dev)99*4882a593Smuzhiyun static inline void load_eaddr(struct net_device *dev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	int i;
102*4882a593Smuzhiyun 	u64 macaddr;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	DPRINTK("Loading MAC Address: %pM\n", dev->dev_addr);
105*4882a593Smuzhiyun 	macaddr = 0;
106*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
107*4882a593Smuzhiyun 		macaddr |= (u64)dev->dev_addr[i] << ((5 - i) * 8);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	mace->eth.mac_addr = macaddr;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  * Waits for BUSY status of mdio bus to clear
114*4882a593Smuzhiyun  */
115*4882a593Smuzhiyun #define WAIT_FOR_PHY(___rval)					\
116*4882a593Smuzhiyun 	while ((___rval = mace->eth.phy_data) & MDIO_BUSY) {	\
117*4882a593Smuzhiyun 		udelay(25);					\
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun /*read phy register, return value read */
mdio_read(struct meth_private * priv,unsigned long phyreg)120*4882a593Smuzhiyun static unsigned long mdio_read(struct meth_private *priv, unsigned long phyreg)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	unsigned long rval;
123*4882a593Smuzhiyun 	WAIT_FOR_PHY(rval);
124*4882a593Smuzhiyun 	mace->eth.phy_regs = (priv->phy_addr << 5) | (phyreg & 0x1f);
125*4882a593Smuzhiyun 	udelay(25);
126*4882a593Smuzhiyun 	mace->eth.phy_trans_go = 1;
127*4882a593Smuzhiyun 	udelay(25);
128*4882a593Smuzhiyun 	WAIT_FOR_PHY(rval);
129*4882a593Smuzhiyun 	return rval & MDIO_DATA_MASK;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
mdio_probe(struct meth_private * priv)132*4882a593Smuzhiyun static int mdio_probe(struct meth_private *priv)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	int i;
135*4882a593Smuzhiyun 	unsigned long p2, p3, flags;
136*4882a593Smuzhiyun 	/* check if phy is detected already */
137*4882a593Smuzhiyun 	if(priv->phy_addr>=0&&priv->phy_addr<32)
138*4882a593Smuzhiyun 		return 0;
139*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->meth_lock, flags);
140*4882a593Smuzhiyun 	for (i=0;i<32;++i){
141*4882a593Smuzhiyun 		priv->phy_addr=i;
142*4882a593Smuzhiyun 		p2=mdio_read(priv,2);
143*4882a593Smuzhiyun 		p3=mdio_read(priv,3);
144*4882a593Smuzhiyun #if MFE_DEBUG>=2
145*4882a593Smuzhiyun 		switch ((p2<<12)|(p3>>4)){
146*4882a593Smuzhiyun 		case PHY_QS6612X:
147*4882a593Smuzhiyun 			DPRINTK("PHY is QS6612X\n");
148*4882a593Smuzhiyun 			break;
149*4882a593Smuzhiyun 		case PHY_ICS1889:
150*4882a593Smuzhiyun 			DPRINTK("PHY is ICS1889\n");
151*4882a593Smuzhiyun 			break;
152*4882a593Smuzhiyun 		case PHY_ICS1890:
153*4882a593Smuzhiyun 			DPRINTK("PHY is ICS1890\n");
154*4882a593Smuzhiyun 			break;
155*4882a593Smuzhiyun 		case PHY_DP83840:
156*4882a593Smuzhiyun 			DPRINTK("PHY is DP83840\n");
157*4882a593Smuzhiyun 			break;
158*4882a593Smuzhiyun 		}
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun 		if(p2!=0xffff&&p2!=0x0000){
161*4882a593Smuzhiyun 			DPRINTK("PHY code: %x\n",(p2<<12)|(p3>>4));
162*4882a593Smuzhiyun 			break;
163*4882a593Smuzhiyun 		}
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->meth_lock, flags);
166*4882a593Smuzhiyun 	if(priv->phy_addr<32) {
167*4882a593Smuzhiyun 		return 0;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 	DPRINTK("Oopsie! PHY is not known!\n");
170*4882a593Smuzhiyun 	priv->phy_addr=-1;
171*4882a593Smuzhiyun 	return -ENODEV;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
meth_check_link(struct net_device * dev)174*4882a593Smuzhiyun static void meth_check_link(struct net_device *dev)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
177*4882a593Smuzhiyun 	unsigned long mii_advertising = mdio_read(priv, 4);
178*4882a593Smuzhiyun 	unsigned long mii_partner = mdio_read(priv, 5);
179*4882a593Smuzhiyun 	unsigned long negotiated = mii_advertising & mii_partner;
180*4882a593Smuzhiyun 	unsigned long duplex, speed;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (mii_partner == 0xffff)
183*4882a593Smuzhiyun 		return;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	speed = (negotiated & 0x0380) ? METH_100MBIT : 0;
186*4882a593Smuzhiyun 	duplex = ((negotiated & 0x0100) || (negotiated & 0x01C0) == 0x0040) ?
187*4882a593Smuzhiyun 		 METH_PHY_FDX : 0;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if ((priv->mac_ctrl & METH_PHY_FDX) ^ duplex) {
190*4882a593Smuzhiyun 		DPRINTK("Setting %s-duplex\n", duplex ? "full" : "half");
191*4882a593Smuzhiyun 		if (duplex)
192*4882a593Smuzhiyun 			priv->mac_ctrl |= METH_PHY_FDX;
193*4882a593Smuzhiyun 		else
194*4882a593Smuzhiyun 			priv->mac_ctrl &= ~METH_PHY_FDX;
195*4882a593Smuzhiyun 		mace->eth.mac_ctrl = priv->mac_ctrl;
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if ((priv->mac_ctrl & METH_100MBIT) ^ speed) {
199*4882a593Smuzhiyun 		DPRINTK("Setting %dMbs mode\n", speed ? 100 : 10);
200*4882a593Smuzhiyun 		if (duplex)
201*4882a593Smuzhiyun 			priv->mac_ctrl |= METH_100MBIT;
202*4882a593Smuzhiyun 		else
203*4882a593Smuzhiyun 			priv->mac_ctrl &= ~METH_100MBIT;
204*4882a593Smuzhiyun 		mace->eth.mac_ctrl = priv->mac_ctrl;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 
meth_init_tx_ring(struct meth_private * priv)209*4882a593Smuzhiyun static int meth_init_tx_ring(struct meth_private *priv)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	/* Init TX ring */
212*4882a593Smuzhiyun 	priv->tx_ring = dma_alloc_coherent(&priv->pdev->dev,
213*4882a593Smuzhiyun 			TX_RING_BUFFER_SIZE, &priv->tx_ring_dma, GFP_ATOMIC);
214*4882a593Smuzhiyun 	if (!priv->tx_ring)
215*4882a593Smuzhiyun 		return -ENOMEM;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	priv->tx_count = priv->tx_read = priv->tx_write = 0;
218*4882a593Smuzhiyun 	mace->eth.tx_ring_base = priv->tx_ring_dma;
219*4882a593Smuzhiyun 	/* Now init skb save area */
220*4882a593Smuzhiyun 	memset(priv->tx_skbs, 0, sizeof(priv->tx_skbs));
221*4882a593Smuzhiyun 	memset(priv->tx_skb_dmas, 0, sizeof(priv->tx_skb_dmas));
222*4882a593Smuzhiyun 	return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
meth_init_rx_ring(struct meth_private * priv)225*4882a593Smuzhiyun static int meth_init_rx_ring(struct meth_private *priv)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	int i;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	for (i = 0; i < RX_RING_ENTRIES; i++) {
230*4882a593Smuzhiyun 		priv->rx_skbs[i] = alloc_skb(METH_RX_BUFF_SIZE, 0);
231*4882a593Smuzhiyun 		/* 8byte status vector + 3quad padding + 2byte padding,
232*4882a593Smuzhiyun 		 * to put data on 64bit aligned boundary */
233*4882a593Smuzhiyun 		skb_reserve(priv->rx_skbs[i],METH_RX_HEAD);
234*4882a593Smuzhiyun 		priv->rx_ring[i]=(rx_packet*)(priv->rx_skbs[i]->head);
235*4882a593Smuzhiyun 		/* I'll need to re-sync it after each RX */
236*4882a593Smuzhiyun 		priv->rx_ring_dmas[i] =
237*4882a593Smuzhiyun 			dma_map_single(&priv->pdev->dev, priv->rx_ring[i],
238*4882a593Smuzhiyun 				       METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
239*4882a593Smuzhiyun 		mace->eth.rx_fifo = priv->rx_ring_dmas[i];
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun         priv->rx_write = 0;
242*4882a593Smuzhiyun 	return 0;
243*4882a593Smuzhiyun }
meth_free_tx_ring(struct meth_private * priv)244*4882a593Smuzhiyun static void meth_free_tx_ring(struct meth_private *priv)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	int i;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Remove any pending skb */
249*4882a593Smuzhiyun 	for (i = 0; i < TX_RING_ENTRIES; i++) {
250*4882a593Smuzhiyun 		dev_kfree_skb(priv->tx_skbs[i]);
251*4882a593Smuzhiyun 		priv->tx_skbs[i] = NULL;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 	dma_free_coherent(&priv->pdev->dev, TX_RING_BUFFER_SIZE, priv->tx_ring,
254*4882a593Smuzhiyun 	                  priv->tx_ring_dma);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* Presumes RX DMA engine is stopped, and RX fifo ring is reset */
meth_free_rx_ring(struct meth_private * priv)258*4882a593Smuzhiyun static void meth_free_rx_ring(struct meth_private *priv)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	int i;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	for (i = 0; i < RX_RING_ENTRIES; i++) {
263*4882a593Smuzhiyun 		dma_unmap_single(&priv->pdev->dev, priv->rx_ring_dmas[i],
264*4882a593Smuzhiyun 				 METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
265*4882a593Smuzhiyun 		priv->rx_ring[i] = 0;
266*4882a593Smuzhiyun 		priv->rx_ring_dmas[i] = 0;
267*4882a593Smuzhiyun 		kfree_skb(priv->rx_skbs[i]);
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
meth_reset(struct net_device * dev)271*4882a593Smuzhiyun int meth_reset(struct net_device *dev)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* Reset card */
276*4882a593Smuzhiyun 	mace->eth.mac_ctrl = SGI_MAC_RESET;
277*4882a593Smuzhiyun 	udelay(1);
278*4882a593Smuzhiyun 	mace->eth.mac_ctrl = 0;
279*4882a593Smuzhiyun 	udelay(25);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* Load ethernet address */
282*4882a593Smuzhiyun 	load_eaddr(dev);
283*4882a593Smuzhiyun 	/* Should load some "errata", but later */
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Check for device */
286*4882a593Smuzhiyun 	if (mdio_probe(priv) < 0) {
287*4882a593Smuzhiyun 		DPRINTK("Unable to find PHY\n");
288*4882a593Smuzhiyun 		return -ENODEV;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* Initial mode: 10 | Half-duplex | Accept normal packets */
292*4882a593Smuzhiyun 	priv->mac_ctrl = METH_ACCEPT_MCAST | METH_DEFAULT_IPG;
293*4882a593Smuzhiyun 	if (dev->flags & IFF_PROMISC)
294*4882a593Smuzhiyun 		priv->mac_ctrl |= METH_PROMISC;
295*4882a593Smuzhiyun 	mace->eth.mac_ctrl = priv->mac_ctrl;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* Autonegotiate speed and duplex mode */
298*4882a593Smuzhiyun 	meth_check_link(dev);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* Now set dma control, but don't enable DMA, yet */
301*4882a593Smuzhiyun 	priv->dma_ctrl = (4 << METH_RX_OFFSET_SHIFT) |
302*4882a593Smuzhiyun 			 (RX_RING_ENTRIES << METH_RX_DEPTH_SHIFT);
303*4882a593Smuzhiyun 	mace->eth.dma_ctrl = priv->dma_ctrl;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun /*============End Helper Routines=====================*/
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun  * Open and close
312*4882a593Smuzhiyun  */
meth_open(struct net_device * dev)313*4882a593Smuzhiyun static int meth_open(struct net_device *dev)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
316*4882a593Smuzhiyun 	int ret;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	priv->phy_addr = -1;    /* No PHY is known yet... */
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* Initialize the hardware */
321*4882a593Smuzhiyun 	ret = meth_reset(dev);
322*4882a593Smuzhiyun 	if (ret < 0)
323*4882a593Smuzhiyun 		return ret;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* Allocate the ring buffers */
326*4882a593Smuzhiyun 	ret = meth_init_tx_ring(priv);
327*4882a593Smuzhiyun 	if (ret < 0)
328*4882a593Smuzhiyun 		return ret;
329*4882a593Smuzhiyun 	ret = meth_init_rx_ring(priv);
330*4882a593Smuzhiyun 	if (ret < 0)
331*4882a593Smuzhiyun 		goto out_free_tx_ring;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	ret = request_irq(dev->irq, meth_interrupt, 0, meth_str, dev);
334*4882a593Smuzhiyun 	if (ret) {
335*4882a593Smuzhiyun 		printk(KERN_ERR "%s: Can't get irq %d\n", dev->name, dev->irq);
336*4882a593Smuzhiyun 		goto out_free_rx_ring;
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* Start DMA */
340*4882a593Smuzhiyun 	priv->dma_ctrl |= METH_DMA_TX_EN | /*METH_DMA_TX_INT_EN |*/
341*4882a593Smuzhiyun 			  METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
342*4882a593Smuzhiyun 	mace->eth.dma_ctrl = priv->dma_ctrl;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	DPRINTK("About to start queue\n");
345*4882a593Smuzhiyun 	netif_start_queue(dev);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	return 0;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun out_free_rx_ring:
350*4882a593Smuzhiyun 	meth_free_rx_ring(priv);
351*4882a593Smuzhiyun out_free_tx_ring:
352*4882a593Smuzhiyun 	meth_free_tx_ring(priv);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return ret;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
meth_release(struct net_device * dev)357*4882a593Smuzhiyun static int meth_release(struct net_device *dev)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	DPRINTK("Stopping queue\n");
362*4882a593Smuzhiyun 	netif_stop_queue(dev); /* can't transmit any more */
363*4882a593Smuzhiyun 	/* shut down DMA */
364*4882a593Smuzhiyun 	priv->dma_ctrl &= ~(METH_DMA_TX_EN | METH_DMA_TX_INT_EN |
365*4882a593Smuzhiyun 			    METH_DMA_RX_EN | METH_DMA_RX_INT_EN);
366*4882a593Smuzhiyun 	mace->eth.dma_ctrl = priv->dma_ctrl;
367*4882a593Smuzhiyun 	free_irq(dev->irq, dev);
368*4882a593Smuzhiyun 	meth_free_tx_ring(priv);
369*4882a593Smuzhiyun 	meth_free_rx_ring(priv);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return 0;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun /*
375*4882a593Smuzhiyun  * Receive a packet: retrieve, encapsulate and pass over to upper levels
376*4882a593Smuzhiyun  */
meth_rx(struct net_device * dev,unsigned long int_status)377*4882a593Smuzhiyun static void meth_rx(struct net_device* dev, unsigned long int_status)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct sk_buff *skb;
380*4882a593Smuzhiyun 	unsigned long status, flags;
381*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
382*4882a593Smuzhiyun 	unsigned long fifo_rptr = (int_status & METH_INT_RX_RPTR_MASK) >> 8;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->meth_lock, flags);
385*4882a593Smuzhiyun 	priv->dma_ctrl &= ~METH_DMA_RX_INT_EN;
386*4882a593Smuzhiyun 	mace->eth.dma_ctrl = priv->dma_ctrl;
387*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->meth_lock, flags);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (int_status & METH_INT_RX_UNDERFLOW) {
390*4882a593Smuzhiyun 		fifo_rptr = (fifo_rptr - 1) & 0x0f;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 	while (priv->rx_write != fifo_rptr) {
393*4882a593Smuzhiyun 		dma_unmap_single(&priv->pdev->dev,
394*4882a593Smuzhiyun 				 priv->rx_ring_dmas[priv->rx_write],
395*4882a593Smuzhiyun 				 METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
396*4882a593Smuzhiyun 		status = priv->rx_ring[priv->rx_write]->status.raw;
397*4882a593Smuzhiyun #if MFE_DEBUG
398*4882a593Smuzhiyun 		if (!(status & METH_RX_ST_VALID)) {
399*4882a593Smuzhiyun 			DPRINTK("Not received? status=%016lx\n",status);
400*4882a593Smuzhiyun 		}
401*4882a593Smuzhiyun #endif
402*4882a593Smuzhiyun 		if ((!(status & METH_RX_STATUS_ERRORS)) && (status & METH_RX_ST_VALID)) {
403*4882a593Smuzhiyun 			int len = (status & 0xffff) - 4; /* omit CRC */
404*4882a593Smuzhiyun 			/* length sanity check */
405*4882a593Smuzhiyun 			if (len < 60 || len > 1518) {
406*4882a593Smuzhiyun 				printk(KERN_DEBUG "%s: bogus packet size: %ld, status=%#2Lx.\n",
407*4882a593Smuzhiyun 				       dev->name, priv->rx_write,
408*4882a593Smuzhiyun 				       priv->rx_ring[priv->rx_write]->status.raw);
409*4882a593Smuzhiyun 				dev->stats.rx_errors++;
410*4882a593Smuzhiyun 				dev->stats.rx_length_errors++;
411*4882a593Smuzhiyun 				skb = priv->rx_skbs[priv->rx_write];
412*4882a593Smuzhiyun 			} else {
413*4882a593Smuzhiyun 				skb = alloc_skb(METH_RX_BUFF_SIZE, GFP_ATOMIC);
414*4882a593Smuzhiyun 				if (!skb) {
415*4882a593Smuzhiyun 					/* Ouch! No memory! Drop packet on the floor */
416*4882a593Smuzhiyun 					DPRINTK("No mem: dropping packet\n");
417*4882a593Smuzhiyun 					dev->stats.rx_dropped++;
418*4882a593Smuzhiyun 					skb = priv->rx_skbs[priv->rx_write];
419*4882a593Smuzhiyun 				} else {
420*4882a593Smuzhiyun 					struct sk_buff *skb_c = priv->rx_skbs[priv->rx_write];
421*4882a593Smuzhiyun 					/* 8byte status vector + 3quad padding + 2byte padding,
422*4882a593Smuzhiyun 					 * to put data on 64bit aligned boundary */
423*4882a593Smuzhiyun 					skb_reserve(skb, METH_RX_HEAD);
424*4882a593Smuzhiyun 					/* Write metadata, and then pass to the receive level */
425*4882a593Smuzhiyun 					skb_put(skb_c, len);
426*4882a593Smuzhiyun 					priv->rx_skbs[priv->rx_write] = skb;
427*4882a593Smuzhiyun 					skb_c->protocol = eth_type_trans(skb_c, dev);
428*4882a593Smuzhiyun 					dev->stats.rx_packets++;
429*4882a593Smuzhiyun 					dev->stats.rx_bytes += len;
430*4882a593Smuzhiyun 					netif_rx(skb_c);
431*4882a593Smuzhiyun 				}
432*4882a593Smuzhiyun 			}
433*4882a593Smuzhiyun 		} else {
434*4882a593Smuzhiyun 			dev->stats.rx_errors++;
435*4882a593Smuzhiyun 			skb=priv->rx_skbs[priv->rx_write];
436*4882a593Smuzhiyun #if MFE_DEBUG>0
437*4882a593Smuzhiyun 			printk(KERN_WARNING "meth: RX error: status=0x%016lx\n",status);
438*4882a593Smuzhiyun 			if(status&METH_RX_ST_RCV_CODE_VIOLATION)
439*4882a593Smuzhiyun 				printk(KERN_WARNING "Receive Code Violation\n");
440*4882a593Smuzhiyun 			if(status&METH_RX_ST_CRC_ERR)
441*4882a593Smuzhiyun 				printk(KERN_WARNING "CRC error\n");
442*4882a593Smuzhiyun 			if(status&METH_RX_ST_INV_PREAMBLE_CTX)
443*4882a593Smuzhiyun 				printk(KERN_WARNING "Invalid Preamble Context\n");
444*4882a593Smuzhiyun 			if(status&METH_RX_ST_LONG_EVT_SEEN)
445*4882a593Smuzhiyun 				printk(KERN_WARNING "Long Event Seen...\n");
446*4882a593Smuzhiyun 			if(status&METH_RX_ST_BAD_PACKET)
447*4882a593Smuzhiyun 				printk(KERN_WARNING "Bad Packet\n");
448*4882a593Smuzhiyun 			if(status&METH_RX_ST_CARRIER_EVT_SEEN)
449*4882a593Smuzhiyun 				printk(KERN_WARNING "Carrier Event Seen\n");
450*4882a593Smuzhiyun #endif
451*4882a593Smuzhiyun 		}
452*4882a593Smuzhiyun 		priv->rx_ring[priv->rx_write] = (rx_packet*)skb->head;
453*4882a593Smuzhiyun 		priv->rx_ring[priv->rx_write]->status.raw = 0;
454*4882a593Smuzhiyun 		priv->rx_ring_dmas[priv->rx_write] =
455*4882a593Smuzhiyun 			dma_map_single(&priv->pdev->dev,
456*4882a593Smuzhiyun 				       priv->rx_ring[priv->rx_write],
457*4882a593Smuzhiyun 				       METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
458*4882a593Smuzhiyun 		mace->eth.rx_fifo = priv->rx_ring_dmas[priv->rx_write];
459*4882a593Smuzhiyun 		ADVANCE_RX_PTR(priv->rx_write);
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->meth_lock, flags);
462*4882a593Smuzhiyun 	/* In case there was underflow, and Rx DMA was disabled */
463*4882a593Smuzhiyun 	priv->dma_ctrl |= METH_DMA_RX_INT_EN | METH_DMA_RX_EN;
464*4882a593Smuzhiyun 	mace->eth.dma_ctrl = priv->dma_ctrl;
465*4882a593Smuzhiyun 	mace->eth.int_stat = METH_INT_RX_THRESHOLD;
466*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->meth_lock, flags);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
meth_tx_full(struct net_device * dev)469*4882a593Smuzhiyun static int meth_tx_full(struct net_device *dev)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return priv->tx_count >= TX_RING_ENTRIES - 1;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
meth_tx_cleanup(struct net_device * dev,unsigned long int_status)476*4882a593Smuzhiyun static void meth_tx_cleanup(struct net_device* dev, unsigned long int_status)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
479*4882a593Smuzhiyun 	unsigned long status, flags;
480*4882a593Smuzhiyun 	struct sk_buff *skb;
481*4882a593Smuzhiyun 	unsigned long rptr = (int_status&TX_INFO_RPTR) >> 16;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->meth_lock, flags);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/* Stop DMA notification */
486*4882a593Smuzhiyun 	priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
487*4882a593Smuzhiyun 	mace->eth.dma_ctrl = priv->dma_ctrl;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	while (priv->tx_read != rptr) {
490*4882a593Smuzhiyun 		skb = priv->tx_skbs[priv->tx_read];
491*4882a593Smuzhiyun 		status = priv->tx_ring[priv->tx_read].header.raw;
492*4882a593Smuzhiyun #if MFE_DEBUG>=1
493*4882a593Smuzhiyun 		if (priv->tx_read == priv->tx_write)
494*4882a593Smuzhiyun 			DPRINTK("Auchi! tx_read=%d,tx_write=%d,rptr=%d?\n", priv->tx_read, priv->tx_write,rptr);
495*4882a593Smuzhiyun #endif
496*4882a593Smuzhiyun 		if (status & METH_TX_ST_DONE) {
497*4882a593Smuzhiyun 			if (status & METH_TX_ST_SUCCESS){
498*4882a593Smuzhiyun 				dev->stats.tx_packets++;
499*4882a593Smuzhiyun 				dev->stats.tx_bytes += skb->len;
500*4882a593Smuzhiyun 			} else {
501*4882a593Smuzhiyun 				dev->stats.tx_errors++;
502*4882a593Smuzhiyun #if MFE_DEBUG>=1
503*4882a593Smuzhiyun 				DPRINTK("TX error: status=%016lx <",status);
504*4882a593Smuzhiyun 				if(status & METH_TX_ST_SUCCESS)
505*4882a593Smuzhiyun 					printk(" SUCCESS");
506*4882a593Smuzhiyun 				if(status & METH_TX_ST_TOOLONG)
507*4882a593Smuzhiyun 					printk(" TOOLONG");
508*4882a593Smuzhiyun 				if(status & METH_TX_ST_UNDERRUN)
509*4882a593Smuzhiyun 					printk(" UNDERRUN");
510*4882a593Smuzhiyun 				if(status & METH_TX_ST_EXCCOLL)
511*4882a593Smuzhiyun 					printk(" EXCCOLL");
512*4882a593Smuzhiyun 				if(status & METH_TX_ST_DEFER)
513*4882a593Smuzhiyun 					printk(" DEFER");
514*4882a593Smuzhiyun 				if(status & METH_TX_ST_LATECOLL)
515*4882a593Smuzhiyun 					printk(" LATECOLL");
516*4882a593Smuzhiyun 				printk(" >\n");
517*4882a593Smuzhiyun #endif
518*4882a593Smuzhiyun 			}
519*4882a593Smuzhiyun 		} else {
520*4882a593Smuzhiyun 			DPRINTK("RPTR points us here, but packet not done?\n");
521*4882a593Smuzhiyun 			break;
522*4882a593Smuzhiyun 		}
523*4882a593Smuzhiyun 		dev_consume_skb_irq(skb);
524*4882a593Smuzhiyun 		priv->tx_skbs[priv->tx_read] = NULL;
525*4882a593Smuzhiyun 		priv->tx_ring[priv->tx_read].header.raw = 0;
526*4882a593Smuzhiyun 		priv->tx_read = (priv->tx_read+1)&(TX_RING_ENTRIES-1);
527*4882a593Smuzhiyun 		priv->tx_count--;
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/* wake up queue if it was stopped */
531*4882a593Smuzhiyun 	if (netif_queue_stopped(dev) && !meth_tx_full(dev)) {
532*4882a593Smuzhiyun 		netif_wake_queue(dev);
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	mace->eth.int_stat = METH_INT_TX_EMPTY | METH_INT_TX_PKT;
536*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->meth_lock, flags);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
meth_error(struct net_device * dev,unsigned status)539*4882a593Smuzhiyun static void meth_error(struct net_device* dev, unsigned status)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
542*4882a593Smuzhiyun 	unsigned long flags;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	printk(KERN_WARNING "meth: error status: 0x%08x\n",status);
545*4882a593Smuzhiyun 	/* check for errors too... */
546*4882a593Smuzhiyun 	if (status & (METH_INT_TX_LINK_FAIL))
547*4882a593Smuzhiyun 		printk(KERN_WARNING "meth: link failure\n");
548*4882a593Smuzhiyun 	/* Should I do full reset in this case? */
549*4882a593Smuzhiyun 	if (status & (METH_INT_MEM_ERROR))
550*4882a593Smuzhiyun 		printk(KERN_WARNING "meth: memory error\n");
551*4882a593Smuzhiyun 	if (status & (METH_INT_TX_ABORT))
552*4882a593Smuzhiyun 		printk(KERN_WARNING "meth: aborted\n");
553*4882a593Smuzhiyun 	if (status & (METH_INT_RX_OVERFLOW))
554*4882a593Smuzhiyun 		printk(KERN_WARNING "meth: Rx overflow\n");
555*4882a593Smuzhiyun 	if (status & (METH_INT_RX_UNDERFLOW)) {
556*4882a593Smuzhiyun 		printk(KERN_WARNING "meth: Rx underflow\n");
557*4882a593Smuzhiyun 		spin_lock_irqsave(&priv->meth_lock, flags);
558*4882a593Smuzhiyun 		mace->eth.int_stat = METH_INT_RX_UNDERFLOW;
559*4882a593Smuzhiyun 		/* more underflow interrupts will be delivered,
560*4882a593Smuzhiyun 		 * effectively throwing us into an infinite loop.
561*4882a593Smuzhiyun 		 *  Thus I stop processing Rx in this case. */
562*4882a593Smuzhiyun 		priv->dma_ctrl &= ~METH_DMA_RX_EN;
563*4882a593Smuzhiyun 		mace->eth.dma_ctrl = priv->dma_ctrl;
564*4882a593Smuzhiyun 		DPRINTK("Disabled meth Rx DMA temporarily\n");
565*4882a593Smuzhiyun 		spin_unlock_irqrestore(&priv->meth_lock, flags);
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun 	mace->eth.int_stat = METH_INT_ERROR;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun /*
571*4882a593Smuzhiyun  * The typical interrupt entry point
572*4882a593Smuzhiyun  */
meth_interrupt(int irq,void * dev_id)573*4882a593Smuzhiyun static irqreturn_t meth_interrupt(int irq, void *dev_id)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct net_device *dev = (struct net_device *)dev_id;
576*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
577*4882a593Smuzhiyun 	unsigned long status;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	status = mace->eth.int_stat;
580*4882a593Smuzhiyun 	while (status & 0xff) {
581*4882a593Smuzhiyun 		/* First handle errors - if we get Rx underflow,
582*4882a593Smuzhiyun 		 * Rx DMA will be disabled, and Rx handler will reenable
583*4882a593Smuzhiyun 		 * it. I don't think it's possible to get Rx underflow,
584*4882a593Smuzhiyun 		 * without getting Rx interrupt */
585*4882a593Smuzhiyun 		if (status & METH_INT_ERROR) {
586*4882a593Smuzhiyun 			meth_error(dev, status);
587*4882a593Smuzhiyun 		}
588*4882a593Smuzhiyun 		if (status & (METH_INT_TX_EMPTY | METH_INT_TX_PKT)) {
589*4882a593Smuzhiyun 			/* a transmission is over: free the skb */
590*4882a593Smuzhiyun 			meth_tx_cleanup(dev, status);
591*4882a593Smuzhiyun 		}
592*4882a593Smuzhiyun 		if (status & METH_INT_RX_THRESHOLD) {
593*4882a593Smuzhiyun 			if (!(priv->dma_ctrl & METH_DMA_RX_INT_EN))
594*4882a593Smuzhiyun 				break;
595*4882a593Smuzhiyun 			/* send it to meth_rx for handling */
596*4882a593Smuzhiyun 			meth_rx(dev, status);
597*4882a593Smuzhiyun 		}
598*4882a593Smuzhiyun 		status = mace->eth.int_stat;
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	return IRQ_HANDLED;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun  * Transmits packets that fit into TX descriptor (are <=120B)
606*4882a593Smuzhiyun  */
meth_tx_short_prepare(struct meth_private * priv,struct sk_buff * skb)607*4882a593Smuzhiyun static void meth_tx_short_prepare(struct meth_private *priv,
608*4882a593Smuzhiyun 				  struct sk_buff *skb)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	tx_packet *desc = &priv->tx_ring[priv->tx_write];
611*4882a593Smuzhiyun 	int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	desc->header.raw = METH_TX_CMD_INT_EN | (len-1) | ((128-len) << 16);
614*4882a593Smuzhiyun 	/* maybe I should set whole thing to 0 first... */
615*4882a593Smuzhiyun 	skb_copy_from_linear_data(skb, desc->data.dt + (120 - len), skb->len);
616*4882a593Smuzhiyun 	if (skb->len < len)
617*4882a593Smuzhiyun 		memset(desc->data.dt + 120 - len + skb->len, 0, len-skb->len);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun #define TX_CATBUF1 BIT(25)
meth_tx_1page_prepare(struct meth_private * priv,struct sk_buff * skb)620*4882a593Smuzhiyun static void meth_tx_1page_prepare(struct meth_private *priv,
621*4882a593Smuzhiyun 				  struct sk_buff *skb)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	tx_packet *desc = &priv->tx_ring[priv->tx_write];
624*4882a593Smuzhiyun 	void *buffer_data = (void *)(((unsigned long)skb->data + 7) & ~7);
625*4882a593Smuzhiyun 	int unaligned_len = (int)((unsigned long)buffer_data - (unsigned long)skb->data);
626*4882a593Smuzhiyun 	int buffer_len = skb->len - unaligned_len;
627*4882a593Smuzhiyun 	dma_addr_t catbuf;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | (skb->len - 1);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/* unaligned part */
632*4882a593Smuzhiyun 	if (unaligned_len) {
633*4882a593Smuzhiyun 		skb_copy_from_linear_data(skb, desc->data.dt + (120 - unaligned_len),
634*4882a593Smuzhiyun 			      unaligned_len);
635*4882a593Smuzhiyun 		desc->header.raw |= (128 - unaligned_len) << 16;
636*4882a593Smuzhiyun 	}
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	/* first page */
639*4882a593Smuzhiyun 	catbuf = dma_map_single(&priv->pdev->dev, buffer_data, buffer_len,
640*4882a593Smuzhiyun 				DMA_TO_DEVICE);
641*4882a593Smuzhiyun 	desc->data.cat_buf[0].form.start_addr = catbuf >> 3;
642*4882a593Smuzhiyun 	desc->data.cat_buf[0].form.len = buffer_len - 1;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun #define TX_CATBUF2 BIT(26)
meth_tx_2page_prepare(struct meth_private * priv,struct sk_buff * skb)645*4882a593Smuzhiyun static void meth_tx_2page_prepare(struct meth_private *priv,
646*4882a593Smuzhiyun 				  struct sk_buff *skb)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	tx_packet *desc = &priv->tx_ring[priv->tx_write];
649*4882a593Smuzhiyun 	void *buffer1_data = (void *)(((unsigned long)skb->data + 7) & ~7);
650*4882a593Smuzhiyun 	void *buffer2_data = (void *)PAGE_ALIGN((unsigned long)skb->data);
651*4882a593Smuzhiyun 	int unaligned_len = (int)((unsigned long)buffer1_data - (unsigned long)skb->data);
652*4882a593Smuzhiyun 	int buffer1_len = (int)((unsigned long)buffer2_data - (unsigned long)buffer1_data);
653*4882a593Smuzhiyun 	int buffer2_len = skb->len - buffer1_len - unaligned_len;
654*4882a593Smuzhiyun 	dma_addr_t catbuf1, catbuf2;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | TX_CATBUF2| (skb->len - 1);
657*4882a593Smuzhiyun 	/* unaligned part */
658*4882a593Smuzhiyun 	if (unaligned_len){
659*4882a593Smuzhiyun 		skb_copy_from_linear_data(skb, desc->data.dt + (120 - unaligned_len),
660*4882a593Smuzhiyun 			      unaligned_len);
661*4882a593Smuzhiyun 		desc->header.raw |= (128 - unaligned_len) << 16;
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* first page */
665*4882a593Smuzhiyun 	catbuf1 = dma_map_single(&priv->pdev->dev, buffer1_data, buffer1_len,
666*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
667*4882a593Smuzhiyun 	desc->data.cat_buf[0].form.start_addr = catbuf1 >> 3;
668*4882a593Smuzhiyun 	desc->data.cat_buf[0].form.len = buffer1_len - 1;
669*4882a593Smuzhiyun 	/* second page */
670*4882a593Smuzhiyun 	catbuf2 = dma_map_single(&priv->pdev->dev, buffer2_data, buffer2_len,
671*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
672*4882a593Smuzhiyun 	desc->data.cat_buf[1].form.start_addr = catbuf2 >> 3;
673*4882a593Smuzhiyun 	desc->data.cat_buf[1].form.len = buffer2_len - 1;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
meth_add_to_tx_ring(struct meth_private * priv,struct sk_buff * skb)676*4882a593Smuzhiyun static void meth_add_to_tx_ring(struct meth_private *priv, struct sk_buff *skb)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	/* Remember the skb, so we can free it at interrupt time */
679*4882a593Smuzhiyun 	priv->tx_skbs[priv->tx_write] = skb;
680*4882a593Smuzhiyun 	if (skb->len <= 120) {
681*4882a593Smuzhiyun 		/* Whole packet fits into descriptor */
682*4882a593Smuzhiyun 		meth_tx_short_prepare(priv, skb);
683*4882a593Smuzhiyun 	} else if (PAGE_ALIGN((unsigned long)skb->data) !=
684*4882a593Smuzhiyun 		   PAGE_ALIGN((unsigned long)skb->data + skb->len - 1)) {
685*4882a593Smuzhiyun 		/* Packet crosses page boundary */
686*4882a593Smuzhiyun 		meth_tx_2page_prepare(priv, skb);
687*4882a593Smuzhiyun 	} else {
688*4882a593Smuzhiyun 		/* Packet is in one page */
689*4882a593Smuzhiyun 		meth_tx_1page_prepare(priv, skb);
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 	priv->tx_write = (priv->tx_write + 1) & (TX_RING_ENTRIES - 1);
692*4882a593Smuzhiyun 	mace->eth.tx_info = priv->tx_write;
693*4882a593Smuzhiyun 	priv->tx_count++;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun /*
697*4882a593Smuzhiyun  * Transmit a packet (called by the kernel)
698*4882a593Smuzhiyun  */
meth_tx(struct sk_buff * skb,struct net_device * dev)699*4882a593Smuzhiyun static netdev_tx_t meth_tx(struct sk_buff *skb, struct net_device *dev)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
702*4882a593Smuzhiyun 	unsigned long flags;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->meth_lock, flags);
705*4882a593Smuzhiyun 	/* Stop DMA notification */
706*4882a593Smuzhiyun 	priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
707*4882a593Smuzhiyun 	mace->eth.dma_ctrl = priv->dma_ctrl;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	meth_add_to_tx_ring(priv, skb);
710*4882a593Smuzhiyun 	netif_trans_update(dev); /* save the timestamp */
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	/* If TX ring is full, tell the upper layer to stop sending packets */
713*4882a593Smuzhiyun 	if (meth_tx_full(dev)) {
714*4882a593Smuzhiyun 	        printk(KERN_DEBUG "TX full: stopping\n");
715*4882a593Smuzhiyun 		netif_stop_queue(dev);
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	/* Restart DMA notification */
719*4882a593Smuzhiyun 	priv->dma_ctrl |= METH_DMA_TX_INT_EN;
720*4882a593Smuzhiyun 	mace->eth.dma_ctrl = priv->dma_ctrl;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->meth_lock, flags);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	return NETDEV_TX_OK;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /*
728*4882a593Smuzhiyun  * Deal with a transmit timeout.
729*4882a593Smuzhiyun  */
meth_tx_timeout(struct net_device * dev,unsigned int txqueue)730*4882a593Smuzhiyun static void meth_tx_timeout(struct net_device *dev, unsigned int txqueue)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
733*4882a593Smuzhiyun 	unsigned long flags;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	printk(KERN_WARNING "%s: transmit timed out\n", dev->name);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	/* Protect against concurrent rx interrupts */
738*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->meth_lock,flags);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	/* Try to reset the interface. */
741*4882a593Smuzhiyun 	meth_reset(dev);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	dev->stats.tx_errors++;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	/* Clear all rings */
746*4882a593Smuzhiyun 	meth_free_tx_ring(priv);
747*4882a593Smuzhiyun 	meth_free_rx_ring(priv);
748*4882a593Smuzhiyun 	meth_init_tx_ring(priv);
749*4882a593Smuzhiyun 	meth_init_rx_ring(priv);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	/* Restart dma */
752*4882a593Smuzhiyun 	priv->dma_ctrl |= METH_DMA_TX_EN | METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
753*4882a593Smuzhiyun 	mace->eth.dma_ctrl = priv->dma_ctrl;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	/* Enable interrupt */
756*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->meth_lock, flags);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	netif_trans_update(dev); /* prevent tx timeout */
759*4882a593Smuzhiyun 	netif_wake_queue(dev);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun /*
763*4882a593Smuzhiyun  * Ioctl commands
764*4882a593Smuzhiyun  */
meth_ioctl(struct net_device * dev,struct ifreq * rq,int cmd)765*4882a593Smuzhiyun static int meth_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	/* XXX Not yet implemented */
768*4882a593Smuzhiyun 	switch(cmd) {
769*4882a593Smuzhiyun 	case SIOCGMIIPHY:
770*4882a593Smuzhiyun 	case SIOCGMIIREG:
771*4882a593Smuzhiyun 	case SIOCSMIIREG:
772*4882a593Smuzhiyun 	default:
773*4882a593Smuzhiyun 		return -EOPNOTSUPP;
774*4882a593Smuzhiyun 	}
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
meth_set_rx_mode(struct net_device * dev)777*4882a593Smuzhiyun static void meth_set_rx_mode(struct net_device *dev)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun 	struct meth_private *priv = netdev_priv(dev);
780*4882a593Smuzhiyun 	unsigned long flags;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	netif_stop_queue(dev);
783*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->meth_lock, flags);
784*4882a593Smuzhiyun 	priv->mac_ctrl &= ~METH_PROMISC;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	if (dev->flags & IFF_PROMISC) {
787*4882a593Smuzhiyun 		priv->mac_ctrl |= METH_PROMISC;
788*4882a593Smuzhiyun 		priv->mcast_filter = 0xffffffffffffffffUL;
789*4882a593Smuzhiyun 	} else if ((netdev_mc_count(dev) > METH_MCF_LIMIT) ||
790*4882a593Smuzhiyun 		   (dev->flags & IFF_ALLMULTI)) {
791*4882a593Smuzhiyun 		priv->mac_ctrl |= METH_ACCEPT_AMCAST;
792*4882a593Smuzhiyun 		priv->mcast_filter = 0xffffffffffffffffUL;
793*4882a593Smuzhiyun 	} else {
794*4882a593Smuzhiyun 		struct netdev_hw_addr *ha;
795*4882a593Smuzhiyun 		priv->mac_ctrl |= METH_ACCEPT_MCAST;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 		netdev_for_each_mc_addr(ha, dev)
798*4882a593Smuzhiyun 			set_bit((ether_crc(ETH_ALEN, ha->addr) >> 26),
799*4882a593Smuzhiyun 			        (volatile unsigned long *)&priv->mcast_filter);
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	/* Write the changes to the chip registers. */
803*4882a593Smuzhiyun 	mace->eth.mac_ctrl = priv->mac_ctrl;
804*4882a593Smuzhiyun 	mace->eth.mcast_filter = priv->mcast_filter;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	/* Done! */
807*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->meth_lock, flags);
808*4882a593Smuzhiyun 	netif_wake_queue(dev);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun static const struct net_device_ops meth_netdev_ops = {
812*4882a593Smuzhiyun 	.ndo_open		= meth_open,
813*4882a593Smuzhiyun 	.ndo_stop		= meth_release,
814*4882a593Smuzhiyun 	.ndo_start_xmit		= meth_tx,
815*4882a593Smuzhiyun 	.ndo_do_ioctl		= meth_ioctl,
816*4882a593Smuzhiyun 	.ndo_tx_timeout		= meth_tx_timeout,
817*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
818*4882a593Smuzhiyun 	.ndo_set_mac_address	= eth_mac_addr,
819*4882a593Smuzhiyun 	.ndo_set_rx_mode    	= meth_set_rx_mode,
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun /*
823*4882a593Smuzhiyun  * The init function.
824*4882a593Smuzhiyun  */
meth_probe(struct platform_device * pdev)825*4882a593Smuzhiyun static int meth_probe(struct platform_device *pdev)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun 	struct net_device *dev;
828*4882a593Smuzhiyun 	struct meth_private *priv;
829*4882a593Smuzhiyun 	int err;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	dev = alloc_etherdev(sizeof(struct meth_private));
832*4882a593Smuzhiyun 	if (!dev)
833*4882a593Smuzhiyun 		return -ENOMEM;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	dev->netdev_ops		= &meth_netdev_ops;
836*4882a593Smuzhiyun 	dev->watchdog_timeo	= timeout;
837*4882a593Smuzhiyun 	dev->irq		= MACE_ETHERNET_IRQ;
838*4882a593Smuzhiyun 	dev->base_addr		= (unsigned long)&mace->eth;
839*4882a593Smuzhiyun 	memcpy(dev->dev_addr, o2meth_eaddr, ETH_ALEN);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	priv = netdev_priv(dev);
842*4882a593Smuzhiyun 	priv->pdev = pdev;
843*4882a593Smuzhiyun 	spin_lock_init(&priv->meth_lock);
844*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	err = register_netdev(dev);
847*4882a593Smuzhiyun 	if (err) {
848*4882a593Smuzhiyun 		free_netdev(dev);
849*4882a593Smuzhiyun 		return err;
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	printk(KERN_INFO "%s: SGI MACE Ethernet rev. %d\n",
853*4882a593Smuzhiyun 	       dev->name, (unsigned int)(mace->eth.mac_ctrl >> 29));
854*4882a593Smuzhiyun 	return 0;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
meth_remove(struct platform_device * pdev)857*4882a593Smuzhiyun static int meth_remove(struct platform_device *pdev)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	struct net_device *dev = platform_get_drvdata(pdev);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	unregister_netdev(dev);
862*4882a593Smuzhiyun 	free_netdev(dev);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	return 0;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun static struct platform_driver meth_driver = {
868*4882a593Smuzhiyun 	.probe	= meth_probe,
869*4882a593Smuzhiyun 	.remove	= meth_remove,
870*4882a593Smuzhiyun 	.driver = {
871*4882a593Smuzhiyun 		.name	= "meth",
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun module_platform_driver(meth_driver);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun MODULE_AUTHOR("Ilya Volynets <ilya@theIlya.com>");
878*4882a593Smuzhiyun MODULE_DESCRIPTION("SGI O2 Builtin Fast Ethernet driver");
879*4882a593Smuzhiyun MODULE_LICENSE("GPL");
880*4882a593Smuzhiyun MODULE_ALIAS("platform:meth");
881