xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sfc/siena.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /****************************************************************************
3*4882a593Smuzhiyun  * Driver for Solarflare network controllers and boards
4*4882a593Smuzhiyun  * Copyright 2005-2006 Fen Systems Ltd.
5*4882a593Smuzhiyun  * Copyright 2006-2013 Solarflare Communications Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/random.h>
14*4882a593Smuzhiyun #include "net_driver.h"
15*4882a593Smuzhiyun #include "bitfield.h"
16*4882a593Smuzhiyun #include "efx.h"
17*4882a593Smuzhiyun #include "efx_common.h"
18*4882a593Smuzhiyun #include "nic.h"
19*4882a593Smuzhiyun #include "farch_regs.h"
20*4882a593Smuzhiyun #include "io.h"
21*4882a593Smuzhiyun #include "workarounds.h"
22*4882a593Smuzhiyun #include "mcdi.h"
23*4882a593Smuzhiyun #include "mcdi_pcol.h"
24*4882a593Smuzhiyun #include "mcdi_port.h"
25*4882a593Smuzhiyun #include "mcdi_port_common.h"
26*4882a593Smuzhiyun #include "selftest.h"
27*4882a593Smuzhiyun #include "siena_sriov.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Hardware control for SFC9000 family including SFL9021 (aka Siena). */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static void siena_init_wol(struct efx_nic *efx);
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 
siena_push_irq_moderation(struct efx_channel * channel)34*4882a593Smuzhiyun static void siena_push_irq_moderation(struct efx_channel *channel)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	struct efx_nic *efx = channel->efx;
37*4882a593Smuzhiyun 	efx_dword_t timer_cmd;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	if (channel->irq_moderation_us) {
40*4882a593Smuzhiyun 		unsigned int ticks;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 		ticks = efx_usecs_to_ticks(efx, channel->irq_moderation_us);
43*4882a593Smuzhiyun 		EFX_POPULATE_DWORD_2(timer_cmd,
44*4882a593Smuzhiyun 				     FRF_CZ_TC_TIMER_MODE,
45*4882a593Smuzhiyun 				     FFE_CZ_TIMER_MODE_INT_HLDOFF,
46*4882a593Smuzhiyun 				     FRF_CZ_TC_TIMER_VAL,
47*4882a593Smuzhiyun 				     ticks - 1);
48*4882a593Smuzhiyun 	} else {
49*4882a593Smuzhiyun 		EFX_POPULATE_DWORD_2(timer_cmd,
50*4882a593Smuzhiyun 				     FRF_CZ_TC_TIMER_MODE,
51*4882a593Smuzhiyun 				     FFE_CZ_TIMER_MODE_DIS,
52*4882a593Smuzhiyun 				     FRF_CZ_TC_TIMER_VAL, 0);
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun 	efx_writed_page_locked(channel->efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
55*4882a593Smuzhiyun 			       channel->channel);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
siena_prepare_flush(struct efx_nic * efx)58*4882a593Smuzhiyun void siena_prepare_flush(struct efx_nic *efx)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	if (efx->fc_disable++ == 0)
61*4882a593Smuzhiyun 		efx_mcdi_set_mac(efx);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
siena_finish_flush(struct efx_nic * efx)64*4882a593Smuzhiyun void siena_finish_flush(struct efx_nic *efx)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	if (--efx->fc_disable == 0)
67*4882a593Smuzhiyun 		efx_mcdi_set_mac(efx);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static const struct efx_farch_register_test siena_register_tests[] = {
71*4882a593Smuzhiyun 	{ FR_AZ_ADR_REGION,
72*4882a593Smuzhiyun 	  EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
73*4882a593Smuzhiyun 	{ FR_CZ_USR_EV_CFG,
74*4882a593Smuzhiyun 	  EFX_OWORD32(0x000103FF, 0x00000000, 0x00000000, 0x00000000) },
75*4882a593Smuzhiyun 	{ FR_AZ_RX_CFG,
76*4882a593Smuzhiyun 	  EFX_OWORD32(0xFFFFFFFE, 0xFFFFFFFF, 0x0003FFFF, 0x00000000) },
77*4882a593Smuzhiyun 	{ FR_AZ_TX_CFG,
78*4882a593Smuzhiyun 	  EFX_OWORD32(0x7FFF0037, 0xFFFF8000, 0xFFFFFFFF, 0x03FFFFFF) },
79*4882a593Smuzhiyun 	{ FR_AZ_TX_RESERVED,
80*4882a593Smuzhiyun 	  EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
81*4882a593Smuzhiyun 	{ FR_AZ_SRM_TX_DC_CFG,
82*4882a593Smuzhiyun 	  EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
83*4882a593Smuzhiyun 	{ FR_AZ_RX_DC_CFG,
84*4882a593Smuzhiyun 	  EFX_OWORD32(0x00000003, 0x00000000, 0x00000000, 0x00000000) },
85*4882a593Smuzhiyun 	{ FR_AZ_RX_DC_PF_WM,
86*4882a593Smuzhiyun 	  EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
87*4882a593Smuzhiyun 	{ FR_BZ_DP_CTRL,
88*4882a593Smuzhiyun 	  EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
89*4882a593Smuzhiyun 	{ FR_BZ_RX_RSS_TKEY,
90*4882a593Smuzhiyun 	  EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
91*4882a593Smuzhiyun 	{ FR_CZ_RX_RSS_IPV6_REG1,
92*4882a593Smuzhiyun 	  EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
93*4882a593Smuzhiyun 	{ FR_CZ_RX_RSS_IPV6_REG2,
94*4882a593Smuzhiyun 	  EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
95*4882a593Smuzhiyun 	{ FR_CZ_RX_RSS_IPV6_REG3,
96*4882a593Smuzhiyun 	  EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0x00000007, 0x00000000) },
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
siena_test_chip(struct efx_nic * efx,struct efx_self_tests * tests)99*4882a593Smuzhiyun static int siena_test_chip(struct efx_nic *efx, struct efx_self_tests *tests)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	enum reset_type reset_method = RESET_TYPE_ALL;
102*4882a593Smuzhiyun 	int rc, rc2;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	efx_reset_down(efx, reset_method);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* Reset the chip immediately so that it is completely
107*4882a593Smuzhiyun 	 * quiescent regardless of what any VF driver does.
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	rc = efx_mcdi_reset(efx, reset_method);
110*4882a593Smuzhiyun 	if (rc)
111*4882a593Smuzhiyun 		goto out;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	tests->registers =
114*4882a593Smuzhiyun 		efx_farch_test_registers(efx, siena_register_tests,
115*4882a593Smuzhiyun 					 ARRAY_SIZE(siena_register_tests))
116*4882a593Smuzhiyun 		? -1 : 1;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	rc = efx_mcdi_reset(efx, reset_method);
119*4882a593Smuzhiyun out:
120*4882a593Smuzhiyun 	rc2 = efx_reset_up(efx, reset_method, rc == 0);
121*4882a593Smuzhiyun 	return rc ? rc : rc2;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /**************************************************************************
125*4882a593Smuzhiyun  *
126*4882a593Smuzhiyun  * PTP
127*4882a593Smuzhiyun  *
128*4882a593Smuzhiyun  **************************************************************************
129*4882a593Smuzhiyun  */
130*4882a593Smuzhiyun 
siena_ptp_write_host_time(struct efx_nic * efx,u32 host_time)131*4882a593Smuzhiyun static void siena_ptp_write_host_time(struct efx_nic *efx, u32 host_time)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	_efx_writed(efx, cpu_to_le32(host_time),
134*4882a593Smuzhiyun 		    FR_CZ_MC_TREG_SMEM + MC_SMEM_P0_PTP_TIME_OFST);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
siena_ptp_set_ts_config(struct efx_nic * efx,struct hwtstamp_config * init)137*4882a593Smuzhiyun static int siena_ptp_set_ts_config(struct efx_nic *efx,
138*4882a593Smuzhiyun 				   struct hwtstamp_config *init)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	int rc;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	switch (init->rx_filter) {
143*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_NONE:
144*4882a593Smuzhiyun 		/* if TX timestamping is still requested then leave PTP on */
145*4882a593Smuzhiyun 		return efx_ptp_change_mode(efx,
146*4882a593Smuzhiyun 					   init->tx_type != HWTSTAMP_TX_OFF,
147*4882a593Smuzhiyun 					   efx_ptp_get_mode(efx));
148*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
149*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
150*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
151*4882a593Smuzhiyun 		init->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
152*4882a593Smuzhiyun 		return efx_ptp_change_mode(efx, true, MC_CMD_PTP_MODE_V1);
153*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
154*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
155*4882a593Smuzhiyun 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
156*4882a593Smuzhiyun 		init->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
157*4882a593Smuzhiyun 		rc = efx_ptp_change_mode(efx, true,
158*4882a593Smuzhiyun 					 MC_CMD_PTP_MODE_V2_ENHANCED);
159*4882a593Smuzhiyun 		/* bug 33070 - old versions of the firmware do not support the
160*4882a593Smuzhiyun 		 * improved UUID filtering option. Similarly old versions of the
161*4882a593Smuzhiyun 		 * application do not expect it to be enabled. If the firmware
162*4882a593Smuzhiyun 		 * does not accept the enhanced mode, fall back to the standard
163*4882a593Smuzhiyun 		 * PTP v2 UUID filtering. */
164*4882a593Smuzhiyun 		if (rc != 0)
165*4882a593Smuzhiyun 			rc = efx_ptp_change_mode(efx, true, MC_CMD_PTP_MODE_V2);
166*4882a593Smuzhiyun 		return rc;
167*4882a593Smuzhiyun 	default:
168*4882a593Smuzhiyun 		return -ERANGE;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /**************************************************************************
173*4882a593Smuzhiyun  *
174*4882a593Smuzhiyun  * Device reset
175*4882a593Smuzhiyun  *
176*4882a593Smuzhiyun  **************************************************************************
177*4882a593Smuzhiyun  */
178*4882a593Smuzhiyun 
siena_map_reset_flags(u32 * flags)179*4882a593Smuzhiyun static int siena_map_reset_flags(u32 *flags)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	enum {
182*4882a593Smuzhiyun 		SIENA_RESET_PORT = (ETH_RESET_DMA | ETH_RESET_FILTER |
183*4882a593Smuzhiyun 				    ETH_RESET_OFFLOAD | ETH_RESET_MAC |
184*4882a593Smuzhiyun 				    ETH_RESET_PHY),
185*4882a593Smuzhiyun 		SIENA_RESET_MC = (SIENA_RESET_PORT |
186*4882a593Smuzhiyun 				  ETH_RESET_MGMT << ETH_RESET_SHARED_SHIFT),
187*4882a593Smuzhiyun 	};
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if ((*flags & SIENA_RESET_MC) == SIENA_RESET_MC) {
190*4882a593Smuzhiyun 		*flags &= ~SIENA_RESET_MC;
191*4882a593Smuzhiyun 		return RESET_TYPE_WORLD;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if ((*flags & SIENA_RESET_PORT) == SIENA_RESET_PORT) {
195*4882a593Smuzhiyun 		*flags &= ~SIENA_RESET_PORT;
196*4882a593Smuzhiyun 		return RESET_TYPE_ALL;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* no invisible reset implemented */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return -EINVAL;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #ifdef CONFIG_EEH
205*4882a593Smuzhiyun /* When a PCI device is isolated from the bus, a subsequent MMIO read is
206*4882a593Smuzhiyun  * required for the kernel EEH mechanisms to notice. As the Solarflare driver
207*4882a593Smuzhiyun  * was written to minimise MMIO read (for latency) then a periodic call to check
208*4882a593Smuzhiyun  * the EEH status of the device is required so that device recovery can happen
209*4882a593Smuzhiyun  * in a timely fashion.
210*4882a593Smuzhiyun  */
siena_monitor(struct efx_nic * efx)211*4882a593Smuzhiyun static void siena_monitor(struct efx_nic *efx)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct eeh_dev *eehdev = pci_dev_to_eeh_dev(efx->pci_dev);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	eeh_dev_check_failure(eehdev);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun 
siena_probe_nvconfig(struct efx_nic * efx)219*4882a593Smuzhiyun static int siena_probe_nvconfig(struct efx_nic *efx)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	u32 caps = 0;
222*4882a593Smuzhiyun 	int rc;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	rc = efx_mcdi_get_board_cfg(efx, efx->net_dev->perm_addr, NULL, &caps);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	efx->timer_quantum_ns =
227*4882a593Smuzhiyun 		(caps & (1 << MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN)) ?
228*4882a593Smuzhiyun 		3072 : 6144; /* 768 cycles */
229*4882a593Smuzhiyun 	efx->timer_max_ns = efx->type->timer_period_max *
230*4882a593Smuzhiyun 			    efx->timer_quantum_ns;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return rc;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
siena_dimension_resources(struct efx_nic * efx)235*4882a593Smuzhiyun static int siena_dimension_resources(struct efx_nic *efx)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	/* Each port has a small block of internal SRAM dedicated to
238*4882a593Smuzhiyun 	 * the buffer table and descriptor caches.  In theory we can
239*4882a593Smuzhiyun 	 * map both blocks to one port, but we don't.
240*4882a593Smuzhiyun 	 */
241*4882a593Smuzhiyun 	efx_farch_dimension_resources(efx, FR_CZ_BUF_FULL_TBL_ROWS / 2);
242*4882a593Smuzhiyun 	return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /* On all Falcon-architecture NICs, PFs use BAR 0 for I/O space and BAR 2(&3)
246*4882a593Smuzhiyun  * for memory.
247*4882a593Smuzhiyun  */
siena_mem_bar(struct efx_nic * efx)248*4882a593Smuzhiyun static unsigned int siena_mem_bar(struct efx_nic *efx)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	return 2;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
siena_mem_map_size(struct efx_nic * efx)253*4882a593Smuzhiyun static unsigned int siena_mem_map_size(struct efx_nic *efx)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	return FR_CZ_MC_TREG_SMEM +
256*4882a593Smuzhiyun 		FR_CZ_MC_TREG_SMEM_STEP * FR_CZ_MC_TREG_SMEM_ROWS;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
siena_probe_nic(struct efx_nic * efx)259*4882a593Smuzhiyun static int siena_probe_nic(struct efx_nic *efx)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct siena_nic_data *nic_data;
262*4882a593Smuzhiyun 	efx_oword_t reg;
263*4882a593Smuzhiyun 	int rc;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* Allocate storage for hardware specific data */
266*4882a593Smuzhiyun 	nic_data = kzalloc(sizeof(struct siena_nic_data), GFP_KERNEL);
267*4882a593Smuzhiyun 	if (!nic_data)
268*4882a593Smuzhiyun 		return -ENOMEM;
269*4882a593Smuzhiyun 	nic_data->efx = efx;
270*4882a593Smuzhiyun 	efx->nic_data = nic_data;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (efx_farch_fpga_ver(efx) != 0) {
273*4882a593Smuzhiyun 		netif_err(efx, probe, efx->net_dev,
274*4882a593Smuzhiyun 			  "Siena FPGA not supported\n");
275*4882a593Smuzhiyun 		rc = -ENODEV;
276*4882a593Smuzhiyun 		goto fail1;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	efx->max_channels = EFX_MAX_CHANNELS;
280*4882a593Smuzhiyun 	efx->max_vis = EFX_MAX_CHANNELS;
281*4882a593Smuzhiyun 	efx->max_tx_channels = EFX_MAX_CHANNELS;
282*4882a593Smuzhiyun 	efx->tx_queues_per_channel = 4;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	efx_reado(efx, &reg, FR_AZ_CS_DEBUG);
285*4882a593Smuzhiyun 	efx->port_num = EFX_OWORD_FIELD(reg, FRF_CZ_CS_PORT_NUM) - 1;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	rc = efx_mcdi_init(efx);
288*4882a593Smuzhiyun 	if (rc)
289*4882a593Smuzhiyun 		goto fail1;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* Now we can reset the NIC */
292*4882a593Smuzhiyun 	rc = efx_mcdi_reset(efx, RESET_TYPE_ALL);
293*4882a593Smuzhiyun 	if (rc) {
294*4882a593Smuzhiyun 		netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
295*4882a593Smuzhiyun 		goto fail3;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	siena_init_wol(efx);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* Allocate memory for INT_KER */
301*4882a593Smuzhiyun 	rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t),
302*4882a593Smuzhiyun 				  GFP_KERNEL);
303*4882a593Smuzhiyun 	if (rc)
304*4882a593Smuzhiyun 		goto fail4;
305*4882a593Smuzhiyun 	BUG_ON(efx->irq_status.dma_addr & 0x0f);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	netif_dbg(efx, probe, efx->net_dev,
308*4882a593Smuzhiyun 		  "INT_KER at %llx (virt %p phys %llx)\n",
309*4882a593Smuzhiyun 		  (unsigned long long)efx->irq_status.dma_addr,
310*4882a593Smuzhiyun 		  efx->irq_status.addr,
311*4882a593Smuzhiyun 		  (unsigned long long)virt_to_phys(efx->irq_status.addr));
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* Read in the non-volatile configuration */
314*4882a593Smuzhiyun 	rc = siena_probe_nvconfig(efx);
315*4882a593Smuzhiyun 	if (rc == -EINVAL) {
316*4882a593Smuzhiyun 		netif_err(efx, probe, efx->net_dev,
317*4882a593Smuzhiyun 			  "NVRAM is invalid therefore using defaults\n");
318*4882a593Smuzhiyun 		efx->phy_type = PHY_TYPE_NONE;
319*4882a593Smuzhiyun 		efx->mdio.prtad = MDIO_PRTAD_NONE;
320*4882a593Smuzhiyun 	} else if (rc) {
321*4882a593Smuzhiyun 		goto fail5;
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	rc = efx_mcdi_mon_probe(efx);
325*4882a593Smuzhiyun 	if (rc)
326*4882a593Smuzhiyun 		goto fail5;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
329*4882a593Smuzhiyun 	efx_siena_sriov_probe(efx);
330*4882a593Smuzhiyun #endif
331*4882a593Smuzhiyun 	efx_ptp_defer_probe_with_channel(efx);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return 0;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun fail5:
336*4882a593Smuzhiyun 	efx_nic_free_buffer(efx, &efx->irq_status);
337*4882a593Smuzhiyun fail4:
338*4882a593Smuzhiyun fail3:
339*4882a593Smuzhiyun 	efx_mcdi_detach(efx);
340*4882a593Smuzhiyun 	efx_mcdi_fini(efx);
341*4882a593Smuzhiyun fail1:
342*4882a593Smuzhiyun 	kfree(efx->nic_data);
343*4882a593Smuzhiyun 	return rc;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
siena_rx_pull_rss_config(struct efx_nic * efx)346*4882a593Smuzhiyun static int siena_rx_pull_rss_config(struct efx_nic *efx)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	efx_oword_t temp;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* Read from IPv6 RSS key as that's longer (the IPv4 key is just the
351*4882a593Smuzhiyun 	 * first 128 bits of the same key, assuming it's been set by
352*4882a593Smuzhiyun 	 * siena_rx_push_rss_config, below)
353*4882a593Smuzhiyun 	 */
354*4882a593Smuzhiyun 	efx_reado(efx, &temp, FR_CZ_RX_RSS_IPV6_REG1);
355*4882a593Smuzhiyun 	memcpy(efx->rss_context.rx_hash_key, &temp, sizeof(temp));
356*4882a593Smuzhiyun 	efx_reado(efx, &temp, FR_CZ_RX_RSS_IPV6_REG2);
357*4882a593Smuzhiyun 	memcpy(efx->rss_context.rx_hash_key + sizeof(temp), &temp, sizeof(temp));
358*4882a593Smuzhiyun 	efx_reado(efx, &temp, FR_CZ_RX_RSS_IPV6_REG3);
359*4882a593Smuzhiyun 	memcpy(efx->rss_context.rx_hash_key + 2 * sizeof(temp), &temp,
360*4882a593Smuzhiyun 	       FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8);
361*4882a593Smuzhiyun 	efx_farch_rx_pull_indir_table(efx);
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
siena_rx_push_rss_config(struct efx_nic * efx,bool user,const u32 * rx_indir_table,const u8 * key)365*4882a593Smuzhiyun static int siena_rx_push_rss_config(struct efx_nic *efx, bool user,
366*4882a593Smuzhiyun 				    const u32 *rx_indir_table, const u8 *key)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	efx_oword_t temp;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* Set hash key for IPv4 */
371*4882a593Smuzhiyun 	if (key)
372*4882a593Smuzhiyun 		memcpy(efx->rss_context.rx_hash_key, key, sizeof(temp));
373*4882a593Smuzhiyun 	memcpy(&temp, efx->rss_context.rx_hash_key, sizeof(temp));
374*4882a593Smuzhiyun 	efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* Enable IPv6 RSS */
377*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(efx->rss_context.rx_hash_key) <
378*4882a593Smuzhiyun 		     2 * sizeof(temp) + FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8 ||
379*4882a593Smuzhiyun 		     FRF_CZ_RX_RSS_IPV6_TKEY_HI_LBN != 0);
380*4882a593Smuzhiyun 	memcpy(&temp, efx->rss_context.rx_hash_key, sizeof(temp));
381*4882a593Smuzhiyun 	efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG1);
382*4882a593Smuzhiyun 	memcpy(&temp, efx->rss_context.rx_hash_key + sizeof(temp), sizeof(temp));
383*4882a593Smuzhiyun 	efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG2);
384*4882a593Smuzhiyun 	EFX_POPULATE_OWORD_2(temp, FRF_CZ_RX_RSS_IPV6_THASH_ENABLE, 1,
385*4882a593Smuzhiyun 			     FRF_CZ_RX_RSS_IPV6_IP_THASH_ENABLE, 1);
386*4882a593Smuzhiyun 	memcpy(&temp, efx->rss_context.rx_hash_key + 2 * sizeof(temp),
387*4882a593Smuzhiyun 	       FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8);
388*4882a593Smuzhiyun 	efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG3);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	memcpy(efx->rss_context.rx_indir_table, rx_indir_table,
391*4882a593Smuzhiyun 	       sizeof(efx->rss_context.rx_indir_table));
392*4882a593Smuzhiyun 	efx_farch_rx_push_indir_table(efx);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun /* This call performs hardware-specific global initialisation, such as
398*4882a593Smuzhiyun  * defining the descriptor cache sizes and number of RSS channels.
399*4882a593Smuzhiyun  * It does not set up any buffers, descriptor rings or event queues.
400*4882a593Smuzhiyun  */
siena_init_nic(struct efx_nic * efx)401*4882a593Smuzhiyun static int siena_init_nic(struct efx_nic *efx)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	efx_oword_t temp;
404*4882a593Smuzhiyun 	int rc;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* Recover from a failed assertion post-reset */
407*4882a593Smuzhiyun 	rc = efx_mcdi_handle_assertion(efx);
408*4882a593Smuzhiyun 	if (rc)
409*4882a593Smuzhiyun 		return rc;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Squash TX of packets of 16 bytes or less */
412*4882a593Smuzhiyun 	efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
413*4882a593Smuzhiyun 	EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
414*4882a593Smuzhiyun 	efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
417*4882a593Smuzhiyun 	 * descriptors (which is bad).
418*4882a593Smuzhiyun 	 */
419*4882a593Smuzhiyun 	efx_reado(efx, &temp, FR_AZ_TX_CFG);
420*4882a593Smuzhiyun 	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
421*4882a593Smuzhiyun 	EFX_SET_OWORD_FIELD(temp, FRF_CZ_TX_FILTER_EN_BIT, 1);
422*4882a593Smuzhiyun 	efx_writeo(efx, &temp, FR_AZ_TX_CFG);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	efx_reado(efx, &temp, FR_AZ_RX_CFG);
425*4882a593Smuzhiyun 	EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_DESC_PUSH_EN, 0);
426*4882a593Smuzhiyun 	EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_INGR_EN, 1);
427*4882a593Smuzhiyun 	/* Enable hash insertion. This is broken for the 'Falcon' hash
428*4882a593Smuzhiyun 	 * if IPv6 hashing is also enabled, so also select Toeplitz
429*4882a593Smuzhiyun 	 * TCP/IPv4 and IPv4 hashes. */
430*4882a593Smuzhiyun 	EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_INSRT_HDR, 1);
431*4882a593Smuzhiyun 	EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_ALG, 1);
432*4882a593Smuzhiyun 	EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_IP_HASH, 1);
433*4882a593Smuzhiyun 	EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_USR_BUF_SIZE,
434*4882a593Smuzhiyun 			    EFX_RX_USR_BUF_SIZE >> 5);
435*4882a593Smuzhiyun 	efx_writeo(efx, &temp, FR_AZ_RX_CFG);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	siena_rx_push_rss_config(efx, false, efx->rss_context.rx_indir_table, NULL);
438*4882a593Smuzhiyun 	efx->rss_context.context_id = 0; /* indicates RSS is active */
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* Enable event logging */
441*4882a593Smuzhiyun 	rc = efx_mcdi_log_ctrl(efx, true, false, 0);
442*4882a593Smuzhiyun 	if (rc)
443*4882a593Smuzhiyun 		return rc;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* Set destination of both TX and RX Flush events */
446*4882a593Smuzhiyun 	EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
447*4882a593Smuzhiyun 	efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	EFX_POPULATE_OWORD_1(temp, FRF_CZ_USREV_DIS, 1);
450*4882a593Smuzhiyun 	efx_writeo(efx, &temp, FR_CZ_USR_EV_CFG);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	efx_farch_init_common(efx);
453*4882a593Smuzhiyun 	return 0;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
siena_remove_nic(struct efx_nic * efx)456*4882a593Smuzhiyun static void siena_remove_nic(struct efx_nic *efx)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	efx_mcdi_mon_remove(efx);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	efx_nic_free_buffer(efx, &efx->irq_status);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	efx_mcdi_reset(efx, RESET_TYPE_ALL);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	efx_mcdi_detach(efx);
465*4882a593Smuzhiyun 	efx_mcdi_fini(efx);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	/* Tear down the private nic state */
468*4882a593Smuzhiyun 	kfree(efx->nic_data);
469*4882a593Smuzhiyun 	efx->nic_data = NULL;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun #define SIENA_DMA_STAT(ext_name, mcdi_name)			\
473*4882a593Smuzhiyun 	[SIENA_STAT_ ## ext_name] =				\
474*4882a593Smuzhiyun 	{ #ext_name, 64, 8 * MC_CMD_MAC_ ## mcdi_name }
475*4882a593Smuzhiyun #define SIENA_OTHER_STAT(ext_name)				\
476*4882a593Smuzhiyun 	[SIENA_STAT_ ## ext_name] = { #ext_name, 0, 0 }
477*4882a593Smuzhiyun #define GENERIC_SW_STAT(ext_name)				\
478*4882a593Smuzhiyun 	[GENERIC_STAT_ ## ext_name] = { #ext_name, 0, 0 }
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun static const struct efx_hw_stat_desc siena_stat_desc[SIENA_STAT_COUNT] = {
481*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_bytes, TX_BYTES),
482*4882a593Smuzhiyun 	SIENA_OTHER_STAT(tx_good_bytes),
483*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_bad_bytes, TX_BAD_BYTES),
484*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_packets, TX_PKTS),
485*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_bad, TX_BAD_FCS_PKTS),
486*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_pause, TX_PAUSE_PKTS),
487*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_control, TX_CONTROL_PKTS),
488*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_unicast, TX_UNICAST_PKTS),
489*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_multicast, TX_MULTICAST_PKTS),
490*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_broadcast, TX_BROADCAST_PKTS),
491*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_lt64, TX_LT64_PKTS),
492*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_64, TX_64_PKTS),
493*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_65_to_127, TX_65_TO_127_PKTS),
494*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_128_to_255, TX_128_TO_255_PKTS),
495*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_256_to_511, TX_256_TO_511_PKTS),
496*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_512_to_1023, TX_512_TO_1023_PKTS),
497*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_1024_to_15xx, TX_1024_TO_15XX_PKTS),
498*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_15xx_to_jumbo, TX_15XX_TO_JUMBO_PKTS),
499*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_gtjumbo, TX_GTJUMBO_PKTS),
500*4882a593Smuzhiyun 	SIENA_OTHER_STAT(tx_collision),
501*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_single_collision, TX_SINGLE_COLLISION_PKTS),
502*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_multiple_collision, TX_MULTIPLE_COLLISION_PKTS),
503*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_excessive_collision, TX_EXCESSIVE_COLLISION_PKTS),
504*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_deferred, TX_DEFERRED_PKTS),
505*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_late_collision, TX_LATE_COLLISION_PKTS),
506*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_excessive_deferred, TX_EXCESSIVE_DEFERRED_PKTS),
507*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_non_tcpudp, TX_NON_TCPUDP_PKTS),
508*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_mac_src_error, TX_MAC_SRC_ERR_PKTS),
509*4882a593Smuzhiyun 	SIENA_DMA_STAT(tx_ip_src_error, TX_IP_SRC_ERR_PKTS),
510*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_bytes, RX_BYTES),
511*4882a593Smuzhiyun 	SIENA_OTHER_STAT(rx_good_bytes),
512*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_bad_bytes, RX_BAD_BYTES),
513*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_packets, RX_PKTS),
514*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_good, RX_GOOD_PKTS),
515*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_bad, RX_BAD_FCS_PKTS),
516*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_pause, RX_PAUSE_PKTS),
517*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_control, RX_CONTROL_PKTS),
518*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_unicast, RX_UNICAST_PKTS),
519*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_multicast, RX_MULTICAST_PKTS),
520*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_broadcast, RX_BROADCAST_PKTS),
521*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_lt64, RX_UNDERSIZE_PKTS),
522*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_64, RX_64_PKTS),
523*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_65_to_127, RX_65_TO_127_PKTS),
524*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_128_to_255, RX_128_TO_255_PKTS),
525*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_256_to_511, RX_256_TO_511_PKTS),
526*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_512_to_1023, RX_512_TO_1023_PKTS),
527*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_1024_to_15xx, RX_1024_TO_15XX_PKTS),
528*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_15xx_to_jumbo, RX_15XX_TO_JUMBO_PKTS),
529*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_gtjumbo, RX_GTJUMBO_PKTS),
530*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_bad_gtjumbo, RX_JABBER_PKTS),
531*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_overflow, RX_OVERFLOW_PKTS),
532*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_false_carrier, RX_FALSE_CARRIER_PKTS),
533*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_symbol_error, RX_SYMBOL_ERROR_PKTS),
534*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_align_error, RX_ALIGN_ERROR_PKTS),
535*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_length_error, RX_LENGTH_ERROR_PKTS),
536*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_internal_error, RX_INTERNAL_ERROR_PKTS),
537*4882a593Smuzhiyun 	SIENA_DMA_STAT(rx_nodesc_drop_cnt, RX_NODESC_DROPS),
538*4882a593Smuzhiyun 	GENERIC_SW_STAT(rx_nodesc_trunc),
539*4882a593Smuzhiyun 	GENERIC_SW_STAT(rx_noskb_drops),
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun static const unsigned long siena_stat_mask[] = {
542*4882a593Smuzhiyun 	[0 ... BITS_TO_LONGS(SIENA_STAT_COUNT) - 1] = ~0UL,
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun 
siena_describe_nic_stats(struct efx_nic * efx,u8 * names)545*4882a593Smuzhiyun static size_t siena_describe_nic_stats(struct efx_nic *efx, u8 *names)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	return efx_nic_describe_stats(siena_stat_desc, SIENA_STAT_COUNT,
548*4882a593Smuzhiyun 				      siena_stat_mask, names);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
siena_try_update_nic_stats(struct efx_nic * efx)551*4882a593Smuzhiyun static int siena_try_update_nic_stats(struct efx_nic *efx)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	struct siena_nic_data *nic_data = efx->nic_data;
554*4882a593Smuzhiyun 	u64 *stats = nic_data->stats;
555*4882a593Smuzhiyun 	__le64 *dma_stats;
556*4882a593Smuzhiyun 	__le64 generation_start, generation_end;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	dma_stats = efx->stats_buffer.addr;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	generation_end = dma_stats[efx->num_mac_stats - 1];
561*4882a593Smuzhiyun 	if (generation_end == EFX_MC_STATS_GENERATION_INVALID)
562*4882a593Smuzhiyun 		return 0;
563*4882a593Smuzhiyun 	rmb();
564*4882a593Smuzhiyun 	efx_nic_update_stats(siena_stat_desc, SIENA_STAT_COUNT, siena_stat_mask,
565*4882a593Smuzhiyun 			     stats, efx->stats_buffer.addr, false);
566*4882a593Smuzhiyun 	rmb();
567*4882a593Smuzhiyun 	generation_start = dma_stats[MC_CMD_MAC_GENERATION_START];
568*4882a593Smuzhiyun 	if (generation_end != generation_start)
569*4882a593Smuzhiyun 		return -EAGAIN;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	/* Update derived statistics */
572*4882a593Smuzhiyun 	efx_nic_fix_nodesc_drop_stat(efx,
573*4882a593Smuzhiyun 				     &stats[SIENA_STAT_rx_nodesc_drop_cnt]);
574*4882a593Smuzhiyun 	efx_update_diff_stat(&stats[SIENA_STAT_tx_good_bytes],
575*4882a593Smuzhiyun 			     stats[SIENA_STAT_tx_bytes] -
576*4882a593Smuzhiyun 			     stats[SIENA_STAT_tx_bad_bytes]);
577*4882a593Smuzhiyun 	stats[SIENA_STAT_tx_collision] =
578*4882a593Smuzhiyun 		stats[SIENA_STAT_tx_single_collision] +
579*4882a593Smuzhiyun 		stats[SIENA_STAT_tx_multiple_collision] +
580*4882a593Smuzhiyun 		stats[SIENA_STAT_tx_excessive_collision] +
581*4882a593Smuzhiyun 		stats[SIENA_STAT_tx_late_collision];
582*4882a593Smuzhiyun 	efx_update_diff_stat(&stats[SIENA_STAT_rx_good_bytes],
583*4882a593Smuzhiyun 			     stats[SIENA_STAT_rx_bytes] -
584*4882a593Smuzhiyun 			     stats[SIENA_STAT_rx_bad_bytes]);
585*4882a593Smuzhiyun 	efx_update_sw_stats(efx, stats);
586*4882a593Smuzhiyun 	return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
siena_update_nic_stats(struct efx_nic * efx,u64 * full_stats,struct rtnl_link_stats64 * core_stats)589*4882a593Smuzhiyun static size_t siena_update_nic_stats(struct efx_nic *efx, u64 *full_stats,
590*4882a593Smuzhiyun 				     struct rtnl_link_stats64 *core_stats)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct siena_nic_data *nic_data = efx->nic_data;
593*4882a593Smuzhiyun 	u64 *stats = nic_data->stats;
594*4882a593Smuzhiyun 	int retry;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* If we're unlucky enough to read statistics wduring the DMA, wait
597*4882a593Smuzhiyun 	 * up to 10ms for it to finish (typically takes <500us) */
598*4882a593Smuzhiyun 	for (retry = 0; retry < 100; ++retry) {
599*4882a593Smuzhiyun 		if (siena_try_update_nic_stats(efx) == 0)
600*4882a593Smuzhiyun 			break;
601*4882a593Smuzhiyun 		udelay(100);
602*4882a593Smuzhiyun 	}
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	if (full_stats)
605*4882a593Smuzhiyun 		memcpy(full_stats, stats, sizeof(u64) * SIENA_STAT_COUNT);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	if (core_stats) {
608*4882a593Smuzhiyun 		core_stats->rx_packets = stats[SIENA_STAT_rx_packets];
609*4882a593Smuzhiyun 		core_stats->tx_packets = stats[SIENA_STAT_tx_packets];
610*4882a593Smuzhiyun 		core_stats->rx_bytes = stats[SIENA_STAT_rx_bytes];
611*4882a593Smuzhiyun 		core_stats->tx_bytes = stats[SIENA_STAT_tx_bytes];
612*4882a593Smuzhiyun 		core_stats->rx_dropped = stats[SIENA_STAT_rx_nodesc_drop_cnt] +
613*4882a593Smuzhiyun 					 stats[GENERIC_STAT_rx_nodesc_trunc] +
614*4882a593Smuzhiyun 					 stats[GENERIC_STAT_rx_noskb_drops];
615*4882a593Smuzhiyun 		core_stats->multicast = stats[SIENA_STAT_rx_multicast];
616*4882a593Smuzhiyun 		core_stats->collisions = stats[SIENA_STAT_tx_collision];
617*4882a593Smuzhiyun 		core_stats->rx_length_errors =
618*4882a593Smuzhiyun 			stats[SIENA_STAT_rx_gtjumbo] +
619*4882a593Smuzhiyun 			stats[SIENA_STAT_rx_length_error];
620*4882a593Smuzhiyun 		core_stats->rx_crc_errors = stats[SIENA_STAT_rx_bad];
621*4882a593Smuzhiyun 		core_stats->rx_frame_errors = stats[SIENA_STAT_rx_align_error];
622*4882a593Smuzhiyun 		core_stats->rx_fifo_errors = stats[SIENA_STAT_rx_overflow];
623*4882a593Smuzhiyun 		core_stats->tx_window_errors =
624*4882a593Smuzhiyun 			stats[SIENA_STAT_tx_late_collision];
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		core_stats->rx_errors = (core_stats->rx_length_errors +
627*4882a593Smuzhiyun 					 core_stats->rx_crc_errors +
628*4882a593Smuzhiyun 					 core_stats->rx_frame_errors +
629*4882a593Smuzhiyun 					 stats[SIENA_STAT_rx_symbol_error]);
630*4882a593Smuzhiyun 		core_stats->tx_errors = (core_stats->tx_window_errors +
631*4882a593Smuzhiyun 					 stats[SIENA_STAT_tx_bad]);
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return SIENA_STAT_COUNT;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
siena_mac_reconfigure(struct efx_nic * efx,bool mtu_only __always_unused)637*4882a593Smuzhiyun static int siena_mac_reconfigure(struct efx_nic *efx, bool mtu_only __always_unused)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	MCDI_DECLARE_BUF(inbuf, MC_CMD_SET_MCAST_HASH_IN_LEN);
640*4882a593Smuzhiyun 	int rc;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	BUILD_BUG_ON(MC_CMD_SET_MCAST_HASH_IN_LEN !=
643*4882a593Smuzhiyun 		     MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST +
644*4882a593Smuzhiyun 		     sizeof(efx->multicast_hash));
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	efx_farch_filter_sync_rx_mode(efx);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	WARN_ON(!mutex_is_locked(&efx->mac_lock));
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	rc = efx_mcdi_set_mac(efx);
651*4882a593Smuzhiyun 	if (rc != 0)
652*4882a593Smuzhiyun 		return rc;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	memcpy(MCDI_PTR(inbuf, SET_MCAST_HASH_IN_HASH0),
655*4882a593Smuzhiyun 	       efx->multicast_hash.byte, sizeof(efx->multicast_hash));
656*4882a593Smuzhiyun 	return efx_mcdi_rpc(efx, MC_CMD_SET_MCAST_HASH,
657*4882a593Smuzhiyun 			    inbuf, sizeof(inbuf), NULL, 0, NULL);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun /**************************************************************************
661*4882a593Smuzhiyun  *
662*4882a593Smuzhiyun  * Wake on LAN
663*4882a593Smuzhiyun  *
664*4882a593Smuzhiyun  **************************************************************************
665*4882a593Smuzhiyun  */
666*4882a593Smuzhiyun 
siena_get_wol(struct efx_nic * efx,struct ethtool_wolinfo * wol)667*4882a593Smuzhiyun static void siena_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	struct siena_nic_data *nic_data = efx->nic_data;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	wol->supported = WAKE_MAGIC;
672*4882a593Smuzhiyun 	if (nic_data->wol_filter_id != -1)
673*4882a593Smuzhiyun 		wol->wolopts = WAKE_MAGIC;
674*4882a593Smuzhiyun 	else
675*4882a593Smuzhiyun 		wol->wolopts = 0;
676*4882a593Smuzhiyun 	memset(&wol->sopass, 0, sizeof(wol->sopass));
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 
siena_set_wol(struct efx_nic * efx,u32 type)680*4882a593Smuzhiyun static int siena_set_wol(struct efx_nic *efx, u32 type)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun 	struct siena_nic_data *nic_data = efx->nic_data;
683*4882a593Smuzhiyun 	int rc;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (type & ~WAKE_MAGIC)
686*4882a593Smuzhiyun 		return -EINVAL;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	if (type & WAKE_MAGIC) {
689*4882a593Smuzhiyun 		if (nic_data->wol_filter_id != -1)
690*4882a593Smuzhiyun 			efx_mcdi_wol_filter_remove(efx,
691*4882a593Smuzhiyun 						   nic_data->wol_filter_id);
692*4882a593Smuzhiyun 		rc = efx_mcdi_wol_filter_set_magic(efx, efx->net_dev->dev_addr,
693*4882a593Smuzhiyun 						   &nic_data->wol_filter_id);
694*4882a593Smuzhiyun 		if (rc)
695*4882a593Smuzhiyun 			goto fail;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		pci_wake_from_d3(efx->pci_dev, true);
698*4882a593Smuzhiyun 	} else {
699*4882a593Smuzhiyun 		rc = efx_mcdi_wol_filter_reset(efx);
700*4882a593Smuzhiyun 		nic_data->wol_filter_id = -1;
701*4882a593Smuzhiyun 		pci_wake_from_d3(efx->pci_dev, false);
702*4882a593Smuzhiyun 		if (rc)
703*4882a593Smuzhiyun 			goto fail;
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	return 0;
707*4882a593Smuzhiyun  fail:
708*4882a593Smuzhiyun 	netif_err(efx, hw, efx->net_dev, "%s failed: type=%d rc=%d\n",
709*4882a593Smuzhiyun 		  __func__, type, rc);
710*4882a593Smuzhiyun 	return rc;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 
siena_init_wol(struct efx_nic * efx)714*4882a593Smuzhiyun static void siena_init_wol(struct efx_nic *efx)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	struct siena_nic_data *nic_data = efx->nic_data;
717*4882a593Smuzhiyun 	int rc;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	rc = efx_mcdi_wol_filter_get_magic(efx, &nic_data->wol_filter_id);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	if (rc != 0) {
722*4882a593Smuzhiyun 		/* If it failed, attempt to get into a synchronised
723*4882a593Smuzhiyun 		 * state with MC by resetting any set WoL filters */
724*4882a593Smuzhiyun 		efx_mcdi_wol_filter_reset(efx);
725*4882a593Smuzhiyun 		nic_data->wol_filter_id = -1;
726*4882a593Smuzhiyun 	} else if (nic_data->wol_filter_id != -1) {
727*4882a593Smuzhiyun 		pci_wake_from_d3(efx->pci_dev, true);
728*4882a593Smuzhiyun 	}
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun /**************************************************************************
732*4882a593Smuzhiyun  *
733*4882a593Smuzhiyun  * MCDI
734*4882a593Smuzhiyun  *
735*4882a593Smuzhiyun  **************************************************************************
736*4882a593Smuzhiyun  */
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun #define MCDI_PDU(efx)							\
739*4882a593Smuzhiyun 	(efx_port_num(efx) ? MC_SMEM_P1_PDU_OFST : MC_SMEM_P0_PDU_OFST)
740*4882a593Smuzhiyun #define MCDI_DOORBELL(efx)						\
741*4882a593Smuzhiyun 	(efx_port_num(efx) ? MC_SMEM_P1_DOORBELL_OFST : MC_SMEM_P0_DOORBELL_OFST)
742*4882a593Smuzhiyun #define MCDI_STATUS(efx)						\
743*4882a593Smuzhiyun 	(efx_port_num(efx) ? MC_SMEM_P1_STATUS_OFST : MC_SMEM_P0_STATUS_OFST)
744*4882a593Smuzhiyun 
siena_mcdi_request(struct efx_nic * efx,const efx_dword_t * hdr,size_t hdr_len,const efx_dword_t * sdu,size_t sdu_len)745*4882a593Smuzhiyun static void siena_mcdi_request(struct efx_nic *efx,
746*4882a593Smuzhiyun 			       const efx_dword_t *hdr, size_t hdr_len,
747*4882a593Smuzhiyun 			       const efx_dword_t *sdu, size_t sdu_len)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun 	unsigned pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
750*4882a593Smuzhiyun 	unsigned doorbell = FR_CZ_MC_TREG_SMEM + MCDI_DOORBELL(efx);
751*4882a593Smuzhiyun 	unsigned int i;
752*4882a593Smuzhiyun 	unsigned int inlen_dw = DIV_ROUND_UP(sdu_len, 4);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	EFX_WARN_ON_PARANOID(hdr_len != 4);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	efx_writed(efx, hdr, pdu);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	for (i = 0; i < inlen_dw; i++)
759*4882a593Smuzhiyun 		efx_writed(efx, &sdu[i], pdu + hdr_len + 4 * i);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	/* Ensure the request is written out before the doorbell */
762*4882a593Smuzhiyun 	wmb();
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	/* ring the doorbell with a distinctive value */
765*4882a593Smuzhiyun 	_efx_writed(efx, (__force __le32) 0x45789abc, doorbell);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
siena_mcdi_poll_response(struct efx_nic * efx)768*4882a593Smuzhiyun static bool siena_mcdi_poll_response(struct efx_nic *efx)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	unsigned int pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
771*4882a593Smuzhiyun 	efx_dword_t hdr;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	efx_readd(efx, &hdr, pdu);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	/* All 1's indicates that shared memory is in reset (and is
776*4882a593Smuzhiyun 	 * not a valid hdr). Wait for it to come out reset before
777*4882a593Smuzhiyun 	 * completing the command
778*4882a593Smuzhiyun 	 */
779*4882a593Smuzhiyun 	return EFX_DWORD_FIELD(hdr, EFX_DWORD_0) != 0xffffffff &&
780*4882a593Smuzhiyun 		EFX_DWORD_FIELD(hdr, MCDI_HEADER_RESPONSE);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
siena_mcdi_read_response(struct efx_nic * efx,efx_dword_t * outbuf,size_t offset,size_t outlen)783*4882a593Smuzhiyun static void siena_mcdi_read_response(struct efx_nic *efx, efx_dword_t *outbuf,
784*4882a593Smuzhiyun 				     size_t offset, size_t outlen)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	unsigned int pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
787*4882a593Smuzhiyun 	unsigned int outlen_dw = DIV_ROUND_UP(outlen, 4);
788*4882a593Smuzhiyun 	int i;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	for (i = 0; i < outlen_dw; i++)
791*4882a593Smuzhiyun 		efx_readd(efx, &outbuf[i], pdu + offset + 4 * i);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
siena_mcdi_poll_reboot(struct efx_nic * efx)794*4882a593Smuzhiyun static int siena_mcdi_poll_reboot(struct efx_nic *efx)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct siena_nic_data *nic_data = efx->nic_data;
797*4882a593Smuzhiyun 	unsigned int addr = FR_CZ_MC_TREG_SMEM + MCDI_STATUS(efx);
798*4882a593Smuzhiyun 	efx_dword_t reg;
799*4882a593Smuzhiyun 	u32 value;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	efx_readd(efx, &reg, addr);
802*4882a593Smuzhiyun 	value = EFX_DWORD_FIELD(reg, EFX_DWORD_0);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if (value == 0)
805*4882a593Smuzhiyun 		return 0;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	EFX_ZERO_DWORD(reg);
808*4882a593Smuzhiyun 	efx_writed(efx, &reg, addr);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	/* MAC statistics have been cleared on the NIC; clear the local
811*4882a593Smuzhiyun 	 * copies that we update with efx_update_diff_stat().
812*4882a593Smuzhiyun 	 */
813*4882a593Smuzhiyun 	nic_data->stats[SIENA_STAT_tx_good_bytes] = 0;
814*4882a593Smuzhiyun 	nic_data->stats[SIENA_STAT_rx_good_bytes] = 0;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	if (value == MC_STATUS_DWORD_ASSERT)
817*4882a593Smuzhiyun 		return -EINTR;
818*4882a593Smuzhiyun 	else
819*4882a593Smuzhiyun 		return -EIO;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun /**************************************************************************
823*4882a593Smuzhiyun  *
824*4882a593Smuzhiyun  * MTD
825*4882a593Smuzhiyun  *
826*4882a593Smuzhiyun  **************************************************************************
827*4882a593Smuzhiyun  */
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun #ifdef CONFIG_SFC_MTD
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun struct siena_nvram_type_info {
832*4882a593Smuzhiyun 	int port;
833*4882a593Smuzhiyun 	const char *name;
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun static const struct siena_nvram_type_info siena_nvram_types[] = {
837*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO]	= { 0, "sfc_dummy_phy" },
838*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_MC_FW]		= { 0, "sfc_mcfw" },
839*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_MC_FW_BACKUP]	= { 0, "sfc_mcfw_backup" },
840*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0]	= { 0, "sfc_static_cfg" },
841*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1]	= { 1, "sfc_static_cfg" },
842*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0]	= { 0, "sfc_dynamic_cfg" },
843*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1]	= { 1, "sfc_dynamic_cfg" },
844*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_EXP_ROM]		= { 0, "sfc_exp_rom" },
845*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0]	= { 0, "sfc_exp_rom_cfg" },
846*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1]	= { 1, "sfc_exp_rom_cfg" },
847*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_PHY_PORT0]		= { 0, "sfc_phy_fw" },
848*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_PHY_PORT1]		= { 1, "sfc_phy_fw" },
849*4882a593Smuzhiyun 	[MC_CMD_NVRAM_TYPE_FPGA]		= { 0, "sfc_fpga" },
850*4882a593Smuzhiyun };
851*4882a593Smuzhiyun 
siena_mtd_probe_partition(struct efx_nic * efx,struct efx_mcdi_mtd_partition * part,unsigned int type)852*4882a593Smuzhiyun static int siena_mtd_probe_partition(struct efx_nic *efx,
853*4882a593Smuzhiyun 				     struct efx_mcdi_mtd_partition *part,
854*4882a593Smuzhiyun 				     unsigned int type)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	const struct siena_nvram_type_info *info;
857*4882a593Smuzhiyun 	size_t size, erase_size;
858*4882a593Smuzhiyun 	bool protected;
859*4882a593Smuzhiyun 	int rc;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (type >= ARRAY_SIZE(siena_nvram_types) ||
862*4882a593Smuzhiyun 	    siena_nvram_types[type].name == NULL)
863*4882a593Smuzhiyun 		return -ENODEV;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	info = &siena_nvram_types[type];
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	if (info->port != efx_port_num(efx))
868*4882a593Smuzhiyun 		return -ENODEV;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	rc = efx_mcdi_nvram_info(efx, type, &size, &erase_size, &protected);
871*4882a593Smuzhiyun 	if (rc)
872*4882a593Smuzhiyun 		return rc;
873*4882a593Smuzhiyun 	if (protected)
874*4882a593Smuzhiyun 		return -ENODEV; /* hide it */
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	part->nvram_type = type;
877*4882a593Smuzhiyun 	part->common.dev_type_name = "Siena NVRAM manager";
878*4882a593Smuzhiyun 	part->common.type_name = info->name;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	part->common.mtd.type = MTD_NORFLASH;
881*4882a593Smuzhiyun 	part->common.mtd.flags = MTD_CAP_NORFLASH;
882*4882a593Smuzhiyun 	part->common.mtd.size = size;
883*4882a593Smuzhiyun 	part->common.mtd.erasesize = erase_size;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	return 0;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun 
siena_mtd_get_fw_subtypes(struct efx_nic * efx,struct efx_mcdi_mtd_partition * parts,size_t n_parts)888*4882a593Smuzhiyun static int siena_mtd_get_fw_subtypes(struct efx_nic *efx,
889*4882a593Smuzhiyun 				     struct efx_mcdi_mtd_partition *parts,
890*4882a593Smuzhiyun 				     size_t n_parts)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	uint16_t fw_subtype_list[
893*4882a593Smuzhiyun 		MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM];
894*4882a593Smuzhiyun 	size_t i;
895*4882a593Smuzhiyun 	int rc;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	rc = efx_mcdi_get_board_cfg(efx, NULL, fw_subtype_list, NULL);
898*4882a593Smuzhiyun 	if (rc)
899*4882a593Smuzhiyun 		return rc;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	for (i = 0; i < n_parts; i++)
902*4882a593Smuzhiyun 		parts[i].fw_subtype = fw_subtype_list[parts[i].nvram_type];
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun 
siena_mtd_probe(struct efx_nic * efx)907*4882a593Smuzhiyun static int siena_mtd_probe(struct efx_nic *efx)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	struct efx_mcdi_mtd_partition *parts;
910*4882a593Smuzhiyun 	u32 nvram_types;
911*4882a593Smuzhiyun 	unsigned int type;
912*4882a593Smuzhiyun 	size_t n_parts;
913*4882a593Smuzhiyun 	int rc;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	ASSERT_RTNL();
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	rc = efx_mcdi_nvram_types(efx, &nvram_types);
918*4882a593Smuzhiyun 	if (rc)
919*4882a593Smuzhiyun 		return rc;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	parts = kcalloc(hweight32(nvram_types), sizeof(*parts), GFP_KERNEL);
922*4882a593Smuzhiyun 	if (!parts)
923*4882a593Smuzhiyun 		return -ENOMEM;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	type = 0;
926*4882a593Smuzhiyun 	n_parts = 0;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	while (nvram_types != 0) {
929*4882a593Smuzhiyun 		if (nvram_types & 1) {
930*4882a593Smuzhiyun 			rc = siena_mtd_probe_partition(efx, &parts[n_parts],
931*4882a593Smuzhiyun 						       type);
932*4882a593Smuzhiyun 			if (rc == 0)
933*4882a593Smuzhiyun 				n_parts++;
934*4882a593Smuzhiyun 			else if (rc != -ENODEV)
935*4882a593Smuzhiyun 				goto fail;
936*4882a593Smuzhiyun 		}
937*4882a593Smuzhiyun 		type++;
938*4882a593Smuzhiyun 		nvram_types >>= 1;
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	rc = siena_mtd_get_fw_subtypes(efx, parts, n_parts);
942*4882a593Smuzhiyun 	if (rc)
943*4882a593Smuzhiyun 		goto fail;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	rc = efx_mtd_add(efx, &parts[0].common, n_parts, sizeof(*parts));
946*4882a593Smuzhiyun fail:
947*4882a593Smuzhiyun 	if (rc)
948*4882a593Smuzhiyun 		kfree(parts);
949*4882a593Smuzhiyun 	return rc;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun #endif /* CONFIG_SFC_MTD */
953*4882a593Smuzhiyun 
siena_check_caps(const struct efx_nic * efx,u8 flag,u32 offset)954*4882a593Smuzhiyun static unsigned int siena_check_caps(const struct efx_nic *efx,
955*4882a593Smuzhiyun 				     u8 flag, u32 offset)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	/* Siena did not support MC_CMD_GET_CAPABILITIES */
958*4882a593Smuzhiyun 	return 0;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun /**************************************************************************
962*4882a593Smuzhiyun  *
963*4882a593Smuzhiyun  * Revision-dependent attributes used by efx.c and nic.c
964*4882a593Smuzhiyun  *
965*4882a593Smuzhiyun  **************************************************************************
966*4882a593Smuzhiyun  */
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun const struct efx_nic_type siena_a0_nic_type = {
969*4882a593Smuzhiyun 	.is_vf = false,
970*4882a593Smuzhiyun 	.mem_bar = siena_mem_bar,
971*4882a593Smuzhiyun 	.mem_map_size = siena_mem_map_size,
972*4882a593Smuzhiyun 	.probe = siena_probe_nic,
973*4882a593Smuzhiyun 	.remove = siena_remove_nic,
974*4882a593Smuzhiyun 	.init = siena_init_nic,
975*4882a593Smuzhiyun 	.dimension_resources = siena_dimension_resources,
976*4882a593Smuzhiyun 	.fini = efx_port_dummy_op_void,
977*4882a593Smuzhiyun #ifdef CONFIG_EEH
978*4882a593Smuzhiyun 	.monitor = siena_monitor,
979*4882a593Smuzhiyun #else
980*4882a593Smuzhiyun 	.monitor = NULL,
981*4882a593Smuzhiyun #endif
982*4882a593Smuzhiyun 	.map_reset_reason = efx_mcdi_map_reset_reason,
983*4882a593Smuzhiyun 	.map_reset_flags = siena_map_reset_flags,
984*4882a593Smuzhiyun 	.reset = efx_mcdi_reset,
985*4882a593Smuzhiyun 	.probe_port = efx_mcdi_port_probe,
986*4882a593Smuzhiyun 	.remove_port = efx_mcdi_port_remove,
987*4882a593Smuzhiyun 	.fini_dmaq = efx_farch_fini_dmaq,
988*4882a593Smuzhiyun 	.prepare_flush = siena_prepare_flush,
989*4882a593Smuzhiyun 	.finish_flush = siena_finish_flush,
990*4882a593Smuzhiyun 	.prepare_flr = efx_port_dummy_op_void,
991*4882a593Smuzhiyun 	.finish_flr = efx_farch_finish_flr,
992*4882a593Smuzhiyun 	.describe_stats = siena_describe_nic_stats,
993*4882a593Smuzhiyun 	.update_stats = siena_update_nic_stats,
994*4882a593Smuzhiyun 	.start_stats = efx_mcdi_mac_start_stats,
995*4882a593Smuzhiyun 	.pull_stats = efx_mcdi_mac_pull_stats,
996*4882a593Smuzhiyun 	.stop_stats = efx_mcdi_mac_stop_stats,
997*4882a593Smuzhiyun 	.push_irq_moderation = siena_push_irq_moderation,
998*4882a593Smuzhiyun 	.reconfigure_mac = siena_mac_reconfigure,
999*4882a593Smuzhiyun 	.check_mac_fault = efx_mcdi_mac_check_fault,
1000*4882a593Smuzhiyun 	.reconfigure_port = efx_mcdi_port_reconfigure,
1001*4882a593Smuzhiyun 	.get_wol = siena_get_wol,
1002*4882a593Smuzhiyun 	.set_wol = siena_set_wol,
1003*4882a593Smuzhiyun 	.resume_wol = siena_init_wol,
1004*4882a593Smuzhiyun 	.test_chip = siena_test_chip,
1005*4882a593Smuzhiyun 	.test_nvram = efx_mcdi_nvram_test_all,
1006*4882a593Smuzhiyun 	.mcdi_request = siena_mcdi_request,
1007*4882a593Smuzhiyun 	.mcdi_poll_response = siena_mcdi_poll_response,
1008*4882a593Smuzhiyun 	.mcdi_read_response = siena_mcdi_read_response,
1009*4882a593Smuzhiyun 	.mcdi_poll_reboot = siena_mcdi_poll_reboot,
1010*4882a593Smuzhiyun 	.irq_enable_master = efx_farch_irq_enable_master,
1011*4882a593Smuzhiyun 	.irq_test_generate = efx_farch_irq_test_generate,
1012*4882a593Smuzhiyun 	.irq_disable_non_ev = efx_farch_irq_disable_master,
1013*4882a593Smuzhiyun 	.irq_handle_msi = efx_farch_msi_interrupt,
1014*4882a593Smuzhiyun 	.irq_handle_legacy = efx_farch_legacy_interrupt,
1015*4882a593Smuzhiyun 	.tx_probe = efx_farch_tx_probe,
1016*4882a593Smuzhiyun 	.tx_init = efx_farch_tx_init,
1017*4882a593Smuzhiyun 	.tx_remove = efx_farch_tx_remove,
1018*4882a593Smuzhiyun 	.tx_write = efx_farch_tx_write,
1019*4882a593Smuzhiyun 	.tx_limit_len = efx_farch_tx_limit_len,
1020*4882a593Smuzhiyun 	.tx_enqueue = __efx_enqueue_skb,
1021*4882a593Smuzhiyun 	.rx_push_rss_config = siena_rx_push_rss_config,
1022*4882a593Smuzhiyun 	.rx_pull_rss_config = siena_rx_pull_rss_config,
1023*4882a593Smuzhiyun 	.rx_probe = efx_farch_rx_probe,
1024*4882a593Smuzhiyun 	.rx_init = efx_farch_rx_init,
1025*4882a593Smuzhiyun 	.rx_remove = efx_farch_rx_remove,
1026*4882a593Smuzhiyun 	.rx_write = efx_farch_rx_write,
1027*4882a593Smuzhiyun 	.rx_defer_refill = efx_farch_rx_defer_refill,
1028*4882a593Smuzhiyun 	.rx_packet = __efx_rx_packet,
1029*4882a593Smuzhiyun 	.ev_probe = efx_farch_ev_probe,
1030*4882a593Smuzhiyun 	.ev_init = efx_farch_ev_init,
1031*4882a593Smuzhiyun 	.ev_fini = efx_farch_ev_fini,
1032*4882a593Smuzhiyun 	.ev_remove = efx_farch_ev_remove,
1033*4882a593Smuzhiyun 	.ev_process = efx_farch_ev_process,
1034*4882a593Smuzhiyun 	.ev_read_ack = efx_farch_ev_read_ack,
1035*4882a593Smuzhiyun 	.ev_test_generate = efx_farch_ev_test_generate,
1036*4882a593Smuzhiyun 	.filter_table_probe = efx_farch_filter_table_probe,
1037*4882a593Smuzhiyun 	.filter_table_restore = efx_farch_filter_table_restore,
1038*4882a593Smuzhiyun 	.filter_table_remove = efx_farch_filter_table_remove,
1039*4882a593Smuzhiyun 	.filter_update_rx_scatter = efx_farch_filter_update_rx_scatter,
1040*4882a593Smuzhiyun 	.filter_insert = efx_farch_filter_insert,
1041*4882a593Smuzhiyun 	.filter_remove_safe = efx_farch_filter_remove_safe,
1042*4882a593Smuzhiyun 	.filter_get_safe = efx_farch_filter_get_safe,
1043*4882a593Smuzhiyun 	.filter_clear_rx = efx_farch_filter_clear_rx,
1044*4882a593Smuzhiyun 	.filter_count_rx_used = efx_farch_filter_count_rx_used,
1045*4882a593Smuzhiyun 	.filter_get_rx_id_limit = efx_farch_filter_get_rx_id_limit,
1046*4882a593Smuzhiyun 	.filter_get_rx_ids = efx_farch_filter_get_rx_ids,
1047*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
1048*4882a593Smuzhiyun 	.filter_rfs_expire_one = efx_farch_filter_rfs_expire_one,
1049*4882a593Smuzhiyun #endif
1050*4882a593Smuzhiyun #ifdef CONFIG_SFC_MTD
1051*4882a593Smuzhiyun 	.mtd_probe = siena_mtd_probe,
1052*4882a593Smuzhiyun 	.mtd_rename = efx_mcdi_mtd_rename,
1053*4882a593Smuzhiyun 	.mtd_read = efx_mcdi_mtd_read,
1054*4882a593Smuzhiyun 	.mtd_erase = efx_mcdi_mtd_erase,
1055*4882a593Smuzhiyun 	.mtd_write = efx_mcdi_mtd_write,
1056*4882a593Smuzhiyun 	.mtd_sync = efx_mcdi_mtd_sync,
1057*4882a593Smuzhiyun #endif
1058*4882a593Smuzhiyun 	.ptp_write_host_time = siena_ptp_write_host_time,
1059*4882a593Smuzhiyun 	.ptp_set_ts_config = siena_ptp_set_ts_config,
1060*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
1061*4882a593Smuzhiyun 	.sriov_configure = efx_siena_sriov_configure,
1062*4882a593Smuzhiyun 	.sriov_init = efx_siena_sriov_init,
1063*4882a593Smuzhiyun 	.sriov_fini = efx_siena_sriov_fini,
1064*4882a593Smuzhiyun 	.sriov_wanted = efx_siena_sriov_wanted,
1065*4882a593Smuzhiyun 	.sriov_reset = efx_siena_sriov_reset,
1066*4882a593Smuzhiyun 	.sriov_flr = efx_siena_sriov_flr,
1067*4882a593Smuzhiyun 	.sriov_set_vf_mac = efx_siena_sriov_set_vf_mac,
1068*4882a593Smuzhiyun 	.sriov_set_vf_vlan = efx_siena_sriov_set_vf_vlan,
1069*4882a593Smuzhiyun 	.sriov_set_vf_spoofchk = efx_siena_sriov_set_vf_spoofchk,
1070*4882a593Smuzhiyun 	.sriov_get_vf_config = efx_siena_sriov_get_vf_config,
1071*4882a593Smuzhiyun 	.vswitching_probe = efx_port_dummy_op_int,
1072*4882a593Smuzhiyun 	.vswitching_restore = efx_port_dummy_op_int,
1073*4882a593Smuzhiyun 	.vswitching_remove = efx_port_dummy_op_void,
1074*4882a593Smuzhiyun 	.set_mac_address = efx_siena_sriov_mac_address_changed,
1075*4882a593Smuzhiyun #endif
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	.revision = EFX_REV_SIENA_A0,
1078*4882a593Smuzhiyun 	.txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
1079*4882a593Smuzhiyun 	.rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
1080*4882a593Smuzhiyun 	.buf_tbl_base = FR_BZ_BUF_FULL_TBL,
1081*4882a593Smuzhiyun 	.evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
1082*4882a593Smuzhiyun 	.evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
1083*4882a593Smuzhiyun 	.max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
1084*4882a593Smuzhiyun 	.rx_prefix_size = FS_BZ_RX_PREFIX_SIZE,
1085*4882a593Smuzhiyun 	.rx_hash_offset = FS_BZ_RX_PREFIX_HASH_OFST,
1086*4882a593Smuzhiyun 	.rx_buffer_padding = 0,
1087*4882a593Smuzhiyun 	.can_rx_scatter = true,
1088*4882a593Smuzhiyun 	.option_descriptors = false,
1089*4882a593Smuzhiyun 	.min_interrupt_mode = EFX_INT_MODE_LEGACY,
1090*4882a593Smuzhiyun 	.timer_period_max = 1 << FRF_CZ_TC_TIMER_VAL_WIDTH,
1091*4882a593Smuzhiyun 	.offload_features = (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1092*4882a593Smuzhiyun 			     NETIF_F_RXHASH | NETIF_F_NTUPLE),
1093*4882a593Smuzhiyun 	.mcdi_max_ver = 1,
1094*4882a593Smuzhiyun 	.max_rx_ip_filters = FR_BZ_RX_FILTER_TBL0_ROWS,
1095*4882a593Smuzhiyun 	.hwtstamp_filters = (1 << HWTSTAMP_FILTER_NONE |
1096*4882a593Smuzhiyun 			     1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT |
1097*4882a593Smuzhiyun 			     1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT),
1098*4882a593Smuzhiyun 	.rx_hash_key_size = 16,
1099*4882a593Smuzhiyun 	.check_caps = siena_check_caps,
1100*4882a593Smuzhiyun 	.sensor_event = efx_mcdi_sensor_event,
1101*4882a593Smuzhiyun };
1102