xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sfc/nic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /****************************************************************************
3*4882a593Smuzhiyun  * Driver for Solarflare network controllers and boards
4*4882a593Smuzhiyun  * Copyright 2005-2006 Fen Systems Ltd.
5*4882a593Smuzhiyun  * Copyright 2006-2013 Solarflare Communications Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/seq_file.h>
14*4882a593Smuzhiyun #include <linux/cpu_rmap.h>
15*4882a593Smuzhiyun #include "net_driver.h"
16*4882a593Smuzhiyun #include "bitfield.h"
17*4882a593Smuzhiyun #include "efx.h"
18*4882a593Smuzhiyun #include "nic.h"
19*4882a593Smuzhiyun #include "ef10_regs.h"
20*4882a593Smuzhiyun #include "farch_regs.h"
21*4882a593Smuzhiyun #include "io.h"
22*4882a593Smuzhiyun #include "workarounds.h"
23*4882a593Smuzhiyun #include "mcdi_pcol.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /**************************************************************************
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * Generic buffer handling
28*4882a593Smuzhiyun  * These buffers are used for interrupt status, MAC stats, etc.
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  **************************************************************************/
31*4882a593Smuzhiyun 
efx_nic_alloc_buffer(struct efx_nic * efx,struct efx_buffer * buffer,unsigned int len,gfp_t gfp_flags)32*4882a593Smuzhiyun int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
33*4882a593Smuzhiyun 			 unsigned int len, gfp_t gfp_flags)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	buffer->addr = dma_alloc_coherent(&efx->pci_dev->dev, len,
36*4882a593Smuzhiyun 					  &buffer->dma_addr, gfp_flags);
37*4882a593Smuzhiyun 	if (!buffer->addr)
38*4882a593Smuzhiyun 		return -ENOMEM;
39*4882a593Smuzhiyun 	buffer->len = len;
40*4882a593Smuzhiyun 	return 0;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
efx_nic_free_buffer(struct efx_nic * efx,struct efx_buffer * buffer)43*4882a593Smuzhiyun void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	if (buffer->addr) {
46*4882a593Smuzhiyun 		dma_free_coherent(&efx->pci_dev->dev, buffer->len,
47*4882a593Smuzhiyun 				  buffer->addr, buffer->dma_addr);
48*4882a593Smuzhiyun 		buffer->addr = NULL;
49*4882a593Smuzhiyun 	}
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Check whether an event is present in the eventq at the current
53*4882a593Smuzhiyun  * read pointer.  Only useful for self-test.
54*4882a593Smuzhiyun  */
efx_nic_event_present(struct efx_channel * channel)55*4882a593Smuzhiyun bool efx_nic_event_present(struct efx_channel *channel)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	return efx_event_present(efx_event(channel, channel->eventq_read_ptr));
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
efx_nic_event_test_start(struct efx_channel * channel)60*4882a593Smuzhiyun void efx_nic_event_test_start(struct efx_channel *channel)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	channel->event_test_cpu = -1;
63*4882a593Smuzhiyun 	smp_wmb();
64*4882a593Smuzhiyun 	channel->efx->type->ev_test_generate(channel);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
efx_nic_irq_test_start(struct efx_nic * efx)67*4882a593Smuzhiyun int efx_nic_irq_test_start(struct efx_nic *efx)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	efx->last_irq_cpu = -1;
70*4882a593Smuzhiyun 	smp_wmb();
71*4882a593Smuzhiyun 	return efx->type->irq_test_generate(efx);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Hook interrupt handler(s)
75*4882a593Smuzhiyun  * Try MSI and then legacy interrupts.
76*4882a593Smuzhiyun  */
efx_nic_init_interrupt(struct efx_nic * efx)77*4882a593Smuzhiyun int efx_nic_init_interrupt(struct efx_nic *efx)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	struct efx_channel *channel;
80*4882a593Smuzhiyun 	unsigned int n_irqs;
81*4882a593Smuzhiyun 	int rc;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (!EFX_INT_MODE_USE_MSI(efx)) {
84*4882a593Smuzhiyun 		rc = request_irq(efx->legacy_irq,
85*4882a593Smuzhiyun 				 efx->type->irq_handle_legacy, IRQF_SHARED,
86*4882a593Smuzhiyun 				 efx->name, efx);
87*4882a593Smuzhiyun 		if (rc) {
88*4882a593Smuzhiyun 			netif_err(efx, drv, efx->net_dev,
89*4882a593Smuzhiyun 				  "failed to hook legacy IRQ %d\n",
90*4882a593Smuzhiyun 				  efx->pci_dev->irq);
91*4882a593Smuzhiyun 			goto fail1;
92*4882a593Smuzhiyun 		}
93*4882a593Smuzhiyun 		efx->irqs_hooked = true;
94*4882a593Smuzhiyun 		return 0;
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
98*4882a593Smuzhiyun 	if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
99*4882a593Smuzhiyun 		efx->net_dev->rx_cpu_rmap =
100*4882a593Smuzhiyun 			alloc_irq_cpu_rmap(efx->n_rx_channels);
101*4882a593Smuzhiyun 		if (!efx->net_dev->rx_cpu_rmap) {
102*4882a593Smuzhiyun 			rc = -ENOMEM;
103*4882a593Smuzhiyun 			goto fail1;
104*4882a593Smuzhiyun 		}
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Hook MSI or MSI-X interrupt */
109*4882a593Smuzhiyun 	n_irqs = 0;
110*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
111*4882a593Smuzhiyun 		rc = request_irq(channel->irq, efx->type->irq_handle_msi,
112*4882a593Smuzhiyun 				 IRQF_PROBE_SHARED, /* Not shared */
113*4882a593Smuzhiyun 				 efx->msi_context[channel->channel].name,
114*4882a593Smuzhiyun 				 &efx->msi_context[channel->channel]);
115*4882a593Smuzhiyun 		if (rc) {
116*4882a593Smuzhiyun 			netif_err(efx, drv, efx->net_dev,
117*4882a593Smuzhiyun 				  "failed to hook IRQ %d\n", channel->irq);
118*4882a593Smuzhiyun 			goto fail2;
119*4882a593Smuzhiyun 		}
120*4882a593Smuzhiyun 		++n_irqs;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
123*4882a593Smuzhiyun 		if (efx->interrupt_mode == EFX_INT_MODE_MSIX &&
124*4882a593Smuzhiyun 		    channel->channel < efx->n_rx_channels) {
125*4882a593Smuzhiyun 			rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
126*4882a593Smuzhiyun 					      channel->irq);
127*4882a593Smuzhiyun 			if (rc)
128*4882a593Smuzhiyun 				goto fail2;
129*4882a593Smuzhiyun 		}
130*4882a593Smuzhiyun #endif
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	efx->irqs_hooked = true;
134*4882a593Smuzhiyun 	return 0;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun  fail2:
137*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
138*4882a593Smuzhiyun 	free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
139*4882a593Smuzhiyun 	efx->net_dev->rx_cpu_rmap = NULL;
140*4882a593Smuzhiyun #endif
141*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
142*4882a593Smuzhiyun 		if (n_irqs-- == 0)
143*4882a593Smuzhiyun 			break;
144*4882a593Smuzhiyun 		free_irq(channel->irq, &efx->msi_context[channel->channel]);
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun  fail1:
147*4882a593Smuzhiyun 	return rc;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
efx_nic_fini_interrupt(struct efx_nic * efx)150*4882a593Smuzhiyun void efx_nic_fini_interrupt(struct efx_nic *efx)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct efx_channel *channel;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
155*4882a593Smuzhiyun 	free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
156*4882a593Smuzhiyun 	efx->net_dev->rx_cpu_rmap = NULL;
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	if (!efx->irqs_hooked)
160*4882a593Smuzhiyun 		return;
161*4882a593Smuzhiyun 	if (EFX_INT_MODE_USE_MSI(efx)) {
162*4882a593Smuzhiyun 		/* Disable MSI/MSI-X interrupts */
163*4882a593Smuzhiyun 		efx_for_each_channel(channel, efx)
164*4882a593Smuzhiyun 			free_irq(channel->irq,
165*4882a593Smuzhiyun 				 &efx->msi_context[channel->channel]);
166*4882a593Smuzhiyun 	} else {
167*4882a593Smuzhiyun 		/* Disable legacy interrupt */
168*4882a593Smuzhiyun 		free_irq(efx->legacy_irq, efx);
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 	efx->irqs_hooked = false;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* Register dump */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define REGISTER_REVISION_FA	1
176*4882a593Smuzhiyun #define REGISTER_REVISION_FB	2
177*4882a593Smuzhiyun #define REGISTER_REVISION_FC	3
178*4882a593Smuzhiyun #define REGISTER_REVISION_FZ	3	/* last Falcon arch revision */
179*4882a593Smuzhiyun #define REGISTER_REVISION_ED	4
180*4882a593Smuzhiyun #define REGISTER_REVISION_EZ	4	/* latest EF10 revision */
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun struct efx_nic_reg {
183*4882a593Smuzhiyun 	u32 offset:24;
184*4882a593Smuzhiyun 	u32 min_revision:3, max_revision:3;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define REGISTER(name, arch, min_rev, max_rev) {			\
188*4882a593Smuzhiyun 	arch ## R_ ## min_rev ## max_rev ## _ ## name,			\
189*4882a593Smuzhiyun 	REGISTER_REVISION_ ## arch ## min_rev,				\
190*4882a593Smuzhiyun 	REGISTER_REVISION_ ## arch ## max_rev				\
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun #define REGISTER_AA(name) REGISTER(name, F, A, A)
193*4882a593Smuzhiyun #define REGISTER_AB(name) REGISTER(name, F, A, B)
194*4882a593Smuzhiyun #define REGISTER_AZ(name) REGISTER(name, F, A, Z)
195*4882a593Smuzhiyun #define REGISTER_BB(name) REGISTER(name, F, B, B)
196*4882a593Smuzhiyun #define REGISTER_BZ(name) REGISTER(name, F, B, Z)
197*4882a593Smuzhiyun #define REGISTER_CZ(name) REGISTER(name, F, C, Z)
198*4882a593Smuzhiyun #define REGISTER_DZ(name) REGISTER(name, E, D, Z)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static const struct efx_nic_reg efx_nic_regs[] = {
201*4882a593Smuzhiyun 	REGISTER_AZ(ADR_REGION),
202*4882a593Smuzhiyun 	REGISTER_AZ(INT_EN_KER),
203*4882a593Smuzhiyun 	REGISTER_BZ(INT_EN_CHAR),
204*4882a593Smuzhiyun 	REGISTER_AZ(INT_ADR_KER),
205*4882a593Smuzhiyun 	REGISTER_BZ(INT_ADR_CHAR),
206*4882a593Smuzhiyun 	/* INT_ACK_KER is WO */
207*4882a593Smuzhiyun 	/* INT_ISR0 is RC */
208*4882a593Smuzhiyun 	REGISTER_AZ(HW_INIT),
209*4882a593Smuzhiyun 	REGISTER_CZ(USR_EV_CFG),
210*4882a593Smuzhiyun 	REGISTER_AB(EE_SPI_HCMD),
211*4882a593Smuzhiyun 	REGISTER_AB(EE_SPI_HADR),
212*4882a593Smuzhiyun 	REGISTER_AB(EE_SPI_HDATA),
213*4882a593Smuzhiyun 	REGISTER_AB(EE_BASE_PAGE),
214*4882a593Smuzhiyun 	REGISTER_AB(EE_VPD_CFG0),
215*4882a593Smuzhiyun 	/* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */
216*4882a593Smuzhiyun 	/* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */
217*4882a593Smuzhiyun 	/* PCIE_CORE_INDIRECT is indirect */
218*4882a593Smuzhiyun 	REGISTER_AB(NIC_STAT),
219*4882a593Smuzhiyun 	REGISTER_AB(GPIO_CTL),
220*4882a593Smuzhiyun 	REGISTER_AB(GLB_CTL),
221*4882a593Smuzhiyun 	/* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */
222*4882a593Smuzhiyun 	REGISTER_BZ(DP_CTRL),
223*4882a593Smuzhiyun 	REGISTER_AZ(MEM_STAT),
224*4882a593Smuzhiyun 	REGISTER_AZ(CS_DEBUG),
225*4882a593Smuzhiyun 	REGISTER_AZ(ALTERA_BUILD),
226*4882a593Smuzhiyun 	REGISTER_AZ(CSR_SPARE),
227*4882a593Smuzhiyun 	REGISTER_AB(PCIE_SD_CTL0123),
228*4882a593Smuzhiyun 	REGISTER_AB(PCIE_SD_CTL45),
229*4882a593Smuzhiyun 	REGISTER_AB(PCIE_PCS_CTL_STAT),
230*4882a593Smuzhiyun 	/* DEBUG_DATA_OUT is not used */
231*4882a593Smuzhiyun 	/* DRV_EV is WO */
232*4882a593Smuzhiyun 	REGISTER_AZ(EVQ_CTL),
233*4882a593Smuzhiyun 	REGISTER_AZ(EVQ_CNT1),
234*4882a593Smuzhiyun 	REGISTER_AZ(EVQ_CNT2),
235*4882a593Smuzhiyun 	REGISTER_AZ(BUF_TBL_CFG),
236*4882a593Smuzhiyun 	REGISTER_AZ(SRM_RX_DC_CFG),
237*4882a593Smuzhiyun 	REGISTER_AZ(SRM_TX_DC_CFG),
238*4882a593Smuzhiyun 	REGISTER_AZ(SRM_CFG),
239*4882a593Smuzhiyun 	/* BUF_TBL_UPD is WO */
240*4882a593Smuzhiyun 	REGISTER_AZ(SRM_UPD_EVQ),
241*4882a593Smuzhiyun 	REGISTER_AZ(SRAM_PARITY),
242*4882a593Smuzhiyun 	REGISTER_AZ(RX_CFG),
243*4882a593Smuzhiyun 	REGISTER_BZ(RX_FILTER_CTL),
244*4882a593Smuzhiyun 	/* RX_FLUSH_DESCQ is WO */
245*4882a593Smuzhiyun 	REGISTER_AZ(RX_DC_CFG),
246*4882a593Smuzhiyun 	REGISTER_AZ(RX_DC_PF_WM),
247*4882a593Smuzhiyun 	REGISTER_BZ(RX_RSS_TKEY),
248*4882a593Smuzhiyun 	/* RX_NODESC_DROP is RC */
249*4882a593Smuzhiyun 	REGISTER_AA(RX_SELF_RST),
250*4882a593Smuzhiyun 	/* RX_DEBUG, RX_PUSH_DROP are not used */
251*4882a593Smuzhiyun 	REGISTER_CZ(RX_RSS_IPV6_REG1),
252*4882a593Smuzhiyun 	REGISTER_CZ(RX_RSS_IPV6_REG2),
253*4882a593Smuzhiyun 	REGISTER_CZ(RX_RSS_IPV6_REG3),
254*4882a593Smuzhiyun 	/* TX_FLUSH_DESCQ is WO */
255*4882a593Smuzhiyun 	REGISTER_AZ(TX_DC_CFG),
256*4882a593Smuzhiyun 	REGISTER_AA(TX_CHKSM_CFG),
257*4882a593Smuzhiyun 	REGISTER_AZ(TX_CFG),
258*4882a593Smuzhiyun 	/* TX_PUSH_DROP is not used */
259*4882a593Smuzhiyun 	REGISTER_AZ(TX_RESERVED),
260*4882a593Smuzhiyun 	REGISTER_BZ(TX_PACE),
261*4882a593Smuzhiyun 	/* TX_PACE_DROP_QID is RC */
262*4882a593Smuzhiyun 	REGISTER_BB(TX_VLAN),
263*4882a593Smuzhiyun 	REGISTER_BZ(TX_IPFIL_PORTEN),
264*4882a593Smuzhiyun 	REGISTER_AB(MD_TXD),
265*4882a593Smuzhiyun 	REGISTER_AB(MD_RXD),
266*4882a593Smuzhiyun 	REGISTER_AB(MD_CS),
267*4882a593Smuzhiyun 	REGISTER_AB(MD_PHY_ADR),
268*4882a593Smuzhiyun 	REGISTER_AB(MD_ID),
269*4882a593Smuzhiyun 	/* MD_STAT is RC */
270*4882a593Smuzhiyun 	REGISTER_AB(MAC_STAT_DMA),
271*4882a593Smuzhiyun 	REGISTER_AB(MAC_CTRL),
272*4882a593Smuzhiyun 	REGISTER_BB(GEN_MODE),
273*4882a593Smuzhiyun 	REGISTER_AB(MAC_MC_HASH_REG0),
274*4882a593Smuzhiyun 	REGISTER_AB(MAC_MC_HASH_REG1),
275*4882a593Smuzhiyun 	REGISTER_AB(GM_CFG1),
276*4882a593Smuzhiyun 	REGISTER_AB(GM_CFG2),
277*4882a593Smuzhiyun 	/* GM_IPG and GM_HD are not used */
278*4882a593Smuzhiyun 	REGISTER_AB(GM_MAX_FLEN),
279*4882a593Smuzhiyun 	/* GM_TEST is not used */
280*4882a593Smuzhiyun 	REGISTER_AB(GM_ADR1),
281*4882a593Smuzhiyun 	REGISTER_AB(GM_ADR2),
282*4882a593Smuzhiyun 	REGISTER_AB(GMF_CFG0),
283*4882a593Smuzhiyun 	REGISTER_AB(GMF_CFG1),
284*4882a593Smuzhiyun 	REGISTER_AB(GMF_CFG2),
285*4882a593Smuzhiyun 	REGISTER_AB(GMF_CFG3),
286*4882a593Smuzhiyun 	REGISTER_AB(GMF_CFG4),
287*4882a593Smuzhiyun 	REGISTER_AB(GMF_CFG5),
288*4882a593Smuzhiyun 	REGISTER_BB(TX_SRC_MAC_CTL),
289*4882a593Smuzhiyun 	REGISTER_AB(XM_ADR_LO),
290*4882a593Smuzhiyun 	REGISTER_AB(XM_ADR_HI),
291*4882a593Smuzhiyun 	REGISTER_AB(XM_GLB_CFG),
292*4882a593Smuzhiyun 	REGISTER_AB(XM_TX_CFG),
293*4882a593Smuzhiyun 	REGISTER_AB(XM_RX_CFG),
294*4882a593Smuzhiyun 	REGISTER_AB(XM_MGT_INT_MASK),
295*4882a593Smuzhiyun 	REGISTER_AB(XM_FC),
296*4882a593Smuzhiyun 	REGISTER_AB(XM_PAUSE_TIME),
297*4882a593Smuzhiyun 	REGISTER_AB(XM_TX_PARAM),
298*4882a593Smuzhiyun 	REGISTER_AB(XM_RX_PARAM),
299*4882a593Smuzhiyun 	/* XM_MGT_INT_MSK (note no 'A') is RC */
300*4882a593Smuzhiyun 	REGISTER_AB(XX_PWR_RST),
301*4882a593Smuzhiyun 	REGISTER_AB(XX_SD_CTL),
302*4882a593Smuzhiyun 	REGISTER_AB(XX_TXDRV_CTL),
303*4882a593Smuzhiyun 	/* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */
304*4882a593Smuzhiyun 	/* XX_CORE_STAT is partly RC */
305*4882a593Smuzhiyun 	REGISTER_DZ(BIU_HW_REV_ID),
306*4882a593Smuzhiyun 	REGISTER_DZ(MC_DB_LWRD),
307*4882a593Smuzhiyun 	REGISTER_DZ(MC_DB_HWRD),
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun struct efx_nic_reg_table {
311*4882a593Smuzhiyun 	u32 offset:24;
312*4882a593Smuzhiyun 	u32 min_revision:3, max_revision:3;
313*4882a593Smuzhiyun 	u32 step:6, rows:21;
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define REGISTER_TABLE_DIMENSIONS(_, offset, arch, min_rev, max_rev, step, rows) { \
317*4882a593Smuzhiyun 	offset,								\
318*4882a593Smuzhiyun 	REGISTER_REVISION_ ## arch ## min_rev,				\
319*4882a593Smuzhiyun 	REGISTER_REVISION_ ## arch ## max_rev,				\
320*4882a593Smuzhiyun 	step, rows							\
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun #define REGISTER_TABLE(name, arch, min_rev, max_rev)			\
323*4882a593Smuzhiyun 	REGISTER_TABLE_DIMENSIONS(					\
324*4882a593Smuzhiyun 		name, arch ## R_ ## min_rev ## max_rev ## _ ## name,	\
325*4882a593Smuzhiyun 		arch, min_rev, max_rev,					\
326*4882a593Smuzhiyun 		arch ## R_ ## min_rev ## max_rev ## _ ## name ## _STEP,	\
327*4882a593Smuzhiyun 		arch ## R_ ## min_rev ## max_rev ## _ ## name ## _ROWS)
328*4882a593Smuzhiyun #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, F, A, A)
329*4882a593Smuzhiyun #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, F, A, Z)
330*4882a593Smuzhiyun #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, F, B, B)
331*4882a593Smuzhiyun #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, F, B, Z)
332*4882a593Smuzhiyun #define REGISTER_TABLE_BB_CZ(name)					\
333*4882a593Smuzhiyun 	REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, B, B,	\
334*4882a593Smuzhiyun 				  FR_BZ_ ## name ## _STEP,		\
335*4882a593Smuzhiyun 				  FR_BB_ ## name ## _ROWS),		\
336*4882a593Smuzhiyun 	REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, C, Z,	\
337*4882a593Smuzhiyun 				  FR_BZ_ ## name ## _STEP,		\
338*4882a593Smuzhiyun 				  FR_CZ_ ## name ## _ROWS)
339*4882a593Smuzhiyun #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, F, C, Z)
340*4882a593Smuzhiyun #define REGISTER_TABLE_DZ(name) REGISTER_TABLE(name, E, D, Z)
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const struct efx_nic_reg_table efx_nic_reg_tables[] = {
343*4882a593Smuzhiyun 	/* DRIVER is not used */
344*4882a593Smuzhiyun 	/* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */
345*4882a593Smuzhiyun 	REGISTER_TABLE_BB(TX_IPFIL_TBL),
346*4882a593Smuzhiyun 	REGISTER_TABLE_BB(TX_SRC_MAC_TBL),
347*4882a593Smuzhiyun 	REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER),
348*4882a593Smuzhiyun 	REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL),
349*4882a593Smuzhiyun 	REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER),
350*4882a593Smuzhiyun 	REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL),
351*4882a593Smuzhiyun 	REGISTER_TABLE_AA(EVQ_PTR_TBL_KER),
352*4882a593Smuzhiyun 	REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL),
353*4882a593Smuzhiyun 	/* We can't reasonably read all of the buffer table (up to 8MB!).
354*4882a593Smuzhiyun 	 * However this driver will only use a few entries.  Reading
355*4882a593Smuzhiyun 	 * 1K entries allows for some expansion of queue count and
356*4882a593Smuzhiyun 	 * size before we need to change the version. */
357*4882a593Smuzhiyun 	REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER,
358*4882a593Smuzhiyun 				  F, A, A, 8, 1024),
359*4882a593Smuzhiyun 	REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL,
360*4882a593Smuzhiyun 				  F, B, Z, 8, 1024),
361*4882a593Smuzhiyun 	REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0),
362*4882a593Smuzhiyun 	REGISTER_TABLE_BB_CZ(TIMER_TBL),
363*4882a593Smuzhiyun 	REGISTER_TABLE_BB_CZ(TX_PACE_TBL),
364*4882a593Smuzhiyun 	REGISTER_TABLE_BZ(RX_INDIRECTION_TBL),
365*4882a593Smuzhiyun 	/* TX_FILTER_TBL0 is huge and not used by this driver */
366*4882a593Smuzhiyun 	REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0),
367*4882a593Smuzhiyun 	REGISTER_TABLE_CZ(MC_TREG_SMEM),
368*4882a593Smuzhiyun 	/* MSIX_PBA_TABLE is not mapped */
369*4882a593Smuzhiyun 	/* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */
370*4882a593Smuzhiyun 	REGISTER_TABLE_BZ(RX_FILTER_TBL0),
371*4882a593Smuzhiyun 	REGISTER_TABLE_DZ(BIU_MC_SFT_STATUS),
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
efx_nic_get_regs_len(struct efx_nic * efx)374*4882a593Smuzhiyun size_t efx_nic_get_regs_len(struct efx_nic *efx)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	const struct efx_nic_reg *reg;
377*4882a593Smuzhiyun 	const struct efx_nic_reg_table *table;
378*4882a593Smuzhiyun 	size_t len = 0;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	for (reg = efx_nic_regs;
381*4882a593Smuzhiyun 	     reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
382*4882a593Smuzhiyun 	     reg++)
383*4882a593Smuzhiyun 		if (efx->type->revision >= reg->min_revision &&
384*4882a593Smuzhiyun 		    efx->type->revision <= reg->max_revision)
385*4882a593Smuzhiyun 			len += sizeof(efx_oword_t);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	for (table = efx_nic_reg_tables;
388*4882a593Smuzhiyun 	     table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
389*4882a593Smuzhiyun 	     table++)
390*4882a593Smuzhiyun 		if (efx->type->revision >= table->min_revision &&
391*4882a593Smuzhiyun 		    efx->type->revision <= table->max_revision)
392*4882a593Smuzhiyun 			len += table->rows * min_t(size_t, table->step, 16);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return len;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
efx_nic_get_regs(struct efx_nic * efx,void * buf)397*4882a593Smuzhiyun void efx_nic_get_regs(struct efx_nic *efx, void *buf)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	const struct efx_nic_reg *reg;
400*4882a593Smuzhiyun 	const struct efx_nic_reg_table *table;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	for (reg = efx_nic_regs;
403*4882a593Smuzhiyun 	     reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
404*4882a593Smuzhiyun 	     reg++) {
405*4882a593Smuzhiyun 		if (efx->type->revision >= reg->min_revision &&
406*4882a593Smuzhiyun 		    efx->type->revision <= reg->max_revision) {
407*4882a593Smuzhiyun 			efx_reado(efx, (efx_oword_t *)buf, reg->offset);
408*4882a593Smuzhiyun 			buf += sizeof(efx_oword_t);
409*4882a593Smuzhiyun 		}
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	for (table = efx_nic_reg_tables;
413*4882a593Smuzhiyun 	     table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
414*4882a593Smuzhiyun 	     table++) {
415*4882a593Smuzhiyun 		size_t size, i;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		if (!(efx->type->revision >= table->min_revision &&
418*4882a593Smuzhiyun 		      efx->type->revision <= table->max_revision))
419*4882a593Smuzhiyun 			continue;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		size = min_t(size_t, table->step, 16);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 		for (i = 0; i < table->rows; i++) {
424*4882a593Smuzhiyun 			switch (table->step) {
425*4882a593Smuzhiyun 			case 4: /* 32-bit SRAM */
426*4882a593Smuzhiyun 				efx_readd(efx, buf, table->offset + 4 * i);
427*4882a593Smuzhiyun 				break;
428*4882a593Smuzhiyun 			case 8: /* 64-bit SRAM */
429*4882a593Smuzhiyun 				efx_sram_readq(efx,
430*4882a593Smuzhiyun 					       efx->membase + table->offset,
431*4882a593Smuzhiyun 					       buf, i);
432*4882a593Smuzhiyun 				break;
433*4882a593Smuzhiyun 			case 16: /* 128-bit-readable register */
434*4882a593Smuzhiyun 				efx_reado_table(efx, buf, table->offset, i);
435*4882a593Smuzhiyun 				break;
436*4882a593Smuzhiyun 			case 32: /* 128-bit register, interleaved */
437*4882a593Smuzhiyun 				efx_reado_table(efx, buf, table->offset, 2 * i);
438*4882a593Smuzhiyun 				break;
439*4882a593Smuzhiyun 			default:
440*4882a593Smuzhiyun 				WARN_ON(1);
441*4882a593Smuzhiyun 				return;
442*4882a593Smuzhiyun 			}
443*4882a593Smuzhiyun 			buf += size;
444*4882a593Smuzhiyun 		}
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /**
449*4882a593Smuzhiyun  * efx_nic_describe_stats - Describe supported statistics for ethtool
450*4882a593Smuzhiyun  * @desc: Array of &struct efx_hw_stat_desc describing the statistics
451*4882a593Smuzhiyun  * @count: Length of the @desc array
452*4882a593Smuzhiyun  * @mask: Bitmask of which elements of @desc are enabled
453*4882a593Smuzhiyun  * @names: Buffer to copy names to, or %NULL.  The names are copied
454*4882a593Smuzhiyun  *	starting at intervals of %ETH_GSTRING_LEN bytes.
455*4882a593Smuzhiyun  *
456*4882a593Smuzhiyun  * Returns the number of visible statistics, i.e. the number of set
457*4882a593Smuzhiyun  * bits in the first @count bits of @mask for which a name is defined.
458*4882a593Smuzhiyun  */
efx_nic_describe_stats(const struct efx_hw_stat_desc * desc,size_t count,const unsigned long * mask,u8 * names)459*4882a593Smuzhiyun size_t efx_nic_describe_stats(const struct efx_hw_stat_desc *desc, size_t count,
460*4882a593Smuzhiyun 			      const unsigned long *mask, u8 *names)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	size_t visible = 0;
463*4882a593Smuzhiyun 	size_t index;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	for_each_set_bit(index, mask, count) {
466*4882a593Smuzhiyun 		if (desc[index].name) {
467*4882a593Smuzhiyun 			if (names) {
468*4882a593Smuzhiyun 				strlcpy(names, desc[index].name,
469*4882a593Smuzhiyun 					ETH_GSTRING_LEN);
470*4882a593Smuzhiyun 				names += ETH_GSTRING_LEN;
471*4882a593Smuzhiyun 			}
472*4882a593Smuzhiyun 			++visible;
473*4882a593Smuzhiyun 		}
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	return visible;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /**
480*4882a593Smuzhiyun  * efx_nic_copy_stats - Copy stats from the DMA buffer in to an
481*4882a593Smuzhiyun  *	intermediate buffer. This is used to get a consistent
482*4882a593Smuzhiyun  *	set of stats while the DMA buffer can be written at any time
483*4882a593Smuzhiyun  *	by the NIC.
484*4882a593Smuzhiyun  * @efx: The associated NIC.
485*4882a593Smuzhiyun  * @dest: Destination buffer. Must be the same size as the DMA buffer.
486*4882a593Smuzhiyun  */
efx_nic_copy_stats(struct efx_nic * efx,__le64 * dest)487*4882a593Smuzhiyun int efx_nic_copy_stats(struct efx_nic *efx, __le64 *dest)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	__le64 *dma_stats = efx->stats_buffer.addr;
490*4882a593Smuzhiyun 	__le64 generation_start, generation_end;
491*4882a593Smuzhiyun 	int rc = 0, retry;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	if (!dest)
494*4882a593Smuzhiyun 		return 0;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (!dma_stats)
497*4882a593Smuzhiyun 		goto return_zeroes;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	/* If we're unlucky enough to read statistics during the DMA, wait
500*4882a593Smuzhiyun 	 * up to 10ms for it to finish (typically takes <500us)
501*4882a593Smuzhiyun 	 */
502*4882a593Smuzhiyun 	for (retry = 0; retry < 100; ++retry) {
503*4882a593Smuzhiyun 		generation_end = dma_stats[efx->num_mac_stats - 1];
504*4882a593Smuzhiyun 		if (generation_end == EFX_MC_STATS_GENERATION_INVALID)
505*4882a593Smuzhiyun 			goto return_zeroes;
506*4882a593Smuzhiyun 		rmb();
507*4882a593Smuzhiyun 		memcpy(dest, dma_stats, efx->num_mac_stats * sizeof(__le64));
508*4882a593Smuzhiyun 		rmb();
509*4882a593Smuzhiyun 		generation_start = dma_stats[MC_CMD_MAC_GENERATION_START];
510*4882a593Smuzhiyun 		if (generation_end == generation_start)
511*4882a593Smuzhiyun 			return 0; /* return good data */
512*4882a593Smuzhiyun 		udelay(100);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	rc = -EIO;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun return_zeroes:
518*4882a593Smuzhiyun 	memset(dest, 0, efx->num_mac_stats * sizeof(u64));
519*4882a593Smuzhiyun 	return rc;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun /**
523*4882a593Smuzhiyun  * efx_nic_update_stats - Convert statistics DMA buffer to array of u64
524*4882a593Smuzhiyun  * @desc: Array of &struct efx_hw_stat_desc describing the DMA buffer
525*4882a593Smuzhiyun  *	layout.  DMA widths of 0, 16, 32 and 64 are supported; where
526*4882a593Smuzhiyun  *	the width is specified as 0 the corresponding element of
527*4882a593Smuzhiyun  *	@stats is not updated.
528*4882a593Smuzhiyun  * @count: Length of the @desc array
529*4882a593Smuzhiyun  * @mask: Bitmask of which elements of @desc are enabled
530*4882a593Smuzhiyun  * @stats: Buffer to update with the converted statistics.  The length
531*4882a593Smuzhiyun  *	of this array must be at least @count.
532*4882a593Smuzhiyun  * @dma_buf: DMA buffer containing hardware statistics
533*4882a593Smuzhiyun  * @accumulate: If set, the converted values will be added rather than
534*4882a593Smuzhiyun  *	directly stored to the corresponding elements of @stats
535*4882a593Smuzhiyun  */
efx_nic_update_stats(const struct efx_hw_stat_desc * desc,size_t count,const unsigned long * mask,u64 * stats,const void * dma_buf,bool accumulate)536*4882a593Smuzhiyun void efx_nic_update_stats(const struct efx_hw_stat_desc *desc, size_t count,
537*4882a593Smuzhiyun 			  const unsigned long *mask,
538*4882a593Smuzhiyun 			  u64 *stats, const void *dma_buf, bool accumulate)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	size_t index;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	for_each_set_bit(index, mask, count) {
543*4882a593Smuzhiyun 		if (desc[index].dma_width) {
544*4882a593Smuzhiyun 			const void *addr = dma_buf + desc[index].offset;
545*4882a593Smuzhiyun 			u64 val;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 			switch (desc[index].dma_width) {
548*4882a593Smuzhiyun 			case 16:
549*4882a593Smuzhiyun 				val = le16_to_cpup((__le16 *)addr);
550*4882a593Smuzhiyun 				break;
551*4882a593Smuzhiyun 			case 32:
552*4882a593Smuzhiyun 				val = le32_to_cpup((__le32 *)addr);
553*4882a593Smuzhiyun 				break;
554*4882a593Smuzhiyun 			case 64:
555*4882a593Smuzhiyun 				val = le64_to_cpup((__le64 *)addr);
556*4882a593Smuzhiyun 				break;
557*4882a593Smuzhiyun 			default:
558*4882a593Smuzhiyun 				WARN_ON(1);
559*4882a593Smuzhiyun 				val = 0;
560*4882a593Smuzhiyun 				break;
561*4882a593Smuzhiyun 			}
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 			if (accumulate)
564*4882a593Smuzhiyun 				stats[index] += val;
565*4882a593Smuzhiyun 			else
566*4882a593Smuzhiyun 				stats[index] = val;
567*4882a593Smuzhiyun 		}
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
efx_nic_fix_nodesc_drop_stat(struct efx_nic * efx,u64 * rx_nodesc_drops)571*4882a593Smuzhiyun void efx_nic_fix_nodesc_drop_stat(struct efx_nic *efx, u64 *rx_nodesc_drops)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	/* if down, or this is the first update after coming up */
574*4882a593Smuzhiyun 	if (!(efx->net_dev->flags & IFF_UP) || !efx->rx_nodesc_drops_prev_state)
575*4882a593Smuzhiyun 		efx->rx_nodesc_drops_while_down +=
576*4882a593Smuzhiyun 			*rx_nodesc_drops - efx->rx_nodesc_drops_total;
577*4882a593Smuzhiyun 	efx->rx_nodesc_drops_total = *rx_nodesc_drops;
578*4882a593Smuzhiyun 	efx->rx_nodesc_drops_prev_state = !!(efx->net_dev->flags & IFF_UP);
579*4882a593Smuzhiyun 	*rx_nodesc_drops -= efx->rx_nodesc_drops_while_down;
580*4882a593Smuzhiyun }
581