xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sfc/net_driver.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /****************************************************************************
3*4882a593Smuzhiyun  * Driver for Solarflare network controllers and boards
4*4882a593Smuzhiyun  * Copyright 2005-2006 Fen Systems Ltd.
5*4882a593Smuzhiyun  * Copyright 2005-2013 Solarflare Communications Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /* Common definitions for all Efx net driver code */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef EFX_NET_DRIVER_H
11*4882a593Smuzhiyun #define EFX_NET_DRIVER_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/netdevice.h>
14*4882a593Smuzhiyun #include <linux/etherdevice.h>
15*4882a593Smuzhiyun #include <linux/ethtool.h>
16*4882a593Smuzhiyun #include <linux/if_vlan.h>
17*4882a593Smuzhiyun #include <linux/timer.h>
18*4882a593Smuzhiyun #include <linux/mdio.h>
19*4882a593Smuzhiyun #include <linux/list.h>
20*4882a593Smuzhiyun #include <linux/pci.h>
21*4882a593Smuzhiyun #include <linux/device.h>
22*4882a593Smuzhiyun #include <linux/highmem.h>
23*4882a593Smuzhiyun #include <linux/workqueue.h>
24*4882a593Smuzhiyun #include <linux/mutex.h>
25*4882a593Smuzhiyun #include <linux/rwsem.h>
26*4882a593Smuzhiyun #include <linux/vmalloc.h>
27*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
28*4882a593Smuzhiyun #include <net/busy_poll.h>
29*4882a593Smuzhiyun #include <net/xdp.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "enum.h"
32*4882a593Smuzhiyun #include "bitfield.h"
33*4882a593Smuzhiyun #include "filter.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /**************************************************************************
36*4882a593Smuzhiyun  *
37*4882a593Smuzhiyun  * Build definitions
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  **************************************************************************/
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #ifdef DEBUG
42*4882a593Smuzhiyun #define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
43*4882a593Smuzhiyun #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
44*4882a593Smuzhiyun #else
45*4882a593Smuzhiyun #define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
46*4882a593Smuzhiyun #define EFX_WARN_ON_PARANOID(x) do {} while (0)
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /**************************************************************************
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  * Efx data structures
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  **************************************************************************/
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define EFX_MAX_CHANNELS 32U
56*4882a593Smuzhiyun #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
57*4882a593Smuzhiyun #define EFX_EXTRA_CHANNEL_IOV	0
58*4882a593Smuzhiyun #define EFX_EXTRA_CHANNEL_PTP	1
59*4882a593Smuzhiyun #define EFX_MAX_EXTRA_CHANNELS	2U
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* Checksum generation is a per-queue option in hardware, so each
62*4882a593Smuzhiyun  * queue visible to the networking core is backed by two hardware TX
63*4882a593Smuzhiyun  * queues. */
64*4882a593Smuzhiyun #define EFX_MAX_TX_TC		2
65*4882a593Smuzhiyun #define EFX_MAX_CORE_TX_QUEUES	(EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
66*4882a593Smuzhiyun #define EFX_TXQ_TYPE_OUTER_CSUM	1	/* Outer checksum offload */
67*4882a593Smuzhiyun #define EFX_TXQ_TYPE_INNER_CSUM	2	/* Inner checksum offload */
68*4882a593Smuzhiyun #define EFX_TXQ_TYPE_HIGHPRI	4	/* High-priority (for TC) */
69*4882a593Smuzhiyun #define EFX_TXQ_TYPES		8
70*4882a593Smuzhiyun /* HIGHPRI is Siena-only, and INNER_CSUM is EF10, so no need for both */
71*4882a593Smuzhiyun #define EFX_MAX_TXQ_PER_CHANNEL	4
72*4882a593Smuzhiyun #define EFX_MAX_TX_QUEUES	(EFX_MAX_TXQ_PER_CHANNEL * EFX_MAX_CHANNELS)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Maximum possible MTU the driver supports */
75*4882a593Smuzhiyun #define EFX_MAX_MTU (9 * 1024)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* Minimum MTU, from RFC791 (IP) */
78*4882a593Smuzhiyun #define EFX_MIN_MTU 68
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* Maximum total header length for TSOv2 */
81*4882a593Smuzhiyun #define EFX_TSO2_MAX_HDRLEN	208
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* Size of an RX scatter buffer.  Small enough to pack 2 into a 4K page,
84*4882a593Smuzhiyun  * and should be a multiple of the cache line size.
85*4882a593Smuzhiyun  */
86*4882a593Smuzhiyun #define EFX_RX_USR_BUF_SIZE	(2048 - 256)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* If possible, we should ensure cache line alignment at start and end
89*4882a593Smuzhiyun  * of every buffer.  Otherwise, we just need to ensure 4-byte
90*4882a593Smuzhiyun  * alignment of the network header.
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun #if NET_IP_ALIGN == 0
93*4882a593Smuzhiyun #define EFX_RX_BUF_ALIGNMENT	L1_CACHE_BYTES
94*4882a593Smuzhiyun #else
95*4882a593Smuzhiyun #define EFX_RX_BUF_ALIGNMENT	4
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* Non-standard XDP_PACKET_HEADROOM and tailroom to satisfy XDP_REDIRECT and
99*4882a593Smuzhiyun  * still fit two standard MTU size packets into a single 4K page.
100*4882a593Smuzhiyun  */
101*4882a593Smuzhiyun #define EFX_XDP_HEADROOM	128
102*4882a593Smuzhiyun #define EFX_XDP_TAILROOM	SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Forward declare Precision Time Protocol (PTP) support structure. */
105*4882a593Smuzhiyun struct efx_ptp_data;
106*4882a593Smuzhiyun struct hwtstamp_config;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun struct efx_self_tests;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /**
111*4882a593Smuzhiyun  * struct efx_buffer - A general-purpose DMA buffer
112*4882a593Smuzhiyun  * @addr: host base address of the buffer
113*4882a593Smuzhiyun  * @dma_addr: DMA base address of the buffer
114*4882a593Smuzhiyun  * @len: Buffer length, in bytes
115*4882a593Smuzhiyun  *
116*4882a593Smuzhiyun  * The NIC uses these buffers for its interrupt status registers and
117*4882a593Smuzhiyun  * MAC stats dumps.
118*4882a593Smuzhiyun  */
119*4882a593Smuzhiyun struct efx_buffer {
120*4882a593Smuzhiyun 	void *addr;
121*4882a593Smuzhiyun 	dma_addr_t dma_addr;
122*4882a593Smuzhiyun 	unsigned int len;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /**
126*4882a593Smuzhiyun  * struct efx_special_buffer - DMA buffer entered into buffer table
127*4882a593Smuzhiyun  * @buf: Standard &struct efx_buffer
128*4882a593Smuzhiyun  * @index: Buffer index within controller;s buffer table
129*4882a593Smuzhiyun  * @entries: Number of buffer table entries
130*4882a593Smuzhiyun  *
131*4882a593Smuzhiyun  * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
132*4882a593Smuzhiyun  * Event and descriptor rings are addressed via one or more buffer
133*4882a593Smuzhiyun  * table entries (and so can be physically non-contiguous, although we
134*4882a593Smuzhiyun  * currently do not take advantage of that).  On Falcon and Siena we
135*4882a593Smuzhiyun  * have to take care of allocating and initialising the entries
136*4882a593Smuzhiyun  * ourselves.  On later hardware this is managed by the firmware and
137*4882a593Smuzhiyun  * @index and @entries are left as 0.
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun struct efx_special_buffer {
140*4882a593Smuzhiyun 	struct efx_buffer buf;
141*4882a593Smuzhiyun 	unsigned int index;
142*4882a593Smuzhiyun 	unsigned int entries;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun  * struct efx_tx_buffer - buffer state for a TX descriptor
147*4882a593Smuzhiyun  * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
148*4882a593Smuzhiyun  *	freed when descriptor completes
149*4882a593Smuzhiyun  * @xdpf: When @flags & %EFX_TX_BUF_XDP, the XDP frame information; its @data
150*4882a593Smuzhiyun  *	member is the associated buffer to drop a page reference on.
151*4882a593Smuzhiyun  * @option: When @flags & %EFX_TX_BUF_OPTION, an EF10-specific option
152*4882a593Smuzhiyun  *	descriptor.
153*4882a593Smuzhiyun  * @dma_addr: DMA address of the fragment.
154*4882a593Smuzhiyun  * @flags: Flags for allocation and DMA mapping type
155*4882a593Smuzhiyun  * @len: Length of this fragment.
156*4882a593Smuzhiyun  *	This field is zero when the queue slot is empty.
157*4882a593Smuzhiyun  * @unmap_len: Length of this fragment to unmap
158*4882a593Smuzhiyun  * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
159*4882a593Smuzhiyun  * Only valid if @unmap_len != 0.
160*4882a593Smuzhiyun  */
161*4882a593Smuzhiyun struct efx_tx_buffer {
162*4882a593Smuzhiyun 	union {
163*4882a593Smuzhiyun 		const struct sk_buff *skb;
164*4882a593Smuzhiyun 		struct xdp_frame *xdpf;
165*4882a593Smuzhiyun 	};
166*4882a593Smuzhiyun 	union {
167*4882a593Smuzhiyun 		efx_qword_t option;    /* EF10 */
168*4882a593Smuzhiyun 		dma_addr_t dma_addr;
169*4882a593Smuzhiyun 	};
170*4882a593Smuzhiyun 	unsigned short flags;
171*4882a593Smuzhiyun 	unsigned short len;
172*4882a593Smuzhiyun 	unsigned short unmap_len;
173*4882a593Smuzhiyun 	unsigned short dma_offset;
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun #define EFX_TX_BUF_CONT		1	/* not last descriptor of packet */
176*4882a593Smuzhiyun #define EFX_TX_BUF_SKB		2	/* buffer is last part of skb */
177*4882a593Smuzhiyun #define EFX_TX_BUF_MAP_SINGLE	8	/* buffer was mapped with dma_map_single() */
178*4882a593Smuzhiyun #define EFX_TX_BUF_OPTION	0x10	/* empty buffer for option descriptor */
179*4882a593Smuzhiyun #define EFX_TX_BUF_XDP		0x20	/* buffer was sent with XDP */
180*4882a593Smuzhiyun #define EFX_TX_BUF_TSO_V3	0x40	/* empty buffer for a TSO_V3 descriptor */
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /**
183*4882a593Smuzhiyun  * struct efx_tx_queue - An Efx TX queue
184*4882a593Smuzhiyun  *
185*4882a593Smuzhiyun  * This is a ring buffer of TX fragments.
186*4882a593Smuzhiyun  * Since the TX completion path always executes on the same
187*4882a593Smuzhiyun  * CPU and the xmit path can operate on different CPUs,
188*4882a593Smuzhiyun  * performance is increased by ensuring that the completion
189*4882a593Smuzhiyun  * path and the xmit path operate on different cache lines.
190*4882a593Smuzhiyun  * This is particularly important if the xmit path is always
191*4882a593Smuzhiyun  * executing on one CPU which is different from the completion
192*4882a593Smuzhiyun  * path.  There is also a cache line for members which are
193*4882a593Smuzhiyun  * read but not written on the fast path.
194*4882a593Smuzhiyun  *
195*4882a593Smuzhiyun  * @efx: The associated Efx NIC
196*4882a593Smuzhiyun  * @queue: DMA queue number
197*4882a593Smuzhiyun  * @label: Label for TX completion events.
198*4882a593Smuzhiyun  *	Is our index within @channel->tx_queue array.
199*4882a593Smuzhiyun  * @type: configuration type of this TX queue.  A bitmask of %EFX_TXQ_TYPE_* flags.
200*4882a593Smuzhiyun  * @tso_version: Version of TSO in use for this queue.
201*4882a593Smuzhiyun  * @tso_encap: Is encapsulated TSO supported? Supported in TSOv2 on 8000 series.
202*4882a593Smuzhiyun  * @channel: The associated channel
203*4882a593Smuzhiyun  * @core_txq: The networking core TX queue structure
204*4882a593Smuzhiyun  * @buffer: The software buffer ring
205*4882a593Smuzhiyun  * @cb_page: Array of pages of copy buffers.  Carved up according to
206*4882a593Smuzhiyun  *	%EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
207*4882a593Smuzhiyun  * @txd: The hardware descriptor ring
208*4882a593Smuzhiyun  * @ptr_mask: The size of the ring minus 1.
209*4882a593Smuzhiyun  * @piobuf: PIO buffer region for this TX queue (shared with its partner).
210*4882a593Smuzhiyun  *	Size of the region is efx_piobuf_size.
211*4882a593Smuzhiyun  * @piobuf_offset: Buffer offset to be specified in PIO descriptors
212*4882a593Smuzhiyun  * @initialised: Has hardware queue been initialised?
213*4882a593Smuzhiyun  * @timestamping: Is timestamping enabled for this channel?
214*4882a593Smuzhiyun  * @xdp_tx: Is this an XDP tx queue?
215*4882a593Smuzhiyun  * @read_count: Current read pointer.
216*4882a593Smuzhiyun  *	This is the number of buffers that have been removed from both rings.
217*4882a593Smuzhiyun  * @old_write_count: The value of @write_count when last checked.
218*4882a593Smuzhiyun  *	This is here for performance reasons.  The xmit path will
219*4882a593Smuzhiyun  *	only get the up-to-date value of @write_count if this
220*4882a593Smuzhiyun  *	variable indicates that the queue is empty.  This is to
221*4882a593Smuzhiyun  *	avoid cache-line ping-pong between the xmit path and the
222*4882a593Smuzhiyun  *	completion path.
223*4882a593Smuzhiyun  * @merge_events: Number of TX merged completion events
224*4882a593Smuzhiyun  * @completed_timestamp_major: Top part of the most recent tx timestamp.
225*4882a593Smuzhiyun  * @completed_timestamp_minor: Low part of the most recent tx timestamp.
226*4882a593Smuzhiyun  * @insert_count: Current insert pointer
227*4882a593Smuzhiyun  *	This is the number of buffers that have been added to the
228*4882a593Smuzhiyun  *	software ring.
229*4882a593Smuzhiyun  * @write_count: Current write pointer
230*4882a593Smuzhiyun  *	This is the number of buffers that have been added to the
231*4882a593Smuzhiyun  *	hardware ring.
232*4882a593Smuzhiyun  * @packet_write_count: Completable write pointer
233*4882a593Smuzhiyun  *	This is the write pointer of the last packet written.
234*4882a593Smuzhiyun  *	Normally this will equal @write_count, but as option descriptors
235*4882a593Smuzhiyun  *	don't produce completion events, they won't update this.
236*4882a593Smuzhiyun  *	Filled in iff @efx->type->option_descriptors; only used for PIO.
237*4882a593Smuzhiyun  *	Thus, this is written and used on EF10, and neither on farch.
238*4882a593Smuzhiyun  * @old_read_count: The value of read_count when last checked.
239*4882a593Smuzhiyun  *	This is here for performance reasons.  The xmit path will
240*4882a593Smuzhiyun  *	only get the up-to-date value of read_count if this
241*4882a593Smuzhiyun  *	variable indicates that the queue is full.  This is to
242*4882a593Smuzhiyun  *	avoid cache-line ping-pong between the xmit path and the
243*4882a593Smuzhiyun  *	completion path.
244*4882a593Smuzhiyun  * @tso_bursts: Number of times TSO xmit invoked by kernel
245*4882a593Smuzhiyun  * @tso_long_headers: Number of packets with headers too long for standard
246*4882a593Smuzhiyun  *	blocks
247*4882a593Smuzhiyun  * @tso_packets: Number of packets via the TSO xmit path
248*4882a593Smuzhiyun  * @tso_fallbacks: Number of times TSO fallback used
249*4882a593Smuzhiyun  * @pushes: Number of times the TX push feature has been used
250*4882a593Smuzhiyun  * @pio_packets: Number of times the TX PIO feature has been used
251*4882a593Smuzhiyun  * @xmit_pending: Are any packets waiting to be pushed to the NIC
252*4882a593Smuzhiyun  * @cb_packets: Number of times the TX copybreak feature has been used
253*4882a593Smuzhiyun  * @notify_count: Count of notified descriptors to the NIC
254*4882a593Smuzhiyun  * @empty_read_count: If the completion path has seen the queue as empty
255*4882a593Smuzhiyun  *	and the transmission path has not yet checked this, the value of
256*4882a593Smuzhiyun  *	@read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
257*4882a593Smuzhiyun  */
258*4882a593Smuzhiyun struct efx_tx_queue {
259*4882a593Smuzhiyun 	/* Members which don't change on the fast path */
260*4882a593Smuzhiyun 	struct efx_nic *efx ____cacheline_aligned_in_smp;
261*4882a593Smuzhiyun 	unsigned int queue;
262*4882a593Smuzhiyun 	unsigned int label;
263*4882a593Smuzhiyun 	unsigned int type;
264*4882a593Smuzhiyun 	unsigned int tso_version;
265*4882a593Smuzhiyun 	bool tso_encap;
266*4882a593Smuzhiyun 	struct efx_channel *channel;
267*4882a593Smuzhiyun 	struct netdev_queue *core_txq;
268*4882a593Smuzhiyun 	struct efx_tx_buffer *buffer;
269*4882a593Smuzhiyun 	struct efx_buffer *cb_page;
270*4882a593Smuzhiyun 	struct efx_special_buffer txd;
271*4882a593Smuzhiyun 	unsigned int ptr_mask;
272*4882a593Smuzhiyun 	void __iomem *piobuf;
273*4882a593Smuzhiyun 	unsigned int piobuf_offset;
274*4882a593Smuzhiyun 	bool initialised;
275*4882a593Smuzhiyun 	bool timestamping;
276*4882a593Smuzhiyun 	bool xdp_tx;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* Members used mainly on the completion path */
279*4882a593Smuzhiyun 	unsigned int read_count ____cacheline_aligned_in_smp;
280*4882a593Smuzhiyun 	unsigned int old_write_count;
281*4882a593Smuzhiyun 	unsigned int merge_events;
282*4882a593Smuzhiyun 	unsigned int bytes_compl;
283*4882a593Smuzhiyun 	unsigned int pkts_compl;
284*4882a593Smuzhiyun 	u32 completed_timestamp_major;
285*4882a593Smuzhiyun 	u32 completed_timestamp_minor;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* Members used only on the xmit path */
288*4882a593Smuzhiyun 	unsigned int insert_count ____cacheline_aligned_in_smp;
289*4882a593Smuzhiyun 	unsigned int write_count;
290*4882a593Smuzhiyun 	unsigned int packet_write_count;
291*4882a593Smuzhiyun 	unsigned int old_read_count;
292*4882a593Smuzhiyun 	unsigned int tso_bursts;
293*4882a593Smuzhiyun 	unsigned int tso_long_headers;
294*4882a593Smuzhiyun 	unsigned int tso_packets;
295*4882a593Smuzhiyun 	unsigned int tso_fallbacks;
296*4882a593Smuzhiyun 	unsigned int pushes;
297*4882a593Smuzhiyun 	unsigned int pio_packets;
298*4882a593Smuzhiyun 	bool xmit_pending;
299*4882a593Smuzhiyun 	unsigned int cb_packets;
300*4882a593Smuzhiyun 	unsigned int notify_count;
301*4882a593Smuzhiyun 	/* Statistics to supplement MAC stats */
302*4882a593Smuzhiyun 	unsigned long tx_packets;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Members shared between paths and sometimes updated */
305*4882a593Smuzhiyun 	unsigned int empty_read_count ____cacheline_aligned_in_smp;
306*4882a593Smuzhiyun #define EFX_EMPTY_COUNT_VALID 0x80000000
307*4882a593Smuzhiyun 	atomic_t flush_outstanding;
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define EFX_TX_CB_ORDER	7
311*4882a593Smuzhiyun #define EFX_TX_CB_SIZE	(1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /**
314*4882a593Smuzhiyun  * struct efx_rx_buffer - An Efx RX data buffer
315*4882a593Smuzhiyun  * @dma_addr: DMA base address of the buffer
316*4882a593Smuzhiyun  * @page: The associated page buffer.
317*4882a593Smuzhiyun  *	Will be %NULL if the buffer slot is currently free.
318*4882a593Smuzhiyun  * @page_offset: If pending: offset in @page of DMA base address.
319*4882a593Smuzhiyun  *	If completed: offset in @page of Ethernet header.
320*4882a593Smuzhiyun  * @len: If pending: length for DMA descriptor.
321*4882a593Smuzhiyun  *	If completed: received length, excluding hash prefix.
322*4882a593Smuzhiyun  * @flags: Flags for buffer and packet state.  These are only set on the
323*4882a593Smuzhiyun  *	first buffer of a scattered packet.
324*4882a593Smuzhiyun  */
325*4882a593Smuzhiyun struct efx_rx_buffer {
326*4882a593Smuzhiyun 	dma_addr_t dma_addr;
327*4882a593Smuzhiyun 	struct page *page;
328*4882a593Smuzhiyun 	u16 page_offset;
329*4882a593Smuzhiyun 	u16 len;
330*4882a593Smuzhiyun 	u16 flags;
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun #define EFX_RX_BUF_LAST_IN_PAGE	0x0001
333*4882a593Smuzhiyun #define EFX_RX_PKT_CSUMMED	0x0002
334*4882a593Smuzhiyun #define EFX_RX_PKT_DISCARD	0x0004
335*4882a593Smuzhiyun #define EFX_RX_PKT_TCP		0x0040
336*4882a593Smuzhiyun #define EFX_RX_PKT_PREFIX_LEN	0x0080	/* length is in prefix only */
337*4882a593Smuzhiyun #define EFX_RX_PKT_CSUM_LEVEL	0x0200
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun /**
340*4882a593Smuzhiyun  * struct efx_rx_page_state - Page-based rx buffer state
341*4882a593Smuzhiyun  *
342*4882a593Smuzhiyun  * Inserted at the start of every page allocated for receive buffers.
343*4882a593Smuzhiyun  * Used to facilitate sharing dma mappings between recycled rx buffers
344*4882a593Smuzhiyun  * and those passed up to the kernel.
345*4882a593Smuzhiyun  *
346*4882a593Smuzhiyun  * @dma_addr: The dma address of this page.
347*4882a593Smuzhiyun  */
348*4882a593Smuzhiyun struct efx_rx_page_state {
349*4882a593Smuzhiyun 	dma_addr_t dma_addr;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	unsigned int __pad[] ____cacheline_aligned;
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /**
355*4882a593Smuzhiyun  * struct efx_rx_queue - An Efx RX queue
356*4882a593Smuzhiyun  * @efx: The associated Efx NIC
357*4882a593Smuzhiyun  * @core_index:  Index of network core RX queue.  Will be >= 0 iff this
358*4882a593Smuzhiyun  *	is associated with a real RX queue.
359*4882a593Smuzhiyun  * @buffer: The software buffer ring
360*4882a593Smuzhiyun  * @rxd: The hardware descriptor ring
361*4882a593Smuzhiyun  * @ptr_mask: The size of the ring minus 1.
362*4882a593Smuzhiyun  * @refill_enabled: Enable refill whenever fill level is low
363*4882a593Smuzhiyun  * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
364*4882a593Smuzhiyun  *	@rxq_flush_pending.
365*4882a593Smuzhiyun  * @added_count: Number of buffers added to the receive queue.
366*4882a593Smuzhiyun  * @notified_count: Number of buffers given to NIC (<= @added_count).
367*4882a593Smuzhiyun  * @removed_count: Number of buffers removed from the receive queue.
368*4882a593Smuzhiyun  * @scatter_n: Used by NIC specific receive code.
369*4882a593Smuzhiyun  * @scatter_len: Used by NIC specific receive code.
370*4882a593Smuzhiyun  * @page_ring: The ring to store DMA mapped pages for reuse.
371*4882a593Smuzhiyun  * @page_add: Counter to calculate the write pointer for the recycle ring.
372*4882a593Smuzhiyun  * @page_remove: Counter to calculate the read pointer for the recycle ring.
373*4882a593Smuzhiyun  * @page_recycle_count: The number of pages that have been recycled.
374*4882a593Smuzhiyun  * @page_recycle_failed: The number of pages that couldn't be recycled because
375*4882a593Smuzhiyun  *      the kernel still held a reference to them.
376*4882a593Smuzhiyun  * @page_recycle_full: The number of pages that were released because the
377*4882a593Smuzhiyun  *      recycle ring was full.
378*4882a593Smuzhiyun  * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
379*4882a593Smuzhiyun  * @max_fill: RX descriptor maximum fill level (<= ring size)
380*4882a593Smuzhiyun  * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
381*4882a593Smuzhiyun  *	(<= @max_fill)
382*4882a593Smuzhiyun  * @min_fill: RX descriptor minimum non-zero fill level.
383*4882a593Smuzhiyun  *	This records the minimum fill level observed when a ring
384*4882a593Smuzhiyun  *	refill was triggered.
385*4882a593Smuzhiyun  * @recycle_count: RX buffer recycle counter.
386*4882a593Smuzhiyun  * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
387*4882a593Smuzhiyun  * @xdp_rxq_info: XDP specific RX queue information.
388*4882a593Smuzhiyun  * @xdp_rxq_info_valid: Is xdp_rxq_info valid data?.
389*4882a593Smuzhiyun  */
390*4882a593Smuzhiyun struct efx_rx_queue {
391*4882a593Smuzhiyun 	struct efx_nic *efx;
392*4882a593Smuzhiyun 	int core_index;
393*4882a593Smuzhiyun 	struct efx_rx_buffer *buffer;
394*4882a593Smuzhiyun 	struct efx_special_buffer rxd;
395*4882a593Smuzhiyun 	unsigned int ptr_mask;
396*4882a593Smuzhiyun 	bool refill_enabled;
397*4882a593Smuzhiyun 	bool flush_pending;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	unsigned int added_count;
400*4882a593Smuzhiyun 	unsigned int notified_count;
401*4882a593Smuzhiyun 	unsigned int removed_count;
402*4882a593Smuzhiyun 	unsigned int scatter_n;
403*4882a593Smuzhiyun 	unsigned int scatter_len;
404*4882a593Smuzhiyun 	struct page **page_ring;
405*4882a593Smuzhiyun 	unsigned int page_add;
406*4882a593Smuzhiyun 	unsigned int page_remove;
407*4882a593Smuzhiyun 	unsigned int page_recycle_count;
408*4882a593Smuzhiyun 	unsigned int page_recycle_failed;
409*4882a593Smuzhiyun 	unsigned int page_recycle_full;
410*4882a593Smuzhiyun 	unsigned int page_ptr_mask;
411*4882a593Smuzhiyun 	unsigned int max_fill;
412*4882a593Smuzhiyun 	unsigned int fast_fill_trigger;
413*4882a593Smuzhiyun 	unsigned int min_fill;
414*4882a593Smuzhiyun 	unsigned int min_overfill;
415*4882a593Smuzhiyun 	unsigned int recycle_count;
416*4882a593Smuzhiyun 	struct timer_list slow_fill;
417*4882a593Smuzhiyun 	unsigned int slow_fill_count;
418*4882a593Smuzhiyun 	/* Statistics to supplement MAC stats */
419*4882a593Smuzhiyun 	unsigned long rx_packets;
420*4882a593Smuzhiyun 	struct xdp_rxq_info xdp_rxq_info;
421*4882a593Smuzhiyun 	bool xdp_rxq_info_valid;
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun enum efx_sync_events_state {
425*4882a593Smuzhiyun 	SYNC_EVENTS_DISABLED = 0,
426*4882a593Smuzhiyun 	SYNC_EVENTS_QUIESCENT,
427*4882a593Smuzhiyun 	SYNC_EVENTS_REQUESTED,
428*4882a593Smuzhiyun 	SYNC_EVENTS_VALID,
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun /**
432*4882a593Smuzhiyun  * struct efx_channel - An Efx channel
433*4882a593Smuzhiyun  *
434*4882a593Smuzhiyun  * A channel comprises an event queue, at least one TX queue, at least
435*4882a593Smuzhiyun  * one RX queue, and an associated tasklet for processing the event
436*4882a593Smuzhiyun  * queue.
437*4882a593Smuzhiyun  *
438*4882a593Smuzhiyun  * @efx: Associated Efx NIC
439*4882a593Smuzhiyun  * @channel: Channel instance number
440*4882a593Smuzhiyun  * @type: Channel type definition
441*4882a593Smuzhiyun  * @eventq_init: Event queue initialised flag
442*4882a593Smuzhiyun  * @enabled: Channel enabled indicator
443*4882a593Smuzhiyun  * @irq: IRQ number (MSI and MSI-X only)
444*4882a593Smuzhiyun  * @irq_moderation_us: IRQ moderation value (in microseconds)
445*4882a593Smuzhiyun  * @napi_dev: Net device used with NAPI
446*4882a593Smuzhiyun  * @napi_str: NAPI control structure
447*4882a593Smuzhiyun  * @state: state for NAPI vs busy polling
448*4882a593Smuzhiyun  * @state_lock: lock protecting @state
449*4882a593Smuzhiyun  * @eventq: Event queue buffer
450*4882a593Smuzhiyun  * @eventq_mask: Event queue pointer mask
451*4882a593Smuzhiyun  * @eventq_read_ptr: Event queue read pointer
452*4882a593Smuzhiyun  * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
453*4882a593Smuzhiyun  * @irq_count: Number of IRQs since last adaptive moderation decision
454*4882a593Smuzhiyun  * @irq_mod_score: IRQ moderation score
455*4882a593Smuzhiyun  * @rfs_filter_count: number of accelerated RFS filters currently in place;
456*4882a593Smuzhiyun  *	equals the count of @rps_flow_id slots filled
457*4882a593Smuzhiyun  * @rfs_last_expiry: value of jiffies last time some accelerated RFS filters
458*4882a593Smuzhiyun  *	were checked for expiry
459*4882a593Smuzhiyun  * @rfs_expire_index: next accelerated RFS filter ID to check for expiry
460*4882a593Smuzhiyun  * @n_rfs_succeeded: number of successful accelerated RFS filter insertions
461*4882a593Smuzhiyun  * @n_rfs_failed: number of failed accelerated RFS filter insertions
462*4882a593Smuzhiyun  * @filter_work: Work item for efx_filter_rfs_expire()
463*4882a593Smuzhiyun  * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
464*4882a593Smuzhiyun  *      indexed by filter ID
465*4882a593Smuzhiyun  * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
466*4882a593Smuzhiyun  * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
467*4882a593Smuzhiyun  * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
468*4882a593Smuzhiyun  * @n_rx_mcast_mismatch: Count of unmatched multicast frames
469*4882a593Smuzhiyun  * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
470*4882a593Smuzhiyun  * @n_rx_overlength: Count of RX_OVERLENGTH errors
471*4882a593Smuzhiyun  * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
472*4882a593Smuzhiyun  * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
473*4882a593Smuzhiyun  *	lack of descriptors
474*4882a593Smuzhiyun  * @n_rx_merge_events: Number of RX merged completion events
475*4882a593Smuzhiyun  * @n_rx_merge_packets: Number of RX packets completed by merged events
476*4882a593Smuzhiyun  * @n_rx_xdp_drops: Count of RX packets intentionally dropped due to XDP
477*4882a593Smuzhiyun  * @n_rx_xdp_bad_drops: Count of RX packets dropped due to XDP errors
478*4882a593Smuzhiyun  * @n_rx_xdp_tx: Count of RX packets retransmitted due to XDP
479*4882a593Smuzhiyun  * @n_rx_xdp_redirect: Count of RX packets redirected to a different NIC by XDP
480*4882a593Smuzhiyun  * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
481*4882a593Smuzhiyun  *	__efx_rx_packet(), or zero if there is none
482*4882a593Smuzhiyun  * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
483*4882a593Smuzhiyun  *	by __efx_rx_packet(), if @rx_pkt_n_frags != 0
484*4882a593Smuzhiyun  * @rx_list: list of SKBs from current RX, awaiting processing
485*4882a593Smuzhiyun  * @rx_queue: RX queue for this channel
486*4882a593Smuzhiyun  * @tx_queue: TX queues for this channel
487*4882a593Smuzhiyun  * @tx_queue_by_type: pointers into @tx_queue, or %NULL, indexed by txq type
488*4882a593Smuzhiyun  * @sync_events_state: Current state of sync events on this channel
489*4882a593Smuzhiyun  * @sync_timestamp_major: Major part of the last ptp sync event
490*4882a593Smuzhiyun  * @sync_timestamp_minor: Minor part of the last ptp sync event
491*4882a593Smuzhiyun  */
492*4882a593Smuzhiyun struct efx_channel {
493*4882a593Smuzhiyun 	struct efx_nic *efx;
494*4882a593Smuzhiyun 	int channel;
495*4882a593Smuzhiyun 	const struct efx_channel_type *type;
496*4882a593Smuzhiyun 	bool eventq_init;
497*4882a593Smuzhiyun 	bool enabled;
498*4882a593Smuzhiyun 	int irq;
499*4882a593Smuzhiyun 	unsigned int irq_moderation_us;
500*4882a593Smuzhiyun 	struct net_device *napi_dev;
501*4882a593Smuzhiyun 	struct napi_struct napi_str;
502*4882a593Smuzhiyun #ifdef CONFIG_NET_RX_BUSY_POLL
503*4882a593Smuzhiyun 	unsigned long busy_poll_state;
504*4882a593Smuzhiyun #endif
505*4882a593Smuzhiyun 	struct efx_special_buffer eventq;
506*4882a593Smuzhiyun 	unsigned int eventq_mask;
507*4882a593Smuzhiyun 	unsigned int eventq_read_ptr;
508*4882a593Smuzhiyun 	int event_test_cpu;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	unsigned int irq_count;
511*4882a593Smuzhiyun 	unsigned int irq_mod_score;
512*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
513*4882a593Smuzhiyun 	unsigned int rfs_filter_count;
514*4882a593Smuzhiyun 	unsigned int rfs_last_expiry;
515*4882a593Smuzhiyun 	unsigned int rfs_expire_index;
516*4882a593Smuzhiyun 	unsigned int n_rfs_succeeded;
517*4882a593Smuzhiyun 	unsigned int n_rfs_failed;
518*4882a593Smuzhiyun 	struct delayed_work filter_work;
519*4882a593Smuzhiyun #define RPS_FLOW_ID_INVALID 0xFFFFFFFF
520*4882a593Smuzhiyun 	u32 *rps_flow_id;
521*4882a593Smuzhiyun #endif
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	unsigned int n_rx_tobe_disc;
524*4882a593Smuzhiyun 	unsigned int n_rx_ip_hdr_chksum_err;
525*4882a593Smuzhiyun 	unsigned int n_rx_tcp_udp_chksum_err;
526*4882a593Smuzhiyun 	unsigned int n_rx_outer_ip_hdr_chksum_err;
527*4882a593Smuzhiyun 	unsigned int n_rx_outer_tcp_udp_chksum_err;
528*4882a593Smuzhiyun 	unsigned int n_rx_inner_ip_hdr_chksum_err;
529*4882a593Smuzhiyun 	unsigned int n_rx_inner_tcp_udp_chksum_err;
530*4882a593Smuzhiyun 	unsigned int n_rx_eth_crc_err;
531*4882a593Smuzhiyun 	unsigned int n_rx_mcast_mismatch;
532*4882a593Smuzhiyun 	unsigned int n_rx_frm_trunc;
533*4882a593Smuzhiyun 	unsigned int n_rx_overlength;
534*4882a593Smuzhiyun 	unsigned int n_skbuff_leaks;
535*4882a593Smuzhiyun 	unsigned int n_rx_nodesc_trunc;
536*4882a593Smuzhiyun 	unsigned int n_rx_merge_events;
537*4882a593Smuzhiyun 	unsigned int n_rx_merge_packets;
538*4882a593Smuzhiyun 	unsigned int n_rx_xdp_drops;
539*4882a593Smuzhiyun 	unsigned int n_rx_xdp_bad_drops;
540*4882a593Smuzhiyun 	unsigned int n_rx_xdp_tx;
541*4882a593Smuzhiyun 	unsigned int n_rx_xdp_redirect;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	unsigned int rx_pkt_n_frags;
544*4882a593Smuzhiyun 	unsigned int rx_pkt_index;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	struct list_head *rx_list;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	struct efx_rx_queue rx_queue;
549*4882a593Smuzhiyun 	struct efx_tx_queue tx_queue[EFX_MAX_TXQ_PER_CHANNEL];
550*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue_by_type[EFX_TXQ_TYPES];
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	enum efx_sync_events_state sync_events_state;
553*4882a593Smuzhiyun 	u32 sync_timestamp_major;
554*4882a593Smuzhiyun 	u32 sync_timestamp_minor;
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun /**
558*4882a593Smuzhiyun  * struct efx_msi_context - Context for each MSI
559*4882a593Smuzhiyun  * @efx: The associated NIC
560*4882a593Smuzhiyun  * @index: Index of the channel/IRQ
561*4882a593Smuzhiyun  * @name: Name of the channel/IRQ
562*4882a593Smuzhiyun  *
563*4882a593Smuzhiyun  * Unlike &struct efx_channel, this is never reallocated and is always
564*4882a593Smuzhiyun  * safe for the IRQ handler to access.
565*4882a593Smuzhiyun  */
566*4882a593Smuzhiyun struct efx_msi_context {
567*4882a593Smuzhiyun 	struct efx_nic *efx;
568*4882a593Smuzhiyun 	unsigned int index;
569*4882a593Smuzhiyun 	char name[IFNAMSIZ + 6];
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /**
573*4882a593Smuzhiyun  * struct efx_channel_type - distinguishes traffic and extra channels
574*4882a593Smuzhiyun  * @handle_no_channel: Handle failure to allocate an extra channel
575*4882a593Smuzhiyun  * @pre_probe: Set up extra state prior to initialisation
576*4882a593Smuzhiyun  * @post_remove: Tear down extra state after finalisation, if allocated.
577*4882a593Smuzhiyun  *	May be called on channels that have not been probed.
578*4882a593Smuzhiyun  * @get_name: Generate the channel's name (used for its IRQ handler)
579*4882a593Smuzhiyun  * @copy: Copy the channel state prior to reallocation.  May be %NULL if
580*4882a593Smuzhiyun  *	reallocation is not supported.
581*4882a593Smuzhiyun  * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
582*4882a593Smuzhiyun  * @want_txqs: Determine whether this channel should have TX queues
583*4882a593Smuzhiyun  *	created.  If %NULL, TX queues are not created.
584*4882a593Smuzhiyun  * @keep_eventq: Flag for whether event queue should be kept initialised
585*4882a593Smuzhiyun  *	while the device is stopped
586*4882a593Smuzhiyun  * @want_pio: Flag for whether PIO buffers should be linked to this
587*4882a593Smuzhiyun  *	channel's TX queues.
588*4882a593Smuzhiyun  */
589*4882a593Smuzhiyun struct efx_channel_type {
590*4882a593Smuzhiyun 	void (*handle_no_channel)(struct efx_nic *);
591*4882a593Smuzhiyun 	int (*pre_probe)(struct efx_channel *);
592*4882a593Smuzhiyun 	void (*post_remove)(struct efx_channel *);
593*4882a593Smuzhiyun 	void (*get_name)(struct efx_channel *, char *buf, size_t len);
594*4882a593Smuzhiyun 	struct efx_channel *(*copy)(const struct efx_channel *);
595*4882a593Smuzhiyun 	bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
596*4882a593Smuzhiyun 	bool (*want_txqs)(struct efx_channel *);
597*4882a593Smuzhiyun 	bool keep_eventq;
598*4882a593Smuzhiyun 	bool want_pio;
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun enum efx_led_mode {
602*4882a593Smuzhiyun 	EFX_LED_OFF	= 0,
603*4882a593Smuzhiyun 	EFX_LED_ON	= 1,
604*4882a593Smuzhiyun 	EFX_LED_DEFAULT	= 2
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun #define STRING_TABLE_LOOKUP(val, member) \
608*4882a593Smuzhiyun 	((val) < member ## _max) ? member ## _names[val] : "(invalid)"
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun extern const char *const efx_loopback_mode_names[];
611*4882a593Smuzhiyun extern const unsigned int efx_loopback_mode_max;
612*4882a593Smuzhiyun #define LOOPBACK_MODE(efx) \
613*4882a593Smuzhiyun 	STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun extern const char *const efx_reset_type_names[];
616*4882a593Smuzhiyun extern const unsigned int efx_reset_type_max;
617*4882a593Smuzhiyun #define RESET_TYPE(type) \
618*4882a593Smuzhiyun 	STRING_TABLE_LOOKUP(type, efx_reset_type)
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun enum efx_int_mode {
621*4882a593Smuzhiyun 	/* Be careful if altering to correct macro below */
622*4882a593Smuzhiyun 	EFX_INT_MODE_MSIX = 0,
623*4882a593Smuzhiyun 	EFX_INT_MODE_MSI = 1,
624*4882a593Smuzhiyun 	EFX_INT_MODE_LEGACY = 2,
625*4882a593Smuzhiyun 	EFX_INT_MODE_MAX	/* Insert any new items before this */
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun enum nic_state {
630*4882a593Smuzhiyun 	STATE_UNINIT = 0,	/* device being probed/removed or is frozen */
631*4882a593Smuzhiyun 	STATE_READY = 1,	/* hardware ready and netdev registered */
632*4882a593Smuzhiyun 	STATE_DISABLED = 2,	/* device disabled due to hardware errors */
633*4882a593Smuzhiyun 	STATE_RECOVERY = 3,	/* device recovering from PCI error */
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun /* Forward declaration */
637*4882a593Smuzhiyun struct efx_nic;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun /* Pseudo bit-mask flow control field */
640*4882a593Smuzhiyun #define EFX_FC_RX	FLOW_CTRL_RX
641*4882a593Smuzhiyun #define EFX_FC_TX	FLOW_CTRL_TX
642*4882a593Smuzhiyun #define EFX_FC_AUTO	4
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun /**
645*4882a593Smuzhiyun  * struct efx_link_state - Current state of the link
646*4882a593Smuzhiyun  * @up: Link is up
647*4882a593Smuzhiyun  * @fd: Link is full-duplex
648*4882a593Smuzhiyun  * @fc: Actual flow control flags
649*4882a593Smuzhiyun  * @speed: Link speed (Mbps)
650*4882a593Smuzhiyun  */
651*4882a593Smuzhiyun struct efx_link_state {
652*4882a593Smuzhiyun 	bool up;
653*4882a593Smuzhiyun 	bool fd;
654*4882a593Smuzhiyun 	u8 fc;
655*4882a593Smuzhiyun 	unsigned int speed;
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun 
efx_link_state_equal(const struct efx_link_state * left,const struct efx_link_state * right)658*4882a593Smuzhiyun static inline bool efx_link_state_equal(const struct efx_link_state *left,
659*4882a593Smuzhiyun 					const struct efx_link_state *right)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	return left->up == right->up && left->fd == right->fd &&
662*4882a593Smuzhiyun 		left->fc == right->fc && left->speed == right->speed;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun /**
666*4882a593Smuzhiyun  * enum efx_phy_mode - PHY operating mode flags
667*4882a593Smuzhiyun  * @PHY_MODE_NORMAL: on and should pass traffic
668*4882a593Smuzhiyun  * @PHY_MODE_TX_DISABLED: on with TX disabled
669*4882a593Smuzhiyun  * @PHY_MODE_LOW_POWER: set to low power through MDIO
670*4882a593Smuzhiyun  * @PHY_MODE_OFF: switched off through external control
671*4882a593Smuzhiyun  * @PHY_MODE_SPECIAL: on but will not pass traffic
672*4882a593Smuzhiyun  */
673*4882a593Smuzhiyun enum efx_phy_mode {
674*4882a593Smuzhiyun 	PHY_MODE_NORMAL		= 0,
675*4882a593Smuzhiyun 	PHY_MODE_TX_DISABLED	= 1,
676*4882a593Smuzhiyun 	PHY_MODE_LOW_POWER	= 2,
677*4882a593Smuzhiyun 	PHY_MODE_OFF		= 4,
678*4882a593Smuzhiyun 	PHY_MODE_SPECIAL	= 8,
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun 
efx_phy_mode_disabled(enum efx_phy_mode mode)681*4882a593Smuzhiyun static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	return !!(mode & ~PHY_MODE_TX_DISABLED);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun /**
687*4882a593Smuzhiyun  * struct efx_hw_stat_desc - Description of a hardware statistic
688*4882a593Smuzhiyun  * @name: Name of the statistic as visible through ethtool, or %NULL if
689*4882a593Smuzhiyun  *	it should not be exposed
690*4882a593Smuzhiyun  * @dma_width: Width in bits (0 for non-DMA statistics)
691*4882a593Smuzhiyun  * @offset: Offset within stats (ignored for non-DMA statistics)
692*4882a593Smuzhiyun  */
693*4882a593Smuzhiyun struct efx_hw_stat_desc {
694*4882a593Smuzhiyun 	const char *name;
695*4882a593Smuzhiyun 	u16 dma_width;
696*4882a593Smuzhiyun 	u16 offset;
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun /* Number of bits used in a multicast filter hash address */
700*4882a593Smuzhiyun #define EFX_MCAST_HASH_BITS 8
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun /* Number of (single-bit) entries in a multicast filter hash */
703*4882a593Smuzhiyun #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun /* An Efx multicast filter hash */
706*4882a593Smuzhiyun union efx_multicast_hash {
707*4882a593Smuzhiyun 	u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
708*4882a593Smuzhiyun 	efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun struct vfdi_status;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun /* The reserved RSS context value */
714*4882a593Smuzhiyun #define EFX_MCDI_RSS_CONTEXT_INVALID	0xffffffff
715*4882a593Smuzhiyun /**
716*4882a593Smuzhiyun  * struct efx_rss_context - A user-defined RSS context for filtering
717*4882a593Smuzhiyun  * @list: node of linked list on which this struct is stored
718*4882a593Smuzhiyun  * @context_id: the RSS_CONTEXT_ID returned by MC firmware, or
719*4882a593Smuzhiyun  *	%EFX_MCDI_RSS_CONTEXT_INVALID if this context is not present on the NIC.
720*4882a593Smuzhiyun  *	For Siena, 0 if RSS is active, else %EFX_MCDI_RSS_CONTEXT_INVALID.
721*4882a593Smuzhiyun  * @user_id: the rss_context ID exposed to userspace over ethtool.
722*4882a593Smuzhiyun  * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
723*4882a593Smuzhiyun  * @rx_hash_key: Toeplitz hash key for this RSS context
724*4882a593Smuzhiyun  * @indir_table: Indirection table for this RSS context
725*4882a593Smuzhiyun  */
726*4882a593Smuzhiyun struct efx_rss_context {
727*4882a593Smuzhiyun 	struct list_head list;
728*4882a593Smuzhiyun 	u32 context_id;
729*4882a593Smuzhiyun 	u32 user_id;
730*4882a593Smuzhiyun 	bool rx_hash_udp_4tuple;
731*4882a593Smuzhiyun 	u8 rx_hash_key[40];
732*4882a593Smuzhiyun 	u32 rx_indir_table[128];
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
736*4882a593Smuzhiyun /* Order of these is important, since filter_id >= %EFX_ARFS_FILTER_ID_PENDING
737*4882a593Smuzhiyun  * is used to test if filter does or will exist.
738*4882a593Smuzhiyun  */
739*4882a593Smuzhiyun #define EFX_ARFS_FILTER_ID_PENDING	-1
740*4882a593Smuzhiyun #define EFX_ARFS_FILTER_ID_ERROR	-2
741*4882a593Smuzhiyun #define EFX_ARFS_FILTER_ID_REMOVING	-3
742*4882a593Smuzhiyun /**
743*4882a593Smuzhiyun  * struct efx_arfs_rule - record of an ARFS filter and its IDs
744*4882a593Smuzhiyun  * @node: linkage into hash table
745*4882a593Smuzhiyun  * @spec: details of the filter (used as key for hash table).  Use efx->type to
746*4882a593Smuzhiyun  *	determine which member to use.
747*4882a593Smuzhiyun  * @rxq_index: channel to which the filter will steer traffic.
748*4882a593Smuzhiyun  * @arfs_id: filter ID which was returned to ARFS
749*4882a593Smuzhiyun  * @filter_id: index in software filter table.  May be
750*4882a593Smuzhiyun  *	%EFX_ARFS_FILTER_ID_PENDING if filter was not inserted yet,
751*4882a593Smuzhiyun  *	%EFX_ARFS_FILTER_ID_ERROR if filter insertion failed, or
752*4882a593Smuzhiyun  *	%EFX_ARFS_FILTER_ID_REMOVING if expiry is currently removing the filter.
753*4882a593Smuzhiyun  */
754*4882a593Smuzhiyun struct efx_arfs_rule {
755*4882a593Smuzhiyun 	struct hlist_node node;
756*4882a593Smuzhiyun 	struct efx_filter_spec spec;
757*4882a593Smuzhiyun 	u16 rxq_index;
758*4882a593Smuzhiyun 	u16 arfs_id;
759*4882a593Smuzhiyun 	s32 filter_id;
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun /* Size chosen so that the table is one page (4kB) */
763*4882a593Smuzhiyun #define EFX_ARFS_HASH_TABLE_SIZE	512
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun /**
766*4882a593Smuzhiyun  * struct efx_async_filter_insertion - Request to asynchronously insert a filter
767*4882a593Smuzhiyun  * @net_dev: Reference to the netdevice
768*4882a593Smuzhiyun  * @spec: The filter to insert
769*4882a593Smuzhiyun  * @work: Workitem for this request
770*4882a593Smuzhiyun  * @rxq_index: Identifies the channel for which this request was made
771*4882a593Smuzhiyun  * @flow_id: Identifies the kernel-side flow for which this request was made
772*4882a593Smuzhiyun  */
773*4882a593Smuzhiyun struct efx_async_filter_insertion {
774*4882a593Smuzhiyun 	struct net_device *net_dev;
775*4882a593Smuzhiyun 	struct efx_filter_spec spec;
776*4882a593Smuzhiyun 	struct work_struct work;
777*4882a593Smuzhiyun 	u16 rxq_index;
778*4882a593Smuzhiyun 	u32 flow_id;
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun /* Maximum number of ARFS workitems that may be in flight on an efx_nic */
782*4882a593Smuzhiyun #define EFX_RPS_MAX_IN_FLIGHT	8
783*4882a593Smuzhiyun #endif /* CONFIG_RFS_ACCEL */
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun /**
786*4882a593Smuzhiyun  * struct efx_nic - an Efx NIC
787*4882a593Smuzhiyun  * @name: Device name (net device name or bus id before net device registered)
788*4882a593Smuzhiyun  * @pci_dev: The PCI device
789*4882a593Smuzhiyun  * @node: List node for maintaning primary/secondary function lists
790*4882a593Smuzhiyun  * @primary: &struct efx_nic instance for the primary function of this
791*4882a593Smuzhiyun  *	controller.  May be the same structure, and may be %NULL if no
792*4882a593Smuzhiyun  *	primary function is bound.  Serialised by rtnl_lock.
793*4882a593Smuzhiyun  * @secondary_list: List of &struct efx_nic instances for the secondary PCI
794*4882a593Smuzhiyun  *	functions of the controller, if this is for the primary function.
795*4882a593Smuzhiyun  *	Serialised by rtnl_lock.
796*4882a593Smuzhiyun  * @type: Controller type attributes
797*4882a593Smuzhiyun  * @legacy_irq: IRQ number
798*4882a593Smuzhiyun  * @workqueue: Workqueue for port reconfigures and the HW monitor.
799*4882a593Smuzhiyun  *	Work items do not hold and must not acquire RTNL.
800*4882a593Smuzhiyun  * @workqueue_name: Name of workqueue
801*4882a593Smuzhiyun  * @reset_work: Scheduled reset workitem
802*4882a593Smuzhiyun  * @membase_phys: Memory BAR value as physical address
803*4882a593Smuzhiyun  * @membase: Memory BAR value
804*4882a593Smuzhiyun  * @vi_stride: step between per-VI registers / memory regions
805*4882a593Smuzhiyun  * @interrupt_mode: Interrupt mode
806*4882a593Smuzhiyun  * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
807*4882a593Smuzhiyun  * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
808*4882a593Smuzhiyun  * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
809*4882a593Smuzhiyun  * @irqs_hooked: Channel interrupts are hooked
810*4882a593Smuzhiyun  * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
811*4882a593Smuzhiyun  * @irq_rx_moderation_us: IRQ moderation time for RX event queues
812*4882a593Smuzhiyun  * @msg_enable: Log message enable flags
813*4882a593Smuzhiyun  * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
814*4882a593Smuzhiyun  * @reset_pending: Bitmask for pending resets
815*4882a593Smuzhiyun  * @tx_queue: TX DMA queues
816*4882a593Smuzhiyun  * @rx_queue: RX DMA queues
817*4882a593Smuzhiyun  * @channel: Channels
818*4882a593Smuzhiyun  * @msi_context: Context for each MSI
819*4882a593Smuzhiyun  * @extra_channel_types: Types of extra (non-traffic) channels that
820*4882a593Smuzhiyun  *	should be allocated for this NIC
821*4882a593Smuzhiyun  * @xdp_tx_queue_count: Number of entries in %xdp_tx_queues.
822*4882a593Smuzhiyun  * @xdp_tx_queues: Array of pointers to tx queues used for XDP transmit.
823*4882a593Smuzhiyun  * @rxq_entries: Size of receive queues requested by user.
824*4882a593Smuzhiyun  * @txq_entries: Size of transmit queues requested by user.
825*4882a593Smuzhiyun  * @txq_stop_thresh: TX queue fill level at or above which we stop it.
826*4882a593Smuzhiyun  * @txq_wake_thresh: TX queue fill level at or below which we wake it.
827*4882a593Smuzhiyun  * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
828*4882a593Smuzhiyun  * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
829*4882a593Smuzhiyun  * @sram_lim_qw: Qword address limit of SRAM
830*4882a593Smuzhiyun  * @next_buffer_table: First available buffer table id
831*4882a593Smuzhiyun  * @n_channels: Number of channels in use
832*4882a593Smuzhiyun  * @n_rx_channels: Number of channels used for RX (= number of RX queues)
833*4882a593Smuzhiyun  * @n_tx_channels: Number of channels used for TX
834*4882a593Smuzhiyun  * @n_extra_tx_channels: Number of extra channels with TX queues
835*4882a593Smuzhiyun  * @tx_queues_per_channel: number of TX queues probed on each channel
836*4882a593Smuzhiyun  * @n_xdp_channels: Number of channels used for XDP TX
837*4882a593Smuzhiyun  * @xdp_channel_offset: Offset of zeroth channel used for XPD TX.
838*4882a593Smuzhiyun  * @xdp_tx_per_channel: Max number of TX queues on an XDP TX channel.
839*4882a593Smuzhiyun  * @rx_ip_align: RX DMA address offset to have IP header aligned in
840*4882a593Smuzhiyun  *	in accordance with NET_IP_ALIGN
841*4882a593Smuzhiyun  * @rx_dma_len: Current maximum RX DMA length
842*4882a593Smuzhiyun  * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
843*4882a593Smuzhiyun  * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
844*4882a593Smuzhiyun  *	for use in sk_buff::truesize
845*4882a593Smuzhiyun  * @rx_prefix_size: Size of RX prefix before packet data
846*4882a593Smuzhiyun  * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
847*4882a593Smuzhiyun  *	(valid only if @rx_prefix_size != 0; always negative)
848*4882a593Smuzhiyun  * @rx_packet_len_offset: Offset of RX packet length from start of packet data
849*4882a593Smuzhiyun  *	(valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
850*4882a593Smuzhiyun  * @rx_packet_ts_offset: Offset of timestamp from start of packet data
851*4882a593Smuzhiyun  *	(valid only if channel->sync_timestamps_enabled; always negative)
852*4882a593Smuzhiyun  * @rx_scatter: Scatter mode enabled for receives
853*4882a593Smuzhiyun  * @rss_context: Main RSS context.  Its @list member is the head of the list of
854*4882a593Smuzhiyun  *	RSS contexts created by user requests
855*4882a593Smuzhiyun  * @rss_lock: Protects custom RSS context software state in @rss_context.list
856*4882a593Smuzhiyun  * @vport_id: The function's vport ID, only relevant for PFs
857*4882a593Smuzhiyun  * @int_error_count: Number of internal errors seen recently
858*4882a593Smuzhiyun  * @int_error_expire: Time at which error count will be expired
859*4882a593Smuzhiyun  * @must_realloc_vis: Flag: VIs have yet to be reallocated after MC reboot
860*4882a593Smuzhiyun  * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
861*4882a593Smuzhiyun  *	acknowledge but do nothing else.
862*4882a593Smuzhiyun  * @irq_status: Interrupt status buffer
863*4882a593Smuzhiyun  * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
864*4882a593Smuzhiyun  * @irq_level: IRQ level/index for IRQs not triggered by an event queue
865*4882a593Smuzhiyun  * @selftest_work: Work item for asynchronous self-test
866*4882a593Smuzhiyun  * @mtd_list: List of MTDs attached to the NIC
867*4882a593Smuzhiyun  * @nic_data: Hardware dependent state
868*4882a593Smuzhiyun  * @mcdi: Management-Controller-to-Driver Interface state
869*4882a593Smuzhiyun  * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
870*4882a593Smuzhiyun  *	efx_monitor() and efx_reconfigure_port()
871*4882a593Smuzhiyun  * @port_enabled: Port enabled indicator.
872*4882a593Smuzhiyun  *	Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
873*4882a593Smuzhiyun  *	efx_mac_work() with kernel interfaces. Safe to read under any
874*4882a593Smuzhiyun  *	one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
875*4882a593Smuzhiyun  *	be held to modify it.
876*4882a593Smuzhiyun  * @port_initialized: Port initialized?
877*4882a593Smuzhiyun  * @net_dev: Operating system network device. Consider holding the rtnl lock
878*4882a593Smuzhiyun  * @fixed_features: Features which cannot be turned off
879*4882a593Smuzhiyun  * @num_mac_stats: Number of MAC stats reported by firmware (MAC_STATS_NUM_STATS
880*4882a593Smuzhiyun  *	field of %MC_CMD_GET_CAPABILITIES_V4 response, or %MC_CMD_MAC_NSTATS)
881*4882a593Smuzhiyun  * @stats_buffer: DMA buffer for statistics
882*4882a593Smuzhiyun  * @phy_type: PHY type
883*4882a593Smuzhiyun  * @phy_data: PHY private data (including PHY-specific stats)
884*4882a593Smuzhiyun  * @mdio: PHY MDIO interface
885*4882a593Smuzhiyun  * @mdio_bus: PHY MDIO bus ID (only used by Siena)
886*4882a593Smuzhiyun  * @phy_mode: PHY operating mode. Serialised by @mac_lock.
887*4882a593Smuzhiyun  * @link_advertising: Autonegotiation advertising flags
888*4882a593Smuzhiyun  * @fec_config: Forward Error Correction configuration flags.  For bit positions
889*4882a593Smuzhiyun  *	see &enum ethtool_fec_config_bits.
890*4882a593Smuzhiyun  * @link_state: Current state of the link
891*4882a593Smuzhiyun  * @n_link_state_changes: Number of times the link has changed state
892*4882a593Smuzhiyun  * @unicast_filter: Flag for Falcon-arch simple unicast filter.
893*4882a593Smuzhiyun  *	Protected by @mac_lock.
894*4882a593Smuzhiyun  * @multicast_hash: Multicast hash table for Falcon-arch.
895*4882a593Smuzhiyun  *	Protected by @mac_lock.
896*4882a593Smuzhiyun  * @wanted_fc: Wanted flow control flags
897*4882a593Smuzhiyun  * @fc_disable: When non-zero flow control is disabled. Typically used to
898*4882a593Smuzhiyun  *	ensure that network back pressure doesn't delay dma queue flushes.
899*4882a593Smuzhiyun  *	Serialised by the rtnl lock.
900*4882a593Smuzhiyun  * @mac_work: Work item for changing MAC promiscuity and multicast hash
901*4882a593Smuzhiyun  * @loopback_mode: Loopback status
902*4882a593Smuzhiyun  * @loopback_modes: Supported loopback mode bitmask
903*4882a593Smuzhiyun  * @loopback_selftest: Offline self-test private state
904*4882a593Smuzhiyun  * @xdp_prog: Current XDP programme for this interface
905*4882a593Smuzhiyun  * @filter_sem: Filter table rw_semaphore, protects existence of @filter_state
906*4882a593Smuzhiyun  * @filter_state: Architecture-dependent filter table state
907*4882a593Smuzhiyun  * @rps_mutex: Protects RPS state of all channels
908*4882a593Smuzhiyun  * @rps_slot_map: bitmap of in-flight entries in @rps_slot
909*4882a593Smuzhiyun  * @rps_slot: array of ARFS insertion requests for efx_filter_rfs_work()
910*4882a593Smuzhiyun  * @rps_hash_lock: Protects ARFS filter mapping state (@rps_hash_table and
911*4882a593Smuzhiyun  *	@rps_next_id).
912*4882a593Smuzhiyun  * @rps_hash_table: Mapping between ARFS filters and their various IDs
913*4882a593Smuzhiyun  * @rps_next_id: next arfs_id for an ARFS filter
914*4882a593Smuzhiyun  * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
915*4882a593Smuzhiyun  * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
916*4882a593Smuzhiyun  *	Decremented when the efx_flush_rx_queue() is called.
917*4882a593Smuzhiyun  * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
918*4882a593Smuzhiyun  *	completed (either success or failure). Not used when MCDI is used to
919*4882a593Smuzhiyun  *	flush receive queues.
920*4882a593Smuzhiyun  * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
921*4882a593Smuzhiyun  * @vf_count: Number of VFs intended to be enabled.
922*4882a593Smuzhiyun  * @vf_init_count: Number of VFs that have been fully initialised.
923*4882a593Smuzhiyun  * @vi_scale: log2 number of vnics per VF.
924*4882a593Smuzhiyun  * @ptp_data: PTP state data
925*4882a593Smuzhiyun  * @ptp_warned: has this NIC seen and warned about unexpected PTP events?
926*4882a593Smuzhiyun  * @vpd_sn: Serial number read from VPD
927*4882a593Smuzhiyun  * @xdp_rxq_info_failed: Have any of the rx queues failed to initialise their
928*4882a593Smuzhiyun  *      xdp_rxq_info structures?
929*4882a593Smuzhiyun  * @netdev_notifier: Netdevice notifier.
930*4882a593Smuzhiyun  * @mem_bar: The BAR that is mapped into membase.
931*4882a593Smuzhiyun  * @reg_base: Offset from the start of the bar to the function control window.
932*4882a593Smuzhiyun  * @monitor_work: Hardware monitor workitem
933*4882a593Smuzhiyun  * @biu_lock: BIU (bus interface unit) lock
934*4882a593Smuzhiyun  * @last_irq_cpu: Last CPU to handle a possible test interrupt.  This
935*4882a593Smuzhiyun  *	field is used by efx_test_interrupts() to verify that an
936*4882a593Smuzhiyun  *	interrupt has occurred.
937*4882a593Smuzhiyun  * @stats_lock: Statistics update lock. Must be held when calling
938*4882a593Smuzhiyun  *	efx_nic_type::{update,start,stop}_stats.
939*4882a593Smuzhiyun  * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
940*4882a593Smuzhiyun  *
941*4882a593Smuzhiyun  * This is stored in the private area of the &struct net_device.
942*4882a593Smuzhiyun  */
943*4882a593Smuzhiyun struct efx_nic {
944*4882a593Smuzhiyun 	/* The following fields should be written very rarely */
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	char name[IFNAMSIZ];
947*4882a593Smuzhiyun 	struct list_head node;
948*4882a593Smuzhiyun 	struct efx_nic *primary;
949*4882a593Smuzhiyun 	struct list_head secondary_list;
950*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
951*4882a593Smuzhiyun 	unsigned int port_num;
952*4882a593Smuzhiyun 	const struct efx_nic_type *type;
953*4882a593Smuzhiyun 	int legacy_irq;
954*4882a593Smuzhiyun 	bool eeh_disabled_legacy_irq;
955*4882a593Smuzhiyun 	struct workqueue_struct *workqueue;
956*4882a593Smuzhiyun 	char workqueue_name[16];
957*4882a593Smuzhiyun 	struct work_struct reset_work;
958*4882a593Smuzhiyun 	resource_size_t membase_phys;
959*4882a593Smuzhiyun 	void __iomem *membase;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	unsigned int vi_stride;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	enum efx_int_mode interrupt_mode;
964*4882a593Smuzhiyun 	unsigned int timer_quantum_ns;
965*4882a593Smuzhiyun 	unsigned int timer_max_ns;
966*4882a593Smuzhiyun 	bool irq_rx_adaptive;
967*4882a593Smuzhiyun 	bool irqs_hooked;
968*4882a593Smuzhiyun 	unsigned int irq_mod_step_us;
969*4882a593Smuzhiyun 	unsigned int irq_rx_moderation_us;
970*4882a593Smuzhiyun 	u32 msg_enable;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	enum nic_state state;
973*4882a593Smuzhiyun 	unsigned long reset_pending;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	struct efx_channel *channel[EFX_MAX_CHANNELS];
976*4882a593Smuzhiyun 	struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
977*4882a593Smuzhiyun 	const struct efx_channel_type *
978*4882a593Smuzhiyun 	extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	unsigned int xdp_tx_queue_count;
981*4882a593Smuzhiyun 	struct efx_tx_queue **xdp_tx_queues;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	unsigned rxq_entries;
984*4882a593Smuzhiyun 	unsigned txq_entries;
985*4882a593Smuzhiyun 	unsigned int txq_stop_thresh;
986*4882a593Smuzhiyun 	unsigned int txq_wake_thresh;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	unsigned tx_dc_base;
989*4882a593Smuzhiyun 	unsigned rx_dc_base;
990*4882a593Smuzhiyun 	unsigned sram_lim_qw;
991*4882a593Smuzhiyun 	unsigned next_buffer_table;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	unsigned int max_channels;
994*4882a593Smuzhiyun 	unsigned int max_vis;
995*4882a593Smuzhiyun 	unsigned int max_tx_channels;
996*4882a593Smuzhiyun 	unsigned n_channels;
997*4882a593Smuzhiyun 	unsigned n_rx_channels;
998*4882a593Smuzhiyun 	unsigned rss_spread;
999*4882a593Smuzhiyun 	unsigned tx_channel_offset;
1000*4882a593Smuzhiyun 	unsigned n_tx_channels;
1001*4882a593Smuzhiyun 	unsigned n_extra_tx_channels;
1002*4882a593Smuzhiyun 	unsigned int tx_queues_per_channel;
1003*4882a593Smuzhiyun 	unsigned int n_xdp_channels;
1004*4882a593Smuzhiyun 	unsigned int xdp_channel_offset;
1005*4882a593Smuzhiyun 	unsigned int xdp_tx_per_channel;
1006*4882a593Smuzhiyun 	unsigned int rx_ip_align;
1007*4882a593Smuzhiyun 	unsigned int rx_dma_len;
1008*4882a593Smuzhiyun 	unsigned int rx_buffer_order;
1009*4882a593Smuzhiyun 	unsigned int rx_buffer_truesize;
1010*4882a593Smuzhiyun 	unsigned int rx_page_buf_step;
1011*4882a593Smuzhiyun 	unsigned int rx_bufs_per_page;
1012*4882a593Smuzhiyun 	unsigned int rx_pages_per_batch;
1013*4882a593Smuzhiyun 	unsigned int rx_prefix_size;
1014*4882a593Smuzhiyun 	int rx_packet_hash_offset;
1015*4882a593Smuzhiyun 	int rx_packet_len_offset;
1016*4882a593Smuzhiyun 	int rx_packet_ts_offset;
1017*4882a593Smuzhiyun 	bool rx_scatter;
1018*4882a593Smuzhiyun 	struct efx_rss_context rss_context;
1019*4882a593Smuzhiyun 	struct mutex rss_lock;
1020*4882a593Smuzhiyun 	u32 vport_id;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	unsigned int_error_count;
1023*4882a593Smuzhiyun 	unsigned long int_error_expire;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	bool must_realloc_vis;
1026*4882a593Smuzhiyun 	bool irq_soft_enabled;
1027*4882a593Smuzhiyun 	struct efx_buffer irq_status;
1028*4882a593Smuzhiyun 	unsigned irq_zero_count;
1029*4882a593Smuzhiyun 	unsigned irq_level;
1030*4882a593Smuzhiyun 	struct delayed_work selftest_work;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun #ifdef CONFIG_SFC_MTD
1033*4882a593Smuzhiyun 	struct list_head mtd_list;
1034*4882a593Smuzhiyun #endif
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	void *nic_data;
1037*4882a593Smuzhiyun 	struct efx_mcdi_data *mcdi;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	struct mutex mac_lock;
1040*4882a593Smuzhiyun 	struct work_struct mac_work;
1041*4882a593Smuzhiyun 	bool port_enabled;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	bool mc_bist_for_other_fn;
1044*4882a593Smuzhiyun 	bool port_initialized;
1045*4882a593Smuzhiyun 	struct net_device *net_dev;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	netdev_features_t fixed_features;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	u16 num_mac_stats;
1050*4882a593Smuzhiyun 	struct efx_buffer stats_buffer;
1051*4882a593Smuzhiyun 	u64 rx_nodesc_drops_total;
1052*4882a593Smuzhiyun 	u64 rx_nodesc_drops_while_down;
1053*4882a593Smuzhiyun 	bool rx_nodesc_drops_prev_state;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	unsigned int phy_type;
1056*4882a593Smuzhiyun 	void *phy_data;
1057*4882a593Smuzhiyun 	struct mdio_if_info mdio;
1058*4882a593Smuzhiyun 	unsigned int mdio_bus;
1059*4882a593Smuzhiyun 	enum efx_phy_mode phy_mode;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	__ETHTOOL_DECLARE_LINK_MODE_MASK(link_advertising);
1062*4882a593Smuzhiyun 	u32 fec_config;
1063*4882a593Smuzhiyun 	struct efx_link_state link_state;
1064*4882a593Smuzhiyun 	unsigned int n_link_state_changes;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	bool unicast_filter;
1067*4882a593Smuzhiyun 	union efx_multicast_hash multicast_hash;
1068*4882a593Smuzhiyun 	u8 wanted_fc;
1069*4882a593Smuzhiyun 	unsigned fc_disable;
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	atomic_t rx_reset;
1072*4882a593Smuzhiyun 	enum efx_loopback_mode loopback_mode;
1073*4882a593Smuzhiyun 	u64 loopback_modes;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	void *loopback_selftest;
1076*4882a593Smuzhiyun 	/* We access loopback_selftest immediately before running XDP,
1077*4882a593Smuzhiyun 	 * so we want them next to each other.
1078*4882a593Smuzhiyun 	 */
1079*4882a593Smuzhiyun 	struct bpf_prog __rcu *xdp_prog;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	struct rw_semaphore filter_sem;
1082*4882a593Smuzhiyun 	void *filter_state;
1083*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
1084*4882a593Smuzhiyun 	struct mutex rps_mutex;
1085*4882a593Smuzhiyun 	unsigned long rps_slot_map;
1086*4882a593Smuzhiyun 	struct efx_async_filter_insertion rps_slot[EFX_RPS_MAX_IN_FLIGHT];
1087*4882a593Smuzhiyun 	spinlock_t rps_hash_lock;
1088*4882a593Smuzhiyun 	struct hlist_head *rps_hash_table;
1089*4882a593Smuzhiyun 	u32 rps_next_id;
1090*4882a593Smuzhiyun #endif
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	atomic_t active_queues;
1093*4882a593Smuzhiyun 	atomic_t rxq_flush_pending;
1094*4882a593Smuzhiyun 	atomic_t rxq_flush_outstanding;
1095*4882a593Smuzhiyun 	wait_queue_head_t flush_wq;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
1098*4882a593Smuzhiyun 	unsigned vf_count;
1099*4882a593Smuzhiyun 	unsigned vf_init_count;
1100*4882a593Smuzhiyun 	unsigned vi_scale;
1101*4882a593Smuzhiyun #endif
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	struct efx_ptp_data *ptp_data;
1104*4882a593Smuzhiyun 	bool ptp_warned;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	char *vpd_sn;
1107*4882a593Smuzhiyun 	bool xdp_rxq_info_failed;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	struct notifier_block netdev_notifier;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	unsigned int mem_bar;
1112*4882a593Smuzhiyun 	u32 reg_base;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	/* The following fields may be written more often */
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	struct delayed_work monitor_work ____cacheline_aligned_in_smp;
1117*4882a593Smuzhiyun 	spinlock_t biu_lock;
1118*4882a593Smuzhiyun 	int last_irq_cpu;
1119*4882a593Smuzhiyun 	spinlock_t stats_lock;
1120*4882a593Smuzhiyun 	atomic_t n_rx_noskb_drops;
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun 
efx_dev_registered(struct efx_nic * efx)1123*4882a593Smuzhiyun static inline int efx_dev_registered(struct efx_nic *efx)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	return efx->net_dev->reg_state == NETREG_REGISTERED;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun 
efx_port_num(struct efx_nic * efx)1128*4882a593Smuzhiyun static inline unsigned int efx_port_num(struct efx_nic *efx)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	return efx->port_num;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun struct efx_mtd_partition {
1134*4882a593Smuzhiyun 	struct list_head node;
1135*4882a593Smuzhiyun 	struct mtd_info mtd;
1136*4882a593Smuzhiyun 	const char *dev_type_name;
1137*4882a593Smuzhiyun 	const char *type_name;
1138*4882a593Smuzhiyun 	char name[IFNAMSIZ + 20];
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun struct efx_udp_tunnel {
1142*4882a593Smuzhiyun #define TUNNEL_ENCAP_UDP_PORT_ENTRY_INVALID	0xffff
1143*4882a593Smuzhiyun 	u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */
1144*4882a593Smuzhiyun 	__be16 port;
1145*4882a593Smuzhiyun };
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun /**
1148*4882a593Smuzhiyun  * struct efx_nic_type - Efx device type definition
1149*4882a593Smuzhiyun  * @mem_bar: Get the memory BAR
1150*4882a593Smuzhiyun  * @mem_map_size: Get memory BAR mapped size
1151*4882a593Smuzhiyun  * @probe: Probe the controller
1152*4882a593Smuzhiyun  * @remove: Free resources allocated by probe()
1153*4882a593Smuzhiyun  * @init: Initialise the controller
1154*4882a593Smuzhiyun  * @dimension_resources: Dimension controller resources (buffer table,
1155*4882a593Smuzhiyun  *	and VIs once the available interrupt resources are clear)
1156*4882a593Smuzhiyun  * @fini: Shut down the controller
1157*4882a593Smuzhiyun  * @monitor: Periodic function for polling link state and hardware monitor
1158*4882a593Smuzhiyun  * @map_reset_reason: Map ethtool reset reason to a reset method
1159*4882a593Smuzhiyun  * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
1160*4882a593Smuzhiyun  * @reset: Reset the controller hardware and possibly the PHY.  This will
1161*4882a593Smuzhiyun  *	be called while the controller is uninitialised.
1162*4882a593Smuzhiyun  * @probe_port: Probe the MAC and PHY
1163*4882a593Smuzhiyun  * @remove_port: Free resources allocated by probe_port()
1164*4882a593Smuzhiyun  * @handle_global_event: Handle a "global" event (may be %NULL)
1165*4882a593Smuzhiyun  * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
1166*4882a593Smuzhiyun  * @prepare_flush: Prepare the hardware for flushing the DMA queues
1167*4882a593Smuzhiyun  *	(for Falcon architecture)
1168*4882a593Smuzhiyun  * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1169*4882a593Smuzhiyun  *	architecture)
1170*4882a593Smuzhiyun  * @prepare_flr: Prepare for an FLR
1171*4882a593Smuzhiyun  * @finish_flr: Clean up after an FLR
1172*4882a593Smuzhiyun  * @describe_stats: Describe statistics for ethtool
1173*4882a593Smuzhiyun  * @update_stats: Update statistics not provided by event handling.
1174*4882a593Smuzhiyun  *	Either argument may be %NULL.
1175*4882a593Smuzhiyun  * @update_stats_atomic: Update statistics while in atomic context, if that
1176*4882a593Smuzhiyun  *	is more limiting than @update_stats.  Otherwise, leave %NULL and
1177*4882a593Smuzhiyun  *	driver core will call @update_stats.
1178*4882a593Smuzhiyun  * @start_stats: Start the regular fetching of statistics
1179*4882a593Smuzhiyun  * @pull_stats: Pull stats from the NIC and wait until they arrive.
1180*4882a593Smuzhiyun  * @stop_stats: Stop the regular fetching of statistics
1181*4882a593Smuzhiyun  * @push_irq_moderation: Apply interrupt moderation value
1182*4882a593Smuzhiyun  * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
1183*4882a593Smuzhiyun  * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
1184*4882a593Smuzhiyun  * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1185*4882a593Smuzhiyun  *	to the hardware.  Serialised by the mac_lock.
1186*4882a593Smuzhiyun  * @check_mac_fault: Check MAC fault state. True if fault present.
1187*4882a593Smuzhiyun  * @get_wol: Get WoL configuration from driver state
1188*4882a593Smuzhiyun  * @set_wol: Push WoL configuration to the NIC
1189*4882a593Smuzhiyun  * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
1190*4882a593Smuzhiyun  * @test_chip: Test registers.  May use efx_farch_test_registers(), and is
1191*4882a593Smuzhiyun  *	expected to reset the NIC.
1192*4882a593Smuzhiyun  * @test_nvram: Test validity of NVRAM contents
1193*4882a593Smuzhiyun  * @mcdi_request: Send an MCDI request with the given header and SDU.
1194*4882a593Smuzhiyun  *	The SDU length may be any value from 0 up to the protocol-
1195*4882a593Smuzhiyun  *	defined maximum, but its buffer will be padded to a multiple
1196*4882a593Smuzhiyun  *	of 4 bytes.
1197*4882a593Smuzhiyun  * @mcdi_poll_response: Test whether an MCDI response is available.
1198*4882a593Smuzhiyun  * @mcdi_read_response: Read the MCDI response PDU.  The offset will
1199*4882a593Smuzhiyun  *	be a multiple of 4.  The length may not be, but the buffer
1200*4882a593Smuzhiyun  *	will be padded so it is safe to round up.
1201*4882a593Smuzhiyun  * @mcdi_poll_reboot: Test whether the MCDI has rebooted.  If so,
1202*4882a593Smuzhiyun  *	return an appropriate error code for aborting any current
1203*4882a593Smuzhiyun  *	request; otherwise return 0.
1204*4882a593Smuzhiyun  * @irq_enable_master: Enable IRQs on the NIC.  Each event queue must
1205*4882a593Smuzhiyun  *	be separately enabled after this.
1206*4882a593Smuzhiyun  * @irq_test_generate: Generate a test IRQ
1207*4882a593Smuzhiyun  * @irq_disable_non_ev: Disable non-event IRQs on the NIC.  Each event
1208*4882a593Smuzhiyun  *	queue must be separately disabled before this.
1209*4882a593Smuzhiyun  * @irq_handle_msi: Handle MSI for a channel.  The @dev_id argument is
1210*4882a593Smuzhiyun  *	a pointer to the &struct efx_msi_context for the channel.
1211*4882a593Smuzhiyun  * @irq_handle_legacy: Handle legacy interrupt.  The @dev_id argument
1212*4882a593Smuzhiyun  *	is a pointer to the &struct efx_nic.
1213*4882a593Smuzhiyun  * @tx_probe: Allocate resources for TX queue (and select TXQ type)
1214*4882a593Smuzhiyun  * @tx_init: Initialise TX queue on the NIC
1215*4882a593Smuzhiyun  * @tx_remove: Free resources for TX queue
1216*4882a593Smuzhiyun  * @tx_write: Write TX descriptors and doorbell
1217*4882a593Smuzhiyun  * @tx_enqueue: Add an SKB to TX queue
1218*4882a593Smuzhiyun  * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
1219*4882a593Smuzhiyun  * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
1220*4882a593Smuzhiyun  * @rx_push_rss_context_config: Write RSS hash key and indirection table for
1221*4882a593Smuzhiyun  *	user RSS context to the NIC
1222*4882a593Smuzhiyun  * @rx_pull_rss_context_config: Read RSS hash key and indirection table for user
1223*4882a593Smuzhiyun  *	RSS context back from the NIC
1224*4882a593Smuzhiyun  * @rx_probe: Allocate resources for RX queue
1225*4882a593Smuzhiyun  * @rx_init: Initialise RX queue on the NIC
1226*4882a593Smuzhiyun  * @rx_remove: Free resources for RX queue
1227*4882a593Smuzhiyun  * @rx_write: Write RX descriptors and doorbell
1228*4882a593Smuzhiyun  * @rx_defer_refill: Generate a refill reminder event
1229*4882a593Smuzhiyun  * @rx_packet: Receive the queued RX buffer on a channel
1230*4882a593Smuzhiyun  * @rx_buf_hash_valid: Determine whether the RX prefix contains a valid hash
1231*4882a593Smuzhiyun  * @ev_probe: Allocate resources for event queue
1232*4882a593Smuzhiyun  * @ev_init: Initialise event queue on the NIC
1233*4882a593Smuzhiyun  * @ev_fini: Deinitialise event queue on the NIC
1234*4882a593Smuzhiyun  * @ev_remove: Free resources for event queue
1235*4882a593Smuzhiyun  * @ev_process: Process events for a queue, up to the given NAPI quota
1236*4882a593Smuzhiyun  * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1237*4882a593Smuzhiyun  * @ev_test_generate: Generate a test event
1238*4882a593Smuzhiyun  * @filter_table_probe: Probe filter capabilities and set up filter software state
1239*4882a593Smuzhiyun  * @filter_table_restore: Restore filters removed from hardware
1240*4882a593Smuzhiyun  * @filter_table_remove: Remove filters from hardware and tear down software state
1241*4882a593Smuzhiyun  * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1242*4882a593Smuzhiyun  * @filter_insert: add or replace a filter
1243*4882a593Smuzhiyun  * @filter_remove_safe: remove a filter by ID, carefully
1244*4882a593Smuzhiyun  * @filter_get_safe: retrieve a filter by ID, carefully
1245*4882a593Smuzhiyun  * @filter_clear_rx: Remove all RX filters whose priority is less than or
1246*4882a593Smuzhiyun  *	equal to the given priority and is not %EFX_FILTER_PRI_AUTO
1247*4882a593Smuzhiyun  * @filter_count_rx_used: Get the number of filters in use at a given priority
1248*4882a593Smuzhiyun  * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1249*4882a593Smuzhiyun  * @filter_get_rx_ids: Get list of RX filters at a given priority
1250*4882a593Smuzhiyun  * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1251*4882a593Smuzhiyun  *	This must check whether the specified table entry is used by RFS
1252*4882a593Smuzhiyun  *	and that rps_may_expire_flow() returns true for it.
1253*4882a593Smuzhiyun  * @mtd_probe: Probe and add MTD partitions associated with this net device,
1254*4882a593Smuzhiyun  *	 using efx_mtd_add()
1255*4882a593Smuzhiyun  * @mtd_rename: Set an MTD partition name using the net device name
1256*4882a593Smuzhiyun  * @mtd_read: Read from an MTD partition
1257*4882a593Smuzhiyun  * @mtd_erase: Erase part of an MTD partition
1258*4882a593Smuzhiyun  * @mtd_write: Write to an MTD partition
1259*4882a593Smuzhiyun  * @mtd_sync: Wait for write-back to complete on MTD partition.  This
1260*4882a593Smuzhiyun  *	also notifies the driver that a writer has finished using this
1261*4882a593Smuzhiyun  *	partition.
1262*4882a593Smuzhiyun  * @ptp_write_host_time: Send host time to MC as part of sync protocol
1263*4882a593Smuzhiyun  * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1264*4882a593Smuzhiyun  *	timestamping, possibly only temporarily for the purposes of a reset.
1265*4882a593Smuzhiyun  * @ptp_set_ts_config: Set hardware timestamp configuration.  The flags
1266*4882a593Smuzhiyun  *	and tx_type will already have been validated but this operation
1267*4882a593Smuzhiyun  *	must validate and update rx_filter.
1268*4882a593Smuzhiyun  * @get_phys_port_id: Get the underlying physical port id.
1269*4882a593Smuzhiyun  * @set_mac_address: Set the MAC address of the device
1270*4882a593Smuzhiyun  * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1271*4882a593Smuzhiyun  *	If %NULL, then device does not support any TSO version.
1272*4882a593Smuzhiyun  * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required.
1273*4882a593Smuzhiyun  * @udp_tnl_has_port: Check if a port has been added as UDP tunnel
1274*4882a593Smuzhiyun  * @print_additional_fwver: Dump NIC-specific additional FW version info
1275*4882a593Smuzhiyun  * @sensor_event: Handle a sensor event from MCDI
1276*4882a593Smuzhiyun  * @revision: Hardware architecture revision
1277*4882a593Smuzhiyun  * @txd_ptr_tbl_base: TX descriptor ring base address
1278*4882a593Smuzhiyun  * @rxd_ptr_tbl_base: RX descriptor ring base address
1279*4882a593Smuzhiyun  * @buf_tbl_base: Buffer table base address
1280*4882a593Smuzhiyun  * @evq_ptr_tbl_base: Event queue pointer table base address
1281*4882a593Smuzhiyun  * @evq_rptr_tbl_base: Event queue read-pointer table base address
1282*4882a593Smuzhiyun  * @max_dma_mask: Maximum possible DMA mask
1283*4882a593Smuzhiyun  * @rx_prefix_size: Size of RX prefix before packet data
1284*4882a593Smuzhiyun  * @rx_hash_offset: Offset of RX flow hash within prefix
1285*4882a593Smuzhiyun  * @rx_ts_offset: Offset of timestamp within prefix
1286*4882a593Smuzhiyun  * @rx_buffer_padding: Size of padding at end of RX packet
1287*4882a593Smuzhiyun  * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1288*4882a593Smuzhiyun  * @always_rx_scatter: NIC will always scatter packets to multiple buffers
1289*4882a593Smuzhiyun  * @option_descriptors: NIC supports TX option descriptors
1290*4882a593Smuzhiyun  * @min_interrupt_mode: Lowest capability interrupt mode supported
1291*4882a593Smuzhiyun  *	from &enum efx_int_mode.
1292*4882a593Smuzhiyun  * @timer_period_max: Maximum period of interrupt timer (in ticks)
1293*4882a593Smuzhiyun  * @offload_features: net_device feature flags for protocol offload
1294*4882a593Smuzhiyun  *	features implemented in hardware
1295*4882a593Smuzhiyun  * @mcdi_max_ver: Maximum MCDI version supported
1296*4882a593Smuzhiyun  * @hwtstamp_filters: Mask of hardware timestamp filter types supported
1297*4882a593Smuzhiyun  */
1298*4882a593Smuzhiyun struct efx_nic_type {
1299*4882a593Smuzhiyun 	bool is_vf;
1300*4882a593Smuzhiyun 	unsigned int (*mem_bar)(struct efx_nic *efx);
1301*4882a593Smuzhiyun 	unsigned int (*mem_map_size)(struct efx_nic *efx);
1302*4882a593Smuzhiyun 	int (*probe)(struct efx_nic *efx);
1303*4882a593Smuzhiyun 	void (*remove)(struct efx_nic *efx);
1304*4882a593Smuzhiyun 	int (*init)(struct efx_nic *efx);
1305*4882a593Smuzhiyun 	int (*dimension_resources)(struct efx_nic *efx);
1306*4882a593Smuzhiyun 	void (*fini)(struct efx_nic *efx);
1307*4882a593Smuzhiyun 	void (*monitor)(struct efx_nic *efx);
1308*4882a593Smuzhiyun 	enum reset_type (*map_reset_reason)(enum reset_type reason);
1309*4882a593Smuzhiyun 	int (*map_reset_flags)(u32 *flags);
1310*4882a593Smuzhiyun 	int (*reset)(struct efx_nic *efx, enum reset_type method);
1311*4882a593Smuzhiyun 	int (*probe_port)(struct efx_nic *efx);
1312*4882a593Smuzhiyun 	void (*remove_port)(struct efx_nic *efx);
1313*4882a593Smuzhiyun 	bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
1314*4882a593Smuzhiyun 	int (*fini_dmaq)(struct efx_nic *efx);
1315*4882a593Smuzhiyun 	void (*prepare_flush)(struct efx_nic *efx);
1316*4882a593Smuzhiyun 	void (*finish_flush)(struct efx_nic *efx);
1317*4882a593Smuzhiyun 	void (*prepare_flr)(struct efx_nic *efx);
1318*4882a593Smuzhiyun 	void (*finish_flr)(struct efx_nic *efx);
1319*4882a593Smuzhiyun 	size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1320*4882a593Smuzhiyun 	size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1321*4882a593Smuzhiyun 			       struct rtnl_link_stats64 *core_stats);
1322*4882a593Smuzhiyun 	size_t (*update_stats_atomic)(struct efx_nic *efx, u64 *full_stats,
1323*4882a593Smuzhiyun 				      struct rtnl_link_stats64 *core_stats);
1324*4882a593Smuzhiyun 	void (*start_stats)(struct efx_nic *efx);
1325*4882a593Smuzhiyun 	void (*pull_stats)(struct efx_nic *efx);
1326*4882a593Smuzhiyun 	void (*stop_stats)(struct efx_nic *efx);
1327*4882a593Smuzhiyun 	void (*push_irq_moderation)(struct efx_channel *channel);
1328*4882a593Smuzhiyun 	int (*reconfigure_port)(struct efx_nic *efx);
1329*4882a593Smuzhiyun 	void (*prepare_enable_fc_tx)(struct efx_nic *efx);
1330*4882a593Smuzhiyun 	int (*reconfigure_mac)(struct efx_nic *efx, bool mtu_only);
1331*4882a593Smuzhiyun 	bool (*check_mac_fault)(struct efx_nic *efx);
1332*4882a593Smuzhiyun 	void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1333*4882a593Smuzhiyun 	int (*set_wol)(struct efx_nic *efx, u32 type);
1334*4882a593Smuzhiyun 	void (*resume_wol)(struct efx_nic *efx);
1335*4882a593Smuzhiyun 	unsigned int (*check_caps)(const struct efx_nic *efx,
1336*4882a593Smuzhiyun 				   u8 flag,
1337*4882a593Smuzhiyun 				   u32 offset);
1338*4882a593Smuzhiyun 	int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
1339*4882a593Smuzhiyun 	int (*test_nvram)(struct efx_nic *efx);
1340*4882a593Smuzhiyun 	void (*mcdi_request)(struct efx_nic *efx,
1341*4882a593Smuzhiyun 			     const efx_dword_t *hdr, size_t hdr_len,
1342*4882a593Smuzhiyun 			     const efx_dword_t *sdu, size_t sdu_len);
1343*4882a593Smuzhiyun 	bool (*mcdi_poll_response)(struct efx_nic *efx);
1344*4882a593Smuzhiyun 	void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1345*4882a593Smuzhiyun 				   size_t pdu_offset, size_t pdu_len);
1346*4882a593Smuzhiyun 	int (*mcdi_poll_reboot)(struct efx_nic *efx);
1347*4882a593Smuzhiyun 	void (*mcdi_reboot_detected)(struct efx_nic *efx);
1348*4882a593Smuzhiyun 	void (*irq_enable_master)(struct efx_nic *efx);
1349*4882a593Smuzhiyun 	int (*irq_test_generate)(struct efx_nic *efx);
1350*4882a593Smuzhiyun 	void (*irq_disable_non_ev)(struct efx_nic *efx);
1351*4882a593Smuzhiyun 	irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1352*4882a593Smuzhiyun 	irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1353*4882a593Smuzhiyun 	int (*tx_probe)(struct efx_tx_queue *tx_queue);
1354*4882a593Smuzhiyun 	void (*tx_init)(struct efx_tx_queue *tx_queue);
1355*4882a593Smuzhiyun 	void (*tx_remove)(struct efx_tx_queue *tx_queue);
1356*4882a593Smuzhiyun 	void (*tx_write)(struct efx_tx_queue *tx_queue);
1357*4882a593Smuzhiyun 	netdev_tx_t (*tx_enqueue)(struct efx_tx_queue *tx_queue, struct sk_buff *skb);
1358*4882a593Smuzhiyun 	unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1359*4882a593Smuzhiyun 				     dma_addr_t dma_addr, unsigned int len);
1360*4882a593Smuzhiyun 	int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
1361*4882a593Smuzhiyun 				  const u32 *rx_indir_table, const u8 *key);
1362*4882a593Smuzhiyun 	int (*rx_pull_rss_config)(struct efx_nic *efx);
1363*4882a593Smuzhiyun 	int (*rx_push_rss_context_config)(struct efx_nic *efx,
1364*4882a593Smuzhiyun 					  struct efx_rss_context *ctx,
1365*4882a593Smuzhiyun 					  const u32 *rx_indir_table,
1366*4882a593Smuzhiyun 					  const u8 *key);
1367*4882a593Smuzhiyun 	int (*rx_pull_rss_context_config)(struct efx_nic *efx,
1368*4882a593Smuzhiyun 					  struct efx_rss_context *ctx);
1369*4882a593Smuzhiyun 	void (*rx_restore_rss_contexts)(struct efx_nic *efx);
1370*4882a593Smuzhiyun 	int (*rx_probe)(struct efx_rx_queue *rx_queue);
1371*4882a593Smuzhiyun 	void (*rx_init)(struct efx_rx_queue *rx_queue);
1372*4882a593Smuzhiyun 	void (*rx_remove)(struct efx_rx_queue *rx_queue);
1373*4882a593Smuzhiyun 	void (*rx_write)(struct efx_rx_queue *rx_queue);
1374*4882a593Smuzhiyun 	void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1375*4882a593Smuzhiyun 	void (*rx_packet)(struct efx_channel *channel);
1376*4882a593Smuzhiyun 	bool (*rx_buf_hash_valid)(const u8 *prefix);
1377*4882a593Smuzhiyun 	int (*ev_probe)(struct efx_channel *channel);
1378*4882a593Smuzhiyun 	int (*ev_init)(struct efx_channel *channel);
1379*4882a593Smuzhiyun 	void (*ev_fini)(struct efx_channel *channel);
1380*4882a593Smuzhiyun 	void (*ev_remove)(struct efx_channel *channel);
1381*4882a593Smuzhiyun 	int (*ev_process)(struct efx_channel *channel, int quota);
1382*4882a593Smuzhiyun 	void (*ev_read_ack)(struct efx_channel *channel);
1383*4882a593Smuzhiyun 	void (*ev_test_generate)(struct efx_channel *channel);
1384*4882a593Smuzhiyun 	int (*filter_table_probe)(struct efx_nic *efx);
1385*4882a593Smuzhiyun 	void (*filter_table_restore)(struct efx_nic *efx);
1386*4882a593Smuzhiyun 	void (*filter_table_remove)(struct efx_nic *efx);
1387*4882a593Smuzhiyun 	void (*filter_update_rx_scatter)(struct efx_nic *efx);
1388*4882a593Smuzhiyun 	s32 (*filter_insert)(struct efx_nic *efx,
1389*4882a593Smuzhiyun 			     struct efx_filter_spec *spec, bool replace);
1390*4882a593Smuzhiyun 	int (*filter_remove_safe)(struct efx_nic *efx,
1391*4882a593Smuzhiyun 				  enum efx_filter_priority priority,
1392*4882a593Smuzhiyun 				  u32 filter_id);
1393*4882a593Smuzhiyun 	int (*filter_get_safe)(struct efx_nic *efx,
1394*4882a593Smuzhiyun 			       enum efx_filter_priority priority,
1395*4882a593Smuzhiyun 			       u32 filter_id, struct efx_filter_spec *);
1396*4882a593Smuzhiyun 	int (*filter_clear_rx)(struct efx_nic *efx,
1397*4882a593Smuzhiyun 			       enum efx_filter_priority priority);
1398*4882a593Smuzhiyun 	u32 (*filter_count_rx_used)(struct efx_nic *efx,
1399*4882a593Smuzhiyun 				    enum efx_filter_priority priority);
1400*4882a593Smuzhiyun 	u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1401*4882a593Smuzhiyun 	s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1402*4882a593Smuzhiyun 				 enum efx_filter_priority priority,
1403*4882a593Smuzhiyun 				 u32 *buf, u32 size);
1404*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
1405*4882a593Smuzhiyun 	bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1406*4882a593Smuzhiyun 				      unsigned int index);
1407*4882a593Smuzhiyun #endif
1408*4882a593Smuzhiyun #ifdef CONFIG_SFC_MTD
1409*4882a593Smuzhiyun 	int (*mtd_probe)(struct efx_nic *efx);
1410*4882a593Smuzhiyun 	void (*mtd_rename)(struct efx_mtd_partition *part);
1411*4882a593Smuzhiyun 	int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1412*4882a593Smuzhiyun 			size_t *retlen, u8 *buffer);
1413*4882a593Smuzhiyun 	int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1414*4882a593Smuzhiyun 	int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1415*4882a593Smuzhiyun 			 size_t *retlen, const u8 *buffer);
1416*4882a593Smuzhiyun 	int (*mtd_sync)(struct mtd_info *mtd);
1417*4882a593Smuzhiyun #endif
1418*4882a593Smuzhiyun 	void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
1419*4882a593Smuzhiyun 	int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
1420*4882a593Smuzhiyun 	int (*ptp_set_ts_config)(struct efx_nic *efx,
1421*4882a593Smuzhiyun 				 struct hwtstamp_config *init);
1422*4882a593Smuzhiyun 	int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
1423*4882a593Smuzhiyun 	int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1424*4882a593Smuzhiyun 	int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1425*4882a593Smuzhiyun 	int (*get_phys_port_id)(struct efx_nic *efx,
1426*4882a593Smuzhiyun 				struct netdev_phys_item_id *ppid);
1427*4882a593Smuzhiyun 	int (*sriov_init)(struct efx_nic *efx);
1428*4882a593Smuzhiyun 	void (*sriov_fini)(struct efx_nic *efx);
1429*4882a593Smuzhiyun 	bool (*sriov_wanted)(struct efx_nic *efx);
1430*4882a593Smuzhiyun 	void (*sriov_reset)(struct efx_nic *efx);
1431*4882a593Smuzhiyun 	void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1432*4882a593Smuzhiyun 	int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1433*4882a593Smuzhiyun 	int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1434*4882a593Smuzhiyun 				 u8 qos);
1435*4882a593Smuzhiyun 	int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1436*4882a593Smuzhiyun 				     bool spoofchk);
1437*4882a593Smuzhiyun 	int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1438*4882a593Smuzhiyun 				   struct ifla_vf_info *ivi);
1439*4882a593Smuzhiyun 	int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1440*4882a593Smuzhiyun 				       int link_state);
1441*4882a593Smuzhiyun 	int (*vswitching_probe)(struct efx_nic *efx);
1442*4882a593Smuzhiyun 	int (*vswitching_restore)(struct efx_nic *efx);
1443*4882a593Smuzhiyun 	void (*vswitching_remove)(struct efx_nic *efx);
1444*4882a593Smuzhiyun 	int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
1445*4882a593Smuzhiyun 	int (*set_mac_address)(struct efx_nic *efx);
1446*4882a593Smuzhiyun 	u32 (*tso_versions)(struct efx_nic *efx);
1447*4882a593Smuzhiyun 	int (*udp_tnl_push_ports)(struct efx_nic *efx);
1448*4882a593Smuzhiyun 	bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port);
1449*4882a593Smuzhiyun 	size_t (*print_additional_fwver)(struct efx_nic *efx, char *buf,
1450*4882a593Smuzhiyun 					 size_t len);
1451*4882a593Smuzhiyun 	void (*sensor_event)(struct efx_nic *efx, efx_qword_t *ev);
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	int revision;
1454*4882a593Smuzhiyun 	unsigned int txd_ptr_tbl_base;
1455*4882a593Smuzhiyun 	unsigned int rxd_ptr_tbl_base;
1456*4882a593Smuzhiyun 	unsigned int buf_tbl_base;
1457*4882a593Smuzhiyun 	unsigned int evq_ptr_tbl_base;
1458*4882a593Smuzhiyun 	unsigned int evq_rptr_tbl_base;
1459*4882a593Smuzhiyun 	u64 max_dma_mask;
1460*4882a593Smuzhiyun 	unsigned int rx_prefix_size;
1461*4882a593Smuzhiyun 	unsigned int rx_hash_offset;
1462*4882a593Smuzhiyun 	unsigned int rx_ts_offset;
1463*4882a593Smuzhiyun 	unsigned int rx_buffer_padding;
1464*4882a593Smuzhiyun 	bool can_rx_scatter;
1465*4882a593Smuzhiyun 	bool always_rx_scatter;
1466*4882a593Smuzhiyun 	bool option_descriptors;
1467*4882a593Smuzhiyun 	unsigned int min_interrupt_mode;
1468*4882a593Smuzhiyun 	unsigned int timer_period_max;
1469*4882a593Smuzhiyun 	netdev_features_t offload_features;
1470*4882a593Smuzhiyun 	int mcdi_max_ver;
1471*4882a593Smuzhiyun 	unsigned int max_rx_ip_filters;
1472*4882a593Smuzhiyun 	u32 hwtstamp_filters;
1473*4882a593Smuzhiyun 	unsigned int rx_hash_key_size;
1474*4882a593Smuzhiyun };
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun /**************************************************************************
1477*4882a593Smuzhiyun  *
1478*4882a593Smuzhiyun  * Prototypes and inline functions
1479*4882a593Smuzhiyun  *
1480*4882a593Smuzhiyun  *************************************************************************/
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun static inline struct efx_channel *
efx_get_channel(struct efx_nic * efx,unsigned index)1483*4882a593Smuzhiyun efx_get_channel(struct efx_nic *efx, unsigned index)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun 	EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
1486*4882a593Smuzhiyun 	return efx->channel[index];
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun /* Iterate over all used channels */
1490*4882a593Smuzhiyun #define efx_for_each_channel(_channel, _efx)				\
1491*4882a593Smuzhiyun 	for (_channel = (_efx)->channel[0];				\
1492*4882a593Smuzhiyun 	     _channel;							\
1493*4882a593Smuzhiyun 	     _channel = (_channel->channel + 1 < (_efx)->n_channels) ?	\
1494*4882a593Smuzhiyun 		     (_efx)->channel[_channel->channel + 1] : NULL)
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun /* Iterate over all used channels in reverse */
1497*4882a593Smuzhiyun #define efx_for_each_channel_rev(_channel, _efx)			\
1498*4882a593Smuzhiyun 	for (_channel = (_efx)->channel[(_efx)->n_channels - 1];	\
1499*4882a593Smuzhiyun 	     _channel;							\
1500*4882a593Smuzhiyun 	     _channel = _channel->channel ?				\
1501*4882a593Smuzhiyun 		     (_efx)->channel[_channel->channel - 1] : NULL)
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun static inline struct efx_channel *
efx_get_tx_channel(struct efx_nic * efx,unsigned int index)1504*4882a593Smuzhiyun efx_get_tx_channel(struct efx_nic *efx, unsigned int index)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun 	EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels);
1507*4882a593Smuzhiyun 	return efx->channel[efx->tx_channel_offset + index];
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun static inline struct efx_channel *
efx_get_xdp_channel(struct efx_nic * efx,unsigned int index)1511*4882a593Smuzhiyun efx_get_xdp_channel(struct efx_nic *efx, unsigned int index)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun 	EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_xdp_channels);
1514*4882a593Smuzhiyun 	return efx->channel[efx->xdp_channel_offset + index];
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun 
efx_channel_is_xdp_tx(struct efx_channel * channel)1517*4882a593Smuzhiyun static inline bool efx_channel_is_xdp_tx(struct efx_channel *channel)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun 	return channel->channel - channel->efx->xdp_channel_offset <
1520*4882a593Smuzhiyun 	       channel->efx->n_xdp_channels;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun 
efx_channel_has_tx_queues(struct efx_channel * channel)1523*4882a593Smuzhiyun static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun 	return channel && channel->channel >= channel->efx->tx_channel_offset;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun 
efx_channel_num_tx_queues(struct efx_channel * channel)1528*4882a593Smuzhiyun static inline unsigned int efx_channel_num_tx_queues(struct efx_channel *channel)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun 	if (efx_channel_is_xdp_tx(channel))
1531*4882a593Smuzhiyun 		return channel->efx->xdp_tx_per_channel;
1532*4882a593Smuzhiyun 	return channel->efx->tx_queues_per_channel;
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun static inline struct efx_tx_queue *
efx_channel_get_tx_queue(struct efx_channel * channel,unsigned int type)1536*4882a593Smuzhiyun efx_channel_get_tx_queue(struct efx_channel *channel, unsigned int type)
1537*4882a593Smuzhiyun {
1538*4882a593Smuzhiyun 	EFX_WARN_ON_ONCE_PARANOID(type >= EFX_TXQ_TYPES);
1539*4882a593Smuzhiyun 	return channel->tx_queue_by_type[type];
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun static inline struct efx_tx_queue *
efx_get_tx_queue(struct efx_nic * efx,unsigned int index,unsigned int type)1543*4882a593Smuzhiyun efx_get_tx_queue(struct efx_nic *efx, unsigned int index, unsigned int type)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	struct efx_channel *channel = efx_get_tx_channel(efx, index);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	return efx_channel_get_tx_queue(channel, type);
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun /* Iterate over all TX queues belonging to a channel */
1551*4882a593Smuzhiyun #define efx_for_each_channel_tx_queue(_tx_queue, _channel)		\
1552*4882a593Smuzhiyun 	if (!efx_channel_has_tx_queues(_channel))			\
1553*4882a593Smuzhiyun 		;							\
1554*4882a593Smuzhiyun 	else								\
1555*4882a593Smuzhiyun 		for (_tx_queue = (_channel)->tx_queue;			\
1556*4882a593Smuzhiyun 		     _tx_queue < (_channel)->tx_queue +			\
1557*4882a593Smuzhiyun 				 efx_channel_num_tx_queues(_channel);		\
1558*4882a593Smuzhiyun 		     _tx_queue++)
1559*4882a593Smuzhiyun 
efx_channel_has_rx_queue(struct efx_channel * channel)1560*4882a593Smuzhiyun static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun 	return channel->rx_queue.core_index >= 0;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun static inline struct efx_rx_queue *
efx_channel_get_rx_queue(struct efx_channel * channel)1566*4882a593Smuzhiyun efx_channel_get_rx_queue(struct efx_channel *channel)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun 	EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
1569*4882a593Smuzhiyun 	return &channel->rx_queue;
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun /* Iterate over all RX queues belonging to a channel */
1573*4882a593Smuzhiyun #define efx_for_each_channel_rx_queue(_rx_queue, _channel)		\
1574*4882a593Smuzhiyun 	if (!efx_channel_has_rx_queue(_channel))			\
1575*4882a593Smuzhiyun 		;							\
1576*4882a593Smuzhiyun 	else								\
1577*4882a593Smuzhiyun 		for (_rx_queue = &(_channel)->rx_queue;			\
1578*4882a593Smuzhiyun 		     _rx_queue;						\
1579*4882a593Smuzhiyun 		     _rx_queue = NULL)
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun static inline struct efx_channel *
efx_rx_queue_channel(struct efx_rx_queue * rx_queue)1582*4882a593Smuzhiyun efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun 	return container_of(rx_queue, struct efx_channel, rx_queue);
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun 
efx_rx_queue_index(struct efx_rx_queue * rx_queue)1587*4882a593Smuzhiyun static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun 	return efx_rx_queue_channel(rx_queue)->channel;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun /* Returns a pointer to the specified receive buffer in the RX
1593*4882a593Smuzhiyun  * descriptor queue.
1594*4882a593Smuzhiyun  */
efx_rx_buffer(struct efx_rx_queue * rx_queue,unsigned int index)1595*4882a593Smuzhiyun static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1596*4882a593Smuzhiyun 						  unsigned int index)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun 	return &rx_queue->buffer[index];
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun static inline struct efx_rx_buffer *
efx_rx_buf_next(struct efx_rx_queue * rx_queue,struct efx_rx_buffer * rx_buf)1602*4882a593Smuzhiyun efx_rx_buf_next(struct efx_rx_queue *rx_queue, struct efx_rx_buffer *rx_buf)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun 	if (unlikely(rx_buf == efx_rx_buffer(rx_queue, rx_queue->ptr_mask)))
1605*4882a593Smuzhiyun 		return efx_rx_buffer(rx_queue, 0);
1606*4882a593Smuzhiyun 	else
1607*4882a593Smuzhiyun 		return rx_buf + 1;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun /**
1611*4882a593Smuzhiyun  * EFX_MAX_FRAME_LEN - calculate maximum frame length
1612*4882a593Smuzhiyun  *
1613*4882a593Smuzhiyun  * This calculates the maximum frame length that will be used for a
1614*4882a593Smuzhiyun  * given MTU.  The frame length will be equal to the MTU plus a
1615*4882a593Smuzhiyun  * constant amount of header space and padding.  This is the quantity
1616*4882a593Smuzhiyun  * that the net driver will program into the MAC as the maximum frame
1617*4882a593Smuzhiyun  * length.
1618*4882a593Smuzhiyun  *
1619*4882a593Smuzhiyun  * The 10G MAC requires 8-byte alignment on the frame
1620*4882a593Smuzhiyun  * length, so we round up to the nearest 8.
1621*4882a593Smuzhiyun  *
1622*4882a593Smuzhiyun  * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1623*4882a593Smuzhiyun  * XGMII cycle).  If the frame length reaches the maximum value in the
1624*4882a593Smuzhiyun  * same cycle, the XMAC can miss the IPG altogether.  We work around
1625*4882a593Smuzhiyun  * this by adding a further 16 bytes.
1626*4882a593Smuzhiyun  */
1627*4882a593Smuzhiyun #define EFX_FRAME_PAD	16
1628*4882a593Smuzhiyun #define EFX_MAX_FRAME_LEN(mtu) \
1629*4882a593Smuzhiyun 	(ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
1630*4882a593Smuzhiyun 
efx_xmit_with_hwtstamp(struct sk_buff * skb)1631*4882a593Smuzhiyun static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1632*4882a593Smuzhiyun {
1633*4882a593Smuzhiyun 	return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1634*4882a593Smuzhiyun }
efx_xmit_hwtstamp_pending(struct sk_buff * skb)1635*4882a593Smuzhiyun static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun 	skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun /* Get the max fill level of the TX queues on this channel */
1641*4882a593Smuzhiyun static inline unsigned int
efx_channel_tx_fill_level(struct efx_channel * channel)1642*4882a593Smuzhiyun efx_channel_tx_fill_level(struct efx_channel *channel)
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue;
1645*4882a593Smuzhiyun 	unsigned int fill_level = 0;
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	efx_for_each_channel_tx_queue(tx_queue, channel)
1648*4882a593Smuzhiyun 		fill_level = max(fill_level,
1649*4882a593Smuzhiyun 				 tx_queue->insert_count - tx_queue->read_count);
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	return fill_level;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun /* Conservative approximation of efx_channel_tx_fill_level using cached value */
1655*4882a593Smuzhiyun static inline unsigned int
efx_channel_tx_old_fill_level(struct efx_channel * channel)1656*4882a593Smuzhiyun efx_channel_tx_old_fill_level(struct efx_channel *channel)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue;
1659*4882a593Smuzhiyun 	unsigned int fill_level = 0;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	efx_for_each_channel_tx_queue(tx_queue, channel)
1662*4882a593Smuzhiyun 		fill_level = max(fill_level,
1663*4882a593Smuzhiyun 				 tx_queue->insert_count - tx_queue->old_read_count);
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	return fill_level;
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun /* Get all supported features.
1669*4882a593Smuzhiyun  * If a feature is not fixed, it is present in hw_features.
1670*4882a593Smuzhiyun  * If a feature is fixed, it does not present in hw_features, but
1671*4882a593Smuzhiyun  * always in features.
1672*4882a593Smuzhiyun  */
efx_supported_features(const struct efx_nic * efx)1673*4882a593Smuzhiyun static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1674*4882a593Smuzhiyun {
1675*4882a593Smuzhiyun 	const struct net_device *net_dev = efx->net_dev;
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	return net_dev->features | net_dev->hw_features;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun /* Get the current TX queue insert index. */
1681*4882a593Smuzhiyun static inline unsigned int
efx_tx_queue_get_insert_index(const struct efx_tx_queue * tx_queue)1682*4882a593Smuzhiyun efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1683*4882a593Smuzhiyun {
1684*4882a593Smuzhiyun 	return tx_queue->insert_count & tx_queue->ptr_mask;
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun /* Get a TX buffer. */
1688*4882a593Smuzhiyun static inline struct efx_tx_buffer *
__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue * tx_queue)1689*4882a593Smuzhiyun __efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1690*4882a593Smuzhiyun {
1691*4882a593Smuzhiyun 	return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun /* Get a TX buffer, checking it's not currently in use. */
1695*4882a593Smuzhiyun static inline struct efx_tx_buffer *
efx_tx_queue_get_insert_buffer(const struct efx_tx_queue * tx_queue)1696*4882a593Smuzhiyun efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun 	struct efx_tx_buffer *buffer =
1699*4882a593Smuzhiyun 		__efx_tx_queue_get_insert_buffer(tx_queue);
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1702*4882a593Smuzhiyun 	EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1703*4882a593Smuzhiyun 	EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	return buffer;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun #endif /* EFX_NET_DRIVER_H */
1709