xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sfc/falcon/tenxpress.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /****************************************************************************
3*4882a593Smuzhiyun  * Driver for Solarflare network controllers and boards
4*4882a593Smuzhiyun  * Copyright 2007-2011 Solarflare Communications Inc.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/rtnetlink.h>
9*4882a593Smuzhiyun #include <linux/seq_file.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include "efx.h"
12*4882a593Smuzhiyun #include "mdio_10g.h"
13*4882a593Smuzhiyun #include "nic.h"
14*4882a593Smuzhiyun #include "phy.h"
15*4882a593Smuzhiyun #include "workarounds.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* We expect these MMDs to be in the package. */
18*4882a593Smuzhiyun #define TENXPRESS_REQUIRED_DEVS (MDIO_DEVS_PMAPMD	| \
19*4882a593Smuzhiyun 				 MDIO_DEVS_PCS		| \
20*4882a593Smuzhiyun 				 MDIO_DEVS_PHYXS	| \
21*4882a593Smuzhiyun 				 MDIO_DEVS_AN)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) |	\
24*4882a593Smuzhiyun 			   (1 << LOOPBACK_PCS) |	\
25*4882a593Smuzhiyun 			   (1 << LOOPBACK_PMAPMD) |	\
26*4882a593Smuzhiyun 			   (1 << LOOPBACK_PHYXS_WS))
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* We complain if we fail to see the link partner as 10G capable this many
29*4882a593Smuzhiyun  * times in a row (must be > 1 as sampling the autoneg. registers is racy)
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun #define MAX_BAD_LP_TRIES	(5)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Extended control register */
34*4882a593Smuzhiyun #define PMA_PMD_XCONTROL_REG	49152
35*4882a593Smuzhiyun #define PMA_PMD_EXT_GMII_EN_LBN	1
36*4882a593Smuzhiyun #define PMA_PMD_EXT_GMII_EN_WIDTH 1
37*4882a593Smuzhiyun #define PMA_PMD_EXT_CLK_OUT_LBN	2
38*4882a593Smuzhiyun #define PMA_PMD_EXT_CLK_OUT_WIDTH 1
39*4882a593Smuzhiyun #define PMA_PMD_LNPGA_POWERDOWN_LBN 8
40*4882a593Smuzhiyun #define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
41*4882a593Smuzhiyun #define PMA_PMD_EXT_CLK312_WIDTH 1
42*4882a593Smuzhiyun #define PMA_PMD_EXT_LPOWER_LBN  12
43*4882a593Smuzhiyun #define PMA_PMD_EXT_LPOWER_WIDTH 1
44*4882a593Smuzhiyun #define PMA_PMD_EXT_ROBUST_LBN	14
45*4882a593Smuzhiyun #define PMA_PMD_EXT_ROBUST_WIDTH 1
46*4882a593Smuzhiyun #define PMA_PMD_EXT_SSR_LBN	15
47*4882a593Smuzhiyun #define PMA_PMD_EXT_SSR_WIDTH	1
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* extended status register */
50*4882a593Smuzhiyun #define PMA_PMD_XSTATUS_REG	49153
51*4882a593Smuzhiyun #define PMA_PMD_XSTAT_MDIX_LBN	14
52*4882a593Smuzhiyun #define PMA_PMD_XSTAT_FLP_LBN   (12)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* LED control register */
55*4882a593Smuzhiyun #define PMA_PMD_LED_CTRL_REG	49159
56*4882a593Smuzhiyun #define PMA_PMA_LED_ACTIVITY_LBN	(3)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* LED function override register */
59*4882a593Smuzhiyun #define PMA_PMD_LED_OVERR_REG	49161
60*4882a593Smuzhiyun /* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
61*4882a593Smuzhiyun #define PMA_PMD_LED_LINK_LBN	(0)
62*4882a593Smuzhiyun #define PMA_PMD_LED_SPEED_LBN	(2)
63*4882a593Smuzhiyun #define PMA_PMD_LED_TX_LBN	(4)
64*4882a593Smuzhiyun #define PMA_PMD_LED_RX_LBN	(6)
65*4882a593Smuzhiyun /* Override settings */
66*4882a593Smuzhiyun #define	PMA_PMD_LED_AUTO	(0)	/* H/W control */
67*4882a593Smuzhiyun #define	PMA_PMD_LED_ON		(1)
68*4882a593Smuzhiyun #define	PMA_PMD_LED_OFF		(2)
69*4882a593Smuzhiyun #define PMA_PMD_LED_FLASH	(3)
70*4882a593Smuzhiyun #define PMA_PMD_LED_MASK	3
71*4882a593Smuzhiyun /* All LEDs under hardware control */
72*4882a593Smuzhiyun /* Green and Amber under hardware control, Red off */
73*4882a593Smuzhiyun #define SFX7101_PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define PMA_PMD_SPEED_ENABLE_REG 49192
76*4882a593Smuzhiyun #define PMA_PMD_100TX_ADV_LBN    1
77*4882a593Smuzhiyun #define PMA_PMD_100TX_ADV_WIDTH  1
78*4882a593Smuzhiyun #define PMA_PMD_1000T_ADV_LBN    2
79*4882a593Smuzhiyun #define PMA_PMD_1000T_ADV_WIDTH  1
80*4882a593Smuzhiyun #define PMA_PMD_10000T_ADV_LBN   3
81*4882a593Smuzhiyun #define PMA_PMD_10000T_ADV_WIDTH 1
82*4882a593Smuzhiyun #define PMA_PMD_SPEED_LBN        4
83*4882a593Smuzhiyun #define PMA_PMD_SPEED_WIDTH      4
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Misc register defines */
86*4882a593Smuzhiyun #define PCS_CLOCK_CTRL_REG	55297
87*4882a593Smuzhiyun #define PLL312_RST_N_LBN 2
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define PCS_SOFT_RST2_REG	55302
90*4882a593Smuzhiyun #define SERDES_RST_N_LBN 13
91*4882a593Smuzhiyun #define XGXS_RST_N_LBN 12
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define	PCS_TEST_SELECT_REG	55303	/* PRM 10.5.8 */
94*4882a593Smuzhiyun #define	CLK312_EN_LBN 3
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* PHYXS registers */
97*4882a593Smuzhiyun #define PHYXS_XCONTROL_REG	49152
98*4882a593Smuzhiyun #define PHYXS_RESET_LBN		15
99*4882a593Smuzhiyun #define PHYXS_RESET_WIDTH	1
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define PHYXS_TEST1         (49162)
102*4882a593Smuzhiyun #define LOOPBACK_NEAR_LBN   (8)
103*4882a593Smuzhiyun #define LOOPBACK_NEAR_WIDTH (1)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* Boot status register */
106*4882a593Smuzhiyun #define PCS_BOOT_STATUS_REG		53248
107*4882a593Smuzhiyun #define PCS_BOOT_FATAL_ERROR_LBN	0
108*4882a593Smuzhiyun #define PCS_BOOT_PROGRESS_LBN		1
109*4882a593Smuzhiyun #define PCS_BOOT_PROGRESS_WIDTH		2
110*4882a593Smuzhiyun #define PCS_BOOT_PROGRESS_INIT		0
111*4882a593Smuzhiyun #define PCS_BOOT_PROGRESS_WAIT_MDIO	1
112*4882a593Smuzhiyun #define PCS_BOOT_PROGRESS_CHECKSUM	2
113*4882a593Smuzhiyun #define PCS_BOOT_PROGRESS_JUMP		3
114*4882a593Smuzhiyun #define PCS_BOOT_DOWNLOAD_WAIT_LBN	3
115*4882a593Smuzhiyun #define PCS_BOOT_CODE_STARTED_LBN	4
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* 100M/1G PHY registers */
118*4882a593Smuzhiyun #define GPHY_XCONTROL_REG	49152
119*4882a593Smuzhiyun #define GPHY_ISOLATE_LBN	10
120*4882a593Smuzhiyun #define GPHY_ISOLATE_WIDTH	1
121*4882a593Smuzhiyun #define GPHY_DUPLEX_LBN		8
122*4882a593Smuzhiyun #define GPHY_DUPLEX_WIDTH	1
123*4882a593Smuzhiyun #define GPHY_LOOPBACK_NEAR_LBN	14
124*4882a593Smuzhiyun #define GPHY_LOOPBACK_NEAR_WIDTH 1
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define C22EXT_STATUS_REG       49153
127*4882a593Smuzhiyun #define C22EXT_STATUS_LINK_LBN  2
128*4882a593Smuzhiyun #define C22EXT_STATUS_LINK_WIDTH 1
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define C22EXT_MSTSLV_CTRL			49161
131*4882a593Smuzhiyun #define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN	8
132*4882a593Smuzhiyun #define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN	9
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define C22EXT_MSTSLV_STATUS			49162
135*4882a593Smuzhiyun #define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN	10
136*4882a593Smuzhiyun #define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN	11
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* Time to wait between powering down the LNPGA and turning off the power
139*4882a593Smuzhiyun  * rails */
140*4882a593Smuzhiyun #define LNPGA_PDOWN_WAIT	(HZ / 5)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun struct tenxpress_phy_data {
143*4882a593Smuzhiyun 	enum ef4_loopback_mode loopback_mode;
144*4882a593Smuzhiyun 	enum ef4_phy_mode phy_mode;
145*4882a593Smuzhiyun 	int bad_lp_tries;
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
tenxpress_init(struct ef4_nic * efx)148*4882a593Smuzhiyun static int tenxpress_init(struct ef4_nic *efx)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	/* Enable 312.5 MHz clock */
151*4882a593Smuzhiyun 	ef4_mdio_write(efx, MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
152*4882a593Smuzhiyun 		       1 << CLK312_EN_LBN);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
155*4882a593Smuzhiyun 	ef4_mdio_set_flag(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_CTRL_REG,
156*4882a593Smuzhiyun 			  1 << PMA_PMA_LED_ACTIVITY_LBN, true);
157*4882a593Smuzhiyun 	ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG,
158*4882a593Smuzhiyun 		       SFX7101_PMA_PMD_LED_DEFAULT);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
tenxpress_phy_probe(struct ef4_nic * efx)163*4882a593Smuzhiyun static int tenxpress_phy_probe(struct ef4_nic *efx)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct tenxpress_phy_data *phy_data;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* Allocate phy private storage */
168*4882a593Smuzhiyun 	phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
169*4882a593Smuzhiyun 	if (!phy_data)
170*4882a593Smuzhiyun 		return -ENOMEM;
171*4882a593Smuzhiyun 	efx->phy_data = phy_data;
172*4882a593Smuzhiyun 	phy_data->phy_mode = efx->phy_mode;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	efx->mdio.mmds = TENXPRESS_REQUIRED_DEVS;
175*4882a593Smuzhiyun 	efx->mdio.mode_support = MDIO_SUPPORTS_C45;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	efx->loopback_modes = SFX7101_LOOPBACKS | FALCON_XMAC_LOOPBACKS;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	efx->link_advertising = (ADVERTISED_TP | ADVERTISED_Autoneg |
180*4882a593Smuzhiyun 				 ADVERTISED_10000baseT_Full);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
tenxpress_phy_init(struct ef4_nic * efx)185*4882a593Smuzhiyun static int tenxpress_phy_init(struct ef4_nic *efx)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	int rc;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	falcon_board(efx)->type->init_phy(efx);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
192*4882a593Smuzhiyun 		rc = ef4_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
193*4882a593Smuzhiyun 		if (rc < 0)
194*4882a593Smuzhiyun 			return rc;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		rc = ef4_mdio_check_mmds(efx, TENXPRESS_REQUIRED_DEVS);
197*4882a593Smuzhiyun 		if (rc < 0)
198*4882a593Smuzhiyun 			return rc;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	rc = tenxpress_init(efx);
202*4882a593Smuzhiyun 	if (rc < 0)
203*4882a593Smuzhiyun 		return rc;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* Reinitialise flow control settings */
206*4882a593Smuzhiyun 	ef4_link_set_wanted_fc(efx, efx->wanted_fc);
207*4882a593Smuzhiyun 	ef4_mdio_an_reconfigure(efx);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* Let XGXS and SerDes out of reset */
212*4882a593Smuzhiyun 	falcon_reset_xaui(efx);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* Perform a "special software reset" on the PHY. The caller is
218*4882a593Smuzhiyun  * responsible for saving and restoring the PHY hardware registers
219*4882a593Smuzhiyun  * properly, and masking/unmasking LASI */
tenxpress_special_reset(struct ef4_nic * efx)220*4882a593Smuzhiyun static int tenxpress_special_reset(struct ef4_nic *efx)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	int rc, reg;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* The XGMAC clock is driven from the SFX7101 312MHz clock, so
225*4882a593Smuzhiyun 	 * a special software reset can glitch the XGMAC sufficiently for stats
226*4882a593Smuzhiyun 	 * requests to fail. */
227*4882a593Smuzhiyun 	falcon_stop_nic_stats(efx);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Initiate reset */
230*4882a593Smuzhiyun 	reg = ef4_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
231*4882a593Smuzhiyun 	reg |= (1 << PMA_PMD_EXT_SSR_LBN);
232*4882a593Smuzhiyun 	ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	mdelay(200);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* Wait for the blocks to come out of reset */
237*4882a593Smuzhiyun 	rc = ef4_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
238*4882a593Smuzhiyun 	if (rc < 0)
239*4882a593Smuzhiyun 		goto out;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Try and reconfigure the device */
242*4882a593Smuzhiyun 	rc = tenxpress_init(efx);
243*4882a593Smuzhiyun 	if (rc < 0)
244*4882a593Smuzhiyun 		goto out;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* Wait for the XGXS state machine to churn */
247*4882a593Smuzhiyun 	mdelay(10);
248*4882a593Smuzhiyun out:
249*4882a593Smuzhiyun 	falcon_start_nic_stats(efx);
250*4882a593Smuzhiyun 	return rc;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
sfx7101_check_bad_lp(struct ef4_nic * efx,bool link_ok)253*4882a593Smuzhiyun static void sfx7101_check_bad_lp(struct ef4_nic *efx, bool link_ok)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	struct tenxpress_phy_data *pd = efx->phy_data;
256*4882a593Smuzhiyun 	bool bad_lp;
257*4882a593Smuzhiyun 	int reg;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (link_ok) {
260*4882a593Smuzhiyun 		bad_lp = false;
261*4882a593Smuzhiyun 	} else {
262*4882a593Smuzhiyun 		/* Check that AN has started but not completed. */
263*4882a593Smuzhiyun 		reg = ef4_mdio_read(efx, MDIO_MMD_AN, MDIO_STAT1);
264*4882a593Smuzhiyun 		if (!(reg & MDIO_AN_STAT1_LPABLE))
265*4882a593Smuzhiyun 			return; /* LP status is unknown */
266*4882a593Smuzhiyun 		bad_lp = !(reg & MDIO_AN_STAT1_COMPLETE);
267*4882a593Smuzhiyun 		if (bad_lp)
268*4882a593Smuzhiyun 			pd->bad_lp_tries++;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Nothing to do if all is well and was previously so. */
272*4882a593Smuzhiyun 	if (!pd->bad_lp_tries)
273*4882a593Smuzhiyun 		return;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* Use the RX (red) LED as an error indicator once we've seen AN
276*4882a593Smuzhiyun 	 * failure several times in a row, and also log a message. */
277*4882a593Smuzhiyun 	if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
278*4882a593Smuzhiyun 		reg = ef4_mdio_read(efx, MDIO_MMD_PMAPMD,
279*4882a593Smuzhiyun 				    PMA_PMD_LED_OVERR_REG);
280*4882a593Smuzhiyun 		reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
281*4882a593Smuzhiyun 		if (!bad_lp) {
282*4882a593Smuzhiyun 			reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
283*4882a593Smuzhiyun 		} else {
284*4882a593Smuzhiyun 			reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
285*4882a593Smuzhiyun 			netif_err(efx, link, efx->net_dev,
286*4882a593Smuzhiyun 				  "appears to be plugged into a port"
287*4882a593Smuzhiyun 				  " that is not 10GBASE-T capable. The PHY"
288*4882a593Smuzhiyun 				  " supports 10GBASE-T ONLY, so no link can"
289*4882a593Smuzhiyun 				  " be established\n");
290*4882a593Smuzhiyun 		}
291*4882a593Smuzhiyun 		ef4_mdio_write(efx, MDIO_MMD_PMAPMD,
292*4882a593Smuzhiyun 			       PMA_PMD_LED_OVERR_REG, reg);
293*4882a593Smuzhiyun 		pd->bad_lp_tries = bad_lp;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
sfx7101_link_ok(struct ef4_nic * efx)297*4882a593Smuzhiyun static bool sfx7101_link_ok(struct ef4_nic *efx)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	return ef4_mdio_links_ok(efx,
300*4882a593Smuzhiyun 				 MDIO_DEVS_PMAPMD |
301*4882a593Smuzhiyun 				 MDIO_DEVS_PCS |
302*4882a593Smuzhiyun 				 MDIO_DEVS_PHYXS);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
tenxpress_ext_loopback(struct ef4_nic * efx)305*4882a593Smuzhiyun static void tenxpress_ext_loopback(struct ef4_nic *efx)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	ef4_mdio_set_flag(efx, MDIO_MMD_PHYXS, PHYXS_TEST1,
308*4882a593Smuzhiyun 			  1 << LOOPBACK_NEAR_LBN,
309*4882a593Smuzhiyun 			  efx->loopback_mode == LOOPBACK_PHYXS);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
tenxpress_low_power(struct ef4_nic * efx)312*4882a593Smuzhiyun static void tenxpress_low_power(struct ef4_nic *efx)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	ef4_mdio_set_mmds_lpower(
315*4882a593Smuzhiyun 		efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
316*4882a593Smuzhiyun 		TENXPRESS_REQUIRED_DEVS);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
tenxpress_phy_reconfigure(struct ef4_nic * efx)319*4882a593Smuzhiyun static int tenxpress_phy_reconfigure(struct ef4_nic *efx)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct tenxpress_phy_data *phy_data = efx->phy_data;
322*4882a593Smuzhiyun 	bool phy_mode_change, loop_reset;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
325*4882a593Smuzhiyun 		phy_data->phy_mode = efx->phy_mode;
326*4882a593Smuzhiyun 		return 0;
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
330*4882a593Smuzhiyun 			   phy_data->phy_mode != PHY_MODE_NORMAL);
331*4882a593Smuzhiyun 	loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, LOOPBACKS_EXTERNAL(efx)) ||
332*4882a593Smuzhiyun 		      LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (loop_reset || phy_mode_change) {
335*4882a593Smuzhiyun 		tenxpress_special_reset(efx);
336*4882a593Smuzhiyun 		falcon_reset_xaui(efx);
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	tenxpress_low_power(efx);
340*4882a593Smuzhiyun 	ef4_mdio_transmit_disable(efx);
341*4882a593Smuzhiyun 	ef4_mdio_phy_reconfigure(efx);
342*4882a593Smuzhiyun 	tenxpress_ext_loopback(efx);
343*4882a593Smuzhiyun 	ef4_mdio_an_reconfigure(efx);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	phy_data->loopback_mode = efx->loopback_mode;
346*4882a593Smuzhiyun 	phy_data->phy_mode = efx->phy_mode;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	return 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* Poll for link state changes */
tenxpress_phy_poll(struct ef4_nic * efx)352*4882a593Smuzhiyun static bool tenxpress_phy_poll(struct ef4_nic *efx)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	struct ef4_link_state old_state = efx->link_state;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	efx->link_state.up = sfx7101_link_ok(efx);
357*4882a593Smuzhiyun 	efx->link_state.speed = 10000;
358*4882a593Smuzhiyun 	efx->link_state.fd = true;
359*4882a593Smuzhiyun 	efx->link_state.fc = ef4_mdio_get_pause(efx);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	sfx7101_check_bad_lp(efx, efx->link_state.up);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	return !ef4_link_state_equal(&efx->link_state, &old_state);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
sfx7101_phy_fini(struct ef4_nic * efx)366*4882a593Smuzhiyun static void sfx7101_phy_fini(struct ef4_nic *efx)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	int reg;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* Power down the LNPGA */
371*4882a593Smuzhiyun 	reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
372*4882a593Smuzhiyun 	ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* Waiting here ensures that the board fini, which can turn
375*4882a593Smuzhiyun 	 * off the power to the PHY, won't get run until the LNPGA
376*4882a593Smuzhiyun 	 * powerdown has been given long enough to complete. */
377*4882a593Smuzhiyun 	schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
tenxpress_phy_remove(struct ef4_nic * efx)380*4882a593Smuzhiyun static void tenxpress_phy_remove(struct ef4_nic *efx)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	kfree(efx->phy_data);
383*4882a593Smuzhiyun 	efx->phy_data = NULL;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun /* Override the RX, TX and link LEDs */
tenxpress_set_id_led(struct ef4_nic * efx,enum ef4_led_mode mode)388*4882a593Smuzhiyun void tenxpress_set_id_led(struct ef4_nic *efx, enum ef4_led_mode mode)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	int reg;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	switch (mode) {
393*4882a593Smuzhiyun 	case EF4_LED_OFF:
394*4882a593Smuzhiyun 		reg = (PMA_PMD_LED_OFF << PMA_PMD_LED_TX_LBN) |
395*4882a593Smuzhiyun 			(PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN) |
396*4882a593Smuzhiyun 			(PMA_PMD_LED_OFF << PMA_PMD_LED_LINK_LBN);
397*4882a593Smuzhiyun 		break;
398*4882a593Smuzhiyun 	case EF4_LED_ON:
399*4882a593Smuzhiyun 		reg = (PMA_PMD_LED_ON << PMA_PMD_LED_TX_LBN) |
400*4882a593Smuzhiyun 			(PMA_PMD_LED_ON << PMA_PMD_LED_RX_LBN) |
401*4882a593Smuzhiyun 			(PMA_PMD_LED_ON << PMA_PMD_LED_LINK_LBN);
402*4882a593Smuzhiyun 		break;
403*4882a593Smuzhiyun 	default:
404*4882a593Smuzhiyun 		reg = SFX7101_PMA_PMD_LED_DEFAULT;
405*4882a593Smuzhiyun 		break;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG, reg);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const char *const sfx7101_test_names[] = {
412*4882a593Smuzhiyun 	"bist"
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun 
sfx7101_test_name(struct ef4_nic * efx,unsigned int index)415*4882a593Smuzhiyun static const char *sfx7101_test_name(struct ef4_nic *efx, unsigned int index)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	if (index < ARRAY_SIZE(sfx7101_test_names))
418*4882a593Smuzhiyun 		return sfx7101_test_names[index];
419*4882a593Smuzhiyun 	return NULL;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static int
sfx7101_run_tests(struct ef4_nic * efx,int * results,unsigned flags)423*4882a593Smuzhiyun sfx7101_run_tests(struct ef4_nic *efx, int *results, unsigned flags)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	int rc;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if (!(flags & ETH_TEST_FL_OFFLINE))
428*4882a593Smuzhiyun 		return 0;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* BIST is automatically run after a special software reset */
431*4882a593Smuzhiyun 	rc = tenxpress_special_reset(efx);
432*4882a593Smuzhiyun 	results[0] = rc ? -1 : 1;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	ef4_mdio_an_reconfigure(efx);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return rc;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static void
tenxpress_get_link_ksettings(struct ef4_nic * efx,struct ethtool_link_ksettings * cmd)440*4882a593Smuzhiyun tenxpress_get_link_ksettings(struct ef4_nic *efx,
441*4882a593Smuzhiyun 			     struct ethtool_link_ksettings *cmd)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	u32 adv = 0, lpa = 0;
444*4882a593Smuzhiyun 	int reg;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	reg = ef4_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL);
447*4882a593Smuzhiyun 	if (reg & MDIO_AN_10GBT_CTRL_ADV10G)
448*4882a593Smuzhiyun 		adv |= ADVERTISED_10000baseT_Full;
449*4882a593Smuzhiyun 	reg = ef4_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_STAT);
450*4882a593Smuzhiyun 	if (reg & MDIO_AN_10GBT_STAT_LP10G)
451*4882a593Smuzhiyun 		lpa |= ADVERTISED_10000baseT_Full;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	mdio45_ethtool_ksettings_get_npage(&efx->mdio, cmd, adv, lpa);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	/* In loopback, the PHY automatically brings up the correct interface,
456*4882a593Smuzhiyun 	 * but doesn't advertise the correct speed. So override it */
457*4882a593Smuzhiyun 	if (LOOPBACK_EXTERNAL(efx))
458*4882a593Smuzhiyun 		cmd->base.speed = SPEED_10000;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun static int
tenxpress_set_link_ksettings(struct ef4_nic * efx,const struct ethtool_link_ksettings * cmd)462*4882a593Smuzhiyun tenxpress_set_link_ksettings(struct ef4_nic *efx,
463*4882a593Smuzhiyun 			     const struct ethtool_link_ksettings *cmd)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	if (!cmd->base.autoneg)
466*4882a593Smuzhiyun 		return -EINVAL;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	return ef4_mdio_set_link_ksettings(efx, cmd);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
sfx7101_set_npage_adv(struct ef4_nic * efx,u32 advertising)471*4882a593Smuzhiyun static void sfx7101_set_npage_adv(struct ef4_nic *efx, u32 advertising)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	ef4_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
474*4882a593Smuzhiyun 			  MDIO_AN_10GBT_CTRL_ADV10G,
475*4882a593Smuzhiyun 			  advertising & ADVERTISED_10000baseT_Full);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun const struct ef4_phy_operations falcon_sfx7101_phy_ops = {
479*4882a593Smuzhiyun 	.probe		  = tenxpress_phy_probe,
480*4882a593Smuzhiyun 	.init             = tenxpress_phy_init,
481*4882a593Smuzhiyun 	.reconfigure      = tenxpress_phy_reconfigure,
482*4882a593Smuzhiyun 	.poll             = tenxpress_phy_poll,
483*4882a593Smuzhiyun 	.fini             = sfx7101_phy_fini,
484*4882a593Smuzhiyun 	.remove		  = tenxpress_phy_remove,
485*4882a593Smuzhiyun 	.get_link_ksettings = tenxpress_get_link_ksettings,
486*4882a593Smuzhiyun 	.set_link_ksettings = tenxpress_set_link_ksettings,
487*4882a593Smuzhiyun 	.set_npage_adv    = sfx7101_set_npage_adv,
488*4882a593Smuzhiyun 	.test_alive	  = ef4_mdio_test_alive,
489*4882a593Smuzhiyun 	.test_name	  = sfx7101_test_name,
490*4882a593Smuzhiyun 	.run_tests	  = sfx7101_run_tests,
491*4882a593Smuzhiyun };
492