xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sfc/efx_channels.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /****************************************************************************
3*4882a593Smuzhiyun  * Driver for Solarflare network controllers and boards
4*4882a593Smuzhiyun  * Copyright 2018 Solarflare Communications Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
7*4882a593Smuzhiyun  * under the terms of the GNU General Public License version 2 as published
8*4882a593Smuzhiyun  * by the Free Software Foundation, incorporated herein by reference.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "net_driver.h"
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include "efx_channels.h"
14*4882a593Smuzhiyun #include "efx.h"
15*4882a593Smuzhiyun #include "efx_common.h"
16*4882a593Smuzhiyun #include "tx_common.h"
17*4882a593Smuzhiyun #include "rx_common.h"
18*4882a593Smuzhiyun #include "nic.h"
19*4882a593Smuzhiyun #include "sriov.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* This is the first interrupt mode to try out of:
22*4882a593Smuzhiyun  * 0 => MSI-X
23*4882a593Smuzhiyun  * 1 => MSI
24*4882a593Smuzhiyun  * 2 => legacy
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun unsigned int efx_interrupt_mode = EFX_INT_MODE_MSIX;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* This is the requested number of CPUs to use for Receive-Side Scaling (RSS),
29*4882a593Smuzhiyun  * i.e. the number of CPUs among which we may distribute simultaneous
30*4882a593Smuzhiyun  * interrupt handling.
31*4882a593Smuzhiyun  *
32*4882a593Smuzhiyun  * Cards without MSI-X will only target one CPU via legacy or MSI interrupt.
33*4882a593Smuzhiyun  * The default (0) means to assign an interrupt to each core.
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun unsigned int rss_cpus;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static unsigned int irq_adapt_low_thresh = 8000;
38*4882a593Smuzhiyun module_param(irq_adapt_low_thresh, uint, 0644);
39*4882a593Smuzhiyun MODULE_PARM_DESC(irq_adapt_low_thresh,
40*4882a593Smuzhiyun 		 "Threshold score for reducing IRQ moderation");
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static unsigned int irq_adapt_high_thresh = 16000;
43*4882a593Smuzhiyun module_param(irq_adapt_high_thresh, uint, 0644);
44*4882a593Smuzhiyun MODULE_PARM_DESC(irq_adapt_high_thresh,
45*4882a593Smuzhiyun 		 "Threshold score for increasing IRQ moderation");
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* This is the weight assigned to each of the (per-channel) virtual
48*4882a593Smuzhiyun  * NAPI devices.
49*4882a593Smuzhiyun  */
50*4882a593Smuzhiyun static int napi_weight = 64;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /***************
53*4882a593Smuzhiyun  * Housekeeping
54*4882a593Smuzhiyun  ***************/
55*4882a593Smuzhiyun 
efx_channel_dummy_op_int(struct efx_channel * channel)56*4882a593Smuzhiyun int efx_channel_dummy_op_int(struct efx_channel *channel)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
efx_channel_dummy_op_void(struct efx_channel * channel)61*4882a593Smuzhiyun void efx_channel_dummy_op_void(struct efx_channel *channel)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const struct efx_channel_type efx_default_channel_type = {
66*4882a593Smuzhiyun 	.pre_probe		= efx_channel_dummy_op_int,
67*4882a593Smuzhiyun 	.post_remove		= efx_channel_dummy_op_void,
68*4882a593Smuzhiyun 	.get_name		= efx_get_channel_name,
69*4882a593Smuzhiyun 	.copy			= efx_copy_channel,
70*4882a593Smuzhiyun 	.want_txqs		= efx_default_channel_want_txqs,
71*4882a593Smuzhiyun 	.keep_eventq		= false,
72*4882a593Smuzhiyun 	.want_pio		= true,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /*************
76*4882a593Smuzhiyun  * INTERRUPTS
77*4882a593Smuzhiyun  *************/
78*4882a593Smuzhiyun 
efx_wanted_parallelism(struct efx_nic * efx)79*4882a593Smuzhiyun static unsigned int efx_wanted_parallelism(struct efx_nic *efx)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	cpumask_var_t thread_mask;
82*4882a593Smuzhiyun 	unsigned int count;
83*4882a593Smuzhiyun 	int cpu;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (rss_cpus) {
86*4882a593Smuzhiyun 		count = rss_cpus;
87*4882a593Smuzhiyun 	} else {
88*4882a593Smuzhiyun 		if (unlikely(!zalloc_cpumask_var(&thread_mask, GFP_KERNEL))) {
89*4882a593Smuzhiyun 			netif_warn(efx, probe, efx->net_dev,
90*4882a593Smuzhiyun 				   "RSS disabled due to allocation failure\n");
91*4882a593Smuzhiyun 			return 1;
92*4882a593Smuzhiyun 		}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 		count = 0;
95*4882a593Smuzhiyun 		for_each_online_cpu(cpu) {
96*4882a593Smuzhiyun 			if (!cpumask_test_cpu(cpu, thread_mask)) {
97*4882a593Smuzhiyun 				++count;
98*4882a593Smuzhiyun 				cpumask_or(thread_mask, thread_mask,
99*4882a593Smuzhiyun 					   topology_sibling_cpumask(cpu));
100*4882a593Smuzhiyun 			}
101*4882a593Smuzhiyun 		}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		free_cpumask_var(thread_mask);
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (count > EFX_MAX_RX_QUEUES) {
107*4882a593Smuzhiyun 		netif_cond_dbg(efx, probe, efx->net_dev, !rss_cpus, warn,
108*4882a593Smuzhiyun 			       "Reducing number of rx queues from %u to %u.\n",
109*4882a593Smuzhiyun 			       count, EFX_MAX_RX_QUEUES);
110*4882a593Smuzhiyun 		count = EFX_MAX_RX_QUEUES;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* If RSS is requested for the PF *and* VFs then we can't write RSS
114*4882a593Smuzhiyun 	 * table entries that are inaccessible to VFs
115*4882a593Smuzhiyun 	 */
116*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
117*4882a593Smuzhiyun 	if (efx->type->sriov_wanted) {
118*4882a593Smuzhiyun 		if (efx->type->sriov_wanted(efx) && efx_vf_size(efx) > 1 &&
119*4882a593Smuzhiyun 		    count > efx_vf_size(efx)) {
120*4882a593Smuzhiyun 			netif_warn(efx, probe, efx->net_dev,
121*4882a593Smuzhiyun 				   "Reducing number of RSS channels from %u to %u for "
122*4882a593Smuzhiyun 				   "VF support. Increase vf-msix-limit to use more "
123*4882a593Smuzhiyun 				   "channels on the PF.\n",
124*4882a593Smuzhiyun 				   count, efx_vf_size(efx));
125*4882a593Smuzhiyun 			count = efx_vf_size(efx);
126*4882a593Smuzhiyun 		}
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	return count;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
efx_allocate_msix_channels(struct efx_nic * efx,unsigned int max_channels,unsigned int extra_channels,unsigned int parallelism)133*4882a593Smuzhiyun static int efx_allocate_msix_channels(struct efx_nic *efx,
134*4882a593Smuzhiyun 				      unsigned int max_channels,
135*4882a593Smuzhiyun 				      unsigned int extra_channels,
136*4882a593Smuzhiyun 				      unsigned int parallelism)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	unsigned int n_channels = parallelism;
139*4882a593Smuzhiyun 	int vec_count;
140*4882a593Smuzhiyun 	int n_xdp_tx;
141*4882a593Smuzhiyun 	int n_xdp_ev;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (efx_separate_tx_channels)
144*4882a593Smuzhiyun 		n_channels *= 2;
145*4882a593Smuzhiyun 	n_channels += extra_channels;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* To allow XDP transmit to happen from arbitrary NAPI contexts
148*4882a593Smuzhiyun 	 * we allocate a TX queue per CPU. We share event queues across
149*4882a593Smuzhiyun 	 * multiple tx queues, assuming tx and ev queues are both
150*4882a593Smuzhiyun 	 * maximum size.
151*4882a593Smuzhiyun 	 */
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	n_xdp_tx = num_possible_cpus();
154*4882a593Smuzhiyun 	n_xdp_ev = DIV_ROUND_UP(n_xdp_tx, EFX_MAX_TXQ_PER_CHANNEL);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	vec_count = pci_msix_vec_count(efx->pci_dev);
157*4882a593Smuzhiyun 	if (vec_count < 0)
158*4882a593Smuzhiyun 		return vec_count;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	max_channels = min_t(unsigned int, vec_count, max_channels);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Check resources.
163*4882a593Smuzhiyun 	 * We need a channel per event queue, plus a VI per tx queue.
164*4882a593Smuzhiyun 	 * This may be more pessimistic than it needs to be.
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 	if (n_channels + n_xdp_ev > max_channels) {
167*4882a593Smuzhiyun 		netif_err(efx, drv, efx->net_dev,
168*4882a593Smuzhiyun 			  "Insufficient resources for %d XDP event queues (%d other channels, max %d)\n",
169*4882a593Smuzhiyun 			  n_xdp_ev, n_channels, max_channels);
170*4882a593Smuzhiyun 		efx->n_xdp_channels = 0;
171*4882a593Smuzhiyun 		efx->xdp_tx_per_channel = 0;
172*4882a593Smuzhiyun 		efx->xdp_tx_queue_count = 0;
173*4882a593Smuzhiyun 	} else if (n_channels + n_xdp_tx > efx->max_vis) {
174*4882a593Smuzhiyun 		netif_err(efx, drv, efx->net_dev,
175*4882a593Smuzhiyun 			  "Insufficient resources for %d XDP TX queues (%d other channels, max VIs %d)\n",
176*4882a593Smuzhiyun 			  n_xdp_tx, n_channels, efx->max_vis);
177*4882a593Smuzhiyun 		efx->n_xdp_channels = 0;
178*4882a593Smuzhiyun 		efx->xdp_tx_per_channel = 0;
179*4882a593Smuzhiyun 		efx->xdp_tx_queue_count = 0;
180*4882a593Smuzhiyun 	} else {
181*4882a593Smuzhiyun 		efx->n_xdp_channels = n_xdp_ev;
182*4882a593Smuzhiyun 		efx->xdp_tx_per_channel = EFX_MAX_TXQ_PER_CHANNEL;
183*4882a593Smuzhiyun 		efx->xdp_tx_queue_count = n_xdp_tx;
184*4882a593Smuzhiyun 		n_channels += n_xdp_ev;
185*4882a593Smuzhiyun 		netif_dbg(efx, drv, efx->net_dev,
186*4882a593Smuzhiyun 			  "Allocating %d TX and %d event queues for XDP\n",
187*4882a593Smuzhiyun 			  n_xdp_tx, n_xdp_ev);
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if (vec_count < n_channels) {
191*4882a593Smuzhiyun 		netif_err(efx, drv, efx->net_dev,
192*4882a593Smuzhiyun 			  "WARNING: Insufficient MSI-X vectors available (%d < %u).\n",
193*4882a593Smuzhiyun 			  vec_count, n_channels);
194*4882a593Smuzhiyun 		netif_err(efx, drv, efx->net_dev,
195*4882a593Smuzhiyun 			  "WARNING: Performance may be reduced.\n");
196*4882a593Smuzhiyun 		n_channels = vec_count;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	n_channels = min(n_channels, max_channels);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	efx->n_channels = n_channels;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* Ignore XDP tx channels when creating rx channels. */
204*4882a593Smuzhiyun 	n_channels -= efx->n_xdp_channels;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (efx_separate_tx_channels) {
207*4882a593Smuzhiyun 		efx->n_tx_channels =
208*4882a593Smuzhiyun 			min(max(n_channels / 2, 1U),
209*4882a593Smuzhiyun 			    efx->max_tx_channels);
210*4882a593Smuzhiyun 		efx->tx_channel_offset =
211*4882a593Smuzhiyun 			n_channels - efx->n_tx_channels;
212*4882a593Smuzhiyun 		efx->n_rx_channels =
213*4882a593Smuzhiyun 			max(n_channels -
214*4882a593Smuzhiyun 			    efx->n_tx_channels, 1U);
215*4882a593Smuzhiyun 	} else {
216*4882a593Smuzhiyun 		efx->n_tx_channels = min(n_channels, efx->max_tx_channels);
217*4882a593Smuzhiyun 		efx->tx_channel_offset = 0;
218*4882a593Smuzhiyun 		efx->n_rx_channels = n_channels;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	efx->n_rx_channels = min(efx->n_rx_channels, parallelism);
222*4882a593Smuzhiyun 	efx->n_tx_channels = min(efx->n_tx_channels, parallelism);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	efx->xdp_channel_offset = n_channels;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	netif_dbg(efx, drv, efx->net_dev,
227*4882a593Smuzhiyun 		  "Allocating %u RX channels\n",
228*4882a593Smuzhiyun 		  efx->n_rx_channels);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	return efx->n_channels;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* Probe the number and type of interrupts we are able to obtain, and
234*4882a593Smuzhiyun  * the resulting numbers of channels and RX queues.
235*4882a593Smuzhiyun  */
efx_probe_interrupts(struct efx_nic * efx)236*4882a593Smuzhiyun int efx_probe_interrupts(struct efx_nic *efx)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	unsigned int extra_channels = 0;
239*4882a593Smuzhiyun 	unsigned int rss_spread;
240*4882a593Smuzhiyun 	unsigned int i, j;
241*4882a593Smuzhiyun 	int rc;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	for (i = 0; i < EFX_MAX_EXTRA_CHANNELS; i++)
244*4882a593Smuzhiyun 		if (efx->extra_channel_type[i])
245*4882a593Smuzhiyun 			++extra_channels;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
248*4882a593Smuzhiyun 		unsigned int parallelism = efx_wanted_parallelism(efx);
249*4882a593Smuzhiyun 		struct msix_entry xentries[EFX_MAX_CHANNELS];
250*4882a593Smuzhiyun 		unsigned int n_channels;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		rc = efx_allocate_msix_channels(efx, efx->max_channels,
253*4882a593Smuzhiyun 						extra_channels, parallelism);
254*4882a593Smuzhiyun 		if (rc >= 0) {
255*4882a593Smuzhiyun 			n_channels = rc;
256*4882a593Smuzhiyun 			for (i = 0; i < n_channels; i++)
257*4882a593Smuzhiyun 				xentries[i].entry = i;
258*4882a593Smuzhiyun 			rc = pci_enable_msix_range(efx->pci_dev, xentries, 1,
259*4882a593Smuzhiyun 						   n_channels);
260*4882a593Smuzhiyun 		}
261*4882a593Smuzhiyun 		if (rc < 0) {
262*4882a593Smuzhiyun 			/* Fall back to single channel MSI */
263*4882a593Smuzhiyun 			netif_err(efx, drv, efx->net_dev,
264*4882a593Smuzhiyun 				  "could not enable MSI-X\n");
265*4882a593Smuzhiyun 			if (efx->type->min_interrupt_mode >= EFX_INT_MODE_MSI)
266*4882a593Smuzhiyun 				efx->interrupt_mode = EFX_INT_MODE_MSI;
267*4882a593Smuzhiyun 			else
268*4882a593Smuzhiyun 				return rc;
269*4882a593Smuzhiyun 		} else if (rc < n_channels) {
270*4882a593Smuzhiyun 			netif_err(efx, drv, efx->net_dev,
271*4882a593Smuzhiyun 				  "WARNING: Insufficient MSI-X vectors"
272*4882a593Smuzhiyun 				  " available (%d < %u).\n", rc, n_channels);
273*4882a593Smuzhiyun 			netif_err(efx, drv, efx->net_dev,
274*4882a593Smuzhiyun 				  "WARNING: Performance may be reduced.\n");
275*4882a593Smuzhiyun 			n_channels = rc;
276*4882a593Smuzhiyun 		}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 		if (rc > 0) {
279*4882a593Smuzhiyun 			for (i = 0; i < efx->n_channels; i++)
280*4882a593Smuzhiyun 				efx_get_channel(efx, i)->irq =
281*4882a593Smuzhiyun 					xentries[i].vector;
282*4882a593Smuzhiyun 		}
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Try single interrupt MSI */
286*4882a593Smuzhiyun 	if (efx->interrupt_mode == EFX_INT_MODE_MSI) {
287*4882a593Smuzhiyun 		efx->n_channels = 1;
288*4882a593Smuzhiyun 		efx->n_rx_channels = 1;
289*4882a593Smuzhiyun 		efx->n_tx_channels = 1;
290*4882a593Smuzhiyun 		efx->tx_channel_offset = 0;
291*4882a593Smuzhiyun 		efx->n_xdp_channels = 0;
292*4882a593Smuzhiyun 		efx->xdp_channel_offset = efx->n_channels;
293*4882a593Smuzhiyun 		rc = pci_enable_msi(efx->pci_dev);
294*4882a593Smuzhiyun 		if (rc == 0) {
295*4882a593Smuzhiyun 			efx_get_channel(efx, 0)->irq = efx->pci_dev->irq;
296*4882a593Smuzhiyun 		} else {
297*4882a593Smuzhiyun 			netif_err(efx, drv, efx->net_dev,
298*4882a593Smuzhiyun 				  "could not enable MSI\n");
299*4882a593Smuzhiyun 			if (efx->type->min_interrupt_mode >= EFX_INT_MODE_LEGACY)
300*4882a593Smuzhiyun 				efx->interrupt_mode = EFX_INT_MODE_LEGACY;
301*4882a593Smuzhiyun 			else
302*4882a593Smuzhiyun 				return rc;
303*4882a593Smuzhiyun 		}
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/* Assume legacy interrupts */
307*4882a593Smuzhiyun 	if (efx->interrupt_mode == EFX_INT_MODE_LEGACY) {
308*4882a593Smuzhiyun 		efx->n_channels = 1 + (efx_separate_tx_channels ? 1 : 0);
309*4882a593Smuzhiyun 		efx->n_rx_channels = 1;
310*4882a593Smuzhiyun 		efx->n_tx_channels = 1;
311*4882a593Smuzhiyun 		efx->tx_channel_offset = efx_separate_tx_channels ? 1 : 0;
312*4882a593Smuzhiyun 		efx->n_xdp_channels = 0;
313*4882a593Smuzhiyun 		efx->xdp_channel_offset = efx->n_channels;
314*4882a593Smuzhiyun 		efx->legacy_irq = efx->pci_dev->irq;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Assign extra channels if possible, before XDP channels */
318*4882a593Smuzhiyun 	efx->n_extra_tx_channels = 0;
319*4882a593Smuzhiyun 	j = efx->xdp_channel_offset;
320*4882a593Smuzhiyun 	for (i = 0; i < EFX_MAX_EXTRA_CHANNELS; i++) {
321*4882a593Smuzhiyun 		if (!efx->extra_channel_type[i])
322*4882a593Smuzhiyun 			continue;
323*4882a593Smuzhiyun 		if (j <= efx->tx_channel_offset + efx->n_tx_channels) {
324*4882a593Smuzhiyun 			efx->extra_channel_type[i]->handle_no_channel(efx);
325*4882a593Smuzhiyun 		} else {
326*4882a593Smuzhiyun 			--j;
327*4882a593Smuzhiyun 			efx_get_channel(efx, j)->type =
328*4882a593Smuzhiyun 				efx->extra_channel_type[i];
329*4882a593Smuzhiyun 			if (efx_channel_has_tx_queues(efx_get_channel(efx, j)))
330*4882a593Smuzhiyun 				efx->n_extra_tx_channels++;
331*4882a593Smuzhiyun 		}
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	rss_spread = efx->n_rx_channels;
335*4882a593Smuzhiyun 	/* RSS might be usable on VFs even if it is disabled on the PF */
336*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
337*4882a593Smuzhiyun 	if (efx->type->sriov_wanted) {
338*4882a593Smuzhiyun 		efx->rss_spread = ((rss_spread > 1 ||
339*4882a593Smuzhiyun 				    !efx->type->sriov_wanted(efx)) ?
340*4882a593Smuzhiyun 				   rss_spread : efx_vf_size(efx));
341*4882a593Smuzhiyun 		return 0;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun #endif
344*4882a593Smuzhiyun 	efx->rss_spread = rss_spread;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #if defined(CONFIG_SMP)
efx_set_interrupt_affinity(struct efx_nic * efx)350*4882a593Smuzhiyun void efx_set_interrupt_affinity(struct efx_nic *efx)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	struct efx_channel *channel;
353*4882a593Smuzhiyun 	unsigned int cpu;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
356*4882a593Smuzhiyun 		cpu = cpumask_local_spread(channel->channel,
357*4882a593Smuzhiyun 					   pcibus_to_node(efx->pci_dev->bus));
358*4882a593Smuzhiyun 		irq_set_affinity_hint(channel->irq, cpumask_of(cpu));
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
efx_clear_interrupt_affinity(struct efx_nic * efx)362*4882a593Smuzhiyun void efx_clear_interrupt_affinity(struct efx_nic *efx)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct efx_channel *channel;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx)
367*4882a593Smuzhiyun 		irq_set_affinity_hint(channel->irq, NULL);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun #else
370*4882a593Smuzhiyun void
efx_set_interrupt_affinity(struct efx_nic * efx)371*4882a593Smuzhiyun efx_set_interrupt_affinity(struct efx_nic *efx __attribute__ ((unused)))
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun void
efx_clear_interrupt_affinity(struct efx_nic * efx)376*4882a593Smuzhiyun efx_clear_interrupt_affinity(struct efx_nic *efx __attribute__ ((unused)))
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun #endif /* CONFIG_SMP */
380*4882a593Smuzhiyun 
efx_remove_interrupts(struct efx_nic * efx)381*4882a593Smuzhiyun void efx_remove_interrupts(struct efx_nic *efx)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	struct efx_channel *channel;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Remove MSI/MSI-X interrupts */
386*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx)
387*4882a593Smuzhiyun 		channel->irq = 0;
388*4882a593Smuzhiyun 	pci_disable_msi(efx->pci_dev);
389*4882a593Smuzhiyun 	pci_disable_msix(efx->pci_dev);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* Remove legacy interrupt */
392*4882a593Smuzhiyun 	efx->legacy_irq = 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /***************
396*4882a593Smuzhiyun  * EVENT QUEUES
397*4882a593Smuzhiyun  ***************/
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /* Create event queue
400*4882a593Smuzhiyun  * Event queue memory allocations are done only once.  If the channel
401*4882a593Smuzhiyun  * is reset, the memory buffer will be reused; this guards against
402*4882a593Smuzhiyun  * errors during channel reset and also simplifies interrupt handling.
403*4882a593Smuzhiyun  */
efx_probe_eventq(struct efx_channel * channel)404*4882a593Smuzhiyun int efx_probe_eventq(struct efx_channel *channel)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct efx_nic *efx = channel->efx;
407*4882a593Smuzhiyun 	unsigned long entries;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	netif_dbg(efx, probe, efx->net_dev,
410*4882a593Smuzhiyun 		  "chan %d create event queue\n", channel->channel);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	/* Build an event queue with room for one event per tx and rx buffer,
413*4882a593Smuzhiyun 	 * plus some extra for link state events and MCDI completions.
414*4882a593Smuzhiyun 	 */
415*4882a593Smuzhiyun 	entries = roundup_pow_of_two(efx->rxq_entries + efx->txq_entries + 128);
416*4882a593Smuzhiyun 	EFX_WARN_ON_PARANOID(entries > EFX_MAX_EVQ_SIZE);
417*4882a593Smuzhiyun 	channel->eventq_mask = max(entries, EFX_MIN_EVQ_SIZE) - 1;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return efx_nic_probe_eventq(channel);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun /* Prepare channel's event queue */
efx_init_eventq(struct efx_channel * channel)423*4882a593Smuzhiyun int efx_init_eventq(struct efx_channel *channel)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	struct efx_nic *efx = channel->efx;
426*4882a593Smuzhiyun 	int rc;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	EFX_WARN_ON_PARANOID(channel->eventq_init);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	netif_dbg(efx, drv, efx->net_dev,
431*4882a593Smuzhiyun 		  "chan %d init event queue\n", channel->channel);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	rc = efx_nic_init_eventq(channel);
434*4882a593Smuzhiyun 	if (rc == 0) {
435*4882a593Smuzhiyun 		efx->type->push_irq_moderation(channel);
436*4882a593Smuzhiyun 		channel->eventq_read_ptr = 0;
437*4882a593Smuzhiyun 		channel->eventq_init = true;
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 	return rc;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /* Enable event queue processing and NAPI */
efx_start_eventq(struct efx_channel * channel)443*4882a593Smuzhiyun void efx_start_eventq(struct efx_channel *channel)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	netif_dbg(channel->efx, ifup, channel->efx->net_dev,
446*4882a593Smuzhiyun 		  "chan %d start event queue\n", channel->channel);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	/* Make sure the NAPI handler sees the enabled flag set */
449*4882a593Smuzhiyun 	channel->enabled = true;
450*4882a593Smuzhiyun 	smp_wmb();
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	napi_enable(&channel->napi_str);
453*4882a593Smuzhiyun 	efx_nic_eventq_read_ack(channel);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /* Disable event queue processing and NAPI */
efx_stop_eventq(struct efx_channel * channel)457*4882a593Smuzhiyun void efx_stop_eventq(struct efx_channel *channel)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	if (!channel->enabled)
460*4882a593Smuzhiyun 		return;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	napi_disable(&channel->napi_str);
463*4882a593Smuzhiyun 	channel->enabled = false;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
efx_fini_eventq(struct efx_channel * channel)466*4882a593Smuzhiyun void efx_fini_eventq(struct efx_channel *channel)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	if (!channel->eventq_init)
469*4882a593Smuzhiyun 		return;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	netif_dbg(channel->efx, drv, channel->efx->net_dev,
472*4882a593Smuzhiyun 		  "chan %d fini event queue\n", channel->channel);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	efx_nic_fini_eventq(channel);
475*4882a593Smuzhiyun 	channel->eventq_init = false;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
efx_remove_eventq(struct efx_channel * channel)478*4882a593Smuzhiyun void efx_remove_eventq(struct efx_channel *channel)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	netif_dbg(channel->efx, drv, channel->efx->net_dev,
481*4882a593Smuzhiyun 		  "chan %d remove event queue\n", channel->channel);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	efx_nic_remove_eventq(channel);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /**************************************************************************
487*4882a593Smuzhiyun  *
488*4882a593Smuzhiyun  * Channel handling
489*4882a593Smuzhiyun  *
490*4882a593Smuzhiyun  *************************************************************************/
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
efx_filter_rfs_expire(struct work_struct * data)493*4882a593Smuzhiyun static void efx_filter_rfs_expire(struct work_struct *data)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	struct delayed_work *dwork = to_delayed_work(data);
496*4882a593Smuzhiyun 	struct efx_channel *channel;
497*4882a593Smuzhiyun 	unsigned int time, quota;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	channel = container_of(dwork, struct efx_channel, filter_work);
500*4882a593Smuzhiyun 	time = jiffies - channel->rfs_last_expiry;
501*4882a593Smuzhiyun 	quota = channel->rfs_filter_count * time / (30 * HZ);
502*4882a593Smuzhiyun 	if (quota >= 20 && __efx_filter_rfs_expire(channel, min(channel->rfs_filter_count, quota)))
503*4882a593Smuzhiyun 		channel->rfs_last_expiry += time;
504*4882a593Smuzhiyun 	/* Ensure we do more work eventually even if NAPI poll is not happening */
505*4882a593Smuzhiyun 	schedule_delayed_work(dwork, 30 * HZ);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun #endif
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /* Allocate and initialise a channel structure. */
efx_alloc_channel(struct efx_nic * efx,int i)510*4882a593Smuzhiyun static struct efx_channel *efx_alloc_channel(struct efx_nic *efx, int i)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct efx_rx_queue *rx_queue;
513*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue;
514*4882a593Smuzhiyun 	struct efx_channel *channel;
515*4882a593Smuzhiyun 	int j;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	channel = kzalloc(sizeof(*channel), GFP_KERNEL);
518*4882a593Smuzhiyun 	if (!channel)
519*4882a593Smuzhiyun 		return NULL;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	channel->efx = efx;
522*4882a593Smuzhiyun 	channel->channel = i;
523*4882a593Smuzhiyun 	channel->type = &efx_default_channel_type;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	for (j = 0; j < EFX_MAX_TXQ_PER_CHANNEL; j++) {
526*4882a593Smuzhiyun 		tx_queue = &channel->tx_queue[j];
527*4882a593Smuzhiyun 		tx_queue->efx = efx;
528*4882a593Smuzhiyun 		tx_queue->queue = -1;
529*4882a593Smuzhiyun 		tx_queue->label = j;
530*4882a593Smuzhiyun 		tx_queue->channel = channel;
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
534*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&channel->filter_work, efx_filter_rfs_expire);
535*4882a593Smuzhiyun #endif
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	rx_queue = &channel->rx_queue;
538*4882a593Smuzhiyun 	rx_queue->efx = efx;
539*4882a593Smuzhiyun 	timer_setup(&rx_queue->slow_fill, efx_rx_slow_fill, 0);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	return channel;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
efx_init_channels(struct efx_nic * efx)544*4882a593Smuzhiyun int efx_init_channels(struct efx_nic *efx)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	unsigned int i;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	for (i = 0; i < EFX_MAX_CHANNELS; i++) {
549*4882a593Smuzhiyun 		efx->channel[i] = efx_alloc_channel(efx, i);
550*4882a593Smuzhiyun 		if (!efx->channel[i])
551*4882a593Smuzhiyun 			return -ENOMEM;
552*4882a593Smuzhiyun 		efx->msi_context[i].efx = efx;
553*4882a593Smuzhiyun 		efx->msi_context[i].index = i;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* Higher numbered interrupt modes are less capable! */
557*4882a593Smuzhiyun 	efx->interrupt_mode = min(efx->type->min_interrupt_mode,
558*4882a593Smuzhiyun 				  efx_interrupt_mode);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	efx->max_channels = EFX_MAX_CHANNELS;
561*4882a593Smuzhiyun 	efx->max_tx_channels = EFX_MAX_CHANNELS;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	return 0;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
efx_fini_channels(struct efx_nic * efx)566*4882a593Smuzhiyun void efx_fini_channels(struct efx_nic *efx)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	unsigned int i;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	for (i = 0; i < EFX_MAX_CHANNELS; i++)
571*4882a593Smuzhiyun 		if (efx->channel[i]) {
572*4882a593Smuzhiyun 			kfree(efx->channel[i]);
573*4882a593Smuzhiyun 			efx->channel[i] = NULL;
574*4882a593Smuzhiyun 		}
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /* Allocate and initialise a channel structure, copying parameters
578*4882a593Smuzhiyun  * (but not resources) from an old channel structure.
579*4882a593Smuzhiyun  */
efx_copy_channel(const struct efx_channel * old_channel)580*4882a593Smuzhiyun struct efx_channel *efx_copy_channel(const struct efx_channel *old_channel)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	struct efx_rx_queue *rx_queue;
583*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue;
584*4882a593Smuzhiyun 	struct efx_channel *channel;
585*4882a593Smuzhiyun 	int j;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	channel = kmalloc(sizeof(*channel), GFP_KERNEL);
588*4882a593Smuzhiyun 	if (!channel)
589*4882a593Smuzhiyun 		return NULL;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	*channel = *old_channel;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	channel->napi_dev = NULL;
594*4882a593Smuzhiyun 	INIT_HLIST_NODE(&channel->napi_str.napi_hash_node);
595*4882a593Smuzhiyun 	channel->napi_str.napi_id = 0;
596*4882a593Smuzhiyun 	channel->napi_str.state = 0;
597*4882a593Smuzhiyun 	memset(&channel->eventq, 0, sizeof(channel->eventq));
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	for (j = 0; j < EFX_MAX_TXQ_PER_CHANNEL; j++) {
600*4882a593Smuzhiyun 		tx_queue = &channel->tx_queue[j];
601*4882a593Smuzhiyun 		if (tx_queue->channel)
602*4882a593Smuzhiyun 			tx_queue->channel = channel;
603*4882a593Smuzhiyun 		tx_queue->buffer = NULL;
604*4882a593Smuzhiyun 		tx_queue->cb_page = NULL;
605*4882a593Smuzhiyun 		memset(&tx_queue->txd, 0, sizeof(tx_queue->txd));
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	rx_queue = &channel->rx_queue;
609*4882a593Smuzhiyun 	rx_queue->buffer = NULL;
610*4882a593Smuzhiyun 	memset(&rx_queue->rxd, 0, sizeof(rx_queue->rxd));
611*4882a593Smuzhiyun 	timer_setup(&rx_queue->slow_fill, efx_rx_slow_fill, 0);
612*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
613*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&channel->filter_work, efx_filter_rfs_expire);
614*4882a593Smuzhiyun #endif
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return channel;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
efx_probe_channel(struct efx_channel * channel)619*4882a593Smuzhiyun static int efx_probe_channel(struct efx_channel *channel)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue;
622*4882a593Smuzhiyun 	struct efx_rx_queue *rx_queue;
623*4882a593Smuzhiyun 	int rc;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	netif_dbg(channel->efx, probe, channel->efx->net_dev,
626*4882a593Smuzhiyun 		  "creating channel %d\n", channel->channel);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	rc = channel->type->pre_probe(channel);
629*4882a593Smuzhiyun 	if (rc)
630*4882a593Smuzhiyun 		goto fail;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	rc = efx_probe_eventq(channel);
633*4882a593Smuzhiyun 	if (rc)
634*4882a593Smuzhiyun 		goto fail;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	efx_for_each_channel_tx_queue(tx_queue, channel) {
637*4882a593Smuzhiyun 		rc = efx_probe_tx_queue(tx_queue);
638*4882a593Smuzhiyun 		if (rc)
639*4882a593Smuzhiyun 			goto fail;
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	efx_for_each_channel_rx_queue(rx_queue, channel) {
643*4882a593Smuzhiyun 		rc = efx_probe_rx_queue(rx_queue);
644*4882a593Smuzhiyun 		if (rc)
645*4882a593Smuzhiyun 			goto fail;
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	channel->rx_list = NULL;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	return 0;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun fail:
653*4882a593Smuzhiyun 	efx_remove_channel(channel);
654*4882a593Smuzhiyun 	return rc;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
efx_get_channel_name(struct efx_channel * channel,char * buf,size_t len)657*4882a593Smuzhiyun void efx_get_channel_name(struct efx_channel *channel, char *buf, size_t len)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	struct efx_nic *efx = channel->efx;
660*4882a593Smuzhiyun 	const char *type;
661*4882a593Smuzhiyun 	int number;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	number = channel->channel;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (number >= efx->xdp_channel_offset &&
666*4882a593Smuzhiyun 	    !WARN_ON_ONCE(!efx->n_xdp_channels)) {
667*4882a593Smuzhiyun 		type = "-xdp";
668*4882a593Smuzhiyun 		number -= efx->xdp_channel_offset;
669*4882a593Smuzhiyun 	} else if (efx->tx_channel_offset == 0) {
670*4882a593Smuzhiyun 		type = "";
671*4882a593Smuzhiyun 	} else if (number < efx->tx_channel_offset) {
672*4882a593Smuzhiyun 		type = "-rx";
673*4882a593Smuzhiyun 	} else {
674*4882a593Smuzhiyun 		type = "-tx";
675*4882a593Smuzhiyun 		number -= efx->tx_channel_offset;
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 	snprintf(buf, len, "%s%s-%d", efx->name, type, number);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
efx_set_channel_names(struct efx_nic * efx)680*4882a593Smuzhiyun void efx_set_channel_names(struct efx_nic *efx)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun 	struct efx_channel *channel;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx)
685*4882a593Smuzhiyun 		channel->type->get_name(channel,
686*4882a593Smuzhiyun 					efx->msi_context[channel->channel].name,
687*4882a593Smuzhiyun 					sizeof(efx->msi_context[0].name));
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
efx_probe_channels(struct efx_nic * efx)690*4882a593Smuzhiyun int efx_probe_channels(struct efx_nic *efx)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	struct efx_channel *channel;
693*4882a593Smuzhiyun 	int rc;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	/* Restart special buffer allocation */
696*4882a593Smuzhiyun 	efx->next_buffer_table = 0;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/* Probe channels in reverse, so that any 'extra' channels
699*4882a593Smuzhiyun 	 * use the start of the buffer table. This allows the traffic
700*4882a593Smuzhiyun 	 * channels to be resized without moving them or wasting the
701*4882a593Smuzhiyun 	 * entries before them.
702*4882a593Smuzhiyun 	 */
703*4882a593Smuzhiyun 	efx_for_each_channel_rev(channel, efx) {
704*4882a593Smuzhiyun 		rc = efx_probe_channel(channel);
705*4882a593Smuzhiyun 		if (rc) {
706*4882a593Smuzhiyun 			netif_err(efx, probe, efx->net_dev,
707*4882a593Smuzhiyun 				  "failed to create channel %d\n",
708*4882a593Smuzhiyun 				  channel->channel);
709*4882a593Smuzhiyun 			goto fail;
710*4882a593Smuzhiyun 		}
711*4882a593Smuzhiyun 	}
712*4882a593Smuzhiyun 	efx_set_channel_names(efx);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return 0;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun fail:
717*4882a593Smuzhiyun 	efx_remove_channels(efx);
718*4882a593Smuzhiyun 	return rc;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
efx_remove_channel(struct efx_channel * channel)721*4882a593Smuzhiyun void efx_remove_channel(struct efx_channel *channel)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue;
724*4882a593Smuzhiyun 	struct efx_rx_queue *rx_queue;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	netif_dbg(channel->efx, drv, channel->efx->net_dev,
727*4882a593Smuzhiyun 		  "destroy chan %d\n", channel->channel);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	efx_for_each_channel_rx_queue(rx_queue, channel)
730*4882a593Smuzhiyun 		efx_remove_rx_queue(rx_queue);
731*4882a593Smuzhiyun 	efx_for_each_channel_tx_queue(tx_queue, channel)
732*4882a593Smuzhiyun 		efx_remove_tx_queue(tx_queue);
733*4882a593Smuzhiyun 	efx_remove_eventq(channel);
734*4882a593Smuzhiyun 	channel->type->post_remove(channel);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
efx_remove_channels(struct efx_nic * efx)737*4882a593Smuzhiyun void efx_remove_channels(struct efx_nic *efx)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	struct efx_channel *channel;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx)
742*4882a593Smuzhiyun 		efx_remove_channel(channel);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	kfree(efx->xdp_tx_queues);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun 
efx_realloc_channels(struct efx_nic * efx,u32 rxq_entries,u32 txq_entries)747*4882a593Smuzhiyun int efx_realloc_channels(struct efx_nic *efx, u32 rxq_entries, u32 txq_entries)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun 	struct efx_channel *other_channel[EFX_MAX_CHANNELS], *channel,
750*4882a593Smuzhiyun 			   *ptp_channel = efx_ptp_channel(efx);
751*4882a593Smuzhiyun 	struct efx_ptp_data *ptp_data = efx->ptp_data;
752*4882a593Smuzhiyun 	unsigned int i, next_buffer_table = 0;
753*4882a593Smuzhiyun 	u32 old_rxq_entries, old_txq_entries;
754*4882a593Smuzhiyun 	int rc, rc2;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	rc = efx_check_disabled(efx);
757*4882a593Smuzhiyun 	if (rc)
758*4882a593Smuzhiyun 		return rc;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	/* Not all channels should be reallocated. We must avoid
761*4882a593Smuzhiyun 	 * reallocating their buffer table entries.
762*4882a593Smuzhiyun 	 */
763*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
764*4882a593Smuzhiyun 		struct efx_rx_queue *rx_queue;
765*4882a593Smuzhiyun 		struct efx_tx_queue *tx_queue;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 		if (channel->type->copy)
768*4882a593Smuzhiyun 			continue;
769*4882a593Smuzhiyun 		next_buffer_table = max(next_buffer_table,
770*4882a593Smuzhiyun 					channel->eventq.index +
771*4882a593Smuzhiyun 					channel->eventq.entries);
772*4882a593Smuzhiyun 		efx_for_each_channel_rx_queue(rx_queue, channel)
773*4882a593Smuzhiyun 			next_buffer_table = max(next_buffer_table,
774*4882a593Smuzhiyun 						rx_queue->rxd.index +
775*4882a593Smuzhiyun 						rx_queue->rxd.entries);
776*4882a593Smuzhiyun 		efx_for_each_channel_tx_queue(tx_queue, channel)
777*4882a593Smuzhiyun 			next_buffer_table = max(next_buffer_table,
778*4882a593Smuzhiyun 						tx_queue->txd.index +
779*4882a593Smuzhiyun 						tx_queue->txd.entries);
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	efx_device_detach_sync(efx);
783*4882a593Smuzhiyun 	efx_stop_all(efx);
784*4882a593Smuzhiyun 	efx_soft_disable_interrupts(efx);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	/* Clone channels (where possible) */
787*4882a593Smuzhiyun 	memset(other_channel, 0, sizeof(other_channel));
788*4882a593Smuzhiyun 	for (i = 0; i < efx->n_channels; i++) {
789*4882a593Smuzhiyun 		channel = efx->channel[i];
790*4882a593Smuzhiyun 		if (channel->type->copy)
791*4882a593Smuzhiyun 			channel = channel->type->copy(channel);
792*4882a593Smuzhiyun 		if (!channel) {
793*4882a593Smuzhiyun 			rc = -ENOMEM;
794*4882a593Smuzhiyun 			goto out;
795*4882a593Smuzhiyun 		}
796*4882a593Smuzhiyun 		other_channel[i] = channel;
797*4882a593Smuzhiyun 	}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* Swap entry counts and channel pointers */
800*4882a593Smuzhiyun 	old_rxq_entries = efx->rxq_entries;
801*4882a593Smuzhiyun 	old_txq_entries = efx->txq_entries;
802*4882a593Smuzhiyun 	efx->rxq_entries = rxq_entries;
803*4882a593Smuzhiyun 	efx->txq_entries = txq_entries;
804*4882a593Smuzhiyun 	for (i = 0; i < efx->n_channels; i++)
805*4882a593Smuzhiyun 		swap(efx->channel[i], other_channel[i]);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* Restart buffer table allocation */
808*4882a593Smuzhiyun 	efx->next_buffer_table = next_buffer_table;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	for (i = 0; i < efx->n_channels; i++) {
811*4882a593Smuzhiyun 		channel = efx->channel[i];
812*4882a593Smuzhiyun 		if (!channel->type->copy)
813*4882a593Smuzhiyun 			continue;
814*4882a593Smuzhiyun 		rc = efx_probe_channel(channel);
815*4882a593Smuzhiyun 		if (rc)
816*4882a593Smuzhiyun 			goto rollback;
817*4882a593Smuzhiyun 		efx_init_napi_channel(efx->channel[i]);
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun out:
821*4882a593Smuzhiyun 	efx->ptp_data = NULL;
822*4882a593Smuzhiyun 	/* Destroy unused channel structures */
823*4882a593Smuzhiyun 	for (i = 0; i < efx->n_channels; i++) {
824*4882a593Smuzhiyun 		channel = other_channel[i];
825*4882a593Smuzhiyun 		if (channel && channel->type->copy) {
826*4882a593Smuzhiyun 			efx_fini_napi_channel(channel);
827*4882a593Smuzhiyun 			efx_remove_channel(channel);
828*4882a593Smuzhiyun 			kfree(channel);
829*4882a593Smuzhiyun 		}
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	efx->ptp_data = ptp_data;
833*4882a593Smuzhiyun 	rc2 = efx_soft_enable_interrupts(efx);
834*4882a593Smuzhiyun 	if (rc2) {
835*4882a593Smuzhiyun 		rc = rc ? rc : rc2;
836*4882a593Smuzhiyun 		netif_err(efx, drv, efx->net_dev,
837*4882a593Smuzhiyun 			  "unable to restart interrupts on channel reallocation\n");
838*4882a593Smuzhiyun 		efx_schedule_reset(efx, RESET_TYPE_DISABLE);
839*4882a593Smuzhiyun 	} else {
840*4882a593Smuzhiyun 		efx_start_all(efx);
841*4882a593Smuzhiyun 		efx_device_attach_if_not_resetting(efx);
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 	return rc;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun rollback:
846*4882a593Smuzhiyun 	/* Swap back */
847*4882a593Smuzhiyun 	efx->rxq_entries = old_rxq_entries;
848*4882a593Smuzhiyun 	efx->txq_entries = old_txq_entries;
849*4882a593Smuzhiyun 	for (i = 0; i < efx->n_channels; i++)
850*4882a593Smuzhiyun 		swap(efx->channel[i], other_channel[i]);
851*4882a593Smuzhiyun 	efx_ptp_update_channel(efx, ptp_channel);
852*4882a593Smuzhiyun 	goto out;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
efx_set_channels(struct efx_nic * efx)855*4882a593Smuzhiyun int efx_set_channels(struct efx_nic *efx)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue;
858*4882a593Smuzhiyun 	struct efx_channel *channel;
859*4882a593Smuzhiyun 	unsigned int next_queue = 0;
860*4882a593Smuzhiyun 	int xdp_queue_number;
861*4882a593Smuzhiyun 	int rc;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	if (efx->xdp_tx_queue_count) {
864*4882a593Smuzhiyun 		EFX_WARN_ON_PARANOID(efx->xdp_tx_queues);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 		/* Allocate array for XDP TX queue lookup. */
867*4882a593Smuzhiyun 		efx->xdp_tx_queues = kcalloc(efx->xdp_tx_queue_count,
868*4882a593Smuzhiyun 					     sizeof(*efx->xdp_tx_queues),
869*4882a593Smuzhiyun 					     GFP_KERNEL);
870*4882a593Smuzhiyun 		if (!efx->xdp_tx_queues)
871*4882a593Smuzhiyun 			return -ENOMEM;
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	/* We need to mark which channels really have RX and TX
875*4882a593Smuzhiyun 	 * queues, and adjust the TX queue numbers if we have separate
876*4882a593Smuzhiyun 	 * RX-only and TX-only channels.
877*4882a593Smuzhiyun 	 */
878*4882a593Smuzhiyun 	xdp_queue_number = 0;
879*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
880*4882a593Smuzhiyun 		if (channel->channel < efx->n_rx_channels)
881*4882a593Smuzhiyun 			channel->rx_queue.core_index = channel->channel;
882*4882a593Smuzhiyun 		else
883*4882a593Smuzhiyun 			channel->rx_queue.core_index = -1;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 		if (channel->channel >= efx->tx_channel_offset) {
886*4882a593Smuzhiyun 			if (efx_channel_is_xdp_tx(channel)) {
887*4882a593Smuzhiyun 				efx_for_each_channel_tx_queue(tx_queue, channel) {
888*4882a593Smuzhiyun 					tx_queue->queue = next_queue++;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 					/* We may have a few left-over XDP TX
891*4882a593Smuzhiyun 					 * queues owing to xdp_tx_queue_count
892*4882a593Smuzhiyun 					 * not dividing evenly by EFX_MAX_TXQ_PER_CHANNEL.
893*4882a593Smuzhiyun 					 * We still allocate and probe those
894*4882a593Smuzhiyun 					 * TXQs, but never use them.
895*4882a593Smuzhiyun 					 */
896*4882a593Smuzhiyun 					if (xdp_queue_number < efx->xdp_tx_queue_count) {
897*4882a593Smuzhiyun 						netif_dbg(efx, drv, efx->net_dev, "Channel %u TXQ %u is XDP %u, HW %u\n",
898*4882a593Smuzhiyun 							  channel->channel, tx_queue->label,
899*4882a593Smuzhiyun 							  xdp_queue_number, tx_queue->queue);
900*4882a593Smuzhiyun 						efx->xdp_tx_queues[xdp_queue_number] = tx_queue;
901*4882a593Smuzhiyun 						xdp_queue_number++;
902*4882a593Smuzhiyun 					}
903*4882a593Smuzhiyun 				}
904*4882a593Smuzhiyun 			} else {
905*4882a593Smuzhiyun 				efx_for_each_channel_tx_queue(tx_queue, channel) {
906*4882a593Smuzhiyun 					tx_queue->queue = next_queue++;
907*4882a593Smuzhiyun 					netif_dbg(efx, drv, efx->net_dev, "Channel %u TXQ %u is HW %u\n",
908*4882a593Smuzhiyun 						  channel->channel, tx_queue->label,
909*4882a593Smuzhiyun 						  tx_queue->queue);
910*4882a593Smuzhiyun 				}
911*4882a593Smuzhiyun 			}
912*4882a593Smuzhiyun 		}
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 	WARN_ON(xdp_queue_number != efx->xdp_tx_queue_count);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	rc = netif_set_real_num_tx_queues(efx->net_dev, efx->n_tx_channels);
917*4882a593Smuzhiyun 	if (rc)
918*4882a593Smuzhiyun 		return rc;
919*4882a593Smuzhiyun 	return netif_set_real_num_rx_queues(efx->net_dev, efx->n_rx_channels);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun 
efx_default_channel_want_txqs(struct efx_channel * channel)922*4882a593Smuzhiyun bool efx_default_channel_want_txqs(struct efx_channel *channel)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun 	return channel->channel - channel->efx->tx_channel_offset <
925*4882a593Smuzhiyun 		channel->efx->n_tx_channels;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun /*************
929*4882a593Smuzhiyun  * START/STOP
930*4882a593Smuzhiyun  *************/
931*4882a593Smuzhiyun 
efx_soft_enable_interrupts(struct efx_nic * efx)932*4882a593Smuzhiyun int efx_soft_enable_interrupts(struct efx_nic *efx)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	struct efx_channel *channel, *end_channel;
935*4882a593Smuzhiyun 	int rc;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	BUG_ON(efx->state == STATE_DISABLED);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	efx->irq_soft_enabled = true;
940*4882a593Smuzhiyun 	smp_wmb();
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
943*4882a593Smuzhiyun 		if (!channel->type->keep_eventq) {
944*4882a593Smuzhiyun 			rc = efx_init_eventq(channel);
945*4882a593Smuzhiyun 			if (rc)
946*4882a593Smuzhiyun 				goto fail;
947*4882a593Smuzhiyun 		}
948*4882a593Smuzhiyun 		efx_start_eventq(channel);
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	efx_mcdi_mode_event(efx);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	return 0;
954*4882a593Smuzhiyun fail:
955*4882a593Smuzhiyun 	end_channel = channel;
956*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
957*4882a593Smuzhiyun 		if (channel == end_channel)
958*4882a593Smuzhiyun 			break;
959*4882a593Smuzhiyun 		efx_stop_eventq(channel);
960*4882a593Smuzhiyun 		if (!channel->type->keep_eventq)
961*4882a593Smuzhiyun 			efx_fini_eventq(channel);
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	return rc;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun 
efx_soft_disable_interrupts(struct efx_nic * efx)967*4882a593Smuzhiyun void efx_soft_disable_interrupts(struct efx_nic *efx)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	struct efx_channel *channel;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	if (efx->state == STATE_DISABLED)
972*4882a593Smuzhiyun 		return;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	efx_mcdi_mode_poll(efx);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	efx->irq_soft_enabled = false;
977*4882a593Smuzhiyun 	smp_wmb();
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	if (efx->legacy_irq)
980*4882a593Smuzhiyun 		synchronize_irq(efx->legacy_irq);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
983*4882a593Smuzhiyun 		if (channel->irq)
984*4882a593Smuzhiyun 			synchronize_irq(channel->irq);
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 		efx_stop_eventq(channel);
987*4882a593Smuzhiyun 		if (!channel->type->keep_eventq)
988*4882a593Smuzhiyun 			efx_fini_eventq(channel);
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	/* Flush the asynchronous MCDI request queue */
992*4882a593Smuzhiyun 	efx_mcdi_flush_async(efx);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun 
efx_enable_interrupts(struct efx_nic * efx)995*4882a593Smuzhiyun int efx_enable_interrupts(struct efx_nic *efx)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun 	struct efx_channel *channel, *end_channel;
998*4882a593Smuzhiyun 	int rc;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	/* TODO: Is this really a bug? */
1001*4882a593Smuzhiyun 	BUG_ON(efx->state == STATE_DISABLED);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	if (efx->eeh_disabled_legacy_irq) {
1004*4882a593Smuzhiyun 		enable_irq(efx->legacy_irq);
1005*4882a593Smuzhiyun 		efx->eeh_disabled_legacy_irq = false;
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	efx->type->irq_enable_master(efx);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
1011*4882a593Smuzhiyun 		if (channel->type->keep_eventq) {
1012*4882a593Smuzhiyun 			rc = efx_init_eventq(channel);
1013*4882a593Smuzhiyun 			if (rc)
1014*4882a593Smuzhiyun 				goto fail;
1015*4882a593Smuzhiyun 		}
1016*4882a593Smuzhiyun 	}
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	rc = efx_soft_enable_interrupts(efx);
1019*4882a593Smuzhiyun 	if (rc)
1020*4882a593Smuzhiyun 		goto fail;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	return 0;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun fail:
1025*4882a593Smuzhiyun 	end_channel = channel;
1026*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
1027*4882a593Smuzhiyun 		if (channel == end_channel)
1028*4882a593Smuzhiyun 			break;
1029*4882a593Smuzhiyun 		if (channel->type->keep_eventq)
1030*4882a593Smuzhiyun 			efx_fini_eventq(channel);
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	efx->type->irq_disable_non_ev(efx);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	return rc;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
efx_disable_interrupts(struct efx_nic * efx)1038*4882a593Smuzhiyun void efx_disable_interrupts(struct efx_nic *efx)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun 	struct efx_channel *channel;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	efx_soft_disable_interrupts(efx);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
1045*4882a593Smuzhiyun 		if (channel->type->keep_eventq)
1046*4882a593Smuzhiyun 			efx_fini_eventq(channel);
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	efx->type->irq_disable_non_ev(efx);
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun 
efx_start_channels(struct efx_nic * efx)1052*4882a593Smuzhiyun void efx_start_channels(struct efx_nic *efx)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue;
1055*4882a593Smuzhiyun 	struct efx_rx_queue *rx_queue;
1056*4882a593Smuzhiyun 	struct efx_channel *channel;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
1059*4882a593Smuzhiyun 		efx_for_each_channel_tx_queue(tx_queue, channel) {
1060*4882a593Smuzhiyun 			efx_init_tx_queue(tx_queue);
1061*4882a593Smuzhiyun 			atomic_inc(&efx->active_queues);
1062*4882a593Smuzhiyun 		}
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 		efx_for_each_channel_rx_queue(rx_queue, channel) {
1065*4882a593Smuzhiyun 			efx_init_rx_queue(rx_queue);
1066*4882a593Smuzhiyun 			atomic_inc(&efx->active_queues);
1067*4882a593Smuzhiyun 			efx_stop_eventq(channel);
1068*4882a593Smuzhiyun 			efx_fast_push_rx_descriptors(rx_queue, false);
1069*4882a593Smuzhiyun 			efx_start_eventq(channel);
1070*4882a593Smuzhiyun 		}
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 		WARN_ON(channel->rx_pkt_n_frags);
1073*4882a593Smuzhiyun 	}
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
efx_stop_channels(struct efx_nic * efx)1076*4882a593Smuzhiyun void efx_stop_channels(struct efx_nic *efx)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue;
1079*4882a593Smuzhiyun 	struct efx_rx_queue *rx_queue;
1080*4882a593Smuzhiyun 	struct efx_channel *channel;
1081*4882a593Smuzhiyun 	int rc = 0;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	/* Stop RX refill */
1084*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
1085*4882a593Smuzhiyun 		efx_for_each_channel_rx_queue(rx_queue, channel)
1086*4882a593Smuzhiyun 			rx_queue->refill_enabled = false;
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
1090*4882a593Smuzhiyun 		/* RX packet processing is pipelined, so wait for the
1091*4882a593Smuzhiyun 		 * NAPI handler to complete.  At least event queue 0
1092*4882a593Smuzhiyun 		 * might be kept active by non-data events, so don't
1093*4882a593Smuzhiyun 		 * use napi_synchronize() but actually disable NAPI
1094*4882a593Smuzhiyun 		 * temporarily.
1095*4882a593Smuzhiyun 		 */
1096*4882a593Smuzhiyun 		if (efx_channel_has_rx_queue(channel)) {
1097*4882a593Smuzhiyun 			efx_stop_eventq(channel);
1098*4882a593Smuzhiyun 			efx_start_eventq(channel);
1099*4882a593Smuzhiyun 		}
1100*4882a593Smuzhiyun 	}
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	if (efx->type->fini_dmaq)
1103*4882a593Smuzhiyun 		rc = efx->type->fini_dmaq(efx);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	if (rc) {
1106*4882a593Smuzhiyun 		netif_err(efx, drv, efx->net_dev, "failed to flush queues\n");
1107*4882a593Smuzhiyun 	} else {
1108*4882a593Smuzhiyun 		netif_dbg(efx, drv, efx->net_dev,
1109*4882a593Smuzhiyun 			  "successfully flushed all queues\n");
1110*4882a593Smuzhiyun 	}
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx) {
1113*4882a593Smuzhiyun 		efx_for_each_channel_rx_queue(rx_queue, channel)
1114*4882a593Smuzhiyun 			efx_fini_rx_queue(rx_queue);
1115*4882a593Smuzhiyun 		efx_for_each_channel_tx_queue(tx_queue, channel)
1116*4882a593Smuzhiyun 			efx_fini_tx_queue(tx_queue);
1117*4882a593Smuzhiyun 	}
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun /**************************************************************************
1121*4882a593Smuzhiyun  *
1122*4882a593Smuzhiyun  * NAPI interface
1123*4882a593Smuzhiyun  *
1124*4882a593Smuzhiyun  *************************************************************************/
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun /* Process channel's event queue
1127*4882a593Smuzhiyun  *
1128*4882a593Smuzhiyun  * This function is responsible for processing the event queue of a
1129*4882a593Smuzhiyun  * single channel.  The caller must guarantee that this function will
1130*4882a593Smuzhiyun  * never be concurrently called more than once on the same channel,
1131*4882a593Smuzhiyun  * though different channels may be being processed concurrently.
1132*4882a593Smuzhiyun  */
efx_process_channel(struct efx_channel * channel,int budget)1133*4882a593Smuzhiyun static int efx_process_channel(struct efx_channel *channel, int budget)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun 	struct efx_tx_queue *tx_queue;
1136*4882a593Smuzhiyun 	struct list_head rx_list;
1137*4882a593Smuzhiyun 	int spent;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	if (unlikely(!channel->enabled))
1140*4882a593Smuzhiyun 		return 0;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	/* Prepare the batch receive list */
1143*4882a593Smuzhiyun 	EFX_WARN_ON_PARANOID(channel->rx_list != NULL);
1144*4882a593Smuzhiyun 	INIT_LIST_HEAD(&rx_list);
1145*4882a593Smuzhiyun 	channel->rx_list = &rx_list;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	efx_for_each_channel_tx_queue(tx_queue, channel) {
1148*4882a593Smuzhiyun 		tx_queue->pkts_compl = 0;
1149*4882a593Smuzhiyun 		tx_queue->bytes_compl = 0;
1150*4882a593Smuzhiyun 	}
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	spent = efx_nic_process_eventq(channel, budget);
1153*4882a593Smuzhiyun 	if (spent && efx_channel_has_rx_queue(channel)) {
1154*4882a593Smuzhiyun 		struct efx_rx_queue *rx_queue =
1155*4882a593Smuzhiyun 			efx_channel_get_rx_queue(channel);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 		efx_rx_flush_packet(channel);
1158*4882a593Smuzhiyun 		efx_fast_push_rx_descriptors(rx_queue, true);
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	/* Update BQL */
1162*4882a593Smuzhiyun 	efx_for_each_channel_tx_queue(tx_queue, channel) {
1163*4882a593Smuzhiyun 		if (tx_queue->bytes_compl) {
1164*4882a593Smuzhiyun 			netdev_tx_completed_queue(tx_queue->core_txq,
1165*4882a593Smuzhiyun 						  tx_queue->pkts_compl,
1166*4882a593Smuzhiyun 						  tx_queue->bytes_compl);
1167*4882a593Smuzhiyun 		}
1168*4882a593Smuzhiyun 	}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	/* Receive any packets we queued up */
1171*4882a593Smuzhiyun 	netif_receive_skb_list(channel->rx_list);
1172*4882a593Smuzhiyun 	channel->rx_list = NULL;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	return spent;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
efx_update_irq_mod(struct efx_nic * efx,struct efx_channel * channel)1177*4882a593Smuzhiyun static void efx_update_irq_mod(struct efx_nic *efx, struct efx_channel *channel)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	int step = efx->irq_mod_step_us;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	if (channel->irq_mod_score < irq_adapt_low_thresh) {
1182*4882a593Smuzhiyun 		if (channel->irq_moderation_us > step) {
1183*4882a593Smuzhiyun 			channel->irq_moderation_us -= step;
1184*4882a593Smuzhiyun 			efx->type->push_irq_moderation(channel);
1185*4882a593Smuzhiyun 		}
1186*4882a593Smuzhiyun 	} else if (channel->irq_mod_score > irq_adapt_high_thresh) {
1187*4882a593Smuzhiyun 		if (channel->irq_moderation_us <
1188*4882a593Smuzhiyun 		    efx->irq_rx_moderation_us) {
1189*4882a593Smuzhiyun 			channel->irq_moderation_us += step;
1190*4882a593Smuzhiyun 			efx->type->push_irq_moderation(channel);
1191*4882a593Smuzhiyun 		}
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	channel->irq_count = 0;
1195*4882a593Smuzhiyun 	channel->irq_mod_score = 0;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun /* NAPI poll handler
1199*4882a593Smuzhiyun  *
1200*4882a593Smuzhiyun  * NAPI guarantees serialisation of polls of the same device, which
1201*4882a593Smuzhiyun  * provides the guarantee required by efx_process_channel().
1202*4882a593Smuzhiyun  */
efx_poll(struct napi_struct * napi,int budget)1203*4882a593Smuzhiyun static int efx_poll(struct napi_struct *napi, int budget)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun 	struct efx_channel *channel =
1206*4882a593Smuzhiyun 		container_of(napi, struct efx_channel, napi_str);
1207*4882a593Smuzhiyun 	struct efx_nic *efx = channel->efx;
1208*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
1209*4882a593Smuzhiyun 	unsigned int time;
1210*4882a593Smuzhiyun #endif
1211*4882a593Smuzhiyun 	int spent;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	netif_vdbg(efx, intr, efx->net_dev,
1214*4882a593Smuzhiyun 		   "channel %d NAPI poll executing on CPU %d\n",
1215*4882a593Smuzhiyun 		   channel->channel, raw_smp_processor_id());
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	spent = efx_process_channel(channel, budget);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	xdp_do_flush_map();
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	if (spent < budget) {
1222*4882a593Smuzhiyun 		if (efx_channel_has_rx_queue(channel) &&
1223*4882a593Smuzhiyun 		    efx->irq_rx_adaptive &&
1224*4882a593Smuzhiyun 		    unlikely(++channel->irq_count == 1000)) {
1225*4882a593Smuzhiyun 			efx_update_irq_mod(efx, channel);
1226*4882a593Smuzhiyun 		}
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
1229*4882a593Smuzhiyun 		/* Perhaps expire some ARFS filters */
1230*4882a593Smuzhiyun 		time = jiffies - channel->rfs_last_expiry;
1231*4882a593Smuzhiyun 		/* Would our quota be >= 20? */
1232*4882a593Smuzhiyun 		if (channel->rfs_filter_count * time >= 600 * HZ)
1233*4882a593Smuzhiyun 			mod_delayed_work(system_wq, &channel->filter_work, 0);
1234*4882a593Smuzhiyun #endif
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 		/* There is no race here; although napi_disable() will
1237*4882a593Smuzhiyun 		 * only wait for napi_complete(), this isn't a problem
1238*4882a593Smuzhiyun 		 * since efx_nic_eventq_read_ack() will have no effect if
1239*4882a593Smuzhiyun 		 * interrupts have already been disabled.
1240*4882a593Smuzhiyun 		 */
1241*4882a593Smuzhiyun 		if (napi_complete_done(napi, spent))
1242*4882a593Smuzhiyun 			efx_nic_eventq_read_ack(channel);
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	return spent;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun 
efx_init_napi_channel(struct efx_channel * channel)1248*4882a593Smuzhiyun void efx_init_napi_channel(struct efx_channel *channel)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun 	struct efx_nic *efx = channel->efx;
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	channel->napi_dev = efx->net_dev;
1253*4882a593Smuzhiyun 	netif_napi_add(channel->napi_dev, &channel->napi_str,
1254*4882a593Smuzhiyun 		       efx_poll, napi_weight);
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun 
efx_init_napi(struct efx_nic * efx)1257*4882a593Smuzhiyun void efx_init_napi(struct efx_nic *efx)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	struct efx_channel *channel;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx)
1262*4882a593Smuzhiyun 		efx_init_napi_channel(channel);
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun 
efx_fini_napi_channel(struct efx_channel * channel)1265*4882a593Smuzhiyun void efx_fini_napi_channel(struct efx_channel *channel)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun 	if (channel->napi_dev)
1268*4882a593Smuzhiyun 		netif_napi_del(&channel->napi_str);
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	channel->napi_dev = NULL;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun 
efx_fini_napi(struct efx_nic * efx)1273*4882a593Smuzhiyun void efx_fini_napi(struct efx_nic *efx)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun 	struct efx_channel *channel;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	efx_for_each_channel(channel, efx)
1278*4882a593Smuzhiyun 		efx_fini_napi_channel(channel);
1279*4882a593Smuzhiyun }
1280