xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/sfc/ef10_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /****************************************************************************
3*4882a593Smuzhiyun  * Driver for Solarflare network controllers and boards
4*4882a593Smuzhiyun  * Copyright 2012-2017 Solarflare Communications Inc.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef EFX_EF10_REGS_H
8*4882a593Smuzhiyun #define EFX_EF10_REGS_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* EF10 hardware architecture definitions have a name prefix following
11*4882a593Smuzhiyun  * the format:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  *     E<type>_<min-rev><max-rev>_
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * The following <type> strings are used:
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *             MMIO register  Host memory structure
18*4882a593Smuzhiyun  * -------------------------------------------------------------
19*4882a593Smuzhiyun  * Address     R
20*4882a593Smuzhiyun  * Bitfield    RF             SF
21*4882a593Smuzhiyun  * Enumerator  FE             SE
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * <min-rev> is the first revision to which the definition applies:
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  *     D: Huntington A0
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * If the definition has been changed or removed in later revisions
28*4882a593Smuzhiyun  * then <max-rev> is the last revision to which the definition applies;
29*4882a593Smuzhiyun  * otherwise it is "Z".
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /**************************************************************************
33*4882a593Smuzhiyun  *
34*4882a593Smuzhiyun  * EF10 registers and descriptors
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun  **************************************************************************
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* BIU_HW_REV_ID_REG:  */
40*4882a593Smuzhiyun #define	ER_DZ_BIU_HW_REV_ID 0x00000000
41*4882a593Smuzhiyun #define	ERF_DZ_HW_REV_ID_LBN 0
42*4882a593Smuzhiyun #define	ERF_DZ_HW_REV_ID_WIDTH 32
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* BIU_MC_SFT_STATUS_REG:  */
45*4882a593Smuzhiyun #define	ER_DZ_BIU_MC_SFT_STATUS 0x00000010
46*4882a593Smuzhiyun #define	ER_DZ_BIU_MC_SFT_STATUS_STEP 4
47*4882a593Smuzhiyun #define	ER_DZ_BIU_MC_SFT_STATUS_ROWS 8
48*4882a593Smuzhiyun #define	ERF_DZ_MC_SFT_STATUS_LBN 0
49*4882a593Smuzhiyun #define	ERF_DZ_MC_SFT_STATUS_WIDTH 32
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* BIU_INT_ISR_REG:  */
52*4882a593Smuzhiyun #define	ER_DZ_BIU_INT_ISR 0x00000090
53*4882a593Smuzhiyun #define	ERF_DZ_ISR_REG_LBN 0
54*4882a593Smuzhiyun #define	ERF_DZ_ISR_REG_WIDTH 32
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* MC_DB_LWRD_REG:  */
57*4882a593Smuzhiyun #define	ER_DZ_MC_DB_LWRD 0x00000200
58*4882a593Smuzhiyun #define	ERF_DZ_MC_DOORBELL_L_LBN 0
59*4882a593Smuzhiyun #define	ERF_DZ_MC_DOORBELL_L_WIDTH 32
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* MC_DB_HWRD_REG:  */
62*4882a593Smuzhiyun #define	ER_DZ_MC_DB_HWRD 0x00000204
63*4882a593Smuzhiyun #define	ERF_DZ_MC_DOORBELL_H_LBN 0
64*4882a593Smuzhiyun #define	ERF_DZ_MC_DOORBELL_H_WIDTH 32
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* EVQ_RPTR_REG:  */
67*4882a593Smuzhiyun #define	ER_DZ_EVQ_RPTR 0x00000400
68*4882a593Smuzhiyun #define	ER_DZ_EVQ_RPTR_STEP 8192
69*4882a593Smuzhiyun #define	ER_DZ_EVQ_RPTR_ROWS 2048
70*4882a593Smuzhiyun #define	ERF_DZ_EVQ_RPTR_VLD_LBN 15
71*4882a593Smuzhiyun #define	ERF_DZ_EVQ_RPTR_VLD_WIDTH 1
72*4882a593Smuzhiyun #define	ERF_DZ_EVQ_RPTR_LBN 0
73*4882a593Smuzhiyun #define	ERF_DZ_EVQ_RPTR_WIDTH 15
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* EVQ_TMR_REG:  */
76*4882a593Smuzhiyun #define	ER_DZ_EVQ_TMR 0x00000420
77*4882a593Smuzhiyun #define	ER_DZ_EVQ_TMR_STEP 8192
78*4882a593Smuzhiyun #define	ER_DZ_EVQ_TMR_ROWS 2048
79*4882a593Smuzhiyun #define	ERF_FZ_TC_TMR_REL_VAL_LBN 16
80*4882a593Smuzhiyun #define	ERF_FZ_TC_TMR_REL_VAL_WIDTH 14
81*4882a593Smuzhiyun #define	ERF_DZ_TC_TIMER_MODE_LBN 14
82*4882a593Smuzhiyun #define	ERF_DZ_TC_TIMER_MODE_WIDTH 2
83*4882a593Smuzhiyun #define	ERF_DZ_TC_TIMER_VAL_LBN 0
84*4882a593Smuzhiyun #define	ERF_DZ_TC_TIMER_VAL_WIDTH 14
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* RX_DESC_UPD_REG:  */
87*4882a593Smuzhiyun #define	ER_DZ_RX_DESC_UPD 0x00000830
88*4882a593Smuzhiyun #define	ER_DZ_RX_DESC_UPD_STEP 8192
89*4882a593Smuzhiyun #define	ER_DZ_RX_DESC_UPD_ROWS 2048
90*4882a593Smuzhiyun #define	ERF_DZ_RX_DESC_WPTR_LBN 0
91*4882a593Smuzhiyun #define	ERF_DZ_RX_DESC_WPTR_WIDTH 12
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* TX_DESC_UPD_REG:  */
94*4882a593Smuzhiyun #define	ER_DZ_TX_DESC_UPD 0x00000a10
95*4882a593Smuzhiyun #define	ER_DZ_TX_DESC_UPD_STEP 8192
96*4882a593Smuzhiyun #define	ER_DZ_TX_DESC_UPD_ROWS 2048
97*4882a593Smuzhiyun #define	ERF_DZ_RSVD_LBN 76
98*4882a593Smuzhiyun #define	ERF_DZ_RSVD_WIDTH 20
99*4882a593Smuzhiyun #define	ERF_DZ_TX_DESC_WPTR_LBN 64
100*4882a593Smuzhiyun #define	ERF_DZ_TX_DESC_WPTR_WIDTH 12
101*4882a593Smuzhiyun #define	ERF_DZ_TX_DESC_HWORD_LBN 32
102*4882a593Smuzhiyun #define	ERF_DZ_TX_DESC_HWORD_WIDTH 32
103*4882a593Smuzhiyun #define	ERF_DZ_TX_DESC_LWORD_LBN 0
104*4882a593Smuzhiyun #define	ERF_DZ_TX_DESC_LWORD_WIDTH 32
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* DRIVER_EV */
107*4882a593Smuzhiyun #define	ESF_DZ_DRV_CODE_LBN 60
108*4882a593Smuzhiyun #define	ESF_DZ_DRV_CODE_WIDTH 4
109*4882a593Smuzhiyun #define	ESF_DZ_DRV_SUB_CODE_LBN 56
110*4882a593Smuzhiyun #define	ESF_DZ_DRV_SUB_CODE_WIDTH 4
111*4882a593Smuzhiyun #define	ESE_DZ_DRV_TIMER_EV 3
112*4882a593Smuzhiyun #define	ESE_DZ_DRV_START_UP_EV 2
113*4882a593Smuzhiyun #define	ESE_DZ_DRV_WAKE_UP_EV 1
114*4882a593Smuzhiyun #define	ESF_DZ_DRV_SUB_DATA_LBN 0
115*4882a593Smuzhiyun #define	ESF_DZ_DRV_SUB_DATA_WIDTH 56
116*4882a593Smuzhiyun #define	ESF_DZ_DRV_EVQ_ID_LBN 0
117*4882a593Smuzhiyun #define	ESF_DZ_DRV_EVQ_ID_WIDTH 14
118*4882a593Smuzhiyun #define	ESF_DZ_DRV_TMR_ID_LBN 0
119*4882a593Smuzhiyun #define	ESF_DZ_DRV_TMR_ID_WIDTH 14
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* EVENT_ENTRY */
122*4882a593Smuzhiyun #define	ESF_DZ_EV_CODE_LBN 60
123*4882a593Smuzhiyun #define	ESF_DZ_EV_CODE_WIDTH 4
124*4882a593Smuzhiyun #define	ESE_DZ_EV_CODE_MCDI_EV 12
125*4882a593Smuzhiyun #define	ESE_DZ_EV_CODE_DRIVER_EV 5
126*4882a593Smuzhiyun #define	ESE_DZ_EV_CODE_TX_EV 2
127*4882a593Smuzhiyun #define	ESE_DZ_EV_CODE_RX_EV 0
128*4882a593Smuzhiyun #define	ESE_DZ_OTHER other
129*4882a593Smuzhiyun #define	ESF_DZ_EV_DATA_LBN 0
130*4882a593Smuzhiyun #define	ESF_DZ_EV_DATA_WIDTH 60
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* MC_EVENT */
133*4882a593Smuzhiyun #define	ESF_DZ_MC_CODE_LBN 60
134*4882a593Smuzhiyun #define	ESF_DZ_MC_CODE_WIDTH 4
135*4882a593Smuzhiyun #define	ESF_DZ_MC_OVERRIDE_HOLDOFF_LBN 59
136*4882a593Smuzhiyun #define	ESF_DZ_MC_OVERRIDE_HOLDOFF_WIDTH 1
137*4882a593Smuzhiyun #define	ESF_DZ_MC_DROP_EVENT_LBN 58
138*4882a593Smuzhiyun #define	ESF_DZ_MC_DROP_EVENT_WIDTH 1
139*4882a593Smuzhiyun #define	ESF_DZ_MC_SOFT_LBN 0
140*4882a593Smuzhiyun #define	ESF_DZ_MC_SOFT_WIDTH 58
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* RX_EVENT */
143*4882a593Smuzhiyun #define	ESF_DZ_RX_CODE_LBN 60
144*4882a593Smuzhiyun #define	ESF_DZ_RX_CODE_WIDTH 4
145*4882a593Smuzhiyun #define	ESF_DZ_RX_OVERRIDE_HOLDOFF_LBN 59
146*4882a593Smuzhiyun #define	ESF_DZ_RX_OVERRIDE_HOLDOFF_WIDTH 1
147*4882a593Smuzhiyun #define	ESF_DZ_RX_DROP_EVENT_LBN 58
148*4882a593Smuzhiyun #define	ESF_DZ_RX_DROP_EVENT_WIDTH 1
149*4882a593Smuzhiyun #define	ESF_DD_RX_EV_RSVD2_LBN 54
150*4882a593Smuzhiyun #define	ESF_DD_RX_EV_RSVD2_WIDTH 4
151*4882a593Smuzhiyun #define	ESF_EZ_RX_TCP_UDP_INNER_CHKSUM_ERR_LBN 57
152*4882a593Smuzhiyun #define	ESF_EZ_RX_TCP_UDP_INNER_CHKSUM_ERR_WIDTH 1
153*4882a593Smuzhiyun #define	ESF_EZ_RX_IP_INNER_CHKSUM_ERR_LBN 56
154*4882a593Smuzhiyun #define	ESF_EZ_RX_IP_INNER_CHKSUM_ERR_WIDTH 1
155*4882a593Smuzhiyun #define	ESF_EZ_RX_EV_RSVD2_LBN 54
156*4882a593Smuzhiyun #define	ESF_EZ_RX_EV_RSVD2_WIDTH 2
157*4882a593Smuzhiyun #define	ESF_DZ_RX_EV_SOFT2_LBN 52
158*4882a593Smuzhiyun #define	ESF_DZ_RX_EV_SOFT2_WIDTH 2
159*4882a593Smuzhiyun #define	ESF_DZ_RX_DSC_PTR_LBITS_LBN 48
160*4882a593Smuzhiyun #define	ESF_DZ_RX_DSC_PTR_LBITS_WIDTH 4
161*4882a593Smuzhiyun #define	ESF_DE_RX_L4_CLASS_LBN 45
162*4882a593Smuzhiyun #define	ESF_DE_RX_L4_CLASS_WIDTH 3
163*4882a593Smuzhiyun #define	ESE_DE_L4_CLASS_RSVD7 7
164*4882a593Smuzhiyun #define	ESE_DE_L4_CLASS_RSVD6 6
165*4882a593Smuzhiyun #define	ESE_DE_L4_CLASS_RSVD5 5
166*4882a593Smuzhiyun #define	ESE_DE_L4_CLASS_RSVD4 4
167*4882a593Smuzhiyun #define	ESE_DE_L4_CLASS_RSVD3 3
168*4882a593Smuzhiyun #define	ESE_DE_L4_CLASS_UDP 2
169*4882a593Smuzhiyun #define	ESE_DE_L4_CLASS_TCP 1
170*4882a593Smuzhiyun #define	ESE_DE_L4_CLASS_UNKNOWN 0
171*4882a593Smuzhiyun #define	ESF_FZ_RX_FASTPD_INDCTR_LBN 47
172*4882a593Smuzhiyun #define	ESF_FZ_RX_FASTPD_INDCTR_WIDTH 1
173*4882a593Smuzhiyun #define	ESF_FZ_RX_L4_CLASS_LBN 45
174*4882a593Smuzhiyun #define	ESF_FZ_RX_L4_CLASS_WIDTH 2
175*4882a593Smuzhiyun #define	ESE_FZ_L4_CLASS_RSVD3 3
176*4882a593Smuzhiyun #define	ESE_FZ_L4_CLASS_UDP 2
177*4882a593Smuzhiyun #define	ESE_FZ_L4_CLASS_TCP 1
178*4882a593Smuzhiyun #define	ESE_FZ_L4_CLASS_UNKNOWN 0
179*4882a593Smuzhiyun #define	ESF_DZ_RX_L3_CLASS_LBN 42
180*4882a593Smuzhiyun #define	ESF_DZ_RX_L3_CLASS_WIDTH 3
181*4882a593Smuzhiyun #define	ESE_DZ_L3_CLASS_RSVD7 7
182*4882a593Smuzhiyun #define	ESE_DZ_L3_CLASS_IP6_FRAG 6
183*4882a593Smuzhiyun #define	ESE_DZ_L3_CLASS_ARP 5
184*4882a593Smuzhiyun #define	ESE_DZ_L3_CLASS_IP4_FRAG 4
185*4882a593Smuzhiyun #define	ESE_DZ_L3_CLASS_FCOE 3
186*4882a593Smuzhiyun #define	ESE_DZ_L3_CLASS_IP6 2
187*4882a593Smuzhiyun #define	ESE_DZ_L3_CLASS_IP4 1
188*4882a593Smuzhiyun #define	ESE_DZ_L3_CLASS_UNKNOWN 0
189*4882a593Smuzhiyun #define	ESF_DZ_RX_ETH_TAG_CLASS_LBN 39
190*4882a593Smuzhiyun #define	ESF_DZ_RX_ETH_TAG_CLASS_WIDTH 3
191*4882a593Smuzhiyun #define	ESE_DZ_ETH_TAG_CLASS_RSVD7 7
192*4882a593Smuzhiyun #define	ESE_DZ_ETH_TAG_CLASS_RSVD6 6
193*4882a593Smuzhiyun #define	ESE_DZ_ETH_TAG_CLASS_RSVD5 5
194*4882a593Smuzhiyun #define	ESE_DZ_ETH_TAG_CLASS_RSVD4 4
195*4882a593Smuzhiyun #define	ESE_DZ_ETH_TAG_CLASS_RSVD3 3
196*4882a593Smuzhiyun #define	ESE_DZ_ETH_TAG_CLASS_VLAN2 2
197*4882a593Smuzhiyun #define	ESE_DZ_ETH_TAG_CLASS_VLAN1 1
198*4882a593Smuzhiyun #define	ESE_DZ_ETH_TAG_CLASS_NONE 0
199*4882a593Smuzhiyun #define	ESF_DZ_RX_ETH_BASE_CLASS_LBN 36
200*4882a593Smuzhiyun #define	ESF_DZ_RX_ETH_BASE_CLASS_WIDTH 3
201*4882a593Smuzhiyun #define	ESE_DZ_ETH_BASE_CLASS_LLC_SNAP 2
202*4882a593Smuzhiyun #define	ESE_DZ_ETH_BASE_CLASS_LLC 1
203*4882a593Smuzhiyun #define	ESE_DZ_ETH_BASE_CLASS_ETH2 0
204*4882a593Smuzhiyun #define	ESF_DZ_RX_MAC_CLASS_LBN 35
205*4882a593Smuzhiyun #define	ESF_DZ_RX_MAC_CLASS_WIDTH 1
206*4882a593Smuzhiyun #define	ESE_DZ_MAC_CLASS_MCAST 1
207*4882a593Smuzhiyun #define	ESE_DZ_MAC_CLASS_UCAST 0
208*4882a593Smuzhiyun #define	ESF_DD_RX_EV_SOFT1_LBN 32
209*4882a593Smuzhiyun #define	ESF_DD_RX_EV_SOFT1_WIDTH 3
210*4882a593Smuzhiyun #define	ESF_EZ_RX_EV_SOFT1_LBN 34
211*4882a593Smuzhiyun #define	ESF_EZ_RX_EV_SOFT1_WIDTH 1
212*4882a593Smuzhiyun #define	ESF_EZ_RX_ENCAP_HDR_LBN 32
213*4882a593Smuzhiyun #define	ESF_EZ_RX_ENCAP_HDR_WIDTH 2
214*4882a593Smuzhiyun #define	ESE_EZ_ENCAP_HDR_GRE 2
215*4882a593Smuzhiyun #define	ESE_EZ_ENCAP_HDR_VXLAN 1
216*4882a593Smuzhiyun #define	ESE_EZ_ENCAP_HDR_NONE 0
217*4882a593Smuzhiyun #define	ESF_DD_RX_EV_RSVD1_LBN 30
218*4882a593Smuzhiyun #define	ESF_DD_RX_EV_RSVD1_WIDTH 2
219*4882a593Smuzhiyun #define	ESF_EZ_RX_EV_RSVD1_LBN 31
220*4882a593Smuzhiyun #define	ESF_EZ_RX_EV_RSVD1_WIDTH 1
221*4882a593Smuzhiyun #define	ESF_EZ_RX_ABORT_LBN 30
222*4882a593Smuzhiyun #define	ESF_EZ_RX_ABORT_WIDTH 1
223*4882a593Smuzhiyun #define	ESF_DZ_RX_ECC_ERR_LBN 29
224*4882a593Smuzhiyun #define	ESF_DZ_RX_ECC_ERR_WIDTH 1
225*4882a593Smuzhiyun #define	ESF_DZ_RX_TRUNC_ERR_LBN 29
226*4882a593Smuzhiyun #define	ESF_DZ_RX_TRUNC_ERR_WIDTH 1
227*4882a593Smuzhiyun #define	ESF_DZ_RX_CRC1_ERR_LBN 28
228*4882a593Smuzhiyun #define	ESF_DZ_RX_CRC1_ERR_WIDTH 1
229*4882a593Smuzhiyun #define	ESF_DZ_RX_CRC0_ERR_LBN 27
230*4882a593Smuzhiyun #define	ESF_DZ_RX_CRC0_ERR_WIDTH 1
231*4882a593Smuzhiyun #define	ESF_DZ_RX_TCPUDP_CKSUM_ERR_LBN 26
232*4882a593Smuzhiyun #define	ESF_DZ_RX_TCPUDP_CKSUM_ERR_WIDTH 1
233*4882a593Smuzhiyun #define	ESF_DZ_RX_IPCKSUM_ERR_LBN 25
234*4882a593Smuzhiyun #define	ESF_DZ_RX_IPCKSUM_ERR_WIDTH 1
235*4882a593Smuzhiyun #define	ESF_DZ_RX_ECRC_ERR_LBN 24
236*4882a593Smuzhiyun #define	ESF_DZ_RX_ECRC_ERR_WIDTH 1
237*4882a593Smuzhiyun #define	ESF_DZ_RX_QLABEL_LBN 16
238*4882a593Smuzhiyun #define	ESF_DZ_RX_QLABEL_WIDTH 5
239*4882a593Smuzhiyun #define	ESF_DZ_RX_PARSE_INCOMPLETE_LBN 15
240*4882a593Smuzhiyun #define	ESF_DZ_RX_PARSE_INCOMPLETE_WIDTH 1
241*4882a593Smuzhiyun #define	ESF_DZ_RX_CONT_LBN 14
242*4882a593Smuzhiyun #define	ESF_DZ_RX_CONT_WIDTH 1
243*4882a593Smuzhiyun #define	ESF_DZ_RX_BYTES_LBN 0
244*4882a593Smuzhiyun #define	ESF_DZ_RX_BYTES_WIDTH 14
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* RX_KER_DESC */
247*4882a593Smuzhiyun #define	ESF_DZ_RX_KER_RESERVED_LBN 62
248*4882a593Smuzhiyun #define	ESF_DZ_RX_KER_RESERVED_WIDTH 2
249*4882a593Smuzhiyun #define	ESF_DZ_RX_KER_BYTE_CNT_LBN 48
250*4882a593Smuzhiyun #define	ESF_DZ_RX_KER_BYTE_CNT_WIDTH 14
251*4882a593Smuzhiyun #define	ESF_DZ_RX_KER_BUF_ADDR_LBN 0
252*4882a593Smuzhiyun #define	ESF_DZ_RX_KER_BUF_ADDR_WIDTH 48
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* TX_CSUM_TSTAMP_DESC */
255*4882a593Smuzhiyun #define	ESF_DZ_TX_DESC_IS_OPT_LBN 63
256*4882a593Smuzhiyun #define	ESF_DZ_TX_DESC_IS_OPT_WIDTH 1
257*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_TYPE_LBN 60
258*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_TYPE_WIDTH 3
259*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_TSO 7
260*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_VLAN 6
261*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_CRC_CSUM 0
262*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_TS_AT_TXDP_LBN 8
263*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_TS_AT_TXDP_WIDTH 1
264*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_INNER_UDP_TCP_CSUM_LBN 7
265*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_INNER_UDP_TCP_CSUM_WIDTH 1
266*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_INNER_IP_CSUM_LBN 6
267*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_INNER_IP_CSUM_WIDTH 1
268*4882a593Smuzhiyun #define	ESF_DZ_TX_TIMESTAMP_LBN 5
269*4882a593Smuzhiyun #define	ESF_DZ_TX_TIMESTAMP_WIDTH 1
270*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_CRC_MODE_LBN 2
271*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_CRC_MODE_WIDTH 3
272*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_CRC_FCOIP_MPA 5
273*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_CRC_FCOIP_FCOE 4
274*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_CRC_ISCSI_HDR_AND_PYLD 3
275*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_CRC_ISCSI_HDR 2
276*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_CRC_FCOE 1
277*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_CRC_OFF 0
278*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_UDP_TCP_CSUM_LBN 1
279*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_UDP_TCP_CSUM_WIDTH 1
280*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_IP_CSUM_LBN 0
281*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_IP_CSUM_WIDTH 1
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /* TX_EVENT */
284*4882a593Smuzhiyun #define	ESF_DZ_TX_CODE_LBN 60
285*4882a593Smuzhiyun #define	ESF_DZ_TX_CODE_WIDTH 4
286*4882a593Smuzhiyun #define	ESF_DZ_TX_OVERRIDE_HOLDOFF_LBN 59
287*4882a593Smuzhiyun #define	ESF_DZ_TX_OVERRIDE_HOLDOFF_WIDTH 1
288*4882a593Smuzhiyun #define	ESF_DZ_TX_DROP_EVENT_LBN 58
289*4882a593Smuzhiyun #define	ESF_DZ_TX_DROP_EVENT_WIDTH 1
290*4882a593Smuzhiyun #define	ESF_DD_TX_EV_RSVD_LBN 48
291*4882a593Smuzhiyun #define	ESF_DD_TX_EV_RSVD_WIDTH 10
292*4882a593Smuzhiyun #define	ESF_EZ_TCP_UDP_INNER_CHKSUM_ERR_LBN 57
293*4882a593Smuzhiyun #define	ESF_EZ_TCP_UDP_INNER_CHKSUM_ERR_WIDTH 1
294*4882a593Smuzhiyun #define	ESF_EZ_IP_INNER_CHKSUM_ERR_LBN 56
295*4882a593Smuzhiyun #define	ESF_EZ_IP_INNER_CHKSUM_ERR_WIDTH 1
296*4882a593Smuzhiyun #define	ESF_EZ_TX_EV_RSVD_LBN 48
297*4882a593Smuzhiyun #define	ESF_EZ_TX_EV_RSVD_WIDTH 8
298*4882a593Smuzhiyun #define	ESF_DZ_TX_SOFT2_LBN 32
299*4882a593Smuzhiyun #define	ESF_DZ_TX_SOFT2_WIDTH 16
300*4882a593Smuzhiyun #define	ESF_DD_TX_SOFT1_LBN 24
301*4882a593Smuzhiyun #define	ESF_DD_TX_SOFT1_WIDTH 8
302*4882a593Smuzhiyun #define	ESF_EZ_TX_CAN_MERGE_LBN 31
303*4882a593Smuzhiyun #define	ESF_EZ_TX_CAN_MERGE_WIDTH 1
304*4882a593Smuzhiyun #define	ESF_EZ_TX_SOFT1_LBN 24
305*4882a593Smuzhiyun #define	ESF_EZ_TX_SOFT1_WIDTH 7
306*4882a593Smuzhiyun #define	ESF_DZ_TX_QLABEL_LBN 16
307*4882a593Smuzhiyun #define	ESF_DZ_TX_QLABEL_WIDTH 5
308*4882a593Smuzhiyun #define	ESF_DZ_TX_DESCR_INDX_LBN 0
309*4882a593Smuzhiyun #define	ESF_DZ_TX_DESCR_INDX_WIDTH 16
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun /* TX_KER_DESC */
312*4882a593Smuzhiyun #define	ESF_DZ_TX_KER_TYPE_LBN 63
313*4882a593Smuzhiyun #define	ESF_DZ_TX_KER_TYPE_WIDTH 1
314*4882a593Smuzhiyun #define	ESF_DZ_TX_KER_CONT_LBN 62
315*4882a593Smuzhiyun #define	ESF_DZ_TX_KER_CONT_WIDTH 1
316*4882a593Smuzhiyun #define	ESF_DZ_TX_KER_BYTE_CNT_LBN 48
317*4882a593Smuzhiyun #define	ESF_DZ_TX_KER_BYTE_CNT_WIDTH 14
318*4882a593Smuzhiyun #define	ESF_DZ_TX_KER_BUF_ADDR_LBN 0
319*4882a593Smuzhiyun #define	ESF_DZ_TX_KER_BUF_ADDR_WIDTH 48
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /* TX_PIO_DESC */
322*4882a593Smuzhiyun #define	ESF_DZ_TX_PIO_TYPE_LBN 63
323*4882a593Smuzhiyun #define	ESF_DZ_TX_PIO_TYPE_WIDTH 1
324*4882a593Smuzhiyun #define	ESF_DZ_TX_PIO_OPT_LBN 60
325*4882a593Smuzhiyun #define	ESF_DZ_TX_PIO_OPT_WIDTH 3
326*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_PIO 1
327*4882a593Smuzhiyun #define	ESF_DZ_TX_PIO_CONT_LBN 59
328*4882a593Smuzhiyun #define	ESF_DZ_TX_PIO_CONT_WIDTH 1
329*4882a593Smuzhiyun #define	ESF_DZ_TX_PIO_BYTE_CNT_LBN 32
330*4882a593Smuzhiyun #define	ESF_DZ_TX_PIO_BYTE_CNT_WIDTH 12
331*4882a593Smuzhiyun #define	ESF_DZ_TX_PIO_BUF_ADDR_LBN 0
332*4882a593Smuzhiyun #define	ESF_DZ_TX_PIO_BUF_ADDR_WIDTH 12
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /* TX_TSO_DESC */
335*4882a593Smuzhiyun #define	ESF_DZ_TX_DESC_IS_OPT_LBN 63
336*4882a593Smuzhiyun #define	ESF_DZ_TX_DESC_IS_OPT_WIDTH 1
337*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_TYPE_LBN 60
338*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_TYPE_WIDTH 3
339*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_TSO 7
340*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_VLAN 6
341*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_CRC_CSUM 0
342*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_OPTION_TYPE_LBN 56
343*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_OPTION_TYPE_WIDTH 4
344*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_FATSO2B 3
345*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_FATSO2A 2
346*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_ENCAP 1
347*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_NORMAL 0
348*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_TCP_FLAGS_LBN 48
349*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_TCP_FLAGS_WIDTH 8
350*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_IP_ID_LBN 32
351*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_IP_ID_WIDTH 16
352*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_TCP_SEQNO_LBN 0
353*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_TCP_SEQNO_WIDTH 32
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun /* TX_TSO_V2_DESC_A */
356*4882a593Smuzhiyun #define	ESF_DZ_TX_DESC_IS_OPT_LBN 63
357*4882a593Smuzhiyun #define	ESF_DZ_TX_DESC_IS_OPT_WIDTH 1
358*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_TYPE_LBN 60
359*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_TYPE_WIDTH 3
360*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_TSO 7
361*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_VLAN 6
362*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_CRC_CSUM 0
363*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_OPTION_TYPE_LBN 56
364*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_OPTION_TYPE_WIDTH 4
365*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_FATSO2B 3
366*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_FATSO2A 2
367*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_ENCAP 1
368*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_NORMAL 0
369*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_IP_ID_LBN 32
370*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_IP_ID_WIDTH 16
371*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_TCP_SEQNO_LBN 0
372*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_TCP_SEQNO_WIDTH 32
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun /* TX_TSO_V2_DESC_B */
375*4882a593Smuzhiyun #define	ESF_DZ_TX_DESC_IS_OPT_LBN 63
376*4882a593Smuzhiyun #define	ESF_DZ_TX_DESC_IS_OPT_WIDTH 1
377*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_TYPE_LBN 60
378*4882a593Smuzhiyun #define	ESF_DZ_TX_OPTION_TYPE_WIDTH 3
379*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_TSO 7
380*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_VLAN 6
381*4882a593Smuzhiyun #define	ESE_DZ_TX_OPTION_DESC_CRC_CSUM 0
382*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_OPTION_TYPE_LBN 56
383*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_OPTION_TYPE_WIDTH 4
384*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_FATSO2B 3
385*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_FATSO2A 2
386*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_ENCAP 1
387*4882a593Smuzhiyun #define	ESE_DZ_TX_TSO_OPTION_DESC_NORMAL 0
388*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_TCP_MSS_LBN 32
389*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_TCP_MSS_WIDTH 16
390*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_OUTER_IPID_LBN 0
391*4882a593Smuzhiyun #define	ESF_DZ_TX_TSO_OUTER_IPID_WIDTH 16
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun /*************************************************************************/
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /* TX_DESC_UPD_REG: Transmit descriptor update register.
396*4882a593Smuzhiyun  * We may write just one dword of these registers.
397*4882a593Smuzhiyun  */
398*4882a593Smuzhiyun #define ER_DZ_TX_DESC_UPD_DWORD		(ER_DZ_TX_DESC_UPD + 2 * 4)
399*4882a593Smuzhiyun #define ERF_DZ_TX_DESC_WPTR_DWORD_LBN	(ERF_DZ_TX_DESC_WPTR_LBN - 2 * 32)
400*4882a593Smuzhiyun #define ERF_DZ_TX_DESC_WPTR_DWORD_WIDTH	ERF_DZ_TX_DESC_WPTR_WIDTH
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* The workaround for bug 35388 requires multiplexing writes through
403*4882a593Smuzhiyun  * the TX_DESC_UPD_DWORD address.
404*4882a593Smuzhiyun  * TX_DESC_UPD: 0ppppppppppp               (bit 11 lost)
405*4882a593Smuzhiyun  * EVQ_RPTR:    1000hhhhhhhh, 1001llllllll (split into high and low bits)
406*4882a593Smuzhiyun  * EVQ_TMR:     11mmvvvvvvvv               (bits 8:13 of value lost)
407*4882a593Smuzhiyun  */
408*4882a593Smuzhiyun #define ER_DD_EVQ_INDIRECT		ER_DZ_TX_DESC_UPD_DWORD
409*4882a593Smuzhiyun #define ERF_DD_EVQ_IND_RPTR_FLAGS_LBN	8
410*4882a593Smuzhiyun #define ERF_DD_EVQ_IND_RPTR_FLAGS_WIDTH	4
411*4882a593Smuzhiyun #define EFE_DD_EVQ_IND_RPTR_FLAGS_HIGH	8
412*4882a593Smuzhiyun #define EFE_DD_EVQ_IND_RPTR_FLAGS_LOW	9
413*4882a593Smuzhiyun #define ERF_DD_EVQ_IND_RPTR_LBN		0
414*4882a593Smuzhiyun #define ERF_DD_EVQ_IND_RPTR_WIDTH	8
415*4882a593Smuzhiyun #define ERF_DD_EVQ_IND_TIMER_FLAGS_LBN	10
416*4882a593Smuzhiyun #define ERF_DD_EVQ_IND_TIMER_FLAGS_WIDTH 2
417*4882a593Smuzhiyun #define EFE_DD_EVQ_IND_TIMER_FLAGS	3
418*4882a593Smuzhiyun #define ERF_DD_EVQ_IND_TIMER_MODE_LBN	8
419*4882a593Smuzhiyun #define ERF_DD_EVQ_IND_TIMER_MODE_WIDTH	2
420*4882a593Smuzhiyun #define ERF_DD_EVQ_IND_TIMER_VAL_LBN	0
421*4882a593Smuzhiyun #define ERF_DD_EVQ_IND_TIMER_VAL_WIDTH	8
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /* TX_PIOBUF
424*4882a593Smuzhiyun  * PIO buffer aperture (paged)
425*4882a593Smuzhiyun  */
426*4882a593Smuzhiyun #define ER_DZ_TX_PIOBUF 4096
427*4882a593Smuzhiyun #define ER_DZ_TX_PIOBUF_SIZE 2048
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /* RX packet prefix */
430*4882a593Smuzhiyun #define ES_DZ_RX_PREFIX_HASH_OFST 0
431*4882a593Smuzhiyun #define ES_DZ_RX_PREFIX_VLAN1_OFST 4
432*4882a593Smuzhiyun #define ES_DZ_RX_PREFIX_VLAN2_OFST 6
433*4882a593Smuzhiyun #define ES_DZ_RX_PREFIX_PKTLEN_OFST 8
434*4882a593Smuzhiyun #define ES_DZ_RX_PREFIX_TSTAMP_OFST 10
435*4882a593Smuzhiyun #define ES_DZ_RX_PREFIX_SIZE 14
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun #endif /* EFX_EF10_REGS_H */
438