1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /****************************************************************************
3*4882a593Smuzhiyun * Driver for Solarflare network controllers and boards
4*4882a593Smuzhiyun * Copyright 2012-2013 Solarflare Communications Inc.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include "net_driver.h"
8*4882a593Smuzhiyun #include "rx_common.h"
9*4882a593Smuzhiyun #include "tx_common.h"
10*4882a593Smuzhiyun #include "ef10_regs.h"
11*4882a593Smuzhiyun #include "io.h"
12*4882a593Smuzhiyun #include "mcdi.h"
13*4882a593Smuzhiyun #include "mcdi_pcol.h"
14*4882a593Smuzhiyun #include "mcdi_port.h"
15*4882a593Smuzhiyun #include "mcdi_port_common.h"
16*4882a593Smuzhiyun #include "mcdi_functions.h"
17*4882a593Smuzhiyun #include "nic.h"
18*4882a593Smuzhiyun #include "mcdi_filters.h"
19*4882a593Smuzhiyun #include "workarounds.h"
20*4882a593Smuzhiyun #include "selftest.h"
21*4882a593Smuzhiyun #include "ef10_sriov.h"
22*4882a593Smuzhiyun #include <linux/in.h>
23*4882a593Smuzhiyun #include <linux/jhash.h>
24*4882a593Smuzhiyun #include <linux/wait.h>
25*4882a593Smuzhiyun #include <linux/workqueue.h>
26*4882a593Smuzhiyun #include <net/udp_tunnel.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Hardware control for EF10 architecture including 'Huntington'. */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define EFX_EF10_DRVGEN_EV 7
31*4882a593Smuzhiyun enum {
32*4882a593Smuzhiyun EFX_EF10_TEST = 1,
33*4882a593Smuzhiyun EFX_EF10_REFILL,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* VLAN list entry */
37*4882a593Smuzhiyun struct efx_ef10_vlan {
38*4882a593Smuzhiyun struct list_head list;
39*4882a593Smuzhiyun u16 vid;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static int efx_ef10_set_udp_tnl_ports(struct efx_nic *efx, bool unloading);
43*4882a593Smuzhiyun static const struct udp_tunnel_nic_info efx_ef10_udp_tunnels;
44*4882a593Smuzhiyun
efx_ef10_get_warm_boot_count(struct efx_nic * efx)45*4882a593Smuzhiyun static int efx_ef10_get_warm_boot_count(struct efx_nic *efx)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun efx_dword_t reg;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun efx_readd(efx, ®, ER_DZ_BIU_MC_SFT_STATUS);
50*4882a593Smuzhiyun return EFX_DWORD_FIELD(reg, EFX_WORD_1) == 0xb007 ?
51*4882a593Smuzhiyun EFX_DWORD_FIELD(reg, EFX_WORD_0) : -EIO;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* On all EF10s up to and including SFC9220 (Medford1), all PFs use BAR 0 for
55*4882a593Smuzhiyun * I/O space and BAR 2(&3) for memory. On SFC9250 (Medford2), there is no I/O
56*4882a593Smuzhiyun * bar; PFs use BAR 0/1 for memory.
57*4882a593Smuzhiyun */
efx_ef10_pf_mem_bar(struct efx_nic * efx)58*4882a593Smuzhiyun static unsigned int efx_ef10_pf_mem_bar(struct efx_nic *efx)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun switch (efx->pci_dev->device) {
61*4882a593Smuzhiyun case 0x0b03: /* SFC9250 PF */
62*4882a593Smuzhiyun return 0;
63*4882a593Smuzhiyun default:
64*4882a593Smuzhiyun return 2;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* All VFs use BAR 0/1 for memory */
efx_ef10_vf_mem_bar(struct efx_nic * efx)69*4882a593Smuzhiyun static unsigned int efx_ef10_vf_mem_bar(struct efx_nic *efx)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
efx_ef10_mem_map_size(struct efx_nic * efx)74*4882a593Smuzhiyun static unsigned int efx_ef10_mem_map_size(struct efx_nic *efx)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun int bar;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun bar = efx->type->mem_bar(efx);
79*4882a593Smuzhiyun return resource_size(&efx->pci_dev->resource[bar]);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
efx_ef10_is_vf(struct efx_nic * efx)82*4882a593Smuzhiyun static bool efx_ef10_is_vf(struct efx_nic *efx)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun return efx->type->is_vf;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
efx_ef10_get_vf_index(struct efx_nic * efx)88*4882a593Smuzhiyun static int efx_ef10_get_vf_index(struct efx_nic *efx)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_GET_FUNCTION_INFO_OUT_LEN);
91*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
92*4882a593Smuzhiyun size_t outlen;
93*4882a593Smuzhiyun int rc;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_GET_FUNCTION_INFO, NULL, 0, outbuf,
96*4882a593Smuzhiyun sizeof(outbuf), &outlen);
97*4882a593Smuzhiyun if (rc)
98*4882a593Smuzhiyun return rc;
99*4882a593Smuzhiyun if (outlen < sizeof(outbuf))
100*4882a593Smuzhiyun return -EIO;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun nic_data->vf_index = MCDI_DWORD(outbuf, GET_FUNCTION_INFO_OUT_VF);
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun #endif
106*4882a593Smuzhiyun
efx_ef10_init_datapath_caps(struct efx_nic * efx)107*4882a593Smuzhiyun static int efx_ef10_init_datapath_caps(struct efx_nic *efx)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_GET_CAPABILITIES_V4_OUT_LEN);
110*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
111*4882a593Smuzhiyun size_t outlen;
112*4882a593Smuzhiyun int rc;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun BUILD_BUG_ON(MC_CMD_GET_CAPABILITIES_IN_LEN != 0);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_GET_CAPABILITIES, NULL, 0,
117*4882a593Smuzhiyun outbuf, sizeof(outbuf), &outlen);
118*4882a593Smuzhiyun if (rc)
119*4882a593Smuzhiyun return rc;
120*4882a593Smuzhiyun if (outlen < MC_CMD_GET_CAPABILITIES_OUT_LEN) {
121*4882a593Smuzhiyun netif_err(efx, drv, efx->net_dev,
122*4882a593Smuzhiyun "unable to read datapath firmware capabilities\n");
123*4882a593Smuzhiyun return -EIO;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun nic_data->datapath_caps =
127*4882a593Smuzhiyun MCDI_DWORD(outbuf, GET_CAPABILITIES_OUT_FLAGS1);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (outlen >= MC_CMD_GET_CAPABILITIES_V2_OUT_LEN) {
130*4882a593Smuzhiyun nic_data->datapath_caps2 = MCDI_DWORD(outbuf,
131*4882a593Smuzhiyun GET_CAPABILITIES_V2_OUT_FLAGS2);
132*4882a593Smuzhiyun nic_data->piobuf_size = MCDI_WORD(outbuf,
133*4882a593Smuzhiyun GET_CAPABILITIES_V2_OUT_SIZE_PIO_BUFF);
134*4882a593Smuzhiyun } else {
135*4882a593Smuzhiyun nic_data->datapath_caps2 = 0;
136*4882a593Smuzhiyun nic_data->piobuf_size = ER_DZ_TX_PIOBUF_SIZE;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* record the DPCPU firmware IDs to determine VEB vswitching support.
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun nic_data->rx_dpcpu_fw_id =
142*4882a593Smuzhiyun MCDI_WORD(outbuf, GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID);
143*4882a593Smuzhiyun nic_data->tx_dpcpu_fw_id =
144*4882a593Smuzhiyun MCDI_WORD(outbuf, GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (!(nic_data->datapath_caps &
147*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_LBN))) {
148*4882a593Smuzhiyun netif_err(efx, probe, efx->net_dev,
149*4882a593Smuzhiyun "current firmware does not support an RX prefix\n");
150*4882a593Smuzhiyun return -ENODEV;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (outlen >= MC_CMD_GET_CAPABILITIES_V3_OUT_LEN) {
154*4882a593Smuzhiyun u8 vi_window_mode = MCDI_BYTE(outbuf,
155*4882a593Smuzhiyun GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun rc = efx_mcdi_window_mode_to_stride(efx, vi_window_mode);
158*4882a593Smuzhiyun if (rc)
159*4882a593Smuzhiyun return rc;
160*4882a593Smuzhiyun } else {
161*4882a593Smuzhiyun /* keep default VI stride */
162*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
163*4882a593Smuzhiyun "firmware did not report VI window mode, assuming vi_stride = %u\n",
164*4882a593Smuzhiyun efx->vi_stride);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (outlen >= MC_CMD_GET_CAPABILITIES_V4_OUT_LEN) {
168*4882a593Smuzhiyun efx->num_mac_stats = MCDI_WORD(outbuf,
169*4882a593Smuzhiyun GET_CAPABILITIES_V4_OUT_MAC_STATS_NUM_STATS);
170*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
171*4882a593Smuzhiyun "firmware reports num_mac_stats = %u\n",
172*4882a593Smuzhiyun efx->num_mac_stats);
173*4882a593Smuzhiyun } else {
174*4882a593Smuzhiyun /* leave num_mac_stats as the default value, MC_CMD_MAC_NSTATS */
175*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
176*4882a593Smuzhiyun "firmware did not report num_mac_stats, assuming %u\n",
177*4882a593Smuzhiyun efx->num_mac_stats);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
efx_ef10_read_licensed_features(struct efx_nic * efx)183*4882a593Smuzhiyun static void efx_ef10_read_licensed_features(struct efx_nic *efx)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_LICENSING_V3_IN_LEN);
186*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_LICENSING_V3_OUT_LEN);
187*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
188*4882a593Smuzhiyun size_t outlen;
189*4882a593Smuzhiyun int rc;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, LICENSING_V3_IN_OP,
192*4882a593Smuzhiyun MC_CMD_LICENSING_V3_IN_OP_REPORT_LICENSE);
193*4882a593Smuzhiyun rc = efx_mcdi_rpc_quiet(efx, MC_CMD_LICENSING_V3, inbuf, sizeof(inbuf),
194*4882a593Smuzhiyun outbuf, sizeof(outbuf), &outlen);
195*4882a593Smuzhiyun if (rc || (outlen < MC_CMD_LICENSING_V3_OUT_LEN))
196*4882a593Smuzhiyun return;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun nic_data->licensed_features = MCDI_QWORD(outbuf,
199*4882a593Smuzhiyun LICENSING_V3_OUT_LICENSED_FEATURES);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
efx_ef10_get_sysclk_freq(struct efx_nic * efx)202*4882a593Smuzhiyun static int efx_ef10_get_sysclk_freq(struct efx_nic *efx)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_GET_CLOCK_OUT_LEN);
205*4882a593Smuzhiyun int rc;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_GET_CLOCK, NULL, 0,
208*4882a593Smuzhiyun outbuf, sizeof(outbuf), NULL);
209*4882a593Smuzhiyun if (rc)
210*4882a593Smuzhiyun return rc;
211*4882a593Smuzhiyun rc = MCDI_DWORD(outbuf, GET_CLOCK_OUT_SYS_FREQ);
212*4882a593Smuzhiyun return rc > 0 ? rc : -ERANGE;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
efx_ef10_get_timer_workarounds(struct efx_nic * efx)215*4882a593Smuzhiyun static int efx_ef10_get_timer_workarounds(struct efx_nic *efx)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
218*4882a593Smuzhiyun unsigned int implemented;
219*4882a593Smuzhiyun unsigned int enabled;
220*4882a593Smuzhiyun int rc;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun nic_data->workaround_35388 = false;
223*4882a593Smuzhiyun nic_data->workaround_61265 = false;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun rc = efx_mcdi_get_workarounds(efx, &implemented, &enabled);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (rc == -ENOSYS) {
228*4882a593Smuzhiyun /* Firmware without GET_WORKAROUNDS - not a problem. */
229*4882a593Smuzhiyun rc = 0;
230*4882a593Smuzhiyun } else if (rc == 0) {
231*4882a593Smuzhiyun /* Bug61265 workaround is always enabled if implemented. */
232*4882a593Smuzhiyun if (enabled & MC_CMD_GET_WORKAROUNDS_OUT_BUG61265)
233*4882a593Smuzhiyun nic_data->workaround_61265 = true;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (enabled & MC_CMD_GET_WORKAROUNDS_OUT_BUG35388) {
236*4882a593Smuzhiyun nic_data->workaround_35388 = true;
237*4882a593Smuzhiyun } else if (implemented & MC_CMD_GET_WORKAROUNDS_OUT_BUG35388) {
238*4882a593Smuzhiyun /* Workaround is implemented but not enabled.
239*4882a593Smuzhiyun * Try to enable it.
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun rc = efx_mcdi_set_workaround(efx,
242*4882a593Smuzhiyun MC_CMD_WORKAROUND_BUG35388,
243*4882a593Smuzhiyun true, NULL);
244*4882a593Smuzhiyun if (rc == 0)
245*4882a593Smuzhiyun nic_data->workaround_35388 = true;
246*4882a593Smuzhiyun /* If we failed to set the workaround just carry on. */
247*4882a593Smuzhiyun rc = 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
252*4882a593Smuzhiyun "workaround for bug 35388 is %sabled\n",
253*4882a593Smuzhiyun nic_data->workaround_35388 ? "en" : "dis");
254*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
255*4882a593Smuzhiyun "workaround for bug 61265 is %sabled\n",
256*4882a593Smuzhiyun nic_data->workaround_61265 ? "en" : "dis");
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return rc;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
efx_ef10_process_timer_config(struct efx_nic * efx,const efx_dword_t * data)261*4882a593Smuzhiyun static void efx_ef10_process_timer_config(struct efx_nic *efx,
262*4882a593Smuzhiyun const efx_dword_t *data)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun unsigned int max_count;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (EFX_EF10_WORKAROUND_61265(efx)) {
267*4882a593Smuzhiyun efx->timer_quantum_ns = MCDI_DWORD(data,
268*4882a593Smuzhiyun GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_STEP_NS);
269*4882a593Smuzhiyun efx->timer_max_ns = MCDI_DWORD(data,
270*4882a593Smuzhiyun GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_MAX_NS);
271*4882a593Smuzhiyun } else if (EFX_EF10_WORKAROUND_35388(efx)) {
272*4882a593Smuzhiyun efx->timer_quantum_ns = MCDI_DWORD(data,
273*4882a593Smuzhiyun GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_NS_PER_COUNT);
274*4882a593Smuzhiyun max_count = MCDI_DWORD(data,
275*4882a593Smuzhiyun GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_MAX_COUNT);
276*4882a593Smuzhiyun efx->timer_max_ns = max_count * efx->timer_quantum_ns;
277*4882a593Smuzhiyun } else {
278*4882a593Smuzhiyun efx->timer_quantum_ns = MCDI_DWORD(data,
279*4882a593Smuzhiyun GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_NS_PER_COUNT);
280*4882a593Smuzhiyun max_count = MCDI_DWORD(data,
281*4882a593Smuzhiyun GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_MAX_COUNT);
282*4882a593Smuzhiyun efx->timer_max_ns = max_count * efx->timer_quantum_ns;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
286*4882a593Smuzhiyun "got timer properties from MC: quantum %u ns; max %u ns\n",
287*4882a593Smuzhiyun efx->timer_quantum_ns, efx->timer_max_ns);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
efx_ef10_get_timer_config(struct efx_nic * efx)290*4882a593Smuzhiyun static int efx_ef10_get_timer_config(struct efx_nic *efx)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_LEN);
293*4882a593Smuzhiyun int rc;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun rc = efx_ef10_get_timer_workarounds(efx);
296*4882a593Smuzhiyun if (rc)
297*4882a593Smuzhiyun return rc;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun rc = efx_mcdi_rpc_quiet(efx, MC_CMD_GET_EVQ_TMR_PROPERTIES, NULL, 0,
300*4882a593Smuzhiyun outbuf, sizeof(outbuf), NULL);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (rc == 0) {
303*4882a593Smuzhiyun efx_ef10_process_timer_config(efx, outbuf);
304*4882a593Smuzhiyun } else if (rc == -ENOSYS || rc == -EPERM) {
305*4882a593Smuzhiyun /* Not available - fall back to Huntington defaults. */
306*4882a593Smuzhiyun unsigned int quantum;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun rc = efx_ef10_get_sysclk_freq(efx);
309*4882a593Smuzhiyun if (rc < 0)
310*4882a593Smuzhiyun return rc;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun quantum = 1536000 / rc; /* 1536 cycles */
313*4882a593Smuzhiyun efx->timer_quantum_ns = quantum;
314*4882a593Smuzhiyun efx->timer_max_ns = efx->type->timer_period_max * quantum;
315*4882a593Smuzhiyun rc = 0;
316*4882a593Smuzhiyun } else {
317*4882a593Smuzhiyun efx_mcdi_display_error(efx, MC_CMD_GET_EVQ_TMR_PROPERTIES,
318*4882a593Smuzhiyun MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_LEN,
319*4882a593Smuzhiyun NULL, 0, rc);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return rc;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
efx_ef10_get_mac_address_pf(struct efx_nic * efx,u8 * mac_address)325*4882a593Smuzhiyun static int efx_ef10_get_mac_address_pf(struct efx_nic *efx, u8 *mac_address)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_GET_MAC_ADDRESSES_OUT_LEN);
328*4882a593Smuzhiyun size_t outlen;
329*4882a593Smuzhiyun int rc;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun BUILD_BUG_ON(MC_CMD_GET_MAC_ADDRESSES_IN_LEN != 0);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_GET_MAC_ADDRESSES, NULL, 0,
334*4882a593Smuzhiyun outbuf, sizeof(outbuf), &outlen);
335*4882a593Smuzhiyun if (rc)
336*4882a593Smuzhiyun return rc;
337*4882a593Smuzhiyun if (outlen < MC_CMD_GET_MAC_ADDRESSES_OUT_LEN)
338*4882a593Smuzhiyun return -EIO;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun ether_addr_copy(mac_address,
341*4882a593Smuzhiyun MCDI_PTR(outbuf, GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE));
342*4882a593Smuzhiyun return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
efx_ef10_get_mac_address_vf(struct efx_nic * efx,u8 * mac_address)345*4882a593Smuzhiyun static int efx_ef10_get_mac_address_vf(struct efx_nic *efx, u8 *mac_address)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_LEN);
348*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMAX);
349*4882a593Smuzhiyun size_t outlen;
350*4882a593Smuzhiyun int num_addrs, rc;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID,
353*4882a593Smuzhiyun EVB_PORT_ID_ASSIGNED);
354*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_VPORT_GET_MAC_ADDRESSES, inbuf,
355*4882a593Smuzhiyun sizeof(inbuf), outbuf, sizeof(outbuf), &outlen);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (rc)
358*4882a593Smuzhiyun return rc;
359*4882a593Smuzhiyun if (outlen < MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMIN)
360*4882a593Smuzhiyun return -EIO;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun num_addrs = MCDI_DWORD(outbuf,
363*4882a593Smuzhiyun VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun WARN_ON(num_addrs != 1);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun ether_addr_copy(mac_address,
368*4882a593Smuzhiyun MCDI_PTR(outbuf, VPORT_GET_MAC_ADDRESSES_OUT_MACADDR));
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
efx_ef10_show_link_control_flag(struct device * dev,struct device_attribute * attr,char * buf)373*4882a593Smuzhiyun static ssize_t efx_ef10_show_link_control_flag(struct device *dev,
374*4882a593Smuzhiyun struct device_attribute *attr,
375*4882a593Smuzhiyun char *buf)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun struct efx_nic *efx = dev_get_drvdata(dev);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return sprintf(buf, "%d\n",
380*4882a593Smuzhiyun ((efx->mcdi->fn_flags) &
381*4882a593Smuzhiyun (1 << MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_LINKCTRL))
382*4882a593Smuzhiyun ? 1 : 0);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
efx_ef10_show_primary_flag(struct device * dev,struct device_attribute * attr,char * buf)385*4882a593Smuzhiyun static ssize_t efx_ef10_show_primary_flag(struct device *dev,
386*4882a593Smuzhiyun struct device_attribute *attr,
387*4882a593Smuzhiyun char *buf)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct efx_nic *efx = dev_get_drvdata(dev);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return sprintf(buf, "%d\n",
392*4882a593Smuzhiyun ((efx->mcdi->fn_flags) &
393*4882a593Smuzhiyun (1 << MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_PRIMARY))
394*4882a593Smuzhiyun ? 1 : 0);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
efx_ef10_find_vlan(struct efx_nic * efx,u16 vid)397*4882a593Smuzhiyun static struct efx_ef10_vlan *efx_ef10_find_vlan(struct efx_nic *efx, u16 vid)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
400*4882a593Smuzhiyun struct efx_ef10_vlan *vlan;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun WARN_ON(!mutex_is_locked(&nic_data->vlan_lock));
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun list_for_each_entry(vlan, &nic_data->vlan_list, list) {
405*4882a593Smuzhiyun if (vlan->vid == vid)
406*4882a593Smuzhiyun return vlan;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return NULL;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
efx_ef10_add_vlan(struct efx_nic * efx,u16 vid)412*4882a593Smuzhiyun static int efx_ef10_add_vlan(struct efx_nic *efx, u16 vid)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
415*4882a593Smuzhiyun struct efx_ef10_vlan *vlan;
416*4882a593Smuzhiyun int rc;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun mutex_lock(&nic_data->vlan_lock);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun vlan = efx_ef10_find_vlan(efx, vid);
421*4882a593Smuzhiyun if (vlan) {
422*4882a593Smuzhiyun /* We add VID 0 on init. 8021q adds it on module init
423*4882a593Smuzhiyun * for all interfaces with VLAN filtring feature.
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun if (vid == 0)
426*4882a593Smuzhiyun goto done_unlock;
427*4882a593Smuzhiyun netif_warn(efx, drv, efx->net_dev,
428*4882a593Smuzhiyun "VLAN %u already added\n", vid);
429*4882a593Smuzhiyun rc = -EALREADY;
430*4882a593Smuzhiyun goto fail_exist;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun rc = -ENOMEM;
434*4882a593Smuzhiyun vlan = kzalloc(sizeof(*vlan), GFP_KERNEL);
435*4882a593Smuzhiyun if (!vlan)
436*4882a593Smuzhiyun goto fail_alloc;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun vlan->vid = vid;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun list_add_tail(&vlan->list, &nic_data->vlan_list);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun if (efx->filter_state) {
443*4882a593Smuzhiyun mutex_lock(&efx->mac_lock);
444*4882a593Smuzhiyun down_write(&efx->filter_sem);
445*4882a593Smuzhiyun rc = efx_mcdi_filter_add_vlan(efx, vlan->vid);
446*4882a593Smuzhiyun up_write(&efx->filter_sem);
447*4882a593Smuzhiyun mutex_unlock(&efx->mac_lock);
448*4882a593Smuzhiyun if (rc)
449*4882a593Smuzhiyun goto fail_filter_add_vlan;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun done_unlock:
453*4882a593Smuzhiyun mutex_unlock(&nic_data->vlan_lock);
454*4882a593Smuzhiyun return 0;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun fail_filter_add_vlan:
457*4882a593Smuzhiyun list_del(&vlan->list);
458*4882a593Smuzhiyun kfree(vlan);
459*4882a593Smuzhiyun fail_alloc:
460*4882a593Smuzhiyun fail_exist:
461*4882a593Smuzhiyun mutex_unlock(&nic_data->vlan_lock);
462*4882a593Smuzhiyun return rc;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
efx_ef10_del_vlan_internal(struct efx_nic * efx,struct efx_ef10_vlan * vlan)465*4882a593Smuzhiyun static void efx_ef10_del_vlan_internal(struct efx_nic *efx,
466*4882a593Smuzhiyun struct efx_ef10_vlan *vlan)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun WARN_ON(!mutex_is_locked(&nic_data->vlan_lock));
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (efx->filter_state) {
473*4882a593Smuzhiyun down_write(&efx->filter_sem);
474*4882a593Smuzhiyun efx_mcdi_filter_del_vlan(efx, vlan->vid);
475*4882a593Smuzhiyun up_write(&efx->filter_sem);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun list_del(&vlan->list);
479*4882a593Smuzhiyun kfree(vlan);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
efx_ef10_del_vlan(struct efx_nic * efx,u16 vid)482*4882a593Smuzhiyun static int efx_ef10_del_vlan(struct efx_nic *efx, u16 vid)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
485*4882a593Smuzhiyun struct efx_ef10_vlan *vlan;
486*4882a593Smuzhiyun int rc = 0;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* 8021q removes VID 0 on module unload for all interfaces
489*4882a593Smuzhiyun * with VLAN filtering feature. We need to keep it to receive
490*4882a593Smuzhiyun * untagged traffic.
491*4882a593Smuzhiyun */
492*4882a593Smuzhiyun if (vid == 0)
493*4882a593Smuzhiyun return 0;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun mutex_lock(&nic_data->vlan_lock);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun vlan = efx_ef10_find_vlan(efx, vid);
498*4882a593Smuzhiyun if (!vlan) {
499*4882a593Smuzhiyun netif_err(efx, drv, efx->net_dev,
500*4882a593Smuzhiyun "VLAN %u to be deleted not found\n", vid);
501*4882a593Smuzhiyun rc = -ENOENT;
502*4882a593Smuzhiyun } else {
503*4882a593Smuzhiyun efx_ef10_del_vlan_internal(efx, vlan);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun mutex_unlock(&nic_data->vlan_lock);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun return rc;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
efx_ef10_cleanup_vlans(struct efx_nic * efx)511*4882a593Smuzhiyun static void efx_ef10_cleanup_vlans(struct efx_nic *efx)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
514*4882a593Smuzhiyun struct efx_ef10_vlan *vlan, *next_vlan;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun mutex_lock(&nic_data->vlan_lock);
517*4882a593Smuzhiyun list_for_each_entry_safe(vlan, next_vlan, &nic_data->vlan_list, list)
518*4882a593Smuzhiyun efx_ef10_del_vlan_internal(efx, vlan);
519*4882a593Smuzhiyun mutex_unlock(&nic_data->vlan_lock);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun static DEVICE_ATTR(link_control_flag, 0444, efx_ef10_show_link_control_flag,
523*4882a593Smuzhiyun NULL);
524*4882a593Smuzhiyun static DEVICE_ATTR(primary_flag, 0444, efx_ef10_show_primary_flag, NULL);
525*4882a593Smuzhiyun
efx_ef10_probe(struct efx_nic * efx)526*4882a593Smuzhiyun static int efx_ef10_probe(struct efx_nic *efx)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data;
529*4882a593Smuzhiyun int i, rc;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
532*4882a593Smuzhiyun if (!nic_data)
533*4882a593Smuzhiyun return -ENOMEM;
534*4882a593Smuzhiyun efx->nic_data = nic_data;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* we assume later that we can copy from this buffer in dwords */
537*4882a593Smuzhiyun BUILD_BUG_ON(MCDI_CTL_SDU_LEN_MAX_V2 % 4);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun rc = efx_nic_alloc_buffer(efx, &nic_data->mcdi_buf,
540*4882a593Smuzhiyun 8 + MCDI_CTL_SDU_LEN_MAX_V2, GFP_KERNEL);
541*4882a593Smuzhiyun if (rc)
542*4882a593Smuzhiyun goto fail1;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* Get the MC's warm boot count. In case it's rebooting right
545*4882a593Smuzhiyun * now, be prepared to retry.
546*4882a593Smuzhiyun */
547*4882a593Smuzhiyun i = 0;
548*4882a593Smuzhiyun for (;;) {
549*4882a593Smuzhiyun rc = efx_ef10_get_warm_boot_count(efx);
550*4882a593Smuzhiyun if (rc >= 0)
551*4882a593Smuzhiyun break;
552*4882a593Smuzhiyun if (++i == 5)
553*4882a593Smuzhiyun goto fail2;
554*4882a593Smuzhiyun ssleep(1);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun nic_data->warm_boot_count = rc;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* In case we're recovering from a crash (kexec), we want to
559*4882a593Smuzhiyun * cancel any outstanding request by the previous user of this
560*4882a593Smuzhiyun * function. We send a special message using the least
561*4882a593Smuzhiyun * significant bits of the 'high' (doorbell) register.
562*4882a593Smuzhiyun */
563*4882a593Smuzhiyun _efx_writed(efx, cpu_to_le32(1), ER_DZ_MC_DB_HWRD);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun rc = efx_mcdi_init(efx);
566*4882a593Smuzhiyun if (rc)
567*4882a593Smuzhiyun goto fail2;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun mutex_init(&nic_data->udp_tunnels_lock);
570*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(nic_data->udp_tunnels); ++i)
571*4882a593Smuzhiyun nic_data->udp_tunnels[i].type =
572*4882a593Smuzhiyun TUNNEL_ENCAP_UDP_PORT_ENTRY_INVALID;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* Reset (most) configuration for this function */
575*4882a593Smuzhiyun rc = efx_mcdi_reset(efx, RESET_TYPE_ALL);
576*4882a593Smuzhiyun if (rc)
577*4882a593Smuzhiyun goto fail3;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* Enable event logging */
580*4882a593Smuzhiyun rc = efx_mcdi_log_ctrl(efx, true, false, 0);
581*4882a593Smuzhiyun if (rc)
582*4882a593Smuzhiyun goto fail3;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun rc = device_create_file(&efx->pci_dev->dev,
585*4882a593Smuzhiyun &dev_attr_link_control_flag);
586*4882a593Smuzhiyun if (rc)
587*4882a593Smuzhiyun goto fail3;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun rc = device_create_file(&efx->pci_dev->dev, &dev_attr_primary_flag);
590*4882a593Smuzhiyun if (rc)
591*4882a593Smuzhiyun goto fail4;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun rc = efx_get_pf_index(efx, &nic_data->pf_index);
594*4882a593Smuzhiyun if (rc)
595*4882a593Smuzhiyun goto fail5;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun rc = efx_ef10_init_datapath_caps(efx);
598*4882a593Smuzhiyun if (rc < 0)
599*4882a593Smuzhiyun goto fail5;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun efx_ef10_read_licensed_features(efx);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* We can have one VI for each vi_stride-byte region.
604*4882a593Smuzhiyun * However, until we use TX option descriptors we need up to four
605*4882a593Smuzhiyun * TX queues per channel for different checksumming combinations.
606*4882a593Smuzhiyun */
607*4882a593Smuzhiyun if (nic_data->datapath_caps &
608*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_LBN))
609*4882a593Smuzhiyun efx->tx_queues_per_channel = 4;
610*4882a593Smuzhiyun else
611*4882a593Smuzhiyun efx->tx_queues_per_channel = 2;
612*4882a593Smuzhiyun efx->max_vis = efx_ef10_mem_map_size(efx) / efx->vi_stride;
613*4882a593Smuzhiyun if (!efx->max_vis) {
614*4882a593Smuzhiyun netif_err(efx, drv, efx->net_dev, "error determining max VIs\n");
615*4882a593Smuzhiyun rc = -EIO;
616*4882a593Smuzhiyun goto fail5;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun efx->max_channels = min_t(unsigned int, EFX_MAX_CHANNELS,
619*4882a593Smuzhiyun efx->max_vis / efx->tx_queues_per_channel);
620*4882a593Smuzhiyun efx->max_tx_channels = efx->max_channels;
621*4882a593Smuzhiyun if (WARN_ON(efx->max_channels == 0)) {
622*4882a593Smuzhiyun rc = -EIO;
623*4882a593Smuzhiyun goto fail5;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun efx->rx_packet_len_offset =
627*4882a593Smuzhiyun ES_DZ_RX_PREFIX_PKTLEN_OFST - ES_DZ_RX_PREFIX_SIZE;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (nic_data->datapath_caps &
630*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_LBN))
631*4882a593Smuzhiyun efx->net_dev->hw_features |= NETIF_F_RXFCS;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun rc = efx_mcdi_port_get_number(efx);
634*4882a593Smuzhiyun if (rc < 0)
635*4882a593Smuzhiyun goto fail5;
636*4882a593Smuzhiyun efx->port_num = rc;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun rc = efx->type->get_mac_address(efx, efx->net_dev->perm_addr);
639*4882a593Smuzhiyun if (rc)
640*4882a593Smuzhiyun goto fail5;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun rc = efx_ef10_get_timer_config(efx);
643*4882a593Smuzhiyun if (rc < 0)
644*4882a593Smuzhiyun goto fail5;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun rc = efx_mcdi_mon_probe(efx);
647*4882a593Smuzhiyun if (rc && rc != -EPERM)
648*4882a593Smuzhiyun goto fail5;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun efx_ptp_defer_probe_with_channel(efx);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
653*4882a593Smuzhiyun if ((efx->pci_dev->physfn) && (!efx->pci_dev->is_physfn)) {
654*4882a593Smuzhiyun struct pci_dev *pci_dev_pf = efx->pci_dev->physfn;
655*4882a593Smuzhiyun struct efx_nic *efx_pf = pci_get_drvdata(pci_dev_pf);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun efx_pf->type->get_mac_address(efx_pf, nic_data->port_id);
658*4882a593Smuzhiyun } else
659*4882a593Smuzhiyun #endif
660*4882a593Smuzhiyun ether_addr_copy(nic_data->port_id, efx->net_dev->perm_addr);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun INIT_LIST_HEAD(&nic_data->vlan_list);
663*4882a593Smuzhiyun mutex_init(&nic_data->vlan_lock);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* Add unspecified VID to support VLAN filtering being disabled */
666*4882a593Smuzhiyun rc = efx_ef10_add_vlan(efx, EFX_FILTER_VID_UNSPEC);
667*4882a593Smuzhiyun if (rc)
668*4882a593Smuzhiyun goto fail_add_vid_unspec;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* If VLAN filtering is enabled, we need VID 0 to get untagged
671*4882a593Smuzhiyun * traffic. It is added automatically if 8021q module is loaded,
672*4882a593Smuzhiyun * but we can't rely on it since module may be not loaded.
673*4882a593Smuzhiyun */
674*4882a593Smuzhiyun rc = efx_ef10_add_vlan(efx, 0);
675*4882a593Smuzhiyun if (rc)
676*4882a593Smuzhiyun goto fail_add_vid_0;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (nic_data->datapath_caps &
679*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_LBN) &&
680*4882a593Smuzhiyun efx->mcdi->fn_flags &
681*4882a593Smuzhiyun (1 << MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_TRUSTED))
682*4882a593Smuzhiyun efx->net_dev->udp_tunnel_nic_info = &efx_ef10_udp_tunnels;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun return 0;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun fail_add_vid_0:
687*4882a593Smuzhiyun efx_ef10_cleanup_vlans(efx);
688*4882a593Smuzhiyun fail_add_vid_unspec:
689*4882a593Smuzhiyun mutex_destroy(&nic_data->vlan_lock);
690*4882a593Smuzhiyun efx_ptp_remove(efx);
691*4882a593Smuzhiyun efx_mcdi_mon_remove(efx);
692*4882a593Smuzhiyun fail5:
693*4882a593Smuzhiyun device_remove_file(&efx->pci_dev->dev, &dev_attr_primary_flag);
694*4882a593Smuzhiyun fail4:
695*4882a593Smuzhiyun device_remove_file(&efx->pci_dev->dev, &dev_attr_link_control_flag);
696*4882a593Smuzhiyun fail3:
697*4882a593Smuzhiyun efx_mcdi_detach(efx);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun mutex_lock(&nic_data->udp_tunnels_lock);
700*4882a593Smuzhiyun memset(nic_data->udp_tunnels, 0, sizeof(nic_data->udp_tunnels));
701*4882a593Smuzhiyun (void)efx_ef10_set_udp_tnl_ports(efx, true);
702*4882a593Smuzhiyun mutex_unlock(&nic_data->udp_tunnels_lock);
703*4882a593Smuzhiyun mutex_destroy(&nic_data->udp_tunnels_lock);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun efx_mcdi_fini(efx);
706*4882a593Smuzhiyun fail2:
707*4882a593Smuzhiyun efx_nic_free_buffer(efx, &nic_data->mcdi_buf);
708*4882a593Smuzhiyun fail1:
709*4882a593Smuzhiyun kfree(nic_data);
710*4882a593Smuzhiyun efx->nic_data = NULL;
711*4882a593Smuzhiyun return rc;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun #ifdef EFX_USE_PIO
715*4882a593Smuzhiyun
efx_ef10_free_piobufs(struct efx_nic * efx)716*4882a593Smuzhiyun static void efx_ef10_free_piobufs(struct efx_nic *efx)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
719*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_FREE_PIOBUF_IN_LEN);
720*4882a593Smuzhiyun unsigned int i;
721*4882a593Smuzhiyun int rc;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun BUILD_BUG_ON(MC_CMD_FREE_PIOBUF_OUT_LEN != 0);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun for (i = 0; i < nic_data->n_piobufs; i++) {
726*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, FREE_PIOBUF_IN_PIOBUF_HANDLE,
727*4882a593Smuzhiyun nic_data->piobuf_handle[i]);
728*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_FREE_PIOBUF, inbuf, sizeof(inbuf),
729*4882a593Smuzhiyun NULL, 0, NULL);
730*4882a593Smuzhiyun WARN_ON(rc);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun nic_data->n_piobufs = 0;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
efx_ef10_alloc_piobufs(struct efx_nic * efx,unsigned int n)736*4882a593Smuzhiyun static int efx_ef10_alloc_piobufs(struct efx_nic *efx, unsigned int n)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
739*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_ALLOC_PIOBUF_OUT_LEN);
740*4882a593Smuzhiyun unsigned int i;
741*4882a593Smuzhiyun size_t outlen;
742*4882a593Smuzhiyun int rc = 0;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun BUILD_BUG_ON(MC_CMD_ALLOC_PIOBUF_IN_LEN != 0);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun for (i = 0; i < n; i++) {
747*4882a593Smuzhiyun rc = efx_mcdi_rpc_quiet(efx, MC_CMD_ALLOC_PIOBUF, NULL, 0,
748*4882a593Smuzhiyun outbuf, sizeof(outbuf), &outlen);
749*4882a593Smuzhiyun if (rc) {
750*4882a593Smuzhiyun /* Don't display the MC error if we didn't have space
751*4882a593Smuzhiyun * for a VF.
752*4882a593Smuzhiyun */
753*4882a593Smuzhiyun if (!(efx_ef10_is_vf(efx) && rc == -ENOSPC))
754*4882a593Smuzhiyun efx_mcdi_display_error(efx, MC_CMD_ALLOC_PIOBUF,
755*4882a593Smuzhiyun 0, outbuf, outlen, rc);
756*4882a593Smuzhiyun break;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun if (outlen < MC_CMD_ALLOC_PIOBUF_OUT_LEN) {
759*4882a593Smuzhiyun rc = -EIO;
760*4882a593Smuzhiyun break;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun nic_data->piobuf_handle[i] =
763*4882a593Smuzhiyun MCDI_DWORD(outbuf, ALLOC_PIOBUF_OUT_PIOBUF_HANDLE);
764*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
765*4882a593Smuzhiyun "allocated PIO buffer %u handle %x\n", i,
766*4882a593Smuzhiyun nic_data->piobuf_handle[i]);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun nic_data->n_piobufs = i;
770*4882a593Smuzhiyun if (rc)
771*4882a593Smuzhiyun efx_ef10_free_piobufs(efx);
772*4882a593Smuzhiyun return rc;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
efx_ef10_link_piobufs(struct efx_nic * efx)775*4882a593Smuzhiyun static int efx_ef10_link_piobufs(struct efx_nic *efx)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
778*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_LINK_PIOBUF_IN_LEN);
779*4882a593Smuzhiyun struct efx_channel *channel;
780*4882a593Smuzhiyun struct efx_tx_queue *tx_queue;
781*4882a593Smuzhiyun unsigned int offset, index;
782*4882a593Smuzhiyun int rc;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun BUILD_BUG_ON(MC_CMD_LINK_PIOBUF_OUT_LEN != 0);
785*4882a593Smuzhiyun BUILD_BUG_ON(MC_CMD_UNLINK_PIOBUF_OUT_LEN != 0);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /* Link a buffer to each VI in the write-combining mapping */
788*4882a593Smuzhiyun for (index = 0; index < nic_data->n_piobufs; ++index) {
789*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, LINK_PIOBUF_IN_PIOBUF_HANDLE,
790*4882a593Smuzhiyun nic_data->piobuf_handle[index]);
791*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, LINK_PIOBUF_IN_TXQ_INSTANCE,
792*4882a593Smuzhiyun nic_data->pio_write_vi_base + index);
793*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_LINK_PIOBUF,
794*4882a593Smuzhiyun inbuf, MC_CMD_LINK_PIOBUF_IN_LEN,
795*4882a593Smuzhiyun NULL, 0, NULL);
796*4882a593Smuzhiyun if (rc) {
797*4882a593Smuzhiyun netif_err(efx, drv, efx->net_dev,
798*4882a593Smuzhiyun "failed to link VI %u to PIO buffer %u (%d)\n",
799*4882a593Smuzhiyun nic_data->pio_write_vi_base + index, index,
800*4882a593Smuzhiyun rc);
801*4882a593Smuzhiyun goto fail;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
804*4882a593Smuzhiyun "linked VI %u to PIO buffer %u\n",
805*4882a593Smuzhiyun nic_data->pio_write_vi_base + index, index);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* Link a buffer to each TX queue */
809*4882a593Smuzhiyun efx_for_each_channel(channel, efx) {
810*4882a593Smuzhiyun /* Extra channels, even those with TXQs (PTP), do not require
811*4882a593Smuzhiyun * PIO resources.
812*4882a593Smuzhiyun */
813*4882a593Smuzhiyun if (!channel->type->want_pio ||
814*4882a593Smuzhiyun channel->channel >= efx->xdp_channel_offset)
815*4882a593Smuzhiyun continue;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun efx_for_each_channel_tx_queue(tx_queue, channel) {
818*4882a593Smuzhiyun /* We assign the PIO buffers to queues in
819*4882a593Smuzhiyun * reverse order to allow for the following
820*4882a593Smuzhiyun * special case.
821*4882a593Smuzhiyun */
822*4882a593Smuzhiyun offset = ((efx->tx_channel_offset + efx->n_tx_channels -
823*4882a593Smuzhiyun tx_queue->channel->channel - 1) *
824*4882a593Smuzhiyun efx_piobuf_size);
825*4882a593Smuzhiyun index = offset / nic_data->piobuf_size;
826*4882a593Smuzhiyun offset = offset % nic_data->piobuf_size;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /* When the host page size is 4K, the first
829*4882a593Smuzhiyun * host page in the WC mapping may be within
830*4882a593Smuzhiyun * the same VI page as the last TX queue. We
831*4882a593Smuzhiyun * can only link one buffer to each VI.
832*4882a593Smuzhiyun */
833*4882a593Smuzhiyun if (tx_queue->queue == nic_data->pio_write_vi_base) {
834*4882a593Smuzhiyun BUG_ON(index != 0);
835*4882a593Smuzhiyun rc = 0;
836*4882a593Smuzhiyun } else {
837*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf,
838*4882a593Smuzhiyun LINK_PIOBUF_IN_PIOBUF_HANDLE,
839*4882a593Smuzhiyun nic_data->piobuf_handle[index]);
840*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf,
841*4882a593Smuzhiyun LINK_PIOBUF_IN_TXQ_INSTANCE,
842*4882a593Smuzhiyun tx_queue->queue);
843*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_LINK_PIOBUF,
844*4882a593Smuzhiyun inbuf, MC_CMD_LINK_PIOBUF_IN_LEN,
845*4882a593Smuzhiyun NULL, 0, NULL);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (rc) {
849*4882a593Smuzhiyun /* This is non-fatal; the TX path just
850*4882a593Smuzhiyun * won't use PIO for this queue
851*4882a593Smuzhiyun */
852*4882a593Smuzhiyun netif_err(efx, drv, efx->net_dev,
853*4882a593Smuzhiyun "failed to link VI %u to PIO buffer %u (%d)\n",
854*4882a593Smuzhiyun tx_queue->queue, index, rc);
855*4882a593Smuzhiyun tx_queue->piobuf = NULL;
856*4882a593Smuzhiyun } else {
857*4882a593Smuzhiyun tx_queue->piobuf =
858*4882a593Smuzhiyun nic_data->pio_write_base +
859*4882a593Smuzhiyun index * efx->vi_stride + offset;
860*4882a593Smuzhiyun tx_queue->piobuf_offset = offset;
861*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
862*4882a593Smuzhiyun "linked VI %u to PIO buffer %u offset %x addr %p\n",
863*4882a593Smuzhiyun tx_queue->queue, index,
864*4882a593Smuzhiyun tx_queue->piobuf_offset,
865*4882a593Smuzhiyun tx_queue->piobuf);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun return 0;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun fail:
873*4882a593Smuzhiyun /* inbuf was defined for MC_CMD_LINK_PIOBUF. We can use the same
874*4882a593Smuzhiyun * buffer for MC_CMD_UNLINK_PIOBUF because it's shorter.
875*4882a593Smuzhiyun */
876*4882a593Smuzhiyun BUILD_BUG_ON(MC_CMD_LINK_PIOBUF_IN_LEN < MC_CMD_UNLINK_PIOBUF_IN_LEN);
877*4882a593Smuzhiyun while (index--) {
878*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, UNLINK_PIOBUF_IN_TXQ_INSTANCE,
879*4882a593Smuzhiyun nic_data->pio_write_vi_base + index);
880*4882a593Smuzhiyun efx_mcdi_rpc(efx, MC_CMD_UNLINK_PIOBUF,
881*4882a593Smuzhiyun inbuf, MC_CMD_UNLINK_PIOBUF_IN_LEN,
882*4882a593Smuzhiyun NULL, 0, NULL);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun return rc;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
efx_ef10_forget_old_piobufs(struct efx_nic * efx)887*4882a593Smuzhiyun static void efx_ef10_forget_old_piobufs(struct efx_nic *efx)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun struct efx_channel *channel;
890*4882a593Smuzhiyun struct efx_tx_queue *tx_queue;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* All our existing PIO buffers went away */
893*4882a593Smuzhiyun efx_for_each_channel(channel, efx)
894*4882a593Smuzhiyun efx_for_each_channel_tx_queue(tx_queue, channel)
895*4882a593Smuzhiyun tx_queue->piobuf = NULL;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun #else /* !EFX_USE_PIO */
899*4882a593Smuzhiyun
efx_ef10_alloc_piobufs(struct efx_nic * efx,unsigned int n)900*4882a593Smuzhiyun static int efx_ef10_alloc_piobufs(struct efx_nic *efx, unsigned int n)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun return n == 0 ? 0 : -ENOBUFS;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
efx_ef10_link_piobufs(struct efx_nic * efx)905*4882a593Smuzhiyun static int efx_ef10_link_piobufs(struct efx_nic *efx)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun return 0;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
efx_ef10_free_piobufs(struct efx_nic * efx)910*4882a593Smuzhiyun static void efx_ef10_free_piobufs(struct efx_nic *efx)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
efx_ef10_forget_old_piobufs(struct efx_nic * efx)914*4882a593Smuzhiyun static void efx_ef10_forget_old_piobufs(struct efx_nic *efx)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun #endif /* EFX_USE_PIO */
919*4882a593Smuzhiyun
efx_ef10_remove(struct efx_nic * efx)920*4882a593Smuzhiyun static void efx_ef10_remove(struct efx_nic *efx)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
923*4882a593Smuzhiyun int rc;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
926*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data_pf;
927*4882a593Smuzhiyun struct pci_dev *pci_dev_pf;
928*4882a593Smuzhiyun struct efx_nic *efx_pf;
929*4882a593Smuzhiyun struct ef10_vf *vf;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (efx->pci_dev->is_virtfn) {
932*4882a593Smuzhiyun pci_dev_pf = efx->pci_dev->physfn;
933*4882a593Smuzhiyun if (pci_dev_pf) {
934*4882a593Smuzhiyun efx_pf = pci_get_drvdata(pci_dev_pf);
935*4882a593Smuzhiyun nic_data_pf = efx_pf->nic_data;
936*4882a593Smuzhiyun vf = nic_data_pf->vf + nic_data->vf_index;
937*4882a593Smuzhiyun vf->efx = NULL;
938*4882a593Smuzhiyun } else
939*4882a593Smuzhiyun netif_info(efx, drv, efx->net_dev,
940*4882a593Smuzhiyun "Could not get the PF id from VF\n");
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun #endif
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun efx_ef10_cleanup_vlans(efx);
945*4882a593Smuzhiyun mutex_destroy(&nic_data->vlan_lock);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun efx_ptp_remove(efx);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun efx_mcdi_mon_remove(efx);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun efx_mcdi_rx_free_indir_table(efx);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (nic_data->wc_membase)
954*4882a593Smuzhiyun iounmap(nic_data->wc_membase);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun rc = efx_mcdi_free_vis(efx);
957*4882a593Smuzhiyun WARN_ON(rc != 0);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (!nic_data->must_restore_piobufs)
960*4882a593Smuzhiyun efx_ef10_free_piobufs(efx);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun device_remove_file(&efx->pci_dev->dev, &dev_attr_primary_flag);
963*4882a593Smuzhiyun device_remove_file(&efx->pci_dev->dev, &dev_attr_link_control_flag);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun efx_mcdi_detach(efx);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun memset(nic_data->udp_tunnels, 0, sizeof(nic_data->udp_tunnels));
968*4882a593Smuzhiyun mutex_lock(&nic_data->udp_tunnels_lock);
969*4882a593Smuzhiyun (void)efx_ef10_set_udp_tnl_ports(efx, true);
970*4882a593Smuzhiyun mutex_unlock(&nic_data->udp_tunnels_lock);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun mutex_destroy(&nic_data->udp_tunnels_lock);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun efx_mcdi_fini(efx);
975*4882a593Smuzhiyun efx_nic_free_buffer(efx, &nic_data->mcdi_buf);
976*4882a593Smuzhiyun kfree(nic_data);
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
efx_ef10_probe_pf(struct efx_nic * efx)979*4882a593Smuzhiyun static int efx_ef10_probe_pf(struct efx_nic *efx)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun return efx_ef10_probe(efx);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
efx_ef10_vadaptor_query(struct efx_nic * efx,unsigned int port_id,u32 * port_flags,u32 * vadaptor_flags,unsigned int * vlan_tags)984*4882a593Smuzhiyun int efx_ef10_vadaptor_query(struct efx_nic *efx, unsigned int port_id,
985*4882a593Smuzhiyun u32 *port_flags, u32 *vadaptor_flags,
986*4882a593Smuzhiyun unsigned int *vlan_tags)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
989*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_VADAPTOR_QUERY_IN_LEN);
990*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_VADAPTOR_QUERY_OUT_LEN);
991*4882a593Smuzhiyun size_t outlen;
992*4882a593Smuzhiyun int rc;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun if (nic_data->datapath_caps &
995*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_LBN)) {
996*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, VADAPTOR_QUERY_IN_UPSTREAM_PORT_ID,
997*4882a593Smuzhiyun port_id);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_VADAPTOR_QUERY, inbuf, sizeof(inbuf),
1000*4882a593Smuzhiyun outbuf, sizeof(outbuf), &outlen);
1001*4882a593Smuzhiyun if (rc)
1002*4882a593Smuzhiyun return rc;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (outlen < sizeof(outbuf)) {
1005*4882a593Smuzhiyun rc = -EIO;
1006*4882a593Smuzhiyun return rc;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (port_flags)
1011*4882a593Smuzhiyun *port_flags = MCDI_DWORD(outbuf, VADAPTOR_QUERY_OUT_PORT_FLAGS);
1012*4882a593Smuzhiyun if (vadaptor_flags)
1013*4882a593Smuzhiyun *vadaptor_flags =
1014*4882a593Smuzhiyun MCDI_DWORD(outbuf, VADAPTOR_QUERY_OUT_VADAPTOR_FLAGS);
1015*4882a593Smuzhiyun if (vlan_tags)
1016*4882a593Smuzhiyun *vlan_tags =
1017*4882a593Smuzhiyun MCDI_DWORD(outbuf,
1018*4882a593Smuzhiyun VADAPTOR_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun return 0;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
efx_ef10_vadaptor_alloc(struct efx_nic * efx,unsigned int port_id)1023*4882a593Smuzhiyun int efx_ef10_vadaptor_alloc(struct efx_nic *efx, unsigned int port_id)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_VADAPTOR_ALLOC_IN_LEN);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID, port_id);
1028*4882a593Smuzhiyun return efx_mcdi_rpc(efx, MC_CMD_VADAPTOR_ALLOC, inbuf, sizeof(inbuf),
1029*4882a593Smuzhiyun NULL, 0, NULL);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
efx_ef10_vadaptor_free(struct efx_nic * efx,unsigned int port_id)1032*4882a593Smuzhiyun int efx_ef10_vadaptor_free(struct efx_nic *efx, unsigned int port_id)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_VADAPTOR_FREE_IN_LEN);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, VADAPTOR_FREE_IN_UPSTREAM_PORT_ID, port_id);
1037*4882a593Smuzhiyun return efx_mcdi_rpc(efx, MC_CMD_VADAPTOR_FREE, inbuf, sizeof(inbuf),
1038*4882a593Smuzhiyun NULL, 0, NULL);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
efx_ef10_vport_add_mac(struct efx_nic * efx,unsigned int port_id,u8 * mac)1041*4882a593Smuzhiyun int efx_ef10_vport_add_mac(struct efx_nic *efx,
1042*4882a593Smuzhiyun unsigned int port_id, u8 *mac)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_LEN);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID, port_id);
1047*4882a593Smuzhiyun ether_addr_copy(MCDI_PTR(inbuf, VPORT_ADD_MAC_ADDRESS_IN_MACADDR), mac);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun return efx_mcdi_rpc(efx, MC_CMD_VPORT_ADD_MAC_ADDRESS, inbuf,
1050*4882a593Smuzhiyun sizeof(inbuf), NULL, 0, NULL);
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
efx_ef10_vport_del_mac(struct efx_nic * efx,unsigned int port_id,u8 * mac)1053*4882a593Smuzhiyun int efx_ef10_vport_del_mac(struct efx_nic *efx,
1054*4882a593Smuzhiyun unsigned int port_id, u8 *mac)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_LEN);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID, port_id);
1059*4882a593Smuzhiyun ether_addr_copy(MCDI_PTR(inbuf, VPORT_DEL_MAC_ADDRESS_IN_MACADDR), mac);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return efx_mcdi_rpc(efx, MC_CMD_VPORT_DEL_MAC_ADDRESS, inbuf,
1062*4882a593Smuzhiyun sizeof(inbuf), NULL, 0, NULL);
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
efx_ef10_probe_vf(struct efx_nic * efx)1066*4882a593Smuzhiyun static int efx_ef10_probe_vf(struct efx_nic *efx)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun int rc;
1069*4882a593Smuzhiyun struct pci_dev *pci_dev_pf;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* If the parent PF has no VF data structure, it doesn't know about this
1072*4882a593Smuzhiyun * VF so fail probe. The VF needs to be re-created. This can happen
1073*4882a593Smuzhiyun * if the PF driver is unloaded while the VF is assigned to a guest.
1074*4882a593Smuzhiyun */
1075*4882a593Smuzhiyun pci_dev_pf = efx->pci_dev->physfn;
1076*4882a593Smuzhiyun if (pci_dev_pf) {
1077*4882a593Smuzhiyun struct efx_nic *efx_pf = pci_get_drvdata(pci_dev_pf);
1078*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data_pf = efx_pf->nic_data;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun if (!nic_data_pf->vf) {
1081*4882a593Smuzhiyun netif_info(efx, drv, efx->net_dev,
1082*4882a593Smuzhiyun "The VF cannot link to its parent PF; "
1083*4882a593Smuzhiyun "please destroy and re-create the VF\n");
1084*4882a593Smuzhiyun return -EBUSY;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun rc = efx_ef10_probe(efx);
1089*4882a593Smuzhiyun if (rc)
1090*4882a593Smuzhiyun return rc;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun rc = efx_ef10_get_vf_index(efx);
1093*4882a593Smuzhiyun if (rc)
1094*4882a593Smuzhiyun goto fail;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (efx->pci_dev->is_virtfn) {
1097*4882a593Smuzhiyun if (efx->pci_dev->physfn) {
1098*4882a593Smuzhiyun struct efx_nic *efx_pf =
1099*4882a593Smuzhiyun pci_get_drvdata(efx->pci_dev->physfn);
1100*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data_p = efx_pf->nic_data;
1101*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun nic_data_p->vf[nic_data->vf_index].efx = efx;
1104*4882a593Smuzhiyun nic_data_p->vf[nic_data->vf_index].pci_dev =
1105*4882a593Smuzhiyun efx->pci_dev;
1106*4882a593Smuzhiyun } else
1107*4882a593Smuzhiyun netif_info(efx, drv, efx->net_dev,
1108*4882a593Smuzhiyun "Could not get the PF id from VF\n");
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun return 0;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun fail:
1114*4882a593Smuzhiyun efx_ef10_remove(efx);
1115*4882a593Smuzhiyun return rc;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun #else
efx_ef10_probe_vf(struct efx_nic * efx)1118*4882a593Smuzhiyun static int efx_ef10_probe_vf(struct efx_nic *efx __attribute__ ((unused)))
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun return 0;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun #endif
1123*4882a593Smuzhiyun
efx_ef10_alloc_vis(struct efx_nic * efx,unsigned int min_vis,unsigned int max_vis)1124*4882a593Smuzhiyun static int efx_ef10_alloc_vis(struct efx_nic *efx,
1125*4882a593Smuzhiyun unsigned int min_vis, unsigned int max_vis)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun return efx_mcdi_alloc_vis(efx, min_vis, max_vis, &nic_data->vi_base,
1130*4882a593Smuzhiyun &nic_data->n_allocated_vis);
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun /* Note that the failure path of this function does not free
1134*4882a593Smuzhiyun * resources, as this will be done by efx_ef10_remove().
1135*4882a593Smuzhiyun */
efx_ef10_dimension_resources(struct efx_nic * efx)1136*4882a593Smuzhiyun static int efx_ef10_dimension_resources(struct efx_nic *efx)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun unsigned int min_vis = max_t(unsigned int, efx->tx_queues_per_channel,
1139*4882a593Smuzhiyun efx_separate_tx_channels ? 2 : 1);
1140*4882a593Smuzhiyun unsigned int channel_vis, pio_write_vi_base, max_vis;
1141*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1142*4882a593Smuzhiyun unsigned int uc_mem_map_size, wc_mem_map_size;
1143*4882a593Smuzhiyun void __iomem *membase;
1144*4882a593Smuzhiyun int rc;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun channel_vis = max(efx->n_channels,
1147*4882a593Smuzhiyun ((efx->n_tx_channels + efx->n_extra_tx_channels) *
1148*4882a593Smuzhiyun efx->tx_queues_per_channel) +
1149*4882a593Smuzhiyun efx->n_xdp_channels * efx->xdp_tx_per_channel);
1150*4882a593Smuzhiyun if (efx->max_vis && efx->max_vis < channel_vis) {
1151*4882a593Smuzhiyun netif_dbg(efx, drv, efx->net_dev,
1152*4882a593Smuzhiyun "Reducing channel VIs from %u to %u\n",
1153*4882a593Smuzhiyun channel_vis, efx->max_vis);
1154*4882a593Smuzhiyun channel_vis = efx->max_vis;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun #ifdef EFX_USE_PIO
1158*4882a593Smuzhiyun /* Try to allocate PIO buffers if wanted and if the full
1159*4882a593Smuzhiyun * number of PIO buffers would be sufficient to allocate one
1160*4882a593Smuzhiyun * copy-buffer per TX channel. Failure is non-fatal, as there
1161*4882a593Smuzhiyun * are only a small number of PIO buffers shared between all
1162*4882a593Smuzhiyun * functions of the controller.
1163*4882a593Smuzhiyun */
1164*4882a593Smuzhiyun if (efx_piobuf_size != 0 &&
1165*4882a593Smuzhiyun nic_data->piobuf_size / efx_piobuf_size * EF10_TX_PIOBUF_COUNT >=
1166*4882a593Smuzhiyun efx->n_tx_channels) {
1167*4882a593Smuzhiyun unsigned int n_piobufs =
1168*4882a593Smuzhiyun DIV_ROUND_UP(efx->n_tx_channels,
1169*4882a593Smuzhiyun nic_data->piobuf_size / efx_piobuf_size);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun rc = efx_ef10_alloc_piobufs(efx, n_piobufs);
1172*4882a593Smuzhiyun if (rc == -ENOSPC)
1173*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
1174*4882a593Smuzhiyun "out of PIO buffers; cannot allocate more\n");
1175*4882a593Smuzhiyun else if (rc == -EPERM)
1176*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
1177*4882a593Smuzhiyun "not permitted to allocate PIO buffers\n");
1178*4882a593Smuzhiyun else if (rc)
1179*4882a593Smuzhiyun netif_err(efx, probe, efx->net_dev,
1180*4882a593Smuzhiyun "failed to allocate PIO buffers (%d)\n", rc);
1181*4882a593Smuzhiyun else
1182*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
1183*4882a593Smuzhiyun "allocated %u PIO buffers\n", n_piobufs);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun #else
1186*4882a593Smuzhiyun nic_data->n_piobufs = 0;
1187*4882a593Smuzhiyun #endif
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /* PIO buffers should be mapped with write-combining enabled,
1190*4882a593Smuzhiyun * and we want to make single UC and WC mappings rather than
1191*4882a593Smuzhiyun * several of each (in fact that's the only option if host
1192*4882a593Smuzhiyun * page size is >4K). So we may allocate some extra VIs just
1193*4882a593Smuzhiyun * for writing PIO buffers through.
1194*4882a593Smuzhiyun *
1195*4882a593Smuzhiyun * The UC mapping contains (channel_vis - 1) complete VIs and the
1196*4882a593Smuzhiyun * first 4K of the next VI. Then the WC mapping begins with
1197*4882a593Smuzhiyun * the remainder of this last VI.
1198*4882a593Smuzhiyun */
1199*4882a593Smuzhiyun uc_mem_map_size = PAGE_ALIGN((channel_vis - 1) * efx->vi_stride +
1200*4882a593Smuzhiyun ER_DZ_TX_PIOBUF);
1201*4882a593Smuzhiyun if (nic_data->n_piobufs) {
1202*4882a593Smuzhiyun /* pio_write_vi_base rounds down to give the number of complete
1203*4882a593Smuzhiyun * VIs inside the UC mapping.
1204*4882a593Smuzhiyun */
1205*4882a593Smuzhiyun pio_write_vi_base = uc_mem_map_size / efx->vi_stride;
1206*4882a593Smuzhiyun wc_mem_map_size = (PAGE_ALIGN((pio_write_vi_base +
1207*4882a593Smuzhiyun nic_data->n_piobufs) *
1208*4882a593Smuzhiyun efx->vi_stride) -
1209*4882a593Smuzhiyun uc_mem_map_size);
1210*4882a593Smuzhiyun max_vis = pio_write_vi_base + nic_data->n_piobufs;
1211*4882a593Smuzhiyun } else {
1212*4882a593Smuzhiyun pio_write_vi_base = 0;
1213*4882a593Smuzhiyun wc_mem_map_size = 0;
1214*4882a593Smuzhiyun max_vis = channel_vis;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /* In case the last attached driver failed to free VIs, do it now */
1218*4882a593Smuzhiyun rc = efx_mcdi_free_vis(efx);
1219*4882a593Smuzhiyun if (rc != 0)
1220*4882a593Smuzhiyun return rc;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun rc = efx_ef10_alloc_vis(efx, min_vis, max_vis);
1223*4882a593Smuzhiyun if (rc != 0)
1224*4882a593Smuzhiyun return rc;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun if (nic_data->n_allocated_vis < channel_vis) {
1227*4882a593Smuzhiyun netif_info(efx, drv, efx->net_dev,
1228*4882a593Smuzhiyun "Could not allocate enough VIs to satisfy RSS"
1229*4882a593Smuzhiyun " requirements. Performance may not be optimal.\n");
1230*4882a593Smuzhiyun /* We didn't get the VIs to populate our channels.
1231*4882a593Smuzhiyun * We could keep what we got but then we'd have more
1232*4882a593Smuzhiyun * interrupts than we need.
1233*4882a593Smuzhiyun * Instead calculate new max_channels and restart
1234*4882a593Smuzhiyun */
1235*4882a593Smuzhiyun efx->max_channels = nic_data->n_allocated_vis;
1236*4882a593Smuzhiyun efx->max_tx_channels =
1237*4882a593Smuzhiyun nic_data->n_allocated_vis / efx->tx_queues_per_channel;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun efx_mcdi_free_vis(efx);
1240*4882a593Smuzhiyun return -EAGAIN;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun /* If we didn't get enough VIs to map all the PIO buffers, free the
1244*4882a593Smuzhiyun * PIO buffers
1245*4882a593Smuzhiyun */
1246*4882a593Smuzhiyun if (nic_data->n_piobufs &&
1247*4882a593Smuzhiyun nic_data->n_allocated_vis <
1248*4882a593Smuzhiyun pio_write_vi_base + nic_data->n_piobufs) {
1249*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
1250*4882a593Smuzhiyun "%u VIs are not sufficient to map %u PIO buffers\n",
1251*4882a593Smuzhiyun nic_data->n_allocated_vis, nic_data->n_piobufs);
1252*4882a593Smuzhiyun efx_ef10_free_piobufs(efx);
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun /* Shrink the original UC mapping of the memory BAR */
1256*4882a593Smuzhiyun membase = ioremap(efx->membase_phys, uc_mem_map_size);
1257*4882a593Smuzhiyun if (!membase) {
1258*4882a593Smuzhiyun netif_err(efx, probe, efx->net_dev,
1259*4882a593Smuzhiyun "could not shrink memory BAR to %x\n",
1260*4882a593Smuzhiyun uc_mem_map_size);
1261*4882a593Smuzhiyun return -ENOMEM;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun iounmap(efx->membase);
1264*4882a593Smuzhiyun efx->membase = membase;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun /* Set up the WC mapping if needed */
1267*4882a593Smuzhiyun if (wc_mem_map_size) {
1268*4882a593Smuzhiyun nic_data->wc_membase = ioremap_wc(efx->membase_phys +
1269*4882a593Smuzhiyun uc_mem_map_size,
1270*4882a593Smuzhiyun wc_mem_map_size);
1271*4882a593Smuzhiyun if (!nic_data->wc_membase) {
1272*4882a593Smuzhiyun netif_err(efx, probe, efx->net_dev,
1273*4882a593Smuzhiyun "could not allocate WC mapping of size %x\n",
1274*4882a593Smuzhiyun wc_mem_map_size);
1275*4882a593Smuzhiyun return -ENOMEM;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun nic_data->pio_write_vi_base = pio_write_vi_base;
1278*4882a593Smuzhiyun nic_data->pio_write_base =
1279*4882a593Smuzhiyun nic_data->wc_membase +
1280*4882a593Smuzhiyun (pio_write_vi_base * efx->vi_stride + ER_DZ_TX_PIOBUF -
1281*4882a593Smuzhiyun uc_mem_map_size);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun rc = efx_ef10_link_piobufs(efx);
1284*4882a593Smuzhiyun if (rc)
1285*4882a593Smuzhiyun efx_ef10_free_piobufs(efx);
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun netif_dbg(efx, probe, efx->net_dev,
1289*4882a593Smuzhiyun "memory BAR at %pa (virtual %p+%x UC, %p+%x WC)\n",
1290*4882a593Smuzhiyun &efx->membase_phys, efx->membase, uc_mem_map_size,
1291*4882a593Smuzhiyun nic_data->wc_membase, wc_mem_map_size);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun return 0;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
efx_ef10_fini_nic(struct efx_nic * efx)1296*4882a593Smuzhiyun static void efx_ef10_fini_nic(struct efx_nic *efx)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun kfree(nic_data->mc_stats);
1301*4882a593Smuzhiyun nic_data->mc_stats = NULL;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
efx_ef10_init_nic(struct efx_nic * efx)1304*4882a593Smuzhiyun static int efx_ef10_init_nic(struct efx_nic *efx)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1307*4882a593Smuzhiyun netdev_features_t hw_enc_features = 0;
1308*4882a593Smuzhiyun int rc;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun if (nic_data->must_check_datapath_caps) {
1311*4882a593Smuzhiyun rc = efx_ef10_init_datapath_caps(efx);
1312*4882a593Smuzhiyun if (rc)
1313*4882a593Smuzhiyun return rc;
1314*4882a593Smuzhiyun nic_data->must_check_datapath_caps = false;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (efx->must_realloc_vis) {
1318*4882a593Smuzhiyun /* We cannot let the number of VIs change now */
1319*4882a593Smuzhiyun rc = efx_ef10_alloc_vis(efx, nic_data->n_allocated_vis,
1320*4882a593Smuzhiyun nic_data->n_allocated_vis);
1321*4882a593Smuzhiyun if (rc)
1322*4882a593Smuzhiyun return rc;
1323*4882a593Smuzhiyun efx->must_realloc_vis = false;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun nic_data->mc_stats = kmalloc(efx->num_mac_stats * sizeof(__le64),
1327*4882a593Smuzhiyun GFP_KERNEL);
1328*4882a593Smuzhiyun if (!nic_data->mc_stats)
1329*4882a593Smuzhiyun return -ENOMEM;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun if (nic_data->must_restore_piobufs && nic_data->n_piobufs) {
1332*4882a593Smuzhiyun rc = efx_ef10_alloc_piobufs(efx, nic_data->n_piobufs);
1333*4882a593Smuzhiyun if (rc == 0) {
1334*4882a593Smuzhiyun rc = efx_ef10_link_piobufs(efx);
1335*4882a593Smuzhiyun if (rc)
1336*4882a593Smuzhiyun efx_ef10_free_piobufs(efx);
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /* Log an error on failure, but this is non-fatal.
1340*4882a593Smuzhiyun * Permission errors are less important - we've presumably
1341*4882a593Smuzhiyun * had the PIO buffer licence removed.
1342*4882a593Smuzhiyun */
1343*4882a593Smuzhiyun if (rc == -EPERM)
1344*4882a593Smuzhiyun netif_dbg(efx, drv, efx->net_dev,
1345*4882a593Smuzhiyun "not permitted to restore PIO buffers\n");
1346*4882a593Smuzhiyun else if (rc)
1347*4882a593Smuzhiyun netif_err(efx, drv, efx->net_dev,
1348*4882a593Smuzhiyun "failed to restore PIO buffers (%d)\n", rc);
1349*4882a593Smuzhiyun nic_data->must_restore_piobufs = false;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun /* add encapsulated checksum offload features */
1353*4882a593Smuzhiyun if (efx_has_cap(efx, VXLAN_NVGRE) && !efx_ef10_is_vf(efx))
1354*4882a593Smuzhiyun hw_enc_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1355*4882a593Smuzhiyun /* add encapsulated TSO features */
1356*4882a593Smuzhiyun if (efx_has_cap(efx, TX_TSO_V2_ENCAP)) {
1357*4882a593Smuzhiyun netdev_features_t encap_tso_features;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun encap_tso_features = NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
1360*4882a593Smuzhiyun NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun hw_enc_features |= encap_tso_features | NETIF_F_TSO;
1363*4882a593Smuzhiyun efx->net_dev->features |= encap_tso_features;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun efx->net_dev->hw_enc_features = hw_enc_features;
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun /* don't fail init if RSS setup doesn't work */
1368*4882a593Smuzhiyun rc = efx->type->rx_push_rss_config(efx, false,
1369*4882a593Smuzhiyun efx->rss_context.rx_indir_table, NULL);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun return 0;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
efx_ef10_table_reset_mc_allocations(struct efx_nic * efx)1374*4882a593Smuzhiyun static void efx_ef10_table_reset_mc_allocations(struct efx_nic *efx)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1377*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
1378*4882a593Smuzhiyun unsigned int i;
1379*4882a593Smuzhiyun #endif
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun /* All our allocations have been reset */
1382*4882a593Smuzhiyun efx->must_realloc_vis = true;
1383*4882a593Smuzhiyun efx_mcdi_filter_table_reset_mc_allocations(efx);
1384*4882a593Smuzhiyun nic_data->must_restore_piobufs = true;
1385*4882a593Smuzhiyun efx_ef10_forget_old_piobufs(efx);
1386*4882a593Smuzhiyun efx->rss_context.context_id = EFX_MCDI_RSS_CONTEXT_INVALID;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /* Driver-created vswitches and vports must be re-created */
1389*4882a593Smuzhiyun nic_data->must_probe_vswitching = true;
1390*4882a593Smuzhiyun efx->vport_id = EVB_PORT_ID_ASSIGNED;
1391*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
1392*4882a593Smuzhiyun if (nic_data->vf)
1393*4882a593Smuzhiyun for (i = 0; i < efx->vf_count; i++)
1394*4882a593Smuzhiyun nic_data->vf[i].vport_id = 0;
1395*4882a593Smuzhiyun #endif
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
efx_ef10_map_reset_reason(enum reset_type reason)1398*4882a593Smuzhiyun static enum reset_type efx_ef10_map_reset_reason(enum reset_type reason)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun if (reason == RESET_TYPE_MC_FAILURE)
1401*4882a593Smuzhiyun return RESET_TYPE_DATAPATH;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun return efx_mcdi_map_reset_reason(reason);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
efx_ef10_map_reset_flags(u32 * flags)1406*4882a593Smuzhiyun static int efx_ef10_map_reset_flags(u32 *flags)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun enum {
1409*4882a593Smuzhiyun EF10_RESET_PORT = ((ETH_RESET_MAC | ETH_RESET_PHY) <<
1410*4882a593Smuzhiyun ETH_RESET_SHARED_SHIFT),
1411*4882a593Smuzhiyun EF10_RESET_MC = ((ETH_RESET_DMA | ETH_RESET_FILTER |
1412*4882a593Smuzhiyun ETH_RESET_OFFLOAD | ETH_RESET_MAC |
1413*4882a593Smuzhiyun ETH_RESET_PHY | ETH_RESET_MGMT) <<
1414*4882a593Smuzhiyun ETH_RESET_SHARED_SHIFT)
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* We assume for now that our PCI function is permitted to
1418*4882a593Smuzhiyun * reset everything.
1419*4882a593Smuzhiyun */
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun if ((*flags & EF10_RESET_MC) == EF10_RESET_MC) {
1422*4882a593Smuzhiyun *flags &= ~EF10_RESET_MC;
1423*4882a593Smuzhiyun return RESET_TYPE_WORLD;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if ((*flags & EF10_RESET_PORT) == EF10_RESET_PORT) {
1427*4882a593Smuzhiyun *flags &= ~EF10_RESET_PORT;
1428*4882a593Smuzhiyun return RESET_TYPE_ALL;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun /* no invisible reset implemented */
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun return -EINVAL;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
efx_ef10_reset(struct efx_nic * efx,enum reset_type reset_type)1436*4882a593Smuzhiyun static int efx_ef10_reset(struct efx_nic *efx, enum reset_type reset_type)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun int rc = efx_mcdi_reset(efx, reset_type);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun /* Unprivileged functions return -EPERM, but need to return success
1441*4882a593Smuzhiyun * here so that the datapath is brought back up.
1442*4882a593Smuzhiyun */
1443*4882a593Smuzhiyun if (reset_type == RESET_TYPE_WORLD && rc == -EPERM)
1444*4882a593Smuzhiyun rc = 0;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun /* If it was a port reset, trigger reallocation of MC resources.
1447*4882a593Smuzhiyun * Note that on an MC reset nothing needs to be done now because we'll
1448*4882a593Smuzhiyun * detect the MC reset later and handle it then.
1449*4882a593Smuzhiyun * For an FLR, we never get an MC reset event, but the MC has reset all
1450*4882a593Smuzhiyun * resources assigned to us, so we have to trigger reallocation now.
1451*4882a593Smuzhiyun */
1452*4882a593Smuzhiyun if ((reset_type == RESET_TYPE_ALL ||
1453*4882a593Smuzhiyun reset_type == RESET_TYPE_MCDI_TIMEOUT) && !rc)
1454*4882a593Smuzhiyun efx_ef10_table_reset_mc_allocations(efx);
1455*4882a593Smuzhiyun return rc;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun #define EF10_DMA_STAT(ext_name, mcdi_name) \
1459*4882a593Smuzhiyun [EF10_STAT_ ## ext_name] = \
1460*4882a593Smuzhiyun { #ext_name, 64, 8 * MC_CMD_MAC_ ## mcdi_name }
1461*4882a593Smuzhiyun #define EF10_DMA_INVIS_STAT(int_name, mcdi_name) \
1462*4882a593Smuzhiyun [EF10_STAT_ ## int_name] = \
1463*4882a593Smuzhiyun { NULL, 64, 8 * MC_CMD_MAC_ ## mcdi_name }
1464*4882a593Smuzhiyun #define EF10_OTHER_STAT(ext_name) \
1465*4882a593Smuzhiyun [EF10_STAT_ ## ext_name] = { #ext_name, 0, 0 }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun static const struct efx_hw_stat_desc efx_ef10_stat_desc[EF10_STAT_COUNT] = {
1468*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_bytes, TX_BYTES),
1469*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_packets, TX_PKTS),
1470*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_pause, TX_PAUSE_PKTS),
1471*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_control, TX_CONTROL_PKTS),
1472*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_unicast, TX_UNICAST_PKTS),
1473*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_multicast, TX_MULTICAST_PKTS),
1474*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_broadcast, TX_BROADCAST_PKTS),
1475*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_lt64, TX_LT64_PKTS),
1476*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_64, TX_64_PKTS),
1477*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_65_to_127, TX_65_TO_127_PKTS),
1478*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_128_to_255, TX_128_TO_255_PKTS),
1479*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_256_to_511, TX_256_TO_511_PKTS),
1480*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_512_to_1023, TX_512_TO_1023_PKTS),
1481*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_1024_to_15xx, TX_1024_TO_15XX_PKTS),
1482*4882a593Smuzhiyun EF10_DMA_STAT(port_tx_15xx_to_jumbo, TX_15XX_TO_JUMBO_PKTS),
1483*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_bytes, RX_BYTES),
1484*4882a593Smuzhiyun EF10_DMA_INVIS_STAT(port_rx_bytes_minus_good_bytes, RX_BAD_BYTES),
1485*4882a593Smuzhiyun EF10_OTHER_STAT(port_rx_good_bytes),
1486*4882a593Smuzhiyun EF10_OTHER_STAT(port_rx_bad_bytes),
1487*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_packets, RX_PKTS),
1488*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_good, RX_GOOD_PKTS),
1489*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_bad, RX_BAD_FCS_PKTS),
1490*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_pause, RX_PAUSE_PKTS),
1491*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_control, RX_CONTROL_PKTS),
1492*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_unicast, RX_UNICAST_PKTS),
1493*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_multicast, RX_MULTICAST_PKTS),
1494*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_broadcast, RX_BROADCAST_PKTS),
1495*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_lt64, RX_UNDERSIZE_PKTS),
1496*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_64, RX_64_PKTS),
1497*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_65_to_127, RX_65_TO_127_PKTS),
1498*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_128_to_255, RX_128_TO_255_PKTS),
1499*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_256_to_511, RX_256_TO_511_PKTS),
1500*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_512_to_1023, RX_512_TO_1023_PKTS),
1501*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_1024_to_15xx, RX_1024_TO_15XX_PKTS),
1502*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_15xx_to_jumbo, RX_15XX_TO_JUMBO_PKTS),
1503*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_gtjumbo, RX_GTJUMBO_PKTS),
1504*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_bad_gtjumbo, RX_JABBER_PKTS),
1505*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_overflow, RX_OVERFLOW_PKTS),
1506*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_align_error, RX_ALIGN_ERROR_PKTS),
1507*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_length_error, RX_LENGTH_ERROR_PKTS),
1508*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_nodesc_drops, RX_NODESC_DROPS),
1509*4882a593Smuzhiyun EFX_GENERIC_SW_STAT(rx_nodesc_trunc),
1510*4882a593Smuzhiyun EFX_GENERIC_SW_STAT(rx_noskb_drops),
1511*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_pm_trunc_bb_overflow, PM_TRUNC_BB_OVERFLOW),
1512*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_pm_discard_bb_overflow, PM_DISCARD_BB_OVERFLOW),
1513*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_pm_trunc_vfifo_full, PM_TRUNC_VFIFO_FULL),
1514*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_pm_discard_vfifo_full, PM_DISCARD_VFIFO_FULL),
1515*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_pm_trunc_qbb, PM_TRUNC_QBB),
1516*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_pm_discard_qbb, PM_DISCARD_QBB),
1517*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_pm_discard_mapping, PM_DISCARD_MAPPING),
1518*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_dp_q_disabled_packets, RXDP_Q_DISABLED_PKTS),
1519*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_dp_di_dropped_packets, RXDP_DI_DROPPED_PKTS),
1520*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_dp_streaming_packets, RXDP_STREAMING_PKTS),
1521*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_dp_hlb_fetch, RXDP_HLB_FETCH_CONDITIONS),
1522*4882a593Smuzhiyun EF10_DMA_STAT(port_rx_dp_hlb_wait, RXDP_HLB_WAIT_CONDITIONS),
1523*4882a593Smuzhiyun EF10_DMA_STAT(rx_unicast, VADAPTER_RX_UNICAST_PACKETS),
1524*4882a593Smuzhiyun EF10_DMA_STAT(rx_unicast_bytes, VADAPTER_RX_UNICAST_BYTES),
1525*4882a593Smuzhiyun EF10_DMA_STAT(rx_multicast, VADAPTER_RX_MULTICAST_PACKETS),
1526*4882a593Smuzhiyun EF10_DMA_STAT(rx_multicast_bytes, VADAPTER_RX_MULTICAST_BYTES),
1527*4882a593Smuzhiyun EF10_DMA_STAT(rx_broadcast, VADAPTER_RX_BROADCAST_PACKETS),
1528*4882a593Smuzhiyun EF10_DMA_STAT(rx_broadcast_bytes, VADAPTER_RX_BROADCAST_BYTES),
1529*4882a593Smuzhiyun EF10_DMA_STAT(rx_bad, VADAPTER_RX_BAD_PACKETS),
1530*4882a593Smuzhiyun EF10_DMA_STAT(rx_bad_bytes, VADAPTER_RX_BAD_BYTES),
1531*4882a593Smuzhiyun EF10_DMA_STAT(rx_overflow, VADAPTER_RX_OVERFLOW),
1532*4882a593Smuzhiyun EF10_DMA_STAT(tx_unicast, VADAPTER_TX_UNICAST_PACKETS),
1533*4882a593Smuzhiyun EF10_DMA_STAT(tx_unicast_bytes, VADAPTER_TX_UNICAST_BYTES),
1534*4882a593Smuzhiyun EF10_DMA_STAT(tx_multicast, VADAPTER_TX_MULTICAST_PACKETS),
1535*4882a593Smuzhiyun EF10_DMA_STAT(tx_multicast_bytes, VADAPTER_TX_MULTICAST_BYTES),
1536*4882a593Smuzhiyun EF10_DMA_STAT(tx_broadcast, VADAPTER_TX_BROADCAST_PACKETS),
1537*4882a593Smuzhiyun EF10_DMA_STAT(tx_broadcast_bytes, VADAPTER_TX_BROADCAST_BYTES),
1538*4882a593Smuzhiyun EF10_DMA_STAT(tx_bad, VADAPTER_TX_BAD_PACKETS),
1539*4882a593Smuzhiyun EF10_DMA_STAT(tx_bad_bytes, VADAPTER_TX_BAD_BYTES),
1540*4882a593Smuzhiyun EF10_DMA_STAT(tx_overflow, VADAPTER_TX_OVERFLOW),
1541*4882a593Smuzhiyun EF10_DMA_STAT(fec_uncorrected_errors, FEC_UNCORRECTED_ERRORS),
1542*4882a593Smuzhiyun EF10_DMA_STAT(fec_corrected_errors, FEC_CORRECTED_ERRORS),
1543*4882a593Smuzhiyun EF10_DMA_STAT(fec_corrected_symbols_lane0, FEC_CORRECTED_SYMBOLS_LANE0),
1544*4882a593Smuzhiyun EF10_DMA_STAT(fec_corrected_symbols_lane1, FEC_CORRECTED_SYMBOLS_LANE1),
1545*4882a593Smuzhiyun EF10_DMA_STAT(fec_corrected_symbols_lane2, FEC_CORRECTED_SYMBOLS_LANE2),
1546*4882a593Smuzhiyun EF10_DMA_STAT(fec_corrected_symbols_lane3, FEC_CORRECTED_SYMBOLS_LANE3),
1547*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_vi_busy_fallback, CTPIO_VI_BUSY_FALLBACK),
1548*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_long_write_success, CTPIO_LONG_WRITE_SUCCESS),
1549*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_missing_dbell_fail, CTPIO_MISSING_DBELL_FAIL),
1550*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_overflow_fail, CTPIO_OVERFLOW_FAIL),
1551*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_underflow_fail, CTPIO_UNDERFLOW_FAIL),
1552*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_timeout_fail, CTPIO_TIMEOUT_FAIL),
1553*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_noncontig_wr_fail, CTPIO_NONCONTIG_WR_FAIL),
1554*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_frm_clobber_fail, CTPIO_FRM_CLOBBER_FAIL),
1555*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_invalid_wr_fail, CTPIO_INVALID_WR_FAIL),
1556*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_vi_clobber_fallback, CTPIO_VI_CLOBBER_FALLBACK),
1557*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_unqualified_fallback, CTPIO_UNQUALIFIED_FALLBACK),
1558*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_runt_fallback, CTPIO_RUNT_FALLBACK),
1559*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_success, CTPIO_SUCCESS),
1560*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_fallback, CTPIO_FALLBACK),
1561*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_poison, CTPIO_POISON),
1562*4882a593Smuzhiyun EF10_DMA_STAT(ctpio_erase, CTPIO_ERASE),
1563*4882a593Smuzhiyun };
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun #define HUNT_COMMON_STAT_MASK ((1ULL << EF10_STAT_port_tx_bytes) | \
1566*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_packets) | \
1567*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_pause) | \
1568*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_unicast) | \
1569*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_multicast) | \
1570*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_broadcast) | \
1571*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_bytes) | \
1572*4882a593Smuzhiyun (1ULL << \
1573*4882a593Smuzhiyun EF10_STAT_port_rx_bytes_minus_good_bytes) | \
1574*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_good_bytes) | \
1575*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_bad_bytes) | \
1576*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_packets) | \
1577*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_good) | \
1578*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_bad) | \
1579*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_pause) | \
1580*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_control) | \
1581*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_unicast) | \
1582*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_multicast) | \
1583*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_broadcast) | \
1584*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_lt64) | \
1585*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_64) | \
1586*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_65_to_127) | \
1587*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_128_to_255) | \
1588*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_256_to_511) | \
1589*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_512_to_1023) |\
1590*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_1024_to_15xx) |\
1591*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_15xx_to_jumbo) |\
1592*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_gtjumbo) | \
1593*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_bad_gtjumbo) |\
1594*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_overflow) | \
1595*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_nodesc_drops) |\
1596*4882a593Smuzhiyun (1ULL << GENERIC_STAT_rx_nodesc_trunc) | \
1597*4882a593Smuzhiyun (1ULL << GENERIC_STAT_rx_noskb_drops))
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun /* On 7000 series NICs, these statistics are only provided by the 10G MAC.
1600*4882a593Smuzhiyun * For a 10G/40G switchable port we do not expose these because they might
1601*4882a593Smuzhiyun * not include all the packets they should.
1602*4882a593Smuzhiyun * On 8000 series NICs these statistics are always provided.
1603*4882a593Smuzhiyun */
1604*4882a593Smuzhiyun #define HUNT_10G_ONLY_STAT_MASK ((1ULL << EF10_STAT_port_tx_control) | \
1605*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_lt64) | \
1606*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_64) | \
1607*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_65_to_127) |\
1608*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_128_to_255) |\
1609*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_256_to_511) |\
1610*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_512_to_1023) |\
1611*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_1024_to_15xx) |\
1612*4882a593Smuzhiyun (1ULL << EF10_STAT_port_tx_15xx_to_jumbo))
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun /* These statistics are only provided by the 40G MAC. For a 10G/40G
1615*4882a593Smuzhiyun * switchable port we do expose these because the errors will otherwise
1616*4882a593Smuzhiyun * be silent.
1617*4882a593Smuzhiyun */
1618*4882a593Smuzhiyun #define HUNT_40G_EXTRA_STAT_MASK ((1ULL << EF10_STAT_port_rx_align_error) |\
1619*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_length_error))
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* These statistics are only provided if the firmware supports the
1622*4882a593Smuzhiyun * capability PM_AND_RXDP_COUNTERS.
1623*4882a593Smuzhiyun */
1624*4882a593Smuzhiyun #define HUNT_PM_AND_RXDP_STAT_MASK ( \
1625*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_pm_trunc_bb_overflow) | \
1626*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_pm_discard_bb_overflow) | \
1627*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_pm_trunc_vfifo_full) | \
1628*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_pm_discard_vfifo_full) | \
1629*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_pm_trunc_qbb) | \
1630*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_pm_discard_qbb) | \
1631*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_pm_discard_mapping) | \
1632*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_dp_q_disabled_packets) | \
1633*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_dp_di_dropped_packets) | \
1634*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_dp_streaming_packets) | \
1635*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_dp_hlb_fetch) | \
1636*4882a593Smuzhiyun (1ULL << EF10_STAT_port_rx_dp_hlb_wait))
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun /* These statistics are only provided if the NIC supports MC_CMD_MAC_STATS_V2,
1639*4882a593Smuzhiyun * indicated by returning a value >= MC_CMD_MAC_NSTATS_V2 in
1640*4882a593Smuzhiyun * MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_NUM_STATS.
1641*4882a593Smuzhiyun * These bits are in the second u64 of the raw mask.
1642*4882a593Smuzhiyun */
1643*4882a593Smuzhiyun #define EF10_FEC_STAT_MASK ( \
1644*4882a593Smuzhiyun (1ULL << (EF10_STAT_fec_uncorrected_errors - 64)) | \
1645*4882a593Smuzhiyun (1ULL << (EF10_STAT_fec_corrected_errors - 64)) | \
1646*4882a593Smuzhiyun (1ULL << (EF10_STAT_fec_corrected_symbols_lane0 - 64)) | \
1647*4882a593Smuzhiyun (1ULL << (EF10_STAT_fec_corrected_symbols_lane1 - 64)) | \
1648*4882a593Smuzhiyun (1ULL << (EF10_STAT_fec_corrected_symbols_lane2 - 64)) | \
1649*4882a593Smuzhiyun (1ULL << (EF10_STAT_fec_corrected_symbols_lane3 - 64)))
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun /* These statistics are only provided if the NIC supports MC_CMD_MAC_STATS_V3,
1652*4882a593Smuzhiyun * indicated by returning a value >= MC_CMD_MAC_NSTATS_V3 in
1653*4882a593Smuzhiyun * MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_NUM_STATS.
1654*4882a593Smuzhiyun * These bits are in the second u64 of the raw mask.
1655*4882a593Smuzhiyun */
1656*4882a593Smuzhiyun #define EF10_CTPIO_STAT_MASK ( \
1657*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_vi_busy_fallback - 64)) | \
1658*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_long_write_success - 64)) | \
1659*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_missing_dbell_fail - 64)) | \
1660*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_overflow_fail - 64)) | \
1661*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_underflow_fail - 64)) | \
1662*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_timeout_fail - 64)) | \
1663*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_noncontig_wr_fail - 64)) | \
1664*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_frm_clobber_fail - 64)) | \
1665*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_invalid_wr_fail - 64)) | \
1666*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_vi_clobber_fallback - 64)) | \
1667*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_unqualified_fallback - 64)) | \
1668*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_runt_fallback - 64)) | \
1669*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_success - 64)) | \
1670*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_fallback - 64)) | \
1671*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_poison - 64)) | \
1672*4882a593Smuzhiyun (1ULL << (EF10_STAT_ctpio_erase - 64)))
1673*4882a593Smuzhiyun
efx_ef10_raw_stat_mask(struct efx_nic * efx)1674*4882a593Smuzhiyun static u64 efx_ef10_raw_stat_mask(struct efx_nic *efx)
1675*4882a593Smuzhiyun {
1676*4882a593Smuzhiyun u64 raw_mask = HUNT_COMMON_STAT_MASK;
1677*4882a593Smuzhiyun u32 port_caps = efx_mcdi_phy_get_caps(efx);
1678*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun if (!(efx->mcdi->fn_flags &
1681*4882a593Smuzhiyun 1 << MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_LINKCTRL))
1682*4882a593Smuzhiyun return 0;
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun if (port_caps & (1 << MC_CMD_PHY_CAP_40000FDX_LBN)) {
1685*4882a593Smuzhiyun raw_mask |= HUNT_40G_EXTRA_STAT_MASK;
1686*4882a593Smuzhiyun /* 8000 series have everything even at 40G */
1687*4882a593Smuzhiyun if (nic_data->datapath_caps2 &
1688*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_V2_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN))
1689*4882a593Smuzhiyun raw_mask |= HUNT_10G_ONLY_STAT_MASK;
1690*4882a593Smuzhiyun } else {
1691*4882a593Smuzhiyun raw_mask |= HUNT_10G_ONLY_STAT_MASK;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun if (nic_data->datapath_caps &
1695*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_LBN))
1696*4882a593Smuzhiyun raw_mask |= HUNT_PM_AND_RXDP_STAT_MASK;
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun return raw_mask;
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
efx_ef10_get_stat_mask(struct efx_nic * efx,unsigned long * mask)1701*4882a593Smuzhiyun static void efx_ef10_get_stat_mask(struct efx_nic *efx, unsigned long *mask)
1702*4882a593Smuzhiyun {
1703*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1704*4882a593Smuzhiyun u64 raw_mask[2];
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun raw_mask[0] = efx_ef10_raw_stat_mask(efx);
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun /* Only show vadaptor stats when EVB capability is present */
1709*4882a593Smuzhiyun if (nic_data->datapath_caps &
1710*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_EVB_LBN)) {
1711*4882a593Smuzhiyun raw_mask[0] |= ~((1ULL << EF10_STAT_rx_unicast) - 1);
1712*4882a593Smuzhiyun raw_mask[1] = (1ULL << (EF10_STAT_V1_COUNT - 64)) - 1;
1713*4882a593Smuzhiyun } else {
1714*4882a593Smuzhiyun raw_mask[1] = 0;
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun /* Only show FEC stats when NIC supports MC_CMD_MAC_STATS_V2 */
1717*4882a593Smuzhiyun if (efx->num_mac_stats >= MC_CMD_MAC_NSTATS_V2)
1718*4882a593Smuzhiyun raw_mask[1] |= EF10_FEC_STAT_MASK;
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun /* CTPIO stats appear in V3. Only show them on devices that actually
1721*4882a593Smuzhiyun * support CTPIO. Although this driver doesn't use CTPIO others might,
1722*4882a593Smuzhiyun * and we may be reporting the stats for the underlying port.
1723*4882a593Smuzhiyun */
1724*4882a593Smuzhiyun if (efx->num_mac_stats >= MC_CMD_MAC_NSTATS_V3 &&
1725*4882a593Smuzhiyun (nic_data->datapath_caps2 &
1726*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_V4_OUT_CTPIO_LBN)))
1727*4882a593Smuzhiyun raw_mask[1] |= EF10_CTPIO_STAT_MASK;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun #if BITS_PER_LONG == 64
1730*4882a593Smuzhiyun BUILD_BUG_ON(BITS_TO_LONGS(EF10_STAT_COUNT) != 2);
1731*4882a593Smuzhiyun mask[0] = raw_mask[0];
1732*4882a593Smuzhiyun mask[1] = raw_mask[1];
1733*4882a593Smuzhiyun #else
1734*4882a593Smuzhiyun BUILD_BUG_ON(BITS_TO_LONGS(EF10_STAT_COUNT) != 3);
1735*4882a593Smuzhiyun mask[0] = raw_mask[0] & 0xffffffff;
1736*4882a593Smuzhiyun mask[1] = raw_mask[0] >> 32;
1737*4882a593Smuzhiyun mask[2] = raw_mask[1] & 0xffffffff;
1738*4882a593Smuzhiyun #endif
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun
efx_ef10_describe_stats(struct efx_nic * efx,u8 * names)1741*4882a593Smuzhiyun static size_t efx_ef10_describe_stats(struct efx_nic *efx, u8 *names)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun DECLARE_BITMAP(mask, EF10_STAT_COUNT);
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun efx_ef10_get_stat_mask(efx, mask);
1746*4882a593Smuzhiyun return efx_nic_describe_stats(efx_ef10_stat_desc, EF10_STAT_COUNT,
1747*4882a593Smuzhiyun mask, names);
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun
efx_ef10_update_stats_common(struct efx_nic * efx,u64 * full_stats,struct rtnl_link_stats64 * core_stats)1750*4882a593Smuzhiyun static size_t efx_ef10_update_stats_common(struct efx_nic *efx, u64 *full_stats,
1751*4882a593Smuzhiyun struct rtnl_link_stats64 *core_stats)
1752*4882a593Smuzhiyun {
1753*4882a593Smuzhiyun DECLARE_BITMAP(mask, EF10_STAT_COUNT);
1754*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1755*4882a593Smuzhiyun u64 *stats = nic_data->stats;
1756*4882a593Smuzhiyun size_t stats_count = 0, index;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun efx_ef10_get_stat_mask(efx, mask);
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun if (full_stats) {
1761*4882a593Smuzhiyun for_each_set_bit(index, mask, EF10_STAT_COUNT) {
1762*4882a593Smuzhiyun if (efx_ef10_stat_desc[index].name) {
1763*4882a593Smuzhiyun *full_stats++ = stats[index];
1764*4882a593Smuzhiyun ++stats_count;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun if (!core_stats)
1770*4882a593Smuzhiyun return stats_count;
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun if (nic_data->datapath_caps &
1773*4882a593Smuzhiyun 1 << MC_CMD_GET_CAPABILITIES_OUT_EVB_LBN) {
1774*4882a593Smuzhiyun /* Use vadaptor stats. */
1775*4882a593Smuzhiyun core_stats->rx_packets = stats[EF10_STAT_rx_unicast] +
1776*4882a593Smuzhiyun stats[EF10_STAT_rx_multicast] +
1777*4882a593Smuzhiyun stats[EF10_STAT_rx_broadcast];
1778*4882a593Smuzhiyun core_stats->tx_packets = stats[EF10_STAT_tx_unicast] +
1779*4882a593Smuzhiyun stats[EF10_STAT_tx_multicast] +
1780*4882a593Smuzhiyun stats[EF10_STAT_tx_broadcast];
1781*4882a593Smuzhiyun core_stats->rx_bytes = stats[EF10_STAT_rx_unicast_bytes] +
1782*4882a593Smuzhiyun stats[EF10_STAT_rx_multicast_bytes] +
1783*4882a593Smuzhiyun stats[EF10_STAT_rx_broadcast_bytes];
1784*4882a593Smuzhiyun core_stats->tx_bytes = stats[EF10_STAT_tx_unicast_bytes] +
1785*4882a593Smuzhiyun stats[EF10_STAT_tx_multicast_bytes] +
1786*4882a593Smuzhiyun stats[EF10_STAT_tx_broadcast_bytes];
1787*4882a593Smuzhiyun core_stats->rx_dropped = stats[GENERIC_STAT_rx_nodesc_trunc] +
1788*4882a593Smuzhiyun stats[GENERIC_STAT_rx_noskb_drops];
1789*4882a593Smuzhiyun core_stats->multicast = stats[EF10_STAT_rx_multicast];
1790*4882a593Smuzhiyun core_stats->rx_crc_errors = stats[EF10_STAT_rx_bad];
1791*4882a593Smuzhiyun core_stats->rx_fifo_errors = stats[EF10_STAT_rx_overflow];
1792*4882a593Smuzhiyun core_stats->rx_errors = core_stats->rx_crc_errors;
1793*4882a593Smuzhiyun core_stats->tx_errors = stats[EF10_STAT_tx_bad];
1794*4882a593Smuzhiyun } else {
1795*4882a593Smuzhiyun /* Use port stats. */
1796*4882a593Smuzhiyun core_stats->rx_packets = stats[EF10_STAT_port_rx_packets];
1797*4882a593Smuzhiyun core_stats->tx_packets = stats[EF10_STAT_port_tx_packets];
1798*4882a593Smuzhiyun core_stats->rx_bytes = stats[EF10_STAT_port_rx_bytes];
1799*4882a593Smuzhiyun core_stats->tx_bytes = stats[EF10_STAT_port_tx_bytes];
1800*4882a593Smuzhiyun core_stats->rx_dropped = stats[EF10_STAT_port_rx_nodesc_drops] +
1801*4882a593Smuzhiyun stats[GENERIC_STAT_rx_nodesc_trunc] +
1802*4882a593Smuzhiyun stats[GENERIC_STAT_rx_noskb_drops];
1803*4882a593Smuzhiyun core_stats->multicast = stats[EF10_STAT_port_rx_multicast];
1804*4882a593Smuzhiyun core_stats->rx_length_errors =
1805*4882a593Smuzhiyun stats[EF10_STAT_port_rx_gtjumbo] +
1806*4882a593Smuzhiyun stats[EF10_STAT_port_rx_length_error];
1807*4882a593Smuzhiyun core_stats->rx_crc_errors = stats[EF10_STAT_port_rx_bad];
1808*4882a593Smuzhiyun core_stats->rx_frame_errors =
1809*4882a593Smuzhiyun stats[EF10_STAT_port_rx_align_error];
1810*4882a593Smuzhiyun core_stats->rx_fifo_errors = stats[EF10_STAT_port_rx_overflow];
1811*4882a593Smuzhiyun core_stats->rx_errors = (core_stats->rx_length_errors +
1812*4882a593Smuzhiyun core_stats->rx_crc_errors +
1813*4882a593Smuzhiyun core_stats->rx_frame_errors);
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun return stats_count;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun
efx_ef10_update_stats_pf(struct efx_nic * efx,u64 * full_stats,struct rtnl_link_stats64 * core_stats)1819*4882a593Smuzhiyun static size_t efx_ef10_update_stats_pf(struct efx_nic *efx, u64 *full_stats,
1820*4882a593Smuzhiyun struct rtnl_link_stats64 *core_stats)
1821*4882a593Smuzhiyun {
1822*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1823*4882a593Smuzhiyun DECLARE_BITMAP(mask, EF10_STAT_COUNT);
1824*4882a593Smuzhiyun u64 *stats = nic_data->stats;
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun efx_ef10_get_stat_mask(efx, mask);
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun efx_nic_copy_stats(efx, nic_data->mc_stats);
1829*4882a593Smuzhiyun efx_nic_update_stats(efx_ef10_stat_desc, EF10_STAT_COUNT,
1830*4882a593Smuzhiyun mask, stats, nic_data->mc_stats, false);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun /* Update derived statistics */
1833*4882a593Smuzhiyun efx_nic_fix_nodesc_drop_stat(efx,
1834*4882a593Smuzhiyun &stats[EF10_STAT_port_rx_nodesc_drops]);
1835*4882a593Smuzhiyun /* MC Firmware reads RX_BYTES and RX_GOOD_BYTES from the MAC.
1836*4882a593Smuzhiyun * It then calculates RX_BAD_BYTES and DMAs it to us with RX_BYTES.
1837*4882a593Smuzhiyun * We report these as port_rx_ stats. We are not given RX_GOOD_BYTES.
1838*4882a593Smuzhiyun * Here we calculate port_rx_good_bytes.
1839*4882a593Smuzhiyun */
1840*4882a593Smuzhiyun stats[EF10_STAT_port_rx_good_bytes] =
1841*4882a593Smuzhiyun stats[EF10_STAT_port_rx_bytes] -
1842*4882a593Smuzhiyun stats[EF10_STAT_port_rx_bytes_minus_good_bytes];
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun /* The asynchronous reads used to calculate RX_BAD_BYTES in
1845*4882a593Smuzhiyun * MC Firmware are done such that we should not see an increase in
1846*4882a593Smuzhiyun * RX_BAD_BYTES when a good packet has arrived. Unfortunately this
1847*4882a593Smuzhiyun * does mean that the stat can decrease at times. Here we do not
1848*4882a593Smuzhiyun * update the stat unless it has increased or has gone to zero
1849*4882a593Smuzhiyun * (In the case of the NIC rebooting).
1850*4882a593Smuzhiyun * Please see Bug 33781 for a discussion of why things work this way.
1851*4882a593Smuzhiyun */
1852*4882a593Smuzhiyun efx_update_diff_stat(&stats[EF10_STAT_port_rx_bad_bytes],
1853*4882a593Smuzhiyun stats[EF10_STAT_port_rx_bytes_minus_good_bytes]);
1854*4882a593Smuzhiyun efx_update_sw_stats(efx, stats);
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun return efx_ef10_update_stats_common(efx, full_stats, core_stats);
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun
efx_ef10_try_update_nic_stats_vf(struct efx_nic * efx)1859*4882a593Smuzhiyun static int efx_ef10_try_update_nic_stats_vf(struct efx_nic *efx)
1860*4882a593Smuzhiyun __must_hold(&efx->stats_lock)
1861*4882a593Smuzhiyun {
1862*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_MAC_STATS_IN_LEN);
1863*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1864*4882a593Smuzhiyun DECLARE_BITMAP(mask, EF10_STAT_COUNT);
1865*4882a593Smuzhiyun __le64 generation_start, generation_end;
1866*4882a593Smuzhiyun u64 *stats = nic_data->stats;
1867*4882a593Smuzhiyun u32 dma_len = efx->num_mac_stats * sizeof(u64);
1868*4882a593Smuzhiyun struct efx_buffer stats_buf;
1869*4882a593Smuzhiyun __le64 *dma_stats;
1870*4882a593Smuzhiyun int rc;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun spin_unlock_bh(&efx->stats_lock);
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun efx_ef10_get_stat_mask(efx, mask);
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun rc = efx_nic_alloc_buffer(efx, &stats_buf, dma_len, GFP_KERNEL);
1877*4882a593Smuzhiyun if (rc) {
1878*4882a593Smuzhiyun spin_lock_bh(&efx->stats_lock);
1879*4882a593Smuzhiyun return rc;
1880*4882a593Smuzhiyun }
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun dma_stats = stats_buf.addr;
1883*4882a593Smuzhiyun dma_stats[efx->num_mac_stats - 1] = EFX_MC_STATS_GENERATION_INVALID;
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun MCDI_SET_QWORD(inbuf, MAC_STATS_IN_DMA_ADDR, stats_buf.dma_addr);
1886*4882a593Smuzhiyun MCDI_POPULATE_DWORD_1(inbuf, MAC_STATS_IN_CMD,
1887*4882a593Smuzhiyun MAC_STATS_IN_DMA, 1);
1888*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, MAC_STATS_IN_DMA_LEN, dma_len);
1889*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, MAC_STATS_IN_PORT_ID, EVB_PORT_ID_ASSIGNED);
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun rc = efx_mcdi_rpc_quiet(efx, MC_CMD_MAC_STATS, inbuf, sizeof(inbuf),
1892*4882a593Smuzhiyun NULL, 0, NULL);
1893*4882a593Smuzhiyun spin_lock_bh(&efx->stats_lock);
1894*4882a593Smuzhiyun if (rc) {
1895*4882a593Smuzhiyun /* Expect ENOENT if DMA queues have not been set up */
1896*4882a593Smuzhiyun if (rc != -ENOENT || atomic_read(&efx->active_queues))
1897*4882a593Smuzhiyun efx_mcdi_display_error(efx, MC_CMD_MAC_STATS,
1898*4882a593Smuzhiyun sizeof(inbuf), NULL, 0, rc);
1899*4882a593Smuzhiyun goto out;
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun generation_end = dma_stats[efx->num_mac_stats - 1];
1903*4882a593Smuzhiyun if (generation_end == EFX_MC_STATS_GENERATION_INVALID) {
1904*4882a593Smuzhiyun WARN_ON_ONCE(1);
1905*4882a593Smuzhiyun goto out;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun rmb();
1908*4882a593Smuzhiyun efx_nic_update_stats(efx_ef10_stat_desc, EF10_STAT_COUNT, mask,
1909*4882a593Smuzhiyun stats, stats_buf.addr, false);
1910*4882a593Smuzhiyun rmb();
1911*4882a593Smuzhiyun generation_start = dma_stats[MC_CMD_MAC_GENERATION_START];
1912*4882a593Smuzhiyun if (generation_end != generation_start) {
1913*4882a593Smuzhiyun rc = -EAGAIN;
1914*4882a593Smuzhiyun goto out;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun efx_update_sw_stats(efx, stats);
1918*4882a593Smuzhiyun out:
1919*4882a593Smuzhiyun /* releasing a DMA coherent buffer with BH disabled can panic */
1920*4882a593Smuzhiyun spin_unlock_bh(&efx->stats_lock);
1921*4882a593Smuzhiyun efx_nic_free_buffer(efx, &stats_buf);
1922*4882a593Smuzhiyun spin_lock_bh(&efx->stats_lock);
1923*4882a593Smuzhiyun return rc;
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun
efx_ef10_update_stats_vf(struct efx_nic * efx,u64 * full_stats,struct rtnl_link_stats64 * core_stats)1926*4882a593Smuzhiyun static size_t efx_ef10_update_stats_vf(struct efx_nic *efx, u64 *full_stats,
1927*4882a593Smuzhiyun struct rtnl_link_stats64 *core_stats)
1928*4882a593Smuzhiyun {
1929*4882a593Smuzhiyun if (efx_ef10_try_update_nic_stats_vf(efx))
1930*4882a593Smuzhiyun return 0;
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun return efx_ef10_update_stats_common(efx, full_stats, core_stats);
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
efx_ef10_update_stats_atomic_vf(struct efx_nic * efx,u64 * full_stats,struct rtnl_link_stats64 * core_stats)1935*4882a593Smuzhiyun static size_t efx_ef10_update_stats_atomic_vf(struct efx_nic *efx, u64 *full_stats,
1936*4882a593Smuzhiyun struct rtnl_link_stats64 *core_stats)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /* In atomic context, cannot update HW stats. Just update the
1941*4882a593Smuzhiyun * software stats and return so the caller can continue.
1942*4882a593Smuzhiyun */
1943*4882a593Smuzhiyun efx_update_sw_stats(efx, nic_data->stats);
1944*4882a593Smuzhiyun return efx_ef10_update_stats_common(efx, full_stats, core_stats);
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun
efx_ef10_push_irq_moderation(struct efx_channel * channel)1947*4882a593Smuzhiyun static void efx_ef10_push_irq_moderation(struct efx_channel *channel)
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun struct efx_nic *efx = channel->efx;
1950*4882a593Smuzhiyun unsigned int mode, usecs;
1951*4882a593Smuzhiyun efx_dword_t timer_cmd;
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun if (channel->irq_moderation_us) {
1954*4882a593Smuzhiyun mode = 3;
1955*4882a593Smuzhiyun usecs = channel->irq_moderation_us;
1956*4882a593Smuzhiyun } else {
1957*4882a593Smuzhiyun mode = 0;
1958*4882a593Smuzhiyun usecs = 0;
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun if (EFX_EF10_WORKAROUND_61265(efx)) {
1962*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_SET_EVQ_TMR_IN_LEN);
1963*4882a593Smuzhiyun unsigned int ns = usecs * 1000;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, SET_EVQ_TMR_IN_INSTANCE,
1966*4882a593Smuzhiyun channel->channel);
1967*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, SET_EVQ_TMR_IN_TMR_LOAD_REQ_NS, ns);
1968*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, SET_EVQ_TMR_IN_TMR_RELOAD_REQ_NS, ns);
1969*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, SET_EVQ_TMR_IN_TMR_MODE, mode);
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun efx_mcdi_rpc_async(efx, MC_CMD_SET_EVQ_TMR,
1972*4882a593Smuzhiyun inbuf, sizeof(inbuf), 0, NULL, 0);
1973*4882a593Smuzhiyun } else if (EFX_EF10_WORKAROUND_35388(efx)) {
1974*4882a593Smuzhiyun unsigned int ticks = efx_usecs_to_ticks(efx, usecs);
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun EFX_POPULATE_DWORD_3(timer_cmd, ERF_DD_EVQ_IND_TIMER_FLAGS,
1977*4882a593Smuzhiyun EFE_DD_EVQ_IND_TIMER_FLAGS,
1978*4882a593Smuzhiyun ERF_DD_EVQ_IND_TIMER_MODE, mode,
1979*4882a593Smuzhiyun ERF_DD_EVQ_IND_TIMER_VAL, ticks);
1980*4882a593Smuzhiyun efx_writed_page(efx, &timer_cmd, ER_DD_EVQ_INDIRECT,
1981*4882a593Smuzhiyun channel->channel);
1982*4882a593Smuzhiyun } else {
1983*4882a593Smuzhiyun unsigned int ticks = efx_usecs_to_ticks(efx, usecs);
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun EFX_POPULATE_DWORD_3(timer_cmd, ERF_DZ_TC_TIMER_MODE, mode,
1986*4882a593Smuzhiyun ERF_DZ_TC_TIMER_VAL, ticks,
1987*4882a593Smuzhiyun ERF_FZ_TC_TMR_REL_VAL, ticks);
1988*4882a593Smuzhiyun efx_writed_page(efx, &timer_cmd, ER_DZ_EVQ_TMR,
1989*4882a593Smuzhiyun channel->channel);
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun
efx_ef10_get_wol_vf(struct efx_nic * efx,struct ethtool_wolinfo * wol)1993*4882a593Smuzhiyun static void efx_ef10_get_wol_vf(struct efx_nic *efx,
1994*4882a593Smuzhiyun struct ethtool_wolinfo *wol) {}
1995*4882a593Smuzhiyun
efx_ef10_set_wol_vf(struct efx_nic * efx,u32 type)1996*4882a593Smuzhiyun static int efx_ef10_set_wol_vf(struct efx_nic *efx, u32 type)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun return -EOPNOTSUPP;
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun
efx_ef10_get_wol(struct efx_nic * efx,struct ethtool_wolinfo * wol)2001*4882a593Smuzhiyun static void efx_ef10_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun wol->supported = 0;
2004*4882a593Smuzhiyun wol->wolopts = 0;
2005*4882a593Smuzhiyun memset(&wol->sopass, 0, sizeof(wol->sopass));
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun
efx_ef10_set_wol(struct efx_nic * efx,u32 type)2008*4882a593Smuzhiyun static int efx_ef10_set_wol(struct efx_nic *efx, u32 type)
2009*4882a593Smuzhiyun {
2010*4882a593Smuzhiyun if (type != 0)
2011*4882a593Smuzhiyun return -EINVAL;
2012*4882a593Smuzhiyun return 0;
2013*4882a593Smuzhiyun }
2014*4882a593Smuzhiyun
efx_ef10_mcdi_request(struct efx_nic * efx,const efx_dword_t * hdr,size_t hdr_len,const efx_dword_t * sdu,size_t sdu_len)2015*4882a593Smuzhiyun static void efx_ef10_mcdi_request(struct efx_nic *efx,
2016*4882a593Smuzhiyun const efx_dword_t *hdr, size_t hdr_len,
2017*4882a593Smuzhiyun const efx_dword_t *sdu, size_t sdu_len)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
2020*4882a593Smuzhiyun u8 *pdu = nic_data->mcdi_buf.addr;
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun memcpy(pdu, hdr, hdr_len);
2023*4882a593Smuzhiyun memcpy(pdu + hdr_len, sdu, sdu_len);
2024*4882a593Smuzhiyun wmb();
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun /* The hardware provides 'low' and 'high' (doorbell) registers
2027*4882a593Smuzhiyun * for passing the 64-bit address of an MCDI request to
2028*4882a593Smuzhiyun * firmware. However the dwords are swapped by firmware. The
2029*4882a593Smuzhiyun * least significant bits of the doorbell are then 0 for all
2030*4882a593Smuzhiyun * MCDI requests due to alignment.
2031*4882a593Smuzhiyun */
2032*4882a593Smuzhiyun _efx_writed(efx, cpu_to_le32((u64)nic_data->mcdi_buf.dma_addr >> 32),
2033*4882a593Smuzhiyun ER_DZ_MC_DB_LWRD);
2034*4882a593Smuzhiyun _efx_writed(efx, cpu_to_le32((u32)nic_data->mcdi_buf.dma_addr),
2035*4882a593Smuzhiyun ER_DZ_MC_DB_HWRD);
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun
efx_ef10_mcdi_poll_response(struct efx_nic * efx)2038*4882a593Smuzhiyun static bool efx_ef10_mcdi_poll_response(struct efx_nic *efx)
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
2041*4882a593Smuzhiyun const efx_dword_t hdr = *(const efx_dword_t *)nic_data->mcdi_buf.addr;
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun rmb();
2044*4882a593Smuzhiyun return EFX_DWORD_FIELD(hdr, MCDI_HEADER_RESPONSE);
2045*4882a593Smuzhiyun }
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun static void
efx_ef10_mcdi_read_response(struct efx_nic * efx,efx_dword_t * outbuf,size_t offset,size_t outlen)2048*4882a593Smuzhiyun efx_ef10_mcdi_read_response(struct efx_nic *efx, efx_dword_t *outbuf,
2049*4882a593Smuzhiyun size_t offset, size_t outlen)
2050*4882a593Smuzhiyun {
2051*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
2052*4882a593Smuzhiyun const u8 *pdu = nic_data->mcdi_buf.addr;
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun memcpy(outbuf, pdu + offset, outlen);
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun
efx_ef10_mcdi_reboot_detected(struct efx_nic * efx)2057*4882a593Smuzhiyun static void efx_ef10_mcdi_reboot_detected(struct efx_nic *efx)
2058*4882a593Smuzhiyun {
2059*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun /* All our allocations have been reset */
2062*4882a593Smuzhiyun efx_ef10_table_reset_mc_allocations(efx);
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun /* The datapath firmware might have been changed */
2065*4882a593Smuzhiyun nic_data->must_check_datapath_caps = true;
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun /* MAC statistics have been cleared on the NIC; clear the local
2068*4882a593Smuzhiyun * statistic that we update with efx_update_diff_stat().
2069*4882a593Smuzhiyun */
2070*4882a593Smuzhiyun nic_data->stats[EF10_STAT_port_rx_bad_bytes] = 0;
2071*4882a593Smuzhiyun }
2072*4882a593Smuzhiyun
efx_ef10_mcdi_poll_reboot(struct efx_nic * efx)2073*4882a593Smuzhiyun static int efx_ef10_mcdi_poll_reboot(struct efx_nic *efx)
2074*4882a593Smuzhiyun {
2075*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
2076*4882a593Smuzhiyun int rc;
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun rc = efx_ef10_get_warm_boot_count(efx);
2079*4882a593Smuzhiyun if (rc < 0) {
2080*4882a593Smuzhiyun /* The firmware is presumably in the process of
2081*4882a593Smuzhiyun * rebooting. However, we are supposed to report each
2082*4882a593Smuzhiyun * reboot just once, so we must only do that once we
2083*4882a593Smuzhiyun * can read and store the updated warm boot count.
2084*4882a593Smuzhiyun */
2085*4882a593Smuzhiyun return 0;
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun if (rc == nic_data->warm_boot_count)
2089*4882a593Smuzhiyun return 0;
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun nic_data->warm_boot_count = rc;
2092*4882a593Smuzhiyun efx_ef10_mcdi_reboot_detected(efx);
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun return -EIO;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun /* Handle an MSI interrupt
2098*4882a593Smuzhiyun *
2099*4882a593Smuzhiyun * Handle an MSI hardware interrupt. This routine schedules event
2100*4882a593Smuzhiyun * queue processing. No interrupt acknowledgement cycle is necessary.
2101*4882a593Smuzhiyun * Also, we never need to check that the interrupt is for us, since
2102*4882a593Smuzhiyun * MSI interrupts cannot be shared.
2103*4882a593Smuzhiyun */
efx_ef10_msi_interrupt(int irq,void * dev_id)2104*4882a593Smuzhiyun static irqreturn_t efx_ef10_msi_interrupt(int irq, void *dev_id)
2105*4882a593Smuzhiyun {
2106*4882a593Smuzhiyun struct efx_msi_context *context = dev_id;
2107*4882a593Smuzhiyun struct efx_nic *efx = context->efx;
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun netif_vdbg(efx, intr, efx->net_dev,
2110*4882a593Smuzhiyun "IRQ %d on CPU %d\n", irq, raw_smp_processor_id());
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun if (likely(READ_ONCE(efx->irq_soft_enabled))) {
2113*4882a593Smuzhiyun /* Note test interrupts */
2114*4882a593Smuzhiyun if (context->index == efx->irq_level)
2115*4882a593Smuzhiyun efx->last_irq_cpu = raw_smp_processor_id();
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun /* Schedule processing of the channel */
2118*4882a593Smuzhiyun efx_schedule_channel_irq(efx->channel[context->index]);
2119*4882a593Smuzhiyun }
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun return IRQ_HANDLED;
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun
efx_ef10_legacy_interrupt(int irq,void * dev_id)2124*4882a593Smuzhiyun static irqreturn_t efx_ef10_legacy_interrupt(int irq, void *dev_id)
2125*4882a593Smuzhiyun {
2126*4882a593Smuzhiyun struct efx_nic *efx = dev_id;
2127*4882a593Smuzhiyun bool soft_enabled = READ_ONCE(efx->irq_soft_enabled);
2128*4882a593Smuzhiyun struct efx_channel *channel;
2129*4882a593Smuzhiyun efx_dword_t reg;
2130*4882a593Smuzhiyun u32 queues;
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun /* Read the ISR which also ACKs the interrupts */
2133*4882a593Smuzhiyun efx_readd(efx, ®, ER_DZ_BIU_INT_ISR);
2134*4882a593Smuzhiyun queues = EFX_DWORD_FIELD(reg, ERF_DZ_ISR_REG);
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun if (queues == 0)
2137*4882a593Smuzhiyun return IRQ_NONE;
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun if (likely(soft_enabled)) {
2140*4882a593Smuzhiyun /* Note test interrupts */
2141*4882a593Smuzhiyun if (queues & (1U << efx->irq_level))
2142*4882a593Smuzhiyun efx->last_irq_cpu = raw_smp_processor_id();
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun efx_for_each_channel(channel, efx) {
2145*4882a593Smuzhiyun if (queues & 1)
2146*4882a593Smuzhiyun efx_schedule_channel_irq(channel);
2147*4882a593Smuzhiyun queues >>= 1;
2148*4882a593Smuzhiyun }
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun netif_vdbg(efx, intr, efx->net_dev,
2152*4882a593Smuzhiyun "IRQ %d on CPU %d status " EFX_DWORD_FMT "\n",
2153*4882a593Smuzhiyun irq, raw_smp_processor_id(), EFX_DWORD_VAL(reg));
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun return IRQ_HANDLED;
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun
efx_ef10_irq_test_generate(struct efx_nic * efx)2158*4882a593Smuzhiyun static int efx_ef10_irq_test_generate(struct efx_nic *efx)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_TRIGGER_INTERRUPT_IN_LEN);
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun if (efx_mcdi_set_workaround(efx, MC_CMD_WORKAROUND_BUG41750, true,
2163*4882a593Smuzhiyun NULL) == 0)
2164*4882a593Smuzhiyun return -ENOTSUPP;
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun BUILD_BUG_ON(MC_CMD_TRIGGER_INTERRUPT_OUT_LEN != 0);
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, TRIGGER_INTERRUPT_IN_INTR_LEVEL, efx->irq_level);
2169*4882a593Smuzhiyun return efx_mcdi_rpc(efx, MC_CMD_TRIGGER_INTERRUPT,
2170*4882a593Smuzhiyun inbuf, sizeof(inbuf), NULL, 0, NULL);
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun
efx_ef10_tx_probe(struct efx_tx_queue * tx_queue)2173*4882a593Smuzhiyun static int efx_ef10_tx_probe(struct efx_tx_queue *tx_queue)
2174*4882a593Smuzhiyun {
2175*4882a593Smuzhiyun /* low two bits of label are what we want for type */
2176*4882a593Smuzhiyun BUILD_BUG_ON((EFX_TXQ_TYPE_OUTER_CSUM | EFX_TXQ_TYPE_INNER_CSUM) != 3);
2177*4882a593Smuzhiyun tx_queue->type = tx_queue->label & 3;
2178*4882a593Smuzhiyun return efx_nic_alloc_buffer(tx_queue->efx, &tx_queue->txd.buf,
2179*4882a593Smuzhiyun (tx_queue->ptr_mask + 1) *
2180*4882a593Smuzhiyun sizeof(efx_qword_t),
2181*4882a593Smuzhiyun GFP_KERNEL);
2182*4882a593Smuzhiyun }
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun /* This writes to the TX_DESC_WPTR and also pushes data */
efx_ef10_push_tx_desc(struct efx_tx_queue * tx_queue,const efx_qword_t * txd)2185*4882a593Smuzhiyun static inline void efx_ef10_push_tx_desc(struct efx_tx_queue *tx_queue,
2186*4882a593Smuzhiyun const efx_qword_t *txd)
2187*4882a593Smuzhiyun {
2188*4882a593Smuzhiyun unsigned int write_ptr;
2189*4882a593Smuzhiyun efx_oword_t reg;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
2192*4882a593Smuzhiyun EFX_POPULATE_OWORD_1(reg, ERF_DZ_TX_DESC_WPTR, write_ptr);
2193*4882a593Smuzhiyun reg.qword[0] = *txd;
2194*4882a593Smuzhiyun efx_writeo_page(tx_queue->efx, ®,
2195*4882a593Smuzhiyun ER_DZ_TX_DESC_UPD, tx_queue->queue);
2196*4882a593Smuzhiyun }
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun /* Add Firmware-Assisted TSO v2 option descriptors to a queue.
2199*4882a593Smuzhiyun */
efx_ef10_tx_tso_desc(struct efx_tx_queue * tx_queue,struct sk_buff * skb,bool * data_mapped)2200*4882a593Smuzhiyun int efx_ef10_tx_tso_desc(struct efx_tx_queue *tx_queue, struct sk_buff *skb,
2201*4882a593Smuzhiyun bool *data_mapped)
2202*4882a593Smuzhiyun {
2203*4882a593Smuzhiyun struct efx_tx_buffer *buffer;
2204*4882a593Smuzhiyun u16 inner_ipv4_id = 0;
2205*4882a593Smuzhiyun u16 outer_ipv4_id = 0;
2206*4882a593Smuzhiyun struct tcphdr *tcp;
2207*4882a593Smuzhiyun struct iphdr *ip;
2208*4882a593Smuzhiyun u16 ip_tot_len;
2209*4882a593Smuzhiyun u32 seqnum;
2210*4882a593Smuzhiyun u32 mss;
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun EFX_WARN_ON_ONCE_PARANOID(tx_queue->tso_version != 2);
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun mss = skb_shinfo(skb)->gso_size;
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun if (unlikely(mss < 4)) {
2217*4882a593Smuzhiyun WARN_ONCE(1, "MSS of %u is too small for TSO v2\n", mss);
2218*4882a593Smuzhiyun return -EINVAL;
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun if (skb->encapsulation) {
2222*4882a593Smuzhiyun if (!tx_queue->tso_encap)
2223*4882a593Smuzhiyun return -EINVAL;
2224*4882a593Smuzhiyun ip = ip_hdr(skb);
2225*4882a593Smuzhiyun if (ip->version == 4)
2226*4882a593Smuzhiyun outer_ipv4_id = ntohs(ip->id);
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun ip = inner_ip_hdr(skb);
2229*4882a593Smuzhiyun tcp = inner_tcp_hdr(skb);
2230*4882a593Smuzhiyun } else {
2231*4882a593Smuzhiyun ip = ip_hdr(skb);
2232*4882a593Smuzhiyun tcp = tcp_hdr(skb);
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun /* 8000-series EF10 hardware requires that IP Total Length be
2236*4882a593Smuzhiyun * greater than or equal to the value it will have in each segment
2237*4882a593Smuzhiyun * (which is at most mss + 208 + TCP header length), but also less
2238*4882a593Smuzhiyun * than (0x10000 - inner_network_header). Otherwise the TCP
2239*4882a593Smuzhiyun * checksum calculation will be broken for encapsulated packets.
2240*4882a593Smuzhiyun * We fill in ip->tot_len with 0xff30, which should satisfy the
2241*4882a593Smuzhiyun * first requirement unless the MSS is ridiculously large (which
2242*4882a593Smuzhiyun * should be impossible as the driver max MTU is 9216); it is
2243*4882a593Smuzhiyun * guaranteed to satisfy the second as we only attempt TSO if
2244*4882a593Smuzhiyun * inner_network_header <= 208.
2245*4882a593Smuzhiyun */
2246*4882a593Smuzhiyun ip_tot_len = 0x10000 - EFX_TSO2_MAX_HDRLEN;
2247*4882a593Smuzhiyun EFX_WARN_ON_ONCE_PARANOID(mss + EFX_TSO2_MAX_HDRLEN +
2248*4882a593Smuzhiyun (tcp->doff << 2u) > ip_tot_len);
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun if (ip->version == 4) {
2251*4882a593Smuzhiyun ip->tot_len = htons(ip_tot_len);
2252*4882a593Smuzhiyun ip->check = 0;
2253*4882a593Smuzhiyun inner_ipv4_id = ntohs(ip->id);
2254*4882a593Smuzhiyun } else {
2255*4882a593Smuzhiyun ((struct ipv6hdr *)ip)->payload_len = htons(ip_tot_len);
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun seqnum = ntohl(tcp->seq);
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun buffer = efx_tx_queue_get_insert_buffer(tx_queue);
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun buffer->flags = EFX_TX_BUF_OPTION;
2263*4882a593Smuzhiyun buffer->len = 0;
2264*4882a593Smuzhiyun buffer->unmap_len = 0;
2265*4882a593Smuzhiyun EFX_POPULATE_QWORD_5(buffer->option,
2266*4882a593Smuzhiyun ESF_DZ_TX_DESC_IS_OPT, 1,
2267*4882a593Smuzhiyun ESF_DZ_TX_OPTION_TYPE, ESE_DZ_TX_OPTION_DESC_TSO,
2268*4882a593Smuzhiyun ESF_DZ_TX_TSO_OPTION_TYPE,
2269*4882a593Smuzhiyun ESE_DZ_TX_TSO_OPTION_DESC_FATSO2A,
2270*4882a593Smuzhiyun ESF_DZ_TX_TSO_IP_ID, inner_ipv4_id,
2271*4882a593Smuzhiyun ESF_DZ_TX_TSO_TCP_SEQNO, seqnum
2272*4882a593Smuzhiyun );
2273*4882a593Smuzhiyun ++tx_queue->insert_count;
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun buffer = efx_tx_queue_get_insert_buffer(tx_queue);
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun buffer->flags = EFX_TX_BUF_OPTION;
2278*4882a593Smuzhiyun buffer->len = 0;
2279*4882a593Smuzhiyun buffer->unmap_len = 0;
2280*4882a593Smuzhiyun EFX_POPULATE_QWORD_5(buffer->option,
2281*4882a593Smuzhiyun ESF_DZ_TX_DESC_IS_OPT, 1,
2282*4882a593Smuzhiyun ESF_DZ_TX_OPTION_TYPE, ESE_DZ_TX_OPTION_DESC_TSO,
2283*4882a593Smuzhiyun ESF_DZ_TX_TSO_OPTION_TYPE,
2284*4882a593Smuzhiyun ESE_DZ_TX_TSO_OPTION_DESC_FATSO2B,
2285*4882a593Smuzhiyun ESF_DZ_TX_TSO_OUTER_IPID, outer_ipv4_id,
2286*4882a593Smuzhiyun ESF_DZ_TX_TSO_TCP_MSS, mss
2287*4882a593Smuzhiyun );
2288*4882a593Smuzhiyun ++tx_queue->insert_count;
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun return 0;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun
efx_ef10_tso_versions(struct efx_nic * efx)2293*4882a593Smuzhiyun static u32 efx_ef10_tso_versions(struct efx_nic *efx)
2294*4882a593Smuzhiyun {
2295*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
2296*4882a593Smuzhiyun u32 tso_versions = 0;
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun if (nic_data->datapath_caps &
2299*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_LBN))
2300*4882a593Smuzhiyun tso_versions |= BIT(1);
2301*4882a593Smuzhiyun if (nic_data->datapath_caps2 &
2302*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_LBN))
2303*4882a593Smuzhiyun tso_versions |= BIT(2);
2304*4882a593Smuzhiyun return tso_versions;
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun
efx_ef10_tx_init(struct efx_tx_queue * tx_queue)2307*4882a593Smuzhiyun static void efx_ef10_tx_init(struct efx_tx_queue *tx_queue)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun bool csum_offload = tx_queue->type & EFX_TXQ_TYPE_OUTER_CSUM;
2310*4882a593Smuzhiyun bool inner_csum = tx_queue->type & EFX_TXQ_TYPE_INNER_CSUM;
2311*4882a593Smuzhiyun struct efx_channel *channel = tx_queue->channel;
2312*4882a593Smuzhiyun struct efx_nic *efx = tx_queue->efx;
2313*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data;
2314*4882a593Smuzhiyun efx_qword_t *txd;
2315*4882a593Smuzhiyun int rc;
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun nic_data = efx->nic_data;
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun /* Only attempt to enable TX timestamping if we have the license for it,
2320*4882a593Smuzhiyun * otherwise TXQ init will fail
2321*4882a593Smuzhiyun */
2322*4882a593Smuzhiyun if (!(nic_data->licensed_features &
2323*4882a593Smuzhiyun (1 << LICENSED_V3_FEATURES_TX_TIMESTAMPS_LBN))) {
2324*4882a593Smuzhiyun tx_queue->timestamping = false;
2325*4882a593Smuzhiyun /* Disable sync events on this channel. */
2326*4882a593Smuzhiyun if (efx->type->ptp_set_ts_sync_events)
2327*4882a593Smuzhiyun efx->type->ptp_set_ts_sync_events(efx, false, false);
2328*4882a593Smuzhiyun }
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun /* TSOv2 is a limited resource that can only be configured on a limited
2331*4882a593Smuzhiyun * number of queues. TSO without checksum offload is not really a thing,
2332*4882a593Smuzhiyun * so we only enable it for those queues.
2333*4882a593Smuzhiyun * TSOv2 cannot be used with Hardware timestamping, and is never needed
2334*4882a593Smuzhiyun * for XDP tx.
2335*4882a593Smuzhiyun */
2336*4882a593Smuzhiyun if (efx_has_cap(efx, TX_TSO_V2)) {
2337*4882a593Smuzhiyun if ((csum_offload || inner_csum) &&
2338*4882a593Smuzhiyun !tx_queue->timestamping && !tx_queue->xdp_tx) {
2339*4882a593Smuzhiyun tx_queue->tso_version = 2;
2340*4882a593Smuzhiyun netif_dbg(efx, hw, efx->net_dev, "Using TSOv2 for channel %u\n",
2341*4882a593Smuzhiyun channel->channel);
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun } else if (efx_has_cap(efx, TX_TSO)) {
2344*4882a593Smuzhiyun tx_queue->tso_version = 1;
2345*4882a593Smuzhiyun }
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun rc = efx_mcdi_tx_init(tx_queue);
2348*4882a593Smuzhiyun if (rc)
2349*4882a593Smuzhiyun goto fail;
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun /* A previous user of this TX queue might have set us up the
2352*4882a593Smuzhiyun * bomb by writing a descriptor to the TX push collector but
2353*4882a593Smuzhiyun * not the doorbell. (Each collector belongs to a port, not a
2354*4882a593Smuzhiyun * queue or function, so cannot easily be reset.) We must
2355*4882a593Smuzhiyun * attempt to push a no-op descriptor in its place.
2356*4882a593Smuzhiyun */
2357*4882a593Smuzhiyun tx_queue->buffer[0].flags = EFX_TX_BUF_OPTION;
2358*4882a593Smuzhiyun tx_queue->insert_count = 1;
2359*4882a593Smuzhiyun txd = efx_tx_desc(tx_queue, 0);
2360*4882a593Smuzhiyun EFX_POPULATE_QWORD_7(*txd,
2361*4882a593Smuzhiyun ESF_DZ_TX_DESC_IS_OPT, true,
2362*4882a593Smuzhiyun ESF_DZ_TX_OPTION_TYPE,
2363*4882a593Smuzhiyun ESE_DZ_TX_OPTION_DESC_CRC_CSUM,
2364*4882a593Smuzhiyun ESF_DZ_TX_OPTION_UDP_TCP_CSUM, csum_offload,
2365*4882a593Smuzhiyun ESF_DZ_TX_OPTION_IP_CSUM, csum_offload && tx_queue->tso_version != 2,
2366*4882a593Smuzhiyun ESF_DZ_TX_OPTION_INNER_UDP_TCP_CSUM, inner_csum,
2367*4882a593Smuzhiyun ESF_DZ_TX_OPTION_INNER_IP_CSUM, inner_csum && tx_queue->tso_version != 2,
2368*4882a593Smuzhiyun ESF_DZ_TX_TIMESTAMP, tx_queue->timestamping);
2369*4882a593Smuzhiyun tx_queue->write_count = 1;
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun if (tx_queue->tso_version == 2 && efx_has_cap(efx, TX_TSO_V2_ENCAP))
2372*4882a593Smuzhiyun tx_queue->tso_encap = true;
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun wmb();
2375*4882a593Smuzhiyun efx_ef10_push_tx_desc(tx_queue, txd);
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun return;
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun fail:
2380*4882a593Smuzhiyun netdev_WARN(efx->net_dev, "failed to initialise TXQ %d\n",
2381*4882a593Smuzhiyun tx_queue->queue);
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun /* This writes to the TX_DESC_WPTR; write pointer for TX descriptor ring */
efx_ef10_notify_tx_desc(struct efx_tx_queue * tx_queue)2385*4882a593Smuzhiyun static inline void efx_ef10_notify_tx_desc(struct efx_tx_queue *tx_queue)
2386*4882a593Smuzhiyun {
2387*4882a593Smuzhiyun unsigned int write_ptr;
2388*4882a593Smuzhiyun efx_dword_t reg;
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
2391*4882a593Smuzhiyun EFX_POPULATE_DWORD_1(reg, ERF_DZ_TX_DESC_WPTR_DWORD, write_ptr);
2392*4882a593Smuzhiyun efx_writed_page(tx_queue->efx, ®,
2393*4882a593Smuzhiyun ER_DZ_TX_DESC_UPD_DWORD, tx_queue->queue);
2394*4882a593Smuzhiyun }
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun #define EFX_EF10_MAX_TX_DESCRIPTOR_LEN 0x3fff
2397*4882a593Smuzhiyun
efx_ef10_tx_limit_len(struct efx_tx_queue * tx_queue,dma_addr_t dma_addr,unsigned int len)2398*4882a593Smuzhiyun static unsigned int efx_ef10_tx_limit_len(struct efx_tx_queue *tx_queue,
2399*4882a593Smuzhiyun dma_addr_t dma_addr, unsigned int len)
2400*4882a593Smuzhiyun {
2401*4882a593Smuzhiyun if (len > EFX_EF10_MAX_TX_DESCRIPTOR_LEN) {
2402*4882a593Smuzhiyun /* If we need to break across multiple descriptors we should
2403*4882a593Smuzhiyun * stop at a page boundary. This assumes the length limit is
2404*4882a593Smuzhiyun * greater than the page size.
2405*4882a593Smuzhiyun */
2406*4882a593Smuzhiyun dma_addr_t end = dma_addr + EFX_EF10_MAX_TX_DESCRIPTOR_LEN;
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun BUILD_BUG_ON(EFX_EF10_MAX_TX_DESCRIPTOR_LEN < EFX_PAGE_SIZE);
2409*4882a593Smuzhiyun len = (end & (~(EFX_PAGE_SIZE - 1))) - dma_addr;
2410*4882a593Smuzhiyun }
2411*4882a593Smuzhiyun
2412*4882a593Smuzhiyun return len;
2413*4882a593Smuzhiyun }
2414*4882a593Smuzhiyun
efx_ef10_tx_write(struct efx_tx_queue * tx_queue)2415*4882a593Smuzhiyun static void efx_ef10_tx_write(struct efx_tx_queue *tx_queue)
2416*4882a593Smuzhiyun {
2417*4882a593Smuzhiyun unsigned int old_write_count = tx_queue->write_count;
2418*4882a593Smuzhiyun struct efx_tx_buffer *buffer;
2419*4882a593Smuzhiyun unsigned int write_ptr;
2420*4882a593Smuzhiyun efx_qword_t *txd;
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun tx_queue->xmit_pending = false;
2423*4882a593Smuzhiyun if (unlikely(tx_queue->write_count == tx_queue->insert_count))
2424*4882a593Smuzhiyun return;
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun do {
2427*4882a593Smuzhiyun write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
2428*4882a593Smuzhiyun buffer = &tx_queue->buffer[write_ptr];
2429*4882a593Smuzhiyun txd = efx_tx_desc(tx_queue, write_ptr);
2430*4882a593Smuzhiyun ++tx_queue->write_count;
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun /* Create TX descriptor ring entry */
2433*4882a593Smuzhiyun if (buffer->flags & EFX_TX_BUF_OPTION) {
2434*4882a593Smuzhiyun *txd = buffer->option;
2435*4882a593Smuzhiyun if (EFX_QWORD_FIELD(*txd, ESF_DZ_TX_OPTION_TYPE) == 1)
2436*4882a593Smuzhiyun /* PIO descriptor */
2437*4882a593Smuzhiyun tx_queue->packet_write_count = tx_queue->write_count;
2438*4882a593Smuzhiyun } else {
2439*4882a593Smuzhiyun tx_queue->packet_write_count = tx_queue->write_count;
2440*4882a593Smuzhiyun BUILD_BUG_ON(EFX_TX_BUF_CONT != 1);
2441*4882a593Smuzhiyun EFX_POPULATE_QWORD_3(
2442*4882a593Smuzhiyun *txd,
2443*4882a593Smuzhiyun ESF_DZ_TX_KER_CONT,
2444*4882a593Smuzhiyun buffer->flags & EFX_TX_BUF_CONT,
2445*4882a593Smuzhiyun ESF_DZ_TX_KER_BYTE_CNT, buffer->len,
2446*4882a593Smuzhiyun ESF_DZ_TX_KER_BUF_ADDR, buffer->dma_addr);
2447*4882a593Smuzhiyun }
2448*4882a593Smuzhiyun } while (tx_queue->write_count != tx_queue->insert_count);
2449*4882a593Smuzhiyun
2450*4882a593Smuzhiyun wmb(); /* Ensure descriptors are written before they are fetched */
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun if (efx_nic_may_push_tx_desc(tx_queue, old_write_count)) {
2453*4882a593Smuzhiyun txd = efx_tx_desc(tx_queue,
2454*4882a593Smuzhiyun old_write_count & tx_queue->ptr_mask);
2455*4882a593Smuzhiyun efx_ef10_push_tx_desc(tx_queue, txd);
2456*4882a593Smuzhiyun ++tx_queue->pushes;
2457*4882a593Smuzhiyun } else {
2458*4882a593Smuzhiyun efx_ef10_notify_tx_desc(tx_queue);
2459*4882a593Smuzhiyun }
2460*4882a593Smuzhiyun }
2461*4882a593Smuzhiyun
efx_ef10_probe_multicast_chaining(struct efx_nic * efx)2462*4882a593Smuzhiyun static int efx_ef10_probe_multicast_chaining(struct efx_nic *efx)
2463*4882a593Smuzhiyun {
2464*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
2465*4882a593Smuzhiyun unsigned int enabled, implemented;
2466*4882a593Smuzhiyun bool want_workaround_26807;
2467*4882a593Smuzhiyun int rc;
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun rc = efx_mcdi_get_workarounds(efx, &implemented, &enabled);
2470*4882a593Smuzhiyun if (rc == -ENOSYS) {
2471*4882a593Smuzhiyun /* GET_WORKAROUNDS was implemented before this workaround,
2472*4882a593Smuzhiyun * thus it must be unavailable in this firmware.
2473*4882a593Smuzhiyun */
2474*4882a593Smuzhiyun nic_data->workaround_26807 = false;
2475*4882a593Smuzhiyun return 0;
2476*4882a593Smuzhiyun }
2477*4882a593Smuzhiyun if (rc)
2478*4882a593Smuzhiyun return rc;
2479*4882a593Smuzhiyun want_workaround_26807 =
2480*4882a593Smuzhiyun implemented & MC_CMD_GET_WORKAROUNDS_OUT_BUG26807;
2481*4882a593Smuzhiyun nic_data->workaround_26807 =
2482*4882a593Smuzhiyun !!(enabled & MC_CMD_GET_WORKAROUNDS_OUT_BUG26807);
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun if (want_workaround_26807 && !nic_data->workaround_26807) {
2485*4882a593Smuzhiyun unsigned int flags;
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun rc = efx_mcdi_set_workaround(efx,
2488*4882a593Smuzhiyun MC_CMD_WORKAROUND_BUG26807,
2489*4882a593Smuzhiyun true, &flags);
2490*4882a593Smuzhiyun if (!rc) {
2491*4882a593Smuzhiyun if (flags &
2492*4882a593Smuzhiyun 1 << MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_LBN) {
2493*4882a593Smuzhiyun netif_info(efx, drv, efx->net_dev,
2494*4882a593Smuzhiyun "other functions on NIC have been reset\n");
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun /* With MCFW v4.6.x and earlier, the
2497*4882a593Smuzhiyun * boot count will have incremented,
2498*4882a593Smuzhiyun * so re-read the warm_boot_count
2499*4882a593Smuzhiyun * value now to ensure this function
2500*4882a593Smuzhiyun * doesn't think it has changed next
2501*4882a593Smuzhiyun * time it checks.
2502*4882a593Smuzhiyun */
2503*4882a593Smuzhiyun rc = efx_ef10_get_warm_boot_count(efx);
2504*4882a593Smuzhiyun if (rc >= 0) {
2505*4882a593Smuzhiyun nic_data->warm_boot_count = rc;
2506*4882a593Smuzhiyun rc = 0;
2507*4882a593Smuzhiyun }
2508*4882a593Smuzhiyun }
2509*4882a593Smuzhiyun nic_data->workaround_26807 = true;
2510*4882a593Smuzhiyun } else if (rc == -EPERM) {
2511*4882a593Smuzhiyun rc = 0;
2512*4882a593Smuzhiyun }
2513*4882a593Smuzhiyun }
2514*4882a593Smuzhiyun return rc;
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun
efx_ef10_filter_table_probe(struct efx_nic * efx)2517*4882a593Smuzhiyun static int efx_ef10_filter_table_probe(struct efx_nic *efx)
2518*4882a593Smuzhiyun {
2519*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
2520*4882a593Smuzhiyun int rc = efx_ef10_probe_multicast_chaining(efx);
2521*4882a593Smuzhiyun struct efx_mcdi_filter_vlan *vlan;
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun if (rc)
2524*4882a593Smuzhiyun return rc;
2525*4882a593Smuzhiyun rc = efx_mcdi_filter_table_probe(efx, nic_data->workaround_26807);
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun if (rc)
2528*4882a593Smuzhiyun return rc;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun list_for_each_entry(vlan, &nic_data->vlan_list, list) {
2531*4882a593Smuzhiyun rc = efx_mcdi_filter_add_vlan(efx, vlan->vid);
2532*4882a593Smuzhiyun if (rc)
2533*4882a593Smuzhiyun goto fail_add_vlan;
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun return 0;
2536*4882a593Smuzhiyun
2537*4882a593Smuzhiyun fail_add_vlan:
2538*4882a593Smuzhiyun efx_mcdi_filter_table_remove(efx);
2539*4882a593Smuzhiyun return rc;
2540*4882a593Smuzhiyun }
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun /* This creates an entry in the RX descriptor queue */
2543*4882a593Smuzhiyun static inline void
efx_ef10_build_rx_desc(struct efx_rx_queue * rx_queue,unsigned int index)2544*4882a593Smuzhiyun efx_ef10_build_rx_desc(struct efx_rx_queue *rx_queue, unsigned int index)
2545*4882a593Smuzhiyun {
2546*4882a593Smuzhiyun struct efx_rx_buffer *rx_buf;
2547*4882a593Smuzhiyun efx_qword_t *rxd;
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun rxd = efx_rx_desc(rx_queue, index);
2550*4882a593Smuzhiyun rx_buf = efx_rx_buffer(rx_queue, index);
2551*4882a593Smuzhiyun EFX_POPULATE_QWORD_2(*rxd,
2552*4882a593Smuzhiyun ESF_DZ_RX_KER_BYTE_CNT, rx_buf->len,
2553*4882a593Smuzhiyun ESF_DZ_RX_KER_BUF_ADDR, rx_buf->dma_addr);
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun
efx_ef10_rx_write(struct efx_rx_queue * rx_queue)2556*4882a593Smuzhiyun static void efx_ef10_rx_write(struct efx_rx_queue *rx_queue)
2557*4882a593Smuzhiyun {
2558*4882a593Smuzhiyun struct efx_nic *efx = rx_queue->efx;
2559*4882a593Smuzhiyun unsigned int write_count;
2560*4882a593Smuzhiyun efx_dword_t reg;
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun /* Firmware requires that RX_DESC_WPTR be a multiple of 8 */
2563*4882a593Smuzhiyun write_count = rx_queue->added_count & ~7;
2564*4882a593Smuzhiyun if (rx_queue->notified_count == write_count)
2565*4882a593Smuzhiyun return;
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun do
2568*4882a593Smuzhiyun efx_ef10_build_rx_desc(
2569*4882a593Smuzhiyun rx_queue,
2570*4882a593Smuzhiyun rx_queue->notified_count & rx_queue->ptr_mask);
2571*4882a593Smuzhiyun while (++rx_queue->notified_count != write_count);
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun wmb();
2574*4882a593Smuzhiyun EFX_POPULATE_DWORD_1(reg, ERF_DZ_RX_DESC_WPTR,
2575*4882a593Smuzhiyun write_count & rx_queue->ptr_mask);
2576*4882a593Smuzhiyun efx_writed_page(efx, ®, ER_DZ_RX_DESC_UPD,
2577*4882a593Smuzhiyun efx_rx_queue_index(rx_queue));
2578*4882a593Smuzhiyun }
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun static efx_mcdi_async_completer efx_ef10_rx_defer_refill_complete;
2581*4882a593Smuzhiyun
efx_ef10_rx_defer_refill(struct efx_rx_queue * rx_queue)2582*4882a593Smuzhiyun static void efx_ef10_rx_defer_refill(struct efx_rx_queue *rx_queue)
2583*4882a593Smuzhiyun {
2584*4882a593Smuzhiyun struct efx_channel *channel = efx_rx_queue_channel(rx_queue);
2585*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_DRIVER_EVENT_IN_LEN);
2586*4882a593Smuzhiyun efx_qword_t event;
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun EFX_POPULATE_QWORD_2(event,
2589*4882a593Smuzhiyun ESF_DZ_EV_CODE, EFX_EF10_DRVGEN_EV,
2590*4882a593Smuzhiyun ESF_DZ_EV_DATA, EFX_EF10_REFILL);
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, DRIVER_EVENT_IN_EVQ, channel->channel);
2593*4882a593Smuzhiyun
2594*4882a593Smuzhiyun /* MCDI_SET_QWORD is not appropriate here since EFX_POPULATE_* has
2595*4882a593Smuzhiyun * already swapped the data to little-endian order.
2596*4882a593Smuzhiyun */
2597*4882a593Smuzhiyun memcpy(MCDI_PTR(inbuf, DRIVER_EVENT_IN_DATA), &event.u64[0],
2598*4882a593Smuzhiyun sizeof(efx_qword_t));
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun efx_mcdi_rpc_async(channel->efx, MC_CMD_DRIVER_EVENT,
2601*4882a593Smuzhiyun inbuf, sizeof(inbuf), 0,
2602*4882a593Smuzhiyun efx_ef10_rx_defer_refill_complete, 0);
2603*4882a593Smuzhiyun }
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun static void
efx_ef10_rx_defer_refill_complete(struct efx_nic * efx,unsigned long cookie,int rc,efx_dword_t * outbuf,size_t outlen_actual)2606*4882a593Smuzhiyun efx_ef10_rx_defer_refill_complete(struct efx_nic *efx, unsigned long cookie,
2607*4882a593Smuzhiyun int rc, efx_dword_t *outbuf,
2608*4882a593Smuzhiyun size_t outlen_actual)
2609*4882a593Smuzhiyun {
2610*4882a593Smuzhiyun /* nothing to do */
2611*4882a593Smuzhiyun }
2612*4882a593Smuzhiyun
efx_ef10_ev_init(struct efx_channel * channel)2613*4882a593Smuzhiyun static int efx_ef10_ev_init(struct efx_channel *channel)
2614*4882a593Smuzhiyun {
2615*4882a593Smuzhiyun struct efx_nic *efx = channel->efx;
2616*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data;
2617*4882a593Smuzhiyun bool use_v2, cut_thru;
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun nic_data = efx->nic_data;
2620*4882a593Smuzhiyun use_v2 = nic_data->datapath_caps2 &
2621*4882a593Smuzhiyun 1 << MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_V2_LBN;
2622*4882a593Smuzhiyun cut_thru = !(nic_data->datapath_caps &
2623*4882a593Smuzhiyun 1 << MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_LBN);
2624*4882a593Smuzhiyun return efx_mcdi_ev_init(channel, cut_thru, use_v2);
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun
efx_ef10_handle_rx_wrong_queue(struct efx_rx_queue * rx_queue,unsigned int rx_queue_label)2627*4882a593Smuzhiyun static void efx_ef10_handle_rx_wrong_queue(struct efx_rx_queue *rx_queue,
2628*4882a593Smuzhiyun unsigned int rx_queue_label)
2629*4882a593Smuzhiyun {
2630*4882a593Smuzhiyun struct efx_nic *efx = rx_queue->efx;
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun netif_info(efx, hw, efx->net_dev,
2633*4882a593Smuzhiyun "rx event arrived on queue %d labeled as queue %u\n",
2634*4882a593Smuzhiyun efx_rx_queue_index(rx_queue), rx_queue_label);
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun efx_schedule_reset(efx, RESET_TYPE_DISABLE);
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun static void
efx_ef10_handle_rx_bad_lbits(struct efx_rx_queue * rx_queue,unsigned int actual,unsigned int expected)2640*4882a593Smuzhiyun efx_ef10_handle_rx_bad_lbits(struct efx_rx_queue *rx_queue,
2641*4882a593Smuzhiyun unsigned int actual, unsigned int expected)
2642*4882a593Smuzhiyun {
2643*4882a593Smuzhiyun unsigned int dropped = (actual - expected) & rx_queue->ptr_mask;
2644*4882a593Smuzhiyun struct efx_nic *efx = rx_queue->efx;
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun netif_info(efx, hw, efx->net_dev,
2647*4882a593Smuzhiyun "dropped %d events (index=%d expected=%d)\n",
2648*4882a593Smuzhiyun dropped, actual, expected);
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun efx_schedule_reset(efx, RESET_TYPE_DISABLE);
2651*4882a593Smuzhiyun }
2652*4882a593Smuzhiyun
2653*4882a593Smuzhiyun /* partially received RX was aborted. clean up. */
efx_ef10_handle_rx_abort(struct efx_rx_queue * rx_queue)2654*4882a593Smuzhiyun static void efx_ef10_handle_rx_abort(struct efx_rx_queue *rx_queue)
2655*4882a593Smuzhiyun {
2656*4882a593Smuzhiyun unsigned int rx_desc_ptr;
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun netif_dbg(rx_queue->efx, hw, rx_queue->efx->net_dev,
2659*4882a593Smuzhiyun "scattered RX aborted (dropping %u buffers)\n",
2660*4882a593Smuzhiyun rx_queue->scatter_n);
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun rx_desc_ptr = rx_queue->removed_count & rx_queue->ptr_mask;
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun efx_rx_packet(rx_queue, rx_desc_ptr, rx_queue->scatter_n,
2665*4882a593Smuzhiyun 0, EFX_RX_PKT_DISCARD);
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun rx_queue->removed_count += rx_queue->scatter_n;
2668*4882a593Smuzhiyun rx_queue->scatter_n = 0;
2669*4882a593Smuzhiyun rx_queue->scatter_len = 0;
2670*4882a593Smuzhiyun ++efx_rx_queue_channel(rx_queue)->n_rx_nodesc_trunc;
2671*4882a593Smuzhiyun }
2672*4882a593Smuzhiyun
efx_ef10_handle_rx_event_errors(struct efx_channel * channel,unsigned int n_packets,unsigned int rx_encap_hdr,unsigned int rx_l3_class,unsigned int rx_l4_class,const efx_qword_t * event)2673*4882a593Smuzhiyun static u16 efx_ef10_handle_rx_event_errors(struct efx_channel *channel,
2674*4882a593Smuzhiyun unsigned int n_packets,
2675*4882a593Smuzhiyun unsigned int rx_encap_hdr,
2676*4882a593Smuzhiyun unsigned int rx_l3_class,
2677*4882a593Smuzhiyun unsigned int rx_l4_class,
2678*4882a593Smuzhiyun const efx_qword_t *event)
2679*4882a593Smuzhiyun {
2680*4882a593Smuzhiyun struct efx_nic *efx = channel->efx;
2681*4882a593Smuzhiyun bool handled = false;
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun if (EFX_QWORD_FIELD(*event, ESF_DZ_RX_ECRC_ERR)) {
2684*4882a593Smuzhiyun if (!(efx->net_dev->features & NETIF_F_RXALL)) {
2685*4882a593Smuzhiyun if (!efx->loopback_selftest)
2686*4882a593Smuzhiyun channel->n_rx_eth_crc_err += n_packets;
2687*4882a593Smuzhiyun return EFX_RX_PKT_DISCARD;
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun handled = true;
2690*4882a593Smuzhiyun }
2691*4882a593Smuzhiyun if (EFX_QWORD_FIELD(*event, ESF_DZ_RX_IPCKSUM_ERR)) {
2692*4882a593Smuzhiyun if (unlikely(rx_encap_hdr != ESE_EZ_ENCAP_HDR_VXLAN &&
2693*4882a593Smuzhiyun rx_l3_class != ESE_DZ_L3_CLASS_IP4 &&
2694*4882a593Smuzhiyun rx_l3_class != ESE_DZ_L3_CLASS_IP4_FRAG &&
2695*4882a593Smuzhiyun rx_l3_class != ESE_DZ_L3_CLASS_IP6 &&
2696*4882a593Smuzhiyun rx_l3_class != ESE_DZ_L3_CLASS_IP6_FRAG))
2697*4882a593Smuzhiyun netdev_WARN(efx->net_dev,
2698*4882a593Smuzhiyun "invalid class for RX_IPCKSUM_ERR: event="
2699*4882a593Smuzhiyun EFX_QWORD_FMT "\n",
2700*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
2701*4882a593Smuzhiyun if (!efx->loopback_selftest)
2702*4882a593Smuzhiyun *(rx_encap_hdr ?
2703*4882a593Smuzhiyun &channel->n_rx_outer_ip_hdr_chksum_err :
2704*4882a593Smuzhiyun &channel->n_rx_ip_hdr_chksum_err) += n_packets;
2705*4882a593Smuzhiyun return 0;
2706*4882a593Smuzhiyun }
2707*4882a593Smuzhiyun if (EFX_QWORD_FIELD(*event, ESF_DZ_RX_TCPUDP_CKSUM_ERR)) {
2708*4882a593Smuzhiyun if (unlikely(rx_encap_hdr != ESE_EZ_ENCAP_HDR_VXLAN &&
2709*4882a593Smuzhiyun ((rx_l3_class != ESE_DZ_L3_CLASS_IP4 &&
2710*4882a593Smuzhiyun rx_l3_class != ESE_DZ_L3_CLASS_IP6) ||
2711*4882a593Smuzhiyun (rx_l4_class != ESE_FZ_L4_CLASS_TCP &&
2712*4882a593Smuzhiyun rx_l4_class != ESE_FZ_L4_CLASS_UDP))))
2713*4882a593Smuzhiyun netdev_WARN(efx->net_dev,
2714*4882a593Smuzhiyun "invalid class for RX_TCPUDP_CKSUM_ERR: event="
2715*4882a593Smuzhiyun EFX_QWORD_FMT "\n",
2716*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
2717*4882a593Smuzhiyun if (!efx->loopback_selftest)
2718*4882a593Smuzhiyun *(rx_encap_hdr ?
2719*4882a593Smuzhiyun &channel->n_rx_outer_tcp_udp_chksum_err :
2720*4882a593Smuzhiyun &channel->n_rx_tcp_udp_chksum_err) += n_packets;
2721*4882a593Smuzhiyun return 0;
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun if (EFX_QWORD_FIELD(*event, ESF_EZ_RX_IP_INNER_CHKSUM_ERR)) {
2724*4882a593Smuzhiyun if (unlikely(!rx_encap_hdr))
2725*4882a593Smuzhiyun netdev_WARN(efx->net_dev,
2726*4882a593Smuzhiyun "invalid encapsulation type for RX_IP_INNER_CHKSUM_ERR: event="
2727*4882a593Smuzhiyun EFX_QWORD_FMT "\n",
2728*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
2729*4882a593Smuzhiyun else if (unlikely(rx_l3_class != ESE_DZ_L3_CLASS_IP4 &&
2730*4882a593Smuzhiyun rx_l3_class != ESE_DZ_L3_CLASS_IP4_FRAG &&
2731*4882a593Smuzhiyun rx_l3_class != ESE_DZ_L3_CLASS_IP6 &&
2732*4882a593Smuzhiyun rx_l3_class != ESE_DZ_L3_CLASS_IP6_FRAG))
2733*4882a593Smuzhiyun netdev_WARN(efx->net_dev,
2734*4882a593Smuzhiyun "invalid class for RX_IP_INNER_CHKSUM_ERR: event="
2735*4882a593Smuzhiyun EFX_QWORD_FMT "\n",
2736*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
2737*4882a593Smuzhiyun if (!efx->loopback_selftest)
2738*4882a593Smuzhiyun channel->n_rx_inner_ip_hdr_chksum_err += n_packets;
2739*4882a593Smuzhiyun return 0;
2740*4882a593Smuzhiyun }
2741*4882a593Smuzhiyun if (EFX_QWORD_FIELD(*event, ESF_EZ_RX_TCP_UDP_INNER_CHKSUM_ERR)) {
2742*4882a593Smuzhiyun if (unlikely(!rx_encap_hdr))
2743*4882a593Smuzhiyun netdev_WARN(efx->net_dev,
2744*4882a593Smuzhiyun "invalid encapsulation type for RX_TCP_UDP_INNER_CHKSUM_ERR: event="
2745*4882a593Smuzhiyun EFX_QWORD_FMT "\n",
2746*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
2747*4882a593Smuzhiyun else if (unlikely((rx_l3_class != ESE_DZ_L3_CLASS_IP4 &&
2748*4882a593Smuzhiyun rx_l3_class != ESE_DZ_L3_CLASS_IP6) ||
2749*4882a593Smuzhiyun (rx_l4_class != ESE_FZ_L4_CLASS_TCP &&
2750*4882a593Smuzhiyun rx_l4_class != ESE_FZ_L4_CLASS_UDP)))
2751*4882a593Smuzhiyun netdev_WARN(efx->net_dev,
2752*4882a593Smuzhiyun "invalid class for RX_TCP_UDP_INNER_CHKSUM_ERR: event="
2753*4882a593Smuzhiyun EFX_QWORD_FMT "\n",
2754*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
2755*4882a593Smuzhiyun if (!efx->loopback_selftest)
2756*4882a593Smuzhiyun channel->n_rx_inner_tcp_udp_chksum_err += n_packets;
2757*4882a593Smuzhiyun return 0;
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun WARN_ON(!handled); /* No error bits were recognised */
2761*4882a593Smuzhiyun return 0;
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun
efx_ef10_handle_rx_event(struct efx_channel * channel,const efx_qword_t * event)2764*4882a593Smuzhiyun static int efx_ef10_handle_rx_event(struct efx_channel *channel,
2765*4882a593Smuzhiyun const efx_qword_t *event)
2766*4882a593Smuzhiyun {
2767*4882a593Smuzhiyun unsigned int rx_bytes, next_ptr_lbits, rx_queue_label;
2768*4882a593Smuzhiyun unsigned int rx_l3_class, rx_l4_class, rx_encap_hdr;
2769*4882a593Smuzhiyun unsigned int n_descs, n_packets, i;
2770*4882a593Smuzhiyun struct efx_nic *efx = channel->efx;
2771*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
2772*4882a593Smuzhiyun struct efx_rx_queue *rx_queue;
2773*4882a593Smuzhiyun efx_qword_t errors;
2774*4882a593Smuzhiyun bool rx_cont;
2775*4882a593Smuzhiyun u16 flags = 0;
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun if (unlikely(READ_ONCE(efx->reset_pending)))
2778*4882a593Smuzhiyun return 0;
2779*4882a593Smuzhiyun
2780*4882a593Smuzhiyun /* Basic packet information */
2781*4882a593Smuzhiyun rx_bytes = EFX_QWORD_FIELD(*event, ESF_DZ_RX_BYTES);
2782*4882a593Smuzhiyun next_ptr_lbits = EFX_QWORD_FIELD(*event, ESF_DZ_RX_DSC_PTR_LBITS);
2783*4882a593Smuzhiyun rx_queue_label = EFX_QWORD_FIELD(*event, ESF_DZ_RX_QLABEL);
2784*4882a593Smuzhiyun rx_l3_class = EFX_QWORD_FIELD(*event, ESF_DZ_RX_L3_CLASS);
2785*4882a593Smuzhiyun rx_l4_class = EFX_QWORD_FIELD(*event, ESF_FZ_RX_L4_CLASS);
2786*4882a593Smuzhiyun rx_cont = EFX_QWORD_FIELD(*event, ESF_DZ_RX_CONT);
2787*4882a593Smuzhiyun rx_encap_hdr =
2788*4882a593Smuzhiyun nic_data->datapath_caps &
2789*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_LBN) ?
2790*4882a593Smuzhiyun EFX_QWORD_FIELD(*event, ESF_EZ_RX_ENCAP_HDR) :
2791*4882a593Smuzhiyun ESE_EZ_ENCAP_HDR_NONE;
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun if (EFX_QWORD_FIELD(*event, ESF_DZ_RX_DROP_EVENT))
2794*4882a593Smuzhiyun netdev_WARN(efx->net_dev, "saw RX_DROP_EVENT: event="
2795*4882a593Smuzhiyun EFX_QWORD_FMT "\n",
2796*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun rx_queue = efx_channel_get_rx_queue(channel);
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun if (unlikely(rx_queue_label != efx_rx_queue_index(rx_queue)))
2801*4882a593Smuzhiyun efx_ef10_handle_rx_wrong_queue(rx_queue, rx_queue_label);
2802*4882a593Smuzhiyun
2803*4882a593Smuzhiyun n_descs = ((next_ptr_lbits - rx_queue->removed_count) &
2804*4882a593Smuzhiyun ((1 << ESF_DZ_RX_DSC_PTR_LBITS_WIDTH) - 1));
2805*4882a593Smuzhiyun
2806*4882a593Smuzhiyun if (n_descs != rx_queue->scatter_n + 1) {
2807*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun /* detect rx abort */
2810*4882a593Smuzhiyun if (unlikely(n_descs == rx_queue->scatter_n)) {
2811*4882a593Smuzhiyun if (rx_queue->scatter_n == 0 || rx_bytes != 0)
2812*4882a593Smuzhiyun netdev_WARN(efx->net_dev,
2813*4882a593Smuzhiyun "invalid RX abort: scatter_n=%u event="
2814*4882a593Smuzhiyun EFX_QWORD_FMT "\n",
2815*4882a593Smuzhiyun rx_queue->scatter_n,
2816*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
2817*4882a593Smuzhiyun efx_ef10_handle_rx_abort(rx_queue);
2818*4882a593Smuzhiyun return 0;
2819*4882a593Smuzhiyun }
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun /* Check that RX completion merging is valid, i.e.
2822*4882a593Smuzhiyun * the current firmware supports it and this is a
2823*4882a593Smuzhiyun * non-scattered packet.
2824*4882a593Smuzhiyun */
2825*4882a593Smuzhiyun if (!(nic_data->datapath_caps &
2826*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_LBN)) ||
2827*4882a593Smuzhiyun rx_queue->scatter_n != 0 || rx_cont) {
2828*4882a593Smuzhiyun efx_ef10_handle_rx_bad_lbits(
2829*4882a593Smuzhiyun rx_queue, next_ptr_lbits,
2830*4882a593Smuzhiyun (rx_queue->removed_count +
2831*4882a593Smuzhiyun rx_queue->scatter_n + 1) &
2832*4882a593Smuzhiyun ((1 << ESF_DZ_RX_DSC_PTR_LBITS_WIDTH) - 1));
2833*4882a593Smuzhiyun return 0;
2834*4882a593Smuzhiyun }
2835*4882a593Smuzhiyun
2836*4882a593Smuzhiyun /* Merged completion for multiple non-scattered packets */
2837*4882a593Smuzhiyun rx_queue->scatter_n = 1;
2838*4882a593Smuzhiyun rx_queue->scatter_len = 0;
2839*4882a593Smuzhiyun n_packets = n_descs;
2840*4882a593Smuzhiyun ++channel->n_rx_merge_events;
2841*4882a593Smuzhiyun channel->n_rx_merge_packets += n_packets;
2842*4882a593Smuzhiyun flags |= EFX_RX_PKT_PREFIX_LEN;
2843*4882a593Smuzhiyun } else {
2844*4882a593Smuzhiyun ++rx_queue->scatter_n;
2845*4882a593Smuzhiyun rx_queue->scatter_len += rx_bytes;
2846*4882a593Smuzhiyun if (rx_cont)
2847*4882a593Smuzhiyun return 0;
2848*4882a593Smuzhiyun n_packets = 1;
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun EFX_POPULATE_QWORD_5(errors, ESF_DZ_RX_ECRC_ERR, 1,
2852*4882a593Smuzhiyun ESF_DZ_RX_IPCKSUM_ERR, 1,
2853*4882a593Smuzhiyun ESF_DZ_RX_TCPUDP_CKSUM_ERR, 1,
2854*4882a593Smuzhiyun ESF_EZ_RX_IP_INNER_CHKSUM_ERR, 1,
2855*4882a593Smuzhiyun ESF_EZ_RX_TCP_UDP_INNER_CHKSUM_ERR, 1);
2856*4882a593Smuzhiyun EFX_AND_QWORD(errors, *event, errors);
2857*4882a593Smuzhiyun if (unlikely(!EFX_QWORD_IS_ZERO(errors))) {
2858*4882a593Smuzhiyun flags |= efx_ef10_handle_rx_event_errors(channel, n_packets,
2859*4882a593Smuzhiyun rx_encap_hdr,
2860*4882a593Smuzhiyun rx_l3_class, rx_l4_class,
2861*4882a593Smuzhiyun event);
2862*4882a593Smuzhiyun } else {
2863*4882a593Smuzhiyun bool tcpudp = rx_l4_class == ESE_FZ_L4_CLASS_TCP ||
2864*4882a593Smuzhiyun rx_l4_class == ESE_FZ_L4_CLASS_UDP;
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun switch (rx_encap_hdr) {
2867*4882a593Smuzhiyun case ESE_EZ_ENCAP_HDR_VXLAN: /* VxLAN or GENEVE */
2868*4882a593Smuzhiyun flags |= EFX_RX_PKT_CSUMMED; /* outer UDP csum */
2869*4882a593Smuzhiyun if (tcpudp)
2870*4882a593Smuzhiyun flags |= EFX_RX_PKT_CSUM_LEVEL; /* inner L4 */
2871*4882a593Smuzhiyun break;
2872*4882a593Smuzhiyun case ESE_EZ_ENCAP_HDR_GRE:
2873*4882a593Smuzhiyun case ESE_EZ_ENCAP_HDR_NONE:
2874*4882a593Smuzhiyun if (tcpudp)
2875*4882a593Smuzhiyun flags |= EFX_RX_PKT_CSUMMED;
2876*4882a593Smuzhiyun break;
2877*4882a593Smuzhiyun default:
2878*4882a593Smuzhiyun netdev_WARN(efx->net_dev,
2879*4882a593Smuzhiyun "unknown encapsulation type: event="
2880*4882a593Smuzhiyun EFX_QWORD_FMT "\n",
2881*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
2882*4882a593Smuzhiyun }
2883*4882a593Smuzhiyun }
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun if (rx_l4_class == ESE_FZ_L4_CLASS_TCP)
2886*4882a593Smuzhiyun flags |= EFX_RX_PKT_TCP;
2887*4882a593Smuzhiyun
2888*4882a593Smuzhiyun channel->irq_mod_score += 2 * n_packets;
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun /* Handle received packet(s) */
2891*4882a593Smuzhiyun for (i = 0; i < n_packets; i++) {
2892*4882a593Smuzhiyun efx_rx_packet(rx_queue,
2893*4882a593Smuzhiyun rx_queue->removed_count & rx_queue->ptr_mask,
2894*4882a593Smuzhiyun rx_queue->scatter_n, rx_queue->scatter_len,
2895*4882a593Smuzhiyun flags);
2896*4882a593Smuzhiyun rx_queue->removed_count += rx_queue->scatter_n;
2897*4882a593Smuzhiyun }
2898*4882a593Smuzhiyun
2899*4882a593Smuzhiyun rx_queue->scatter_n = 0;
2900*4882a593Smuzhiyun rx_queue->scatter_len = 0;
2901*4882a593Smuzhiyun
2902*4882a593Smuzhiyun return n_packets;
2903*4882a593Smuzhiyun }
2904*4882a593Smuzhiyun
efx_ef10_extract_event_ts(efx_qword_t * event)2905*4882a593Smuzhiyun static u32 efx_ef10_extract_event_ts(efx_qword_t *event)
2906*4882a593Smuzhiyun {
2907*4882a593Smuzhiyun u32 tstamp;
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun tstamp = EFX_QWORD_FIELD(*event, TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI);
2910*4882a593Smuzhiyun tstamp <<= 16;
2911*4882a593Smuzhiyun tstamp |= EFX_QWORD_FIELD(*event, TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO);
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun return tstamp;
2914*4882a593Smuzhiyun }
2915*4882a593Smuzhiyun
2916*4882a593Smuzhiyun static void
efx_ef10_handle_tx_event(struct efx_channel * channel,efx_qword_t * event)2917*4882a593Smuzhiyun efx_ef10_handle_tx_event(struct efx_channel *channel, efx_qword_t *event)
2918*4882a593Smuzhiyun {
2919*4882a593Smuzhiyun struct efx_nic *efx = channel->efx;
2920*4882a593Smuzhiyun struct efx_tx_queue *tx_queue;
2921*4882a593Smuzhiyun unsigned int tx_ev_desc_ptr;
2922*4882a593Smuzhiyun unsigned int tx_ev_q_label;
2923*4882a593Smuzhiyun unsigned int tx_ev_type;
2924*4882a593Smuzhiyun u64 ts_part;
2925*4882a593Smuzhiyun
2926*4882a593Smuzhiyun if (unlikely(READ_ONCE(efx->reset_pending)))
2927*4882a593Smuzhiyun return;
2928*4882a593Smuzhiyun
2929*4882a593Smuzhiyun if (unlikely(EFX_QWORD_FIELD(*event, ESF_DZ_TX_DROP_EVENT)))
2930*4882a593Smuzhiyun return;
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun /* Get the transmit queue */
2933*4882a593Smuzhiyun tx_ev_q_label = EFX_QWORD_FIELD(*event, ESF_DZ_TX_QLABEL);
2934*4882a593Smuzhiyun tx_queue = channel->tx_queue + (tx_ev_q_label % EFX_MAX_TXQ_PER_CHANNEL);
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun if (!tx_queue->timestamping) {
2937*4882a593Smuzhiyun /* Transmit completion */
2938*4882a593Smuzhiyun tx_ev_desc_ptr = EFX_QWORD_FIELD(*event, ESF_DZ_TX_DESCR_INDX);
2939*4882a593Smuzhiyun efx_xmit_done(tx_queue, tx_ev_desc_ptr & tx_queue->ptr_mask);
2940*4882a593Smuzhiyun return;
2941*4882a593Smuzhiyun }
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun /* Transmit timestamps are only available for 8XXX series. They result
2944*4882a593Smuzhiyun * in up to three events per packet. These occur in order, and are:
2945*4882a593Smuzhiyun * - the normal completion event (may be omitted)
2946*4882a593Smuzhiyun * - the low part of the timestamp
2947*4882a593Smuzhiyun * - the high part of the timestamp
2948*4882a593Smuzhiyun *
2949*4882a593Smuzhiyun * It's possible for multiple completion events to appear before the
2950*4882a593Smuzhiyun * corresponding timestamps. So we can for example get:
2951*4882a593Smuzhiyun * COMP N
2952*4882a593Smuzhiyun * COMP N+1
2953*4882a593Smuzhiyun * TS_LO N
2954*4882a593Smuzhiyun * TS_HI N
2955*4882a593Smuzhiyun * TS_LO N+1
2956*4882a593Smuzhiyun * TS_HI N+1
2957*4882a593Smuzhiyun *
2958*4882a593Smuzhiyun * In addition it's also possible for the adjacent completions to be
2959*4882a593Smuzhiyun * merged, so we may not see COMP N above. As such, the completion
2960*4882a593Smuzhiyun * events are not very useful here.
2961*4882a593Smuzhiyun *
2962*4882a593Smuzhiyun * Each part of the timestamp is itself split across two 16 bit
2963*4882a593Smuzhiyun * fields in the event.
2964*4882a593Smuzhiyun */
2965*4882a593Smuzhiyun tx_ev_type = EFX_QWORD_FIELD(*event, ESF_EZ_TX_SOFT1);
2966*4882a593Smuzhiyun
2967*4882a593Smuzhiyun switch (tx_ev_type) {
2968*4882a593Smuzhiyun case TX_TIMESTAMP_EVENT_TX_EV_COMPLETION:
2969*4882a593Smuzhiyun /* Ignore this event - see above. */
2970*4882a593Smuzhiyun break;
2971*4882a593Smuzhiyun
2972*4882a593Smuzhiyun case TX_TIMESTAMP_EVENT_TX_EV_TSTAMP_LO:
2973*4882a593Smuzhiyun ts_part = efx_ef10_extract_event_ts(event);
2974*4882a593Smuzhiyun tx_queue->completed_timestamp_minor = ts_part;
2975*4882a593Smuzhiyun break;
2976*4882a593Smuzhiyun
2977*4882a593Smuzhiyun case TX_TIMESTAMP_EVENT_TX_EV_TSTAMP_HI:
2978*4882a593Smuzhiyun ts_part = efx_ef10_extract_event_ts(event);
2979*4882a593Smuzhiyun tx_queue->completed_timestamp_major = ts_part;
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun efx_xmit_done_single(tx_queue);
2982*4882a593Smuzhiyun break;
2983*4882a593Smuzhiyun
2984*4882a593Smuzhiyun default:
2985*4882a593Smuzhiyun netif_err(efx, hw, efx->net_dev,
2986*4882a593Smuzhiyun "channel %d unknown tx event type %d (data "
2987*4882a593Smuzhiyun EFX_QWORD_FMT ")\n",
2988*4882a593Smuzhiyun channel->channel, tx_ev_type,
2989*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
2990*4882a593Smuzhiyun break;
2991*4882a593Smuzhiyun }
2992*4882a593Smuzhiyun }
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun static void
efx_ef10_handle_driver_event(struct efx_channel * channel,efx_qword_t * event)2995*4882a593Smuzhiyun efx_ef10_handle_driver_event(struct efx_channel *channel, efx_qword_t *event)
2996*4882a593Smuzhiyun {
2997*4882a593Smuzhiyun struct efx_nic *efx = channel->efx;
2998*4882a593Smuzhiyun int subcode;
2999*4882a593Smuzhiyun
3000*4882a593Smuzhiyun subcode = EFX_QWORD_FIELD(*event, ESF_DZ_DRV_SUB_CODE);
3001*4882a593Smuzhiyun
3002*4882a593Smuzhiyun switch (subcode) {
3003*4882a593Smuzhiyun case ESE_DZ_DRV_TIMER_EV:
3004*4882a593Smuzhiyun case ESE_DZ_DRV_WAKE_UP_EV:
3005*4882a593Smuzhiyun break;
3006*4882a593Smuzhiyun case ESE_DZ_DRV_START_UP_EV:
3007*4882a593Smuzhiyun /* event queue init complete. ok. */
3008*4882a593Smuzhiyun break;
3009*4882a593Smuzhiyun default:
3010*4882a593Smuzhiyun netif_err(efx, hw, efx->net_dev,
3011*4882a593Smuzhiyun "channel %d unknown driver event type %d"
3012*4882a593Smuzhiyun " (data " EFX_QWORD_FMT ")\n",
3013*4882a593Smuzhiyun channel->channel, subcode,
3014*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
3015*4882a593Smuzhiyun
3016*4882a593Smuzhiyun }
3017*4882a593Smuzhiyun }
3018*4882a593Smuzhiyun
efx_ef10_handle_driver_generated_event(struct efx_channel * channel,efx_qword_t * event)3019*4882a593Smuzhiyun static void efx_ef10_handle_driver_generated_event(struct efx_channel *channel,
3020*4882a593Smuzhiyun efx_qword_t *event)
3021*4882a593Smuzhiyun {
3022*4882a593Smuzhiyun struct efx_nic *efx = channel->efx;
3023*4882a593Smuzhiyun u32 subcode;
3024*4882a593Smuzhiyun
3025*4882a593Smuzhiyun subcode = EFX_QWORD_FIELD(*event, EFX_DWORD_0);
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun switch (subcode) {
3028*4882a593Smuzhiyun case EFX_EF10_TEST:
3029*4882a593Smuzhiyun channel->event_test_cpu = raw_smp_processor_id();
3030*4882a593Smuzhiyun break;
3031*4882a593Smuzhiyun case EFX_EF10_REFILL:
3032*4882a593Smuzhiyun /* The queue must be empty, so we won't receive any rx
3033*4882a593Smuzhiyun * events, so efx_process_channel() won't refill the
3034*4882a593Smuzhiyun * queue. Refill it here
3035*4882a593Smuzhiyun */
3036*4882a593Smuzhiyun efx_fast_push_rx_descriptors(&channel->rx_queue, true);
3037*4882a593Smuzhiyun break;
3038*4882a593Smuzhiyun default:
3039*4882a593Smuzhiyun netif_err(efx, hw, efx->net_dev,
3040*4882a593Smuzhiyun "channel %d unknown driver event type %u"
3041*4882a593Smuzhiyun " (data " EFX_QWORD_FMT ")\n",
3042*4882a593Smuzhiyun channel->channel, (unsigned) subcode,
3043*4882a593Smuzhiyun EFX_QWORD_VAL(*event));
3044*4882a593Smuzhiyun }
3045*4882a593Smuzhiyun }
3046*4882a593Smuzhiyun
efx_ef10_ev_process(struct efx_channel * channel,int quota)3047*4882a593Smuzhiyun static int efx_ef10_ev_process(struct efx_channel *channel, int quota)
3048*4882a593Smuzhiyun {
3049*4882a593Smuzhiyun struct efx_nic *efx = channel->efx;
3050*4882a593Smuzhiyun efx_qword_t event, *p_event;
3051*4882a593Smuzhiyun unsigned int read_ptr;
3052*4882a593Smuzhiyun int ev_code;
3053*4882a593Smuzhiyun int spent = 0;
3054*4882a593Smuzhiyun
3055*4882a593Smuzhiyun if (quota <= 0)
3056*4882a593Smuzhiyun return spent;
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun read_ptr = channel->eventq_read_ptr;
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun for (;;) {
3061*4882a593Smuzhiyun p_event = efx_event(channel, read_ptr);
3062*4882a593Smuzhiyun event = *p_event;
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun if (!efx_event_present(&event))
3065*4882a593Smuzhiyun break;
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun EFX_SET_QWORD(*p_event);
3068*4882a593Smuzhiyun
3069*4882a593Smuzhiyun ++read_ptr;
3070*4882a593Smuzhiyun
3071*4882a593Smuzhiyun ev_code = EFX_QWORD_FIELD(event, ESF_DZ_EV_CODE);
3072*4882a593Smuzhiyun
3073*4882a593Smuzhiyun netif_vdbg(efx, drv, efx->net_dev,
3074*4882a593Smuzhiyun "processing event on %d " EFX_QWORD_FMT "\n",
3075*4882a593Smuzhiyun channel->channel, EFX_QWORD_VAL(event));
3076*4882a593Smuzhiyun
3077*4882a593Smuzhiyun switch (ev_code) {
3078*4882a593Smuzhiyun case ESE_DZ_EV_CODE_MCDI_EV:
3079*4882a593Smuzhiyun efx_mcdi_process_event(channel, &event);
3080*4882a593Smuzhiyun break;
3081*4882a593Smuzhiyun case ESE_DZ_EV_CODE_RX_EV:
3082*4882a593Smuzhiyun spent += efx_ef10_handle_rx_event(channel, &event);
3083*4882a593Smuzhiyun if (spent >= quota) {
3084*4882a593Smuzhiyun /* XXX can we split a merged event to
3085*4882a593Smuzhiyun * avoid going over-quota?
3086*4882a593Smuzhiyun */
3087*4882a593Smuzhiyun spent = quota;
3088*4882a593Smuzhiyun goto out;
3089*4882a593Smuzhiyun }
3090*4882a593Smuzhiyun break;
3091*4882a593Smuzhiyun case ESE_DZ_EV_CODE_TX_EV:
3092*4882a593Smuzhiyun efx_ef10_handle_tx_event(channel, &event);
3093*4882a593Smuzhiyun break;
3094*4882a593Smuzhiyun case ESE_DZ_EV_CODE_DRIVER_EV:
3095*4882a593Smuzhiyun efx_ef10_handle_driver_event(channel, &event);
3096*4882a593Smuzhiyun if (++spent == quota)
3097*4882a593Smuzhiyun goto out;
3098*4882a593Smuzhiyun break;
3099*4882a593Smuzhiyun case EFX_EF10_DRVGEN_EV:
3100*4882a593Smuzhiyun efx_ef10_handle_driver_generated_event(channel, &event);
3101*4882a593Smuzhiyun break;
3102*4882a593Smuzhiyun default:
3103*4882a593Smuzhiyun netif_err(efx, hw, efx->net_dev,
3104*4882a593Smuzhiyun "channel %d unknown event type %d"
3105*4882a593Smuzhiyun " (data " EFX_QWORD_FMT ")\n",
3106*4882a593Smuzhiyun channel->channel, ev_code,
3107*4882a593Smuzhiyun EFX_QWORD_VAL(event));
3108*4882a593Smuzhiyun }
3109*4882a593Smuzhiyun }
3110*4882a593Smuzhiyun
3111*4882a593Smuzhiyun out:
3112*4882a593Smuzhiyun channel->eventq_read_ptr = read_ptr;
3113*4882a593Smuzhiyun return spent;
3114*4882a593Smuzhiyun }
3115*4882a593Smuzhiyun
efx_ef10_ev_read_ack(struct efx_channel * channel)3116*4882a593Smuzhiyun static void efx_ef10_ev_read_ack(struct efx_channel *channel)
3117*4882a593Smuzhiyun {
3118*4882a593Smuzhiyun struct efx_nic *efx = channel->efx;
3119*4882a593Smuzhiyun efx_dword_t rptr;
3120*4882a593Smuzhiyun
3121*4882a593Smuzhiyun if (EFX_EF10_WORKAROUND_35388(efx)) {
3122*4882a593Smuzhiyun BUILD_BUG_ON(EFX_MIN_EVQ_SIZE <
3123*4882a593Smuzhiyun (1 << ERF_DD_EVQ_IND_RPTR_WIDTH));
3124*4882a593Smuzhiyun BUILD_BUG_ON(EFX_MAX_EVQ_SIZE >
3125*4882a593Smuzhiyun (1 << 2 * ERF_DD_EVQ_IND_RPTR_WIDTH));
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun EFX_POPULATE_DWORD_2(rptr, ERF_DD_EVQ_IND_RPTR_FLAGS,
3128*4882a593Smuzhiyun EFE_DD_EVQ_IND_RPTR_FLAGS_HIGH,
3129*4882a593Smuzhiyun ERF_DD_EVQ_IND_RPTR,
3130*4882a593Smuzhiyun (channel->eventq_read_ptr &
3131*4882a593Smuzhiyun channel->eventq_mask) >>
3132*4882a593Smuzhiyun ERF_DD_EVQ_IND_RPTR_WIDTH);
3133*4882a593Smuzhiyun efx_writed_page(efx, &rptr, ER_DD_EVQ_INDIRECT,
3134*4882a593Smuzhiyun channel->channel);
3135*4882a593Smuzhiyun EFX_POPULATE_DWORD_2(rptr, ERF_DD_EVQ_IND_RPTR_FLAGS,
3136*4882a593Smuzhiyun EFE_DD_EVQ_IND_RPTR_FLAGS_LOW,
3137*4882a593Smuzhiyun ERF_DD_EVQ_IND_RPTR,
3138*4882a593Smuzhiyun channel->eventq_read_ptr &
3139*4882a593Smuzhiyun ((1 << ERF_DD_EVQ_IND_RPTR_WIDTH) - 1));
3140*4882a593Smuzhiyun efx_writed_page(efx, &rptr, ER_DD_EVQ_INDIRECT,
3141*4882a593Smuzhiyun channel->channel);
3142*4882a593Smuzhiyun } else {
3143*4882a593Smuzhiyun EFX_POPULATE_DWORD_1(rptr, ERF_DZ_EVQ_RPTR,
3144*4882a593Smuzhiyun channel->eventq_read_ptr &
3145*4882a593Smuzhiyun channel->eventq_mask);
3146*4882a593Smuzhiyun efx_writed_page(efx, &rptr, ER_DZ_EVQ_RPTR, channel->channel);
3147*4882a593Smuzhiyun }
3148*4882a593Smuzhiyun }
3149*4882a593Smuzhiyun
efx_ef10_ev_test_generate(struct efx_channel * channel)3150*4882a593Smuzhiyun static void efx_ef10_ev_test_generate(struct efx_channel *channel)
3151*4882a593Smuzhiyun {
3152*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_DRIVER_EVENT_IN_LEN);
3153*4882a593Smuzhiyun struct efx_nic *efx = channel->efx;
3154*4882a593Smuzhiyun efx_qword_t event;
3155*4882a593Smuzhiyun int rc;
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun EFX_POPULATE_QWORD_2(event,
3158*4882a593Smuzhiyun ESF_DZ_EV_CODE, EFX_EF10_DRVGEN_EV,
3159*4882a593Smuzhiyun ESF_DZ_EV_DATA, EFX_EF10_TEST);
3160*4882a593Smuzhiyun
3161*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, DRIVER_EVENT_IN_EVQ, channel->channel);
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun /* MCDI_SET_QWORD is not appropriate here since EFX_POPULATE_* has
3164*4882a593Smuzhiyun * already swapped the data to little-endian order.
3165*4882a593Smuzhiyun */
3166*4882a593Smuzhiyun memcpy(MCDI_PTR(inbuf, DRIVER_EVENT_IN_DATA), &event.u64[0],
3167*4882a593Smuzhiyun sizeof(efx_qword_t));
3168*4882a593Smuzhiyun
3169*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_DRIVER_EVENT, inbuf, sizeof(inbuf),
3170*4882a593Smuzhiyun NULL, 0, NULL);
3171*4882a593Smuzhiyun if (rc != 0)
3172*4882a593Smuzhiyun goto fail;
3173*4882a593Smuzhiyun
3174*4882a593Smuzhiyun return;
3175*4882a593Smuzhiyun
3176*4882a593Smuzhiyun fail:
3177*4882a593Smuzhiyun WARN_ON(true);
3178*4882a593Smuzhiyun netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
3179*4882a593Smuzhiyun }
3180*4882a593Smuzhiyun
efx_ef10_prepare_flr(struct efx_nic * efx)3181*4882a593Smuzhiyun static void efx_ef10_prepare_flr(struct efx_nic *efx)
3182*4882a593Smuzhiyun {
3183*4882a593Smuzhiyun atomic_set(&efx->active_queues, 0);
3184*4882a593Smuzhiyun }
3185*4882a593Smuzhiyun
efx_ef10_vport_set_mac_address(struct efx_nic * efx)3186*4882a593Smuzhiyun static int efx_ef10_vport_set_mac_address(struct efx_nic *efx)
3187*4882a593Smuzhiyun {
3188*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
3189*4882a593Smuzhiyun u8 mac_old[ETH_ALEN];
3190*4882a593Smuzhiyun int rc, rc2;
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun /* Only reconfigure a PF-created vport */
3193*4882a593Smuzhiyun if (is_zero_ether_addr(nic_data->vport_mac))
3194*4882a593Smuzhiyun return 0;
3195*4882a593Smuzhiyun
3196*4882a593Smuzhiyun efx_device_detach_sync(efx);
3197*4882a593Smuzhiyun efx_net_stop(efx->net_dev);
3198*4882a593Smuzhiyun down_write(&efx->filter_sem);
3199*4882a593Smuzhiyun efx_mcdi_filter_table_remove(efx);
3200*4882a593Smuzhiyun up_write(&efx->filter_sem);
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun rc = efx_ef10_vadaptor_free(efx, efx->vport_id);
3203*4882a593Smuzhiyun if (rc)
3204*4882a593Smuzhiyun goto restore_filters;
3205*4882a593Smuzhiyun
3206*4882a593Smuzhiyun ether_addr_copy(mac_old, nic_data->vport_mac);
3207*4882a593Smuzhiyun rc = efx_ef10_vport_del_mac(efx, efx->vport_id,
3208*4882a593Smuzhiyun nic_data->vport_mac);
3209*4882a593Smuzhiyun if (rc)
3210*4882a593Smuzhiyun goto restore_vadaptor;
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun rc = efx_ef10_vport_add_mac(efx, efx->vport_id,
3213*4882a593Smuzhiyun efx->net_dev->dev_addr);
3214*4882a593Smuzhiyun if (!rc) {
3215*4882a593Smuzhiyun ether_addr_copy(nic_data->vport_mac, efx->net_dev->dev_addr);
3216*4882a593Smuzhiyun } else {
3217*4882a593Smuzhiyun rc2 = efx_ef10_vport_add_mac(efx, efx->vport_id, mac_old);
3218*4882a593Smuzhiyun if (rc2) {
3219*4882a593Smuzhiyun /* Failed to add original MAC, so clear vport_mac */
3220*4882a593Smuzhiyun eth_zero_addr(nic_data->vport_mac);
3221*4882a593Smuzhiyun goto reset_nic;
3222*4882a593Smuzhiyun }
3223*4882a593Smuzhiyun }
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun restore_vadaptor:
3226*4882a593Smuzhiyun rc2 = efx_ef10_vadaptor_alloc(efx, efx->vport_id);
3227*4882a593Smuzhiyun if (rc2)
3228*4882a593Smuzhiyun goto reset_nic;
3229*4882a593Smuzhiyun restore_filters:
3230*4882a593Smuzhiyun down_write(&efx->filter_sem);
3231*4882a593Smuzhiyun rc2 = efx_ef10_filter_table_probe(efx);
3232*4882a593Smuzhiyun up_write(&efx->filter_sem);
3233*4882a593Smuzhiyun if (rc2)
3234*4882a593Smuzhiyun goto reset_nic;
3235*4882a593Smuzhiyun
3236*4882a593Smuzhiyun rc2 = efx_net_open(efx->net_dev);
3237*4882a593Smuzhiyun if (rc2)
3238*4882a593Smuzhiyun goto reset_nic;
3239*4882a593Smuzhiyun
3240*4882a593Smuzhiyun efx_device_attach_if_not_resetting(efx);
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun return rc;
3243*4882a593Smuzhiyun
3244*4882a593Smuzhiyun reset_nic:
3245*4882a593Smuzhiyun netif_err(efx, drv, efx->net_dev,
3246*4882a593Smuzhiyun "Failed to restore when changing MAC address - scheduling reset\n");
3247*4882a593Smuzhiyun efx_schedule_reset(efx, RESET_TYPE_DATAPATH);
3248*4882a593Smuzhiyun
3249*4882a593Smuzhiyun return rc ? rc : rc2;
3250*4882a593Smuzhiyun }
3251*4882a593Smuzhiyun
efx_ef10_set_mac_address(struct efx_nic * efx)3252*4882a593Smuzhiyun static int efx_ef10_set_mac_address(struct efx_nic *efx)
3253*4882a593Smuzhiyun {
3254*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_VADAPTOR_SET_MAC_IN_LEN);
3255*4882a593Smuzhiyun bool was_enabled = efx->port_enabled;
3256*4882a593Smuzhiyun int rc;
3257*4882a593Smuzhiyun
3258*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
3259*4882a593Smuzhiyun /* If this function is a VF and we have access to the parent PF,
3260*4882a593Smuzhiyun * then use the PF control path to attempt to change the VF MAC address.
3261*4882a593Smuzhiyun */
3262*4882a593Smuzhiyun if (efx->pci_dev->is_virtfn && efx->pci_dev->physfn) {
3263*4882a593Smuzhiyun struct efx_nic *efx_pf = pci_get_drvdata(efx->pci_dev->physfn);
3264*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
3265*4882a593Smuzhiyun u8 mac[ETH_ALEN];
3266*4882a593Smuzhiyun
3267*4882a593Smuzhiyun /* net_dev->dev_addr can be zeroed by efx_net_stop in
3268*4882a593Smuzhiyun * efx_ef10_sriov_set_vf_mac, so pass in a copy.
3269*4882a593Smuzhiyun */
3270*4882a593Smuzhiyun ether_addr_copy(mac, efx->net_dev->dev_addr);
3271*4882a593Smuzhiyun
3272*4882a593Smuzhiyun rc = efx_ef10_sriov_set_vf_mac(efx_pf, nic_data->vf_index, mac);
3273*4882a593Smuzhiyun if (!rc)
3274*4882a593Smuzhiyun return 0;
3275*4882a593Smuzhiyun
3276*4882a593Smuzhiyun netif_dbg(efx, drv, efx->net_dev,
3277*4882a593Smuzhiyun "Updating VF mac via PF failed (%d), setting directly\n",
3278*4882a593Smuzhiyun rc);
3279*4882a593Smuzhiyun }
3280*4882a593Smuzhiyun #endif
3281*4882a593Smuzhiyun
3282*4882a593Smuzhiyun efx_device_detach_sync(efx);
3283*4882a593Smuzhiyun efx_net_stop(efx->net_dev);
3284*4882a593Smuzhiyun
3285*4882a593Smuzhiyun mutex_lock(&efx->mac_lock);
3286*4882a593Smuzhiyun down_write(&efx->filter_sem);
3287*4882a593Smuzhiyun efx_mcdi_filter_table_remove(efx);
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun ether_addr_copy(MCDI_PTR(inbuf, VADAPTOR_SET_MAC_IN_MACADDR),
3290*4882a593Smuzhiyun efx->net_dev->dev_addr);
3291*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, VADAPTOR_SET_MAC_IN_UPSTREAM_PORT_ID,
3292*4882a593Smuzhiyun efx->vport_id);
3293*4882a593Smuzhiyun rc = efx_mcdi_rpc_quiet(efx, MC_CMD_VADAPTOR_SET_MAC, inbuf,
3294*4882a593Smuzhiyun sizeof(inbuf), NULL, 0, NULL);
3295*4882a593Smuzhiyun
3296*4882a593Smuzhiyun efx_ef10_filter_table_probe(efx);
3297*4882a593Smuzhiyun up_write(&efx->filter_sem);
3298*4882a593Smuzhiyun mutex_unlock(&efx->mac_lock);
3299*4882a593Smuzhiyun
3300*4882a593Smuzhiyun if (was_enabled)
3301*4882a593Smuzhiyun efx_net_open(efx->net_dev);
3302*4882a593Smuzhiyun efx_device_attach_if_not_resetting(efx);
3303*4882a593Smuzhiyun
3304*4882a593Smuzhiyun if (rc == -EPERM) {
3305*4882a593Smuzhiyun netif_err(efx, drv, efx->net_dev,
3306*4882a593Smuzhiyun "Cannot change MAC address; use sfboot to enable"
3307*4882a593Smuzhiyun " mac-spoofing on this interface\n");
3308*4882a593Smuzhiyun } else if (rc == -ENOSYS && !efx_ef10_is_vf(efx)) {
3309*4882a593Smuzhiyun /* If the active MCFW does not support MC_CMD_VADAPTOR_SET_MAC
3310*4882a593Smuzhiyun * fall-back to the method of changing the MAC address on the
3311*4882a593Smuzhiyun * vport. This only applies to PFs because such versions of
3312*4882a593Smuzhiyun * MCFW do not support VFs.
3313*4882a593Smuzhiyun */
3314*4882a593Smuzhiyun rc = efx_ef10_vport_set_mac_address(efx);
3315*4882a593Smuzhiyun } else if (rc) {
3316*4882a593Smuzhiyun efx_mcdi_display_error(efx, MC_CMD_VADAPTOR_SET_MAC,
3317*4882a593Smuzhiyun sizeof(inbuf), NULL, 0, rc);
3318*4882a593Smuzhiyun }
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun return rc;
3321*4882a593Smuzhiyun }
3322*4882a593Smuzhiyun
efx_ef10_mac_reconfigure(struct efx_nic * efx,bool mtu_only)3323*4882a593Smuzhiyun static int efx_ef10_mac_reconfigure(struct efx_nic *efx, bool mtu_only)
3324*4882a593Smuzhiyun {
3325*4882a593Smuzhiyun WARN_ON(!mutex_is_locked(&efx->mac_lock));
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun efx_mcdi_filter_sync_rx_mode(efx);
3328*4882a593Smuzhiyun
3329*4882a593Smuzhiyun if (mtu_only && efx_has_cap(efx, SET_MAC_ENHANCED))
3330*4882a593Smuzhiyun return efx_mcdi_set_mtu(efx);
3331*4882a593Smuzhiyun return efx_mcdi_set_mac(efx);
3332*4882a593Smuzhiyun }
3333*4882a593Smuzhiyun
efx_ef10_start_bist(struct efx_nic * efx,u32 bist_type)3334*4882a593Smuzhiyun static int efx_ef10_start_bist(struct efx_nic *efx, u32 bist_type)
3335*4882a593Smuzhiyun {
3336*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_START_BIST_IN_LEN);
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, START_BIST_IN_TYPE, bist_type);
3339*4882a593Smuzhiyun return efx_mcdi_rpc(efx, MC_CMD_START_BIST, inbuf, sizeof(inbuf),
3340*4882a593Smuzhiyun NULL, 0, NULL);
3341*4882a593Smuzhiyun }
3342*4882a593Smuzhiyun
3343*4882a593Smuzhiyun /* MC BISTs follow a different poll mechanism to phy BISTs.
3344*4882a593Smuzhiyun * The BIST is done in the poll handler on the MC, and the MCDI command
3345*4882a593Smuzhiyun * will block until the BIST is done.
3346*4882a593Smuzhiyun */
efx_ef10_poll_bist(struct efx_nic * efx)3347*4882a593Smuzhiyun static int efx_ef10_poll_bist(struct efx_nic *efx)
3348*4882a593Smuzhiyun {
3349*4882a593Smuzhiyun int rc;
3350*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_POLL_BIST_OUT_LEN);
3351*4882a593Smuzhiyun size_t outlen;
3352*4882a593Smuzhiyun u32 result;
3353*4882a593Smuzhiyun
3354*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_POLL_BIST, NULL, 0,
3355*4882a593Smuzhiyun outbuf, sizeof(outbuf), &outlen);
3356*4882a593Smuzhiyun if (rc != 0)
3357*4882a593Smuzhiyun return rc;
3358*4882a593Smuzhiyun
3359*4882a593Smuzhiyun if (outlen < MC_CMD_POLL_BIST_OUT_LEN)
3360*4882a593Smuzhiyun return -EIO;
3361*4882a593Smuzhiyun
3362*4882a593Smuzhiyun result = MCDI_DWORD(outbuf, POLL_BIST_OUT_RESULT);
3363*4882a593Smuzhiyun switch (result) {
3364*4882a593Smuzhiyun case MC_CMD_POLL_BIST_PASSED:
3365*4882a593Smuzhiyun netif_dbg(efx, hw, efx->net_dev, "BIST passed.\n");
3366*4882a593Smuzhiyun return 0;
3367*4882a593Smuzhiyun case MC_CMD_POLL_BIST_TIMEOUT:
3368*4882a593Smuzhiyun netif_err(efx, hw, efx->net_dev, "BIST timed out\n");
3369*4882a593Smuzhiyun return -EIO;
3370*4882a593Smuzhiyun case MC_CMD_POLL_BIST_FAILED:
3371*4882a593Smuzhiyun netif_err(efx, hw, efx->net_dev, "BIST failed.\n");
3372*4882a593Smuzhiyun return -EIO;
3373*4882a593Smuzhiyun default:
3374*4882a593Smuzhiyun netif_err(efx, hw, efx->net_dev,
3375*4882a593Smuzhiyun "BIST returned unknown result %u", result);
3376*4882a593Smuzhiyun return -EIO;
3377*4882a593Smuzhiyun }
3378*4882a593Smuzhiyun }
3379*4882a593Smuzhiyun
efx_ef10_run_bist(struct efx_nic * efx,u32 bist_type)3380*4882a593Smuzhiyun static int efx_ef10_run_bist(struct efx_nic *efx, u32 bist_type)
3381*4882a593Smuzhiyun {
3382*4882a593Smuzhiyun int rc;
3383*4882a593Smuzhiyun
3384*4882a593Smuzhiyun netif_dbg(efx, drv, efx->net_dev, "starting BIST type %u\n", bist_type);
3385*4882a593Smuzhiyun
3386*4882a593Smuzhiyun rc = efx_ef10_start_bist(efx, bist_type);
3387*4882a593Smuzhiyun if (rc != 0)
3388*4882a593Smuzhiyun return rc;
3389*4882a593Smuzhiyun
3390*4882a593Smuzhiyun return efx_ef10_poll_bist(efx);
3391*4882a593Smuzhiyun }
3392*4882a593Smuzhiyun
3393*4882a593Smuzhiyun static int
efx_ef10_test_chip(struct efx_nic * efx,struct efx_self_tests * tests)3394*4882a593Smuzhiyun efx_ef10_test_chip(struct efx_nic *efx, struct efx_self_tests *tests)
3395*4882a593Smuzhiyun {
3396*4882a593Smuzhiyun int rc, rc2;
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun efx_reset_down(efx, RESET_TYPE_WORLD);
3399*4882a593Smuzhiyun
3400*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_ENABLE_OFFLINE_BIST,
3401*4882a593Smuzhiyun NULL, 0, NULL, 0, NULL);
3402*4882a593Smuzhiyun if (rc != 0)
3403*4882a593Smuzhiyun goto out;
3404*4882a593Smuzhiyun
3405*4882a593Smuzhiyun tests->memory = efx_ef10_run_bist(efx, MC_CMD_MC_MEM_BIST) ? -1 : 1;
3406*4882a593Smuzhiyun tests->registers = efx_ef10_run_bist(efx, MC_CMD_REG_BIST) ? -1 : 1;
3407*4882a593Smuzhiyun
3408*4882a593Smuzhiyun rc = efx_mcdi_reset(efx, RESET_TYPE_WORLD);
3409*4882a593Smuzhiyun
3410*4882a593Smuzhiyun out:
3411*4882a593Smuzhiyun if (rc == -EPERM)
3412*4882a593Smuzhiyun rc = 0;
3413*4882a593Smuzhiyun rc2 = efx_reset_up(efx, RESET_TYPE_WORLD, rc == 0);
3414*4882a593Smuzhiyun return rc ? rc : rc2;
3415*4882a593Smuzhiyun }
3416*4882a593Smuzhiyun
3417*4882a593Smuzhiyun #ifdef CONFIG_SFC_MTD
3418*4882a593Smuzhiyun
3419*4882a593Smuzhiyun struct efx_ef10_nvram_type_info {
3420*4882a593Smuzhiyun u16 type, type_mask;
3421*4882a593Smuzhiyun u8 port;
3422*4882a593Smuzhiyun const char *name;
3423*4882a593Smuzhiyun };
3424*4882a593Smuzhiyun
3425*4882a593Smuzhiyun static const struct efx_ef10_nvram_type_info efx_ef10_nvram_types[] = {
3426*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_MC_FIRMWARE, 0, 0, "sfc_mcfw" },
3427*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_MC_FIRMWARE_BACKUP, 0, 0, "sfc_mcfw_backup" },
3428*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_EXPANSION_ROM, 0, 0, "sfc_exp_rom" },
3429*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_STATIC_CONFIG, 0, 0, "sfc_static_cfg" },
3430*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_DYNAMIC_CONFIG, 0, 0, "sfc_dynamic_cfg" },
3431*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT0, 0, 0, "sfc_exp_rom_cfg" },
3432*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT1, 0, 1, "sfc_exp_rom_cfg" },
3433*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT2, 0, 2, "sfc_exp_rom_cfg" },
3434*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT3, 0, 3, "sfc_exp_rom_cfg" },
3435*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_LICENSE, 0, 0, "sfc_license" },
3436*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_PHY_MIN, 0xff, 0, "sfc_phy_fw" },
3437*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_MUM_FIRMWARE, 0, 0, "sfc_mumfw" },
3438*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_EXPANSION_UEFI, 0, 0, "sfc_uefi" },
3439*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_DYNCONFIG_DEFAULTS, 0, 0, "sfc_dynamic_cfg_dflt" },
3440*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_ROMCONFIG_DEFAULTS, 0, 0, "sfc_exp_rom_cfg_dflt" },
3441*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_STATUS, 0, 0, "sfc_status" },
3442*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_BUNDLE, 0, 0, "sfc_bundle" },
3443*4882a593Smuzhiyun { NVRAM_PARTITION_TYPE_BUNDLE_METADATA, 0, 0, "sfc_bundle_metadata" },
3444*4882a593Smuzhiyun };
3445*4882a593Smuzhiyun #define EF10_NVRAM_PARTITION_COUNT ARRAY_SIZE(efx_ef10_nvram_types)
3446*4882a593Smuzhiyun
efx_ef10_mtd_probe_partition(struct efx_nic * efx,struct efx_mcdi_mtd_partition * part,unsigned int type,unsigned long * found)3447*4882a593Smuzhiyun static int efx_ef10_mtd_probe_partition(struct efx_nic *efx,
3448*4882a593Smuzhiyun struct efx_mcdi_mtd_partition *part,
3449*4882a593Smuzhiyun unsigned int type,
3450*4882a593Smuzhiyun unsigned long *found)
3451*4882a593Smuzhiyun {
3452*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_NVRAM_METADATA_IN_LEN);
3453*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_NVRAM_METADATA_OUT_LENMAX);
3454*4882a593Smuzhiyun const struct efx_ef10_nvram_type_info *info;
3455*4882a593Smuzhiyun size_t size, erase_size, outlen;
3456*4882a593Smuzhiyun int type_idx = 0;
3457*4882a593Smuzhiyun bool protected;
3458*4882a593Smuzhiyun int rc;
3459*4882a593Smuzhiyun
3460*4882a593Smuzhiyun for (type_idx = 0; ; type_idx++) {
3461*4882a593Smuzhiyun if (type_idx == EF10_NVRAM_PARTITION_COUNT)
3462*4882a593Smuzhiyun return -ENODEV;
3463*4882a593Smuzhiyun info = efx_ef10_nvram_types + type_idx;
3464*4882a593Smuzhiyun if ((type & ~info->type_mask) == info->type)
3465*4882a593Smuzhiyun break;
3466*4882a593Smuzhiyun }
3467*4882a593Smuzhiyun if (info->port != efx_port_num(efx))
3468*4882a593Smuzhiyun return -ENODEV;
3469*4882a593Smuzhiyun
3470*4882a593Smuzhiyun rc = efx_mcdi_nvram_info(efx, type, &size, &erase_size, &protected);
3471*4882a593Smuzhiyun if (rc)
3472*4882a593Smuzhiyun return rc;
3473*4882a593Smuzhiyun if (protected &&
3474*4882a593Smuzhiyun (type != NVRAM_PARTITION_TYPE_DYNCONFIG_DEFAULTS &&
3475*4882a593Smuzhiyun type != NVRAM_PARTITION_TYPE_ROMCONFIG_DEFAULTS))
3476*4882a593Smuzhiyun /* Hide protected partitions that don't provide defaults. */
3477*4882a593Smuzhiyun return -ENODEV;
3478*4882a593Smuzhiyun
3479*4882a593Smuzhiyun if (protected)
3480*4882a593Smuzhiyun /* Protected partitions are read only. */
3481*4882a593Smuzhiyun erase_size = 0;
3482*4882a593Smuzhiyun
3483*4882a593Smuzhiyun /* If we've already exposed a partition of this type, hide this
3484*4882a593Smuzhiyun * duplicate. All operations on MTDs are keyed by the type anyway,
3485*4882a593Smuzhiyun * so we can't act on the duplicate.
3486*4882a593Smuzhiyun */
3487*4882a593Smuzhiyun if (__test_and_set_bit(type_idx, found))
3488*4882a593Smuzhiyun return -EEXIST;
3489*4882a593Smuzhiyun
3490*4882a593Smuzhiyun part->nvram_type = type;
3491*4882a593Smuzhiyun
3492*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, NVRAM_METADATA_IN_TYPE, type);
3493*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_NVRAM_METADATA, inbuf, sizeof(inbuf),
3494*4882a593Smuzhiyun outbuf, sizeof(outbuf), &outlen);
3495*4882a593Smuzhiyun if (rc)
3496*4882a593Smuzhiyun return rc;
3497*4882a593Smuzhiyun if (outlen < MC_CMD_NVRAM_METADATA_OUT_LENMIN)
3498*4882a593Smuzhiyun return -EIO;
3499*4882a593Smuzhiyun if (MCDI_DWORD(outbuf, NVRAM_METADATA_OUT_FLAGS) &
3500*4882a593Smuzhiyun (1 << MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_LBN))
3501*4882a593Smuzhiyun part->fw_subtype = MCDI_DWORD(outbuf,
3502*4882a593Smuzhiyun NVRAM_METADATA_OUT_SUBTYPE);
3503*4882a593Smuzhiyun
3504*4882a593Smuzhiyun part->common.dev_type_name = "EF10 NVRAM manager";
3505*4882a593Smuzhiyun part->common.type_name = info->name;
3506*4882a593Smuzhiyun
3507*4882a593Smuzhiyun part->common.mtd.type = MTD_NORFLASH;
3508*4882a593Smuzhiyun part->common.mtd.flags = MTD_CAP_NORFLASH;
3509*4882a593Smuzhiyun part->common.mtd.size = size;
3510*4882a593Smuzhiyun part->common.mtd.erasesize = erase_size;
3511*4882a593Smuzhiyun /* sfc_status is read-only */
3512*4882a593Smuzhiyun if (!erase_size)
3513*4882a593Smuzhiyun part->common.mtd.flags |= MTD_NO_ERASE;
3514*4882a593Smuzhiyun
3515*4882a593Smuzhiyun return 0;
3516*4882a593Smuzhiyun }
3517*4882a593Smuzhiyun
efx_ef10_mtd_probe(struct efx_nic * efx)3518*4882a593Smuzhiyun static int efx_ef10_mtd_probe(struct efx_nic *efx)
3519*4882a593Smuzhiyun {
3520*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_NVRAM_PARTITIONS_OUT_LENMAX);
3521*4882a593Smuzhiyun DECLARE_BITMAP(found, EF10_NVRAM_PARTITION_COUNT) = { 0 };
3522*4882a593Smuzhiyun struct efx_mcdi_mtd_partition *parts;
3523*4882a593Smuzhiyun size_t outlen, n_parts_total, i, n_parts;
3524*4882a593Smuzhiyun unsigned int type;
3525*4882a593Smuzhiyun int rc;
3526*4882a593Smuzhiyun
3527*4882a593Smuzhiyun ASSERT_RTNL();
3528*4882a593Smuzhiyun
3529*4882a593Smuzhiyun BUILD_BUG_ON(MC_CMD_NVRAM_PARTITIONS_IN_LEN != 0);
3530*4882a593Smuzhiyun rc = efx_mcdi_rpc(efx, MC_CMD_NVRAM_PARTITIONS, NULL, 0,
3531*4882a593Smuzhiyun outbuf, sizeof(outbuf), &outlen);
3532*4882a593Smuzhiyun if (rc)
3533*4882a593Smuzhiyun return rc;
3534*4882a593Smuzhiyun if (outlen < MC_CMD_NVRAM_PARTITIONS_OUT_LENMIN)
3535*4882a593Smuzhiyun return -EIO;
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun n_parts_total = MCDI_DWORD(outbuf, NVRAM_PARTITIONS_OUT_NUM_PARTITIONS);
3538*4882a593Smuzhiyun if (n_parts_total >
3539*4882a593Smuzhiyun MCDI_VAR_ARRAY_LEN(outlen, NVRAM_PARTITIONS_OUT_TYPE_ID))
3540*4882a593Smuzhiyun return -EIO;
3541*4882a593Smuzhiyun
3542*4882a593Smuzhiyun parts = kcalloc(n_parts_total, sizeof(*parts), GFP_KERNEL);
3543*4882a593Smuzhiyun if (!parts)
3544*4882a593Smuzhiyun return -ENOMEM;
3545*4882a593Smuzhiyun
3546*4882a593Smuzhiyun n_parts = 0;
3547*4882a593Smuzhiyun for (i = 0; i < n_parts_total; i++) {
3548*4882a593Smuzhiyun type = MCDI_ARRAY_DWORD(outbuf, NVRAM_PARTITIONS_OUT_TYPE_ID,
3549*4882a593Smuzhiyun i);
3550*4882a593Smuzhiyun rc = efx_ef10_mtd_probe_partition(efx, &parts[n_parts], type,
3551*4882a593Smuzhiyun found);
3552*4882a593Smuzhiyun if (rc == -EEXIST || rc == -ENODEV)
3553*4882a593Smuzhiyun continue;
3554*4882a593Smuzhiyun if (rc)
3555*4882a593Smuzhiyun goto fail;
3556*4882a593Smuzhiyun n_parts++;
3557*4882a593Smuzhiyun }
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun if (!n_parts) {
3560*4882a593Smuzhiyun kfree(parts);
3561*4882a593Smuzhiyun return 0;
3562*4882a593Smuzhiyun }
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun rc = efx_mtd_add(efx, &parts[0].common, n_parts, sizeof(*parts));
3565*4882a593Smuzhiyun fail:
3566*4882a593Smuzhiyun if (rc)
3567*4882a593Smuzhiyun kfree(parts);
3568*4882a593Smuzhiyun return rc;
3569*4882a593Smuzhiyun }
3570*4882a593Smuzhiyun
3571*4882a593Smuzhiyun #endif /* CONFIG_SFC_MTD */
3572*4882a593Smuzhiyun
efx_ef10_ptp_write_host_time(struct efx_nic * efx,u32 host_time)3573*4882a593Smuzhiyun static void efx_ef10_ptp_write_host_time(struct efx_nic *efx, u32 host_time)
3574*4882a593Smuzhiyun {
3575*4882a593Smuzhiyun _efx_writed(efx, cpu_to_le32(host_time), ER_DZ_MC_DB_LWRD);
3576*4882a593Smuzhiyun }
3577*4882a593Smuzhiyun
efx_ef10_ptp_write_host_time_vf(struct efx_nic * efx,u32 host_time)3578*4882a593Smuzhiyun static void efx_ef10_ptp_write_host_time_vf(struct efx_nic *efx,
3579*4882a593Smuzhiyun u32 host_time) {}
3580*4882a593Smuzhiyun
efx_ef10_rx_enable_timestamping(struct efx_channel * channel,bool temp)3581*4882a593Smuzhiyun static int efx_ef10_rx_enable_timestamping(struct efx_channel *channel,
3582*4882a593Smuzhiyun bool temp)
3583*4882a593Smuzhiyun {
3584*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_LEN);
3585*4882a593Smuzhiyun int rc;
3586*4882a593Smuzhiyun
3587*4882a593Smuzhiyun if (channel->sync_events_state == SYNC_EVENTS_REQUESTED ||
3588*4882a593Smuzhiyun channel->sync_events_state == SYNC_EVENTS_VALID ||
3589*4882a593Smuzhiyun (temp && channel->sync_events_state == SYNC_EVENTS_DISABLED))
3590*4882a593Smuzhiyun return 0;
3591*4882a593Smuzhiyun channel->sync_events_state = SYNC_EVENTS_REQUESTED;
3592*4882a593Smuzhiyun
3593*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, PTP_IN_OP, MC_CMD_PTP_OP_TIME_EVENT_SUBSCRIBE);
3594*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, PTP_IN_PERIPH_ID, 0);
3595*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE,
3596*4882a593Smuzhiyun channel->channel);
3597*4882a593Smuzhiyun
3598*4882a593Smuzhiyun rc = efx_mcdi_rpc(channel->efx, MC_CMD_PTP,
3599*4882a593Smuzhiyun inbuf, sizeof(inbuf), NULL, 0, NULL);
3600*4882a593Smuzhiyun
3601*4882a593Smuzhiyun if (rc != 0)
3602*4882a593Smuzhiyun channel->sync_events_state = temp ? SYNC_EVENTS_QUIESCENT :
3603*4882a593Smuzhiyun SYNC_EVENTS_DISABLED;
3604*4882a593Smuzhiyun
3605*4882a593Smuzhiyun return rc;
3606*4882a593Smuzhiyun }
3607*4882a593Smuzhiyun
efx_ef10_rx_disable_timestamping(struct efx_channel * channel,bool temp)3608*4882a593Smuzhiyun static int efx_ef10_rx_disable_timestamping(struct efx_channel *channel,
3609*4882a593Smuzhiyun bool temp)
3610*4882a593Smuzhiyun {
3611*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_LEN);
3612*4882a593Smuzhiyun int rc;
3613*4882a593Smuzhiyun
3614*4882a593Smuzhiyun if (channel->sync_events_state == SYNC_EVENTS_DISABLED ||
3615*4882a593Smuzhiyun (temp && channel->sync_events_state == SYNC_EVENTS_QUIESCENT))
3616*4882a593Smuzhiyun return 0;
3617*4882a593Smuzhiyun if (channel->sync_events_state == SYNC_EVENTS_QUIESCENT) {
3618*4882a593Smuzhiyun channel->sync_events_state = SYNC_EVENTS_DISABLED;
3619*4882a593Smuzhiyun return 0;
3620*4882a593Smuzhiyun }
3621*4882a593Smuzhiyun channel->sync_events_state = temp ? SYNC_EVENTS_QUIESCENT :
3622*4882a593Smuzhiyun SYNC_EVENTS_DISABLED;
3623*4882a593Smuzhiyun
3624*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, PTP_IN_OP, MC_CMD_PTP_OP_TIME_EVENT_UNSUBSCRIBE);
3625*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, PTP_IN_PERIPH_ID, 0);
3626*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, PTP_IN_TIME_EVENT_UNSUBSCRIBE_CONTROL,
3627*4882a593Smuzhiyun MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_SINGLE);
3628*4882a593Smuzhiyun MCDI_SET_DWORD(inbuf, PTP_IN_TIME_EVENT_UNSUBSCRIBE_QUEUE,
3629*4882a593Smuzhiyun channel->channel);
3630*4882a593Smuzhiyun
3631*4882a593Smuzhiyun rc = efx_mcdi_rpc(channel->efx, MC_CMD_PTP,
3632*4882a593Smuzhiyun inbuf, sizeof(inbuf), NULL, 0, NULL);
3633*4882a593Smuzhiyun
3634*4882a593Smuzhiyun return rc;
3635*4882a593Smuzhiyun }
3636*4882a593Smuzhiyun
efx_ef10_ptp_set_ts_sync_events(struct efx_nic * efx,bool en,bool temp)3637*4882a593Smuzhiyun static int efx_ef10_ptp_set_ts_sync_events(struct efx_nic *efx, bool en,
3638*4882a593Smuzhiyun bool temp)
3639*4882a593Smuzhiyun {
3640*4882a593Smuzhiyun int (*set)(struct efx_channel *channel, bool temp);
3641*4882a593Smuzhiyun struct efx_channel *channel;
3642*4882a593Smuzhiyun
3643*4882a593Smuzhiyun set = en ?
3644*4882a593Smuzhiyun efx_ef10_rx_enable_timestamping :
3645*4882a593Smuzhiyun efx_ef10_rx_disable_timestamping;
3646*4882a593Smuzhiyun
3647*4882a593Smuzhiyun channel = efx_ptp_channel(efx);
3648*4882a593Smuzhiyun if (channel) {
3649*4882a593Smuzhiyun int rc = set(channel, temp);
3650*4882a593Smuzhiyun if (en && rc != 0) {
3651*4882a593Smuzhiyun efx_ef10_ptp_set_ts_sync_events(efx, false, temp);
3652*4882a593Smuzhiyun return rc;
3653*4882a593Smuzhiyun }
3654*4882a593Smuzhiyun }
3655*4882a593Smuzhiyun
3656*4882a593Smuzhiyun return 0;
3657*4882a593Smuzhiyun }
3658*4882a593Smuzhiyun
efx_ef10_ptp_set_ts_config_vf(struct efx_nic * efx,struct hwtstamp_config * init)3659*4882a593Smuzhiyun static int efx_ef10_ptp_set_ts_config_vf(struct efx_nic *efx,
3660*4882a593Smuzhiyun struct hwtstamp_config *init)
3661*4882a593Smuzhiyun {
3662*4882a593Smuzhiyun return -EOPNOTSUPP;
3663*4882a593Smuzhiyun }
3664*4882a593Smuzhiyun
efx_ef10_ptp_set_ts_config(struct efx_nic * efx,struct hwtstamp_config * init)3665*4882a593Smuzhiyun static int efx_ef10_ptp_set_ts_config(struct efx_nic *efx,
3666*4882a593Smuzhiyun struct hwtstamp_config *init)
3667*4882a593Smuzhiyun {
3668*4882a593Smuzhiyun int rc;
3669*4882a593Smuzhiyun
3670*4882a593Smuzhiyun switch (init->rx_filter) {
3671*4882a593Smuzhiyun case HWTSTAMP_FILTER_NONE:
3672*4882a593Smuzhiyun efx_ef10_ptp_set_ts_sync_events(efx, false, false);
3673*4882a593Smuzhiyun /* if TX timestamping is still requested then leave PTP on */
3674*4882a593Smuzhiyun return efx_ptp_change_mode(efx,
3675*4882a593Smuzhiyun init->tx_type != HWTSTAMP_TX_OFF, 0);
3676*4882a593Smuzhiyun case HWTSTAMP_FILTER_ALL:
3677*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
3678*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
3679*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
3680*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
3681*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
3682*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
3683*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
3684*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
3685*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
3686*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_EVENT:
3687*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_SYNC:
3688*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
3689*4882a593Smuzhiyun case HWTSTAMP_FILTER_NTP_ALL:
3690*4882a593Smuzhiyun init->rx_filter = HWTSTAMP_FILTER_ALL;
3691*4882a593Smuzhiyun rc = efx_ptp_change_mode(efx, true, 0);
3692*4882a593Smuzhiyun if (!rc)
3693*4882a593Smuzhiyun rc = efx_ef10_ptp_set_ts_sync_events(efx, true, false);
3694*4882a593Smuzhiyun if (rc)
3695*4882a593Smuzhiyun efx_ptp_change_mode(efx, false, 0);
3696*4882a593Smuzhiyun return rc;
3697*4882a593Smuzhiyun default:
3698*4882a593Smuzhiyun return -ERANGE;
3699*4882a593Smuzhiyun }
3700*4882a593Smuzhiyun }
3701*4882a593Smuzhiyun
efx_ef10_get_phys_port_id(struct efx_nic * efx,struct netdev_phys_item_id * ppid)3702*4882a593Smuzhiyun static int efx_ef10_get_phys_port_id(struct efx_nic *efx,
3703*4882a593Smuzhiyun struct netdev_phys_item_id *ppid)
3704*4882a593Smuzhiyun {
3705*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
3706*4882a593Smuzhiyun
3707*4882a593Smuzhiyun if (!is_valid_ether_addr(nic_data->port_id))
3708*4882a593Smuzhiyun return -EOPNOTSUPP;
3709*4882a593Smuzhiyun
3710*4882a593Smuzhiyun ppid->id_len = ETH_ALEN;
3711*4882a593Smuzhiyun memcpy(ppid->id, nic_data->port_id, ppid->id_len);
3712*4882a593Smuzhiyun
3713*4882a593Smuzhiyun return 0;
3714*4882a593Smuzhiyun }
3715*4882a593Smuzhiyun
efx_ef10_vlan_rx_add_vid(struct efx_nic * efx,__be16 proto,u16 vid)3716*4882a593Smuzhiyun static int efx_ef10_vlan_rx_add_vid(struct efx_nic *efx, __be16 proto, u16 vid)
3717*4882a593Smuzhiyun {
3718*4882a593Smuzhiyun if (proto != htons(ETH_P_8021Q))
3719*4882a593Smuzhiyun return -EINVAL;
3720*4882a593Smuzhiyun
3721*4882a593Smuzhiyun return efx_ef10_add_vlan(efx, vid);
3722*4882a593Smuzhiyun }
3723*4882a593Smuzhiyun
efx_ef10_vlan_rx_kill_vid(struct efx_nic * efx,__be16 proto,u16 vid)3724*4882a593Smuzhiyun static int efx_ef10_vlan_rx_kill_vid(struct efx_nic *efx, __be16 proto, u16 vid)
3725*4882a593Smuzhiyun {
3726*4882a593Smuzhiyun if (proto != htons(ETH_P_8021Q))
3727*4882a593Smuzhiyun return -EINVAL;
3728*4882a593Smuzhiyun
3729*4882a593Smuzhiyun return efx_ef10_del_vlan(efx, vid);
3730*4882a593Smuzhiyun }
3731*4882a593Smuzhiyun
3732*4882a593Smuzhiyun /* We rely on the MCDI wiping out our TX rings if it made any changes to the
3733*4882a593Smuzhiyun * ports table, ensuring that any TSO descriptors that were made on a now-
3734*4882a593Smuzhiyun * removed tunnel port will be blown away and won't break things when we try
3735*4882a593Smuzhiyun * to transmit them using the new ports table.
3736*4882a593Smuzhiyun */
efx_ef10_set_udp_tnl_ports(struct efx_nic * efx,bool unloading)3737*4882a593Smuzhiyun static int efx_ef10_set_udp_tnl_ports(struct efx_nic *efx, bool unloading)
3738*4882a593Smuzhiyun {
3739*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
3740*4882a593Smuzhiyun MCDI_DECLARE_BUF(inbuf, MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMAX);
3741*4882a593Smuzhiyun MCDI_DECLARE_BUF(outbuf, MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_LEN);
3742*4882a593Smuzhiyun bool will_reset = false;
3743*4882a593Smuzhiyun size_t num_entries = 0;
3744*4882a593Smuzhiyun size_t inlen, outlen;
3745*4882a593Smuzhiyun size_t i;
3746*4882a593Smuzhiyun int rc;
3747*4882a593Smuzhiyun efx_dword_t flags_and_num_entries;
3748*4882a593Smuzhiyun
3749*4882a593Smuzhiyun WARN_ON(!mutex_is_locked(&nic_data->udp_tunnels_lock));
3750*4882a593Smuzhiyun
3751*4882a593Smuzhiyun nic_data->udp_tunnels_dirty = false;
3752*4882a593Smuzhiyun
3753*4882a593Smuzhiyun if (!(nic_data->datapath_caps &
3754*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_LBN))) {
3755*4882a593Smuzhiyun efx_device_attach_if_not_resetting(efx);
3756*4882a593Smuzhiyun return 0;
3757*4882a593Smuzhiyun }
3758*4882a593Smuzhiyun
3759*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(nic_data->udp_tunnels) >
3760*4882a593Smuzhiyun MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MAXNUM);
3761*4882a593Smuzhiyun
3762*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(nic_data->udp_tunnels); ++i) {
3763*4882a593Smuzhiyun if (nic_data->udp_tunnels[i].type !=
3764*4882a593Smuzhiyun TUNNEL_ENCAP_UDP_PORT_ENTRY_INVALID) {
3765*4882a593Smuzhiyun efx_dword_t entry;
3766*4882a593Smuzhiyun
3767*4882a593Smuzhiyun EFX_POPULATE_DWORD_2(entry,
3768*4882a593Smuzhiyun TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT,
3769*4882a593Smuzhiyun ntohs(nic_data->udp_tunnels[i].port),
3770*4882a593Smuzhiyun TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL,
3771*4882a593Smuzhiyun nic_data->udp_tunnels[i].type);
3772*4882a593Smuzhiyun *_MCDI_ARRAY_DWORD(inbuf,
3773*4882a593Smuzhiyun SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES,
3774*4882a593Smuzhiyun num_entries++) = entry;
3775*4882a593Smuzhiyun }
3776*4882a593Smuzhiyun }
3777*4882a593Smuzhiyun
3778*4882a593Smuzhiyun BUILD_BUG_ON((MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_NUM_ENTRIES_OFST -
3779*4882a593Smuzhiyun MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_FLAGS_OFST) * 8 !=
3780*4882a593Smuzhiyun EFX_WORD_1_LBN);
3781*4882a593Smuzhiyun BUILD_BUG_ON(MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_NUM_ENTRIES_LEN * 8 !=
3782*4882a593Smuzhiyun EFX_WORD_1_WIDTH);
3783*4882a593Smuzhiyun EFX_POPULATE_DWORD_2(flags_and_num_entries,
3784*4882a593Smuzhiyun MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING,
3785*4882a593Smuzhiyun !!unloading,
3786*4882a593Smuzhiyun EFX_WORD_1, num_entries);
3787*4882a593Smuzhiyun *_MCDI_DWORD(inbuf, SET_TUNNEL_ENCAP_UDP_PORTS_IN_FLAGS) =
3788*4882a593Smuzhiyun flags_and_num_entries;
3789*4882a593Smuzhiyun
3790*4882a593Smuzhiyun inlen = MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LEN(num_entries);
3791*4882a593Smuzhiyun
3792*4882a593Smuzhiyun rc = efx_mcdi_rpc_quiet(efx, MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS,
3793*4882a593Smuzhiyun inbuf, inlen, outbuf, sizeof(outbuf), &outlen);
3794*4882a593Smuzhiyun if (rc == -EIO) {
3795*4882a593Smuzhiyun /* Most likely the MC rebooted due to another function also
3796*4882a593Smuzhiyun * setting its tunnel port list. Mark the tunnel port list as
3797*4882a593Smuzhiyun * dirty, so it will be pushed upon coming up from the reboot.
3798*4882a593Smuzhiyun */
3799*4882a593Smuzhiyun nic_data->udp_tunnels_dirty = true;
3800*4882a593Smuzhiyun return 0;
3801*4882a593Smuzhiyun }
3802*4882a593Smuzhiyun
3803*4882a593Smuzhiyun if (rc) {
3804*4882a593Smuzhiyun /* expected not available on unprivileged functions */
3805*4882a593Smuzhiyun if (rc != -EPERM)
3806*4882a593Smuzhiyun netif_warn(efx, drv, efx->net_dev,
3807*4882a593Smuzhiyun "Unable to set UDP tunnel ports; rc=%d.\n", rc);
3808*4882a593Smuzhiyun } else if (MCDI_DWORD(outbuf, SET_TUNNEL_ENCAP_UDP_PORTS_OUT_FLAGS) &
3809*4882a593Smuzhiyun (1 << MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_LBN)) {
3810*4882a593Smuzhiyun netif_info(efx, drv, efx->net_dev,
3811*4882a593Smuzhiyun "Rebooting MC due to UDP tunnel port list change\n");
3812*4882a593Smuzhiyun will_reset = true;
3813*4882a593Smuzhiyun if (unloading)
3814*4882a593Smuzhiyun /* Delay for the MC reset to complete. This will make
3815*4882a593Smuzhiyun * unloading other functions a bit smoother. This is a
3816*4882a593Smuzhiyun * race, but the other unload will work whichever way
3817*4882a593Smuzhiyun * it goes, this just avoids an unnecessary error
3818*4882a593Smuzhiyun * message.
3819*4882a593Smuzhiyun */
3820*4882a593Smuzhiyun msleep(100);
3821*4882a593Smuzhiyun }
3822*4882a593Smuzhiyun if (!will_reset && !unloading) {
3823*4882a593Smuzhiyun /* The caller will have detached, relying on the MC reset to
3824*4882a593Smuzhiyun * trigger a re-attach. Since there won't be an MC reset, we
3825*4882a593Smuzhiyun * have to do the attach ourselves.
3826*4882a593Smuzhiyun */
3827*4882a593Smuzhiyun efx_device_attach_if_not_resetting(efx);
3828*4882a593Smuzhiyun }
3829*4882a593Smuzhiyun
3830*4882a593Smuzhiyun return rc;
3831*4882a593Smuzhiyun }
3832*4882a593Smuzhiyun
efx_ef10_udp_tnl_push_ports(struct efx_nic * efx)3833*4882a593Smuzhiyun static int efx_ef10_udp_tnl_push_ports(struct efx_nic *efx)
3834*4882a593Smuzhiyun {
3835*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
3836*4882a593Smuzhiyun int rc = 0;
3837*4882a593Smuzhiyun
3838*4882a593Smuzhiyun mutex_lock(&nic_data->udp_tunnels_lock);
3839*4882a593Smuzhiyun if (nic_data->udp_tunnels_dirty) {
3840*4882a593Smuzhiyun /* Make sure all TX are stopped while we modify the table, else
3841*4882a593Smuzhiyun * we might race against an efx_features_check().
3842*4882a593Smuzhiyun */
3843*4882a593Smuzhiyun efx_device_detach_sync(efx);
3844*4882a593Smuzhiyun rc = efx_ef10_set_udp_tnl_ports(efx, false);
3845*4882a593Smuzhiyun }
3846*4882a593Smuzhiyun mutex_unlock(&nic_data->udp_tunnels_lock);
3847*4882a593Smuzhiyun return rc;
3848*4882a593Smuzhiyun }
3849*4882a593Smuzhiyun
efx_ef10_udp_tnl_set_port(struct net_device * dev,unsigned int table,unsigned int entry,struct udp_tunnel_info * ti)3850*4882a593Smuzhiyun static int efx_ef10_udp_tnl_set_port(struct net_device *dev,
3851*4882a593Smuzhiyun unsigned int table, unsigned int entry,
3852*4882a593Smuzhiyun struct udp_tunnel_info *ti)
3853*4882a593Smuzhiyun {
3854*4882a593Smuzhiyun struct efx_nic *efx = netdev_priv(dev);
3855*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data;
3856*4882a593Smuzhiyun int efx_tunnel_type, rc;
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun if (ti->type == UDP_TUNNEL_TYPE_VXLAN)
3859*4882a593Smuzhiyun efx_tunnel_type = TUNNEL_ENCAP_UDP_PORT_ENTRY_VXLAN;
3860*4882a593Smuzhiyun else
3861*4882a593Smuzhiyun efx_tunnel_type = TUNNEL_ENCAP_UDP_PORT_ENTRY_GENEVE;
3862*4882a593Smuzhiyun
3863*4882a593Smuzhiyun nic_data = efx->nic_data;
3864*4882a593Smuzhiyun if (!(nic_data->datapath_caps &
3865*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_LBN)))
3866*4882a593Smuzhiyun return -EOPNOTSUPP;
3867*4882a593Smuzhiyun
3868*4882a593Smuzhiyun mutex_lock(&nic_data->udp_tunnels_lock);
3869*4882a593Smuzhiyun /* Make sure all TX are stopped while we add to the table, else we
3870*4882a593Smuzhiyun * might race against an efx_features_check().
3871*4882a593Smuzhiyun */
3872*4882a593Smuzhiyun efx_device_detach_sync(efx);
3873*4882a593Smuzhiyun nic_data->udp_tunnels[entry].type = efx_tunnel_type;
3874*4882a593Smuzhiyun nic_data->udp_tunnels[entry].port = ti->port;
3875*4882a593Smuzhiyun rc = efx_ef10_set_udp_tnl_ports(efx, false);
3876*4882a593Smuzhiyun mutex_unlock(&nic_data->udp_tunnels_lock);
3877*4882a593Smuzhiyun
3878*4882a593Smuzhiyun return rc;
3879*4882a593Smuzhiyun }
3880*4882a593Smuzhiyun
3881*4882a593Smuzhiyun /* Called under the TX lock with the TX queue running, hence no-one can be
3882*4882a593Smuzhiyun * in the middle of updating the UDP tunnels table. However, they could
3883*4882a593Smuzhiyun * have tried and failed the MCDI, in which case they'll have set the dirty
3884*4882a593Smuzhiyun * flag before dropping their locks.
3885*4882a593Smuzhiyun */
efx_ef10_udp_tnl_has_port(struct efx_nic * efx,__be16 port)3886*4882a593Smuzhiyun static bool efx_ef10_udp_tnl_has_port(struct efx_nic *efx, __be16 port)
3887*4882a593Smuzhiyun {
3888*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
3889*4882a593Smuzhiyun size_t i;
3890*4882a593Smuzhiyun
3891*4882a593Smuzhiyun if (!(nic_data->datapath_caps &
3892*4882a593Smuzhiyun (1 << MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_LBN)))
3893*4882a593Smuzhiyun return false;
3894*4882a593Smuzhiyun
3895*4882a593Smuzhiyun if (nic_data->udp_tunnels_dirty)
3896*4882a593Smuzhiyun /* SW table may not match HW state, so just assume we can't
3897*4882a593Smuzhiyun * use any UDP tunnel offloads.
3898*4882a593Smuzhiyun */
3899*4882a593Smuzhiyun return false;
3900*4882a593Smuzhiyun
3901*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(nic_data->udp_tunnels); ++i)
3902*4882a593Smuzhiyun if (nic_data->udp_tunnels[i].type !=
3903*4882a593Smuzhiyun TUNNEL_ENCAP_UDP_PORT_ENTRY_INVALID &&
3904*4882a593Smuzhiyun nic_data->udp_tunnels[i].port == port)
3905*4882a593Smuzhiyun return true;
3906*4882a593Smuzhiyun
3907*4882a593Smuzhiyun return false;
3908*4882a593Smuzhiyun }
3909*4882a593Smuzhiyun
efx_ef10_udp_tnl_unset_port(struct net_device * dev,unsigned int table,unsigned int entry,struct udp_tunnel_info * ti)3910*4882a593Smuzhiyun static int efx_ef10_udp_tnl_unset_port(struct net_device *dev,
3911*4882a593Smuzhiyun unsigned int table, unsigned int entry,
3912*4882a593Smuzhiyun struct udp_tunnel_info *ti)
3913*4882a593Smuzhiyun {
3914*4882a593Smuzhiyun struct efx_nic *efx = netdev_priv(dev);
3915*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data;
3916*4882a593Smuzhiyun int rc;
3917*4882a593Smuzhiyun
3918*4882a593Smuzhiyun nic_data = efx->nic_data;
3919*4882a593Smuzhiyun
3920*4882a593Smuzhiyun mutex_lock(&nic_data->udp_tunnels_lock);
3921*4882a593Smuzhiyun /* Make sure all TX are stopped while we remove from the table, else we
3922*4882a593Smuzhiyun * might race against an efx_features_check().
3923*4882a593Smuzhiyun */
3924*4882a593Smuzhiyun efx_device_detach_sync(efx);
3925*4882a593Smuzhiyun nic_data->udp_tunnels[entry].type = TUNNEL_ENCAP_UDP_PORT_ENTRY_INVALID;
3926*4882a593Smuzhiyun nic_data->udp_tunnels[entry].port = 0;
3927*4882a593Smuzhiyun rc = efx_ef10_set_udp_tnl_ports(efx, false);
3928*4882a593Smuzhiyun mutex_unlock(&nic_data->udp_tunnels_lock);
3929*4882a593Smuzhiyun
3930*4882a593Smuzhiyun return rc;
3931*4882a593Smuzhiyun }
3932*4882a593Smuzhiyun
3933*4882a593Smuzhiyun static const struct udp_tunnel_nic_info efx_ef10_udp_tunnels = {
3934*4882a593Smuzhiyun .set_port = efx_ef10_udp_tnl_set_port,
3935*4882a593Smuzhiyun .unset_port = efx_ef10_udp_tnl_unset_port,
3936*4882a593Smuzhiyun .flags = UDP_TUNNEL_NIC_INFO_MAY_SLEEP,
3937*4882a593Smuzhiyun .tables = {
3938*4882a593Smuzhiyun {
3939*4882a593Smuzhiyun .n_entries = 16,
3940*4882a593Smuzhiyun .tunnel_types = UDP_TUNNEL_TYPE_VXLAN |
3941*4882a593Smuzhiyun UDP_TUNNEL_TYPE_GENEVE,
3942*4882a593Smuzhiyun },
3943*4882a593Smuzhiyun },
3944*4882a593Smuzhiyun };
3945*4882a593Smuzhiyun
3946*4882a593Smuzhiyun /* EF10 may have multiple datapath firmware variants within a
3947*4882a593Smuzhiyun * single version. Report which variants are running.
3948*4882a593Smuzhiyun */
efx_ef10_print_additional_fwver(struct efx_nic * efx,char * buf,size_t len)3949*4882a593Smuzhiyun static size_t efx_ef10_print_additional_fwver(struct efx_nic *efx, char *buf,
3950*4882a593Smuzhiyun size_t len)
3951*4882a593Smuzhiyun {
3952*4882a593Smuzhiyun struct efx_ef10_nic_data *nic_data = efx->nic_data;
3953*4882a593Smuzhiyun
3954*4882a593Smuzhiyun return scnprintf(buf, len, " rx%x tx%x",
3955*4882a593Smuzhiyun nic_data->rx_dpcpu_fw_id,
3956*4882a593Smuzhiyun nic_data->tx_dpcpu_fw_id);
3957*4882a593Smuzhiyun }
3958*4882a593Smuzhiyun
ef10_check_caps(const struct efx_nic * efx,u8 flag,u32 offset)3959*4882a593Smuzhiyun static unsigned int ef10_check_caps(const struct efx_nic *efx,
3960*4882a593Smuzhiyun u8 flag,
3961*4882a593Smuzhiyun u32 offset)
3962*4882a593Smuzhiyun {
3963*4882a593Smuzhiyun const struct efx_ef10_nic_data *nic_data = efx->nic_data;
3964*4882a593Smuzhiyun
3965*4882a593Smuzhiyun switch (offset) {
3966*4882a593Smuzhiyun case(MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS1_OFST):
3967*4882a593Smuzhiyun return nic_data->datapath_caps & BIT_ULL(flag);
3968*4882a593Smuzhiyun case(MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS2_OFST):
3969*4882a593Smuzhiyun return nic_data->datapath_caps2 & BIT_ULL(flag);
3970*4882a593Smuzhiyun default:
3971*4882a593Smuzhiyun return 0;
3972*4882a593Smuzhiyun }
3973*4882a593Smuzhiyun }
3974*4882a593Smuzhiyun
3975*4882a593Smuzhiyun #define EF10_OFFLOAD_FEATURES \
3976*4882a593Smuzhiyun (NETIF_F_IP_CSUM | \
3977*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_FILTER | \
3978*4882a593Smuzhiyun NETIF_F_IPV6_CSUM | \
3979*4882a593Smuzhiyun NETIF_F_RXHASH | \
3980*4882a593Smuzhiyun NETIF_F_NTUPLE)
3981*4882a593Smuzhiyun
3982*4882a593Smuzhiyun const struct efx_nic_type efx_hunt_a0_vf_nic_type = {
3983*4882a593Smuzhiyun .is_vf = true,
3984*4882a593Smuzhiyun .mem_bar = efx_ef10_vf_mem_bar,
3985*4882a593Smuzhiyun .mem_map_size = efx_ef10_mem_map_size,
3986*4882a593Smuzhiyun .probe = efx_ef10_probe_vf,
3987*4882a593Smuzhiyun .remove = efx_ef10_remove,
3988*4882a593Smuzhiyun .dimension_resources = efx_ef10_dimension_resources,
3989*4882a593Smuzhiyun .init = efx_ef10_init_nic,
3990*4882a593Smuzhiyun .fini = efx_ef10_fini_nic,
3991*4882a593Smuzhiyun .map_reset_reason = efx_ef10_map_reset_reason,
3992*4882a593Smuzhiyun .map_reset_flags = efx_ef10_map_reset_flags,
3993*4882a593Smuzhiyun .reset = efx_ef10_reset,
3994*4882a593Smuzhiyun .probe_port = efx_mcdi_port_probe,
3995*4882a593Smuzhiyun .remove_port = efx_mcdi_port_remove,
3996*4882a593Smuzhiyun .fini_dmaq = efx_fini_dmaq,
3997*4882a593Smuzhiyun .prepare_flr = efx_ef10_prepare_flr,
3998*4882a593Smuzhiyun .finish_flr = efx_port_dummy_op_void,
3999*4882a593Smuzhiyun .describe_stats = efx_ef10_describe_stats,
4000*4882a593Smuzhiyun .update_stats = efx_ef10_update_stats_vf,
4001*4882a593Smuzhiyun .update_stats_atomic = efx_ef10_update_stats_atomic_vf,
4002*4882a593Smuzhiyun .start_stats = efx_port_dummy_op_void,
4003*4882a593Smuzhiyun .pull_stats = efx_port_dummy_op_void,
4004*4882a593Smuzhiyun .stop_stats = efx_port_dummy_op_void,
4005*4882a593Smuzhiyun .push_irq_moderation = efx_ef10_push_irq_moderation,
4006*4882a593Smuzhiyun .reconfigure_mac = efx_ef10_mac_reconfigure,
4007*4882a593Smuzhiyun .check_mac_fault = efx_mcdi_mac_check_fault,
4008*4882a593Smuzhiyun .reconfigure_port = efx_mcdi_port_reconfigure,
4009*4882a593Smuzhiyun .get_wol = efx_ef10_get_wol_vf,
4010*4882a593Smuzhiyun .set_wol = efx_ef10_set_wol_vf,
4011*4882a593Smuzhiyun .resume_wol = efx_port_dummy_op_void,
4012*4882a593Smuzhiyun .mcdi_request = efx_ef10_mcdi_request,
4013*4882a593Smuzhiyun .mcdi_poll_response = efx_ef10_mcdi_poll_response,
4014*4882a593Smuzhiyun .mcdi_read_response = efx_ef10_mcdi_read_response,
4015*4882a593Smuzhiyun .mcdi_poll_reboot = efx_ef10_mcdi_poll_reboot,
4016*4882a593Smuzhiyun .mcdi_reboot_detected = efx_ef10_mcdi_reboot_detected,
4017*4882a593Smuzhiyun .irq_enable_master = efx_port_dummy_op_void,
4018*4882a593Smuzhiyun .irq_test_generate = efx_ef10_irq_test_generate,
4019*4882a593Smuzhiyun .irq_disable_non_ev = efx_port_dummy_op_void,
4020*4882a593Smuzhiyun .irq_handle_msi = efx_ef10_msi_interrupt,
4021*4882a593Smuzhiyun .irq_handle_legacy = efx_ef10_legacy_interrupt,
4022*4882a593Smuzhiyun .tx_probe = efx_ef10_tx_probe,
4023*4882a593Smuzhiyun .tx_init = efx_ef10_tx_init,
4024*4882a593Smuzhiyun .tx_remove = efx_mcdi_tx_remove,
4025*4882a593Smuzhiyun .tx_write = efx_ef10_tx_write,
4026*4882a593Smuzhiyun .tx_limit_len = efx_ef10_tx_limit_len,
4027*4882a593Smuzhiyun .tx_enqueue = __efx_enqueue_skb,
4028*4882a593Smuzhiyun .rx_push_rss_config = efx_mcdi_vf_rx_push_rss_config,
4029*4882a593Smuzhiyun .rx_pull_rss_config = efx_mcdi_rx_pull_rss_config,
4030*4882a593Smuzhiyun .rx_probe = efx_mcdi_rx_probe,
4031*4882a593Smuzhiyun .rx_init = efx_mcdi_rx_init,
4032*4882a593Smuzhiyun .rx_remove = efx_mcdi_rx_remove,
4033*4882a593Smuzhiyun .rx_write = efx_ef10_rx_write,
4034*4882a593Smuzhiyun .rx_defer_refill = efx_ef10_rx_defer_refill,
4035*4882a593Smuzhiyun .rx_packet = __efx_rx_packet,
4036*4882a593Smuzhiyun .ev_probe = efx_mcdi_ev_probe,
4037*4882a593Smuzhiyun .ev_init = efx_ef10_ev_init,
4038*4882a593Smuzhiyun .ev_fini = efx_mcdi_ev_fini,
4039*4882a593Smuzhiyun .ev_remove = efx_mcdi_ev_remove,
4040*4882a593Smuzhiyun .ev_process = efx_ef10_ev_process,
4041*4882a593Smuzhiyun .ev_read_ack = efx_ef10_ev_read_ack,
4042*4882a593Smuzhiyun .ev_test_generate = efx_ef10_ev_test_generate,
4043*4882a593Smuzhiyun .filter_table_probe = efx_ef10_filter_table_probe,
4044*4882a593Smuzhiyun .filter_table_restore = efx_mcdi_filter_table_restore,
4045*4882a593Smuzhiyun .filter_table_remove = efx_mcdi_filter_table_remove,
4046*4882a593Smuzhiyun .filter_update_rx_scatter = efx_mcdi_update_rx_scatter,
4047*4882a593Smuzhiyun .filter_insert = efx_mcdi_filter_insert,
4048*4882a593Smuzhiyun .filter_remove_safe = efx_mcdi_filter_remove_safe,
4049*4882a593Smuzhiyun .filter_get_safe = efx_mcdi_filter_get_safe,
4050*4882a593Smuzhiyun .filter_clear_rx = efx_mcdi_filter_clear_rx,
4051*4882a593Smuzhiyun .filter_count_rx_used = efx_mcdi_filter_count_rx_used,
4052*4882a593Smuzhiyun .filter_get_rx_id_limit = efx_mcdi_filter_get_rx_id_limit,
4053*4882a593Smuzhiyun .filter_get_rx_ids = efx_mcdi_filter_get_rx_ids,
4054*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
4055*4882a593Smuzhiyun .filter_rfs_expire_one = efx_mcdi_filter_rfs_expire_one,
4056*4882a593Smuzhiyun #endif
4057*4882a593Smuzhiyun #ifdef CONFIG_SFC_MTD
4058*4882a593Smuzhiyun .mtd_probe = efx_port_dummy_op_int,
4059*4882a593Smuzhiyun #endif
4060*4882a593Smuzhiyun .ptp_write_host_time = efx_ef10_ptp_write_host_time_vf,
4061*4882a593Smuzhiyun .ptp_set_ts_config = efx_ef10_ptp_set_ts_config_vf,
4062*4882a593Smuzhiyun .vlan_rx_add_vid = efx_ef10_vlan_rx_add_vid,
4063*4882a593Smuzhiyun .vlan_rx_kill_vid = efx_ef10_vlan_rx_kill_vid,
4064*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
4065*4882a593Smuzhiyun .vswitching_probe = efx_ef10_vswitching_probe_vf,
4066*4882a593Smuzhiyun .vswitching_restore = efx_ef10_vswitching_restore_vf,
4067*4882a593Smuzhiyun .vswitching_remove = efx_ef10_vswitching_remove_vf,
4068*4882a593Smuzhiyun #endif
4069*4882a593Smuzhiyun .get_mac_address = efx_ef10_get_mac_address_vf,
4070*4882a593Smuzhiyun .set_mac_address = efx_ef10_set_mac_address,
4071*4882a593Smuzhiyun
4072*4882a593Smuzhiyun .get_phys_port_id = efx_ef10_get_phys_port_id,
4073*4882a593Smuzhiyun .revision = EFX_REV_HUNT_A0,
4074*4882a593Smuzhiyun .max_dma_mask = DMA_BIT_MASK(ESF_DZ_TX_KER_BUF_ADDR_WIDTH),
4075*4882a593Smuzhiyun .rx_prefix_size = ES_DZ_RX_PREFIX_SIZE,
4076*4882a593Smuzhiyun .rx_hash_offset = ES_DZ_RX_PREFIX_HASH_OFST,
4077*4882a593Smuzhiyun .rx_ts_offset = ES_DZ_RX_PREFIX_TSTAMP_OFST,
4078*4882a593Smuzhiyun .can_rx_scatter = true,
4079*4882a593Smuzhiyun .always_rx_scatter = true,
4080*4882a593Smuzhiyun .min_interrupt_mode = EFX_INT_MODE_MSIX,
4081*4882a593Smuzhiyun .timer_period_max = 1 << ERF_DD_EVQ_IND_TIMER_VAL_WIDTH,
4082*4882a593Smuzhiyun .offload_features = EF10_OFFLOAD_FEATURES,
4083*4882a593Smuzhiyun .mcdi_max_ver = 2,
4084*4882a593Smuzhiyun .max_rx_ip_filters = EFX_MCDI_FILTER_TBL_ROWS,
4085*4882a593Smuzhiyun .hwtstamp_filters = 1 << HWTSTAMP_FILTER_NONE |
4086*4882a593Smuzhiyun 1 << HWTSTAMP_FILTER_ALL,
4087*4882a593Smuzhiyun .rx_hash_key_size = 40,
4088*4882a593Smuzhiyun .check_caps = ef10_check_caps,
4089*4882a593Smuzhiyun .print_additional_fwver = efx_ef10_print_additional_fwver,
4090*4882a593Smuzhiyun .sensor_event = efx_mcdi_sensor_event,
4091*4882a593Smuzhiyun };
4092*4882a593Smuzhiyun
4093*4882a593Smuzhiyun const struct efx_nic_type efx_hunt_a0_nic_type = {
4094*4882a593Smuzhiyun .is_vf = false,
4095*4882a593Smuzhiyun .mem_bar = efx_ef10_pf_mem_bar,
4096*4882a593Smuzhiyun .mem_map_size = efx_ef10_mem_map_size,
4097*4882a593Smuzhiyun .probe = efx_ef10_probe_pf,
4098*4882a593Smuzhiyun .remove = efx_ef10_remove,
4099*4882a593Smuzhiyun .dimension_resources = efx_ef10_dimension_resources,
4100*4882a593Smuzhiyun .init = efx_ef10_init_nic,
4101*4882a593Smuzhiyun .fini = efx_ef10_fini_nic,
4102*4882a593Smuzhiyun .map_reset_reason = efx_ef10_map_reset_reason,
4103*4882a593Smuzhiyun .map_reset_flags = efx_ef10_map_reset_flags,
4104*4882a593Smuzhiyun .reset = efx_ef10_reset,
4105*4882a593Smuzhiyun .probe_port = efx_mcdi_port_probe,
4106*4882a593Smuzhiyun .remove_port = efx_mcdi_port_remove,
4107*4882a593Smuzhiyun .fini_dmaq = efx_fini_dmaq,
4108*4882a593Smuzhiyun .prepare_flr = efx_ef10_prepare_flr,
4109*4882a593Smuzhiyun .finish_flr = efx_port_dummy_op_void,
4110*4882a593Smuzhiyun .describe_stats = efx_ef10_describe_stats,
4111*4882a593Smuzhiyun .update_stats = efx_ef10_update_stats_pf,
4112*4882a593Smuzhiyun .start_stats = efx_mcdi_mac_start_stats,
4113*4882a593Smuzhiyun .pull_stats = efx_mcdi_mac_pull_stats,
4114*4882a593Smuzhiyun .stop_stats = efx_mcdi_mac_stop_stats,
4115*4882a593Smuzhiyun .push_irq_moderation = efx_ef10_push_irq_moderation,
4116*4882a593Smuzhiyun .reconfigure_mac = efx_ef10_mac_reconfigure,
4117*4882a593Smuzhiyun .check_mac_fault = efx_mcdi_mac_check_fault,
4118*4882a593Smuzhiyun .reconfigure_port = efx_mcdi_port_reconfigure,
4119*4882a593Smuzhiyun .get_wol = efx_ef10_get_wol,
4120*4882a593Smuzhiyun .set_wol = efx_ef10_set_wol,
4121*4882a593Smuzhiyun .resume_wol = efx_port_dummy_op_void,
4122*4882a593Smuzhiyun .test_chip = efx_ef10_test_chip,
4123*4882a593Smuzhiyun .test_nvram = efx_mcdi_nvram_test_all,
4124*4882a593Smuzhiyun .mcdi_request = efx_ef10_mcdi_request,
4125*4882a593Smuzhiyun .mcdi_poll_response = efx_ef10_mcdi_poll_response,
4126*4882a593Smuzhiyun .mcdi_read_response = efx_ef10_mcdi_read_response,
4127*4882a593Smuzhiyun .mcdi_poll_reboot = efx_ef10_mcdi_poll_reboot,
4128*4882a593Smuzhiyun .mcdi_reboot_detected = efx_ef10_mcdi_reboot_detected,
4129*4882a593Smuzhiyun .irq_enable_master = efx_port_dummy_op_void,
4130*4882a593Smuzhiyun .irq_test_generate = efx_ef10_irq_test_generate,
4131*4882a593Smuzhiyun .irq_disable_non_ev = efx_port_dummy_op_void,
4132*4882a593Smuzhiyun .irq_handle_msi = efx_ef10_msi_interrupt,
4133*4882a593Smuzhiyun .irq_handle_legacy = efx_ef10_legacy_interrupt,
4134*4882a593Smuzhiyun .tx_probe = efx_ef10_tx_probe,
4135*4882a593Smuzhiyun .tx_init = efx_ef10_tx_init,
4136*4882a593Smuzhiyun .tx_remove = efx_mcdi_tx_remove,
4137*4882a593Smuzhiyun .tx_write = efx_ef10_tx_write,
4138*4882a593Smuzhiyun .tx_limit_len = efx_ef10_tx_limit_len,
4139*4882a593Smuzhiyun .tx_enqueue = __efx_enqueue_skb,
4140*4882a593Smuzhiyun .rx_push_rss_config = efx_mcdi_pf_rx_push_rss_config,
4141*4882a593Smuzhiyun .rx_pull_rss_config = efx_mcdi_rx_pull_rss_config,
4142*4882a593Smuzhiyun .rx_push_rss_context_config = efx_mcdi_rx_push_rss_context_config,
4143*4882a593Smuzhiyun .rx_pull_rss_context_config = efx_mcdi_rx_pull_rss_context_config,
4144*4882a593Smuzhiyun .rx_restore_rss_contexts = efx_mcdi_rx_restore_rss_contexts,
4145*4882a593Smuzhiyun .rx_probe = efx_mcdi_rx_probe,
4146*4882a593Smuzhiyun .rx_init = efx_mcdi_rx_init,
4147*4882a593Smuzhiyun .rx_remove = efx_mcdi_rx_remove,
4148*4882a593Smuzhiyun .rx_write = efx_ef10_rx_write,
4149*4882a593Smuzhiyun .rx_defer_refill = efx_ef10_rx_defer_refill,
4150*4882a593Smuzhiyun .rx_packet = __efx_rx_packet,
4151*4882a593Smuzhiyun .ev_probe = efx_mcdi_ev_probe,
4152*4882a593Smuzhiyun .ev_init = efx_ef10_ev_init,
4153*4882a593Smuzhiyun .ev_fini = efx_mcdi_ev_fini,
4154*4882a593Smuzhiyun .ev_remove = efx_mcdi_ev_remove,
4155*4882a593Smuzhiyun .ev_process = efx_ef10_ev_process,
4156*4882a593Smuzhiyun .ev_read_ack = efx_ef10_ev_read_ack,
4157*4882a593Smuzhiyun .ev_test_generate = efx_ef10_ev_test_generate,
4158*4882a593Smuzhiyun .filter_table_probe = efx_ef10_filter_table_probe,
4159*4882a593Smuzhiyun .filter_table_restore = efx_mcdi_filter_table_restore,
4160*4882a593Smuzhiyun .filter_table_remove = efx_mcdi_filter_table_remove,
4161*4882a593Smuzhiyun .filter_update_rx_scatter = efx_mcdi_update_rx_scatter,
4162*4882a593Smuzhiyun .filter_insert = efx_mcdi_filter_insert,
4163*4882a593Smuzhiyun .filter_remove_safe = efx_mcdi_filter_remove_safe,
4164*4882a593Smuzhiyun .filter_get_safe = efx_mcdi_filter_get_safe,
4165*4882a593Smuzhiyun .filter_clear_rx = efx_mcdi_filter_clear_rx,
4166*4882a593Smuzhiyun .filter_count_rx_used = efx_mcdi_filter_count_rx_used,
4167*4882a593Smuzhiyun .filter_get_rx_id_limit = efx_mcdi_filter_get_rx_id_limit,
4168*4882a593Smuzhiyun .filter_get_rx_ids = efx_mcdi_filter_get_rx_ids,
4169*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
4170*4882a593Smuzhiyun .filter_rfs_expire_one = efx_mcdi_filter_rfs_expire_one,
4171*4882a593Smuzhiyun #endif
4172*4882a593Smuzhiyun #ifdef CONFIG_SFC_MTD
4173*4882a593Smuzhiyun .mtd_probe = efx_ef10_mtd_probe,
4174*4882a593Smuzhiyun .mtd_rename = efx_mcdi_mtd_rename,
4175*4882a593Smuzhiyun .mtd_read = efx_mcdi_mtd_read,
4176*4882a593Smuzhiyun .mtd_erase = efx_mcdi_mtd_erase,
4177*4882a593Smuzhiyun .mtd_write = efx_mcdi_mtd_write,
4178*4882a593Smuzhiyun .mtd_sync = efx_mcdi_mtd_sync,
4179*4882a593Smuzhiyun #endif
4180*4882a593Smuzhiyun .ptp_write_host_time = efx_ef10_ptp_write_host_time,
4181*4882a593Smuzhiyun .ptp_set_ts_sync_events = efx_ef10_ptp_set_ts_sync_events,
4182*4882a593Smuzhiyun .ptp_set_ts_config = efx_ef10_ptp_set_ts_config,
4183*4882a593Smuzhiyun .vlan_rx_add_vid = efx_ef10_vlan_rx_add_vid,
4184*4882a593Smuzhiyun .vlan_rx_kill_vid = efx_ef10_vlan_rx_kill_vid,
4185*4882a593Smuzhiyun .udp_tnl_push_ports = efx_ef10_udp_tnl_push_ports,
4186*4882a593Smuzhiyun .udp_tnl_has_port = efx_ef10_udp_tnl_has_port,
4187*4882a593Smuzhiyun #ifdef CONFIG_SFC_SRIOV
4188*4882a593Smuzhiyun .sriov_configure = efx_ef10_sriov_configure,
4189*4882a593Smuzhiyun .sriov_init = efx_ef10_sriov_init,
4190*4882a593Smuzhiyun .sriov_fini = efx_ef10_sriov_fini,
4191*4882a593Smuzhiyun .sriov_wanted = efx_ef10_sriov_wanted,
4192*4882a593Smuzhiyun .sriov_reset = efx_ef10_sriov_reset,
4193*4882a593Smuzhiyun .sriov_flr = efx_ef10_sriov_flr,
4194*4882a593Smuzhiyun .sriov_set_vf_mac = efx_ef10_sriov_set_vf_mac,
4195*4882a593Smuzhiyun .sriov_set_vf_vlan = efx_ef10_sriov_set_vf_vlan,
4196*4882a593Smuzhiyun .sriov_set_vf_spoofchk = efx_ef10_sriov_set_vf_spoofchk,
4197*4882a593Smuzhiyun .sriov_get_vf_config = efx_ef10_sriov_get_vf_config,
4198*4882a593Smuzhiyun .sriov_set_vf_link_state = efx_ef10_sriov_set_vf_link_state,
4199*4882a593Smuzhiyun .vswitching_probe = efx_ef10_vswitching_probe_pf,
4200*4882a593Smuzhiyun .vswitching_restore = efx_ef10_vswitching_restore_pf,
4201*4882a593Smuzhiyun .vswitching_remove = efx_ef10_vswitching_remove_pf,
4202*4882a593Smuzhiyun #endif
4203*4882a593Smuzhiyun .get_mac_address = efx_ef10_get_mac_address_pf,
4204*4882a593Smuzhiyun .set_mac_address = efx_ef10_set_mac_address,
4205*4882a593Smuzhiyun .tso_versions = efx_ef10_tso_versions,
4206*4882a593Smuzhiyun
4207*4882a593Smuzhiyun .get_phys_port_id = efx_ef10_get_phys_port_id,
4208*4882a593Smuzhiyun .revision = EFX_REV_HUNT_A0,
4209*4882a593Smuzhiyun .max_dma_mask = DMA_BIT_MASK(ESF_DZ_TX_KER_BUF_ADDR_WIDTH),
4210*4882a593Smuzhiyun .rx_prefix_size = ES_DZ_RX_PREFIX_SIZE,
4211*4882a593Smuzhiyun .rx_hash_offset = ES_DZ_RX_PREFIX_HASH_OFST,
4212*4882a593Smuzhiyun .rx_ts_offset = ES_DZ_RX_PREFIX_TSTAMP_OFST,
4213*4882a593Smuzhiyun .can_rx_scatter = true,
4214*4882a593Smuzhiyun .always_rx_scatter = true,
4215*4882a593Smuzhiyun .option_descriptors = true,
4216*4882a593Smuzhiyun .min_interrupt_mode = EFX_INT_MODE_LEGACY,
4217*4882a593Smuzhiyun .timer_period_max = 1 << ERF_DD_EVQ_IND_TIMER_VAL_WIDTH,
4218*4882a593Smuzhiyun .offload_features = EF10_OFFLOAD_FEATURES,
4219*4882a593Smuzhiyun .mcdi_max_ver = 2,
4220*4882a593Smuzhiyun .max_rx_ip_filters = EFX_MCDI_FILTER_TBL_ROWS,
4221*4882a593Smuzhiyun .hwtstamp_filters = 1 << HWTSTAMP_FILTER_NONE |
4222*4882a593Smuzhiyun 1 << HWTSTAMP_FILTER_ALL,
4223*4882a593Smuzhiyun .rx_hash_key_size = 40,
4224*4882a593Smuzhiyun .check_caps = ef10_check_caps,
4225*4882a593Smuzhiyun .print_additional_fwver = efx_ef10_print_additional_fwver,
4226*4882a593Smuzhiyun .sensor_event = efx_mcdi_sensor_event,
4227*4882a593Smuzhiyun };
4228