xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/seeq/ether3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/drivers/acorn/net/ether3.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 1995-2000 Russell King
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  network driver for Acorn/ANT Ether3 cards
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef _LINUX_ether3_H
11*4882a593Smuzhiyun #define _LINUX_ether3_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* use 0 for production, 1 for verification, >2 for debug. debug flags: */
14*4882a593Smuzhiyun #define DEBUG_TX	 2
15*4882a593Smuzhiyun #define DEBUG_RX	 4
16*4882a593Smuzhiyun #define DEBUG_INT	 8
17*4882a593Smuzhiyun #define DEBUG_IC	16
18*4882a593Smuzhiyun #ifndef NET_DEBUG
19*4882a593Smuzhiyun #define NET_DEBUG 	0
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define priv(dev)	((struct dev_priv *)netdev_priv(dev))
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Command register definitions & bits */
25*4882a593Smuzhiyun #define REG_COMMAND		(priv(dev)->seeq + 0x0000)
26*4882a593Smuzhiyun #define CMD_ENINTDMA		0x0001
27*4882a593Smuzhiyun #define CMD_ENINTRX		0x0002
28*4882a593Smuzhiyun #define CMD_ENINTTX		0x0004
29*4882a593Smuzhiyun #define CMD_ENINTBUFWIN		0x0008
30*4882a593Smuzhiyun #define CMD_ACKINTDMA		0x0010
31*4882a593Smuzhiyun #define CMD_ACKINTRX		0x0020
32*4882a593Smuzhiyun #define CMD_ACKINTTX		0x0040
33*4882a593Smuzhiyun #define CMD_ACKINTBUFWIN	0x0080
34*4882a593Smuzhiyun #define CMD_DMAON		0x0100
35*4882a593Smuzhiyun #define CMD_RXON		0x0200
36*4882a593Smuzhiyun #define CMD_TXON		0x0400
37*4882a593Smuzhiyun #define CMD_DMAOFF		0x0800
38*4882a593Smuzhiyun #define CMD_RXOFF		0x1000
39*4882a593Smuzhiyun #define CMD_TXOFF		0x2000
40*4882a593Smuzhiyun #define CMD_FIFOREAD		0x4000
41*4882a593Smuzhiyun #define CMD_FIFOWRITE		0x8000
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* status register */
44*4882a593Smuzhiyun #define REG_STATUS		(priv(dev)->seeq + 0x0000)
45*4882a593Smuzhiyun #define STAT_ENINTSTAT		0x0001
46*4882a593Smuzhiyun #define STAT_ENINTRX		0x0002
47*4882a593Smuzhiyun #define STAT_ENINTTX		0x0004
48*4882a593Smuzhiyun #define STAT_ENINTBUFWIN	0x0008
49*4882a593Smuzhiyun #define STAT_INTDMA		0x0010
50*4882a593Smuzhiyun #define STAT_INTRX		0x0020
51*4882a593Smuzhiyun #define STAT_INTTX		0x0040
52*4882a593Smuzhiyun #define STAT_INTBUFWIN		0x0080
53*4882a593Smuzhiyun #define STAT_DMAON		0x0100
54*4882a593Smuzhiyun #define STAT_RXON		0x0200
55*4882a593Smuzhiyun #define STAT_TXON		0x0400
56*4882a593Smuzhiyun #define STAT_FIFOFULL		0x2000
57*4882a593Smuzhiyun #define STAT_FIFOEMPTY		0x4000
58*4882a593Smuzhiyun #define STAT_FIFODIR		0x8000
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* configuration register 1 */
61*4882a593Smuzhiyun #define REG_CONFIG1		(priv(dev)->seeq + 0x0040)
62*4882a593Smuzhiyun #define CFG1_BUFSELSTAT0	0x0000
63*4882a593Smuzhiyun #define CFG1_BUFSELSTAT1	0x0001
64*4882a593Smuzhiyun #define CFG1_BUFSELSTAT2	0x0002
65*4882a593Smuzhiyun #define CFG1_BUFSELSTAT3	0x0003
66*4882a593Smuzhiyun #define CFG1_BUFSELSTAT4	0x0004
67*4882a593Smuzhiyun #define CFG1_BUFSELSTAT5	0x0005
68*4882a593Smuzhiyun #define CFG1_ADDRPROM		0x0006
69*4882a593Smuzhiyun #define CFG1_TRANSEND		0x0007
70*4882a593Smuzhiyun #define CFG1_LOCBUFMEM		0x0008
71*4882a593Smuzhiyun #define CFG1_INTVECTOR		0x0009
72*4882a593Smuzhiyun #define CFG1_RECVSPECONLY	0x0000
73*4882a593Smuzhiyun #define CFG1_RECVSPECBROAD	0x4000
74*4882a593Smuzhiyun #define CFG1_RECVSPECBRMULTI	0x8000
75*4882a593Smuzhiyun #define CFG1_RECVPROMISC	0xC000
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* The following aren't in 8004 */
78*4882a593Smuzhiyun #define CFG1_DMABURSTCONT	0x0000
79*4882a593Smuzhiyun #define CFG1_DMABURST800NS	0x0010
80*4882a593Smuzhiyun #define CFG1_DMABURST1600NS	0x0020
81*4882a593Smuzhiyun #define CFG1_DMABURST3200NS	0x0030
82*4882a593Smuzhiyun #define CFG1_DMABURST1		0x0000
83*4882a593Smuzhiyun #define CFG1_DMABURST4		0x0040
84*4882a593Smuzhiyun #define CFG1_DMABURST8		0x0080
85*4882a593Smuzhiyun #define CFG1_DMABURST16		0x00C0
86*4882a593Smuzhiyun #define CFG1_RECVCOMPSTAT0	0x0100
87*4882a593Smuzhiyun #define CFG1_RECVCOMPSTAT1	0x0200
88*4882a593Smuzhiyun #define CFG1_RECVCOMPSTAT2	0x0400
89*4882a593Smuzhiyun #define CFG1_RECVCOMPSTAT3	0x0800
90*4882a593Smuzhiyun #define CFG1_RECVCOMPSTAT4	0x1000
91*4882a593Smuzhiyun #define CFG1_RECVCOMPSTAT5	0x2000
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* configuration register 2 */
94*4882a593Smuzhiyun #define REG_CONFIG2		(priv(dev)->seeq + 0x0080)
95*4882a593Smuzhiyun #define CFG2_BYTESWAP		0x0001
96*4882a593Smuzhiyun #define CFG2_ERRENCRC		0x0008
97*4882a593Smuzhiyun #define CFG2_ERRENDRIBBLE	0x0010
98*4882a593Smuzhiyun #define CFG2_ERRSHORTFRAME	0x0020
99*4882a593Smuzhiyun #define CFG2_SLOTSELECT		0x0040
100*4882a593Smuzhiyun #define CFG2_PREAMSELECT	0x0080
101*4882a593Smuzhiyun #define CFG2_ADDRLENGTH		0x0100
102*4882a593Smuzhiyun #define CFG2_RECVCRC		0x0200
103*4882a593Smuzhiyun #define CFG2_XMITNOCRC		0x0400
104*4882a593Smuzhiyun #define CFG2_LOOPBACK		0x0800
105*4882a593Smuzhiyun #define CFG2_CTRLO		0x1000
106*4882a593Smuzhiyun #define CFG2_RESET		0x8000
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define REG_RECVEND		(priv(dev)->seeq + 0x00c0)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define REG_BUFWIN		(priv(dev)->seeq + 0x0100)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define REG_RECVPTR		(priv(dev)->seeq + 0x0140)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define REG_TRANSMITPTR		(priv(dev)->seeq + 0x0180)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define REG_DMAADDR		(priv(dev)->seeq + 0x01c0)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * Cards transmit/receive headers
120*4882a593Smuzhiyun  */
121*4882a593Smuzhiyun #define TX_NEXT			(0xffff)
122*4882a593Smuzhiyun #define TXHDR_ENBABBLEINT	(1 << 16)
123*4882a593Smuzhiyun #define TXHDR_ENCOLLISIONINT	(1 << 17)
124*4882a593Smuzhiyun #define TXHDR_EN16COLLISION	(1 << 18)
125*4882a593Smuzhiyun #define TXHDR_ENSUCCESS		(1 << 19)
126*4882a593Smuzhiyun #define TXHDR_DATAFOLLOWS	(1 << 21)
127*4882a593Smuzhiyun #define TXHDR_CHAINCONTINUE	(1 << 22)
128*4882a593Smuzhiyun #define TXHDR_TRANSMIT		(1 << 23)
129*4882a593Smuzhiyun #define TXSTAT_BABBLED		(1 << 24)
130*4882a593Smuzhiyun #define TXSTAT_COLLISION	(1 << 25)
131*4882a593Smuzhiyun #define TXSTAT_16COLLISIONS	(1 << 26)
132*4882a593Smuzhiyun #define TXSTAT_DONE		(1 << 31)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define RX_NEXT			(0xffff)
135*4882a593Smuzhiyun #define RXHDR_CHAINCONTINUE	(1 << 6)
136*4882a593Smuzhiyun #define RXHDR_RECEIVE		(1 << 7)
137*4882a593Smuzhiyun #define RXSTAT_OVERSIZE		(1 << 8)
138*4882a593Smuzhiyun #define RXSTAT_CRCERROR		(1 << 9)
139*4882a593Smuzhiyun #define RXSTAT_DRIBBLEERROR	(1 << 10)
140*4882a593Smuzhiyun #define RXSTAT_SHORTPACKET	(1 << 11)
141*4882a593Smuzhiyun #define RXSTAT_DONE		(1 << 15)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define TX_START	0x0000
145*4882a593Smuzhiyun #define TX_END		0x6000
146*4882a593Smuzhiyun #define RX_START	0x6000
147*4882a593Smuzhiyun #define RX_LEN		0xA000
148*4882a593Smuzhiyun #define RX_END		0x10000
149*4882a593Smuzhiyun /* must be a power of 2 and greater than MAX_TX_BUFFERED */
150*4882a593Smuzhiyun #define MAX_TXED	16
151*4882a593Smuzhiyun #define MAX_TX_BUFFERED	10
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun struct dev_priv {
154*4882a593Smuzhiyun     void __iomem *base;
155*4882a593Smuzhiyun     void __iomem *seeq;
156*4882a593Smuzhiyun     struct {
157*4882a593Smuzhiyun 	unsigned int command;
158*4882a593Smuzhiyun 	unsigned int config1;
159*4882a593Smuzhiyun 	unsigned int config2;
160*4882a593Smuzhiyun     } regs;
161*4882a593Smuzhiyun     unsigned char tx_head;		/* buffer nr to insert next packet	 */
162*4882a593Smuzhiyun     unsigned char tx_tail;		/* buffer nr of transmitting packet	 */
163*4882a593Smuzhiyun     unsigned int rx_head;		/* address to fetch next packet from	 */
164*4882a593Smuzhiyun     struct timer_list timer;
165*4882a593Smuzhiyun     struct net_device *dev;
166*4882a593Smuzhiyun     int broken;				/* 0 = ok, 1 = something went wrong	 */
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun struct ether3_data {
170*4882a593Smuzhiyun 	const char name[8];
171*4882a593Smuzhiyun 	unsigned long base_offset;
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #endif
175