xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/samsung/sxgbe/sxgbe_mtl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* 10G controller driver for Samsung SoCs
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5*4882a593Smuzhiyun  *		http://www.samsung.com
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Siva Reddy Kallam <siva.kallam@samsung.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/export.h>
15*4882a593Smuzhiyun #include <linux/jiffies.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "sxgbe_mtl.h"
18*4882a593Smuzhiyun #include "sxgbe_reg.h"
19*4882a593Smuzhiyun 
sxgbe_mtl_init(void __iomem * ioaddr,unsigned int etsalg,unsigned int raa)20*4882a593Smuzhiyun static void sxgbe_mtl_init(void __iomem *ioaddr, unsigned int etsalg,
21*4882a593Smuzhiyun 			   unsigned int raa)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	u32 reg_val;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_OP_MODE_REG);
26*4882a593Smuzhiyun 	reg_val &= ETS_RST;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	/* ETS Algorith */
29*4882a593Smuzhiyun 	switch (etsalg & SXGBE_MTL_OPMODE_ESTMASK) {
30*4882a593Smuzhiyun 	case ETS_WRR:
31*4882a593Smuzhiyun 		reg_val &= ETS_WRR;
32*4882a593Smuzhiyun 		break;
33*4882a593Smuzhiyun 	case ETS_WFQ:
34*4882a593Smuzhiyun 		reg_val |= ETS_WFQ;
35*4882a593Smuzhiyun 		break;
36*4882a593Smuzhiyun 	case ETS_DWRR:
37*4882a593Smuzhiyun 		reg_val |= ETS_DWRR;
38*4882a593Smuzhiyun 		break;
39*4882a593Smuzhiyun 	}
40*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_OP_MODE_REG);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	switch (raa & SXGBE_MTL_OPMODE_RAAMASK) {
43*4882a593Smuzhiyun 	case RAA_SP:
44*4882a593Smuzhiyun 		reg_val &= RAA_SP;
45*4882a593Smuzhiyun 		break;
46*4882a593Smuzhiyun 	case RAA_WSP:
47*4882a593Smuzhiyun 		reg_val |= RAA_WSP;
48*4882a593Smuzhiyun 		break;
49*4882a593Smuzhiyun 	}
50*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_OP_MODE_REG);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* For Dynamic DMA channel mapping for Rx queue */
sxgbe_mtl_dma_dm_rxqueue(void __iomem * ioaddr)54*4882a593Smuzhiyun static void sxgbe_mtl_dma_dm_rxqueue(void __iomem *ioaddr)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	writel(RX_QUEUE_DYNAMIC, ioaddr + SXGBE_MTL_RXQ_DMAMAP0_REG);
57*4882a593Smuzhiyun 	writel(RX_QUEUE_DYNAMIC, ioaddr + SXGBE_MTL_RXQ_DMAMAP1_REG);
58*4882a593Smuzhiyun 	writel(RX_QUEUE_DYNAMIC, ioaddr + SXGBE_MTL_RXQ_DMAMAP2_REG);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
sxgbe_mtl_set_txfifosize(void __iomem * ioaddr,int queue_num,int queue_fifo)61*4882a593Smuzhiyun static void sxgbe_mtl_set_txfifosize(void __iomem *ioaddr, int queue_num,
62*4882a593Smuzhiyun 				     int queue_fifo)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	u32 fifo_bits, reg_val;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/* 0 means 256 bytes */
67*4882a593Smuzhiyun 	fifo_bits = (queue_fifo / SXGBE_MTL_TX_FIFO_DIV) - 1;
68*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num));
69*4882a593Smuzhiyun 	reg_val |= (fifo_bits << SXGBE_MTL_FIFO_LSHIFT);
70*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num));
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
sxgbe_mtl_set_rxfifosize(void __iomem * ioaddr,int queue_num,int queue_fifo)73*4882a593Smuzhiyun static void sxgbe_mtl_set_rxfifosize(void __iomem *ioaddr, int queue_num,
74*4882a593Smuzhiyun 				     int queue_fifo)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	u32 fifo_bits, reg_val;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* 0 means 256 bytes */
79*4882a593Smuzhiyun 	fifo_bits = (queue_fifo / SXGBE_MTL_RX_FIFO_DIV)-1;
80*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
81*4882a593Smuzhiyun 	reg_val |= (fifo_bits << SXGBE_MTL_FIFO_LSHIFT);
82*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
sxgbe_mtl_enable_txqueue(void __iomem * ioaddr,int queue_num)85*4882a593Smuzhiyun static void sxgbe_mtl_enable_txqueue(void __iomem *ioaddr, int queue_num)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	u32 reg_val;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num));
90*4882a593Smuzhiyun 	reg_val |= SXGBE_MTL_ENABLE_QUEUE;
91*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num));
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
sxgbe_mtl_disable_txqueue(void __iomem * ioaddr,int queue_num)94*4882a593Smuzhiyun static void sxgbe_mtl_disable_txqueue(void __iomem *ioaddr, int queue_num)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	u32 reg_val;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num));
99*4882a593Smuzhiyun 	reg_val &= ~SXGBE_MTL_ENABLE_QUEUE;
100*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num));
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
sxgbe_mtl_fc_active(void __iomem * ioaddr,int queue_num,int threshold)103*4882a593Smuzhiyun static void sxgbe_mtl_fc_active(void __iomem *ioaddr, int queue_num,
104*4882a593Smuzhiyun 				int threshold)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	u32 reg_val;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
109*4882a593Smuzhiyun 	reg_val &= ~(SXGBE_MTL_FCMASK << RX_FC_ACTIVE);
110*4882a593Smuzhiyun 	reg_val |= (threshold << RX_FC_ACTIVE);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
sxgbe_mtl_fc_enable(void __iomem * ioaddr,int queue_num)115*4882a593Smuzhiyun static void sxgbe_mtl_fc_enable(void __iomem *ioaddr, int queue_num)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	u32 reg_val;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
120*4882a593Smuzhiyun 	reg_val |= SXGBE_MTL_ENABLE_FC;
121*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
sxgbe_mtl_fc_deactive(void __iomem * ioaddr,int queue_num,int threshold)124*4882a593Smuzhiyun static void sxgbe_mtl_fc_deactive(void __iomem *ioaddr, int queue_num,
125*4882a593Smuzhiyun 				  int threshold)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	u32 reg_val;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
130*4882a593Smuzhiyun 	reg_val &= ~(SXGBE_MTL_FCMASK << RX_FC_DEACTIVE);
131*4882a593Smuzhiyun 	reg_val |= (threshold << RX_FC_DEACTIVE);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
sxgbe_mtl_fep_enable(void __iomem * ioaddr,int queue_num)136*4882a593Smuzhiyun static void sxgbe_mtl_fep_enable(void __iomem *ioaddr, int queue_num)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	u32 reg_val;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
141*4882a593Smuzhiyun 	reg_val |= SXGBE_MTL_RXQ_OP_FEP;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
sxgbe_mtl_fep_disable(void __iomem * ioaddr,int queue_num)146*4882a593Smuzhiyun static void sxgbe_mtl_fep_disable(void __iomem *ioaddr, int queue_num)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	u32 reg_val;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
151*4882a593Smuzhiyun 	reg_val &= ~(SXGBE_MTL_RXQ_OP_FEP);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
sxgbe_mtl_fup_enable(void __iomem * ioaddr,int queue_num)156*4882a593Smuzhiyun static void sxgbe_mtl_fup_enable(void __iomem *ioaddr, int queue_num)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	u32 reg_val;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
161*4882a593Smuzhiyun 	reg_val |= SXGBE_MTL_RXQ_OP_FUP;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
sxgbe_mtl_fup_disable(void __iomem * ioaddr,int queue_num)166*4882a593Smuzhiyun static void sxgbe_mtl_fup_disable(void __iomem *ioaddr, int queue_num)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	u32 reg_val;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
171*4882a593Smuzhiyun 	reg_val &= ~(SXGBE_MTL_RXQ_OP_FUP);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 
sxgbe_set_tx_mtl_mode(void __iomem * ioaddr,int queue_num,int tx_mode)177*4882a593Smuzhiyun static void sxgbe_set_tx_mtl_mode(void __iomem *ioaddr, int queue_num,
178*4882a593Smuzhiyun 				  int tx_mode)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	u32 reg_val;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num));
183*4882a593Smuzhiyun 	/* TX specific MTL mode settings */
184*4882a593Smuzhiyun 	if (tx_mode == SXGBE_MTL_SFMODE) {
185*4882a593Smuzhiyun 		reg_val |= SXGBE_MTL_SFMODE;
186*4882a593Smuzhiyun 	} else {
187*4882a593Smuzhiyun 		/* set the TTC values */
188*4882a593Smuzhiyun 		if (tx_mode <= 64)
189*4882a593Smuzhiyun 			reg_val |= MTL_CONTROL_TTC_64;
190*4882a593Smuzhiyun 		else if (tx_mode <= 96)
191*4882a593Smuzhiyun 			reg_val |= MTL_CONTROL_TTC_96;
192*4882a593Smuzhiyun 		else if (tx_mode <= 128)
193*4882a593Smuzhiyun 			reg_val |= MTL_CONTROL_TTC_128;
194*4882a593Smuzhiyun 		else if (tx_mode <= 192)
195*4882a593Smuzhiyun 			reg_val |= MTL_CONTROL_TTC_192;
196*4882a593Smuzhiyun 		else if (tx_mode <= 256)
197*4882a593Smuzhiyun 			reg_val |= MTL_CONTROL_TTC_256;
198*4882a593Smuzhiyun 		else if (tx_mode <= 384)
199*4882a593Smuzhiyun 			reg_val |= MTL_CONTROL_TTC_384;
200*4882a593Smuzhiyun 		else
201*4882a593Smuzhiyun 			reg_val |= MTL_CONTROL_TTC_512;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* write into TXQ operation register */
205*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_TXQ_OPMODE_REG(queue_num));
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
sxgbe_set_rx_mtl_mode(void __iomem * ioaddr,int queue_num,int rx_mode)208*4882a593Smuzhiyun static void sxgbe_set_rx_mtl_mode(void __iomem *ioaddr, int queue_num,
209*4882a593Smuzhiyun 				  int rx_mode)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	u32 reg_val;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	reg_val = readl(ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
214*4882a593Smuzhiyun 	/* RX specific MTL mode settings */
215*4882a593Smuzhiyun 	if (rx_mode == SXGBE_RX_MTL_SFMODE) {
216*4882a593Smuzhiyun 		reg_val |= SXGBE_RX_MTL_SFMODE;
217*4882a593Smuzhiyun 	} else {
218*4882a593Smuzhiyun 		if (rx_mode <= 64)
219*4882a593Smuzhiyun 			reg_val |= MTL_CONTROL_RTC_64;
220*4882a593Smuzhiyun 		else if (rx_mode <= 96)
221*4882a593Smuzhiyun 			reg_val |= MTL_CONTROL_RTC_96;
222*4882a593Smuzhiyun 		else if (rx_mode <= 128)
223*4882a593Smuzhiyun 			reg_val |= MTL_CONTROL_RTC_128;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* write into RXQ operation register */
227*4882a593Smuzhiyun 	writel(reg_val, ioaddr + SXGBE_MTL_RXQ_OPMODE_REG(queue_num));
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static const struct sxgbe_mtl_ops mtl_ops = {
231*4882a593Smuzhiyun 	.mtl_set_txfifosize		= sxgbe_mtl_set_txfifosize,
232*4882a593Smuzhiyun 	.mtl_set_rxfifosize		= sxgbe_mtl_set_rxfifosize,
233*4882a593Smuzhiyun 	.mtl_enable_txqueue		= sxgbe_mtl_enable_txqueue,
234*4882a593Smuzhiyun 	.mtl_disable_txqueue		= sxgbe_mtl_disable_txqueue,
235*4882a593Smuzhiyun 	.mtl_dynamic_dma_rxqueue	= sxgbe_mtl_dma_dm_rxqueue,
236*4882a593Smuzhiyun 	.set_tx_mtl_mode		= sxgbe_set_tx_mtl_mode,
237*4882a593Smuzhiyun 	.set_rx_mtl_mode		= sxgbe_set_rx_mtl_mode,
238*4882a593Smuzhiyun 	.mtl_init			= sxgbe_mtl_init,
239*4882a593Smuzhiyun 	.mtl_fc_active			= sxgbe_mtl_fc_active,
240*4882a593Smuzhiyun 	.mtl_fc_deactive		= sxgbe_mtl_fc_deactive,
241*4882a593Smuzhiyun 	.mtl_fc_enable			= sxgbe_mtl_fc_enable,
242*4882a593Smuzhiyun 	.mtl_fep_enable			= sxgbe_mtl_fep_enable,
243*4882a593Smuzhiyun 	.mtl_fep_disable		= sxgbe_mtl_fep_disable,
244*4882a593Smuzhiyun 	.mtl_fup_enable			= sxgbe_mtl_fup_enable,
245*4882a593Smuzhiyun 	.mtl_fup_disable		= sxgbe_mtl_fup_disable
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
sxgbe_get_mtl_ops(void)248*4882a593Smuzhiyun const struct sxgbe_mtl_ops *sxgbe_get_mtl_ops(void)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	return &mtl_ops;
251*4882a593Smuzhiyun }
252