1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 10G controller driver for Samsung SoCs 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2013 Samsung Electronics Co., Ltd. 5*4882a593Smuzhiyun * http://www.samsung.com 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Author: Siva Reddy Kallam <siva.kallam@samsung.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun #ifndef __SXGBE_DESC_H__ 10*4882a593Smuzhiyun #define __SXGBE_DESC_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define SXGBE_DESC_SIZE_BYTES 16 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* forward declaration */ 15*4882a593Smuzhiyun struct sxgbe_extra_stats; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* Transmit checksum insertion control */ 18*4882a593Smuzhiyun enum tdes_csum_insertion { 19*4882a593Smuzhiyun cic_disabled = 0, /* Checksum Insertion Control */ 20*4882a593Smuzhiyun cic_only_ip = 1, /* Only IP header */ 21*4882a593Smuzhiyun /* IP header but pseudoheader is not calculated */ 22*4882a593Smuzhiyun cic_no_pseudoheader = 2, 23*4882a593Smuzhiyun cic_full = 3, /* IP header and pseudoheader */ 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun struct sxgbe_tx_norm_desc { 27*4882a593Smuzhiyun u64 tdes01; /* buf1 address */ 28*4882a593Smuzhiyun union { 29*4882a593Smuzhiyun /* TX Read-Format Desc 2,3 */ 30*4882a593Smuzhiyun struct { 31*4882a593Smuzhiyun /* TDES2 */ 32*4882a593Smuzhiyun u32 buf1_size:14; 33*4882a593Smuzhiyun u32 vlan_tag_ctl:2; 34*4882a593Smuzhiyun u32 buf2_size:14; 35*4882a593Smuzhiyun u32 timestmp_enable:1; 36*4882a593Smuzhiyun u32 int_on_com:1; 37*4882a593Smuzhiyun /* TDES3 */ 38*4882a593Smuzhiyun union { 39*4882a593Smuzhiyun u16 tcp_payload_len; 40*4882a593Smuzhiyun struct { 41*4882a593Smuzhiyun u32 total_pkt_len:15; 42*4882a593Smuzhiyun u32 reserved1:1; 43*4882a593Smuzhiyun } pkt_len; 44*4882a593Smuzhiyun } tx_pkt_len; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun u16 cksum_ctl:2; 47*4882a593Smuzhiyun u16 tse_bit:1; 48*4882a593Smuzhiyun u16 tcp_hdr_len:4; 49*4882a593Smuzhiyun u16 sa_insert_ctl:3; 50*4882a593Smuzhiyun u16 crc_pad_ctl:2; 51*4882a593Smuzhiyun u16 last_desc:1; 52*4882a593Smuzhiyun u16 first_desc:1; 53*4882a593Smuzhiyun u16 ctxt_bit:1; 54*4882a593Smuzhiyun u16 own_bit:1; 55*4882a593Smuzhiyun } tx_rd_des23; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* tx write back Desc 2,3 */ 58*4882a593Smuzhiyun struct { 59*4882a593Smuzhiyun /* WB TES2 */ 60*4882a593Smuzhiyun u32 reserved1; 61*4882a593Smuzhiyun /* WB TES3 */ 62*4882a593Smuzhiyun u32 reserved2:31; 63*4882a593Smuzhiyun u32 own_bit:1; 64*4882a593Smuzhiyun } tx_wb_des23; 65*4882a593Smuzhiyun } tdes23; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun struct sxgbe_rx_norm_desc { 69*4882a593Smuzhiyun union { 70*4882a593Smuzhiyun u64 rdes01; /* buf1 address */ 71*4882a593Smuzhiyun union { 72*4882a593Smuzhiyun u32 out_vlan_tag:16; 73*4882a593Smuzhiyun u32 in_vlan_tag:16; 74*4882a593Smuzhiyun u32 rss_hash; 75*4882a593Smuzhiyun } rx_wb_des01; 76*4882a593Smuzhiyun } rdes01; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun union { 79*4882a593Smuzhiyun /* RX Read format Desc 2,3 */ 80*4882a593Smuzhiyun struct{ 81*4882a593Smuzhiyun /* RDES2 */ 82*4882a593Smuzhiyun u64 buf2_addr:62; 83*4882a593Smuzhiyun /* RDES3 */ 84*4882a593Smuzhiyun u32 int_on_com:1; 85*4882a593Smuzhiyun u32 own_bit:1; 86*4882a593Smuzhiyun } rx_rd_des23; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* RX write back */ 89*4882a593Smuzhiyun struct{ 90*4882a593Smuzhiyun /* WB RDES2 */ 91*4882a593Smuzhiyun u32 hdr_len:10; 92*4882a593Smuzhiyun u32 rdes2_reserved:2; 93*4882a593Smuzhiyun u32 elrd_val:1; 94*4882a593Smuzhiyun u32 iovt_sel:1; 95*4882a593Smuzhiyun u32 res_pkt:1; 96*4882a593Smuzhiyun u32 vlan_filter_match:1; 97*4882a593Smuzhiyun u32 sa_filter_fail:1; 98*4882a593Smuzhiyun u32 da_filter_fail:1; 99*4882a593Smuzhiyun u32 hash_filter_pass:1; 100*4882a593Smuzhiyun u32 macaddr_filter_match:8; 101*4882a593Smuzhiyun u32 l3_filter_match:1; 102*4882a593Smuzhiyun u32 l4_filter_match:1; 103*4882a593Smuzhiyun u32 l34_filter_num:3; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* WB RDES3 */ 106*4882a593Smuzhiyun u32 pkt_len:14; 107*4882a593Smuzhiyun u32 rdes3_reserved:1; 108*4882a593Smuzhiyun u32 err_summary:1; 109*4882a593Smuzhiyun u32 err_l2_type:4; 110*4882a593Smuzhiyun u32 layer34_pkt_type:4; 111*4882a593Smuzhiyun u32 no_coagulation_pkt:1; 112*4882a593Smuzhiyun u32 in_seq_pkt:1; 113*4882a593Smuzhiyun u32 rss_valid:1; 114*4882a593Smuzhiyun u32 context_des_avail:1; 115*4882a593Smuzhiyun u32 last_desc:1; 116*4882a593Smuzhiyun u32 first_desc:1; 117*4882a593Smuzhiyun u32 recv_context_desc:1; 118*4882a593Smuzhiyun u32 own_bit:1; 119*4882a593Smuzhiyun } rx_wb_des23; 120*4882a593Smuzhiyun } rdes23; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* Context descriptor structure */ 124*4882a593Smuzhiyun struct sxgbe_tx_ctxt_desc { 125*4882a593Smuzhiyun u32 tstamp_lo; 126*4882a593Smuzhiyun u32 tstamp_hi; 127*4882a593Smuzhiyun u32 maxseg_size:15; 128*4882a593Smuzhiyun u32 reserved1:1; 129*4882a593Smuzhiyun u32 ivlan_tag:16; 130*4882a593Smuzhiyun u32 vlan_tag:16; 131*4882a593Smuzhiyun u32 vltag_valid:1; 132*4882a593Smuzhiyun u32 ivlan_tag_valid:1; 133*4882a593Smuzhiyun u32 ivlan_tag_ctl:2; 134*4882a593Smuzhiyun u32 reserved2:3; 135*4882a593Smuzhiyun u32 ctxt_desc_err:1; 136*4882a593Smuzhiyun u32 reserved3:2; 137*4882a593Smuzhiyun u32 ostc:1; 138*4882a593Smuzhiyun u32 tcmssv:1; 139*4882a593Smuzhiyun u32 reserved4:2; 140*4882a593Smuzhiyun u32 ctxt_bit:1; 141*4882a593Smuzhiyun u32 own_bit:1; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun struct sxgbe_rx_ctxt_desc { 145*4882a593Smuzhiyun u32 tstamp_lo; 146*4882a593Smuzhiyun u32 tstamp_hi; 147*4882a593Smuzhiyun u32 reserved1; 148*4882a593Smuzhiyun u32 ptp_msgtype:4; 149*4882a593Smuzhiyun u32 tstamp_available:1; 150*4882a593Smuzhiyun u32 ptp_rsp_err:1; 151*4882a593Smuzhiyun u32 tstamp_dropped:1; 152*4882a593Smuzhiyun u32 reserved2:23; 153*4882a593Smuzhiyun u32 rx_ctxt_desc:1; 154*4882a593Smuzhiyun u32 own_bit:1; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun struct sxgbe_desc_ops { 158*4882a593Smuzhiyun /* DMA TX descriptor ring initialization */ 159*4882a593Smuzhiyun void (*init_tx_desc)(struct sxgbe_tx_norm_desc *p); 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* Invoked by the xmit function to prepare the tx descriptor */ 162*4882a593Smuzhiyun void (*tx_desc_enable_tse)(struct sxgbe_tx_norm_desc *p, u8 is_tse, 163*4882a593Smuzhiyun u32 total_hdr_len, u32 tcp_hdr_len, 164*4882a593Smuzhiyun u32 tcp_payload_len); 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* Assign buffer lengths for descriptor */ 167*4882a593Smuzhiyun void (*prepare_tx_desc)(struct sxgbe_tx_norm_desc *p, u8 is_fd, 168*4882a593Smuzhiyun int buf1_len, int pkt_len, int cksum); 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* Set VLAN control information */ 171*4882a593Smuzhiyun void (*tx_vlanctl_desc)(struct sxgbe_tx_norm_desc *p, int vlan_ctl); 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* Set the owner of the descriptor */ 174*4882a593Smuzhiyun void (*set_tx_owner)(struct sxgbe_tx_norm_desc *p); 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* Get the owner of the descriptor */ 177*4882a593Smuzhiyun int (*get_tx_owner)(struct sxgbe_tx_norm_desc *p); 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* Invoked by the xmit function to close the tx descriptor */ 180*4882a593Smuzhiyun void (*close_tx_desc)(struct sxgbe_tx_norm_desc *p); 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* Clean the tx descriptor as soon as the tx irq is received */ 183*4882a593Smuzhiyun void (*release_tx_desc)(struct sxgbe_tx_norm_desc *p); 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* Clear interrupt on tx frame completion. When this bit is 186*4882a593Smuzhiyun * set an interrupt happens as soon as the frame is transmitted 187*4882a593Smuzhiyun */ 188*4882a593Smuzhiyun void (*clear_tx_ic)(struct sxgbe_tx_norm_desc *p); 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun /* Last tx segment reports the transmit status */ 191*4882a593Smuzhiyun int (*get_tx_ls)(struct sxgbe_tx_norm_desc *p); 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* Get the buffer size from the descriptor */ 194*4882a593Smuzhiyun int (*get_tx_len)(struct sxgbe_tx_norm_desc *p); 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* Set tx timestamp enable bit */ 197*4882a593Smuzhiyun void (*tx_enable_tstamp)(struct sxgbe_tx_norm_desc *p); 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* get tx timestamp status */ 200*4882a593Smuzhiyun int (*get_tx_timestamp_status)(struct sxgbe_tx_norm_desc *p); 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* TX Context Descripto Specific */ 203*4882a593Smuzhiyun void (*tx_ctxt_desc_set_ctxt)(struct sxgbe_tx_ctxt_desc *p); 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* Set the owner of the TX context descriptor */ 206*4882a593Smuzhiyun void (*tx_ctxt_desc_set_owner)(struct sxgbe_tx_ctxt_desc *p); 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* Get the owner of the TX context descriptor */ 209*4882a593Smuzhiyun int (*get_tx_ctxt_owner)(struct sxgbe_tx_ctxt_desc *p); 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* Set TX mss */ 212*4882a593Smuzhiyun void (*tx_ctxt_desc_set_mss)(struct sxgbe_tx_ctxt_desc *p, u16 mss); 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* Set TX mss */ 215*4882a593Smuzhiyun int (*tx_ctxt_desc_get_mss)(struct sxgbe_tx_ctxt_desc *p); 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* Set TX tcmssv */ 218*4882a593Smuzhiyun void (*tx_ctxt_desc_set_tcmssv)(struct sxgbe_tx_ctxt_desc *p); 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* Reset TX ostc */ 221*4882a593Smuzhiyun void (*tx_ctxt_desc_reset_ostc)(struct sxgbe_tx_ctxt_desc *p); 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* Set IVLAN information */ 224*4882a593Smuzhiyun void (*tx_ctxt_desc_set_ivlantag)(struct sxgbe_tx_ctxt_desc *p, 225*4882a593Smuzhiyun int is_ivlanvalid, int ivlan_tag, 226*4882a593Smuzhiyun int ivlan_ctl); 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* Return IVLAN Tag */ 229*4882a593Smuzhiyun int (*tx_ctxt_desc_get_ivlantag)(struct sxgbe_tx_ctxt_desc *p); 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* Set VLAN Tag */ 232*4882a593Smuzhiyun void (*tx_ctxt_desc_set_vlantag)(struct sxgbe_tx_ctxt_desc *p, 233*4882a593Smuzhiyun int is_vlanvalid, int vlan_tag); 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* Return VLAN Tag */ 236*4882a593Smuzhiyun int (*tx_ctxt_desc_get_vlantag)(struct sxgbe_tx_ctxt_desc *p); 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* Set Time stamp */ 239*4882a593Smuzhiyun void (*tx_ctxt_set_tstamp)(struct sxgbe_tx_ctxt_desc *p, 240*4882a593Smuzhiyun u8 ostc_enable, u64 tstamp); 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* Close TX context descriptor */ 243*4882a593Smuzhiyun void (*close_tx_ctxt_desc)(struct sxgbe_tx_ctxt_desc *p); 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun /* WB status of context descriptor */ 246*4882a593Smuzhiyun int (*get_tx_ctxt_cde)(struct sxgbe_tx_ctxt_desc *p); 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* DMA RX descriptor ring initialization */ 249*4882a593Smuzhiyun void (*init_rx_desc)(struct sxgbe_rx_norm_desc *p, int disable_rx_ic, 250*4882a593Smuzhiyun int mode, int end); 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* Get own bit */ 253*4882a593Smuzhiyun int (*get_rx_owner)(struct sxgbe_rx_norm_desc *p); 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* Set own bit */ 256*4882a593Smuzhiyun void (*set_rx_owner)(struct sxgbe_rx_norm_desc *p); 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* Set Interrupt on completion bit */ 259*4882a593Smuzhiyun void (*set_rx_int_on_com)(struct sxgbe_rx_norm_desc *p); 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /* Get the receive frame size */ 262*4882a593Smuzhiyun int (*get_rx_frame_len)(struct sxgbe_rx_norm_desc *p); 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* Return first Descriptor status */ 265*4882a593Smuzhiyun int (*get_rx_fd_status)(struct sxgbe_rx_norm_desc *p); 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* Return first Descriptor status */ 268*4882a593Smuzhiyun int (*get_rx_ld_status)(struct sxgbe_rx_norm_desc *p); 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* Return the reception status looking at the RDES1 */ 271*4882a593Smuzhiyun int (*rx_wbstatus)(struct sxgbe_rx_norm_desc *p, 272*4882a593Smuzhiyun struct sxgbe_extra_stats *x, int *checksum); 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun /* Get own bit */ 275*4882a593Smuzhiyun int (*get_rx_ctxt_owner)(struct sxgbe_rx_ctxt_desc *p); 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun /* Set own bit */ 278*4882a593Smuzhiyun void (*set_rx_ctxt_owner)(struct sxgbe_rx_ctxt_desc *p); 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /* Return the reception status looking at Context control information */ 281*4882a593Smuzhiyun void (*rx_ctxt_wbstatus)(struct sxgbe_rx_ctxt_desc *p, 282*4882a593Smuzhiyun struct sxgbe_extra_stats *x); 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun /* Get rx timestamp status */ 285*4882a593Smuzhiyun int (*get_rx_ctxt_tstamp_status)(struct sxgbe_rx_ctxt_desc *p); 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* Get timestamp value for rx, need to check this */ 288*4882a593Smuzhiyun u64 (*get_timestamp)(struct sxgbe_rx_ctxt_desc *p); 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun const struct sxgbe_desc_ops *sxgbe_get_desc_ops(void); 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun #endif /* __SXGBE_DESC_H__ */ 294