1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* 10G controller driver for Samsung SoCs
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5*4882a593Smuzhiyun * http://www.samsung.com
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Siva Reddy Kallam <siva.kallam@samsung.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/export.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/netdevice.h>
16*4882a593Smuzhiyun #include <linux/phy.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "sxgbe_common.h"
19*4882a593Smuzhiyun #include "sxgbe_dma.h"
20*4882a593Smuzhiyun #include "sxgbe_desc.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* DMA TX descriptor ring initialization */
sxgbe_init_tx_desc(struct sxgbe_tx_norm_desc * p)23*4882a593Smuzhiyun static void sxgbe_init_tx_desc(struct sxgbe_tx_norm_desc *p)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun p->tdes23.tx_rd_des23.own_bit = 0;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
sxgbe_tx_desc_enable_tse(struct sxgbe_tx_norm_desc * p,u8 is_tse,u32 total_hdr_len,u32 tcp_hdr_len,u32 tcp_payload_len)28*4882a593Smuzhiyun static void sxgbe_tx_desc_enable_tse(struct sxgbe_tx_norm_desc *p, u8 is_tse,
29*4882a593Smuzhiyun u32 total_hdr_len, u32 tcp_hdr_len,
30*4882a593Smuzhiyun u32 tcp_payload_len)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun p->tdes23.tx_rd_des23.tse_bit = is_tse;
33*4882a593Smuzhiyun p->tdes23.tx_rd_des23.buf1_size = total_hdr_len;
34*4882a593Smuzhiyun p->tdes23.tx_rd_des23.tcp_hdr_len = tcp_hdr_len / 4;
35*4882a593Smuzhiyun p->tdes23.tx_rd_des23.tx_pkt_len.tcp_payload_len = tcp_payload_len;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Assign buffer lengths for descriptor */
sxgbe_prepare_tx_desc(struct sxgbe_tx_norm_desc * p,u8 is_fd,int buf1_len,int pkt_len,int cksum)39*4882a593Smuzhiyun static void sxgbe_prepare_tx_desc(struct sxgbe_tx_norm_desc *p, u8 is_fd,
40*4882a593Smuzhiyun int buf1_len, int pkt_len, int cksum)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun p->tdes23.tx_rd_des23.first_desc = is_fd;
43*4882a593Smuzhiyun p->tdes23.tx_rd_des23.buf1_size = buf1_len;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun p->tdes23.tx_rd_des23.tx_pkt_len.pkt_len.total_pkt_len = pkt_len;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if (cksum)
48*4882a593Smuzhiyun p->tdes23.tx_rd_des23.cksum_ctl = cic_full;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Set VLAN control information */
sxgbe_tx_vlanctl_desc(struct sxgbe_tx_norm_desc * p,int vlan_ctl)52*4882a593Smuzhiyun static void sxgbe_tx_vlanctl_desc(struct sxgbe_tx_norm_desc *p, int vlan_ctl)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun p->tdes23.tx_rd_des23.vlan_tag_ctl = vlan_ctl;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Set the owner of Normal descriptor */
sxgbe_set_tx_owner(struct sxgbe_tx_norm_desc * p)58*4882a593Smuzhiyun static void sxgbe_set_tx_owner(struct sxgbe_tx_norm_desc *p)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun p->tdes23.tx_rd_des23.own_bit = 1;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Get the owner of Normal descriptor */
sxgbe_get_tx_owner(struct sxgbe_tx_norm_desc * p)64*4882a593Smuzhiyun static int sxgbe_get_tx_owner(struct sxgbe_tx_norm_desc *p)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun return p->tdes23.tx_rd_des23.own_bit;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Invoked by the xmit function to close the tx descriptor */
sxgbe_close_tx_desc(struct sxgbe_tx_norm_desc * p)70*4882a593Smuzhiyun static void sxgbe_close_tx_desc(struct sxgbe_tx_norm_desc *p)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun p->tdes23.tx_rd_des23.last_desc = 1;
73*4882a593Smuzhiyun p->tdes23.tx_rd_des23.int_on_com = 1;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Clean the tx descriptor as soon as the tx irq is received */
sxgbe_release_tx_desc(struct sxgbe_tx_norm_desc * p)77*4882a593Smuzhiyun static void sxgbe_release_tx_desc(struct sxgbe_tx_norm_desc *p)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun memset(p, 0, sizeof(*p));
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Clear interrupt on tx frame completion. When this bit is
83*4882a593Smuzhiyun * set an interrupt happens as soon as the frame is transmitted
84*4882a593Smuzhiyun */
sxgbe_clear_tx_ic(struct sxgbe_tx_norm_desc * p)85*4882a593Smuzhiyun static void sxgbe_clear_tx_ic(struct sxgbe_tx_norm_desc *p)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun p->tdes23.tx_rd_des23.int_on_com = 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Last tx segment reports the transmit status */
sxgbe_get_tx_ls(struct sxgbe_tx_norm_desc * p)91*4882a593Smuzhiyun static int sxgbe_get_tx_ls(struct sxgbe_tx_norm_desc *p)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun return p->tdes23.tx_rd_des23.last_desc;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Get the buffer size from the descriptor */
sxgbe_get_tx_len(struct sxgbe_tx_norm_desc * p)97*4882a593Smuzhiyun static int sxgbe_get_tx_len(struct sxgbe_tx_norm_desc *p)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun return p->tdes23.tx_rd_des23.buf1_size;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Set tx timestamp enable bit */
sxgbe_tx_enable_tstamp(struct sxgbe_tx_norm_desc * p)103*4882a593Smuzhiyun static void sxgbe_tx_enable_tstamp(struct sxgbe_tx_norm_desc *p)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun p->tdes23.tx_rd_des23.timestmp_enable = 1;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* get tx timestamp status */
sxgbe_get_tx_timestamp_status(struct sxgbe_tx_norm_desc * p)109*4882a593Smuzhiyun static int sxgbe_get_tx_timestamp_status(struct sxgbe_tx_norm_desc *p)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return p->tdes23.tx_rd_des23.timestmp_enable;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* TX Context Descripto Specific */
sxgbe_tx_ctxt_desc_set_ctxt(struct sxgbe_tx_ctxt_desc * p)115*4882a593Smuzhiyun static void sxgbe_tx_ctxt_desc_set_ctxt(struct sxgbe_tx_ctxt_desc *p)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun p->ctxt_bit = 1;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Set the owner of TX context descriptor */
sxgbe_tx_ctxt_desc_set_owner(struct sxgbe_tx_ctxt_desc * p)121*4882a593Smuzhiyun static void sxgbe_tx_ctxt_desc_set_owner(struct sxgbe_tx_ctxt_desc *p)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun p->own_bit = 1;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Get the owner of TX context descriptor */
sxgbe_tx_ctxt_desc_get_owner(struct sxgbe_tx_ctxt_desc * p)127*4882a593Smuzhiyun static int sxgbe_tx_ctxt_desc_get_owner(struct sxgbe_tx_ctxt_desc *p)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun return p->own_bit;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Set TX mss in TX context Descriptor */
sxgbe_tx_ctxt_desc_set_mss(struct sxgbe_tx_ctxt_desc * p,u16 mss)133*4882a593Smuzhiyun static void sxgbe_tx_ctxt_desc_set_mss(struct sxgbe_tx_ctxt_desc *p, u16 mss)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun p->maxseg_size = mss;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Get TX mss from TX context Descriptor */
sxgbe_tx_ctxt_desc_get_mss(struct sxgbe_tx_ctxt_desc * p)139*4882a593Smuzhiyun static int sxgbe_tx_ctxt_desc_get_mss(struct sxgbe_tx_ctxt_desc *p)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun return p->maxseg_size;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Set TX tcmssv in TX context Descriptor */
sxgbe_tx_ctxt_desc_set_tcmssv(struct sxgbe_tx_ctxt_desc * p)145*4882a593Smuzhiyun static void sxgbe_tx_ctxt_desc_set_tcmssv(struct sxgbe_tx_ctxt_desc *p)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun p->tcmssv = 1;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Reset TX ostc in TX context Descriptor */
sxgbe_tx_ctxt_desc_reset_ostc(struct sxgbe_tx_ctxt_desc * p)151*4882a593Smuzhiyun static void sxgbe_tx_ctxt_desc_reset_ostc(struct sxgbe_tx_ctxt_desc *p)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun p->ostc = 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Set IVLAN information */
sxgbe_tx_ctxt_desc_set_ivlantag(struct sxgbe_tx_ctxt_desc * p,int is_ivlanvalid,int ivlan_tag,int ivlan_ctl)157*4882a593Smuzhiyun static void sxgbe_tx_ctxt_desc_set_ivlantag(struct sxgbe_tx_ctxt_desc *p,
158*4882a593Smuzhiyun int is_ivlanvalid, int ivlan_tag,
159*4882a593Smuzhiyun int ivlan_ctl)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun if (is_ivlanvalid) {
162*4882a593Smuzhiyun p->ivlan_tag_valid = is_ivlanvalid;
163*4882a593Smuzhiyun p->ivlan_tag = ivlan_tag;
164*4882a593Smuzhiyun p->ivlan_tag_ctl = ivlan_ctl;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Return IVLAN Tag */
sxgbe_tx_ctxt_desc_get_ivlantag(struct sxgbe_tx_ctxt_desc * p)169*4882a593Smuzhiyun static int sxgbe_tx_ctxt_desc_get_ivlantag(struct sxgbe_tx_ctxt_desc *p)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun return p->ivlan_tag;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* Set VLAN Tag */
sxgbe_tx_ctxt_desc_set_vlantag(struct sxgbe_tx_ctxt_desc * p,int is_vlanvalid,int vlan_tag)175*4882a593Smuzhiyun static void sxgbe_tx_ctxt_desc_set_vlantag(struct sxgbe_tx_ctxt_desc *p,
176*4882a593Smuzhiyun int is_vlanvalid, int vlan_tag)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun if (is_vlanvalid) {
179*4882a593Smuzhiyun p->vltag_valid = is_vlanvalid;
180*4882a593Smuzhiyun p->vlan_tag = vlan_tag;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Return VLAN Tag */
sxgbe_tx_ctxt_desc_get_vlantag(struct sxgbe_tx_ctxt_desc * p)185*4882a593Smuzhiyun static int sxgbe_tx_ctxt_desc_get_vlantag(struct sxgbe_tx_ctxt_desc *p)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun return p->vlan_tag;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* Set Time stamp */
sxgbe_tx_ctxt_desc_set_tstamp(struct sxgbe_tx_ctxt_desc * p,u8 ostc_enable,u64 tstamp)191*4882a593Smuzhiyun static void sxgbe_tx_ctxt_desc_set_tstamp(struct sxgbe_tx_ctxt_desc *p,
192*4882a593Smuzhiyun u8 ostc_enable, u64 tstamp)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun if (ostc_enable) {
195*4882a593Smuzhiyun p->ostc = ostc_enable;
196*4882a593Smuzhiyun p->tstamp_lo = (u32) tstamp;
197*4882a593Smuzhiyun p->tstamp_hi = (u32) (tstamp>>32);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun /* Close TX context descriptor */
sxgbe_tx_ctxt_desc_close(struct sxgbe_tx_ctxt_desc * p)201*4882a593Smuzhiyun static void sxgbe_tx_ctxt_desc_close(struct sxgbe_tx_ctxt_desc *p)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun p->own_bit = 1;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* WB status of context descriptor */
sxgbe_tx_ctxt_desc_get_cde(struct sxgbe_tx_ctxt_desc * p)207*4882a593Smuzhiyun static int sxgbe_tx_ctxt_desc_get_cde(struct sxgbe_tx_ctxt_desc *p)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun return p->ctxt_desc_err;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* DMA RX descriptor ring initialization */
sxgbe_init_rx_desc(struct sxgbe_rx_norm_desc * p,int disable_rx_ic,int mode,int end)213*4882a593Smuzhiyun static void sxgbe_init_rx_desc(struct sxgbe_rx_norm_desc *p, int disable_rx_ic,
214*4882a593Smuzhiyun int mode, int end)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun p->rdes23.rx_rd_des23.own_bit = 1;
217*4882a593Smuzhiyun if (disable_rx_ic)
218*4882a593Smuzhiyun p->rdes23.rx_rd_des23.int_on_com = disable_rx_ic;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Get RX own bit */
sxgbe_get_rx_owner(struct sxgbe_rx_norm_desc * p)222*4882a593Smuzhiyun static int sxgbe_get_rx_owner(struct sxgbe_rx_norm_desc *p)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun return p->rdes23.rx_rd_des23.own_bit;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Set RX own bit */
sxgbe_set_rx_owner(struct sxgbe_rx_norm_desc * p)228*4882a593Smuzhiyun static void sxgbe_set_rx_owner(struct sxgbe_rx_norm_desc *p)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun p->rdes23.rx_rd_des23.own_bit = 1;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* Set Interrupt on completion bit */
sxgbe_set_rx_int_on_com(struct sxgbe_rx_norm_desc * p)234*4882a593Smuzhiyun static void sxgbe_set_rx_int_on_com(struct sxgbe_rx_norm_desc *p)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun p->rdes23.rx_rd_des23.int_on_com = 1;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Get the receive frame size */
sxgbe_get_rx_frame_len(struct sxgbe_rx_norm_desc * p)240*4882a593Smuzhiyun static int sxgbe_get_rx_frame_len(struct sxgbe_rx_norm_desc *p)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun return p->rdes23.rx_wb_des23.pkt_len;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Return first Descriptor status */
sxgbe_get_rx_fd_status(struct sxgbe_rx_norm_desc * p)246*4882a593Smuzhiyun static int sxgbe_get_rx_fd_status(struct sxgbe_rx_norm_desc *p)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun return p->rdes23.rx_wb_des23.first_desc;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Return Last Descriptor status */
sxgbe_get_rx_ld_status(struct sxgbe_rx_norm_desc * p)252*4882a593Smuzhiyun static int sxgbe_get_rx_ld_status(struct sxgbe_rx_norm_desc *p)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun return p->rdes23.rx_wb_des23.last_desc;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Return the RX status looking at the WB fields */
sxgbe_rx_wbstatus(struct sxgbe_rx_norm_desc * p,struct sxgbe_extra_stats * x,int * checksum)259*4882a593Smuzhiyun static int sxgbe_rx_wbstatus(struct sxgbe_rx_norm_desc *p,
260*4882a593Smuzhiyun struct sxgbe_extra_stats *x, int *checksum)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun int status = 0;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun *checksum = CHECKSUM_UNNECESSARY;
265*4882a593Smuzhiyun if (p->rdes23.rx_wb_des23.err_summary) {
266*4882a593Smuzhiyun switch (p->rdes23.rx_wb_des23.err_l2_type) {
267*4882a593Smuzhiyun case RX_GMII_ERR:
268*4882a593Smuzhiyun status = -EINVAL;
269*4882a593Smuzhiyun x->rx_code_gmii_err++;
270*4882a593Smuzhiyun break;
271*4882a593Smuzhiyun case RX_WATCHDOG_ERR:
272*4882a593Smuzhiyun status = -EINVAL;
273*4882a593Smuzhiyun x->rx_watchdog_err++;
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun case RX_CRC_ERR:
276*4882a593Smuzhiyun status = -EINVAL;
277*4882a593Smuzhiyun x->rx_crc_err++;
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun case RX_GAINT_ERR:
280*4882a593Smuzhiyun status = -EINVAL;
281*4882a593Smuzhiyun x->rx_gaint_pkt_err++;
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun case RX_IP_HDR_ERR:
284*4882a593Smuzhiyun *checksum = CHECKSUM_NONE;
285*4882a593Smuzhiyun x->ip_hdr_err++;
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun case RX_PAYLOAD_ERR:
288*4882a593Smuzhiyun *checksum = CHECKSUM_NONE;
289*4882a593Smuzhiyun x->ip_payload_err++;
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun case RX_OVERFLOW_ERR:
292*4882a593Smuzhiyun status = -EINVAL;
293*4882a593Smuzhiyun x->overflow_error++;
294*4882a593Smuzhiyun break;
295*4882a593Smuzhiyun default:
296*4882a593Smuzhiyun pr_err("Invalid Error type\n");
297*4882a593Smuzhiyun break;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun } else {
300*4882a593Smuzhiyun switch (p->rdes23.rx_wb_des23.err_l2_type) {
301*4882a593Smuzhiyun case RX_LEN_PKT:
302*4882a593Smuzhiyun x->len_pkt++;
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case RX_MACCTL_PKT:
305*4882a593Smuzhiyun x->mac_ctl_pkt++;
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun case RX_DCBCTL_PKT:
308*4882a593Smuzhiyun x->dcb_ctl_pkt++;
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun case RX_ARP_PKT:
311*4882a593Smuzhiyun x->arp_pkt++;
312*4882a593Smuzhiyun break;
313*4882a593Smuzhiyun case RX_OAM_PKT:
314*4882a593Smuzhiyun x->oam_pkt++;
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun case RX_UNTAG_PKT:
317*4882a593Smuzhiyun x->untag_okt++;
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun case RX_OTHER_PKT:
320*4882a593Smuzhiyun x->other_pkt++;
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun case RX_SVLAN_PKT:
323*4882a593Smuzhiyun x->svlan_tag_pkt++;
324*4882a593Smuzhiyun break;
325*4882a593Smuzhiyun case RX_CVLAN_PKT:
326*4882a593Smuzhiyun x->cvlan_tag_pkt++;
327*4882a593Smuzhiyun break;
328*4882a593Smuzhiyun case RX_DVLAN_OCVLAN_ICVLAN_PKT:
329*4882a593Smuzhiyun x->dvlan_ocvlan_icvlan_pkt++;
330*4882a593Smuzhiyun break;
331*4882a593Smuzhiyun case RX_DVLAN_OSVLAN_ISVLAN_PKT:
332*4882a593Smuzhiyun x->dvlan_osvlan_isvlan_pkt++;
333*4882a593Smuzhiyun break;
334*4882a593Smuzhiyun case RX_DVLAN_OSVLAN_ICVLAN_PKT:
335*4882a593Smuzhiyun x->dvlan_osvlan_icvlan_pkt++;
336*4882a593Smuzhiyun break;
337*4882a593Smuzhiyun case RX_DVLAN_OCVLAN_ISVLAN_PKT:
338*4882a593Smuzhiyun x->dvlan_ocvlan_icvlan_pkt++;
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun default:
341*4882a593Smuzhiyun pr_err("Invalid L2 Packet type\n");
342*4882a593Smuzhiyun break;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* L3/L4 Pkt type */
347*4882a593Smuzhiyun switch (p->rdes23.rx_wb_des23.layer34_pkt_type) {
348*4882a593Smuzhiyun case RX_NOT_IP_PKT:
349*4882a593Smuzhiyun x->not_ip_pkt++;
350*4882a593Smuzhiyun break;
351*4882a593Smuzhiyun case RX_IPV4_TCP_PKT:
352*4882a593Smuzhiyun x->ip4_tcp_pkt++;
353*4882a593Smuzhiyun break;
354*4882a593Smuzhiyun case RX_IPV4_UDP_PKT:
355*4882a593Smuzhiyun x->ip4_udp_pkt++;
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun case RX_IPV4_ICMP_PKT:
358*4882a593Smuzhiyun x->ip4_icmp_pkt++;
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun case RX_IPV4_UNKNOWN_PKT:
361*4882a593Smuzhiyun x->ip4_unknown_pkt++;
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun case RX_IPV6_TCP_PKT:
364*4882a593Smuzhiyun x->ip6_tcp_pkt++;
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun case RX_IPV6_UDP_PKT:
367*4882a593Smuzhiyun x->ip6_udp_pkt++;
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun case RX_IPV6_ICMP_PKT:
370*4882a593Smuzhiyun x->ip6_icmp_pkt++;
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun case RX_IPV6_UNKNOWN_PKT:
373*4882a593Smuzhiyun x->ip6_unknown_pkt++;
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun default:
376*4882a593Smuzhiyun pr_err("Invalid L3/L4 Packet type\n");
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* Filter */
381*4882a593Smuzhiyun if (p->rdes23.rx_wb_des23.vlan_filter_match)
382*4882a593Smuzhiyun x->vlan_filter_match++;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (p->rdes23.rx_wb_des23.sa_filter_fail) {
385*4882a593Smuzhiyun status = -EINVAL;
386*4882a593Smuzhiyun x->sa_filter_fail++;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun if (p->rdes23.rx_wb_des23.da_filter_fail) {
389*4882a593Smuzhiyun status = -EINVAL;
390*4882a593Smuzhiyun x->da_filter_fail++;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun if (p->rdes23.rx_wb_des23.hash_filter_pass)
393*4882a593Smuzhiyun x->hash_filter_pass++;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (p->rdes23.rx_wb_des23.l3_filter_match)
396*4882a593Smuzhiyun x->l3_filter_match++;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (p->rdes23.rx_wb_des23.l4_filter_match)
399*4882a593Smuzhiyun x->l4_filter_match++;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return status;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* Get own bit of context descriptor */
sxgbe_get_rx_ctxt_owner(struct sxgbe_rx_ctxt_desc * p)405*4882a593Smuzhiyun static int sxgbe_get_rx_ctxt_owner(struct sxgbe_rx_ctxt_desc *p)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun return p->own_bit;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* Set own bit for context descriptor */
sxgbe_set_ctxt_rx_owner(struct sxgbe_rx_ctxt_desc * p)411*4882a593Smuzhiyun static void sxgbe_set_ctxt_rx_owner(struct sxgbe_rx_ctxt_desc *p)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun p->own_bit = 1;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* Return the reception status looking at Context control information */
sxgbe_rx_ctxt_wbstatus(struct sxgbe_rx_ctxt_desc * p,struct sxgbe_extra_stats * x)418*4882a593Smuzhiyun static void sxgbe_rx_ctxt_wbstatus(struct sxgbe_rx_ctxt_desc *p,
419*4882a593Smuzhiyun struct sxgbe_extra_stats *x)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun if (p->tstamp_dropped)
422*4882a593Smuzhiyun x->timestamp_dropped++;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* ptp */
425*4882a593Smuzhiyun if (p->ptp_msgtype == RX_NO_PTP)
426*4882a593Smuzhiyun x->rx_msg_type_no_ptp++;
427*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_SYNC)
428*4882a593Smuzhiyun x->rx_ptp_type_sync++;
429*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_FOLLOW_UP)
430*4882a593Smuzhiyun x->rx_ptp_type_follow_up++;
431*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_DELAY_REQ)
432*4882a593Smuzhiyun x->rx_ptp_type_delay_req++;
433*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_DELAY_RESP)
434*4882a593Smuzhiyun x->rx_ptp_type_delay_resp++;
435*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_PDELAY_REQ)
436*4882a593Smuzhiyun x->rx_ptp_type_pdelay_req++;
437*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_PDELAY_RESP)
438*4882a593Smuzhiyun x->rx_ptp_type_pdelay_resp++;
439*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_PDELAY_FOLLOW_UP)
440*4882a593Smuzhiyun x->rx_ptp_type_pdelay_follow_up++;
441*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_ANNOUNCE)
442*4882a593Smuzhiyun x->rx_ptp_announce++;
443*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_MGMT)
444*4882a593Smuzhiyun x->rx_ptp_mgmt++;
445*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_SIGNAL)
446*4882a593Smuzhiyun x->rx_ptp_signal++;
447*4882a593Smuzhiyun else if (p->ptp_msgtype == RX_PTP_RESV_MSG)
448*4882a593Smuzhiyun x->rx_ptp_resv_msg_type++;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* Get rx timestamp status */
sxgbe_get_rx_ctxt_tstamp_status(struct sxgbe_rx_ctxt_desc * p)452*4882a593Smuzhiyun static int sxgbe_get_rx_ctxt_tstamp_status(struct sxgbe_rx_ctxt_desc *p)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun if ((p->tstamp_hi == 0xffffffff) && (p->tstamp_lo == 0xffffffff)) {
455*4882a593Smuzhiyun pr_err("Time stamp corrupted\n");
456*4882a593Smuzhiyun return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun return p->tstamp_available;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun
sxgbe_get_rx_timestamp(struct sxgbe_rx_ctxt_desc * p)463*4882a593Smuzhiyun static u64 sxgbe_get_rx_timestamp(struct sxgbe_rx_ctxt_desc *p)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun u64 ns;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun ns = p->tstamp_lo;
468*4882a593Smuzhiyun ns |= ((u64)p->tstamp_hi) << 32;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return ns;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun static const struct sxgbe_desc_ops desc_ops = {
474*4882a593Smuzhiyun .init_tx_desc = sxgbe_init_tx_desc,
475*4882a593Smuzhiyun .tx_desc_enable_tse = sxgbe_tx_desc_enable_tse,
476*4882a593Smuzhiyun .prepare_tx_desc = sxgbe_prepare_tx_desc,
477*4882a593Smuzhiyun .tx_vlanctl_desc = sxgbe_tx_vlanctl_desc,
478*4882a593Smuzhiyun .set_tx_owner = sxgbe_set_tx_owner,
479*4882a593Smuzhiyun .get_tx_owner = sxgbe_get_tx_owner,
480*4882a593Smuzhiyun .close_tx_desc = sxgbe_close_tx_desc,
481*4882a593Smuzhiyun .release_tx_desc = sxgbe_release_tx_desc,
482*4882a593Smuzhiyun .clear_tx_ic = sxgbe_clear_tx_ic,
483*4882a593Smuzhiyun .get_tx_ls = sxgbe_get_tx_ls,
484*4882a593Smuzhiyun .get_tx_len = sxgbe_get_tx_len,
485*4882a593Smuzhiyun .tx_enable_tstamp = sxgbe_tx_enable_tstamp,
486*4882a593Smuzhiyun .get_tx_timestamp_status = sxgbe_get_tx_timestamp_status,
487*4882a593Smuzhiyun .tx_ctxt_desc_set_ctxt = sxgbe_tx_ctxt_desc_set_ctxt,
488*4882a593Smuzhiyun .tx_ctxt_desc_set_owner = sxgbe_tx_ctxt_desc_set_owner,
489*4882a593Smuzhiyun .get_tx_ctxt_owner = sxgbe_tx_ctxt_desc_get_owner,
490*4882a593Smuzhiyun .tx_ctxt_desc_set_mss = sxgbe_tx_ctxt_desc_set_mss,
491*4882a593Smuzhiyun .tx_ctxt_desc_get_mss = sxgbe_tx_ctxt_desc_get_mss,
492*4882a593Smuzhiyun .tx_ctxt_desc_set_tcmssv = sxgbe_tx_ctxt_desc_set_tcmssv,
493*4882a593Smuzhiyun .tx_ctxt_desc_reset_ostc = sxgbe_tx_ctxt_desc_reset_ostc,
494*4882a593Smuzhiyun .tx_ctxt_desc_set_ivlantag = sxgbe_tx_ctxt_desc_set_ivlantag,
495*4882a593Smuzhiyun .tx_ctxt_desc_get_ivlantag = sxgbe_tx_ctxt_desc_get_ivlantag,
496*4882a593Smuzhiyun .tx_ctxt_desc_set_vlantag = sxgbe_tx_ctxt_desc_set_vlantag,
497*4882a593Smuzhiyun .tx_ctxt_desc_get_vlantag = sxgbe_tx_ctxt_desc_get_vlantag,
498*4882a593Smuzhiyun .tx_ctxt_set_tstamp = sxgbe_tx_ctxt_desc_set_tstamp,
499*4882a593Smuzhiyun .close_tx_ctxt_desc = sxgbe_tx_ctxt_desc_close,
500*4882a593Smuzhiyun .get_tx_ctxt_cde = sxgbe_tx_ctxt_desc_get_cde,
501*4882a593Smuzhiyun .init_rx_desc = sxgbe_init_rx_desc,
502*4882a593Smuzhiyun .get_rx_owner = sxgbe_get_rx_owner,
503*4882a593Smuzhiyun .set_rx_owner = sxgbe_set_rx_owner,
504*4882a593Smuzhiyun .set_rx_int_on_com = sxgbe_set_rx_int_on_com,
505*4882a593Smuzhiyun .get_rx_frame_len = sxgbe_get_rx_frame_len,
506*4882a593Smuzhiyun .get_rx_fd_status = sxgbe_get_rx_fd_status,
507*4882a593Smuzhiyun .get_rx_ld_status = sxgbe_get_rx_ld_status,
508*4882a593Smuzhiyun .rx_wbstatus = sxgbe_rx_wbstatus,
509*4882a593Smuzhiyun .get_rx_ctxt_owner = sxgbe_get_rx_ctxt_owner,
510*4882a593Smuzhiyun .set_rx_ctxt_owner = sxgbe_set_ctxt_rx_owner,
511*4882a593Smuzhiyun .rx_ctxt_wbstatus = sxgbe_rx_ctxt_wbstatus,
512*4882a593Smuzhiyun .get_rx_ctxt_tstamp_status = sxgbe_get_rx_ctxt_tstamp_status,
513*4882a593Smuzhiyun .get_timestamp = sxgbe_get_rx_timestamp,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
sxgbe_get_desc_ops(void)516*4882a593Smuzhiyun const struct sxgbe_desc_ops *sxgbe_get_desc_ops(void)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun return &desc_ops;
519*4882a593Smuzhiyun }
520