1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Renesas Ethernet AVB device driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2014-2019 Renesas Electronics Corporation
5*4882a593Smuzhiyun * Copyright (C) 2015 Renesas Solutions Corp.
6*4882a593Smuzhiyun * Copyright (C) 2015-2016 Cogent Embedded, Inc. <source@cogentembedded.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on the SuperH Ethernet driver
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/cache.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/dma-mapping.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/etherdevice.h>
17*4882a593Smuzhiyun #include <linux/ethtool.h>
18*4882a593Smuzhiyun #include <linux/if_vlan.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/list.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/net_tstamp.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/of_device.h>
25*4882a593Smuzhiyun #include <linux/of_irq.h>
26*4882a593Smuzhiyun #include <linux/of_mdio.h>
27*4882a593Smuzhiyun #include <linux/of_net.h>
28*4882a593Smuzhiyun #include <linux/pm_runtime.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun #include <linux/spinlock.h>
31*4882a593Smuzhiyun #include <linux/sys_soc.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <asm/div64.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "ravb.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define RAVB_DEF_MSG_ENABLE \
38*4882a593Smuzhiyun (NETIF_MSG_LINK | \
39*4882a593Smuzhiyun NETIF_MSG_TIMER | \
40*4882a593Smuzhiyun NETIF_MSG_RX_ERR | \
41*4882a593Smuzhiyun NETIF_MSG_TX_ERR)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static const char *ravb_rx_irqs[NUM_RX_QUEUE] = {
44*4882a593Smuzhiyun "ch0", /* RAVB_BE */
45*4882a593Smuzhiyun "ch1", /* RAVB_NC */
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static const char *ravb_tx_irqs[NUM_TX_QUEUE] = {
49*4882a593Smuzhiyun "ch18", /* RAVB_BE */
50*4882a593Smuzhiyun "ch19", /* RAVB_NC */
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
ravb_modify(struct net_device * ndev,enum ravb_reg reg,u32 clear,u32 set)53*4882a593Smuzhiyun void ravb_modify(struct net_device *ndev, enum ravb_reg reg, u32 clear,
54*4882a593Smuzhiyun u32 set)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun ravb_write(ndev, (ravb_read(ndev, reg) & ~clear) | set, reg);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
ravb_wait(struct net_device * ndev,enum ravb_reg reg,u32 mask,u32 value)59*4882a593Smuzhiyun int ravb_wait(struct net_device *ndev, enum ravb_reg reg, u32 mask, u32 value)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun int i;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun for (i = 0; i < 10000; i++) {
64*4882a593Smuzhiyun if ((ravb_read(ndev, reg) & mask) == value)
65*4882a593Smuzhiyun return 0;
66*4882a593Smuzhiyun udelay(10);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun return -ETIMEDOUT;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
ravb_config(struct net_device * ndev)71*4882a593Smuzhiyun static int ravb_config(struct net_device *ndev)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun int error;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Set config mode */
76*4882a593Smuzhiyun ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG);
77*4882a593Smuzhiyun /* Check if the operating mode is changed to the config mode */
78*4882a593Smuzhiyun error = ravb_wait(ndev, CSR, CSR_OPS, CSR_OPS_CONFIG);
79*4882a593Smuzhiyun if (error)
80*4882a593Smuzhiyun netdev_err(ndev, "failed to switch device to config mode\n");
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun return error;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
ravb_set_rate(struct net_device * ndev)85*4882a593Smuzhiyun static void ravb_set_rate(struct net_device *ndev)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun switch (priv->speed) {
90*4882a593Smuzhiyun case 100: /* 100BASE */
91*4882a593Smuzhiyun ravb_write(ndev, GECMR_SPEED_100, GECMR);
92*4882a593Smuzhiyun break;
93*4882a593Smuzhiyun case 1000: /* 1000BASE */
94*4882a593Smuzhiyun ravb_write(ndev, GECMR_SPEED_1000, GECMR);
95*4882a593Smuzhiyun break;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
ravb_set_buffer_align(struct sk_buff * skb)99*4882a593Smuzhiyun static void ravb_set_buffer_align(struct sk_buff *skb)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun u32 reserve = (unsigned long)skb->data & (RAVB_ALIGN - 1);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (reserve)
104*4882a593Smuzhiyun skb_reserve(skb, RAVB_ALIGN - reserve);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Get MAC address from the MAC address registers
108*4882a593Smuzhiyun *
109*4882a593Smuzhiyun * Ethernet AVB device doesn't have ROM for MAC address.
110*4882a593Smuzhiyun * This function gets the MAC address that was used by a bootloader.
111*4882a593Smuzhiyun */
ravb_read_mac_address(struct net_device * ndev,const u8 * mac)112*4882a593Smuzhiyun static void ravb_read_mac_address(struct net_device *ndev, const u8 *mac)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun if (!IS_ERR(mac)) {
115*4882a593Smuzhiyun ether_addr_copy(ndev->dev_addr, mac);
116*4882a593Smuzhiyun } else {
117*4882a593Smuzhiyun u32 mahr = ravb_read(ndev, MAHR);
118*4882a593Smuzhiyun u32 malr = ravb_read(ndev, MALR);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
121*4882a593Smuzhiyun ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
122*4882a593Smuzhiyun ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
123*4882a593Smuzhiyun ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
124*4882a593Smuzhiyun ndev->dev_addr[4] = (malr >> 8) & 0xFF;
125*4882a593Smuzhiyun ndev->dev_addr[5] = (malr >> 0) & 0xFF;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
ravb_mdio_ctrl(struct mdiobb_ctrl * ctrl,u32 mask,int set)129*4882a593Smuzhiyun static void ravb_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct ravb_private *priv = container_of(ctrl, struct ravb_private,
132*4882a593Smuzhiyun mdiobb);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun ravb_modify(priv->ndev, PIR, mask, set ? mask : 0);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* MDC pin control */
ravb_set_mdc(struct mdiobb_ctrl * ctrl,int level)138*4882a593Smuzhiyun static void ravb_set_mdc(struct mdiobb_ctrl *ctrl, int level)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun ravb_mdio_ctrl(ctrl, PIR_MDC, level);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Data I/O pin control */
ravb_set_mdio_dir(struct mdiobb_ctrl * ctrl,int output)144*4882a593Smuzhiyun static void ravb_set_mdio_dir(struct mdiobb_ctrl *ctrl, int output)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun ravb_mdio_ctrl(ctrl, PIR_MMD, output);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Set data bit */
ravb_set_mdio_data(struct mdiobb_ctrl * ctrl,int value)150*4882a593Smuzhiyun static void ravb_set_mdio_data(struct mdiobb_ctrl *ctrl, int value)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun ravb_mdio_ctrl(ctrl, PIR_MDO, value);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Get data bit */
ravb_get_mdio_data(struct mdiobb_ctrl * ctrl)156*4882a593Smuzhiyun static int ravb_get_mdio_data(struct mdiobb_ctrl *ctrl)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct ravb_private *priv = container_of(ctrl, struct ravb_private,
159*4882a593Smuzhiyun mdiobb);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return (ravb_read(priv->ndev, PIR) & PIR_MDI) != 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* MDIO bus control struct */
165*4882a593Smuzhiyun static const struct mdiobb_ops bb_ops = {
166*4882a593Smuzhiyun .owner = THIS_MODULE,
167*4882a593Smuzhiyun .set_mdc = ravb_set_mdc,
168*4882a593Smuzhiyun .set_mdio_dir = ravb_set_mdio_dir,
169*4882a593Smuzhiyun .set_mdio_data = ravb_set_mdio_data,
170*4882a593Smuzhiyun .get_mdio_data = ravb_get_mdio_data,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Free TX skb function for AVB-IP */
ravb_tx_free(struct net_device * ndev,int q,bool free_txed_only)174*4882a593Smuzhiyun static int ravb_tx_free(struct net_device *ndev, int q, bool free_txed_only)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
177*4882a593Smuzhiyun struct net_device_stats *stats = &priv->stats[q];
178*4882a593Smuzhiyun int num_tx_desc = priv->num_tx_desc;
179*4882a593Smuzhiyun struct ravb_tx_desc *desc;
180*4882a593Smuzhiyun int free_num = 0;
181*4882a593Smuzhiyun int entry;
182*4882a593Smuzhiyun u32 size;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun for (; priv->cur_tx[q] - priv->dirty_tx[q] > 0; priv->dirty_tx[q]++) {
185*4882a593Smuzhiyun bool txed;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun entry = priv->dirty_tx[q] % (priv->num_tx_ring[q] *
188*4882a593Smuzhiyun num_tx_desc);
189*4882a593Smuzhiyun desc = &priv->tx_ring[q][entry];
190*4882a593Smuzhiyun txed = desc->die_dt == DT_FEMPTY;
191*4882a593Smuzhiyun if (free_txed_only && !txed)
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun /* Descriptor type must be checked before all other reads */
194*4882a593Smuzhiyun dma_rmb();
195*4882a593Smuzhiyun size = le16_to_cpu(desc->ds_tagl) & TX_DS;
196*4882a593Smuzhiyun /* Free the original skb. */
197*4882a593Smuzhiyun if (priv->tx_skb[q][entry / num_tx_desc]) {
198*4882a593Smuzhiyun dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
199*4882a593Smuzhiyun size, DMA_TO_DEVICE);
200*4882a593Smuzhiyun /* Last packet descriptor? */
201*4882a593Smuzhiyun if (entry % num_tx_desc == num_tx_desc - 1) {
202*4882a593Smuzhiyun entry /= num_tx_desc;
203*4882a593Smuzhiyun dev_kfree_skb_any(priv->tx_skb[q][entry]);
204*4882a593Smuzhiyun priv->tx_skb[q][entry] = NULL;
205*4882a593Smuzhiyun if (txed)
206*4882a593Smuzhiyun stats->tx_packets++;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun free_num++;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun if (txed)
211*4882a593Smuzhiyun stats->tx_bytes += size;
212*4882a593Smuzhiyun desc->die_dt = DT_EEMPTY;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun return free_num;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Free skb's and DMA buffers for Ethernet AVB */
ravb_ring_free(struct net_device * ndev,int q)218*4882a593Smuzhiyun static void ravb_ring_free(struct net_device *ndev, int q)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
221*4882a593Smuzhiyun int num_tx_desc = priv->num_tx_desc;
222*4882a593Smuzhiyun int ring_size;
223*4882a593Smuzhiyun int i;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (priv->rx_ring[q]) {
226*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_ring[q]; i++) {
227*4882a593Smuzhiyun struct ravb_ex_rx_desc *desc = &priv->rx_ring[q][i];
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (!dma_mapping_error(ndev->dev.parent,
230*4882a593Smuzhiyun le32_to_cpu(desc->dptr)))
231*4882a593Smuzhiyun dma_unmap_single(ndev->dev.parent,
232*4882a593Smuzhiyun le32_to_cpu(desc->dptr),
233*4882a593Smuzhiyun RX_BUF_SZ,
234*4882a593Smuzhiyun DMA_FROM_DEVICE);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun ring_size = sizeof(struct ravb_ex_rx_desc) *
237*4882a593Smuzhiyun (priv->num_rx_ring[q] + 1);
238*4882a593Smuzhiyun dma_free_coherent(ndev->dev.parent, ring_size, priv->rx_ring[q],
239*4882a593Smuzhiyun priv->rx_desc_dma[q]);
240*4882a593Smuzhiyun priv->rx_ring[q] = NULL;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (priv->tx_ring[q]) {
244*4882a593Smuzhiyun ravb_tx_free(ndev, q, false);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun ring_size = sizeof(struct ravb_tx_desc) *
247*4882a593Smuzhiyun (priv->num_tx_ring[q] * num_tx_desc + 1);
248*4882a593Smuzhiyun dma_free_coherent(ndev->dev.parent, ring_size, priv->tx_ring[q],
249*4882a593Smuzhiyun priv->tx_desc_dma[q]);
250*4882a593Smuzhiyun priv->tx_ring[q] = NULL;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Free RX skb ringbuffer */
254*4882a593Smuzhiyun if (priv->rx_skb[q]) {
255*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_ring[q]; i++)
256*4882a593Smuzhiyun dev_kfree_skb(priv->rx_skb[q][i]);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun kfree(priv->rx_skb[q]);
259*4882a593Smuzhiyun priv->rx_skb[q] = NULL;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Free aligned TX buffers */
262*4882a593Smuzhiyun kfree(priv->tx_align[q]);
263*4882a593Smuzhiyun priv->tx_align[q] = NULL;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Free TX skb ringbuffer.
266*4882a593Smuzhiyun * SKBs are freed by ravb_tx_free() call above.
267*4882a593Smuzhiyun */
268*4882a593Smuzhiyun kfree(priv->tx_skb[q]);
269*4882a593Smuzhiyun priv->tx_skb[q] = NULL;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Format skb and descriptor buffer for Ethernet AVB */
ravb_ring_format(struct net_device * ndev,int q)273*4882a593Smuzhiyun static void ravb_ring_format(struct net_device *ndev, int q)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
276*4882a593Smuzhiyun int num_tx_desc = priv->num_tx_desc;
277*4882a593Smuzhiyun struct ravb_ex_rx_desc *rx_desc;
278*4882a593Smuzhiyun struct ravb_tx_desc *tx_desc;
279*4882a593Smuzhiyun struct ravb_desc *desc;
280*4882a593Smuzhiyun int rx_ring_size = sizeof(*rx_desc) * priv->num_rx_ring[q];
281*4882a593Smuzhiyun int tx_ring_size = sizeof(*tx_desc) * priv->num_tx_ring[q] *
282*4882a593Smuzhiyun num_tx_desc;
283*4882a593Smuzhiyun dma_addr_t dma_addr;
284*4882a593Smuzhiyun int i;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun priv->cur_rx[q] = 0;
287*4882a593Smuzhiyun priv->cur_tx[q] = 0;
288*4882a593Smuzhiyun priv->dirty_rx[q] = 0;
289*4882a593Smuzhiyun priv->dirty_tx[q] = 0;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun memset(priv->rx_ring[q], 0, rx_ring_size);
292*4882a593Smuzhiyun /* Build RX ring buffer */
293*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_ring[q]; i++) {
294*4882a593Smuzhiyun /* RX descriptor */
295*4882a593Smuzhiyun rx_desc = &priv->rx_ring[q][i];
296*4882a593Smuzhiyun rx_desc->ds_cc = cpu_to_le16(RX_BUF_SZ);
297*4882a593Smuzhiyun dma_addr = dma_map_single(ndev->dev.parent, priv->rx_skb[q][i]->data,
298*4882a593Smuzhiyun RX_BUF_SZ,
299*4882a593Smuzhiyun DMA_FROM_DEVICE);
300*4882a593Smuzhiyun /* We just set the data size to 0 for a failed mapping which
301*4882a593Smuzhiyun * should prevent DMA from happening...
302*4882a593Smuzhiyun */
303*4882a593Smuzhiyun if (dma_mapping_error(ndev->dev.parent, dma_addr))
304*4882a593Smuzhiyun rx_desc->ds_cc = cpu_to_le16(0);
305*4882a593Smuzhiyun rx_desc->dptr = cpu_to_le32(dma_addr);
306*4882a593Smuzhiyun rx_desc->die_dt = DT_FEMPTY;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun rx_desc = &priv->rx_ring[q][i];
309*4882a593Smuzhiyun rx_desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
310*4882a593Smuzhiyun rx_desc->die_dt = DT_LINKFIX; /* type */
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun memset(priv->tx_ring[q], 0, tx_ring_size);
313*4882a593Smuzhiyun /* Build TX ring buffer */
314*4882a593Smuzhiyun for (i = 0, tx_desc = priv->tx_ring[q]; i < priv->num_tx_ring[q];
315*4882a593Smuzhiyun i++, tx_desc++) {
316*4882a593Smuzhiyun tx_desc->die_dt = DT_EEMPTY;
317*4882a593Smuzhiyun if (num_tx_desc > 1) {
318*4882a593Smuzhiyun tx_desc++;
319*4882a593Smuzhiyun tx_desc->die_dt = DT_EEMPTY;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun tx_desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
323*4882a593Smuzhiyun tx_desc->die_dt = DT_LINKFIX; /* type */
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* RX descriptor base address for best effort */
326*4882a593Smuzhiyun desc = &priv->desc_bat[RX_QUEUE_OFFSET + q];
327*4882a593Smuzhiyun desc->die_dt = DT_LINKFIX; /* type */
328*4882a593Smuzhiyun desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* TX descriptor base address for best effort */
331*4882a593Smuzhiyun desc = &priv->desc_bat[q];
332*4882a593Smuzhiyun desc->die_dt = DT_LINKFIX; /* type */
333*4882a593Smuzhiyun desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Init skb and descriptor buffer for Ethernet AVB */
ravb_ring_init(struct net_device * ndev,int q)337*4882a593Smuzhiyun static int ravb_ring_init(struct net_device *ndev, int q)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
340*4882a593Smuzhiyun int num_tx_desc = priv->num_tx_desc;
341*4882a593Smuzhiyun struct sk_buff *skb;
342*4882a593Smuzhiyun int ring_size;
343*4882a593Smuzhiyun int i;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* Allocate RX and TX skb rings */
346*4882a593Smuzhiyun priv->rx_skb[q] = kcalloc(priv->num_rx_ring[q],
347*4882a593Smuzhiyun sizeof(*priv->rx_skb[q]), GFP_KERNEL);
348*4882a593Smuzhiyun priv->tx_skb[q] = kcalloc(priv->num_tx_ring[q],
349*4882a593Smuzhiyun sizeof(*priv->tx_skb[q]), GFP_KERNEL);
350*4882a593Smuzhiyun if (!priv->rx_skb[q] || !priv->tx_skb[q])
351*4882a593Smuzhiyun goto error;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun for (i = 0; i < priv->num_rx_ring[q]; i++) {
354*4882a593Smuzhiyun skb = netdev_alloc_skb(ndev, RX_BUF_SZ + RAVB_ALIGN - 1);
355*4882a593Smuzhiyun if (!skb)
356*4882a593Smuzhiyun goto error;
357*4882a593Smuzhiyun ravb_set_buffer_align(skb);
358*4882a593Smuzhiyun priv->rx_skb[q][i] = skb;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (num_tx_desc > 1) {
362*4882a593Smuzhiyun /* Allocate rings for the aligned buffers */
363*4882a593Smuzhiyun priv->tx_align[q] = kmalloc(DPTR_ALIGN * priv->num_tx_ring[q] +
364*4882a593Smuzhiyun DPTR_ALIGN - 1, GFP_KERNEL);
365*4882a593Smuzhiyun if (!priv->tx_align[q])
366*4882a593Smuzhiyun goto error;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Allocate all RX descriptors. */
370*4882a593Smuzhiyun ring_size = sizeof(struct ravb_ex_rx_desc) * (priv->num_rx_ring[q] + 1);
371*4882a593Smuzhiyun priv->rx_ring[q] = dma_alloc_coherent(ndev->dev.parent, ring_size,
372*4882a593Smuzhiyun &priv->rx_desc_dma[q],
373*4882a593Smuzhiyun GFP_KERNEL);
374*4882a593Smuzhiyun if (!priv->rx_ring[q])
375*4882a593Smuzhiyun goto error;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun priv->dirty_rx[q] = 0;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /* Allocate all TX descriptors. */
380*4882a593Smuzhiyun ring_size = sizeof(struct ravb_tx_desc) *
381*4882a593Smuzhiyun (priv->num_tx_ring[q] * num_tx_desc + 1);
382*4882a593Smuzhiyun priv->tx_ring[q] = dma_alloc_coherent(ndev->dev.parent, ring_size,
383*4882a593Smuzhiyun &priv->tx_desc_dma[q],
384*4882a593Smuzhiyun GFP_KERNEL);
385*4882a593Smuzhiyun if (!priv->tx_ring[q])
386*4882a593Smuzhiyun goto error;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return 0;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun error:
391*4882a593Smuzhiyun ravb_ring_free(ndev, q);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return -ENOMEM;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* E-MAC init function */
ravb_emac_init(struct net_device * ndev)397*4882a593Smuzhiyun static void ravb_emac_init(struct net_device *ndev)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun /* Receive frame limit set register */
400*4882a593Smuzhiyun ravb_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN, RFLR);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* EMAC Mode: PAUSE prohibition; Duplex; RX Checksum; TX; RX */
403*4882a593Smuzhiyun ravb_write(ndev, ECMR_ZPF | ECMR_DM |
404*4882a593Smuzhiyun (ndev->features & NETIF_F_RXCSUM ? ECMR_RCSC : 0) |
405*4882a593Smuzhiyun ECMR_TE | ECMR_RE, ECMR);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun ravb_set_rate(ndev);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Set MAC address */
410*4882a593Smuzhiyun ravb_write(ndev,
411*4882a593Smuzhiyun (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
412*4882a593Smuzhiyun (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
413*4882a593Smuzhiyun ravb_write(ndev,
414*4882a593Smuzhiyun (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* E-MAC status register clear */
417*4882a593Smuzhiyun ravb_write(ndev, ECSR_ICD | ECSR_MPD, ECSR);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* E-MAC interrupt enable register */
420*4882a593Smuzhiyun ravb_write(ndev, ECSIPR_ICDIP | ECSIPR_MPDIP | ECSIPR_LCHNGIP, ECSIPR);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* Device init function for Ethernet AVB */
ravb_dmac_init(struct net_device * ndev)424*4882a593Smuzhiyun static int ravb_dmac_init(struct net_device *ndev)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
427*4882a593Smuzhiyun int error;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Set CONFIG mode */
430*4882a593Smuzhiyun error = ravb_config(ndev);
431*4882a593Smuzhiyun if (error)
432*4882a593Smuzhiyun return error;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun error = ravb_ring_init(ndev, RAVB_BE);
435*4882a593Smuzhiyun if (error)
436*4882a593Smuzhiyun return error;
437*4882a593Smuzhiyun error = ravb_ring_init(ndev, RAVB_NC);
438*4882a593Smuzhiyun if (error) {
439*4882a593Smuzhiyun ravb_ring_free(ndev, RAVB_BE);
440*4882a593Smuzhiyun return error;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Descriptor format */
444*4882a593Smuzhiyun ravb_ring_format(ndev, RAVB_BE);
445*4882a593Smuzhiyun ravb_ring_format(ndev, RAVB_NC);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Set AVB RX */
448*4882a593Smuzhiyun ravb_write(ndev,
449*4882a593Smuzhiyun RCR_EFFS | RCR_ENCF | RCR_ETS0 | RCR_ESF | 0x18000000, RCR);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* Set FIFO size */
452*4882a593Smuzhiyun ravb_write(ndev, TGC_TQP_AVBMODE1 | 0x00112200, TGC);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* Timestamp enable */
455*4882a593Smuzhiyun ravb_write(ndev, TCCR_TFEN, TCCR);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Interrupt init: */
458*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN3) {
459*4882a593Smuzhiyun /* Clear DIL.DPLx */
460*4882a593Smuzhiyun ravb_write(ndev, 0, DIL);
461*4882a593Smuzhiyun /* Set queue specific interrupt */
462*4882a593Smuzhiyun ravb_write(ndev, CIE_CRIE | CIE_CTIE | CIE_CL0M, CIE);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun /* Frame receive */
465*4882a593Smuzhiyun ravb_write(ndev, RIC0_FRE0 | RIC0_FRE1, RIC0);
466*4882a593Smuzhiyun /* Disable FIFO full warning */
467*4882a593Smuzhiyun ravb_write(ndev, 0, RIC1);
468*4882a593Smuzhiyun /* Receive FIFO full error, descriptor empty */
469*4882a593Smuzhiyun ravb_write(ndev, RIC2_QFE0 | RIC2_QFE1 | RIC2_RFFE, RIC2);
470*4882a593Smuzhiyun /* Frame transmitted, timestamp FIFO updated */
471*4882a593Smuzhiyun ravb_write(ndev, TIC_FTE0 | TIC_FTE1 | TIC_TFUE, TIC);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* Setting the control will start the AVB-DMAC process. */
474*4882a593Smuzhiyun ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_OPERATION);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
ravb_get_tx_tstamp(struct net_device * ndev)479*4882a593Smuzhiyun static void ravb_get_tx_tstamp(struct net_device *ndev)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
482*4882a593Smuzhiyun struct ravb_tstamp_skb *ts_skb, *ts_skb2;
483*4882a593Smuzhiyun struct skb_shared_hwtstamps shhwtstamps;
484*4882a593Smuzhiyun struct sk_buff *skb;
485*4882a593Smuzhiyun struct timespec64 ts;
486*4882a593Smuzhiyun u16 tag, tfa_tag;
487*4882a593Smuzhiyun int count;
488*4882a593Smuzhiyun u32 tfa2;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun count = (ravb_read(ndev, TSR) & TSR_TFFL) >> 8;
491*4882a593Smuzhiyun while (count--) {
492*4882a593Smuzhiyun tfa2 = ravb_read(ndev, TFA2);
493*4882a593Smuzhiyun tfa_tag = (tfa2 & TFA2_TST) >> 16;
494*4882a593Smuzhiyun ts.tv_nsec = (u64)ravb_read(ndev, TFA0);
495*4882a593Smuzhiyun ts.tv_sec = ((u64)(tfa2 & TFA2_TSV) << 32) |
496*4882a593Smuzhiyun ravb_read(ndev, TFA1);
497*4882a593Smuzhiyun memset(&shhwtstamps, 0, sizeof(shhwtstamps));
498*4882a593Smuzhiyun shhwtstamps.hwtstamp = timespec64_to_ktime(ts);
499*4882a593Smuzhiyun list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list,
500*4882a593Smuzhiyun list) {
501*4882a593Smuzhiyun skb = ts_skb->skb;
502*4882a593Smuzhiyun tag = ts_skb->tag;
503*4882a593Smuzhiyun list_del(&ts_skb->list);
504*4882a593Smuzhiyun kfree(ts_skb);
505*4882a593Smuzhiyun if (tag == tfa_tag) {
506*4882a593Smuzhiyun skb_tstamp_tx(skb, &shhwtstamps);
507*4882a593Smuzhiyun dev_consume_skb_any(skb);
508*4882a593Smuzhiyun break;
509*4882a593Smuzhiyun } else {
510*4882a593Smuzhiyun dev_kfree_skb_any(skb);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun ravb_modify(ndev, TCCR, TCCR_TFR, TCCR_TFR);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
ravb_rx_csum(struct sk_buff * skb)517*4882a593Smuzhiyun static void ravb_rx_csum(struct sk_buff *skb)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun u8 *hw_csum;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* The hardware checksum is contained in sizeof(__sum16) (2) bytes
522*4882a593Smuzhiyun * appended to packet data
523*4882a593Smuzhiyun */
524*4882a593Smuzhiyun if (unlikely(skb->len < sizeof(__sum16)))
525*4882a593Smuzhiyun return;
526*4882a593Smuzhiyun hw_csum = skb_tail_pointer(skb) - sizeof(__sum16);
527*4882a593Smuzhiyun skb->csum = csum_unfold((__force __sum16)get_unaligned_le16(hw_csum));
528*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_COMPLETE;
529*4882a593Smuzhiyun skb_trim(skb, skb->len - sizeof(__sum16));
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* Packet receive function for Ethernet AVB */
ravb_rx(struct net_device * ndev,int * quota,int q)533*4882a593Smuzhiyun static bool ravb_rx(struct net_device *ndev, int *quota, int q)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
536*4882a593Smuzhiyun int entry = priv->cur_rx[q] % priv->num_rx_ring[q];
537*4882a593Smuzhiyun int boguscnt = (priv->dirty_rx[q] + priv->num_rx_ring[q]) -
538*4882a593Smuzhiyun priv->cur_rx[q];
539*4882a593Smuzhiyun struct net_device_stats *stats = &priv->stats[q];
540*4882a593Smuzhiyun struct ravb_ex_rx_desc *desc;
541*4882a593Smuzhiyun struct sk_buff *skb;
542*4882a593Smuzhiyun dma_addr_t dma_addr;
543*4882a593Smuzhiyun struct timespec64 ts;
544*4882a593Smuzhiyun u8 desc_status;
545*4882a593Smuzhiyun u16 pkt_len;
546*4882a593Smuzhiyun int limit;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun boguscnt = min(boguscnt, *quota);
549*4882a593Smuzhiyun limit = boguscnt;
550*4882a593Smuzhiyun desc = &priv->rx_ring[q][entry];
551*4882a593Smuzhiyun while (desc->die_dt != DT_FEMPTY) {
552*4882a593Smuzhiyun /* Descriptor type must be checked before all other reads */
553*4882a593Smuzhiyun dma_rmb();
554*4882a593Smuzhiyun desc_status = desc->msc;
555*4882a593Smuzhiyun pkt_len = le16_to_cpu(desc->ds_cc) & RX_DS;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun if (--boguscnt < 0)
558*4882a593Smuzhiyun break;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /* We use 0-byte descriptors to mark the DMA mapping errors */
561*4882a593Smuzhiyun if (!pkt_len)
562*4882a593Smuzhiyun continue;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (desc_status & MSC_MC)
565*4882a593Smuzhiyun stats->multicast++;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun if (desc_status & (MSC_CRC | MSC_RFE | MSC_RTSF | MSC_RTLF |
568*4882a593Smuzhiyun MSC_CEEF)) {
569*4882a593Smuzhiyun stats->rx_errors++;
570*4882a593Smuzhiyun if (desc_status & MSC_CRC)
571*4882a593Smuzhiyun stats->rx_crc_errors++;
572*4882a593Smuzhiyun if (desc_status & MSC_RFE)
573*4882a593Smuzhiyun stats->rx_frame_errors++;
574*4882a593Smuzhiyun if (desc_status & (MSC_RTLF | MSC_RTSF))
575*4882a593Smuzhiyun stats->rx_length_errors++;
576*4882a593Smuzhiyun if (desc_status & MSC_CEEF)
577*4882a593Smuzhiyun stats->rx_missed_errors++;
578*4882a593Smuzhiyun } else {
579*4882a593Smuzhiyun u32 get_ts = priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun skb = priv->rx_skb[q][entry];
582*4882a593Smuzhiyun priv->rx_skb[q][entry] = NULL;
583*4882a593Smuzhiyun dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
584*4882a593Smuzhiyun RX_BUF_SZ,
585*4882a593Smuzhiyun DMA_FROM_DEVICE);
586*4882a593Smuzhiyun get_ts &= (q == RAVB_NC) ?
587*4882a593Smuzhiyun RAVB_RXTSTAMP_TYPE_V2_L2_EVENT :
588*4882a593Smuzhiyun ~RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
589*4882a593Smuzhiyun if (get_ts) {
590*4882a593Smuzhiyun struct skb_shared_hwtstamps *shhwtstamps;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun shhwtstamps = skb_hwtstamps(skb);
593*4882a593Smuzhiyun memset(shhwtstamps, 0, sizeof(*shhwtstamps));
594*4882a593Smuzhiyun ts.tv_sec = ((u64) le16_to_cpu(desc->ts_sh) <<
595*4882a593Smuzhiyun 32) | le32_to_cpu(desc->ts_sl);
596*4882a593Smuzhiyun ts.tv_nsec = le32_to_cpu(desc->ts_n);
597*4882a593Smuzhiyun shhwtstamps->hwtstamp = timespec64_to_ktime(ts);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun skb_put(skb, pkt_len);
601*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, ndev);
602*4882a593Smuzhiyun if (ndev->features & NETIF_F_RXCSUM)
603*4882a593Smuzhiyun ravb_rx_csum(skb);
604*4882a593Smuzhiyun napi_gro_receive(&priv->napi[q], skb);
605*4882a593Smuzhiyun stats->rx_packets++;
606*4882a593Smuzhiyun stats->rx_bytes += pkt_len;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun entry = (++priv->cur_rx[q]) % priv->num_rx_ring[q];
610*4882a593Smuzhiyun desc = &priv->rx_ring[q][entry];
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Refill the RX ring buffers. */
614*4882a593Smuzhiyun for (; priv->cur_rx[q] - priv->dirty_rx[q] > 0; priv->dirty_rx[q]++) {
615*4882a593Smuzhiyun entry = priv->dirty_rx[q] % priv->num_rx_ring[q];
616*4882a593Smuzhiyun desc = &priv->rx_ring[q][entry];
617*4882a593Smuzhiyun desc->ds_cc = cpu_to_le16(RX_BUF_SZ);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (!priv->rx_skb[q][entry]) {
620*4882a593Smuzhiyun skb = netdev_alloc_skb(ndev,
621*4882a593Smuzhiyun RX_BUF_SZ +
622*4882a593Smuzhiyun RAVB_ALIGN - 1);
623*4882a593Smuzhiyun if (!skb)
624*4882a593Smuzhiyun break; /* Better luck next round. */
625*4882a593Smuzhiyun ravb_set_buffer_align(skb);
626*4882a593Smuzhiyun dma_addr = dma_map_single(ndev->dev.parent, skb->data,
627*4882a593Smuzhiyun le16_to_cpu(desc->ds_cc),
628*4882a593Smuzhiyun DMA_FROM_DEVICE);
629*4882a593Smuzhiyun skb_checksum_none_assert(skb);
630*4882a593Smuzhiyun /* We just set the data size to 0 for a failed mapping
631*4882a593Smuzhiyun * which should prevent DMA from happening...
632*4882a593Smuzhiyun */
633*4882a593Smuzhiyun if (dma_mapping_error(ndev->dev.parent, dma_addr))
634*4882a593Smuzhiyun desc->ds_cc = cpu_to_le16(0);
635*4882a593Smuzhiyun desc->dptr = cpu_to_le32(dma_addr);
636*4882a593Smuzhiyun priv->rx_skb[q][entry] = skb;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun /* Descriptor type must be set after all the above writes */
639*4882a593Smuzhiyun dma_wmb();
640*4882a593Smuzhiyun desc->die_dt = DT_FEMPTY;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun *quota -= limit - (++boguscnt);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun return boguscnt <= 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
ravb_rcv_snd_disable(struct net_device * ndev)648*4882a593Smuzhiyun static void ravb_rcv_snd_disable(struct net_device *ndev)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun /* Disable TX and RX */
651*4882a593Smuzhiyun ravb_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
ravb_rcv_snd_enable(struct net_device * ndev)654*4882a593Smuzhiyun static void ravb_rcv_snd_enable(struct net_device *ndev)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun /* Enable TX and RX */
657*4882a593Smuzhiyun ravb_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* function for waiting dma process finished */
ravb_stop_dma(struct net_device * ndev)661*4882a593Smuzhiyun static int ravb_stop_dma(struct net_device *ndev)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun int error;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* Wait for stopping the hardware TX process */
666*4882a593Smuzhiyun error = ravb_wait(ndev, TCCR,
667*4882a593Smuzhiyun TCCR_TSRQ0 | TCCR_TSRQ1 | TCCR_TSRQ2 | TCCR_TSRQ3, 0);
668*4882a593Smuzhiyun if (error)
669*4882a593Smuzhiyun return error;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun error = ravb_wait(ndev, CSR, CSR_TPO0 | CSR_TPO1 | CSR_TPO2 | CSR_TPO3,
672*4882a593Smuzhiyun 0);
673*4882a593Smuzhiyun if (error)
674*4882a593Smuzhiyun return error;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* Stop the E-MAC's RX/TX processes. */
677*4882a593Smuzhiyun ravb_rcv_snd_disable(ndev);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* Wait for stopping the RX DMA process */
680*4882a593Smuzhiyun error = ravb_wait(ndev, CSR, CSR_RPO, 0);
681*4882a593Smuzhiyun if (error)
682*4882a593Smuzhiyun return error;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* Stop AVB-DMAC process */
685*4882a593Smuzhiyun return ravb_config(ndev);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* E-MAC interrupt handler */
ravb_emac_interrupt_unlocked(struct net_device * ndev)689*4882a593Smuzhiyun static void ravb_emac_interrupt_unlocked(struct net_device *ndev)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
692*4882a593Smuzhiyun u32 ecsr, psr;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun ecsr = ravb_read(ndev, ECSR);
695*4882a593Smuzhiyun ravb_write(ndev, ecsr, ECSR); /* clear interrupt */
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun if (ecsr & ECSR_MPD)
698*4882a593Smuzhiyun pm_wakeup_event(&priv->pdev->dev, 0);
699*4882a593Smuzhiyun if (ecsr & ECSR_ICD)
700*4882a593Smuzhiyun ndev->stats.tx_carrier_errors++;
701*4882a593Smuzhiyun if (ecsr & ECSR_LCHNG) {
702*4882a593Smuzhiyun /* Link changed */
703*4882a593Smuzhiyun if (priv->no_avb_link)
704*4882a593Smuzhiyun return;
705*4882a593Smuzhiyun psr = ravb_read(ndev, PSR);
706*4882a593Smuzhiyun if (priv->avb_link_active_low)
707*4882a593Smuzhiyun psr ^= PSR_LMON;
708*4882a593Smuzhiyun if (!(psr & PSR_LMON)) {
709*4882a593Smuzhiyun /* DIsable RX and TX */
710*4882a593Smuzhiyun ravb_rcv_snd_disable(ndev);
711*4882a593Smuzhiyun } else {
712*4882a593Smuzhiyun /* Enable RX and TX */
713*4882a593Smuzhiyun ravb_rcv_snd_enable(ndev);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
ravb_emac_interrupt(int irq,void * dev_id)718*4882a593Smuzhiyun static irqreturn_t ravb_emac_interrupt(int irq, void *dev_id)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct net_device *ndev = dev_id;
721*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun spin_lock(&priv->lock);
724*4882a593Smuzhiyun ravb_emac_interrupt_unlocked(ndev);
725*4882a593Smuzhiyun spin_unlock(&priv->lock);
726*4882a593Smuzhiyun return IRQ_HANDLED;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /* Error interrupt handler */
ravb_error_interrupt(struct net_device * ndev)730*4882a593Smuzhiyun static void ravb_error_interrupt(struct net_device *ndev)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
733*4882a593Smuzhiyun u32 eis, ris2;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun eis = ravb_read(ndev, EIS);
736*4882a593Smuzhiyun ravb_write(ndev, ~(EIS_QFS | EIS_RESERVED), EIS);
737*4882a593Smuzhiyun if (eis & EIS_QFS) {
738*4882a593Smuzhiyun ris2 = ravb_read(ndev, RIS2);
739*4882a593Smuzhiyun ravb_write(ndev, ~(RIS2_QFF0 | RIS2_RFFF | RIS2_RESERVED),
740*4882a593Smuzhiyun RIS2);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun /* Receive Descriptor Empty int */
743*4882a593Smuzhiyun if (ris2 & RIS2_QFF0)
744*4882a593Smuzhiyun priv->stats[RAVB_BE].rx_over_errors++;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* Receive Descriptor Empty int */
747*4882a593Smuzhiyun if (ris2 & RIS2_QFF1)
748*4882a593Smuzhiyun priv->stats[RAVB_NC].rx_over_errors++;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* Receive FIFO Overflow int */
751*4882a593Smuzhiyun if (ris2 & RIS2_RFFF)
752*4882a593Smuzhiyun priv->rx_fifo_errors++;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
ravb_queue_interrupt(struct net_device * ndev,int q)756*4882a593Smuzhiyun static bool ravb_queue_interrupt(struct net_device *ndev, int q)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
759*4882a593Smuzhiyun u32 ris0 = ravb_read(ndev, RIS0);
760*4882a593Smuzhiyun u32 ric0 = ravb_read(ndev, RIC0);
761*4882a593Smuzhiyun u32 tis = ravb_read(ndev, TIS);
762*4882a593Smuzhiyun u32 tic = ravb_read(ndev, TIC);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (((ris0 & ric0) & BIT(q)) || ((tis & tic) & BIT(q))) {
765*4882a593Smuzhiyun if (napi_schedule_prep(&priv->napi[q])) {
766*4882a593Smuzhiyun /* Mask RX and TX interrupts */
767*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2) {
768*4882a593Smuzhiyun ravb_write(ndev, ric0 & ~BIT(q), RIC0);
769*4882a593Smuzhiyun ravb_write(ndev, tic & ~BIT(q), TIC);
770*4882a593Smuzhiyun } else {
771*4882a593Smuzhiyun ravb_write(ndev, BIT(q), RID0);
772*4882a593Smuzhiyun ravb_write(ndev, BIT(q), TID);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun __napi_schedule(&priv->napi[q]);
775*4882a593Smuzhiyun } else {
776*4882a593Smuzhiyun netdev_warn(ndev,
777*4882a593Smuzhiyun "ignoring interrupt, rx status 0x%08x, rx mask 0x%08x,\n",
778*4882a593Smuzhiyun ris0, ric0);
779*4882a593Smuzhiyun netdev_warn(ndev,
780*4882a593Smuzhiyun " tx status 0x%08x, tx mask 0x%08x.\n",
781*4882a593Smuzhiyun tis, tic);
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun return true;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun return false;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
ravb_timestamp_interrupt(struct net_device * ndev)788*4882a593Smuzhiyun static bool ravb_timestamp_interrupt(struct net_device *ndev)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun u32 tis = ravb_read(ndev, TIS);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun if (tis & TIS_TFUF) {
793*4882a593Smuzhiyun ravb_write(ndev, ~(TIS_TFUF | TIS_RESERVED), TIS);
794*4882a593Smuzhiyun ravb_get_tx_tstamp(ndev);
795*4882a593Smuzhiyun return true;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun return false;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
ravb_interrupt(int irq,void * dev_id)800*4882a593Smuzhiyun static irqreturn_t ravb_interrupt(int irq, void *dev_id)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun struct net_device *ndev = dev_id;
803*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
804*4882a593Smuzhiyun irqreturn_t result = IRQ_NONE;
805*4882a593Smuzhiyun u32 iss;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun spin_lock(&priv->lock);
808*4882a593Smuzhiyun /* Get interrupt status */
809*4882a593Smuzhiyun iss = ravb_read(ndev, ISS);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* Received and transmitted interrupts */
812*4882a593Smuzhiyun if (iss & (ISS_FRS | ISS_FTS | ISS_TFUS)) {
813*4882a593Smuzhiyun int q;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /* Timestamp updated */
816*4882a593Smuzhiyun if (ravb_timestamp_interrupt(ndev))
817*4882a593Smuzhiyun result = IRQ_HANDLED;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* Network control and best effort queue RX/TX */
820*4882a593Smuzhiyun for (q = RAVB_NC; q >= RAVB_BE; q--) {
821*4882a593Smuzhiyun if (ravb_queue_interrupt(ndev, q))
822*4882a593Smuzhiyun result = IRQ_HANDLED;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* E-MAC status summary */
827*4882a593Smuzhiyun if (iss & ISS_MS) {
828*4882a593Smuzhiyun ravb_emac_interrupt_unlocked(ndev);
829*4882a593Smuzhiyun result = IRQ_HANDLED;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /* Error status summary */
833*4882a593Smuzhiyun if (iss & ISS_ES) {
834*4882a593Smuzhiyun ravb_error_interrupt(ndev);
835*4882a593Smuzhiyun result = IRQ_HANDLED;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* gPTP interrupt status summary */
839*4882a593Smuzhiyun if (iss & ISS_CGIS) {
840*4882a593Smuzhiyun ravb_ptp_interrupt(ndev);
841*4882a593Smuzhiyun result = IRQ_HANDLED;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun spin_unlock(&priv->lock);
845*4882a593Smuzhiyun return result;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /* Timestamp/Error/gPTP interrupt handler */
ravb_multi_interrupt(int irq,void * dev_id)849*4882a593Smuzhiyun static irqreturn_t ravb_multi_interrupt(int irq, void *dev_id)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun struct net_device *ndev = dev_id;
852*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
853*4882a593Smuzhiyun irqreturn_t result = IRQ_NONE;
854*4882a593Smuzhiyun u32 iss;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun spin_lock(&priv->lock);
857*4882a593Smuzhiyun /* Get interrupt status */
858*4882a593Smuzhiyun iss = ravb_read(ndev, ISS);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Timestamp updated */
861*4882a593Smuzhiyun if ((iss & ISS_TFUS) && ravb_timestamp_interrupt(ndev))
862*4882a593Smuzhiyun result = IRQ_HANDLED;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /* Error status summary */
865*4882a593Smuzhiyun if (iss & ISS_ES) {
866*4882a593Smuzhiyun ravb_error_interrupt(ndev);
867*4882a593Smuzhiyun result = IRQ_HANDLED;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun /* gPTP interrupt status summary */
871*4882a593Smuzhiyun if (iss & ISS_CGIS) {
872*4882a593Smuzhiyun ravb_ptp_interrupt(ndev);
873*4882a593Smuzhiyun result = IRQ_HANDLED;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun spin_unlock(&priv->lock);
877*4882a593Smuzhiyun return result;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
ravb_dma_interrupt(int irq,void * dev_id,int q)880*4882a593Smuzhiyun static irqreturn_t ravb_dma_interrupt(int irq, void *dev_id, int q)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun struct net_device *ndev = dev_id;
883*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
884*4882a593Smuzhiyun irqreturn_t result = IRQ_NONE;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun spin_lock(&priv->lock);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* Network control/Best effort queue RX/TX */
889*4882a593Smuzhiyun if (ravb_queue_interrupt(ndev, q))
890*4882a593Smuzhiyun result = IRQ_HANDLED;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun spin_unlock(&priv->lock);
893*4882a593Smuzhiyun return result;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
ravb_be_interrupt(int irq,void * dev_id)896*4882a593Smuzhiyun static irqreturn_t ravb_be_interrupt(int irq, void *dev_id)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun return ravb_dma_interrupt(irq, dev_id, RAVB_BE);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
ravb_nc_interrupt(int irq,void * dev_id)901*4882a593Smuzhiyun static irqreturn_t ravb_nc_interrupt(int irq, void *dev_id)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun return ravb_dma_interrupt(irq, dev_id, RAVB_NC);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
ravb_poll(struct napi_struct * napi,int budget)906*4882a593Smuzhiyun static int ravb_poll(struct napi_struct *napi, int budget)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun struct net_device *ndev = napi->dev;
909*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
910*4882a593Smuzhiyun unsigned long flags;
911*4882a593Smuzhiyun int q = napi - priv->napi;
912*4882a593Smuzhiyun int mask = BIT(q);
913*4882a593Smuzhiyun int quota = budget;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* Processing RX Descriptor Ring */
916*4882a593Smuzhiyun /* Clear RX interrupt */
917*4882a593Smuzhiyun ravb_write(ndev, ~(mask | RIS0_RESERVED), RIS0);
918*4882a593Smuzhiyun if (ravb_rx(ndev, "a, q))
919*4882a593Smuzhiyun goto out;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun /* Processing RX Descriptor Ring */
922*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
923*4882a593Smuzhiyun /* Clear TX interrupt */
924*4882a593Smuzhiyun ravb_write(ndev, ~(mask | TIS_RESERVED), TIS);
925*4882a593Smuzhiyun ravb_tx_free(ndev, q, true);
926*4882a593Smuzhiyun netif_wake_subqueue(ndev, q);
927*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun napi_complete(napi);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* Re-enable RX/TX interrupts */
932*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
933*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2) {
934*4882a593Smuzhiyun ravb_modify(ndev, RIC0, mask, mask);
935*4882a593Smuzhiyun ravb_modify(ndev, TIC, mask, mask);
936*4882a593Smuzhiyun } else {
937*4882a593Smuzhiyun ravb_write(ndev, mask, RIE0);
938*4882a593Smuzhiyun ravb_write(ndev, mask, TIE);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* Receive error message handling */
943*4882a593Smuzhiyun priv->rx_over_errors = priv->stats[RAVB_BE].rx_over_errors;
944*4882a593Smuzhiyun priv->rx_over_errors += priv->stats[RAVB_NC].rx_over_errors;
945*4882a593Smuzhiyun if (priv->rx_over_errors != ndev->stats.rx_over_errors)
946*4882a593Smuzhiyun ndev->stats.rx_over_errors = priv->rx_over_errors;
947*4882a593Smuzhiyun if (priv->rx_fifo_errors != ndev->stats.rx_fifo_errors)
948*4882a593Smuzhiyun ndev->stats.rx_fifo_errors = priv->rx_fifo_errors;
949*4882a593Smuzhiyun out:
950*4882a593Smuzhiyun return budget - quota;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* PHY state control function */
ravb_adjust_link(struct net_device * ndev)954*4882a593Smuzhiyun static void ravb_adjust_link(struct net_device *ndev)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
957*4882a593Smuzhiyun struct phy_device *phydev = ndev->phydev;
958*4882a593Smuzhiyun bool new_state = false;
959*4882a593Smuzhiyun unsigned long flags;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /* Disable TX and RX right over here, if E-MAC change is ignored */
964*4882a593Smuzhiyun if (priv->no_avb_link)
965*4882a593Smuzhiyun ravb_rcv_snd_disable(ndev);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (phydev->link) {
968*4882a593Smuzhiyun if (phydev->speed != priv->speed) {
969*4882a593Smuzhiyun new_state = true;
970*4882a593Smuzhiyun priv->speed = phydev->speed;
971*4882a593Smuzhiyun ravb_set_rate(ndev);
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun if (!priv->link) {
974*4882a593Smuzhiyun ravb_modify(ndev, ECMR, ECMR_TXF, 0);
975*4882a593Smuzhiyun new_state = true;
976*4882a593Smuzhiyun priv->link = phydev->link;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun } else if (priv->link) {
979*4882a593Smuzhiyun new_state = true;
980*4882a593Smuzhiyun priv->link = 0;
981*4882a593Smuzhiyun priv->speed = 0;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* Enable TX and RX right over here, if E-MAC change is ignored */
985*4882a593Smuzhiyun if (priv->no_avb_link && phydev->link)
986*4882a593Smuzhiyun ravb_rcv_snd_enable(ndev);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (new_state && netif_msg_link(priv))
991*4882a593Smuzhiyun phy_print_status(phydev);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun static const struct soc_device_attribute r8a7795es10[] = {
995*4882a593Smuzhiyun { .soc_id = "r8a7795", .revision = "ES1.0", },
996*4882a593Smuzhiyun { /* sentinel */ }
997*4882a593Smuzhiyun };
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /* PHY init function */
ravb_phy_init(struct net_device * ndev)1000*4882a593Smuzhiyun static int ravb_phy_init(struct net_device *ndev)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun struct device_node *np = ndev->dev.parent->of_node;
1003*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1004*4882a593Smuzhiyun struct phy_device *phydev;
1005*4882a593Smuzhiyun struct device_node *pn;
1006*4882a593Smuzhiyun phy_interface_t iface;
1007*4882a593Smuzhiyun int err;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun priv->link = 0;
1010*4882a593Smuzhiyun priv->speed = 0;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* Try connecting to PHY */
1013*4882a593Smuzhiyun pn = of_parse_phandle(np, "phy-handle", 0);
1014*4882a593Smuzhiyun if (!pn) {
1015*4882a593Smuzhiyun /* In the case of a fixed PHY, the DT node associated
1016*4882a593Smuzhiyun * to the PHY is the Ethernet MAC DT node.
1017*4882a593Smuzhiyun */
1018*4882a593Smuzhiyun if (of_phy_is_fixed_link(np)) {
1019*4882a593Smuzhiyun err = of_phy_register_fixed_link(np);
1020*4882a593Smuzhiyun if (err)
1021*4882a593Smuzhiyun return err;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun pn = of_node_get(np);
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun iface = priv->rgmii_override ? PHY_INTERFACE_MODE_RGMII
1027*4882a593Smuzhiyun : priv->phy_interface;
1028*4882a593Smuzhiyun phydev = of_phy_connect(ndev, pn, ravb_adjust_link, 0, iface);
1029*4882a593Smuzhiyun of_node_put(pn);
1030*4882a593Smuzhiyun if (!phydev) {
1031*4882a593Smuzhiyun netdev_err(ndev, "failed to connect PHY\n");
1032*4882a593Smuzhiyun err = -ENOENT;
1033*4882a593Smuzhiyun goto err_deregister_fixed_link;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* This driver only support 10/100Mbit speeds on R-Car H3 ES1.0
1037*4882a593Smuzhiyun * at this time.
1038*4882a593Smuzhiyun */
1039*4882a593Smuzhiyun if (soc_device_match(r8a7795es10)) {
1040*4882a593Smuzhiyun err = phy_set_max_speed(phydev, SPEED_100);
1041*4882a593Smuzhiyun if (err) {
1042*4882a593Smuzhiyun netdev_err(ndev, "failed to limit PHY to 100Mbit/s\n");
1043*4882a593Smuzhiyun goto err_phy_disconnect;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun netdev_info(ndev, "limited PHY to 100Mbit/s\n");
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun /* 10BASE, Pause and Asym Pause is not supported */
1050*4882a593Smuzhiyun phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_10baseT_Half_BIT);
1051*4882a593Smuzhiyun phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_10baseT_Full_BIT);
1052*4882a593Smuzhiyun phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_Pause_BIT);
1053*4882a593Smuzhiyun phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_Asym_Pause_BIT);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Half Duplex is not supported */
1056*4882a593Smuzhiyun phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
1057*4882a593Smuzhiyun phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_100baseT_Half_BIT);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun phy_attached_info(phydev);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return 0;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun err_phy_disconnect:
1064*4882a593Smuzhiyun phy_disconnect(phydev);
1065*4882a593Smuzhiyun err_deregister_fixed_link:
1066*4882a593Smuzhiyun if (of_phy_is_fixed_link(np))
1067*4882a593Smuzhiyun of_phy_deregister_fixed_link(np);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun return err;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* PHY control start function */
ravb_phy_start(struct net_device * ndev)1073*4882a593Smuzhiyun static int ravb_phy_start(struct net_device *ndev)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun int error;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun error = ravb_phy_init(ndev);
1078*4882a593Smuzhiyun if (error)
1079*4882a593Smuzhiyun return error;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun phy_start(ndev->phydev);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun return 0;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
ravb_get_msglevel(struct net_device * ndev)1086*4882a593Smuzhiyun static u32 ravb_get_msglevel(struct net_device *ndev)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun return priv->msg_enable;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
ravb_set_msglevel(struct net_device * ndev,u32 value)1093*4882a593Smuzhiyun static void ravb_set_msglevel(struct net_device *ndev, u32 value)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun priv->msg_enable = value;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun static const char ravb_gstrings_stats[][ETH_GSTRING_LEN] = {
1101*4882a593Smuzhiyun "rx_queue_0_current",
1102*4882a593Smuzhiyun "tx_queue_0_current",
1103*4882a593Smuzhiyun "rx_queue_0_dirty",
1104*4882a593Smuzhiyun "tx_queue_0_dirty",
1105*4882a593Smuzhiyun "rx_queue_0_packets",
1106*4882a593Smuzhiyun "tx_queue_0_packets",
1107*4882a593Smuzhiyun "rx_queue_0_bytes",
1108*4882a593Smuzhiyun "tx_queue_0_bytes",
1109*4882a593Smuzhiyun "rx_queue_0_mcast_packets",
1110*4882a593Smuzhiyun "rx_queue_0_errors",
1111*4882a593Smuzhiyun "rx_queue_0_crc_errors",
1112*4882a593Smuzhiyun "rx_queue_0_frame_errors",
1113*4882a593Smuzhiyun "rx_queue_0_length_errors",
1114*4882a593Smuzhiyun "rx_queue_0_missed_errors",
1115*4882a593Smuzhiyun "rx_queue_0_over_errors",
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun "rx_queue_1_current",
1118*4882a593Smuzhiyun "tx_queue_1_current",
1119*4882a593Smuzhiyun "rx_queue_1_dirty",
1120*4882a593Smuzhiyun "tx_queue_1_dirty",
1121*4882a593Smuzhiyun "rx_queue_1_packets",
1122*4882a593Smuzhiyun "tx_queue_1_packets",
1123*4882a593Smuzhiyun "rx_queue_1_bytes",
1124*4882a593Smuzhiyun "tx_queue_1_bytes",
1125*4882a593Smuzhiyun "rx_queue_1_mcast_packets",
1126*4882a593Smuzhiyun "rx_queue_1_errors",
1127*4882a593Smuzhiyun "rx_queue_1_crc_errors",
1128*4882a593Smuzhiyun "rx_queue_1_frame_errors",
1129*4882a593Smuzhiyun "rx_queue_1_length_errors",
1130*4882a593Smuzhiyun "rx_queue_1_missed_errors",
1131*4882a593Smuzhiyun "rx_queue_1_over_errors",
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun #define RAVB_STATS_LEN ARRAY_SIZE(ravb_gstrings_stats)
1135*4882a593Smuzhiyun
ravb_get_sset_count(struct net_device * netdev,int sset)1136*4882a593Smuzhiyun static int ravb_get_sset_count(struct net_device *netdev, int sset)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun switch (sset) {
1139*4882a593Smuzhiyun case ETH_SS_STATS:
1140*4882a593Smuzhiyun return RAVB_STATS_LEN;
1141*4882a593Smuzhiyun default:
1142*4882a593Smuzhiyun return -EOPNOTSUPP;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
ravb_get_ethtool_stats(struct net_device * ndev,struct ethtool_stats * estats,u64 * data)1146*4882a593Smuzhiyun static void ravb_get_ethtool_stats(struct net_device *ndev,
1147*4882a593Smuzhiyun struct ethtool_stats *estats, u64 *data)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1150*4882a593Smuzhiyun int i = 0;
1151*4882a593Smuzhiyun int q;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun /* Device-specific stats */
1154*4882a593Smuzhiyun for (q = RAVB_BE; q < NUM_RX_QUEUE; q++) {
1155*4882a593Smuzhiyun struct net_device_stats *stats = &priv->stats[q];
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun data[i++] = priv->cur_rx[q];
1158*4882a593Smuzhiyun data[i++] = priv->cur_tx[q];
1159*4882a593Smuzhiyun data[i++] = priv->dirty_rx[q];
1160*4882a593Smuzhiyun data[i++] = priv->dirty_tx[q];
1161*4882a593Smuzhiyun data[i++] = stats->rx_packets;
1162*4882a593Smuzhiyun data[i++] = stats->tx_packets;
1163*4882a593Smuzhiyun data[i++] = stats->rx_bytes;
1164*4882a593Smuzhiyun data[i++] = stats->tx_bytes;
1165*4882a593Smuzhiyun data[i++] = stats->multicast;
1166*4882a593Smuzhiyun data[i++] = stats->rx_errors;
1167*4882a593Smuzhiyun data[i++] = stats->rx_crc_errors;
1168*4882a593Smuzhiyun data[i++] = stats->rx_frame_errors;
1169*4882a593Smuzhiyun data[i++] = stats->rx_length_errors;
1170*4882a593Smuzhiyun data[i++] = stats->rx_missed_errors;
1171*4882a593Smuzhiyun data[i++] = stats->rx_over_errors;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
ravb_get_strings(struct net_device * ndev,u32 stringset,u8 * data)1175*4882a593Smuzhiyun static void ravb_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun switch (stringset) {
1178*4882a593Smuzhiyun case ETH_SS_STATS:
1179*4882a593Smuzhiyun memcpy(data, ravb_gstrings_stats, sizeof(ravb_gstrings_stats));
1180*4882a593Smuzhiyun break;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
ravb_get_ringparam(struct net_device * ndev,struct ethtool_ringparam * ring)1184*4882a593Smuzhiyun static void ravb_get_ringparam(struct net_device *ndev,
1185*4882a593Smuzhiyun struct ethtool_ringparam *ring)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun ring->rx_max_pending = BE_RX_RING_MAX;
1190*4882a593Smuzhiyun ring->tx_max_pending = BE_TX_RING_MAX;
1191*4882a593Smuzhiyun ring->rx_pending = priv->num_rx_ring[RAVB_BE];
1192*4882a593Smuzhiyun ring->tx_pending = priv->num_tx_ring[RAVB_BE];
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
ravb_set_ringparam(struct net_device * ndev,struct ethtool_ringparam * ring)1195*4882a593Smuzhiyun static int ravb_set_ringparam(struct net_device *ndev,
1196*4882a593Smuzhiyun struct ethtool_ringparam *ring)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1199*4882a593Smuzhiyun int error;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun if (ring->tx_pending > BE_TX_RING_MAX ||
1202*4882a593Smuzhiyun ring->rx_pending > BE_RX_RING_MAX ||
1203*4882a593Smuzhiyun ring->tx_pending < BE_TX_RING_MIN ||
1204*4882a593Smuzhiyun ring->rx_pending < BE_RX_RING_MIN)
1205*4882a593Smuzhiyun return -EINVAL;
1206*4882a593Smuzhiyun if (ring->rx_mini_pending || ring->rx_jumbo_pending)
1207*4882a593Smuzhiyun return -EINVAL;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun if (netif_running(ndev)) {
1210*4882a593Smuzhiyun netif_device_detach(ndev);
1211*4882a593Smuzhiyun /* Stop PTP Clock driver */
1212*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2)
1213*4882a593Smuzhiyun ravb_ptp_stop(ndev);
1214*4882a593Smuzhiyun /* Wait for DMA stopping */
1215*4882a593Smuzhiyun error = ravb_stop_dma(ndev);
1216*4882a593Smuzhiyun if (error) {
1217*4882a593Smuzhiyun netdev_err(ndev,
1218*4882a593Smuzhiyun "cannot set ringparam! Any AVB processes are still running?\n");
1219*4882a593Smuzhiyun return error;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun synchronize_irq(ndev->irq);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun /* Free all the skb's in the RX queue and the DMA buffers. */
1224*4882a593Smuzhiyun ravb_ring_free(ndev, RAVB_BE);
1225*4882a593Smuzhiyun ravb_ring_free(ndev, RAVB_NC);
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* Set new parameters */
1229*4882a593Smuzhiyun priv->num_rx_ring[RAVB_BE] = ring->rx_pending;
1230*4882a593Smuzhiyun priv->num_tx_ring[RAVB_BE] = ring->tx_pending;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if (netif_running(ndev)) {
1233*4882a593Smuzhiyun error = ravb_dmac_init(ndev);
1234*4882a593Smuzhiyun if (error) {
1235*4882a593Smuzhiyun netdev_err(ndev,
1236*4882a593Smuzhiyun "%s: ravb_dmac_init() failed, error %d\n",
1237*4882a593Smuzhiyun __func__, error);
1238*4882a593Smuzhiyun return error;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun ravb_emac_init(ndev);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun /* Initialise PTP Clock driver */
1244*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2)
1245*4882a593Smuzhiyun ravb_ptp_init(ndev, priv->pdev);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun netif_device_attach(ndev);
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun return 0;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
ravb_get_ts_info(struct net_device * ndev,struct ethtool_ts_info * info)1253*4882a593Smuzhiyun static int ravb_get_ts_info(struct net_device *ndev,
1254*4882a593Smuzhiyun struct ethtool_ts_info *info)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun info->so_timestamping =
1259*4882a593Smuzhiyun SOF_TIMESTAMPING_TX_SOFTWARE |
1260*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_SOFTWARE |
1261*4882a593Smuzhiyun SOF_TIMESTAMPING_SOFTWARE |
1262*4882a593Smuzhiyun SOF_TIMESTAMPING_TX_HARDWARE |
1263*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_HARDWARE |
1264*4882a593Smuzhiyun SOF_TIMESTAMPING_RAW_HARDWARE;
1265*4882a593Smuzhiyun info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
1266*4882a593Smuzhiyun info->rx_filters =
1267*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_NONE) |
1268*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
1269*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_ALL);
1270*4882a593Smuzhiyun info->phc_index = ptp_clock_index(priv->ptp.clock);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun return 0;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
ravb_get_wol(struct net_device * ndev,struct ethtool_wolinfo * wol)1275*4882a593Smuzhiyun static void ravb_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun wol->supported = WAKE_MAGIC;
1280*4882a593Smuzhiyun wol->wolopts = priv->wol_enabled ? WAKE_MAGIC : 0;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
ravb_set_wol(struct net_device * ndev,struct ethtool_wolinfo * wol)1283*4882a593Smuzhiyun static int ravb_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun if (wol->wolopts & ~WAKE_MAGIC)
1288*4882a593Smuzhiyun return -EOPNOTSUPP;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun priv->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun device_set_wakeup_enable(&priv->pdev->dev, priv->wol_enabled);
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun return 0;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun static const struct ethtool_ops ravb_ethtool_ops = {
1298*4882a593Smuzhiyun .nway_reset = phy_ethtool_nway_reset,
1299*4882a593Smuzhiyun .get_msglevel = ravb_get_msglevel,
1300*4882a593Smuzhiyun .set_msglevel = ravb_set_msglevel,
1301*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1302*4882a593Smuzhiyun .get_strings = ravb_get_strings,
1303*4882a593Smuzhiyun .get_ethtool_stats = ravb_get_ethtool_stats,
1304*4882a593Smuzhiyun .get_sset_count = ravb_get_sset_count,
1305*4882a593Smuzhiyun .get_ringparam = ravb_get_ringparam,
1306*4882a593Smuzhiyun .set_ringparam = ravb_set_ringparam,
1307*4882a593Smuzhiyun .get_ts_info = ravb_get_ts_info,
1308*4882a593Smuzhiyun .get_link_ksettings = phy_ethtool_get_link_ksettings,
1309*4882a593Smuzhiyun .set_link_ksettings = phy_ethtool_set_link_ksettings,
1310*4882a593Smuzhiyun .get_wol = ravb_get_wol,
1311*4882a593Smuzhiyun .set_wol = ravb_set_wol,
1312*4882a593Smuzhiyun };
1313*4882a593Smuzhiyun
ravb_hook_irq(unsigned int irq,irq_handler_t handler,struct net_device * ndev,struct device * dev,const char * ch)1314*4882a593Smuzhiyun static inline int ravb_hook_irq(unsigned int irq, irq_handler_t handler,
1315*4882a593Smuzhiyun struct net_device *ndev, struct device *dev,
1316*4882a593Smuzhiyun const char *ch)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun char *name;
1319*4882a593Smuzhiyun int error;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun name = devm_kasprintf(dev, GFP_KERNEL, "%s:%s", ndev->name, ch);
1322*4882a593Smuzhiyun if (!name)
1323*4882a593Smuzhiyun return -ENOMEM;
1324*4882a593Smuzhiyun error = request_irq(irq, handler, 0, name, ndev);
1325*4882a593Smuzhiyun if (error)
1326*4882a593Smuzhiyun netdev_err(ndev, "cannot request IRQ %s\n", name);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun return error;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /* Network device open function for Ethernet AVB */
ravb_open(struct net_device * ndev)1332*4882a593Smuzhiyun static int ravb_open(struct net_device *ndev)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1335*4882a593Smuzhiyun struct platform_device *pdev = priv->pdev;
1336*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1337*4882a593Smuzhiyun int error;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun napi_enable(&priv->napi[RAVB_BE]);
1340*4882a593Smuzhiyun napi_enable(&priv->napi[RAVB_NC]);
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2) {
1343*4882a593Smuzhiyun error = request_irq(ndev->irq, ravb_interrupt, IRQF_SHARED,
1344*4882a593Smuzhiyun ndev->name, ndev);
1345*4882a593Smuzhiyun if (error) {
1346*4882a593Smuzhiyun netdev_err(ndev, "cannot request IRQ\n");
1347*4882a593Smuzhiyun goto out_napi_off;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun } else {
1350*4882a593Smuzhiyun error = ravb_hook_irq(ndev->irq, ravb_multi_interrupt, ndev,
1351*4882a593Smuzhiyun dev, "ch22:multi");
1352*4882a593Smuzhiyun if (error)
1353*4882a593Smuzhiyun goto out_napi_off;
1354*4882a593Smuzhiyun error = ravb_hook_irq(priv->emac_irq, ravb_emac_interrupt, ndev,
1355*4882a593Smuzhiyun dev, "ch24:emac");
1356*4882a593Smuzhiyun if (error)
1357*4882a593Smuzhiyun goto out_free_irq;
1358*4882a593Smuzhiyun error = ravb_hook_irq(priv->rx_irqs[RAVB_BE], ravb_be_interrupt,
1359*4882a593Smuzhiyun ndev, dev, "ch0:rx_be");
1360*4882a593Smuzhiyun if (error)
1361*4882a593Smuzhiyun goto out_free_irq_emac;
1362*4882a593Smuzhiyun error = ravb_hook_irq(priv->tx_irqs[RAVB_BE], ravb_be_interrupt,
1363*4882a593Smuzhiyun ndev, dev, "ch18:tx_be");
1364*4882a593Smuzhiyun if (error)
1365*4882a593Smuzhiyun goto out_free_irq_be_rx;
1366*4882a593Smuzhiyun error = ravb_hook_irq(priv->rx_irqs[RAVB_NC], ravb_nc_interrupt,
1367*4882a593Smuzhiyun ndev, dev, "ch1:rx_nc");
1368*4882a593Smuzhiyun if (error)
1369*4882a593Smuzhiyun goto out_free_irq_be_tx;
1370*4882a593Smuzhiyun error = ravb_hook_irq(priv->tx_irqs[RAVB_NC], ravb_nc_interrupt,
1371*4882a593Smuzhiyun ndev, dev, "ch19:tx_nc");
1372*4882a593Smuzhiyun if (error)
1373*4882a593Smuzhiyun goto out_free_irq_nc_rx;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun /* Device init */
1377*4882a593Smuzhiyun error = ravb_dmac_init(ndev);
1378*4882a593Smuzhiyun if (error)
1379*4882a593Smuzhiyun goto out_free_irq_nc_tx;
1380*4882a593Smuzhiyun ravb_emac_init(ndev);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun /* Initialise PTP Clock driver */
1383*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2)
1384*4882a593Smuzhiyun ravb_ptp_init(ndev, priv->pdev);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun netif_tx_start_all_queues(ndev);
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /* PHY control start */
1389*4882a593Smuzhiyun error = ravb_phy_start(ndev);
1390*4882a593Smuzhiyun if (error)
1391*4882a593Smuzhiyun goto out_ptp_stop;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun return 0;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun out_ptp_stop:
1396*4882a593Smuzhiyun /* Stop PTP Clock driver */
1397*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2)
1398*4882a593Smuzhiyun ravb_ptp_stop(ndev);
1399*4882a593Smuzhiyun out_free_irq_nc_tx:
1400*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2)
1401*4882a593Smuzhiyun goto out_free_irq;
1402*4882a593Smuzhiyun free_irq(priv->tx_irqs[RAVB_NC], ndev);
1403*4882a593Smuzhiyun out_free_irq_nc_rx:
1404*4882a593Smuzhiyun free_irq(priv->rx_irqs[RAVB_NC], ndev);
1405*4882a593Smuzhiyun out_free_irq_be_tx:
1406*4882a593Smuzhiyun free_irq(priv->tx_irqs[RAVB_BE], ndev);
1407*4882a593Smuzhiyun out_free_irq_be_rx:
1408*4882a593Smuzhiyun free_irq(priv->rx_irqs[RAVB_BE], ndev);
1409*4882a593Smuzhiyun out_free_irq_emac:
1410*4882a593Smuzhiyun free_irq(priv->emac_irq, ndev);
1411*4882a593Smuzhiyun out_free_irq:
1412*4882a593Smuzhiyun free_irq(ndev->irq, ndev);
1413*4882a593Smuzhiyun out_napi_off:
1414*4882a593Smuzhiyun napi_disable(&priv->napi[RAVB_NC]);
1415*4882a593Smuzhiyun napi_disable(&priv->napi[RAVB_BE]);
1416*4882a593Smuzhiyun return error;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* Timeout function for Ethernet AVB */
ravb_tx_timeout(struct net_device * ndev,unsigned int txqueue)1420*4882a593Smuzhiyun static void ravb_tx_timeout(struct net_device *ndev, unsigned int txqueue)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun netif_err(priv, tx_err, ndev,
1425*4882a593Smuzhiyun "transmit timed out, status %08x, resetting...\n",
1426*4882a593Smuzhiyun ravb_read(ndev, ISS));
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun /* tx_errors count up */
1429*4882a593Smuzhiyun ndev->stats.tx_errors++;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun schedule_work(&priv->work);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
ravb_tx_timeout_work(struct work_struct * work)1434*4882a593Smuzhiyun static void ravb_tx_timeout_work(struct work_struct *work)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun struct ravb_private *priv = container_of(work, struct ravb_private,
1437*4882a593Smuzhiyun work);
1438*4882a593Smuzhiyun struct net_device *ndev = priv->ndev;
1439*4882a593Smuzhiyun int error;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun netif_tx_stop_all_queues(ndev);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* Stop PTP Clock driver */
1444*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2)
1445*4882a593Smuzhiyun ravb_ptp_stop(ndev);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun /* Wait for DMA stopping */
1448*4882a593Smuzhiyun if (ravb_stop_dma(ndev)) {
1449*4882a593Smuzhiyun /* If ravb_stop_dma() fails, the hardware is still operating
1450*4882a593Smuzhiyun * for TX and/or RX. So, this should not call the following
1451*4882a593Smuzhiyun * functions because ravb_dmac_init() is possible to fail too.
1452*4882a593Smuzhiyun * Also, this should not retry ravb_stop_dma() again and again
1453*4882a593Smuzhiyun * here because it's possible to wait forever. So, this just
1454*4882a593Smuzhiyun * re-enables the TX and RX and skip the following
1455*4882a593Smuzhiyun * re-initialization procedure.
1456*4882a593Smuzhiyun */
1457*4882a593Smuzhiyun ravb_rcv_snd_enable(ndev);
1458*4882a593Smuzhiyun goto out;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun ravb_ring_free(ndev, RAVB_BE);
1462*4882a593Smuzhiyun ravb_ring_free(ndev, RAVB_NC);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /* Device init */
1465*4882a593Smuzhiyun error = ravb_dmac_init(ndev);
1466*4882a593Smuzhiyun if (error) {
1467*4882a593Smuzhiyun /* If ravb_dmac_init() fails, descriptors are freed. So, this
1468*4882a593Smuzhiyun * should return here to avoid re-enabling the TX and RX in
1469*4882a593Smuzhiyun * ravb_emac_init().
1470*4882a593Smuzhiyun */
1471*4882a593Smuzhiyun netdev_err(ndev, "%s: ravb_dmac_init() failed, error %d\n",
1472*4882a593Smuzhiyun __func__, error);
1473*4882a593Smuzhiyun return;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun ravb_emac_init(ndev);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun out:
1478*4882a593Smuzhiyun /* Initialise PTP Clock driver */
1479*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2)
1480*4882a593Smuzhiyun ravb_ptp_init(ndev, priv->pdev);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun netif_tx_start_all_queues(ndev);
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun /* Packet transmit function for Ethernet AVB */
ravb_start_xmit(struct sk_buff * skb,struct net_device * ndev)1486*4882a593Smuzhiyun static netdev_tx_t ravb_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1489*4882a593Smuzhiyun int num_tx_desc = priv->num_tx_desc;
1490*4882a593Smuzhiyun u16 q = skb_get_queue_mapping(skb);
1491*4882a593Smuzhiyun struct ravb_tstamp_skb *ts_skb;
1492*4882a593Smuzhiyun struct ravb_tx_desc *desc;
1493*4882a593Smuzhiyun unsigned long flags;
1494*4882a593Smuzhiyun u32 dma_addr;
1495*4882a593Smuzhiyun void *buffer;
1496*4882a593Smuzhiyun u32 entry;
1497*4882a593Smuzhiyun u32 len;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
1500*4882a593Smuzhiyun if (priv->cur_tx[q] - priv->dirty_tx[q] > (priv->num_tx_ring[q] - 1) *
1501*4882a593Smuzhiyun num_tx_desc) {
1502*4882a593Smuzhiyun netif_err(priv, tx_queued, ndev,
1503*4882a593Smuzhiyun "still transmitting with the full ring!\n");
1504*4882a593Smuzhiyun netif_stop_subqueue(ndev, q);
1505*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
1506*4882a593Smuzhiyun return NETDEV_TX_BUSY;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if (skb_put_padto(skb, ETH_ZLEN))
1510*4882a593Smuzhiyun goto exit;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun entry = priv->cur_tx[q] % (priv->num_tx_ring[q] * num_tx_desc);
1513*4882a593Smuzhiyun priv->tx_skb[q][entry / num_tx_desc] = skb;
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun if (num_tx_desc > 1) {
1516*4882a593Smuzhiyun buffer = PTR_ALIGN(priv->tx_align[q], DPTR_ALIGN) +
1517*4882a593Smuzhiyun entry / num_tx_desc * DPTR_ALIGN;
1518*4882a593Smuzhiyun len = PTR_ALIGN(skb->data, DPTR_ALIGN) - skb->data;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun /* Zero length DMA descriptors are problematic as they seem
1521*4882a593Smuzhiyun * to terminate DMA transfers. Avoid them by simply using a
1522*4882a593Smuzhiyun * length of DPTR_ALIGN (4) when skb data is aligned to
1523*4882a593Smuzhiyun * DPTR_ALIGN.
1524*4882a593Smuzhiyun *
1525*4882a593Smuzhiyun * As skb is guaranteed to have at least ETH_ZLEN (60)
1526*4882a593Smuzhiyun * bytes of data by the call to skb_put_padto() above this
1527*4882a593Smuzhiyun * is safe with respect to both the length of the first DMA
1528*4882a593Smuzhiyun * descriptor (len) overflowing the available data and the
1529*4882a593Smuzhiyun * length of the second DMA descriptor (skb->len - len)
1530*4882a593Smuzhiyun * being negative.
1531*4882a593Smuzhiyun */
1532*4882a593Smuzhiyun if (len == 0)
1533*4882a593Smuzhiyun len = DPTR_ALIGN;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun memcpy(buffer, skb->data, len);
1536*4882a593Smuzhiyun dma_addr = dma_map_single(ndev->dev.parent, buffer, len,
1537*4882a593Smuzhiyun DMA_TO_DEVICE);
1538*4882a593Smuzhiyun if (dma_mapping_error(ndev->dev.parent, dma_addr))
1539*4882a593Smuzhiyun goto drop;
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun desc = &priv->tx_ring[q][entry];
1542*4882a593Smuzhiyun desc->ds_tagl = cpu_to_le16(len);
1543*4882a593Smuzhiyun desc->dptr = cpu_to_le32(dma_addr);
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun buffer = skb->data + len;
1546*4882a593Smuzhiyun len = skb->len - len;
1547*4882a593Smuzhiyun dma_addr = dma_map_single(ndev->dev.parent, buffer, len,
1548*4882a593Smuzhiyun DMA_TO_DEVICE);
1549*4882a593Smuzhiyun if (dma_mapping_error(ndev->dev.parent, dma_addr))
1550*4882a593Smuzhiyun goto unmap;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun desc++;
1553*4882a593Smuzhiyun } else {
1554*4882a593Smuzhiyun desc = &priv->tx_ring[q][entry];
1555*4882a593Smuzhiyun len = skb->len;
1556*4882a593Smuzhiyun dma_addr = dma_map_single(ndev->dev.parent, skb->data, skb->len,
1557*4882a593Smuzhiyun DMA_TO_DEVICE);
1558*4882a593Smuzhiyun if (dma_mapping_error(ndev->dev.parent, dma_addr))
1559*4882a593Smuzhiyun goto drop;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun desc->ds_tagl = cpu_to_le16(len);
1562*4882a593Smuzhiyun desc->dptr = cpu_to_le32(dma_addr);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /* TX timestamp required */
1565*4882a593Smuzhiyun if (q == RAVB_NC) {
1566*4882a593Smuzhiyun ts_skb = kmalloc(sizeof(*ts_skb), GFP_ATOMIC);
1567*4882a593Smuzhiyun if (!ts_skb) {
1568*4882a593Smuzhiyun if (num_tx_desc > 1) {
1569*4882a593Smuzhiyun desc--;
1570*4882a593Smuzhiyun dma_unmap_single(ndev->dev.parent, dma_addr,
1571*4882a593Smuzhiyun len, DMA_TO_DEVICE);
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun goto unmap;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun ts_skb->skb = skb_get(skb);
1576*4882a593Smuzhiyun ts_skb->tag = priv->ts_skb_tag++;
1577*4882a593Smuzhiyun priv->ts_skb_tag &= 0x3ff;
1578*4882a593Smuzhiyun list_add_tail(&ts_skb->list, &priv->ts_skb_list);
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun /* TAG and timestamp required flag */
1581*4882a593Smuzhiyun skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1582*4882a593Smuzhiyun desc->tagh_tsr = (ts_skb->tag >> 4) | TX_TSR;
1583*4882a593Smuzhiyun desc->ds_tagl |= cpu_to_le16(ts_skb->tag << 12);
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun skb_tx_timestamp(skb);
1587*4882a593Smuzhiyun /* Descriptor type must be set after all the above writes */
1588*4882a593Smuzhiyun dma_wmb();
1589*4882a593Smuzhiyun if (num_tx_desc > 1) {
1590*4882a593Smuzhiyun desc->die_dt = DT_FEND;
1591*4882a593Smuzhiyun desc--;
1592*4882a593Smuzhiyun desc->die_dt = DT_FSTART;
1593*4882a593Smuzhiyun } else {
1594*4882a593Smuzhiyun desc->die_dt = DT_FSINGLE;
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun ravb_modify(ndev, TCCR, TCCR_TSRQ0 << q, TCCR_TSRQ0 << q);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun priv->cur_tx[q] += num_tx_desc;
1599*4882a593Smuzhiyun if (priv->cur_tx[q] - priv->dirty_tx[q] >
1600*4882a593Smuzhiyun (priv->num_tx_ring[q] - 1) * num_tx_desc &&
1601*4882a593Smuzhiyun !ravb_tx_free(ndev, q, true))
1602*4882a593Smuzhiyun netif_stop_subqueue(ndev, q);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun exit:
1605*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
1606*4882a593Smuzhiyun return NETDEV_TX_OK;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun unmap:
1609*4882a593Smuzhiyun dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
1610*4882a593Smuzhiyun le16_to_cpu(desc->ds_tagl), DMA_TO_DEVICE);
1611*4882a593Smuzhiyun drop:
1612*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1613*4882a593Smuzhiyun priv->tx_skb[q][entry / num_tx_desc] = NULL;
1614*4882a593Smuzhiyun goto exit;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
ravb_select_queue(struct net_device * ndev,struct sk_buff * skb,struct net_device * sb_dev)1617*4882a593Smuzhiyun static u16 ravb_select_queue(struct net_device *ndev, struct sk_buff *skb,
1618*4882a593Smuzhiyun struct net_device *sb_dev)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun /* If skb needs TX timestamp, it is handled in network control queue */
1621*4882a593Smuzhiyun return (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) ? RAVB_NC :
1622*4882a593Smuzhiyun RAVB_BE;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun
ravb_get_stats(struct net_device * ndev)1626*4882a593Smuzhiyun static struct net_device_stats *ravb_get_stats(struct net_device *ndev)
1627*4882a593Smuzhiyun {
1628*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1629*4882a593Smuzhiyun struct net_device_stats *nstats, *stats0, *stats1;
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun nstats = &ndev->stats;
1632*4882a593Smuzhiyun stats0 = &priv->stats[RAVB_BE];
1633*4882a593Smuzhiyun stats1 = &priv->stats[RAVB_NC];
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN3) {
1636*4882a593Smuzhiyun nstats->tx_dropped += ravb_read(ndev, TROCR);
1637*4882a593Smuzhiyun ravb_write(ndev, 0, TROCR); /* (write clear) */
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun nstats->rx_packets = stats0->rx_packets + stats1->rx_packets;
1641*4882a593Smuzhiyun nstats->tx_packets = stats0->tx_packets + stats1->tx_packets;
1642*4882a593Smuzhiyun nstats->rx_bytes = stats0->rx_bytes + stats1->rx_bytes;
1643*4882a593Smuzhiyun nstats->tx_bytes = stats0->tx_bytes + stats1->tx_bytes;
1644*4882a593Smuzhiyun nstats->multicast = stats0->multicast + stats1->multicast;
1645*4882a593Smuzhiyun nstats->rx_errors = stats0->rx_errors + stats1->rx_errors;
1646*4882a593Smuzhiyun nstats->rx_crc_errors = stats0->rx_crc_errors + stats1->rx_crc_errors;
1647*4882a593Smuzhiyun nstats->rx_frame_errors =
1648*4882a593Smuzhiyun stats0->rx_frame_errors + stats1->rx_frame_errors;
1649*4882a593Smuzhiyun nstats->rx_length_errors =
1650*4882a593Smuzhiyun stats0->rx_length_errors + stats1->rx_length_errors;
1651*4882a593Smuzhiyun nstats->rx_missed_errors =
1652*4882a593Smuzhiyun stats0->rx_missed_errors + stats1->rx_missed_errors;
1653*4882a593Smuzhiyun nstats->rx_over_errors =
1654*4882a593Smuzhiyun stats0->rx_over_errors + stats1->rx_over_errors;
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun return nstats;
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun /* Update promiscuous bit */
ravb_set_rx_mode(struct net_device * ndev)1660*4882a593Smuzhiyun static void ravb_set_rx_mode(struct net_device *ndev)
1661*4882a593Smuzhiyun {
1662*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1663*4882a593Smuzhiyun unsigned long flags;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
1666*4882a593Smuzhiyun ravb_modify(ndev, ECMR, ECMR_PRM,
1667*4882a593Smuzhiyun ndev->flags & IFF_PROMISC ? ECMR_PRM : 0);
1668*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun /* Device close function for Ethernet AVB */
ravb_close(struct net_device * ndev)1672*4882a593Smuzhiyun static int ravb_close(struct net_device *ndev)
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun struct device_node *np = ndev->dev.parent->of_node;
1675*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1676*4882a593Smuzhiyun struct ravb_tstamp_skb *ts_skb, *ts_skb2;
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun netif_tx_stop_all_queues(ndev);
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun /* Disable interrupts by clearing the interrupt masks. */
1681*4882a593Smuzhiyun ravb_write(ndev, 0, RIC0);
1682*4882a593Smuzhiyun ravb_write(ndev, 0, RIC2);
1683*4882a593Smuzhiyun ravb_write(ndev, 0, TIC);
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun /* Stop PTP Clock driver */
1686*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2)
1687*4882a593Smuzhiyun ravb_ptp_stop(ndev);
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun /* Set the config mode to stop the AVB-DMAC's processes */
1690*4882a593Smuzhiyun if (ravb_stop_dma(ndev) < 0)
1691*4882a593Smuzhiyun netdev_err(ndev,
1692*4882a593Smuzhiyun "device will be stopped after h/w processes are done.\n");
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun /* Clear the timestamp list */
1695*4882a593Smuzhiyun list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list, list) {
1696*4882a593Smuzhiyun list_del(&ts_skb->list);
1697*4882a593Smuzhiyun kfree_skb(ts_skb->skb);
1698*4882a593Smuzhiyun kfree(ts_skb);
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun /* PHY disconnect */
1702*4882a593Smuzhiyun if (ndev->phydev) {
1703*4882a593Smuzhiyun phy_stop(ndev->phydev);
1704*4882a593Smuzhiyun phy_disconnect(ndev->phydev);
1705*4882a593Smuzhiyun if (of_phy_is_fixed_link(np))
1706*4882a593Smuzhiyun of_phy_deregister_fixed_link(np);
1707*4882a593Smuzhiyun }
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun if (priv->chip_id != RCAR_GEN2) {
1710*4882a593Smuzhiyun free_irq(priv->tx_irqs[RAVB_NC], ndev);
1711*4882a593Smuzhiyun free_irq(priv->rx_irqs[RAVB_NC], ndev);
1712*4882a593Smuzhiyun free_irq(priv->tx_irqs[RAVB_BE], ndev);
1713*4882a593Smuzhiyun free_irq(priv->rx_irqs[RAVB_BE], ndev);
1714*4882a593Smuzhiyun free_irq(priv->emac_irq, ndev);
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun free_irq(ndev->irq, ndev);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun napi_disable(&priv->napi[RAVB_NC]);
1719*4882a593Smuzhiyun napi_disable(&priv->napi[RAVB_BE]);
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun /* Free all the skb's in the RX queue and the DMA buffers. */
1722*4882a593Smuzhiyun ravb_ring_free(ndev, RAVB_BE);
1723*4882a593Smuzhiyun ravb_ring_free(ndev, RAVB_NC);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun return 0;
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun
ravb_hwtstamp_get(struct net_device * ndev,struct ifreq * req)1728*4882a593Smuzhiyun static int ravb_hwtstamp_get(struct net_device *ndev, struct ifreq *req)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1731*4882a593Smuzhiyun struct hwtstamp_config config;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun config.flags = 0;
1734*4882a593Smuzhiyun config.tx_type = priv->tstamp_tx_ctrl ? HWTSTAMP_TX_ON :
1735*4882a593Smuzhiyun HWTSTAMP_TX_OFF;
1736*4882a593Smuzhiyun switch (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE) {
1737*4882a593Smuzhiyun case RAVB_RXTSTAMP_TYPE_V2_L2_EVENT:
1738*4882a593Smuzhiyun config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
1739*4882a593Smuzhiyun break;
1740*4882a593Smuzhiyun case RAVB_RXTSTAMP_TYPE_ALL:
1741*4882a593Smuzhiyun config.rx_filter = HWTSTAMP_FILTER_ALL;
1742*4882a593Smuzhiyun break;
1743*4882a593Smuzhiyun default:
1744*4882a593Smuzhiyun config.rx_filter = HWTSTAMP_FILTER_NONE;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
1748*4882a593Smuzhiyun -EFAULT : 0;
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun /* Control hardware time stamping */
ravb_hwtstamp_set(struct net_device * ndev,struct ifreq * req)1752*4882a593Smuzhiyun static int ravb_hwtstamp_set(struct net_device *ndev, struct ifreq *req)
1753*4882a593Smuzhiyun {
1754*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1755*4882a593Smuzhiyun struct hwtstamp_config config;
1756*4882a593Smuzhiyun u32 tstamp_rx_ctrl = RAVB_RXTSTAMP_ENABLED;
1757*4882a593Smuzhiyun u32 tstamp_tx_ctrl;
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun if (copy_from_user(&config, req->ifr_data, sizeof(config)))
1760*4882a593Smuzhiyun return -EFAULT;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* Reserved for future extensions */
1763*4882a593Smuzhiyun if (config.flags)
1764*4882a593Smuzhiyun return -EINVAL;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun switch (config.tx_type) {
1767*4882a593Smuzhiyun case HWTSTAMP_TX_OFF:
1768*4882a593Smuzhiyun tstamp_tx_ctrl = 0;
1769*4882a593Smuzhiyun break;
1770*4882a593Smuzhiyun case HWTSTAMP_TX_ON:
1771*4882a593Smuzhiyun tstamp_tx_ctrl = RAVB_TXTSTAMP_ENABLED;
1772*4882a593Smuzhiyun break;
1773*4882a593Smuzhiyun default:
1774*4882a593Smuzhiyun return -ERANGE;
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun switch (config.rx_filter) {
1778*4882a593Smuzhiyun case HWTSTAMP_FILTER_NONE:
1779*4882a593Smuzhiyun tstamp_rx_ctrl = 0;
1780*4882a593Smuzhiyun break;
1781*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1782*4882a593Smuzhiyun tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
1783*4882a593Smuzhiyun break;
1784*4882a593Smuzhiyun default:
1785*4882a593Smuzhiyun config.rx_filter = HWTSTAMP_FILTER_ALL;
1786*4882a593Smuzhiyun tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_ALL;
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun priv->tstamp_tx_ctrl = tstamp_tx_ctrl;
1790*4882a593Smuzhiyun priv->tstamp_rx_ctrl = tstamp_rx_ctrl;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
1793*4882a593Smuzhiyun -EFAULT : 0;
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun /* ioctl to device function */
ravb_do_ioctl(struct net_device * ndev,struct ifreq * req,int cmd)1797*4882a593Smuzhiyun static int ravb_do_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun struct phy_device *phydev = ndev->phydev;
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun if (!netif_running(ndev))
1802*4882a593Smuzhiyun return -EINVAL;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun if (!phydev)
1805*4882a593Smuzhiyun return -ENODEV;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun switch (cmd) {
1808*4882a593Smuzhiyun case SIOCGHWTSTAMP:
1809*4882a593Smuzhiyun return ravb_hwtstamp_get(ndev, req);
1810*4882a593Smuzhiyun case SIOCSHWTSTAMP:
1811*4882a593Smuzhiyun return ravb_hwtstamp_set(ndev, req);
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun return phy_mii_ioctl(phydev, req, cmd);
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun
ravb_change_mtu(struct net_device * ndev,int new_mtu)1817*4882a593Smuzhiyun static int ravb_change_mtu(struct net_device *ndev, int new_mtu)
1818*4882a593Smuzhiyun {
1819*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun ndev->mtu = new_mtu;
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun if (netif_running(ndev)) {
1824*4882a593Smuzhiyun synchronize_irq(priv->emac_irq);
1825*4882a593Smuzhiyun ravb_emac_init(ndev);
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun netdev_update_features(ndev);
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun return 0;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
ravb_set_rx_csum(struct net_device * ndev,bool enable)1833*4882a593Smuzhiyun static void ravb_set_rx_csum(struct net_device *ndev, bool enable)
1834*4882a593Smuzhiyun {
1835*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1836*4882a593Smuzhiyun unsigned long flags;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /* Disable TX and RX */
1841*4882a593Smuzhiyun ravb_rcv_snd_disable(ndev);
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun /* Modify RX Checksum setting */
1844*4882a593Smuzhiyun ravb_modify(ndev, ECMR, ECMR_RCSC, enable ? ECMR_RCSC : 0);
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun /* Enable TX and RX */
1847*4882a593Smuzhiyun ravb_rcv_snd_enable(ndev);
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun
ravb_set_features(struct net_device * ndev,netdev_features_t features)1852*4882a593Smuzhiyun static int ravb_set_features(struct net_device *ndev,
1853*4882a593Smuzhiyun netdev_features_t features)
1854*4882a593Smuzhiyun {
1855*4882a593Smuzhiyun netdev_features_t changed = ndev->features ^ features;
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun if (changed & NETIF_F_RXCSUM)
1858*4882a593Smuzhiyun ravb_set_rx_csum(ndev, features & NETIF_F_RXCSUM);
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun ndev->features = features;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun return 0;
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun static const struct net_device_ops ravb_netdev_ops = {
1866*4882a593Smuzhiyun .ndo_open = ravb_open,
1867*4882a593Smuzhiyun .ndo_stop = ravb_close,
1868*4882a593Smuzhiyun .ndo_start_xmit = ravb_start_xmit,
1869*4882a593Smuzhiyun .ndo_select_queue = ravb_select_queue,
1870*4882a593Smuzhiyun .ndo_get_stats = ravb_get_stats,
1871*4882a593Smuzhiyun .ndo_set_rx_mode = ravb_set_rx_mode,
1872*4882a593Smuzhiyun .ndo_tx_timeout = ravb_tx_timeout,
1873*4882a593Smuzhiyun .ndo_do_ioctl = ravb_do_ioctl,
1874*4882a593Smuzhiyun .ndo_change_mtu = ravb_change_mtu,
1875*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1876*4882a593Smuzhiyun .ndo_set_mac_address = eth_mac_addr,
1877*4882a593Smuzhiyun .ndo_set_features = ravb_set_features,
1878*4882a593Smuzhiyun };
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun /* MDIO bus init function */
ravb_mdio_init(struct ravb_private * priv)1881*4882a593Smuzhiyun static int ravb_mdio_init(struct ravb_private *priv)
1882*4882a593Smuzhiyun {
1883*4882a593Smuzhiyun struct platform_device *pdev = priv->pdev;
1884*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1885*4882a593Smuzhiyun int error;
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun /* Bitbang init */
1888*4882a593Smuzhiyun priv->mdiobb.ops = &bb_ops;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun /* MII controller setting */
1891*4882a593Smuzhiyun priv->mii_bus = alloc_mdio_bitbang(&priv->mdiobb);
1892*4882a593Smuzhiyun if (!priv->mii_bus)
1893*4882a593Smuzhiyun return -ENOMEM;
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun /* Hook up MII support for ethtool */
1896*4882a593Smuzhiyun priv->mii_bus->name = "ravb_mii";
1897*4882a593Smuzhiyun priv->mii_bus->parent = dev;
1898*4882a593Smuzhiyun snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1899*4882a593Smuzhiyun pdev->name, pdev->id);
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun /* Register MDIO bus */
1902*4882a593Smuzhiyun error = of_mdiobus_register(priv->mii_bus, dev->of_node);
1903*4882a593Smuzhiyun if (error)
1904*4882a593Smuzhiyun goto out_free_bus;
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun return 0;
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun out_free_bus:
1909*4882a593Smuzhiyun free_mdio_bitbang(priv->mii_bus);
1910*4882a593Smuzhiyun return error;
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun /* MDIO bus release function */
ravb_mdio_release(struct ravb_private * priv)1914*4882a593Smuzhiyun static int ravb_mdio_release(struct ravb_private *priv)
1915*4882a593Smuzhiyun {
1916*4882a593Smuzhiyun /* Unregister mdio bus */
1917*4882a593Smuzhiyun mdiobus_unregister(priv->mii_bus);
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun /* Free bitbang info */
1920*4882a593Smuzhiyun free_mdio_bitbang(priv->mii_bus);
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun return 0;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun static const struct of_device_id ravb_match_table[] = {
1926*4882a593Smuzhiyun { .compatible = "renesas,etheravb-r8a7790", .data = (void *)RCAR_GEN2 },
1927*4882a593Smuzhiyun { .compatible = "renesas,etheravb-r8a7794", .data = (void *)RCAR_GEN2 },
1928*4882a593Smuzhiyun { .compatible = "renesas,etheravb-rcar-gen2", .data = (void *)RCAR_GEN2 },
1929*4882a593Smuzhiyun { .compatible = "renesas,etheravb-r8a7795", .data = (void *)RCAR_GEN3 },
1930*4882a593Smuzhiyun { .compatible = "renesas,etheravb-rcar-gen3", .data = (void *)RCAR_GEN3 },
1931*4882a593Smuzhiyun { }
1932*4882a593Smuzhiyun };
1933*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ravb_match_table);
1934*4882a593Smuzhiyun
ravb_set_gti(struct net_device * ndev)1935*4882a593Smuzhiyun static int ravb_set_gti(struct net_device *ndev)
1936*4882a593Smuzhiyun {
1937*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1938*4882a593Smuzhiyun struct device *dev = ndev->dev.parent;
1939*4882a593Smuzhiyun unsigned long rate;
1940*4882a593Smuzhiyun uint64_t inc;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun rate = clk_get_rate(priv->clk);
1943*4882a593Smuzhiyun if (!rate)
1944*4882a593Smuzhiyun return -EINVAL;
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun inc = 1000000000ULL << 20;
1947*4882a593Smuzhiyun do_div(inc, rate);
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun if (inc < GTI_TIV_MIN || inc > GTI_TIV_MAX) {
1950*4882a593Smuzhiyun dev_err(dev, "gti.tiv increment 0x%llx is outside the range 0x%x - 0x%x\n",
1951*4882a593Smuzhiyun inc, GTI_TIV_MIN, GTI_TIV_MAX);
1952*4882a593Smuzhiyun return -EINVAL;
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun ravb_write(ndev, inc, GTI);
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun return 0;
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun
ravb_set_config_mode(struct net_device * ndev)1960*4882a593Smuzhiyun static void ravb_set_config_mode(struct net_device *ndev)
1961*4882a593Smuzhiyun {
1962*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun if (priv->chip_id == RCAR_GEN2) {
1965*4882a593Smuzhiyun ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG);
1966*4882a593Smuzhiyun /* Set CSEL value */
1967*4882a593Smuzhiyun ravb_modify(ndev, CCC, CCC_CSEL, CCC_CSEL_HPB);
1968*4882a593Smuzhiyun } else {
1969*4882a593Smuzhiyun ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG |
1970*4882a593Smuzhiyun CCC_GAC | CCC_CSEL_HPB);
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun static const struct soc_device_attribute ravb_delay_mode_quirk_match[] = {
1975*4882a593Smuzhiyun { .soc_id = "r8a774c0" },
1976*4882a593Smuzhiyun { .soc_id = "r8a77990" },
1977*4882a593Smuzhiyun { .soc_id = "r8a77995" },
1978*4882a593Smuzhiyun { /* sentinel */ }
1979*4882a593Smuzhiyun };
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun /* Set tx and rx clock internal delay modes */
ravb_parse_delay_mode(struct device_node * np,struct net_device * ndev)1982*4882a593Smuzhiyun static void ravb_parse_delay_mode(struct device_node *np, struct net_device *ndev)
1983*4882a593Smuzhiyun {
1984*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
1985*4882a593Smuzhiyun bool explicit_delay = false;
1986*4882a593Smuzhiyun u32 delay;
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun if (!of_property_read_u32(np, "rx-internal-delay-ps", &delay)) {
1989*4882a593Smuzhiyun /* Valid values are 0 and 1800, according to DT bindings */
1990*4882a593Smuzhiyun priv->rxcidm = !!delay;
1991*4882a593Smuzhiyun explicit_delay = true;
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun if (!of_property_read_u32(np, "tx-internal-delay-ps", &delay)) {
1994*4882a593Smuzhiyun /* Valid values are 0 and 2000, according to DT bindings */
1995*4882a593Smuzhiyun priv->txcidm = !!delay;
1996*4882a593Smuzhiyun explicit_delay = true;
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun if (explicit_delay)
2000*4882a593Smuzhiyun return;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun /* Fall back to legacy rgmii-*id behavior */
2003*4882a593Smuzhiyun if (priv->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
2004*4882a593Smuzhiyun priv->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) {
2005*4882a593Smuzhiyun priv->rxcidm = 1;
2006*4882a593Smuzhiyun priv->rgmii_override = 1;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun if (priv->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
2010*4882a593Smuzhiyun priv->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) {
2011*4882a593Smuzhiyun if (!WARN(soc_device_match(ravb_delay_mode_quirk_match),
2012*4882a593Smuzhiyun "phy-mode %s requires TX clock internal delay mode which is not supported by this hardware revision. Please update device tree",
2013*4882a593Smuzhiyun phy_modes(priv->phy_interface))) {
2014*4882a593Smuzhiyun priv->txcidm = 1;
2015*4882a593Smuzhiyun priv->rgmii_override = 1;
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
ravb_set_delay_mode(struct net_device * ndev)2020*4882a593Smuzhiyun static void ravb_set_delay_mode(struct net_device *ndev)
2021*4882a593Smuzhiyun {
2022*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
2023*4882a593Smuzhiyun u32 set = 0;
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun if (priv->rxcidm)
2026*4882a593Smuzhiyun set |= APSR_DM_RDM;
2027*4882a593Smuzhiyun if (priv->txcidm)
2028*4882a593Smuzhiyun set |= APSR_DM_TDM;
2029*4882a593Smuzhiyun ravb_modify(ndev, APSR, APSR_DM, set);
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun
ravb_probe(struct platform_device * pdev)2032*4882a593Smuzhiyun static int ravb_probe(struct platform_device *pdev)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
2035*4882a593Smuzhiyun struct ravb_private *priv;
2036*4882a593Smuzhiyun enum ravb_chip_id chip_id;
2037*4882a593Smuzhiyun struct net_device *ndev;
2038*4882a593Smuzhiyun int error, irq, q;
2039*4882a593Smuzhiyun struct resource *res;
2040*4882a593Smuzhiyun int i;
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun if (!np) {
2043*4882a593Smuzhiyun dev_err(&pdev->dev,
2044*4882a593Smuzhiyun "this driver is required to be instantiated from device tree\n");
2045*4882a593Smuzhiyun return -EINVAL;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun /* Get base address */
2049*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2050*4882a593Smuzhiyun if (!res) {
2051*4882a593Smuzhiyun dev_err(&pdev->dev, "invalid resource\n");
2052*4882a593Smuzhiyun return -EINVAL;
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun ndev = alloc_etherdev_mqs(sizeof(struct ravb_private),
2056*4882a593Smuzhiyun NUM_TX_QUEUE, NUM_RX_QUEUE);
2057*4882a593Smuzhiyun if (!ndev)
2058*4882a593Smuzhiyun return -ENOMEM;
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun ndev->features = NETIF_F_RXCSUM;
2061*4882a593Smuzhiyun ndev->hw_features = NETIF_F_RXCSUM;
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
2064*4882a593Smuzhiyun pm_runtime_get_sync(&pdev->dev);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun /* The Ether-specific entries in the device structure. */
2067*4882a593Smuzhiyun ndev->base_addr = res->start;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun chip_id = (enum ravb_chip_id)of_device_get_match_data(&pdev->dev);
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun if (chip_id == RCAR_GEN3)
2072*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, "ch22");
2073*4882a593Smuzhiyun else
2074*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
2075*4882a593Smuzhiyun if (irq < 0) {
2076*4882a593Smuzhiyun error = irq;
2077*4882a593Smuzhiyun goto out_release;
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun ndev->irq = irq;
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun SET_NETDEV_DEV(ndev, &pdev->dev);
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun priv = netdev_priv(ndev);
2084*4882a593Smuzhiyun priv->ndev = ndev;
2085*4882a593Smuzhiyun priv->pdev = pdev;
2086*4882a593Smuzhiyun priv->num_tx_ring[RAVB_BE] = BE_TX_RING_SIZE;
2087*4882a593Smuzhiyun priv->num_rx_ring[RAVB_BE] = BE_RX_RING_SIZE;
2088*4882a593Smuzhiyun priv->num_tx_ring[RAVB_NC] = NC_TX_RING_SIZE;
2089*4882a593Smuzhiyun priv->num_rx_ring[RAVB_NC] = NC_RX_RING_SIZE;
2090*4882a593Smuzhiyun priv->addr = devm_ioremap_resource(&pdev->dev, res);
2091*4882a593Smuzhiyun if (IS_ERR(priv->addr)) {
2092*4882a593Smuzhiyun error = PTR_ERR(priv->addr);
2093*4882a593Smuzhiyun goto out_release;
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun spin_lock_init(&priv->lock);
2097*4882a593Smuzhiyun INIT_WORK(&priv->work, ravb_tx_timeout_work);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun error = of_get_phy_mode(np, &priv->phy_interface);
2100*4882a593Smuzhiyun if (error && error != -ENODEV)
2101*4882a593Smuzhiyun goto out_release;
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun priv->no_avb_link = of_property_read_bool(np, "renesas,no-ether-link");
2104*4882a593Smuzhiyun priv->avb_link_active_low =
2105*4882a593Smuzhiyun of_property_read_bool(np, "renesas,ether-link-active-low");
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun if (chip_id == RCAR_GEN3) {
2108*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, "ch24");
2109*4882a593Smuzhiyun if (irq < 0) {
2110*4882a593Smuzhiyun error = irq;
2111*4882a593Smuzhiyun goto out_release;
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun priv->emac_irq = irq;
2114*4882a593Smuzhiyun for (i = 0; i < NUM_RX_QUEUE; i++) {
2115*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, ravb_rx_irqs[i]);
2116*4882a593Smuzhiyun if (irq < 0) {
2117*4882a593Smuzhiyun error = irq;
2118*4882a593Smuzhiyun goto out_release;
2119*4882a593Smuzhiyun }
2120*4882a593Smuzhiyun priv->rx_irqs[i] = irq;
2121*4882a593Smuzhiyun }
2122*4882a593Smuzhiyun for (i = 0; i < NUM_TX_QUEUE; i++) {
2123*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, ravb_tx_irqs[i]);
2124*4882a593Smuzhiyun if (irq < 0) {
2125*4882a593Smuzhiyun error = irq;
2126*4882a593Smuzhiyun goto out_release;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun priv->tx_irqs[i] = irq;
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun }
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun priv->chip_id = chip_id;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun priv->clk = devm_clk_get(&pdev->dev, NULL);
2135*4882a593Smuzhiyun if (IS_ERR(priv->clk)) {
2136*4882a593Smuzhiyun error = PTR_ERR(priv->clk);
2137*4882a593Smuzhiyun goto out_release;
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun ndev->max_mtu = 2048 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
2141*4882a593Smuzhiyun ndev->min_mtu = ETH_MIN_MTU;
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun priv->num_tx_desc = chip_id == RCAR_GEN2 ?
2144*4882a593Smuzhiyun NUM_TX_DESC_GEN2 : NUM_TX_DESC_GEN3;
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun /* Set function */
2147*4882a593Smuzhiyun ndev->netdev_ops = &ravb_netdev_ops;
2148*4882a593Smuzhiyun ndev->ethtool_ops = &ravb_ethtool_ops;
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /* Set AVB config mode */
2151*4882a593Smuzhiyun ravb_set_config_mode(ndev);
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun /* Set GTI value */
2154*4882a593Smuzhiyun error = ravb_set_gti(ndev);
2155*4882a593Smuzhiyun if (error)
2156*4882a593Smuzhiyun goto out_release;
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun /* Request GTI loading */
2159*4882a593Smuzhiyun ravb_modify(ndev, GCCR, GCCR_LTI, GCCR_LTI);
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun if (priv->chip_id != RCAR_GEN2) {
2162*4882a593Smuzhiyun ravb_parse_delay_mode(np, ndev);
2163*4882a593Smuzhiyun ravb_set_delay_mode(ndev);
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun /* Allocate descriptor base address table */
2167*4882a593Smuzhiyun priv->desc_bat_size = sizeof(struct ravb_desc) * DBAT_ENTRY_NUM;
2168*4882a593Smuzhiyun priv->desc_bat = dma_alloc_coherent(ndev->dev.parent, priv->desc_bat_size,
2169*4882a593Smuzhiyun &priv->desc_bat_dma, GFP_KERNEL);
2170*4882a593Smuzhiyun if (!priv->desc_bat) {
2171*4882a593Smuzhiyun dev_err(&pdev->dev,
2172*4882a593Smuzhiyun "Cannot allocate desc base address table (size %d bytes)\n",
2173*4882a593Smuzhiyun priv->desc_bat_size);
2174*4882a593Smuzhiyun error = -ENOMEM;
2175*4882a593Smuzhiyun goto out_release;
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun for (q = RAVB_BE; q < DBAT_ENTRY_NUM; q++)
2178*4882a593Smuzhiyun priv->desc_bat[q].die_dt = DT_EOS;
2179*4882a593Smuzhiyun ravb_write(ndev, priv->desc_bat_dma, DBAT);
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun /* Initialise HW timestamp list */
2182*4882a593Smuzhiyun INIT_LIST_HEAD(&priv->ts_skb_list);
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun /* Initialise PTP Clock driver */
2185*4882a593Smuzhiyun if (chip_id != RCAR_GEN2)
2186*4882a593Smuzhiyun ravb_ptp_init(ndev, pdev);
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun /* Debug message level */
2189*4882a593Smuzhiyun priv->msg_enable = RAVB_DEF_MSG_ENABLE;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun /* Read and set MAC address */
2192*4882a593Smuzhiyun ravb_read_mac_address(ndev, of_get_mac_address(np));
2193*4882a593Smuzhiyun if (!is_valid_ether_addr(ndev->dev_addr)) {
2194*4882a593Smuzhiyun dev_warn(&pdev->dev,
2195*4882a593Smuzhiyun "no valid MAC address supplied, using a random one\n");
2196*4882a593Smuzhiyun eth_hw_addr_random(ndev);
2197*4882a593Smuzhiyun }
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun /* MDIO bus init */
2200*4882a593Smuzhiyun error = ravb_mdio_init(priv);
2201*4882a593Smuzhiyun if (error) {
2202*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to initialize MDIO\n");
2203*4882a593Smuzhiyun goto out_dma_free;
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun netif_napi_add(ndev, &priv->napi[RAVB_BE], ravb_poll, 64);
2207*4882a593Smuzhiyun netif_napi_add(ndev, &priv->napi[RAVB_NC], ravb_poll, 64);
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun /* Network device register */
2210*4882a593Smuzhiyun error = register_netdev(ndev);
2211*4882a593Smuzhiyun if (error)
2212*4882a593Smuzhiyun goto out_napi_del;
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun device_set_wakeup_capable(&pdev->dev, 1);
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun /* Print device information */
2217*4882a593Smuzhiyun netdev_info(ndev, "Base address at %#x, %pM, IRQ %d.\n",
2218*4882a593Smuzhiyun (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun platform_set_drvdata(pdev, ndev);
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun return 0;
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun out_napi_del:
2225*4882a593Smuzhiyun netif_napi_del(&priv->napi[RAVB_NC]);
2226*4882a593Smuzhiyun netif_napi_del(&priv->napi[RAVB_BE]);
2227*4882a593Smuzhiyun ravb_mdio_release(priv);
2228*4882a593Smuzhiyun out_dma_free:
2229*4882a593Smuzhiyun dma_free_coherent(ndev->dev.parent, priv->desc_bat_size, priv->desc_bat,
2230*4882a593Smuzhiyun priv->desc_bat_dma);
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun /* Stop PTP Clock driver */
2233*4882a593Smuzhiyun if (chip_id != RCAR_GEN2)
2234*4882a593Smuzhiyun ravb_ptp_stop(ndev);
2235*4882a593Smuzhiyun out_release:
2236*4882a593Smuzhiyun free_netdev(ndev);
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
2239*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
2240*4882a593Smuzhiyun return error;
2241*4882a593Smuzhiyun }
2242*4882a593Smuzhiyun
ravb_remove(struct platform_device * pdev)2243*4882a593Smuzhiyun static int ravb_remove(struct platform_device *pdev)
2244*4882a593Smuzhiyun {
2245*4882a593Smuzhiyun struct net_device *ndev = platform_get_drvdata(pdev);
2246*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun /* Stop PTP Clock driver */
2249*4882a593Smuzhiyun if (priv->chip_id != RCAR_GEN2)
2250*4882a593Smuzhiyun ravb_ptp_stop(ndev);
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun dma_free_coherent(ndev->dev.parent, priv->desc_bat_size, priv->desc_bat,
2253*4882a593Smuzhiyun priv->desc_bat_dma);
2254*4882a593Smuzhiyun /* Set reset mode */
2255*4882a593Smuzhiyun ravb_write(ndev, CCC_OPC_RESET, CCC);
2256*4882a593Smuzhiyun pm_runtime_put_sync(&pdev->dev);
2257*4882a593Smuzhiyun unregister_netdev(ndev);
2258*4882a593Smuzhiyun netif_napi_del(&priv->napi[RAVB_NC]);
2259*4882a593Smuzhiyun netif_napi_del(&priv->napi[RAVB_BE]);
2260*4882a593Smuzhiyun ravb_mdio_release(priv);
2261*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
2262*4882a593Smuzhiyun free_netdev(ndev);
2263*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun return 0;
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun
ravb_wol_setup(struct net_device * ndev)2268*4882a593Smuzhiyun static int ravb_wol_setup(struct net_device *ndev)
2269*4882a593Smuzhiyun {
2270*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun /* Disable interrupts by clearing the interrupt masks. */
2273*4882a593Smuzhiyun ravb_write(ndev, 0, RIC0);
2274*4882a593Smuzhiyun ravb_write(ndev, 0, RIC2);
2275*4882a593Smuzhiyun ravb_write(ndev, 0, TIC);
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun /* Only allow ECI interrupts */
2278*4882a593Smuzhiyun synchronize_irq(priv->emac_irq);
2279*4882a593Smuzhiyun napi_disable(&priv->napi[RAVB_NC]);
2280*4882a593Smuzhiyun napi_disable(&priv->napi[RAVB_BE]);
2281*4882a593Smuzhiyun ravb_write(ndev, ECSIPR_MPDIP, ECSIPR);
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun /* Enable MagicPacket */
2284*4882a593Smuzhiyun ravb_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun return enable_irq_wake(priv->emac_irq);
2287*4882a593Smuzhiyun }
2288*4882a593Smuzhiyun
ravb_wol_restore(struct net_device * ndev)2289*4882a593Smuzhiyun static int ravb_wol_restore(struct net_device *ndev)
2290*4882a593Smuzhiyun {
2291*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
2292*4882a593Smuzhiyun int ret;
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun napi_enable(&priv->napi[RAVB_NC]);
2295*4882a593Smuzhiyun napi_enable(&priv->napi[RAVB_BE]);
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun /* Disable MagicPacket */
2298*4882a593Smuzhiyun ravb_modify(ndev, ECMR, ECMR_MPDE, 0);
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun ret = ravb_close(ndev);
2301*4882a593Smuzhiyun if (ret < 0)
2302*4882a593Smuzhiyun return ret;
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun return disable_irq_wake(priv->emac_irq);
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun
ravb_suspend(struct device * dev)2307*4882a593Smuzhiyun static int __maybe_unused ravb_suspend(struct device *dev)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
2310*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
2311*4882a593Smuzhiyun int ret;
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun if (!netif_running(ndev))
2314*4882a593Smuzhiyun return 0;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun netif_device_detach(ndev);
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun if (priv->wol_enabled)
2319*4882a593Smuzhiyun ret = ravb_wol_setup(ndev);
2320*4882a593Smuzhiyun else
2321*4882a593Smuzhiyun ret = ravb_close(ndev);
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun return ret;
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun
ravb_resume(struct device * dev)2326*4882a593Smuzhiyun static int __maybe_unused ravb_resume(struct device *dev)
2327*4882a593Smuzhiyun {
2328*4882a593Smuzhiyun struct net_device *ndev = dev_get_drvdata(dev);
2329*4882a593Smuzhiyun struct ravb_private *priv = netdev_priv(ndev);
2330*4882a593Smuzhiyun int ret = 0;
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun /* If WoL is enabled set reset mode to rearm the WoL logic */
2333*4882a593Smuzhiyun if (priv->wol_enabled)
2334*4882a593Smuzhiyun ravb_write(ndev, CCC_OPC_RESET, CCC);
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun /* All register have been reset to default values.
2337*4882a593Smuzhiyun * Restore all registers which where setup at probe time and
2338*4882a593Smuzhiyun * reopen device if it was running before system suspended.
2339*4882a593Smuzhiyun */
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun /* Set AVB config mode */
2342*4882a593Smuzhiyun ravb_set_config_mode(ndev);
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun /* Set GTI value */
2345*4882a593Smuzhiyun ret = ravb_set_gti(ndev);
2346*4882a593Smuzhiyun if (ret)
2347*4882a593Smuzhiyun return ret;
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun /* Request GTI loading */
2350*4882a593Smuzhiyun ravb_modify(ndev, GCCR, GCCR_LTI, GCCR_LTI);
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun if (priv->chip_id != RCAR_GEN2)
2353*4882a593Smuzhiyun ravb_set_delay_mode(ndev);
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun /* Restore descriptor base address table */
2356*4882a593Smuzhiyun ravb_write(ndev, priv->desc_bat_dma, DBAT);
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun if (netif_running(ndev)) {
2359*4882a593Smuzhiyun if (priv->wol_enabled) {
2360*4882a593Smuzhiyun ret = ravb_wol_restore(ndev);
2361*4882a593Smuzhiyun if (ret)
2362*4882a593Smuzhiyun return ret;
2363*4882a593Smuzhiyun }
2364*4882a593Smuzhiyun ret = ravb_open(ndev);
2365*4882a593Smuzhiyun if (ret < 0)
2366*4882a593Smuzhiyun return ret;
2367*4882a593Smuzhiyun ravb_set_rx_mode(ndev);
2368*4882a593Smuzhiyun netif_device_attach(ndev);
2369*4882a593Smuzhiyun }
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun return ret;
2372*4882a593Smuzhiyun }
2373*4882a593Smuzhiyun
ravb_runtime_nop(struct device * dev)2374*4882a593Smuzhiyun static int __maybe_unused ravb_runtime_nop(struct device *dev)
2375*4882a593Smuzhiyun {
2376*4882a593Smuzhiyun /* Runtime PM callback shared between ->runtime_suspend()
2377*4882a593Smuzhiyun * and ->runtime_resume(). Simply returns success.
2378*4882a593Smuzhiyun *
2379*4882a593Smuzhiyun * This driver re-initializes all registers after
2380*4882a593Smuzhiyun * pm_runtime_get_sync() anyway so there is no need
2381*4882a593Smuzhiyun * to save and restore registers here.
2382*4882a593Smuzhiyun */
2383*4882a593Smuzhiyun return 0;
2384*4882a593Smuzhiyun }
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun static const struct dev_pm_ops ravb_dev_pm_ops = {
2387*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(ravb_suspend, ravb_resume)
2388*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(ravb_runtime_nop, ravb_runtime_nop, NULL)
2389*4882a593Smuzhiyun };
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun static struct platform_driver ravb_driver = {
2392*4882a593Smuzhiyun .probe = ravb_probe,
2393*4882a593Smuzhiyun .remove = ravb_remove,
2394*4882a593Smuzhiyun .driver = {
2395*4882a593Smuzhiyun .name = "ravb",
2396*4882a593Smuzhiyun .pm = &ravb_dev_pm_ops,
2397*4882a593Smuzhiyun .of_match_table = ravb_match_table,
2398*4882a593Smuzhiyun },
2399*4882a593Smuzhiyun };
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun module_platform_driver(ravb_driver);
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun MODULE_AUTHOR("Mitsuhiro Kimura, Masaru Nagai");
2404*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas Ethernet AVB driver");
2405*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2406