xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/renesas/ravb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Renesas Ethernet AVB device driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2014-2015 Renesas Electronics Corporation
5*4882a593Smuzhiyun  * Copyright (C) 2015 Renesas Solutions Corp.
6*4882a593Smuzhiyun  * Copyright (C) 2015-2016 Cogent Embedded, Inc. <source@cogentembedded.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on the SuperH Ethernet driver
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef __RAVB_H__
12*4882a593Smuzhiyun #define __RAVB_H__
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/mdio-bitbang.h>
18*4882a593Smuzhiyun #include <linux/netdevice.h>
19*4882a593Smuzhiyun #include <linux/phy.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define BE_TX_RING_SIZE	64	/* TX ring size for Best Effort */
24*4882a593Smuzhiyun #define BE_RX_RING_SIZE	1024	/* RX ring size for Best Effort */
25*4882a593Smuzhiyun #define NC_TX_RING_SIZE	64	/* TX ring size for Network Control */
26*4882a593Smuzhiyun #define NC_RX_RING_SIZE	64	/* RX ring size for Network Control */
27*4882a593Smuzhiyun #define BE_TX_RING_MIN	64
28*4882a593Smuzhiyun #define BE_RX_RING_MIN	64
29*4882a593Smuzhiyun #define BE_TX_RING_MAX	1024
30*4882a593Smuzhiyun #define BE_RX_RING_MAX	2048
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define PKT_BUF_SZ	1538
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Driver's parameters */
35*4882a593Smuzhiyun #define RAVB_ALIGN	128
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* Hardware time stamp */
38*4882a593Smuzhiyun #define RAVB_TXTSTAMP_VALID	0x00000001	/* TX timestamp valid */
39*4882a593Smuzhiyun #define RAVB_TXTSTAMP_ENABLED	0x00000010	/* Enable TX timestamping */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define RAVB_RXTSTAMP_VALID	0x00000001	/* RX timestamp valid */
42*4882a593Smuzhiyun #define RAVB_RXTSTAMP_TYPE	0x00000006	/* RX type mask */
43*4882a593Smuzhiyun #define RAVB_RXTSTAMP_TYPE_V2_L2_EVENT 0x00000002
44*4882a593Smuzhiyun #define RAVB_RXTSTAMP_TYPE_ALL	0x00000006
45*4882a593Smuzhiyun #define RAVB_RXTSTAMP_ENABLED	0x00000010	/* Enable RX timestamping */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun enum ravb_reg {
48*4882a593Smuzhiyun 	/* AVB-DMAC registers */
49*4882a593Smuzhiyun 	CCC	= 0x0000,
50*4882a593Smuzhiyun 	DBAT	= 0x0004,
51*4882a593Smuzhiyun 	DLR	= 0x0008,
52*4882a593Smuzhiyun 	CSR	= 0x000C,
53*4882a593Smuzhiyun 	CDAR0	= 0x0010,
54*4882a593Smuzhiyun 	CDAR1	= 0x0014,
55*4882a593Smuzhiyun 	CDAR2	= 0x0018,
56*4882a593Smuzhiyun 	CDAR3	= 0x001C,
57*4882a593Smuzhiyun 	CDAR4	= 0x0020,
58*4882a593Smuzhiyun 	CDAR5	= 0x0024,
59*4882a593Smuzhiyun 	CDAR6	= 0x0028,
60*4882a593Smuzhiyun 	CDAR7	= 0x002C,
61*4882a593Smuzhiyun 	CDAR8	= 0x0030,
62*4882a593Smuzhiyun 	CDAR9	= 0x0034,
63*4882a593Smuzhiyun 	CDAR10	= 0x0038,
64*4882a593Smuzhiyun 	CDAR11	= 0x003C,
65*4882a593Smuzhiyun 	CDAR12	= 0x0040,
66*4882a593Smuzhiyun 	CDAR13	= 0x0044,
67*4882a593Smuzhiyun 	CDAR14	= 0x0048,
68*4882a593Smuzhiyun 	CDAR15	= 0x004C,
69*4882a593Smuzhiyun 	CDAR16	= 0x0050,
70*4882a593Smuzhiyun 	CDAR17	= 0x0054,
71*4882a593Smuzhiyun 	CDAR18	= 0x0058,
72*4882a593Smuzhiyun 	CDAR19	= 0x005C,
73*4882a593Smuzhiyun 	CDAR20	= 0x0060,
74*4882a593Smuzhiyun 	CDAR21	= 0x0064,
75*4882a593Smuzhiyun 	ESR	= 0x0088,
76*4882a593Smuzhiyun 	APSR	= 0x008C,	/* R-Car Gen3 only */
77*4882a593Smuzhiyun 	RCR	= 0x0090,
78*4882a593Smuzhiyun 	RQC0	= 0x0094,
79*4882a593Smuzhiyun 	RQC1	= 0x0098,
80*4882a593Smuzhiyun 	RQC2	= 0x009C,
81*4882a593Smuzhiyun 	RQC3	= 0x00A0,
82*4882a593Smuzhiyun 	RQC4	= 0x00A4,
83*4882a593Smuzhiyun 	RPC	= 0x00B0,
84*4882a593Smuzhiyun 	UFCW	= 0x00BC,
85*4882a593Smuzhiyun 	UFCS	= 0x00C0,
86*4882a593Smuzhiyun 	UFCV0	= 0x00C4,
87*4882a593Smuzhiyun 	UFCV1	= 0x00C8,
88*4882a593Smuzhiyun 	UFCV2	= 0x00CC,
89*4882a593Smuzhiyun 	UFCV3	= 0x00D0,
90*4882a593Smuzhiyun 	UFCV4	= 0x00D4,
91*4882a593Smuzhiyun 	UFCD0	= 0x00E0,
92*4882a593Smuzhiyun 	UFCD1	= 0x00E4,
93*4882a593Smuzhiyun 	UFCD2	= 0x00E8,
94*4882a593Smuzhiyun 	UFCD3	= 0x00EC,
95*4882a593Smuzhiyun 	UFCD4	= 0x00F0,
96*4882a593Smuzhiyun 	SFO	= 0x00FC,
97*4882a593Smuzhiyun 	SFP0	= 0x0100,
98*4882a593Smuzhiyun 	SFP1	= 0x0104,
99*4882a593Smuzhiyun 	SFP2	= 0x0108,
100*4882a593Smuzhiyun 	SFP3	= 0x010C,
101*4882a593Smuzhiyun 	SFP4	= 0x0110,
102*4882a593Smuzhiyun 	SFP5	= 0x0114,
103*4882a593Smuzhiyun 	SFP6	= 0x0118,
104*4882a593Smuzhiyun 	SFP7	= 0x011C,
105*4882a593Smuzhiyun 	SFP8	= 0x0120,
106*4882a593Smuzhiyun 	SFP9	= 0x0124,
107*4882a593Smuzhiyun 	SFP10	= 0x0128,
108*4882a593Smuzhiyun 	SFP11	= 0x012C,
109*4882a593Smuzhiyun 	SFP12	= 0x0130,
110*4882a593Smuzhiyun 	SFP13	= 0x0134,
111*4882a593Smuzhiyun 	SFP14	= 0x0138,
112*4882a593Smuzhiyun 	SFP15	= 0x013C,
113*4882a593Smuzhiyun 	SFP16	= 0x0140,
114*4882a593Smuzhiyun 	SFP17	= 0x0144,
115*4882a593Smuzhiyun 	SFP18	= 0x0148,
116*4882a593Smuzhiyun 	SFP19	= 0x014C,
117*4882a593Smuzhiyun 	SFP20	= 0x0150,
118*4882a593Smuzhiyun 	SFP21	= 0x0154,
119*4882a593Smuzhiyun 	SFP22	= 0x0158,
120*4882a593Smuzhiyun 	SFP23	= 0x015C,
121*4882a593Smuzhiyun 	SFP24	= 0x0160,
122*4882a593Smuzhiyun 	SFP25	= 0x0164,
123*4882a593Smuzhiyun 	SFP26	= 0x0168,
124*4882a593Smuzhiyun 	SFP27	= 0x016C,
125*4882a593Smuzhiyun 	SFP28	= 0x0170,
126*4882a593Smuzhiyun 	SFP29	= 0x0174,
127*4882a593Smuzhiyun 	SFP30	= 0x0178,
128*4882a593Smuzhiyun 	SFP31	= 0x017C,
129*4882a593Smuzhiyun 	SFM0	= 0x01C0,
130*4882a593Smuzhiyun 	SFM1	= 0x01C4,
131*4882a593Smuzhiyun 	TGC	= 0x0300,
132*4882a593Smuzhiyun 	TCCR	= 0x0304,
133*4882a593Smuzhiyun 	TSR	= 0x0308,
134*4882a593Smuzhiyun 	TFA0	= 0x0310,
135*4882a593Smuzhiyun 	TFA1	= 0x0314,
136*4882a593Smuzhiyun 	TFA2	= 0x0318,
137*4882a593Smuzhiyun 	CIVR0	= 0x0320,
138*4882a593Smuzhiyun 	CIVR1	= 0x0324,
139*4882a593Smuzhiyun 	CDVR0	= 0x0328,
140*4882a593Smuzhiyun 	CDVR1	= 0x032C,
141*4882a593Smuzhiyun 	CUL0	= 0x0330,
142*4882a593Smuzhiyun 	CUL1	= 0x0334,
143*4882a593Smuzhiyun 	CLL0	= 0x0338,
144*4882a593Smuzhiyun 	CLL1	= 0x033C,
145*4882a593Smuzhiyun 	DIC	= 0x0350,
146*4882a593Smuzhiyun 	DIS	= 0x0354,
147*4882a593Smuzhiyun 	EIC	= 0x0358,
148*4882a593Smuzhiyun 	EIS	= 0x035C,
149*4882a593Smuzhiyun 	RIC0	= 0x0360,
150*4882a593Smuzhiyun 	RIS0	= 0x0364,
151*4882a593Smuzhiyun 	RIC1	= 0x0368,
152*4882a593Smuzhiyun 	RIS1	= 0x036C,
153*4882a593Smuzhiyun 	RIC2	= 0x0370,
154*4882a593Smuzhiyun 	RIS2	= 0x0374,
155*4882a593Smuzhiyun 	TIC	= 0x0378,
156*4882a593Smuzhiyun 	TIS	= 0x037C,
157*4882a593Smuzhiyun 	ISS	= 0x0380,
158*4882a593Smuzhiyun 	CIE	= 0x0384,	/* R-Car Gen3 only */
159*4882a593Smuzhiyun 	GCCR	= 0x0390,
160*4882a593Smuzhiyun 	GMTT	= 0x0394,
161*4882a593Smuzhiyun 	GPTC	= 0x0398,
162*4882a593Smuzhiyun 	GTI	= 0x039C,
163*4882a593Smuzhiyun 	GTO0	= 0x03A0,
164*4882a593Smuzhiyun 	GTO1	= 0x03A4,
165*4882a593Smuzhiyun 	GTO2	= 0x03A8,
166*4882a593Smuzhiyun 	GIC	= 0x03AC,
167*4882a593Smuzhiyun 	GIS	= 0x03B0,
168*4882a593Smuzhiyun 	GCPT	= 0x03B4,	/* Undocumented? */
169*4882a593Smuzhiyun 	GCT0	= 0x03B8,
170*4882a593Smuzhiyun 	GCT1	= 0x03BC,
171*4882a593Smuzhiyun 	GCT2	= 0x03C0,
172*4882a593Smuzhiyun 	GIE	= 0x03CC,	/* R-Car Gen3 only */
173*4882a593Smuzhiyun 	GID	= 0x03D0,	/* R-Car Gen3 only */
174*4882a593Smuzhiyun 	DIL	= 0x0440,	/* R-Car Gen3 only */
175*4882a593Smuzhiyun 	RIE0	= 0x0460,	/* R-Car Gen3 only */
176*4882a593Smuzhiyun 	RID0	= 0x0464,	/* R-Car Gen3 only */
177*4882a593Smuzhiyun 	RIE2	= 0x0470,	/* R-Car Gen3 only */
178*4882a593Smuzhiyun 	RID2	= 0x0474,	/* R-Car Gen3 only */
179*4882a593Smuzhiyun 	TIE	= 0x0478,	/* R-Car Gen3 only */
180*4882a593Smuzhiyun 	TID	= 0x047c,	/* R-Car Gen3 only */
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* E-MAC registers */
183*4882a593Smuzhiyun 	ECMR	= 0x0500,
184*4882a593Smuzhiyun 	RFLR	= 0x0508,
185*4882a593Smuzhiyun 	ECSR	= 0x0510,
186*4882a593Smuzhiyun 	ECSIPR	= 0x0518,
187*4882a593Smuzhiyun 	PIR	= 0x0520,
188*4882a593Smuzhiyun 	PSR	= 0x0528,
189*4882a593Smuzhiyun 	PIPR	= 0x052c,
190*4882a593Smuzhiyun 	MPR	= 0x0558,
191*4882a593Smuzhiyun 	PFTCR	= 0x055c,
192*4882a593Smuzhiyun 	PFRCR	= 0x0560,
193*4882a593Smuzhiyun 	GECMR	= 0x05b0,
194*4882a593Smuzhiyun 	MAHR	= 0x05c0,
195*4882a593Smuzhiyun 	MALR	= 0x05c8,
196*4882a593Smuzhiyun 	TROCR	= 0x0700,	/* R-Car Gen3 only */
197*4882a593Smuzhiyun 	CEFCR	= 0x0740,
198*4882a593Smuzhiyun 	FRECR	= 0x0748,
199*4882a593Smuzhiyun 	TSFRCR	= 0x0750,
200*4882a593Smuzhiyun 	TLFRCR	= 0x0758,
201*4882a593Smuzhiyun 	RFCR	= 0x0760,
202*4882a593Smuzhiyun 	MAFCR	= 0x0778,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* Register bits of the Ethernet AVB */
207*4882a593Smuzhiyun /* CCC */
208*4882a593Smuzhiyun enum CCC_BIT {
209*4882a593Smuzhiyun 	CCC_OPC		= 0x00000003,
210*4882a593Smuzhiyun 	CCC_OPC_RESET	= 0x00000000,
211*4882a593Smuzhiyun 	CCC_OPC_CONFIG	= 0x00000001,
212*4882a593Smuzhiyun 	CCC_OPC_OPERATION = 0x00000002,
213*4882a593Smuzhiyun 	CCC_GAC		= 0x00000080,
214*4882a593Smuzhiyun 	CCC_DTSR	= 0x00000100,
215*4882a593Smuzhiyun 	CCC_CSEL	= 0x00030000,
216*4882a593Smuzhiyun 	CCC_CSEL_HPB	= 0x00010000,
217*4882a593Smuzhiyun 	CCC_CSEL_ETH_TX	= 0x00020000,
218*4882a593Smuzhiyun 	CCC_CSEL_GMII_REF = 0x00030000,
219*4882a593Smuzhiyun 	CCC_LBME	= 0x01000000,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* CSR */
223*4882a593Smuzhiyun enum CSR_BIT {
224*4882a593Smuzhiyun 	CSR_OPS		= 0x0000000F,
225*4882a593Smuzhiyun 	CSR_OPS_RESET	= 0x00000001,
226*4882a593Smuzhiyun 	CSR_OPS_CONFIG	= 0x00000002,
227*4882a593Smuzhiyun 	CSR_OPS_OPERATION = 0x00000004,
228*4882a593Smuzhiyun 	CSR_OPS_STANDBY	= 0x00000008,	/* Undocumented? */
229*4882a593Smuzhiyun 	CSR_DTS		= 0x00000100,
230*4882a593Smuzhiyun 	CSR_TPO0	= 0x00010000,
231*4882a593Smuzhiyun 	CSR_TPO1	= 0x00020000,
232*4882a593Smuzhiyun 	CSR_TPO2	= 0x00040000,
233*4882a593Smuzhiyun 	CSR_TPO3	= 0x00080000,
234*4882a593Smuzhiyun 	CSR_RPO		= 0x00100000,
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* ESR */
238*4882a593Smuzhiyun enum ESR_BIT {
239*4882a593Smuzhiyun 	ESR_EQN		= 0x0000001F,
240*4882a593Smuzhiyun 	ESR_ET		= 0x00000F00,
241*4882a593Smuzhiyun 	ESR_EIL		= 0x00001000,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* APSR */
245*4882a593Smuzhiyun enum APSR_BIT {
246*4882a593Smuzhiyun 	APSR_MEMS		= 0x00000002,
247*4882a593Smuzhiyun 	APSR_CMSW		= 0x00000010,
248*4882a593Smuzhiyun 	APSR_DM			= 0x00006000,	/* Undocumented? */
249*4882a593Smuzhiyun 	APSR_DM_RDM		= 0x00002000,
250*4882a593Smuzhiyun 	APSR_DM_TDM		= 0x00004000,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* RCR */
254*4882a593Smuzhiyun enum RCR_BIT {
255*4882a593Smuzhiyun 	RCR_EFFS	= 0x00000001,
256*4882a593Smuzhiyun 	RCR_ENCF	= 0x00000002,
257*4882a593Smuzhiyun 	RCR_ESF		= 0x0000000C,
258*4882a593Smuzhiyun 	RCR_ETS0	= 0x00000010,
259*4882a593Smuzhiyun 	RCR_ETS2	= 0x00000020,
260*4882a593Smuzhiyun 	RCR_RFCL	= 0x1FFF0000,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* RQC0/1/2/3/4 */
264*4882a593Smuzhiyun enum RQC_BIT {
265*4882a593Smuzhiyun 	RQC_RSM0	= 0x00000003,
266*4882a593Smuzhiyun 	RQC_UFCC0	= 0x00000030,
267*4882a593Smuzhiyun 	RQC_RSM1	= 0x00000300,
268*4882a593Smuzhiyun 	RQC_UFCC1	= 0x00003000,
269*4882a593Smuzhiyun 	RQC_RSM2	= 0x00030000,
270*4882a593Smuzhiyun 	RQC_UFCC2	= 0x00300000,
271*4882a593Smuzhiyun 	RQC_RSM3	= 0x03000000,
272*4882a593Smuzhiyun 	RQC_UFCC3	= 0x30000000,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* RPC */
276*4882a593Smuzhiyun enum RPC_BIT {
277*4882a593Smuzhiyun 	RPC_PCNT	= 0x00000700,
278*4882a593Smuzhiyun 	RPC_DCNT	= 0x00FF0000,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /* UFCW */
282*4882a593Smuzhiyun enum UFCW_BIT {
283*4882a593Smuzhiyun 	UFCW_WL0	= 0x0000003F,
284*4882a593Smuzhiyun 	UFCW_WL1	= 0x00003F00,
285*4882a593Smuzhiyun 	UFCW_WL2	= 0x003F0000,
286*4882a593Smuzhiyun 	UFCW_WL3	= 0x3F000000,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* UFCS */
290*4882a593Smuzhiyun enum UFCS_BIT {
291*4882a593Smuzhiyun 	UFCS_SL0	= 0x0000003F,
292*4882a593Smuzhiyun 	UFCS_SL1	= 0x00003F00,
293*4882a593Smuzhiyun 	UFCS_SL2	= 0x003F0000,
294*4882a593Smuzhiyun 	UFCS_SL3	= 0x3F000000,
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /* UFCV0/1/2/3/4 */
298*4882a593Smuzhiyun enum UFCV_BIT {
299*4882a593Smuzhiyun 	UFCV_CV0	= 0x0000003F,
300*4882a593Smuzhiyun 	UFCV_CV1	= 0x00003F00,
301*4882a593Smuzhiyun 	UFCV_CV2	= 0x003F0000,
302*4882a593Smuzhiyun 	UFCV_CV3	= 0x3F000000,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* UFCD0/1/2/3/4 */
306*4882a593Smuzhiyun enum UFCD_BIT {
307*4882a593Smuzhiyun 	UFCD_DV0	= 0x0000003F,
308*4882a593Smuzhiyun 	UFCD_DV1	= 0x00003F00,
309*4882a593Smuzhiyun 	UFCD_DV2	= 0x003F0000,
310*4882a593Smuzhiyun 	UFCD_DV3	= 0x3F000000,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /* SFO */
314*4882a593Smuzhiyun enum SFO_BIT {
315*4882a593Smuzhiyun 	SFO_FBP		= 0x0000003F,
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /* RTC */
319*4882a593Smuzhiyun enum RTC_BIT {
320*4882a593Smuzhiyun 	RTC_MFL0	= 0x00000FFF,
321*4882a593Smuzhiyun 	RTC_MFL1	= 0x0FFF0000,
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun /* TGC */
325*4882a593Smuzhiyun enum TGC_BIT {
326*4882a593Smuzhiyun 	TGC_TSM0	= 0x00000001,
327*4882a593Smuzhiyun 	TGC_TSM1	= 0x00000002,
328*4882a593Smuzhiyun 	TGC_TSM2	= 0x00000004,
329*4882a593Smuzhiyun 	TGC_TSM3	= 0x00000008,
330*4882a593Smuzhiyun 	TGC_TQP		= 0x00000030,
331*4882a593Smuzhiyun 	TGC_TQP_NONAVB	= 0x00000000,
332*4882a593Smuzhiyun 	TGC_TQP_AVBMODE1 = 0x00000010,
333*4882a593Smuzhiyun 	TGC_TQP_AVBMODE2 = 0x00000030,
334*4882a593Smuzhiyun 	TGC_TBD0	= 0x00000300,
335*4882a593Smuzhiyun 	TGC_TBD1	= 0x00003000,
336*4882a593Smuzhiyun 	TGC_TBD2	= 0x00030000,
337*4882a593Smuzhiyun 	TGC_TBD3	= 0x00300000,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun /* TCCR */
341*4882a593Smuzhiyun enum TCCR_BIT {
342*4882a593Smuzhiyun 	TCCR_TSRQ0	= 0x00000001,
343*4882a593Smuzhiyun 	TCCR_TSRQ1	= 0x00000002,
344*4882a593Smuzhiyun 	TCCR_TSRQ2	= 0x00000004,
345*4882a593Smuzhiyun 	TCCR_TSRQ3	= 0x00000008,
346*4882a593Smuzhiyun 	TCCR_TFEN	= 0x00000100,
347*4882a593Smuzhiyun 	TCCR_TFR	= 0x00000200,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /* TSR */
351*4882a593Smuzhiyun enum TSR_BIT {
352*4882a593Smuzhiyun 	TSR_CCS0	= 0x00000003,
353*4882a593Smuzhiyun 	TSR_CCS1	= 0x0000000C,
354*4882a593Smuzhiyun 	TSR_TFFL	= 0x00000700,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun /* TFA2 */
358*4882a593Smuzhiyun enum TFA2_BIT {
359*4882a593Smuzhiyun 	TFA2_TSV	= 0x0000FFFF,
360*4882a593Smuzhiyun 	TFA2_TST	= 0x03FF0000,
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /* DIC */
364*4882a593Smuzhiyun enum DIC_BIT {
365*4882a593Smuzhiyun 	DIC_DPE1	= 0x00000002,
366*4882a593Smuzhiyun 	DIC_DPE2	= 0x00000004,
367*4882a593Smuzhiyun 	DIC_DPE3	= 0x00000008,
368*4882a593Smuzhiyun 	DIC_DPE4	= 0x00000010,
369*4882a593Smuzhiyun 	DIC_DPE5	= 0x00000020,
370*4882a593Smuzhiyun 	DIC_DPE6	= 0x00000040,
371*4882a593Smuzhiyun 	DIC_DPE7	= 0x00000080,
372*4882a593Smuzhiyun 	DIC_DPE8	= 0x00000100,
373*4882a593Smuzhiyun 	DIC_DPE9	= 0x00000200,
374*4882a593Smuzhiyun 	DIC_DPE10	= 0x00000400,
375*4882a593Smuzhiyun 	DIC_DPE11	= 0x00000800,
376*4882a593Smuzhiyun 	DIC_DPE12	= 0x00001000,
377*4882a593Smuzhiyun 	DIC_DPE13	= 0x00002000,
378*4882a593Smuzhiyun 	DIC_DPE14	= 0x00004000,
379*4882a593Smuzhiyun 	DIC_DPE15	= 0x00008000,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /* DIS */
383*4882a593Smuzhiyun enum DIS_BIT {
384*4882a593Smuzhiyun 	DIS_DPF1	= 0x00000002,
385*4882a593Smuzhiyun 	DIS_DPF2	= 0x00000004,
386*4882a593Smuzhiyun 	DIS_DPF3	= 0x00000008,
387*4882a593Smuzhiyun 	DIS_DPF4	= 0x00000010,
388*4882a593Smuzhiyun 	DIS_DPF5	= 0x00000020,
389*4882a593Smuzhiyun 	DIS_DPF6	= 0x00000040,
390*4882a593Smuzhiyun 	DIS_DPF7	= 0x00000080,
391*4882a593Smuzhiyun 	DIS_DPF8	= 0x00000100,
392*4882a593Smuzhiyun 	DIS_DPF9	= 0x00000200,
393*4882a593Smuzhiyun 	DIS_DPF10	= 0x00000400,
394*4882a593Smuzhiyun 	DIS_DPF11	= 0x00000800,
395*4882a593Smuzhiyun 	DIS_DPF12	= 0x00001000,
396*4882a593Smuzhiyun 	DIS_DPF13	= 0x00002000,
397*4882a593Smuzhiyun 	DIS_DPF14	= 0x00004000,
398*4882a593Smuzhiyun 	DIS_DPF15	= 0x00008000,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /* EIC */
402*4882a593Smuzhiyun enum EIC_BIT {
403*4882a593Smuzhiyun 	EIC_MREE	= 0x00000001,
404*4882a593Smuzhiyun 	EIC_MTEE	= 0x00000002,
405*4882a593Smuzhiyun 	EIC_QEE		= 0x00000004,
406*4882a593Smuzhiyun 	EIC_SEE		= 0x00000008,
407*4882a593Smuzhiyun 	EIC_CLLE0	= 0x00000010,
408*4882a593Smuzhiyun 	EIC_CLLE1	= 0x00000020,
409*4882a593Smuzhiyun 	EIC_CULE0	= 0x00000040,
410*4882a593Smuzhiyun 	EIC_CULE1	= 0x00000080,
411*4882a593Smuzhiyun 	EIC_TFFE	= 0x00000100,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /* EIS */
415*4882a593Smuzhiyun enum EIS_BIT {
416*4882a593Smuzhiyun 	EIS_MREF	= 0x00000001,
417*4882a593Smuzhiyun 	EIS_MTEF	= 0x00000002,
418*4882a593Smuzhiyun 	EIS_QEF		= 0x00000004,
419*4882a593Smuzhiyun 	EIS_SEF		= 0x00000008,
420*4882a593Smuzhiyun 	EIS_CLLF0	= 0x00000010,
421*4882a593Smuzhiyun 	EIS_CLLF1	= 0x00000020,
422*4882a593Smuzhiyun 	EIS_CULF0	= 0x00000040,
423*4882a593Smuzhiyun 	EIS_CULF1	= 0x00000080,
424*4882a593Smuzhiyun 	EIS_TFFF	= 0x00000100,
425*4882a593Smuzhiyun 	EIS_QFS		= 0x00010000,
426*4882a593Smuzhiyun 	EIS_RESERVED	= (GENMASK(31, 17) | GENMASK(15, 11)),
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /* RIC0 */
430*4882a593Smuzhiyun enum RIC0_BIT {
431*4882a593Smuzhiyun 	RIC0_FRE0	= 0x00000001,
432*4882a593Smuzhiyun 	RIC0_FRE1	= 0x00000002,
433*4882a593Smuzhiyun 	RIC0_FRE2	= 0x00000004,
434*4882a593Smuzhiyun 	RIC0_FRE3	= 0x00000008,
435*4882a593Smuzhiyun 	RIC0_FRE4	= 0x00000010,
436*4882a593Smuzhiyun 	RIC0_FRE5	= 0x00000020,
437*4882a593Smuzhiyun 	RIC0_FRE6	= 0x00000040,
438*4882a593Smuzhiyun 	RIC0_FRE7	= 0x00000080,
439*4882a593Smuzhiyun 	RIC0_FRE8	= 0x00000100,
440*4882a593Smuzhiyun 	RIC0_FRE9	= 0x00000200,
441*4882a593Smuzhiyun 	RIC0_FRE10	= 0x00000400,
442*4882a593Smuzhiyun 	RIC0_FRE11	= 0x00000800,
443*4882a593Smuzhiyun 	RIC0_FRE12	= 0x00001000,
444*4882a593Smuzhiyun 	RIC0_FRE13	= 0x00002000,
445*4882a593Smuzhiyun 	RIC0_FRE14	= 0x00004000,
446*4882a593Smuzhiyun 	RIC0_FRE15	= 0x00008000,
447*4882a593Smuzhiyun 	RIC0_FRE16	= 0x00010000,
448*4882a593Smuzhiyun 	RIC0_FRE17	= 0x00020000,
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /* RIC0 */
452*4882a593Smuzhiyun enum RIS0_BIT {
453*4882a593Smuzhiyun 	RIS0_FRF0	= 0x00000001,
454*4882a593Smuzhiyun 	RIS0_FRF1	= 0x00000002,
455*4882a593Smuzhiyun 	RIS0_FRF2	= 0x00000004,
456*4882a593Smuzhiyun 	RIS0_FRF3	= 0x00000008,
457*4882a593Smuzhiyun 	RIS0_FRF4	= 0x00000010,
458*4882a593Smuzhiyun 	RIS0_FRF5	= 0x00000020,
459*4882a593Smuzhiyun 	RIS0_FRF6	= 0x00000040,
460*4882a593Smuzhiyun 	RIS0_FRF7	= 0x00000080,
461*4882a593Smuzhiyun 	RIS0_FRF8	= 0x00000100,
462*4882a593Smuzhiyun 	RIS0_FRF9	= 0x00000200,
463*4882a593Smuzhiyun 	RIS0_FRF10	= 0x00000400,
464*4882a593Smuzhiyun 	RIS0_FRF11	= 0x00000800,
465*4882a593Smuzhiyun 	RIS0_FRF12	= 0x00001000,
466*4882a593Smuzhiyun 	RIS0_FRF13	= 0x00002000,
467*4882a593Smuzhiyun 	RIS0_FRF14	= 0x00004000,
468*4882a593Smuzhiyun 	RIS0_FRF15	= 0x00008000,
469*4882a593Smuzhiyun 	RIS0_FRF16	= 0x00010000,
470*4882a593Smuzhiyun 	RIS0_FRF17	= 0x00020000,
471*4882a593Smuzhiyun 	RIS0_RESERVED	= GENMASK(31, 18),
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /* RIC1 */
475*4882a593Smuzhiyun enum RIC1_BIT {
476*4882a593Smuzhiyun 	RIC1_RFWE	= 0x80000000,
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /* RIS1 */
480*4882a593Smuzhiyun enum RIS1_BIT {
481*4882a593Smuzhiyun 	RIS1_RFWF	= 0x80000000,
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun /* RIC2 */
485*4882a593Smuzhiyun enum RIC2_BIT {
486*4882a593Smuzhiyun 	RIC2_QFE0	= 0x00000001,
487*4882a593Smuzhiyun 	RIC2_QFE1	= 0x00000002,
488*4882a593Smuzhiyun 	RIC2_QFE2	= 0x00000004,
489*4882a593Smuzhiyun 	RIC2_QFE3	= 0x00000008,
490*4882a593Smuzhiyun 	RIC2_QFE4	= 0x00000010,
491*4882a593Smuzhiyun 	RIC2_QFE5	= 0x00000020,
492*4882a593Smuzhiyun 	RIC2_QFE6	= 0x00000040,
493*4882a593Smuzhiyun 	RIC2_QFE7	= 0x00000080,
494*4882a593Smuzhiyun 	RIC2_QFE8	= 0x00000100,
495*4882a593Smuzhiyun 	RIC2_QFE9	= 0x00000200,
496*4882a593Smuzhiyun 	RIC2_QFE10	= 0x00000400,
497*4882a593Smuzhiyun 	RIC2_QFE11	= 0x00000800,
498*4882a593Smuzhiyun 	RIC2_QFE12	= 0x00001000,
499*4882a593Smuzhiyun 	RIC2_QFE13	= 0x00002000,
500*4882a593Smuzhiyun 	RIC2_QFE14	= 0x00004000,
501*4882a593Smuzhiyun 	RIC2_QFE15	= 0x00008000,
502*4882a593Smuzhiyun 	RIC2_QFE16	= 0x00010000,
503*4882a593Smuzhiyun 	RIC2_QFE17	= 0x00020000,
504*4882a593Smuzhiyun 	RIC2_RFFE	= 0x80000000,
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun /* RIS2 */
508*4882a593Smuzhiyun enum RIS2_BIT {
509*4882a593Smuzhiyun 	RIS2_QFF0	= 0x00000001,
510*4882a593Smuzhiyun 	RIS2_QFF1	= 0x00000002,
511*4882a593Smuzhiyun 	RIS2_QFF2	= 0x00000004,
512*4882a593Smuzhiyun 	RIS2_QFF3	= 0x00000008,
513*4882a593Smuzhiyun 	RIS2_QFF4	= 0x00000010,
514*4882a593Smuzhiyun 	RIS2_QFF5	= 0x00000020,
515*4882a593Smuzhiyun 	RIS2_QFF6	= 0x00000040,
516*4882a593Smuzhiyun 	RIS2_QFF7	= 0x00000080,
517*4882a593Smuzhiyun 	RIS2_QFF8	= 0x00000100,
518*4882a593Smuzhiyun 	RIS2_QFF9	= 0x00000200,
519*4882a593Smuzhiyun 	RIS2_QFF10	= 0x00000400,
520*4882a593Smuzhiyun 	RIS2_QFF11	= 0x00000800,
521*4882a593Smuzhiyun 	RIS2_QFF12	= 0x00001000,
522*4882a593Smuzhiyun 	RIS2_QFF13	= 0x00002000,
523*4882a593Smuzhiyun 	RIS2_QFF14	= 0x00004000,
524*4882a593Smuzhiyun 	RIS2_QFF15	= 0x00008000,
525*4882a593Smuzhiyun 	RIS2_QFF16	= 0x00010000,
526*4882a593Smuzhiyun 	RIS2_QFF17	= 0x00020000,
527*4882a593Smuzhiyun 	RIS2_RFFF	= 0x80000000,
528*4882a593Smuzhiyun 	RIS2_RESERVED	= GENMASK(30, 18),
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun /* TIC */
532*4882a593Smuzhiyun enum TIC_BIT {
533*4882a593Smuzhiyun 	TIC_FTE0	= 0x00000001,	/* Undocumented? */
534*4882a593Smuzhiyun 	TIC_FTE1	= 0x00000002,	/* Undocumented? */
535*4882a593Smuzhiyun 	TIC_TFUE	= 0x00000100,
536*4882a593Smuzhiyun 	TIC_TFWE	= 0x00000200,
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /* TIS */
540*4882a593Smuzhiyun enum TIS_BIT {
541*4882a593Smuzhiyun 	TIS_FTF0	= 0x00000001,	/* Undocumented? */
542*4882a593Smuzhiyun 	TIS_FTF1	= 0x00000002,	/* Undocumented? */
543*4882a593Smuzhiyun 	TIS_TFUF	= 0x00000100,
544*4882a593Smuzhiyun 	TIS_TFWF	= 0x00000200,
545*4882a593Smuzhiyun 	TIS_RESERVED	= (GENMASK(31, 20) | GENMASK(15, 12) | GENMASK(7, 4))
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun /* ISS */
549*4882a593Smuzhiyun enum ISS_BIT {
550*4882a593Smuzhiyun 	ISS_FRS		= 0x00000001,	/* Undocumented? */
551*4882a593Smuzhiyun 	ISS_FTS		= 0x00000004,	/* Undocumented? */
552*4882a593Smuzhiyun 	ISS_ES		= 0x00000040,
553*4882a593Smuzhiyun 	ISS_MS		= 0x00000080,
554*4882a593Smuzhiyun 	ISS_TFUS	= 0x00000100,
555*4882a593Smuzhiyun 	ISS_TFWS	= 0x00000200,
556*4882a593Smuzhiyun 	ISS_RFWS	= 0x00001000,
557*4882a593Smuzhiyun 	ISS_CGIS	= 0x00002000,
558*4882a593Smuzhiyun 	ISS_DPS1	= 0x00020000,
559*4882a593Smuzhiyun 	ISS_DPS2	= 0x00040000,
560*4882a593Smuzhiyun 	ISS_DPS3	= 0x00080000,
561*4882a593Smuzhiyun 	ISS_DPS4	= 0x00100000,
562*4882a593Smuzhiyun 	ISS_DPS5	= 0x00200000,
563*4882a593Smuzhiyun 	ISS_DPS6	= 0x00400000,
564*4882a593Smuzhiyun 	ISS_DPS7	= 0x00800000,
565*4882a593Smuzhiyun 	ISS_DPS8	= 0x01000000,
566*4882a593Smuzhiyun 	ISS_DPS9	= 0x02000000,
567*4882a593Smuzhiyun 	ISS_DPS10	= 0x04000000,
568*4882a593Smuzhiyun 	ISS_DPS11	= 0x08000000,
569*4882a593Smuzhiyun 	ISS_DPS12	= 0x10000000,
570*4882a593Smuzhiyun 	ISS_DPS13	= 0x20000000,
571*4882a593Smuzhiyun 	ISS_DPS14	= 0x40000000,
572*4882a593Smuzhiyun 	ISS_DPS15	= 0x80000000,
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun /* CIE (R-Car Gen3 only) */
576*4882a593Smuzhiyun enum CIE_BIT {
577*4882a593Smuzhiyun 	CIE_CRIE	= 0x00000001,
578*4882a593Smuzhiyun 	CIE_CTIE	= 0x00000100,
579*4882a593Smuzhiyun 	CIE_RQFM	= 0x00010000,
580*4882a593Smuzhiyun 	CIE_CL0M	= 0x00020000,
581*4882a593Smuzhiyun 	CIE_RFWL	= 0x00040000,
582*4882a593Smuzhiyun 	CIE_RFFL	= 0x00080000,
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun /* GCCR */
586*4882a593Smuzhiyun enum GCCR_BIT {
587*4882a593Smuzhiyun 	GCCR_TCR	= 0x00000003,
588*4882a593Smuzhiyun 	GCCR_TCR_NOREQ	= 0x00000000, /* No request */
589*4882a593Smuzhiyun 	GCCR_TCR_RESET	= 0x00000001, /* gPTP/AVTP presentation timer reset */
590*4882a593Smuzhiyun 	GCCR_TCR_CAPTURE = 0x00000003, /* Capture value set in GCCR.TCSS */
591*4882a593Smuzhiyun 	GCCR_LTO	= 0x00000004,
592*4882a593Smuzhiyun 	GCCR_LTI	= 0x00000008,
593*4882a593Smuzhiyun 	GCCR_LPTC	= 0x00000010,
594*4882a593Smuzhiyun 	GCCR_LMTT	= 0x00000020,
595*4882a593Smuzhiyun 	GCCR_TCSS	= 0x00000300,
596*4882a593Smuzhiyun 	GCCR_TCSS_GPTP	= 0x00000000,	/* gPTP timer value */
597*4882a593Smuzhiyun 	GCCR_TCSS_ADJGPTP = 0x00000100, /* Adjusted gPTP timer value */
598*4882a593Smuzhiyun 	GCCR_TCSS_AVTP	= 0x00000200,	/* AVTP presentation time value */
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun /* GTI */
602*4882a593Smuzhiyun enum GTI_BIT {
603*4882a593Smuzhiyun 	GTI_TIV		= 0x0FFFFFFF,
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun #define GTI_TIV_MAX	GTI_TIV
607*4882a593Smuzhiyun #define GTI_TIV_MIN	0x20
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun /* GIC */
610*4882a593Smuzhiyun enum GIC_BIT {
611*4882a593Smuzhiyun 	GIC_PTCE	= 0x00000001,	/* Undocumented? */
612*4882a593Smuzhiyun 	GIC_PTME	= 0x00000004,
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun /* GIS */
616*4882a593Smuzhiyun enum GIS_BIT {
617*4882a593Smuzhiyun 	GIS_PTCF	= 0x00000001,	/* Undocumented? */
618*4882a593Smuzhiyun 	GIS_PTMF	= 0x00000004,
619*4882a593Smuzhiyun 	GIS_RESERVED	= GENMASK(15, 10),
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /* GIE (R-Car Gen3 only) */
623*4882a593Smuzhiyun enum GIE_BIT {
624*4882a593Smuzhiyun 	GIE_PTCS	= 0x00000001,
625*4882a593Smuzhiyun 	GIE_PTOS	= 0x00000002,
626*4882a593Smuzhiyun 	GIE_PTMS0	= 0x00000004,
627*4882a593Smuzhiyun 	GIE_PTMS1	= 0x00000008,
628*4882a593Smuzhiyun 	GIE_PTMS2	= 0x00000010,
629*4882a593Smuzhiyun 	GIE_PTMS3	= 0x00000020,
630*4882a593Smuzhiyun 	GIE_PTMS4	= 0x00000040,
631*4882a593Smuzhiyun 	GIE_PTMS5	= 0x00000080,
632*4882a593Smuzhiyun 	GIE_PTMS6	= 0x00000100,
633*4882a593Smuzhiyun 	GIE_PTMS7	= 0x00000200,
634*4882a593Smuzhiyun 	GIE_ATCS0	= 0x00010000,
635*4882a593Smuzhiyun 	GIE_ATCS1	= 0x00020000,
636*4882a593Smuzhiyun 	GIE_ATCS2	= 0x00040000,
637*4882a593Smuzhiyun 	GIE_ATCS3	= 0x00080000,
638*4882a593Smuzhiyun 	GIE_ATCS4	= 0x00100000,
639*4882a593Smuzhiyun 	GIE_ATCS5	= 0x00200000,
640*4882a593Smuzhiyun 	GIE_ATCS6	= 0x00400000,
641*4882a593Smuzhiyun 	GIE_ATCS7	= 0x00800000,
642*4882a593Smuzhiyun 	GIE_ATCS8	= 0x01000000,
643*4882a593Smuzhiyun 	GIE_ATCS9	= 0x02000000,
644*4882a593Smuzhiyun 	GIE_ATCS10	= 0x04000000,
645*4882a593Smuzhiyun 	GIE_ATCS11	= 0x08000000,
646*4882a593Smuzhiyun 	GIE_ATCS12	= 0x10000000,
647*4882a593Smuzhiyun 	GIE_ATCS13	= 0x20000000,
648*4882a593Smuzhiyun 	GIE_ATCS14	= 0x40000000,
649*4882a593Smuzhiyun 	GIE_ATCS15	= 0x80000000,
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /* GID (R-Car Gen3 only) */
653*4882a593Smuzhiyun enum GID_BIT {
654*4882a593Smuzhiyun 	GID_PTCD	= 0x00000001,
655*4882a593Smuzhiyun 	GID_PTOD	= 0x00000002,
656*4882a593Smuzhiyun 	GID_PTMD0	= 0x00000004,
657*4882a593Smuzhiyun 	GID_PTMD1	= 0x00000008,
658*4882a593Smuzhiyun 	GID_PTMD2	= 0x00000010,
659*4882a593Smuzhiyun 	GID_PTMD3	= 0x00000020,
660*4882a593Smuzhiyun 	GID_PTMD4	= 0x00000040,
661*4882a593Smuzhiyun 	GID_PTMD5	= 0x00000080,
662*4882a593Smuzhiyun 	GID_PTMD6	= 0x00000100,
663*4882a593Smuzhiyun 	GID_PTMD7	= 0x00000200,
664*4882a593Smuzhiyun 	GID_ATCD0	= 0x00010000,
665*4882a593Smuzhiyun 	GID_ATCD1	= 0x00020000,
666*4882a593Smuzhiyun 	GID_ATCD2	= 0x00040000,
667*4882a593Smuzhiyun 	GID_ATCD3	= 0x00080000,
668*4882a593Smuzhiyun 	GID_ATCD4	= 0x00100000,
669*4882a593Smuzhiyun 	GID_ATCD5	= 0x00200000,
670*4882a593Smuzhiyun 	GID_ATCD6	= 0x00400000,
671*4882a593Smuzhiyun 	GID_ATCD7	= 0x00800000,
672*4882a593Smuzhiyun 	GID_ATCD8	= 0x01000000,
673*4882a593Smuzhiyun 	GID_ATCD9	= 0x02000000,
674*4882a593Smuzhiyun 	GID_ATCD10	= 0x04000000,
675*4882a593Smuzhiyun 	GID_ATCD11	= 0x08000000,
676*4882a593Smuzhiyun 	GID_ATCD12	= 0x10000000,
677*4882a593Smuzhiyun 	GID_ATCD13	= 0x20000000,
678*4882a593Smuzhiyun 	GID_ATCD14	= 0x40000000,
679*4882a593Smuzhiyun 	GID_ATCD15	= 0x80000000,
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun /* RIE0 (R-Car Gen3 only) */
683*4882a593Smuzhiyun enum RIE0_BIT {
684*4882a593Smuzhiyun 	RIE0_FRS0	= 0x00000001,
685*4882a593Smuzhiyun 	RIE0_FRS1	= 0x00000002,
686*4882a593Smuzhiyun 	RIE0_FRS2	= 0x00000004,
687*4882a593Smuzhiyun 	RIE0_FRS3	= 0x00000008,
688*4882a593Smuzhiyun 	RIE0_FRS4	= 0x00000010,
689*4882a593Smuzhiyun 	RIE0_FRS5	= 0x00000020,
690*4882a593Smuzhiyun 	RIE0_FRS6	= 0x00000040,
691*4882a593Smuzhiyun 	RIE0_FRS7	= 0x00000080,
692*4882a593Smuzhiyun 	RIE0_FRS8	= 0x00000100,
693*4882a593Smuzhiyun 	RIE0_FRS9	= 0x00000200,
694*4882a593Smuzhiyun 	RIE0_FRS10	= 0x00000400,
695*4882a593Smuzhiyun 	RIE0_FRS11	= 0x00000800,
696*4882a593Smuzhiyun 	RIE0_FRS12	= 0x00001000,
697*4882a593Smuzhiyun 	RIE0_FRS13	= 0x00002000,
698*4882a593Smuzhiyun 	RIE0_FRS14	= 0x00004000,
699*4882a593Smuzhiyun 	RIE0_FRS15	= 0x00008000,
700*4882a593Smuzhiyun 	RIE0_FRS16	= 0x00010000,
701*4882a593Smuzhiyun 	RIE0_FRS17	= 0x00020000,
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun /* RID0 (R-Car Gen3 only) */
705*4882a593Smuzhiyun enum RID0_BIT {
706*4882a593Smuzhiyun 	RID0_FRD0	= 0x00000001,
707*4882a593Smuzhiyun 	RID0_FRD1	= 0x00000002,
708*4882a593Smuzhiyun 	RID0_FRD2	= 0x00000004,
709*4882a593Smuzhiyun 	RID0_FRD3	= 0x00000008,
710*4882a593Smuzhiyun 	RID0_FRD4	= 0x00000010,
711*4882a593Smuzhiyun 	RID0_FRD5	= 0x00000020,
712*4882a593Smuzhiyun 	RID0_FRD6	= 0x00000040,
713*4882a593Smuzhiyun 	RID0_FRD7	= 0x00000080,
714*4882a593Smuzhiyun 	RID0_FRD8	= 0x00000100,
715*4882a593Smuzhiyun 	RID0_FRD9	= 0x00000200,
716*4882a593Smuzhiyun 	RID0_FRD10	= 0x00000400,
717*4882a593Smuzhiyun 	RID0_FRD11	= 0x00000800,
718*4882a593Smuzhiyun 	RID0_FRD12	= 0x00001000,
719*4882a593Smuzhiyun 	RID0_FRD13	= 0x00002000,
720*4882a593Smuzhiyun 	RID0_FRD14	= 0x00004000,
721*4882a593Smuzhiyun 	RID0_FRD15	= 0x00008000,
722*4882a593Smuzhiyun 	RID0_FRD16	= 0x00010000,
723*4882a593Smuzhiyun 	RID0_FRD17	= 0x00020000,
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun /* RIE2 (R-Car Gen3 only) */
727*4882a593Smuzhiyun enum RIE2_BIT {
728*4882a593Smuzhiyun 	RIE2_QFS0	= 0x00000001,
729*4882a593Smuzhiyun 	RIE2_QFS1	= 0x00000002,
730*4882a593Smuzhiyun 	RIE2_QFS2	= 0x00000004,
731*4882a593Smuzhiyun 	RIE2_QFS3	= 0x00000008,
732*4882a593Smuzhiyun 	RIE2_QFS4	= 0x00000010,
733*4882a593Smuzhiyun 	RIE2_QFS5	= 0x00000020,
734*4882a593Smuzhiyun 	RIE2_QFS6	= 0x00000040,
735*4882a593Smuzhiyun 	RIE2_QFS7	= 0x00000080,
736*4882a593Smuzhiyun 	RIE2_QFS8	= 0x00000100,
737*4882a593Smuzhiyun 	RIE2_QFS9	= 0x00000200,
738*4882a593Smuzhiyun 	RIE2_QFS10	= 0x00000400,
739*4882a593Smuzhiyun 	RIE2_QFS11	= 0x00000800,
740*4882a593Smuzhiyun 	RIE2_QFS12	= 0x00001000,
741*4882a593Smuzhiyun 	RIE2_QFS13	= 0x00002000,
742*4882a593Smuzhiyun 	RIE2_QFS14	= 0x00004000,
743*4882a593Smuzhiyun 	RIE2_QFS15	= 0x00008000,
744*4882a593Smuzhiyun 	RIE2_QFS16	= 0x00010000,
745*4882a593Smuzhiyun 	RIE2_QFS17	= 0x00020000,
746*4882a593Smuzhiyun 	RIE2_RFFS	= 0x80000000,
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun /* RID2 (R-Car Gen3 only) */
750*4882a593Smuzhiyun enum RID2_BIT {
751*4882a593Smuzhiyun 	RID2_QFD0	= 0x00000001,
752*4882a593Smuzhiyun 	RID2_QFD1	= 0x00000002,
753*4882a593Smuzhiyun 	RID2_QFD2	= 0x00000004,
754*4882a593Smuzhiyun 	RID2_QFD3	= 0x00000008,
755*4882a593Smuzhiyun 	RID2_QFD4	= 0x00000010,
756*4882a593Smuzhiyun 	RID2_QFD5	= 0x00000020,
757*4882a593Smuzhiyun 	RID2_QFD6	= 0x00000040,
758*4882a593Smuzhiyun 	RID2_QFD7	= 0x00000080,
759*4882a593Smuzhiyun 	RID2_QFD8	= 0x00000100,
760*4882a593Smuzhiyun 	RID2_QFD9	= 0x00000200,
761*4882a593Smuzhiyun 	RID2_QFD10	= 0x00000400,
762*4882a593Smuzhiyun 	RID2_QFD11	= 0x00000800,
763*4882a593Smuzhiyun 	RID2_QFD12	= 0x00001000,
764*4882a593Smuzhiyun 	RID2_QFD13	= 0x00002000,
765*4882a593Smuzhiyun 	RID2_QFD14	= 0x00004000,
766*4882a593Smuzhiyun 	RID2_QFD15	= 0x00008000,
767*4882a593Smuzhiyun 	RID2_QFD16	= 0x00010000,
768*4882a593Smuzhiyun 	RID2_QFD17	= 0x00020000,
769*4882a593Smuzhiyun 	RID2_RFFD	= 0x80000000,
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun /* TIE (R-Car Gen3 only) */
773*4882a593Smuzhiyun enum TIE_BIT {
774*4882a593Smuzhiyun 	TIE_FTS0	= 0x00000001,
775*4882a593Smuzhiyun 	TIE_FTS1	= 0x00000002,
776*4882a593Smuzhiyun 	TIE_FTS2	= 0x00000004,
777*4882a593Smuzhiyun 	TIE_FTS3	= 0x00000008,
778*4882a593Smuzhiyun 	TIE_TFUS	= 0x00000100,
779*4882a593Smuzhiyun 	TIE_TFWS	= 0x00000200,
780*4882a593Smuzhiyun 	TIE_MFUS	= 0x00000400,
781*4882a593Smuzhiyun 	TIE_MFWS	= 0x00000800,
782*4882a593Smuzhiyun 	TIE_TDPS0	= 0x00010000,
783*4882a593Smuzhiyun 	TIE_TDPS1	= 0x00020000,
784*4882a593Smuzhiyun 	TIE_TDPS2	= 0x00040000,
785*4882a593Smuzhiyun 	TIE_TDPS3	= 0x00080000,
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun /* TID (R-Car Gen3 only) */
789*4882a593Smuzhiyun enum TID_BIT {
790*4882a593Smuzhiyun 	TID_FTD0	= 0x00000001,
791*4882a593Smuzhiyun 	TID_FTD1	= 0x00000002,
792*4882a593Smuzhiyun 	TID_FTD2	= 0x00000004,
793*4882a593Smuzhiyun 	TID_FTD3	= 0x00000008,
794*4882a593Smuzhiyun 	TID_TFUD	= 0x00000100,
795*4882a593Smuzhiyun 	TID_TFWD	= 0x00000200,
796*4882a593Smuzhiyun 	TID_MFUD	= 0x00000400,
797*4882a593Smuzhiyun 	TID_MFWD	= 0x00000800,
798*4882a593Smuzhiyun 	TID_TDPD0	= 0x00010000,
799*4882a593Smuzhiyun 	TID_TDPD1	= 0x00020000,
800*4882a593Smuzhiyun 	TID_TDPD2	= 0x00040000,
801*4882a593Smuzhiyun 	TID_TDPD3	= 0x00080000,
802*4882a593Smuzhiyun };
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun /* ECMR */
805*4882a593Smuzhiyun enum ECMR_BIT {
806*4882a593Smuzhiyun 	ECMR_PRM	= 0x00000001,
807*4882a593Smuzhiyun 	ECMR_DM		= 0x00000002,
808*4882a593Smuzhiyun 	ECMR_TE		= 0x00000020,
809*4882a593Smuzhiyun 	ECMR_RE		= 0x00000040,
810*4882a593Smuzhiyun 	ECMR_MPDE	= 0x00000200,
811*4882a593Smuzhiyun 	ECMR_TXF	= 0x00010000,	/* Undocumented? */
812*4882a593Smuzhiyun 	ECMR_RXF	= 0x00020000,
813*4882a593Smuzhiyun 	ECMR_PFR	= 0x00040000,
814*4882a593Smuzhiyun 	ECMR_ZPF	= 0x00080000,	/* Undocumented? */
815*4882a593Smuzhiyun 	ECMR_RZPF	= 0x00100000,
816*4882a593Smuzhiyun 	ECMR_DPAD	= 0x00200000,
817*4882a593Smuzhiyun 	ECMR_RCSC	= 0x00800000,
818*4882a593Smuzhiyun 	ECMR_TRCCM	= 0x04000000,
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun /* ECSR */
822*4882a593Smuzhiyun enum ECSR_BIT {
823*4882a593Smuzhiyun 	ECSR_ICD	= 0x00000001,
824*4882a593Smuzhiyun 	ECSR_MPD	= 0x00000002,
825*4882a593Smuzhiyun 	ECSR_LCHNG	= 0x00000004,
826*4882a593Smuzhiyun 	ECSR_PHYI	= 0x00000008,
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun /* ECSIPR */
830*4882a593Smuzhiyun enum ECSIPR_BIT {
831*4882a593Smuzhiyun 	ECSIPR_ICDIP	= 0x00000001,
832*4882a593Smuzhiyun 	ECSIPR_MPDIP	= 0x00000002,
833*4882a593Smuzhiyun 	ECSIPR_LCHNGIP	= 0x00000004,	/* Undocumented? */
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun /* PIR */
837*4882a593Smuzhiyun enum PIR_BIT {
838*4882a593Smuzhiyun 	PIR_MDC		= 0x00000001,
839*4882a593Smuzhiyun 	PIR_MMD		= 0x00000002,
840*4882a593Smuzhiyun 	PIR_MDO		= 0x00000004,
841*4882a593Smuzhiyun 	PIR_MDI		= 0x00000008,
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun /* PSR */
845*4882a593Smuzhiyun enum PSR_BIT {
846*4882a593Smuzhiyun 	PSR_LMON	= 0x00000001,
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun /* PIPR */
850*4882a593Smuzhiyun enum PIPR_BIT {
851*4882a593Smuzhiyun 	PIPR_PHYIP	= 0x00000001,
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun /* MPR */
855*4882a593Smuzhiyun enum MPR_BIT {
856*4882a593Smuzhiyun 	MPR_MP		= 0x0000ffff,
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun /* GECMR */
860*4882a593Smuzhiyun enum GECMR_BIT {
861*4882a593Smuzhiyun 	GECMR_SPEED	= 0x00000001,
862*4882a593Smuzhiyun 	GECMR_SPEED_100	= 0x00000000,
863*4882a593Smuzhiyun 	GECMR_SPEED_1000 = 0x00000001,
864*4882a593Smuzhiyun };
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun /* The Ethernet AVB descriptor definitions. */
867*4882a593Smuzhiyun struct ravb_desc {
868*4882a593Smuzhiyun 	__le16 ds;		/* Descriptor size */
869*4882a593Smuzhiyun 	u8 cc;		/* Content control MSBs (reserved) */
870*4882a593Smuzhiyun 	u8 die_dt;	/* Descriptor interrupt enable and type */
871*4882a593Smuzhiyun 	__le32 dptr;	/* Descriptor pointer */
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun #define DPTR_ALIGN	4	/* Required descriptor pointer alignment */
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun enum DIE_DT {
877*4882a593Smuzhiyun 	/* Frame data */
878*4882a593Smuzhiyun 	DT_FMID		= 0x40,
879*4882a593Smuzhiyun 	DT_FSTART	= 0x50,
880*4882a593Smuzhiyun 	DT_FEND		= 0x60,
881*4882a593Smuzhiyun 	DT_FSINGLE	= 0x70,
882*4882a593Smuzhiyun 	/* Chain control */
883*4882a593Smuzhiyun 	DT_LINK		= 0x80,
884*4882a593Smuzhiyun 	DT_LINKFIX	= 0x90,
885*4882a593Smuzhiyun 	DT_EOS		= 0xa0,
886*4882a593Smuzhiyun 	/* HW/SW arbitration */
887*4882a593Smuzhiyun 	DT_FEMPTY	= 0xc0,
888*4882a593Smuzhiyun 	DT_FEMPTY_IS	= 0xd0,
889*4882a593Smuzhiyun 	DT_FEMPTY_IC	= 0xe0,
890*4882a593Smuzhiyun 	DT_FEMPTY_ND	= 0xf0,
891*4882a593Smuzhiyun 	DT_LEMPTY	= 0x20,
892*4882a593Smuzhiyun 	DT_EEMPTY	= 0x30,
893*4882a593Smuzhiyun };
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun struct ravb_rx_desc {
896*4882a593Smuzhiyun 	__le16 ds_cc;	/* Descriptor size and content control LSBs */
897*4882a593Smuzhiyun 	u8 msc;		/* MAC status code */
898*4882a593Smuzhiyun 	u8 die_dt;	/* Descriptor interrupt enable and type */
899*4882a593Smuzhiyun 	__le32 dptr;	/* Descpriptor pointer */
900*4882a593Smuzhiyun };
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun struct ravb_ex_rx_desc {
903*4882a593Smuzhiyun 	__le16 ds_cc;	/* Descriptor size and content control lower bits */
904*4882a593Smuzhiyun 	u8 msc;		/* MAC status code */
905*4882a593Smuzhiyun 	u8 die_dt;	/* Descriptor interrupt enable and type */
906*4882a593Smuzhiyun 	__le32 dptr;	/* Descpriptor pointer */
907*4882a593Smuzhiyun 	__le32 ts_n;	/* Timestampe nsec */
908*4882a593Smuzhiyun 	__le32 ts_sl;	/* Timestamp low */
909*4882a593Smuzhiyun 	__le16 ts_sh;	/* Timestamp high */
910*4882a593Smuzhiyun 	__le16 res;	/* Reserved bits */
911*4882a593Smuzhiyun };
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun enum RX_DS_CC_BIT {
914*4882a593Smuzhiyun 	RX_DS		= 0x0fff, /* Data size */
915*4882a593Smuzhiyun 	RX_TR		= 0x1000, /* Truncation indication */
916*4882a593Smuzhiyun 	RX_EI		= 0x2000, /* Error indication */
917*4882a593Smuzhiyun 	RX_PS		= 0xc000, /* Padding selection */
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun /* E-MAC status code */
921*4882a593Smuzhiyun enum MSC_BIT {
922*4882a593Smuzhiyun 	MSC_CRC		= 0x01, /* Frame CRC error */
923*4882a593Smuzhiyun 	MSC_RFE		= 0x02, /* Frame reception error (flagged by PHY) */
924*4882a593Smuzhiyun 	MSC_RTSF	= 0x04, /* Frame length error (frame too short) */
925*4882a593Smuzhiyun 	MSC_RTLF	= 0x08, /* Frame length error (frame too long) */
926*4882a593Smuzhiyun 	MSC_FRE		= 0x10, /* Fraction error (not a multiple of 8 bits) */
927*4882a593Smuzhiyun 	MSC_CRL		= 0x20, /* Carrier lost */
928*4882a593Smuzhiyun 	MSC_CEEF	= 0x40, /* Carrier extension error */
929*4882a593Smuzhiyun 	MSC_MC		= 0x80, /* Multicast frame reception */
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun struct ravb_tx_desc {
933*4882a593Smuzhiyun 	__le16 ds_tagl;	/* Descriptor size and frame tag LSBs */
934*4882a593Smuzhiyun 	u8 tagh_tsr;	/* Frame tag MSBs and timestamp storage request bit */
935*4882a593Smuzhiyun 	u8 die_dt;	/* Descriptor interrupt enable and type */
936*4882a593Smuzhiyun 	__le32 dptr;	/* Descpriptor pointer */
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun enum TX_DS_TAGL_BIT {
940*4882a593Smuzhiyun 	TX_DS		= 0x0fff, /* Data size */
941*4882a593Smuzhiyun 	TX_TAGL		= 0xf000, /* Frame tag LSBs */
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun enum TX_TAGH_TSR_BIT {
945*4882a593Smuzhiyun 	TX_TAGH		= 0x3f, /* Frame tag MSBs */
946*4882a593Smuzhiyun 	TX_TSR		= 0x40, /* Timestamp storage request */
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun enum RAVB_QUEUE {
949*4882a593Smuzhiyun 	RAVB_BE = 0,	/* Best Effort Queue */
950*4882a593Smuzhiyun 	RAVB_NC,	/* Network Control Queue */
951*4882a593Smuzhiyun };
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun #define DBAT_ENTRY_NUM	22
954*4882a593Smuzhiyun #define RX_QUEUE_OFFSET	4
955*4882a593Smuzhiyun #define NUM_RX_QUEUE	2
956*4882a593Smuzhiyun #define NUM_TX_QUEUE	2
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun #define RX_BUF_SZ	(2048 - ETH_FCS_LEN + sizeof(__sum16))
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun /* TX descriptors per packet */
961*4882a593Smuzhiyun #define NUM_TX_DESC_GEN2	2
962*4882a593Smuzhiyun #define NUM_TX_DESC_GEN3	1
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun struct ravb_tstamp_skb {
965*4882a593Smuzhiyun 	struct list_head list;
966*4882a593Smuzhiyun 	struct sk_buff *skb;
967*4882a593Smuzhiyun 	u16 tag;
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun struct ravb_ptp_perout {
971*4882a593Smuzhiyun 	u32 target;
972*4882a593Smuzhiyun 	u32 period;
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun #define N_EXT_TS	1
976*4882a593Smuzhiyun #define N_PER_OUT	1
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun struct ravb_ptp {
979*4882a593Smuzhiyun 	struct ptp_clock *clock;
980*4882a593Smuzhiyun 	struct ptp_clock_info info;
981*4882a593Smuzhiyun 	u32 default_addend;
982*4882a593Smuzhiyun 	u32 current_addend;
983*4882a593Smuzhiyun 	int extts[N_EXT_TS];
984*4882a593Smuzhiyun 	struct ravb_ptp_perout perout[N_PER_OUT];
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun enum ravb_chip_id {
988*4882a593Smuzhiyun 	RCAR_GEN2,
989*4882a593Smuzhiyun 	RCAR_GEN3,
990*4882a593Smuzhiyun };
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun struct ravb_private {
993*4882a593Smuzhiyun 	struct net_device *ndev;
994*4882a593Smuzhiyun 	struct platform_device *pdev;
995*4882a593Smuzhiyun 	void __iomem *addr;
996*4882a593Smuzhiyun 	struct clk *clk;
997*4882a593Smuzhiyun 	struct mdiobb_ctrl mdiobb;
998*4882a593Smuzhiyun 	u32 num_rx_ring[NUM_RX_QUEUE];
999*4882a593Smuzhiyun 	u32 num_tx_ring[NUM_TX_QUEUE];
1000*4882a593Smuzhiyun 	u32 desc_bat_size;
1001*4882a593Smuzhiyun 	dma_addr_t desc_bat_dma;
1002*4882a593Smuzhiyun 	struct ravb_desc *desc_bat;
1003*4882a593Smuzhiyun 	dma_addr_t rx_desc_dma[NUM_RX_QUEUE];
1004*4882a593Smuzhiyun 	dma_addr_t tx_desc_dma[NUM_TX_QUEUE];
1005*4882a593Smuzhiyun 	struct ravb_ex_rx_desc *rx_ring[NUM_RX_QUEUE];
1006*4882a593Smuzhiyun 	struct ravb_tx_desc *tx_ring[NUM_TX_QUEUE];
1007*4882a593Smuzhiyun 	void *tx_align[NUM_TX_QUEUE];
1008*4882a593Smuzhiyun 	struct sk_buff **rx_skb[NUM_RX_QUEUE];
1009*4882a593Smuzhiyun 	struct sk_buff **tx_skb[NUM_TX_QUEUE];
1010*4882a593Smuzhiyun 	u32 rx_over_errors;
1011*4882a593Smuzhiyun 	u32 rx_fifo_errors;
1012*4882a593Smuzhiyun 	struct net_device_stats stats[NUM_RX_QUEUE];
1013*4882a593Smuzhiyun 	u32 tstamp_tx_ctrl;
1014*4882a593Smuzhiyun 	u32 tstamp_rx_ctrl;
1015*4882a593Smuzhiyun 	struct list_head ts_skb_list;
1016*4882a593Smuzhiyun 	u32 ts_skb_tag;
1017*4882a593Smuzhiyun 	struct ravb_ptp ptp;
1018*4882a593Smuzhiyun 	spinlock_t lock;		/* Register access lock */
1019*4882a593Smuzhiyun 	u32 cur_rx[NUM_RX_QUEUE];	/* Consumer ring indices */
1020*4882a593Smuzhiyun 	u32 dirty_rx[NUM_RX_QUEUE];	/* Producer ring indices */
1021*4882a593Smuzhiyun 	u32 cur_tx[NUM_TX_QUEUE];
1022*4882a593Smuzhiyun 	u32 dirty_tx[NUM_TX_QUEUE];
1023*4882a593Smuzhiyun 	struct napi_struct napi[NUM_RX_QUEUE];
1024*4882a593Smuzhiyun 	struct work_struct work;
1025*4882a593Smuzhiyun 	/* MII transceiver section. */
1026*4882a593Smuzhiyun 	struct mii_bus *mii_bus;	/* MDIO bus control */
1027*4882a593Smuzhiyun 	int link;
1028*4882a593Smuzhiyun 	phy_interface_t phy_interface;
1029*4882a593Smuzhiyun 	int msg_enable;
1030*4882a593Smuzhiyun 	int speed;
1031*4882a593Smuzhiyun 	int emac_irq;
1032*4882a593Smuzhiyun 	enum ravb_chip_id chip_id;
1033*4882a593Smuzhiyun 	int rx_irqs[NUM_RX_QUEUE];
1034*4882a593Smuzhiyun 	int tx_irqs[NUM_TX_QUEUE];
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	unsigned no_avb_link:1;
1037*4882a593Smuzhiyun 	unsigned avb_link_active_low:1;
1038*4882a593Smuzhiyun 	unsigned wol_enabled:1;
1039*4882a593Smuzhiyun 	unsigned rxcidm:1;		/* RX Clock Internal Delay Mode */
1040*4882a593Smuzhiyun 	unsigned txcidm:1;		/* TX Clock Internal Delay Mode */
1041*4882a593Smuzhiyun 	unsigned rgmii_override:1;	/* Deprecated rgmii-*id behavior */
1042*4882a593Smuzhiyun 	int num_tx_desc;		/* TX descriptors per packet */
1043*4882a593Smuzhiyun };
1044*4882a593Smuzhiyun 
ravb_read(struct net_device * ndev,enum ravb_reg reg)1045*4882a593Smuzhiyun static inline u32 ravb_read(struct net_device *ndev, enum ravb_reg reg)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	struct ravb_private *priv = netdev_priv(ndev);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	return ioread32(priv->addr + reg);
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun 
ravb_write(struct net_device * ndev,u32 data,enum ravb_reg reg)1052*4882a593Smuzhiyun static inline void ravb_write(struct net_device *ndev, u32 data,
1053*4882a593Smuzhiyun 			      enum ravb_reg reg)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun 	struct ravb_private *priv = netdev_priv(ndev);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	iowrite32(data, priv->addr + reg);
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun void ravb_modify(struct net_device *ndev, enum ravb_reg reg, u32 clear,
1061*4882a593Smuzhiyun 		 u32 set);
1062*4882a593Smuzhiyun int ravb_wait(struct net_device *ndev, enum ravb_reg reg, u32 mask, u32 value);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun void ravb_ptp_interrupt(struct net_device *ndev);
1065*4882a593Smuzhiyun void ravb_ptp_init(struct net_device *ndev, struct platform_device *pdev);
1066*4882a593Smuzhiyun void ravb_ptp_stop(struct net_device *ndev);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun #endif	/* #ifndef __RAVB_H__ */
1069