1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * r8169_phy_config.c: RealTek 8169/8168/8101 ethernet driver.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6*4882a593Smuzhiyun * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7*4882a593Smuzhiyun * Copyright (c) a lot of people too. Please respect their work.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * See MAINTAINERS file for support contact information.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/phy.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "r8169.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun typedef void (*rtl_phy_cfg_fct)(struct rtl8169_private *tp,
18*4882a593Smuzhiyun struct phy_device *phydev);
19*4882a593Smuzhiyun
r8168d_modify_extpage(struct phy_device * phydev,int extpage,int reg,u16 mask,u16 val)20*4882a593Smuzhiyun static void r8168d_modify_extpage(struct phy_device *phydev, int extpage,
21*4882a593Smuzhiyun int reg, u16 mask, u16 val)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun int oldpage = phy_select_page(phydev, 0x0007);
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun __phy_write(phydev, 0x1e, extpage);
26*4882a593Smuzhiyun __phy_modify(phydev, reg, mask, val);
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun phy_restore_page(phydev, oldpage, 0);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
r8168d_phy_param(struct phy_device * phydev,u16 parm,u16 mask,u16 val)31*4882a593Smuzhiyun static void r8168d_phy_param(struct phy_device *phydev, u16 parm,
32*4882a593Smuzhiyun u16 mask, u16 val)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun int oldpage = phy_select_page(phydev, 0x0005);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun __phy_write(phydev, 0x05, parm);
37*4882a593Smuzhiyun __phy_modify(phydev, 0x06, mask, val);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun phy_restore_page(phydev, oldpage, 0);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
r8168g_phy_param(struct phy_device * phydev,u16 parm,u16 mask,u16 val)42*4882a593Smuzhiyun static void r8168g_phy_param(struct phy_device *phydev, u16 parm,
43*4882a593Smuzhiyun u16 mask, u16 val)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun int oldpage = phy_select_page(phydev, 0x0a43);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun __phy_write(phydev, 0x13, parm);
48*4882a593Smuzhiyun __phy_modify(phydev, 0x14, mask, val);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun phy_restore_page(phydev, oldpage, 0);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct phy_reg {
54*4882a593Smuzhiyun u16 reg;
55*4882a593Smuzhiyun u16 val;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
__rtl_writephy_batch(struct phy_device * phydev,const struct phy_reg * regs,int len)58*4882a593Smuzhiyun static void __rtl_writephy_batch(struct phy_device *phydev,
59*4882a593Smuzhiyun const struct phy_reg *regs, int len)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun phy_lock_mdio_bus(phydev);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun while (len-- > 0) {
64*4882a593Smuzhiyun __phy_write(phydev, regs->reg, regs->val);
65*4882a593Smuzhiyun regs++;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define rtl_writephy_batch(p, a) __rtl_writephy_batch(p, a, ARRAY_SIZE(a))
72*4882a593Smuzhiyun
rtl8168f_config_eee_phy(struct phy_device * phydev)73*4882a593Smuzhiyun static void rtl8168f_config_eee_phy(struct phy_device *phydev)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x0020, 0x15, 0, BIT(8));
76*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b85, 0, BIT(13));
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
rtl8168g_config_eee_phy(struct phy_device * phydev)79*4882a593Smuzhiyun static void rtl8168g_config_eee_phy(struct phy_device *phydev)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a43, 0x11, 0, BIT(4));
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
rtl8168h_config_eee_phy(struct phy_device * phydev)84*4882a593Smuzhiyun static void rtl8168h_config_eee_phy(struct phy_device *phydev)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun rtl8168g_config_eee_phy(phydev);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa4a, 0x11, 0x0000, 0x0200);
89*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa42, 0x14, 0x0000, 0x0080);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
rtl8125a_config_eee_phy(struct phy_device * phydev)92*4882a593Smuzhiyun static void rtl8125a_config_eee_phy(struct phy_device *phydev)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun rtl8168h_config_eee_phy(phydev);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa6d, 0x12, 0x0001, 0x0000);
97*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa6d, 0x14, 0x0010, 0x0000);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
rtl8125b_config_eee_phy(struct phy_device * phydev)100*4882a593Smuzhiyun static void rtl8125b_config_eee_phy(struct phy_device *phydev)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa6d, 0x12, 0x0001, 0x0000);
103*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa6d, 0x14, 0x0010, 0x0000);
104*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa42, 0x14, 0x0080, 0x0000);
105*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa4a, 0x11, 0x0200, 0x0000);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
rtl8169s_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)108*4882a593Smuzhiyun static void rtl8169s_hw_phy_config(struct rtl8169_private *tp,
109*4882a593Smuzhiyun struct phy_device *phydev)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun static const struct phy_reg phy_reg_init[] = {
112*4882a593Smuzhiyun { 0x1f, 0x0001 },
113*4882a593Smuzhiyun { 0x06, 0x006e },
114*4882a593Smuzhiyun { 0x08, 0x0708 },
115*4882a593Smuzhiyun { 0x15, 0x4000 },
116*4882a593Smuzhiyun { 0x18, 0x65c7 },
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun { 0x1f, 0x0001 },
119*4882a593Smuzhiyun { 0x03, 0x00a1 },
120*4882a593Smuzhiyun { 0x02, 0x0008 },
121*4882a593Smuzhiyun { 0x01, 0x0120 },
122*4882a593Smuzhiyun { 0x00, 0x1000 },
123*4882a593Smuzhiyun { 0x04, 0x0800 },
124*4882a593Smuzhiyun { 0x04, 0x0000 },
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun { 0x03, 0xff41 },
127*4882a593Smuzhiyun { 0x02, 0xdf60 },
128*4882a593Smuzhiyun { 0x01, 0x0140 },
129*4882a593Smuzhiyun { 0x00, 0x0077 },
130*4882a593Smuzhiyun { 0x04, 0x7800 },
131*4882a593Smuzhiyun { 0x04, 0x7000 },
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun { 0x03, 0x802f },
134*4882a593Smuzhiyun { 0x02, 0x4f02 },
135*4882a593Smuzhiyun { 0x01, 0x0409 },
136*4882a593Smuzhiyun { 0x00, 0xf0f9 },
137*4882a593Smuzhiyun { 0x04, 0x9800 },
138*4882a593Smuzhiyun { 0x04, 0x9000 },
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun { 0x03, 0xdf01 },
141*4882a593Smuzhiyun { 0x02, 0xdf20 },
142*4882a593Smuzhiyun { 0x01, 0xff95 },
143*4882a593Smuzhiyun { 0x00, 0xba00 },
144*4882a593Smuzhiyun { 0x04, 0xa800 },
145*4882a593Smuzhiyun { 0x04, 0xa000 },
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun { 0x03, 0xff41 },
148*4882a593Smuzhiyun { 0x02, 0xdf20 },
149*4882a593Smuzhiyun { 0x01, 0x0140 },
150*4882a593Smuzhiyun { 0x00, 0x00bb },
151*4882a593Smuzhiyun { 0x04, 0xb800 },
152*4882a593Smuzhiyun { 0x04, 0xb000 },
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun { 0x03, 0xdf41 },
155*4882a593Smuzhiyun { 0x02, 0xdc60 },
156*4882a593Smuzhiyun { 0x01, 0x6340 },
157*4882a593Smuzhiyun { 0x00, 0x007d },
158*4882a593Smuzhiyun { 0x04, 0xd800 },
159*4882a593Smuzhiyun { 0x04, 0xd000 },
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun { 0x03, 0xdf01 },
162*4882a593Smuzhiyun { 0x02, 0xdf20 },
163*4882a593Smuzhiyun { 0x01, 0x100a },
164*4882a593Smuzhiyun { 0x00, 0xa0ff },
165*4882a593Smuzhiyun { 0x04, 0xf800 },
166*4882a593Smuzhiyun { 0x04, 0xf000 },
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun { 0x1f, 0x0000 },
169*4882a593Smuzhiyun { 0x0b, 0x0000 },
170*4882a593Smuzhiyun { 0x00, 0x9200 }
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun rtl_writephy_batch(phydev, phy_reg_init);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
rtl8169sb_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)176*4882a593Smuzhiyun static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp,
177*4882a593Smuzhiyun struct phy_device *phydev)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun phy_write_paged(phydev, 0x0002, 0x01, 0x90d0);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
rtl8169scd_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)182*4882a593Smuzhiyun static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp,
183*4882a593Smuzhiyun struct phy_device *phydev)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun static const struct phy_reg phy_reg_init[] = {
186*4882a593Smuzhiyun { 0x1f, 0x0001 },
187*4882a593Smuzhiyun { 0x04, 0x0000 },
188*4882a593Smuzhiyun { 0x03, 0x00a1 },
189*4882a593Smuzhiyun { 0x02, 0x0008 },
190*4882a593Smuzhiyun { 0x01, 0x0120 },
191*4882a593Smuzhiyun { 0x00, 0x1000 },
192*4882a593Smuzhiyun { 0x04, 0x0800 },
193*4882a593Smuzhiyun { 0x04, 0x9000 },
194*4882a593Smuzhiyun { 0x03, 0x802f },
195*4882a593Smuzhiyun { 0x02, 0x4f02 },
196*4882a593Smuzhiyun { 0x01, 0x0409 },
197*4882a593Smuzhiyun { 0x00, 0xf099 },
198*4882a593Smuzhiyun { 0x04, 0x9800 },
199*4882a593Smuzhiyun { 0x04, 0xa000 },
200*4882a593Smuzhiyun { 0x03, 0xdf01 },
201*4882a593Smuzhiyun { 0x02, 0xdf20 },
202*4882a593Smuzhiyun { 0x01, 0xff95 },
203*4882a593Smuzhiyun { 0x00, 0xba00 },
204*4882a593Smuzhiyun { 0x04, 0xa800 },
205*4882a593Smuzhiyun { 0x04, 0xf000 },
206*4882a593Smuzhiyun { 0x03, 0xdf01 },
207*4882a593Smuzhiyun { 0x02, 0xdf20 },
208*4882a593Smuzhiyun { 0x01, 0x101a },
209*4882a593Smuzhiyun { 0x00, 0xa0ff },
210*4882a593Smuzhiyun { 0x04, 0xf800 },
211*4882a593Smuzhiyun { 0x04, 0x0000 },
212*4882a593Smuzhiyun { 0x1f, 0x0000 },
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun { 0x1f, 0x0001 },
215*4882a593Smuzhiyun { 0x10, 0xf41b },
216*4882a593Smuzhiyun { 0x14, 0xfb54 },
217*4882a593Smuzhiyun { 0x18, 0xf5c7 },
218*4882a593Smuzhiyun { 0x1f, 0x0000 },
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun { 0x1f, 0x0001 },
221*4882a593Smuzhiyun { 0x17, 0x0cc0 },
222*4882a593Smuzhiyun { 0x1f, 0x0000 }
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun rtl_writephy_batch(phydev, phy_reg_init);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
rtl8169sce_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)228*4882a593Smuzhiyun static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp,
229*4882a593Smuzhiyun struct phy_device *phydev)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun static const struct phy_reg phy_reg_init[] = {
232*4882a593Smuzhiyun { 0x1f, 0x0001 },
233*4882a593Smuzhiyun { 0x04, 0x0000 },
234*4882a593Smuzhiyun { 0x03, 0x00a1 },
235*4882a593Smuzhiyun { 0x02, 0x0008 },
236*4882a593Smuzhiyun { 0x01, 0x0120 },
237*4882a593Smuzhiyun { 0x00, 0x1000 },
238*4882a593Smuzhiyun { 0x04, 0x0800 },
239*4882a593Smuzhiyun { 0x04, 0x9000 },
240*4882a593Smuzhiyun { 0x03, 0x802f },
241*4882a593Smuzhiyun { 0x02, 0x4f02 },
242*4882a593Smuzhiyun { 0x01, 0x0409 },
243*4882a593Smuzhiyun { 0x00, 0xf099 },
244*4882a593Smuzhiyun { 0x04, 0x9800 },
245*4882a593Smuzhiyun { 0x04, 0xa000 },
246*4882a593Smuzhiyun { 0x03, 0xdf01 },
247*4882a593Smuzhiyun { 0x02, 0xdf20 },
248*4882a593Smuzhiyun { 0x01, 0xff95 },
249*4882a593Smuzhiyun { 0x00, 0xba00 },
250*4882a593Smuzhiyun { 0x04, 0xa800 },
251*4882a593Smuzhiyun { 0x04, 0xf000 },
252*4882a593Smuzhiyun { 0x03, 0xdf01 },
253*4882a593Smuzhiyun { 0x02, 0xdf20 },
254*4882a593Smuzhiyun { 0x01, 0x101a },
255*4882a593Smuzhiyun { 0x00, 0xa0ff },
256*4882a593Smuzhiyun { 0x04, 0xf800 },
257*4882a593Smuzhiyun { 0x04, 0x0000 },
258*4882a593Smuzhiyun { 0x1f, 0x0000 },
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun { 0x1f, 0x0001 },
261*4882a593Smuzhiyun { 0x0b, 0x8480 },
262*4882a593Smuzhiyun { 0x1f, 0x0000 },
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun { 0x1f, 0x0001 },
265*4882a593Smuzhiyun { 0x18, 0x67c7 },
266*4882a593Smuzhiyun { 0x04, 0x2000 },
267*4882a593Smuzhiyun { 0x03, 0x002f },
268*4882a593Smuzhiyun { 0x02, 0x4360 },
269*4882a593Smuzhiyun { 0x01, 0x0109 },
270*4882a593Smuzhiyun { 0x00, 0x3022 },
271*4882a593Smuzhiyun { 0x04, 0x2800 },
272*4882a593Smuzhiyun { 0x1f, 0x0000 },
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun { 0x1f, 0x0001 },
275*4882a593Smuzhiyun { 0x17, 0x0cc0 },
276*4882a593Smuzhiyun { 0x1f, 0x0000 }
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun rtl_writephy_batch(phydev, phy_reg_init);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
rtl8168bb_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)282*4882a593Smuzhiyun static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp,
283*4882a593Smuzhiyun struct phy_device *phydev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0001);
286*4882a593Smuzhiyun phy_set_bits(phydev, 0x16, BIT(0));
287*4882a593Smuzhiyun phy_write(phydev, 0x10, 0xf41b);
288*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
rtl8168bef_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)291*4882a593Smuzhiyun static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp,
292*4882a593Smuzhiyun struct phy_device *phydev)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun phy_write_paged(phydev, 0x0001, 0x10, 0xf41b);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
rtl8168cp_1_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)297*4882a593Smuzhiyun static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp,
298*4882a593Smuzhiyun struct phy_device *phydev)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun phy_write(phydev, 0x1d, 0x0f00);
301*4882a593Smuzhiyun phy_write_paged(phydev, 0x0002, 0x0c, 0x1ec8);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
rtl8168cp_2_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)304*4882a593Smuzhiyun static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp,
305*4882a593Smuzhiyun struct phy_device *phydev)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun phy_set_bits(phydev, 0x14, BIT(5));
308*4882a593Smuzhiyun phy_set_bits(phydev, 0x0d, BIT(5));
309*4882a593Smuzhiyun phy_write_paged(phydev, 0x0001, 0x1d, 0x3d98);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
rtl8168c_1_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)312*4882a593Smuzhiyun static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp,
313*4882a593Smuzhiyun struct phy_device *phydev)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun static const struct phy_reg phy_reg_init[] = {
316*4882a593Smuzhiyun { 0x1f, 0x0001 },
317*4882a593Smuzhiyun { 0x12, 0x2300 },
318*4882a593Smuzhiyun { 0x1f, 0x0002 },
319*4882a593Smuzhiyun { 0x00, 0x88d4 },
320*4882a593Smuzhiyun { 0x01, 0x82b1 },
321*4882a593Smuzhiyun { 0x03, 0x7002 },
322*4882a593Smuzhiyun { 0x08, 0x9e30 },
323*4882a593Smuzhiyun { 0x09, 0x01f0 },
324*4882a593Smuzhiyun { 0x0a, 0x5500 },
325*4882a593Smuzhiyun { 0x0c, 0x00c8 },
326*4882a593Smuzhiyun { 0x1f, 0x0003 },
327*4882a593Smuzhiyun { 0x12, 0xc096 },
328*4882a593Smuzhiyun { 0x16, 0x000a },
329*4882a593Smuzhiyun { 0x1f, 0x0000 },
330*4882a593Smuzhiyun { 0x1f, 0x0000 },
331*4882a593Smuzhiyun { 0x09, 0x2000 },
332*4882a593Smuzhiyun { 0x09, 0x0000 }
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun rtl_writephy_batch(phydev, phy_reg_init);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun phy_set_bits(phydev, 0x14, BIT(5));
338*4882a593Smuzhiyun phy_set_bits(phydev, 0x0d, BIT(5));
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
rtl8168c_2_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)341*4882a593Smuzhiyun static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp,
342*4882a593Smuzhiyun struct phy_device *phydev)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun static const struct phy_reg phy_reg_init[] = {
345*4882a593Smuzhiyun { 0x1f, 0x0001 },
346*4882a593Smuzhiyun { 0x12, 0x2300 },
347*4882a593Smuzhiyun { 0x03, 0x802f },
348*4882a593Smuzhiyun { 0x02, 0x4f02 },
349*4882a593Smuzhiyun { 0x01, 0x0409 },
350*4882a593Smuzhiyun { 0x00, 0xf099 },
351*4882a593Smuzhiyun { 0x04, 0x9800 },
352*4882a593Smuzhiyun { 0x04, 0x9000 },
353*4882a593Smuzhiyun { 0x1d, 0x3d98 },
354*4882a593Smuzhiyun { 0x1f, 0x0002 },
355*4882a593Smuzhiyun { 0x0c, 0x7eb8 },
356*4882a593Smuzhiyun { 0x06, 0x0761 },
357*4882a593Smuzhiyun { 0x1f, 0x0003 },
358*4882a593Smuzhiyun { 0x16, 0x0f0a },
359*4882a593Smuzhiyun { 0x1f, 0x0000 }
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun rtl_writephy_batch(phydev, phy_reg_init);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun phy_set_bits(phydev, 0x16, BIT(0));
365*4882a593Smuzhiyun phy_set_bits(phydev, 0x14, BIT(5));
366*4882a593Smuzhiyun phy_set_bits(phydev, 0x0d, BIT(5));
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
rtl8168c_3_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)369*4882a593Smuzhiyun static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp,
370*4882a593Smuzhiyun struct phy_device *phydev)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun static const struct phy_reg phy_reg_init[] = {
373*4882a593Smuzhiyun { 0x1f, 0x0001 },
374*4882a593Smuzhiyun { 0x12, 0x2300 },
375*4882a593Smuzhiyun { 0x1d, 0x3d98 },
376*4882a593Smuzhiyun { 0x1f, 0x0002 },
377*4882a593Smuzhiyun { 0x0c, 0x7eb8 },
378*4882a593Smuzhiyun { 0x06, 0x5461 },
379*4882a593Smuzhiyun { 0x1f, 0x0003 },
380*4882a593Smuzhiyun { 0x16, 0x0f0a },
381*4882a593Smuzhiyun { 0x1f, 0x0000 }
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun rtl_writephy_batch(phydev, phy_reg_init);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun phy_set_bits(phydev, 0x16, BIT(0));
387*4882a593Smuzhiyun phy_set_bits(phydev, 0x14, BIT(5));
388*4882a593Smuzhiyun phy_set_bits(phydev, 0x0d, BIT(5));
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
392*4882a593Smuzhiyun /* Channel Estimation */
393*4882a593Smuzhiyun { 0x1f, 0x0001 },
394*4882a593Smuzhiyun { 0x06, 0x4064 },
395*4882a593Smuzhiyun { 0x07, 0x2863 },
396*4882a593Smuzhiyun { 0x08, 0x059c },
397*4882a593Smuzhiyun { 0x09, 0x26b4 },
398*4882a593Smuzhiyun { 0x0a, 0x6a19 },
399*4882a593Smuzhiyun { 0x0b, 0xdcc8 },
400*4882a593Smuzhiyun { 0x10, 0xf06d },
401*4882a593Smuzhiyun { 0x14, 0x7f68 },
402*4882a593Smuzhiyun { 0x18, 0x7fd9 },
403*4882a593Smuzhiyun { 0x1c, 0xf0ff },
404*4882a593Smuzhiyun { 0x1d, 0x3d9c },
405*4882a593Smuzhiyun { 0x1f, 0x0003 },
406*4882a593Smuzhiyun { 0x12, 0xf49f },
407*4882a593Smuzhiyun { 0x13, 0x070b },
408*4882a593Smuzhiyun { 0x1a, 0x05ad },
409*4882a593Smuzhiyun { 0x14, 0x94c0 },
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /*
412*4882a593Smuzhiyun * Tx Error Issue
413*4882a593Smuzhiyun * Enhance line driver power
414*4882a593Smuzhiyun */
415*4882a593Smuzhiyun { 0x1f, 0x0002 },
416*4882a593Smuzhiyun { 0x06, 0x5561 },
417*4882a593Smuzhiyun { 0x1f, 0x0005 },
418*4882a593Smuzhiyun { 0x05, 0x8332 },
419*4882a593Smuzhiyun { 0x06, 0x5561 },
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /*
422*4882a593Smuzhiyun * Can not link to 1Gbps with bad cable
423*4882a593Smuzhiyun * Decrease SNR threshold form 21.07dB to 19.04dB
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun { 0x1f, 0x0001 },
426*4882a593Smuzhiyun { 0x17, 0x0cc0 },
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun { 0x1f, 0x0000 },
429*4882a593Smuzhiyun { 0x0d, 0xf880 }
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
433*4882a593Smuzhiyun { 0x1f, 0x0002 },
434*4882a593Smuzhiyun { 0x05, 0x669a },
435*4882a593Smuzhiyun { 0x1f, 0x0005 },
436*4882a593Smuzhiyun { 0x05, 0x8330 },
437*4882a593Smuzhiyun { 0x06, 0x669a },
438*4882a593Smuzhiyun { 0x1f, 0x0002 }
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
rtl8168d_apply_firmware_cond(struct rtl8169_private * tp,struct phy_device * phydev,u16 val)441*4882a593Smuzhiyun static void rtl8168d_apply_firmware_cond(struct rtl8169_private *tp,
442*4882a593Smuzhiyun struct phy_device *phydev,
443*4882a593Smuzhiyun u16 val)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun u16 reg_val;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0005);
448*4882a593Smuzhiyun phy_write(phydev, 0x05, 0x001b);
449*4882a593Smuzhiyun reg_val = phy_read(phydev, 0x06);
450*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (reg_val != val)
453*4882a593Smuzhiyun phydev_warn(phydev, "chipset not ready for firmware\n");
454*4882a593Smuzhiyun else
455*4882a593Smuzhiyun r8169_apply_firmware(tp);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
rtl8168d_1_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)458*4882a593Smuzhiyun static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp,
459*4882a593Smuzhiyun struct phy_device *phydev)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun rtl_writephy_batch(phydev, rtl8168d_1_phy_reg_init_0);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun * Rx Error Issue
465*4882a593Smuzhiyun * Fine Tune Switching regulator parameter
466*4882a593Smuzhiyun */
467*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0002);
468*4882a593Smuzhiyun phy_modify(phydev, 0x0b, 0x00ef, 0x0010);
469*4882a593Smuzhiyun phy_modify(phydev, 0x0c, 0x5d00, 0xa200);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
472*4882a593Smuzhiyun int val;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun rtl_writephy_batch(phydev, rtl8168d_1_phy_reg_init_1);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun val = phy_read(phydev, 0x0d);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if ((val & 0x00ff) != 0x006c) {
479*4882a593Smuzhiyun static const u32 set[] = {
480*4882a593Smuzhiyun 0x0065, 0x0066, 0x0067, 0x0068,
481*4882a593Smuzhiyun 0x0069, 0x006a, 0x006b, 0x006c
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun int i;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0002);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun val &= 0xff00;
488*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(set); i++)
489*4882a593Smuzhiyun phy_write(phydev, 0x0d, val | set[i]);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun } else {
492*4882a593Smuzhiyun phy_write_paged(phydev, 0x0002, 0x05, 0x6662);
493*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8330, 0xffff, 0x6662);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* RSET couple improve */
497*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0002);
498*4882a593Smuzhiyun phy_set_bits(phydev, 0x0d, 0x0300);
499*4882a593Smuzhiyun phy_set_bits(phydev, 0x0f, 0x0010);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* Fine tune PLL performance */
502*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0002);
503*4882a593Smuzhiyun phy_modify(phydev, 0x02, 0x0600, 0x0100);
504*4882a593Smuzhiyun phy_clear_bits(phydev, 0x03, 0xe000);
505*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun rtl8168d_apply_firmware_cond(tp, phydev, 0xbf00);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
rtl8168d_2_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)510*4882a593Smuzhiyun static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp,
511*4882a593Smuzhiyun struct phy_device *phydev)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun rtl_writephy_batch(phydev, rtl8168d_1_phy_reg_init_0);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
516*4882a593Smuzhiyun int val;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun rtl_writephy_batch(phydev, rtl8168d_1_phy_reg_init_1);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun val = phy_read(phydev, 0x0d);
521*4882a593Smuzhiyun if ((val & 0x00ff) != 0x006c) {
522*4882a593Smuzhiyun static const u32 set[] = {
523*4882a593Smuzhiyun 0x0065, 0x0066, 0x0067, 0x0068,
524*4882a593Smuzhiyun 0x0069, 0x006a, 0x006b, 0x006c
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun int i;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0002);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun val &= 0xff00;
531*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(set); i++)
532*4882a593Smuzhiyun phy_write(phydev, 0x0d, val | set[i]);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun phy_write_paged(phydev, 0x0002, 0x05, 0x2642);
536*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8330, 0xffff, 0x2642);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* Fine tune PLL performance */
540*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0002);
541*4882a593Smuzhiyun phy_modify(phydev, 0x02, 0x0600, 0x0100);
542*4882a593Smuzhiyun phy_clear_bits(phydev, 0x03, 0xe000);
543*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* Switching regulator Slew rate */
546*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0002, 0x0f, 0x0000, 0x0017);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun rtl8168d_apply_firmware_cond(tp, phydev, 0xb300);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
rtl8168d_3_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)551*4882a593Smuzhiyun static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp,
552*4882a593Smuzhiyun struct phy_device *phydev)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun static const struct phy_reg phy_reg_init[] = {
555*4882a593Smuzhiyun { 0x1f, 0x0002 },
556*4882a593Smuzhiyun { 0x10, 0x0008 },
557*4882a593Smuzhiyun { 0x0d, 0x006c },
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun { 0x1f, 0x0000 },
560*4882a593Smuzhiyun { 0x0d, 0xf880 },
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun { 0x1f, 0x0001 },
563*4882a593Smuzhiyun { 0x17, 0x0cc0 },
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun { 0x1f, 0x0001 },
566*4882a593Smuzhiyun { 0x0b, 0xa4d8 },
567*4882a593Smuzhiyun { 0x09, 0x281c },
568*4882a593Smuzhiyun { 0x07, 0x2883 },
569*4882a593Smuzhiyun { 0x0a, 0x6b35 },
570*4882a593Smuzhiyun { 0x1d, 0x3da4 },
571*4882a593Smuzhiyun { 0x1c, 0xeffd },
572*4882a593Smuzhiyun { 0x14, 0x7f52 },
573*4882a593Smuzhiyun { 0x18, 0x7fc6 },
574*4882a593Smuzhiyun { 0x08, 0x0601 },
575*4882a593Smuzhiyun { 0x06, 0x4063 },
576*4882a593Smuzhiyun { 0x10, 0xf074 },
577*4882a593Smuzhiyun { 0x1f, 0x0003 },
578*4882a593Smuzhiyun { 0x13, 0x0789 },
579*4882a593Smuzhiyun { 0x12, 0xf4bd },
580*4882a593Smuzhiyun { 0x1a, 0x04fd },
581*4882a593Smuzhiyun { 0x14, 0x84b0 },
582*4882a593Smuzhiyun { 0x1f, 0x0000 },
583*4882a593Smuzhiyun { 0x00, 0x9200 },
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun { 0x1f, 0x0005 },
586*4882a593Smuzhiyun { 0x01, 0x0340 },
587*4882a593Smuzhiyun { 0x1f, 0x0001 },
588*4882a593Smuzhiyun { 0x04, 0x4000 },
589*4882a593Smuzhiyun { 0x03, 0x1d21 },
590*4882a593Smuzhiyun { 0x02, 0x0c32 },
591*4882a593Smuzhiyun { 0x01, 0x0200 },
592*4882a593Smuzhiyun { 0x00, 0x5554 },
593*4882a593Smuzhiyun { 0x04, 0x4800 },
594*4882a593Smuzhiyun { 0x04, 0x4000 },
595*4882a593Smuzhiyun { 0x04, 0xf000 },
596*4882a593Smuzhiyun { 0x03, 0xdf01 },
597*4882a593Smuzhiyun { 0x02, 0xdf20 },
598*4882a593Smuzhiyun { 0x01, 0x101a },
599*4882a593Smuzhiyun { 0x00, 0xa0ff },
600*4882a593Smuzhiyun { 0x04, 0xf800 },
601*4882a593Smuzhiyun { 0x04, 0xf000 },
602*4882a593Smuzhiyun { 0x1f, 0x0000 },
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun rtl_writephy_batch(phydev, phy_reg_init);
606*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x0023, 0x16, 0xffff, 0x0000);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
rtl8168d_4_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)609*4882a593Smuzhiyun static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp,
610*4882a593Smuzhiyun struct phy_device *phydev)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun phy_write_paged(phydev, 0x0001, 0x17, 0x0cc0);
613*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x002d, 0x18, 0xffff, 0x0040);
614*4882a593Smuzhiyun phy_set_bits(phydev, 0x0d, BIT(5));
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
rtl8168e_1_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)617*4882a593Smuzhiyun static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp,
618*4882a593Smuzhiyun struct phy_device *phydev)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun static const struct phy_reg phy_reg_init[] = {
621*4882a593Smuzhiyun /* Channel estimation fine tune */
622*4882a593Smuzhiyun { 0x1f, 0x0001 },
623*4882a593Smuzhiyun { 0x0b, 0x6c20 },
624*4882a593Smuzhiyun { 0x07, 0x2872 },
625*4882a593Smuzhiyun { 0x1c, 0xefff },
626*4882a593Smuzhiyun { 0x1f, 0x0003 },
627*4882a593Smuzhiyun { 0x14, 0x6420 },
628*4882a593Smuzhiyun { 0x1f, 0x0000 },
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun r8169_apply_firmware(tp);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* Enable Delay cap */
634*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b80, 0xffff, 0xc896);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun rtl_writephy_batch(phydev, phy_reg_init);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* Update PFM & 10M TX idle timer */
639*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x002f, 0x15, 0xffff, 0x1919);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x00ac, 0x18, 0xffff, 0x0006);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* DCO enable for 10M IDLE Power */
644*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x0023, 0x17, 0x0000, 0x0006);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /* For impedance matching */
647*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0002, 0x08, 0x7f00, 0x8000);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* PHY auto speed down */
650*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x002d, 0x18, 0x0000, 0x0050);
651*4882a593Smuzhiyun phy_set_bits(phydev, 0x14, BIT(15));
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b86, 0x0000, 0x0001);
654*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b85, 0x2000, 0x0000);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x0020, 0x15, 0x1100, 0x0000);
657*4882a593Smuzhiyun phy_write_paged(phydev, 0x0006, 0x00, 0x5a00);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0x0000);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
rtl8168e_2_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)662*4882a593Smuzhiyun static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp,
663*4882a593Smuzhiyun struct phy_device *phydev)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun r8169_apply_firmware(tp);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* Enable Delay cap */
668*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x00ac, 0x18, 0xffff, 0x0006);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* Channel estimation fine tune */
671*4882a593Smuzhiyun phy_write_paged(phydev, 0x0003, 0x09, 0xa20f);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* Green Setting */
674*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b5b, 0xffff, 0x9222);
675*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b6d, 0xffff, 0x8000);
676*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b76, 0xffff, 0x8000);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* For 4-corner performance improve */
679*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0005);
680*4882a593Smuzhiyun phy_write(phydev, 0x05, 0x8b80);
681*4882a593Smuzhiyun phy_set_bits(phydev, 0x17, 0x0006);
682*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* PHY auto speed down */
685*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x002d, 0x18, 0x0000, 0x0010);
686*4882a593Smuzhiyun phy_set_bits(phydev, 0x14, BIT(15));
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* improve 10M EEE waveform */
689*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b86, 0x0000, 0x0001);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* Improve 2-pair detection performance */
692*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x4000);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun rtl8168f_config_eee_phy(phydev);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* Green feature */
697*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0003);
698*4882a593Smuzhiyun phy_set_bits(phydev, 0x19, BIT(0));
699*4882a593Smuzhiyun phy_set_bits(phydev, 0x10, BIT(10));
700*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
701*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0005, 0x01, 0, BIT(8));
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
rtl8168f_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)704*4882a593Smuzhiyun static void rtl8168f_hw_phy_config(struct rtl8169_private *tp,
705*4882a593Smuzhiyun struct phy_device *phydev)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun /* For 4-corner performance improve */
708*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b80, 0x0000, 0x0006);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* PHY auto speed down */
711*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x002d, 0x18, 0x0000, 0x0010);
712*4882a593Smuzhiyun phy_set_bits(phydev, 0x14, BIT(15));
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* Improve 10M EEE waveform */
715*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b86, 0x0000, 0x0001);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun rtl8168f_config_eee_phy(phydev);
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
rtl8168f_1_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)720*4882a593Smuzhiyun static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp,
721*4882a593Smuzhiyun struct phy_device *phydev)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun r8169_apply_firmware(tp);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /* Channel estimation fine tune */
726*4882a593Smuzhiyun phy_write_paged(phydev, 0x0003, 0x09, 0xa20f);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Modify green table for giga & fnet */
729*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b55, 0xffff, 0x0000);
730*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b5e, 0xffff, 0x0000);
731*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b67, 0xffff, 0x0000);
732*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b70, 0xffff, 0x0000);
733*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x0078, 0x17, 0xffff, 0x0000);
734*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x0078, 0x19, 0xffff, 0x00fb);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* Modify green table for 10M */
737*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b79, 0xffff, 0xaa00);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* Disable hiimpedance detection (RTCT) */
740*4882a593Smuzhiyun phy_write_paged(phydev, 0x0003, 0x01, 0x328a);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun rtl8168f_hw_phy_config(tp, phydev);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* Improve 2-pair detection performance */
745*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x4000);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
rtl8168f_2_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)748*4882a593Smuzhiyun static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp,
749*4882a593Smuzhiyun struct phy_device *phydev)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun r8169_apply_firmware(tp);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun rtl8168f_hw_phy_config(tp, phydev);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
rtl8411_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)756*4882a593Smuzhiyun static void rtl8411_hw_phy_config(struct rtl8169_private *tp,
757*4882a593Smuzhiyun struct phy_device *phydev)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun r8169_apply_firmware(tp);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun rtl8168f_hw_phy_config(tp, phydev);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* Improve 2-pair detection performance */
764*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x4000);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* Channel estimation fine tune */
767*4882a593Smuzhiyun phy_write_paged(phydev, 0x0003, 0x09, 0xa20f);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* Modify green table for giga & fnet */
770*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b55, 0xffff, 0x0000);
771*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b5e, 0xffff, 0x0000);
772*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b67, 0xffff, 0x0000);
773*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b70, 0xffff, 0x0000);
774*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x0078, 0x17, 0xffff, 0x0000);
775*4882a593Smuzhiyun r8168d_modify_extpage(phydev, 0x0078, 0x19, 0xffff, 0x00aa);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Modify green table for 10M */
778*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b79, 0xffff, 0xaa00);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Disable hiimpedance detection (RTCT) */
781*4882a593Smuzhiyun phy_write_paged(phydev, 0x0003, 0x01, 0x328a);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* Modify green table for giga */
784*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b54, 0x0800, 0x0000);
785*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b5d, 0x0800, 0x0000);
786*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8a7c, 0x0100, 0x0000);
787*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8a7f, 0x0000, 0x0100);
788*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8a82, 0x0100, 0x0000);
789*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8a85, 0x0100, 0x0000);
790*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8a88, 0x0100, 0x0000);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* uc same-seed solution */
793*4882a593Smuzhiyun r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x8000);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* Green feature */
796*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0003);
797*4882a593Smuzhiyun phy_clear_bits(phydev, 0x19, BIT(0));
798*4882a593Smuzhiyun phy_clear_bits(phydev, 0x10, BIT(10));
799*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
rtl8168g_disable_aldps(struct phy_device * phydev)802*4882a593Smuzhiyun static void rtl8168g_disable_aldps(struct phy_device *phydev)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a43, 0x10, BIT(2), 0);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
rtl8168g_enable_gphy_10m(struct phy_device * phydev)807*4882a593Smuzhiyun static void rtl8168g_enable_gphy_10m(struct phy_device *phydev)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(11));
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
rtl8168g_phy_adjust_10m_aldps(struct phy_device * phydev)812*4882a593Smuzhiyun static void rtl8168g_phy_adjust_10m_aldps(struct phy_device *phydev)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
815*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
816*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8084, 0x6000, 0x0000);
817*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a43, 0x10, 0x0000, 0x1003);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
rtl8168g_1_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)820*4882a593Smuzhiyun static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp,
821*4882a593Smuzhiyun struct phy_device *phydev)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun int ret;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun r8169_apply_firmware(tp);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun ret = phy_read_paged(phydev, 0x0a46, 0x10);
828*4882a593Smuzhiyun if (ret & BIT(8))
829*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0bcc, 0x12, BIT(15), 0);
830*4882a593Smuzhiyun else
831*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0bcc, 0x12, 0, BIT(15));
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun ret = phy_read_paged(phydev, 0x0a46, 0x13);
834*4882a593Smuzhiyun if (ret & BIT(8))
835*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0c41, 0x15, 0, BIT(1));
836*4882a593Smuzhiyun else
837*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0c41, 0x15, BIT(1), 0);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* Enable PHY auto speed down */
840*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun rtl8168g_phy_adjust_10m_aldps(phydev);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* EEE auto-fallback function */
845*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a4b, 0x11, 0, BIT(2));
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Enable UC LPF tune function */
848*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8012, 0x0000, 0x8000);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0c42, 0x11, BIT(13), BIT(14));
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* Improve SWR Efficiency */
853*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0bcd);
854*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x5065);
855*4882a593Smuzhiyun phy_write(phydev, 0x14, 0xd065);
856*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0bc8);
857*4882a593Smuzhiyun phy_write(phydev, 0x11, 0x5655);
858*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0bcd);
859*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x1065);
860*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x9065);
861*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x1065);
862*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun rtl8168g_disable_aldps(phydev);
865*4882a593Smuzhiyun rtl8168g_config_eee_phy(phydev);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
rtl8168g_2_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)868*4882a593Smuzhiyun static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp,
869*4882a593Smuzhiyun struct phy_device *phydev)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun r8169_apply_firmware(tp);
872*4882a593Smuzhiyun rtl8168g_config_eee_phy(phydev);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
rtl8168h_1_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)875*4882a593Smuzhiyun static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp,
876*4882a593Smuzhiyun struct phy_device *phydev)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun u16 dout_tapbin;
879*4882a593Smuzhiyun u32 data;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun r8169_apply_firmware(tp);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /* CHN EST parameters adjust - giga master */
884*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x809b, 0xf800, 0x8000);
885*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80a2, 0xff00, 0x8000);
886*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80a4, 0xff00, 0x8500);
887*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x809c, 0xff00, 0xbd00);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /* CHN EST parameters adjust - giga slave */
890*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80ad, 0xf800, 0x7000);
891*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80b4, 0xff00, 0x5000);
892*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80ac, 0xff00, 0x4000);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* CHN EST parameters adjust - fnet */
895*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x808e, 0xff00, 0x1200);
896*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8090, 0xff00, 0xe500);
897*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8092, 0xff00, 0x9f00);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* enable R-tune & PGA-retune function */
900*4882a593Smuzhiyun dout_tapbin = 0;
901*4882a593Smuzhiyun data = phy_read_paged(phydev, 0x0a46, 0x13);
902*4882a593Smuzhiyun data &= 3;
903*4882a593Smuzhiyun data <<= 2;
904*4882a593Smuzhiyun dout_tapbin |= data;
905*4882a593Smuzhiyun data = phy_read_paged(phydev, 0x0a46, 0x12);
906*4882a593Smuzhiyun data &= 0xc000;
907*4882a593Smuzhiyun data >>= 14;
908*4882a593Smuzhiyun dout_tapbin |= data;
909*4882a593Smuzhiyun dout_tapbin = ~(dout_tapbin ^ 0x08);
910*4882a593Smuzhiyun dout_tapbin <<= 12;
911*4882a593Smuzhiyun dout_tapbin &= 0xf000;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x827a, 0xf000, dout_tapbin);
914*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x827b, 0xf000, dout_tapbin);
915*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x827c, 0xf000, dout_tapbin);
916*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x827d, 0xf000, dout_tapbin);
917*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x0811, 0x0000, 0x0800);
918*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a42, 0x16, 0x0000, 0x0002);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun rtl8168g_enable_gphy_10m(phydev);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* SAR ADC performance */
923*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x803f, 0x3000, 0x0000);
926*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8047, 0x3000, 0x0000);
927*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x804f, 0x3000, 0x0000);
928*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8057, 0x3000, 0x0000);
929*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x805f, 0x3000, 0x0000);
930*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8067, 0x3000, 0x0000);
931*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x806f, 0x3000, 0x0000);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* disable phy pfm mode */
934*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a44, 0x11, BIT(7), 0);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun rtl8168g_disable_aldps(phydev);
937*4882a593Smuzhiyun rtl8168h_config_eee_phy(phydev);
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
rtl8168h_2_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)940*4882a593Smuzhiyun static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp,
941*4882a593Smuzhiyun struct phy_device *phydev)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun u16 ioffset, rlen;
944*4882a593Smuzhiyun u32 data;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun r8169_apply_firmware(tp);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /* CHIN EST parameter update */
949*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x808a, 0x003f, 0x000a);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* enable R-tune & PGA-retune function */
952*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x0811, 0x0000, 0x0800);
953*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a42, 0x16, 0x0000, 0x0002);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun rtl8168g_enable_gphy_10m(phydev);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun ioffset = rtl8168h_2_get_adc_bias_ioffset(tp);
958*4882a593Smuzhiyun if (ioffset != 0xffff)
959*4882a593Smuzhiyun phy_write_paged(phydev, 0x0bcf, 0x16, ioffset);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Modify rlen (TX LPF corner frequency) level */
962*4882a593Smuzhiyun data = phy_read_paged(phydev, 0x0bcd, 0x16);
963*4882a593Smuzhiyun data &= 0x000f;
964*4882a593Smuzhiyun rlen = 0;
965*4882a593Smuzhiyun if (data > 3)
966*4882a593Smuzhiyun rlen = data - 3;
967*4882a593Smuzhiyun data = rlen | (rlen << 4) | (rlen << 8) | (rlen << 12);
968*4882a593Smuzhiyun phy_write_paged(phydev, 0x0bcd, 0x17, data);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* disable phy pfm mode */
971*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a44, 0x11, BIT(7), 0);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun rtl8168g_disable_aldps(phydev);
974*4882a593Smuzhiyun rtl8168g_config_eee_phy(phydev);
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
rtl8168ep_1_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)977*4882a593Smuzhiyun static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp,
978*4882a593Smuzhiyun struct phy_device *phydev)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun /* Enable PHY auto speed down */
981*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun rtl8168g_phy_adjust_10m_aldps(phydev);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* Enable EEE auto-fallback function */
986*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0a4b, 0x11, 0, BIT(2));
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /* Enable UC LPF tune function */
989*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8012, 0x0000, 0x8000);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /* set rg_sel_sdm_rate */
992*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0c42, 0x11, BIT(13), BIT(14));
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun rtl8168g_disable_aldps(phydev);
995*4882a593Smuzhiyun rtl8168g_config_eee_phy(phydev);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
rtl8168ep_2_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)998*4882a593Smuzhiyun static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp,
999*4882a593Smuzhiyun struct phy_device *phydev)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun rtl8168g_phy_adjust_10m_aldps(phydev);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* Enable UC LPF tune function */
1004*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8012, 0x0000, 0x8000);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* Set rg_sel_sdm_rate */
1007*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0c42, 0x11, BIT(13), BIT(14));
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /* Channel estimation parameters */
1010*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80f3, 0xff00, 0x8b00);
1011*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80f0, 0xff00, 0x3a00);
1012*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80ef, 0xff00, 0x0500);
1013*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80f6, 0xff00, 0x6e00);
1014*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80ec, 0xff00, 0x6800);
1015*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80ed, 0xff00, 0x7c00);
1016*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80f2, 0xff00, 0xf400);
1017*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80f4, 0xff00, 0x8500);
1018*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8110, 0xff00, 0xa800);
1019*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x810f, 0xff00, 0x1d00);
1020*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8111, 0xff00, 0xf500);
1021*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8113, 0xff00, 0x6100);
1022*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8115, 0xff00, 0x9200);
1023*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x810e, 0xff00, 0x0400);
1024*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x810c, 0xff00, 0x7c00);
1025*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x810b, 0xff00, 0x5a00);
1026*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80d1, 0xff00, 0xff00);
1027*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80cd, 0xff00, 0x9e00);
1028*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80d3, 0xff00, 0x0e00);
1029*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80d5, 0xff00, 0xca00);
1030*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80d7, 0xff00, 0x8400);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* Force PWM-mode */
1033*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0bcd);
1034*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x5065);
1035*4882a593Smuzhiyun phy_write(phydev, 0x14, 0xd065);
1036*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0bc8);
1037*4882a593Smuzhiyun phy_write(phydev, 0x12, 0x00ed);
1038*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0bcd);
1039*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x1065);
1040*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x9065);
1041*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x1065);
1042*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun rtl8168g_disable_aldps(phydev);
1045*4882a593Smuzhiyun rtl8168g_config_eee_phy(phydev);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
rtl8117_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)1048*4882a593Smuzhiyun static void rtl8117_hw_phy_config(struct rtl8169_private *tp,
1049*4882a593Smuzhiyun struct phy_device *phydev)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun /* CHN EST parameters adjust - fnet */
1052*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x808e, 0xff00, 0x4800);
1053*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8090, 0xff00, 0xcc00);
1054*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8092, 0xff00, 0xb000);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8088, 0xff00, 0x6000);
1057*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x808b, 0x3f00, 0x0b00);
1058*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x808d, 0x1f00, 0x0600);
1059*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x808c, 0xff00, 0xb000);
1060*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80a0, 0xff00, 0x2800);
1061*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80a2, 0xff00, 0x5000);
1062*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x809b, 0xf800, 0xb000);
1063*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x809a, 0xff00, 0x4b00);
1064*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x809d, 0x3f00, 0x0800);
1065*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80a1, 0xff00, 0x7000);
1066*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x809f, 0x1f00, 0x0300);
1067*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x809e, 0xff00, 0x8800);
1068*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80b2, 0xff00, 0x2200);
1069*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80ad, 0xf800, 0x9800);
1070*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80af, 0x3f00, 0x0800);
1071*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80b3, 0xff00, 0x6f00);
1072*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80b1, 0x1f00, 0x0300);
1073*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80b0, 0xff00, 0x9300);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8011, 0x0000, 0x0800);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun rtl8168g_enable_gphy_10m(phydev);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8016, 0x0000, 0x0400);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun rtl8168g_disable_aldps(phydev);
1082*4882a593Smuzhiyun rtl8168h_config_eee_phy(phydev);
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
rtl8102e_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)1085*4882a593Smuzhiyun static void rtl8102e_hw_phy_config(struct rtl8169_private *tp,
1086*4882a593Smuzhiyun struct phy_device *phydev)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun static const struct phy_reg phy_reg_init[] = {
1089*4882a593Smuzhiyun { 0x1f, 0x0003 },
1090*4882a593Smuzhiyun { 0x08, 0x441d },
1091*4882a593Smuzhiyun { 0x01, 0x9100 },
1092*4882a593Smuzhiyun { 0x1f, 0x0000 }
1093*4882a593Smuzhiyun };
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun phy_set_bits(phydev, 0x11, BIT(12));
1096*4882a593Smuzhiyun phy_set_bits(phydev, 0x19, BIT(13));
1097*4882a593Smuzhiyun phy_set_bits(phydev, 0x10, BIT(15));
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun rtl_writephy_batch(phydev, phy_reg_init);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
rtl8401_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)1102*4882a593Smuzhiyun static void rtl8401_hw_phy_config(struct rtl8169_private *tp,
1103*4882a593Smuzhiyun struct phy_device *phydev)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun phy_set_bits(phydev, 0x11, BIT(12));
1106*4882a593Smuzhiyun phy_modify_paged(phydev, 0x0002, 0x0f, 0x0000, 0x0003);
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
rtl8105e_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)1109*4882a593Smuzhiyun static void rtl8105e_hw_phy_config(struct rtl8169_private *tp,
1110*4882a593Smuzhiyun struct phy_device *phydev)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun /* Disable ALDPS before ram code */
1113*4882a593Smuzhiyun phy_write(phydev, 0x18, 0x0310);
1114*4882a593Smuzhiyun msleep(100);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun r8169_apply_firmware(tp);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun phy_write_paged(phydev, 0x0005, 0x1a, 0x0000);
1119*4882a593Smuzhiyun phy_write_paged(phydev, 0x0004, 0x1c, 0x0000);
1120*4882a593Smuzhiyun phy_write_paged(phydev, 0x0001, 0x15, 0x7701);
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun
rtl8402_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)1123*4882a593Smuzhiyun static void rtl8402_hw_phy_config(struct rtl8169_private *tp,
1124*4882a593Smuzhiyun struct phy_device *phydev)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun /* Disable ALDPS before setting firmware */
1127*4882a593Smuzhiyun phy_write(phydev, 0x18, 0x0310);
1128*4882a593Smuzhiyun msleep(20);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun r8169_apply_firmware(tp);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /* EEE setting */
1133*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0004);
1134*4882a593Smuzhiyun phy_write(phydev, 0x10, 0x401f);
1135*4882a593Smuzhiyun phy_write(phydev, 0x19, 0x7030);
1136*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
rtl8106e_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)1139*4882a593Smuzhiyun static void rtl8106e_hw_phy_config(struct rtl8169_private *tp,
1140*4882a593Smuzhiyun struct phy_device *phydev)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun static const struct phy_reg phy_reg_init[] = {
1143*4882a593Smuzhiyun { 0x1f, 0x0004 },
1144*4882a593Smuzhiyun { 0x10, 0xc07f },
1145*4882a593Smuzhiyun { 0x19, 0x7030 },
1146*4882a593Smuzhiyun { 0x1f, 0x0000 }
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* Disable ALDPS before ram code */
1150*4882a593Smuzhiyun phy_write(phydev, 0x18, 0x0310);
1151*4882a593Smuzhiyun msleep(100);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun r8169_apply_firmware(tp);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun rtl_writephy_batch(phydev, phy_reg_init);
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
rtl8125_legacy_force_mode(struct phy_device * phydev)1158*4882a593Smuzhiyun static void rtl8125_legacy_force_mode(struct phy_device *phydev)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa5b, 0x12, BIT(15), 0);
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
rtl8125a_1_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)1163*4882a593Smuzhiyun static void rtl8125a_1_hw_phy_config(struct rtl8169_private *tp,
1164*4882a593Smuzhiyun struct phy_device *phydev)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad4, 0x10, 0x03ff, 0x0084);
1167*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad4, 0x17, 0x0000, 0x0010);
1168*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad1, 0x13, 0x03ff, 0x0006);
1169*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad3, 0x11, 0x003f, 0x0006);
1170*4882a593Smuzhiyun phy_modify_paged(phydev, 0xac0, 0x14, 0x0000, 0x1100);
1171*4882a593Smuzhiyun phy_modify_paged(phydev, 0xac8, 0x15, 0xf000, 0x7000);
1172*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad1, 0x14, 0x0000, 0x0400);
1173*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad1, 0x15, 0x0000, 0x03ff);
1174*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad1, 0x16, 0x0000, 0x03ff);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80ea, 0xff00, 0xc400);
1177*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80eb, 0x0700, 0x0300);
1178*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80f8, 0xff00, 0x1c00);
1179*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80f1, 0xff00, 0x3000);
1180*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80fe, 0xff00, 0xa500);
1181*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8102, 0xff00, 0x5000);
1182*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8105, 0xff00, 0x3300);
1183*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8100, 0xff00, 0x7000);
1184*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8104, 0xff00, 0xf000);
1185*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8106, 0xff00, 0x6500);
1186*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80dc, 0xff00, 0xed00);
1187*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80df, 0x0000, 0x0100);
1188*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80e1, 0x0100, 0x0000);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun phy_modify_paged(phydev, 0xbf0, 0x13, 0x003f, 0x0038);
1191*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x819f, 0xffff, 0xd0b6);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun phy_write_paged(phydev, 0xbc3, 0x12, 0x5555);
1194*4882a593Smuzhiyun phy_modify_paged(phydev, 0xbf0, 0x15, 0x0e00, 0x0a00);
1195*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa5c, 0x10, 0x0400, 0x0000);
1196*4882a593Smuzhiyun rtl8168g_enable_gphy_10m(phydev);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun rtl8125a_config_eee_phy(phydev);
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
rtl8125a_2_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)1201*4882a593Smuzhiyun static void rtl8125a_2_hw_phy_config(struct rtl8169_private *tp,
1202*4882a593Smuzhiyun struct phy_device *phydev)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun int i;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad4, 0x17, 0x0000, 0x0010);
1207*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad1, 0x13, 0x03ff, 0x03ff);
1208*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad3, 0x11, 0x003f, 0x0006);
1209*4882a593Smuzhiyun phy_modify_paged(phydev, 0xac0, 0x14, 0x1100, 0x0000);
1210*4882a593Smuzhiyun phy_modify_paged(phydev, 0xacc, 0x10, 0x0003, 0x0002);
1211*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad4, 0x10, 0x00e7, 0x0044);
1212*4882a593Smuzhiyun phy_modify_paged(phydev, 0xac1, 0x12, 0x0080, 0x0000);
1213*4882a593Smuzhiyun phy_modify_paged(phydev, 0xac8, 0x10, 0x0300, 0x0000);
1214*4882a593Smuzhiyun phy_modify_paged(phydev, 0xac5, 0x17, 0x0007, 0x0002);
1215*4882a593Smuzhiyun phy_write_paged(phydev, 0xad4, 0x16, 0x00a8);
1216*4882a593Smuzhiyun phy_write_paged(phydev, 0xac5, 0x16, 0x01ff);
1217*4882a593Smuzhiyun phy_modify_paged(phydev, 0xac8, 0x15, 0x00f0, 0x0030);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0b87);
1220*4882a593Smuzhiyun phy_write(phydev, 0x16, 0x80a2);
1221*4882a593Smuzhiyun phy_write(phydev, 0x17, 0x0153);
1222*4882a593Smuzhiyun phy_write(phydev, 0x16, 0x809c);
1223*4882a593Smuzhiyun phy_write(phydev, 0x17, 0x0153);
1224*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0a43);
1227*4882a593Smuzhiyun phy_write(phydev, 0x13, 0x81B3);
1228*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x0043);
1229*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x00A7);
1230*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x00D6);
1231*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x00EC);
1232*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x00F6);
1233*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x00FB);
1234*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x00FD);
1235*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x00FF);
1236*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x00BB);
1237*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x0058);
1238*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x0029);
1239*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x0013);
1240*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x0009);
1241*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x0004);
1242*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x0002);
1243*4882a593Smuzhiyun for (i = 0; i < 25; i++)
1244*4882a593Smuzhiyun phy_write(phydev, 0x14, 0x0000);
1245*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8257, 0xffff, 0x020F);
1248*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x80ea, 0xffff, 0x7843);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun r8169_apply_firmware(tp);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun phy_modify_paged(phydev, 0xd06, 0x14, 0x0000, 0x2000);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x81a2, 0x0000, 0x0100);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun phy_modify_paged(phydev, 0xb54, 0x16, 0xff00, 0xdb00);
1257*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa45, 0x12, 0x0001, 0x0000);
1258*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa5d, 0x12, 0x0000, 0x0020);
1259*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad4, 0x17, 0x0010, 0x0000);
1260*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa86, 0x15, 0x0001, 0x0000);
1261*4882a593Smuzhiyun rtl8168g_enable_gphy_10m(phydev);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun rtl8125a_config_eee_phy(phydev);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
rtl8125b_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev)1266*4882a593Smuzhiyun static void rtl8125b_hw_phy_config(struct rtl8169_private *tp,
1267*4882a593Smuzhiyun struct phy_device *phydev)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun r8169_apply_firmware(tp);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa44, 0x11, 0x0000, 0x0800);
1272*4882a593Smuzhiyun phy_modify_paged(phydev, 0xac4, 0x13, 0x00f0, 0x0090);
1273*4882a593Smuzhiyun phy_modify_paged(phydev, 0xad3, 0x10, 0x0003, 0x0001);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0b87);
1276*4882a593Smuzhiyun phy_write(phydev, 0x16, 0x80f5);
1277*4882a593Smuzhiyun phy_write(phydev, 0x17, 0x760e);
1278*4882a593Smuzhiyun phy_write(phydev, 0x16, 0x8107);
1279*4882a593Smuzhiyun phy_write(phydev, 0x17, 0x360e);
1280*4882a593Smuzhiyun phy_write(phydev, 0x16, 0x8551);
1281*4882a593Smuzhiyun phy_modify(phydev, 0x17, 0xff00, 0x0800);
1282*4882a593Smuzhiyun phy_write(phydev, 0x1f, 0x0000);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun phy_modify_paged(phydev, 0xbf0, 0x10, 0xe000, 0xa000);
1285*4882a593Smuzhiyun phy_modify_paged(phydev, 0xbf4, 0x13, 0x0f00, 0x0300);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8044, 0xffff, 0x2417);
1288*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x804a, 0xffff, 0x2417);
1289*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8050, 0xffff, 0x2417);
1290*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8056, 0xffff, 0x2417);
1291*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x805c, 0xffff, 0x2417);
1292*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8062, 0xffff, 0x2417);
1293*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8068, 0xffff, 0x2417);
1294*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x806e, 0xffff, 0x2417);
1295*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x8074, 0xffff, 0x2417);
1296*4882a593Smuzhiyun r8168g_phy_param(phydev, 0x807a, 0xffff, 0x2417);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun phy_modify_paged(phydev, 0xa4c, 0x15, 0x0000, 0x0040);
1299*4882a593Smuzhiyun phy_modify_paged(phydev, 0xbf8, 0x12, 0xe000, 0xa000);
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun rtl8125_legacy_force_mode(phydev);
1302*4882a593Smuzhiyun rtl8125b_config_eee_phy(phydev);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
r8169_hw_phy_config(struct rtl8169_private * tp,struct phy_device * phydev,enum mac_version ver)1305*4882a593Smuzhiyun void r8169_hw_phy_config(struct rtl8169_private *tp, struct phy_device *phydev,
1306*4882a593Smuzhiyun enum mac_version ver)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun static const rtl_phy_cfg_fct phy_configs[] = {
1309*4882a593Smuzhiyun /* PCI devices. */
1310*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
1311*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
1312*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
1313*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
1314*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
1315*4882a593Smuzhiyun /* PCI-E devices. */
1316*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
1317*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
1318*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
1319*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_10] = NULL,
1320*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
1321*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
1322*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_13] = NULL,
1323*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_14] = rtl8401_hw_phy_config,
1324*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_16] = NULL,
1325*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
1326*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
1327*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
1328*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
1329*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
1330*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_22] = rtl8168c_3_hw_phy_config,
1331*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
1332*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
1333*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
1334*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
1335*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
1336*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
1337*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
1338*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
1339*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_31] = NULL,
1340*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
1341*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
1342*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
1343*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
1344*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
1345*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
1346*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
1347*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
1348*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
1349*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_41] = NULL,
1350*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
1351*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
1352*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
1353*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
1354*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
1355*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
1356*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
1357*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
1358*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
1359*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
1360*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_52] = rtl8117_hw_phy_config,
1361*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_60] = rtl8125a_1_hw_phy_config,
1362*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_61] = rtl8125a_2_hw_phy_config,
1363*4882a593Smuzhiyun [RTL_GIGA_MAC_VER_63] = rtl8125b_hw_phy_config,
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun if (phy_configs[ver])
1367*4882a593Smuzhiyun phy_configs[ver](tp, phydev);
1368*4882a593Smuzhiyun }
1369