xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/realtek/r8169_main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6*4882a593Smuzhiyun  * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7*4882a593Smuzhiyun  * Copyright (c) a lot of people too. Please respect their work.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * See MAINTAINERS file for support contact information.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/netdevice.h>
15*4882a593Smuzhiyun #include <linux/etherdevice.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/ethtool.h>
19*4882a593Smuzhiyun #include <linux/phy.h>
20*4882a593Smuzhiyun #include <linux/if_vlan.h>
21*4882a593Smuzhiyun #include <linux/in.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/ip.h>
24*4882a593Smuzhiyun #include <linux/tcp.h>
25*4882a593Smuzhiyun #include <linux/interrupt.h>
26*4882a593Smuzhiyun #include <linux/dma-mapping.h>
27*4882a593Smuzhiyun #include <linux/pm_runtime.h>
28*4882a593Smuzhiyun #include <linux/bitfield.h>
29*4882a593Smuzhiyun #include <linux/prefetch.h>
30*4882a593Smuzhiyun #include <linux/ipv6.h>
31*4882a593Smuzhiyun #include <net/ip6_checksum.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "r8169.h"
34*4882a593Smuzhiyun #include "r8169_firmware.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define MODULENAME "r8169"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
39*4882a593Smuzhiyun #define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
40*4882a593Smuzhiyun #define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
41*4882a593Smuzhiyun #define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
42*4882a593Smuzhiyun #define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
43*4882a593Smuzhiyun #define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
44*4882a593Smuzhiyun #define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
45*4882a593Smuzhiyun #define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
46*4882a593Smuzhiyun #define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
47*4882a593Smuzhiyun #define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
48*4882a593Smuzhiyun #define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
49*4882a593Smuzhiyun #define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
50*4882a593Smuzhiyun #define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
51*4882a593Smuzhiyun #define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
52*4882a593Smuzhiyun #define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
53*4882a593Smuzhiyun #define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
54*4882a593Smuzhiyun #define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
55*4882a593Smuzhiyun #define FIRMWARE_8168FP_3	"rtl_nic/rtl8168fp-3.fw"
56*4882a593Smuzhiyun #define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
57*4882a593Smuzhiyun #define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
58*4882a593Smuzhiyun #define FIRMWARE_8125A_3	"rtl_nic/rtl8125a-3.fw"
59*4882a593Smuzhiyun #define FIRMWARE_8125B_2	"rtl_nic/rtl8125b-2.fw"
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
62*4882a593Smuzhiyun    The RTL chips use a 64 element hash table based on the Ethernet CRC. */
63*4882a593Smuzhiyun #define	MC_FILTER_LIMIT	32
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
66*4882a593Smuzhiyun #define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define R8169_REGS_SIZE		256
69*4882a593Smuzhiyun #define R8169_RX_BUF_SIZE	(SZ_16K - 1)
70*4882a593Smuzhiyun #define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
71*4882a593Smuzhiyun #define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
72*4882a593Smuzhiyun #define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
73*4882a593Smuzhiyun #define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define OCP_STD_PHY_BASE	0xa400
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define RTL_CFG_NO_GBIT	1
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* write/read MMIO register */
80*4882a593Smuzhiyun #define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
81*4882a593Smuzhiyun #define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
82*4882a593Smuzhiyun #define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
83*4882a593Smuzhiyun #define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
84*4882a593Smuzhiyun #define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
85*4882a593Smuzhiyun #define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define JUMBO_4K	(4 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
88*4882a593Smuzhiyun #define JUMBO_6K	(6 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
89*4882a593Smuzhiyun #define JUMBO_7K	(7 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
90*4882a593Smuzhiyun #define JUMBO_9K	(9 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct {
93*4882a593Smuzhiyun 	const char *name;
94*4882a593Smuzhiyun 	const char *fw_name;
95*4882a593Smuzhiyun } rtl_chip_infos[] = {
96*4882a593Smuzhiyun 	/* PCI devices. */
97*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_02] = {"RTL8169s"				},
98*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_03] = {"RTL8110s"				},
99*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb"			},
100*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc"			},
101*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc"			},
102*4882a593Smuzhiyun 	/* PCI-E devices. */
103*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_07] = {"RTL8102e"				},
104*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_08] = {"RTL8102e"				},
105*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e"			},
106*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_10] = {"RTL8101e"				},
107*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b"			},
108*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b"			},
109*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_13] = {"RTL8101e/RTL8100e"			},
110*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_14] = {"RTL8401"				},
111*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_16] = {"RTL8101e"				},
112*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b"			},
113*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp"			},
114*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c"			},
115*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c"			},
116*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c"			},
117*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c"			},
118*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp"			},
119*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp"			},
120*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d",	FIRMWARE_8168D_1},
121*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d",	FIRMWARE_8168D_2},
122*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp"			},
123*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp"			},
124*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_29] = {"RTL8105e",		FIRMWARE_8105E_1},
125*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_30] = {"RTL8105e",		FIRMWARE_8105E_1},
126*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp"			},
127*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e",	FIRMWARE_8168E_1},
128*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e",	FIRMWARE_8168E_2},
129*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl",	FIRMWARE_8168E_3},
130*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f",	FIRMWARE_8168F_1},
131*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f",	FIRMWARE_8168F_2},
132*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_37] = {"RTL8402",		FIRMWARE_8402_1 },
133*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_38] = {"RTL8411",		FIRMWARE_8411_1 },
134*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_39] = {"RTL8106e",		FIRMWARE_8106E_1},
135*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g",	FIRMWARE_8168G_2},
136*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g"			},
137*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu",	FIRMWARE_8168G_3},
138*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_43] = {"RTL8106eus",		FIRMWARE_8106E_2},
139*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_44] = {"RTL8411b",		FIRMWARE_8411_2 },
140*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h",	FIRMWARE_8168H_1},
141*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h",	FIRMWARE_8168H_2},
142*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_47] = {"RTL8107e",		FIRMWARE_8107E_1},
143*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_48] = {"RTL8107e",		FIRMWARE_8107E_2},
144*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep"			},
145*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep"			},
146*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep"			},
147*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_52] = {"RTL8168fp/RTL8117",  FIRMWARE_8168FP_3},
148*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_60] = {"RTL8125A"				},
149*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_61] = {"RTL8125A",		FIRMWARE_8125A_3},
150*4882a593Smuzhiyun 	/* reserve 62 for CFG_METHOD_4 in the vendor driver */
151*4882a593Smuzhiyun 	[RTL_GIGA_MAC_VER_63] = {"RTL8125B",		FIRMWARE_8125B_2},
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const struct pci_device_id rtl8169_pci_tbl[] = {
155*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x0000) },
156*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x2502) },
157*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x2600) },
158*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x8129) },
159*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x8136), RTL_CFG_NO_GBIT },
160*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x8161) },
161*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x8162) },
162*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x8167) },
163*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x8168) },
164*4882a593Smuzhiyun 	{ PCI_VDEVICE(NCUBE,	0x8168) },
165*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x8169) },
166*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_DLINK,	0x4300,
167*4882a593Smuzhiyun 		PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
168*4882a593Smuzhiyun 	{ PCI_VDEVICE(DLINK,	0x4300) },
169*4882a593Smuzhiyun 	{ PCI_VDEVICE(DLINK,	0x4302) },
170*4882a593Smuzhiyun 	{ PCI_VDEVICE(AT,	0xc107) },
171*4882a593Smuzhiyun 	{ PCI_VDEVICE(USR,	0x0116) },
172*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
173*4882a593Smuzhiyun 	{ 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
174*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x8125) },
175*4882a593Smuzhiyun 	{ PCI_VDEVICE(REALTEK,	0x3000) },
176*4882a593Smuzhiyun 	{}
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun enum rtl_registers {
182*4882a593Smuzhiyun 	MAC0		= 0,	/* Ethernet hardware address. */
183*4882a593Smuzhiyun 	MAC4		= 4,
184*4882a593Smuzhiyun 	MAR0		= 8,	/* Multicast filter. */
185*4882a593Smuzhiyun 	CounterAddrLow		= 0x10,
186*4882a593Smuzhiyun 	CounterAddrHigh		= 0x14,
187*4882a593Smuzhiyun 	TxDescStartAddrLow	= 0x20,
188*4882a593Smuzhiyun 	TxDescStartAddrHigh	= 0x24,
189*4882a593Smuzhiyun 	TxHDescStartAddrLow	= 0x28,
190*4882a593Smuzhiyun 	TxHDescStartAddrHigh	= 0x2c,
191*4882a593Smuzhiyun 	FLASH		= 0x30,
192*4882a593Smuzhiyun 	ERSR		= 0x36,
193*4882a593Smuzhiyun 	ChipCmd		= 0x37,
194*4882a593Smuzhiyun 	TxPoll		= 0x38,
195*4882a593Smuzhiyun 	IntrMask	= 0x3c,
196*4882a593Smuzhiyun 	IntrStatus	= 0x3e,
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	TxConfig	= 0x40,
199*4882a593Smuzhiyun #define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
200*4882a593Smuzhiyun #define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	RxConfig	= 0x44,
203*4882a593Smuzhiyun #define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
204*4882a593Smuzhiyun #define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
205*4882a593Smuzhiyun #define	RXCFG_FIFO_SHIFT		13
206*4882a593Smuzhiyun 					/* No threshold before first PCI xfer */
207*4882a593Smuzhiyun #define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
208*4882a593Smuzhiyun #define	RX_EARLY_OFF			(1 << 11)
209*4882a593Smuzhiyun #define	RXCFG_DMA_SHIFT			8
210*4882a593Smuzhiyun 					/* Unlimited maximum PCI burst. */
211*4882a593Smuzhiyun #define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	Cfg9346		= 0x50,
214*4882a593Smuzhiyun 	Config0		= 0x51,
215*4882a593Smuzhiyun 	Config1		= 0x52,
216*4882a593Smuzhiyun 	Config2		= 0x53,
217*4882a593Smuzhiyun #define PME_SIGNAL			(1 << 5)	/* 8168c and later */
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	Config3		= 0x54,
220*4882a593Smuzhiyun 	Config4		= 0x55,
221*4882a593Smuzhiyun 	Config5		= 0x56,
222*4882a593Smuzhiyun 	PHYAR		= 0x60,
223*4882a593Smuzhiyun 	PHYstatus	= 0x6c,
224*4882a593Smuzhiyun 	RxMaxSize	= 0xda,
225*4882a593Smuzhiyun 	CPlusCmd	= 0xe0,
226*4882a593Smuzhiyun 	IntrMitigate	= 0xe2,
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define RTL_COALESCE_TX_USECS	GENMASK(15, 12)
229*4882a593Smuzhiyun #define RTL_COALESCE_TX_FRAMES	GENMASK(11, 8)
230*4882a593Smuzhiyun #define RTL_COALESCE_RX_USECS	GENMASK(7, 4)
231*4882a593Smuzhiyun #define RTL_COALESCE_RX_FRAMES	GENMASK(3, 0)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define RTL_COALESCE_T_MAX	0x0fU
234*4882a593Smuzhiyun #define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_T_MAX * 4)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	RxDescAddrLow	= 0xe4,
237*4882a593Smuzhiyun 	RxDescAddrHigh	= 0xe8,
238*4882a593Smuzhiyun 	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define NoEarlyTx	0x3f	/* Max value : no early transmit. */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define TxPacketMax	(8064 >> 7)
245*4882a593Smuzhiyun #define EarlySize	0x27
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	FuncEvent	= 0xf0,
248*4882a593Smuzhiyun 	FuncEventMask	= 0xf4,
249*4882a593Smuzhiyun 	FuncPresetState	= 0xf8,
250*4882a593Smuzhiyun 	IBCR0           = 0xf8,
251*4882a593Smuzhiyun 	IBCR2           = 0xf9,
252*4882a593Smuzhiyun 	IBIMR0          = 0xfa,
253*4882a593Smuzhiyun 	IBISR0          = 0xfb,
254*4882a593Smuzhiyun 	FuncForceEvent	= 0xfc,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun enum rtl8168_8101_registers {
258*4882a593Smuzhiyun 	CSIDR			= 0x64,
259*4882a593Smuzhiyun 	CSIAR			= 0x68,
260*4882a593Smuzhiyun #define	CSIAR_FLAG			0x80000000
261*4882a593Smuzhiyun #define	CSIAR_WRITE_CMD			0x80000000
262*4882a593Smuzhiyun #define	CSIAR_BYTE_ENABLE		0x0000f000
263*4882a593Smuzhiyun #define	CSIAR_ADDR_MASK			0x00000fff
264*4882a593Smuzhiyun 	PMCH			= 0x6f,
265*4882a593Smuzhiyun 	EPHYAR			= 0x80,
266*4882a593Smuzhiyun #define	EPHYAR_FLAG			0x80000000
267*4882a593Smuzhiyun #define	EPHYAR_WRITE_CMD		0x80000000
268*4882a593Smuzhiyun #define	EPHYAR_REG_MASK			0x1f
269*4882a593Smuzhiyun #define	EPHYAR_REG_SHIFT		16
270*4882a593Smuzhiyun #define	EPHYAR_DATA_MASK		0xffff
271*4882a593Smuzhiyun 	DLLPR			= 0xd0,
272*4882a593Smuzhiyun #define	PFM_EN				(1 << 6)
273*4882a593Smuzhiyun #define	TX_10M_PS_EN			(1 << 7)
274*4882a593Smuzhiyun 	DBG_REG			= 0xd1,
275*4882a593Smuzhiyun #define	FIX_NAK_1			(1 << 4)
276*4882a593Smuzhiyun #define	FIX_NAK_2			(1 << 3)
277*4882a593Smuzhiyun 	TWSI			= 0xd2,
278*4882a593Smuzhiyun 	MCU			= 0xd3,
279*4882a593Smuzhiyun #define	NOW_IS_OOB			(1 << 7)
280*4882a593Smuzhiyun #define	TX_EMPTY			(1 << 5)
281*4882a593Smuzhiyun #define	RX_EMPTY			(1 << 4)
282*4882a593Smuzhiyun #define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
283*4882a593Smuzhiyun #define	EN_NDP				(1 << 3)
284*4882a593Smuzhiyun #define	EN_OOB_RESET			(1 << 2)
285*4882a593Smuzhiyun #define	LINK_LIST_RDY			(1 << 1)
286*4882a593Smuzhiyun 	EFUSEAR			= 0xdc,
287*4882a593Smuzhiyun #define	EFUSEAR_FLAG			0x80000000
288*4882a593Smuzhiyun #define	EFUSEAR_WRITE_CMD		0x80000000
289*4882a593Smuzhiyun #define	EFUSEAR_READ_CMD		0x00000000
290*4882a593Smuzhiyun #define	EFUSEAR_REG_MASK		0x03ff
291*4882a593Smuzhiyun #define	EFUSEAR_REG_SHIFT		8
292*4882a593Smuzhiyun #define	EFUSEAR_DATA_MASK		0xff
293*4882a593Smuzhiyun 	MISC_1			= 0xf2,
294*4882a593Smuzhiyun #define	PFM_D3COLD_EN			(1 << 6)
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun enum rtl8168_registers {
298*4882a593Smuzhiyun 	LED_FREQ		= 0x1a,
299*4882a593Smuzhiyun 	EEE_LED			= 0x1b,
300*4882a593Smuzhiyun 	ERIDR			= 0x70,
301*4882a593Smuzhiyun 	ERIAR			= 0x74,
302*4882a593Smuzhiyun #define ERIAR_FLAG			0x80000000
303*4882a593Smuzhiyun #define ERIAR_WRITE_CMD			0x80000000
304*4882a593Smuzhiyun #define ERIAR_READ_CMD			0x00000000
305*4882a593Smuzhiyun #define ERIAR_ADDR_BYTE_ALIGN		4
306*4882a593Smuzhiyun #define ERIAR_TYPE_SHIFT		16
307*4882a593Smuzhiyun #define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
308*4882a593Smuzhiyun #define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
309*4882a593Smuzhiyun #define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
310*4882a593Smuzhiyun #define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
311*4882a593Smuzhiyun #define ERIAR_MASK_SHIFT		12
312*4882a593Smuzhiyun #define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
313*4882a593Smuzhiyun #define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
314*4882a593Smuzhiyun #define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
315*4882a593Smuzhiyun #define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
316*4882a593Smuzhiyun #define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
317*4882a593Smuzhiyun 	EPHY_RXER_NUM		= 0x7c,
318*4882a593Smuzhiyun 	OCPDR			= 0xb0,	/* OCP GPHY access */
319*4882a593Smuzhiyun #define OCPDR_WRITE_CMD			0x80000000
320*4882a593Smuzhiyun #define OCPDR_READ_CMD			0x00000000
321*4882a593Smuzhiyun #define OCPDR_REG_MASK			0x7f
322*4882a593Smuzhiyun #define OCPDR_GPHY_REG_SHIFT		16
323*4882a593Smuzhiyun #define OCPDR_DATA_MASK			0xffff
324*4882a593Smuzhiyun 	OCPAR			= 0xb4,
325*4882a593Smuzhiyun #define OCPAR_FLAG			0x80000000
326*4882a593Smuzhiyun #define OCPAR_GPHY_WRITE_CMD		0x8000f060
327*4882a593Smuzhiyun #define OCPAR_GPHY_READ_CMD		0x0000f060
328*4882a593Smuzhiyun 	GPHY_OCP		= 0xb8,
329*4882a593Smuzhiyun 	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
330*4882a593Smuzhiyun 	MISC			= 0xf0,	/* 8168e only. */
331*4882a593Smuzhiyun #define TXPLA_RST			(1 << 29)
332*4882a593Smuzhiyun #define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
333*4882a593Smuzhiyun #define PWM_EN				(1 << 22)
334*4882a593Smuzhiyun #define RXDV_GATED_EN			(1 << 19)
335*4882a593Smuzhiyun #define EARLY_TALLY_EN			(1 << 16)
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun enum rtl8125_registers {
339*4882a593Smuzhiyun 	IntrMask_8125		= 0x38,
340*4882a593Smuzhiyun 	IntrStatus_8125		= 0x3c,
341*4882a593Smuzhiyun 	TxPoll_8125		= 0x90,
342*4882a593Smuzhiyun 	MAC0_BKP		= 0x19e0,
343*4882a593Smuzhiyun 	EEE_TXIDLE_TIMER_8125	= 0x6048,
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun #define RX_VLAN_INNER_8125	BIT(22)
347*4882a593Smuzhiyun #define RX_VLAN_OUTER_8125	BIT(23)
348*4882a593Smuzhiyun #define RX_VLAN_8125		(RX_VLAN_INNER_8125 | RX_VLAN_OUTER_8125)
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun #define RX_FETCH_DFLT_8125	(8 << 27)
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun enum rtl_register_content {
353*4882a593Smuzhiyun 	/* InterruptStatusBits */
354*4882a593Smuzhiyun 	SYSErr		= 0x8000,
355*4882a593Smuzhiyun 	PCSTimeout	= 0x4000,
356*4882a593Smuzhiyun 	SWInt		= 0x0100,
357*4882a593Smuzhiyun 	TxDescUnavail	= 0x0080,
358*4882a593Smuzhiyun 	RxFIFOOver	= 0x0040,
359*4882a593Smuzhiyun 	LinkChg		= 0x0020,
360*4882a593Smuzhiyun 	RxOverflow	= 0x0010,
361*4882a593Smuzhiyun 	TxErr		= 0x0008,
362*4882a593Smuzhiyun 	TxOK		= 0x0004,
363*4882a593Smuzhiyun 	RxErr		= 0x0002,
364*4882a593Smuzhiyun 	RxOK		= 0x0001,
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* RxStatusDesc */
367*4882a593Smuzhiyun 	RxRWT	= (1 << 22),
368*4882a593Smuzhiyun 	RxRES	= (1 << 21),
369*4882a593Smuzhiyun 	RxRUNT	= (1 << 20),
370*4882a593Smuzhiyun 	RxCRC	= (1 << 19),
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* ChipCmdBits */
373*4882a593Smuzhiyun 	StopReq		= 0x80,
374*4882a593Smuzhiyun 	CmdReset	= 0x10,
375*4882a593Smuzhiyun 	CmdRxEnb	= 0x08,
376*4882a593Smuzhiyun 	CmdTxEnb	= 0x04,
377*4882a593Smuzhiyun 	RxBufEmpty	= 0x01,
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* TXPoll register p.5 */
380*4882a593Smuzhiyun 	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
381*4882a593Smuzhiyun 	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
382*4882a593Smuzhiyun 	FSWInt		= 0x01,		/* Forced software interrupt */
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/* Cfg9346Bits */
385*4882a593Smuzhiyun 	Cfg9346_Lock	= 0x00,
386*4882a593Smuzhiyun 	Cfg9346_Unlock	= 0xc0,
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* rx_mode_bits */
389*4882a593Smuzhiyun 	AcceptErr	= 0x20,
390*4882a593Smuzhiyun 	AcceptRunt	= 0x10,
391*4882a593Smuzhiyun #define RX_CONFIG_ACCEPT_ERR_MASK	0x30
392*4882a593Smuzhiyun 	AcceptBroadcast	= 0x08,
393*4882a593Smuzhiyun 	AcceptMulticast	= 0x04,
394*4882a593Smuzhiyun 	AcceptMyPhys	= 0x02,
395*4882a593Smuzhiyun 	AcceptAllPhys	= 0x01,
396*4882a593Smuzhiyun #define RX_CONFIG_ACCEPT_OK_MASK	0x0f
397*4882a593Smuzhiyun #define RX_CONFIG_ACCEPT_MASK		0x3f
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	/* TxConfigBits */
400*4882a593Smuzhiyun 	TxInterFrameGapShift = 24,
401*4882a593Smuzhiyun 	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* Config1 register p.24 */
404*4882a593Smuzhiyun 	LEDS1		= (1 << 7),
405*4882a593Smuzhiyun 	LEDS0		= (1 << 6),
406*4882a593Smuzhiyun 	Speed_down	= (1 << 4),
407*4882a593Smuzhiyun 	MEMMAP		= (1 << 3),
408*4882a593Smuzhiyun 	IOMAP		= (1 << 2),
409*4882a593Smuzhiyun 	VPD		= (1 << 1),
410*4882a593Smuzhiyun 	PMEnable	= (1 << 0),	/* Power Management Enable */
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	/* Config2 register p. 25 */
413*4882a593Smuzhiyun 	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
414*4882a593Smuzhiyun 	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
415*4882a593Smuzhiyun 	PCI_Clock_66MHz = 0x01,
416*4882a593Smuzhiyun 	PCI_Clock_33MHz = 0x00,
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* Config3 register p.25 */
419*4882a593Smuzhiyun 	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
420*4882a593Smuzhiyun 	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
421*4882a593Smuzhiyun 	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
422*4882a593Smuzhiyun 	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
423*4882a593Smuzhiyun 	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/* Config4 register */
426*4882a593Smuzhiyun 	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* Config5 register p.27 */
429*4882a593Smuzhiyun 	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
430*4882a593Smuzhiyun 	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
431*4882a593Smuzhiyun 	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
432*4882a593Smuzhiyun 	Spi_en		= (1 << 3),
433*4882a593Smuzhiyun 	LanWake		= (1 << 1),	/* LanWake enable/disable */
434*4882a593Smuzhiyun 	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
435*4882a593Smuzhiyun 	ASPM_en		= (1 << 0),	/* ASPM enable */
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* CPlusCmd p.31 */
438*4882a593Smuzhiyun 	EnableBist	= (1 << 15),	// 8168 8101
439*4882a593Smuzhiyun 	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
440*4882a593Smuzhiyun 	EnAnaPLL	= (1 << 14),	// 8169
441*4882a593Smuzhiyun 	Normal_mode	= (1 << 13),	// unused
442*4882a593Smuzhiyun 	Force_half_dup	= (1 << 12),	// 8168 8101
443*4882a593Smuzhiyun 	Force_rxflow_en	= (1 << 11),	// 8168 8101
444*4882a593Smuzhiyun 	Force_txflow_en	= (1 << 10),	// 8168 8101
445*4882a593Smuzhiyun 	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
446*4882a593Smuzhiyun 	ASF		= (1 << 8),	// 8168 8101
447*4882a593Smuzhiyun 	PktCntrDisable	= (1 << 7),	// 8168 8101
448*4882a593Smuzhiyun 	Mac_dbgo_sel	= 0x001c,	// 8168
449*4882a593Smuzhiyun 	RxVlan		= (1 << 6),
450*4882a593Smuzhiyun 	RxChkSum	= (1 << 5),
451*4882a593Smuzhiyun 	PCIDAC		= (1 << 4),
452*4882a593Smuzhiyun 	PCIMulRW	= (1 << 3),
453*4882a593Smuzhiyun #define INTT_MASK	GENMASK(1, 0)
454*4882a593Smuzhiyun #define CPCMD_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/* rtl8169_PHYstatus */
457*4882a593Smuzhiyun 	TBI_Enable	= 0x80,
458*4882a593Smuzhiyun 	TxFlowCtrl	= 0x40,
459*4882a593Smuzhiyun 	RxFlowCtrl	= 0x20,
460*4882a593Smuzhiyun 	_1000bpsF	= 0x10,
461*4882a593Smuzhiyun 	_100bps		= 0x08,
462*4882a593Smuzhiyun 	_10bps		= 0x04,
463*4882a593Smuzhiyun 	LinkStatus	= 0x02,
464*4882a593Smuzhiyun 	FullDup		= 0x01,
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* ResetCounterCommand */
467*4882a593Smuzhiyun 	CounterReset	= 0x1,
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/* DumpCounterCommand */
470*4882a593Smuzhiyun 	CounterDump	= 0x8,
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* magic enable v2 */
473*4882a593Smuzhiyun 	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun enum rtl_desc_bit {
477*4882a593Smuzhiyun 	/* First doubleword. */
478*4882a593Smuzhiyun 	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
479*4882a593Smuzhiyun 	RingEnd		= (1 << 30), /* End of descriptor ring */
480*4882a593Smuzhiyun 	FirstFrag	= (1 << 29), /* First segment of a packet */
481*4882a593Smuzhiyun 	LastFrag	= (1 << 28), /* Final segment of a packet */
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun /* Generic case. */
485*4882a593Smuzhiyun enum rtl_tx_desc_bit {
486*4882a593Smuzhiyun 	/* First doubleword. */
487*4882a593Smuzhiyun 	TD_LSO		= (1 << 27),		/* Large Send Offload */
488*4882a593Smuzhiyun #define TD_MSS_MAX			0x07ffu	/* MSS value */
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/* Second doubleword. */
491*4882a593Smuzhiyun 	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /* 8169, 8168b and 810x except 8102e. */
495*4882a593Smuzhiyun enum rtl_tx_desc_bit_0 {
496*4882a593Smuzhiyun 	/* First doubleword. */
497*4882a593Smuzhiyun #define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
498*4882a593Smuzhiyun 	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
499*4882a593Smuzhiyun 	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
500*4882a593Smuzhiyun 	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /* 8102e, 8168c and beyond. */
504*4882a593Smuzhiyun enum rtl_tx_desc_bit_1 {
505*4882a593Smuzhiyun 	/* First doubleword. */
506*4882a593Smuzhiyun 	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
507*4882a593Smuzhiyun 	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
508*4882a593Smuzhiyun #define GTTCPHO_SHIFT			18
509*4882a593Smuzhiyun #define GTTCPHO_MAX			0x7f
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	/* Second doubleword. */
512*4882a593Smuzhiyun #define TCPHO_SHIFT			18
513*4882a593Smuzhiyun #define TCPHO_MAX			0x3ff
514*4882a593Smuzhiyun #define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
515*4882a593Smuzhiyun 	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
516*4882a593Smuzhiyun 	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
517*4882a593Smuzhiyun 	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
518*4882a593Smuzhiyun 	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun enum rtl_rx_desc_bit {
522*4882a593Smuzhiyun 	/* Rx private */
523*4882a593Smuzhiyun 	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
524*4882a593Smuzhiyun 	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun #define RxProtoUDP	(PID1)
527*4882a593Smuzhiyun #define RxProtoTCP	(PID0)
528*4882a593Smuzhiyun #define RxProtoIP	(PID1 | PID0)
529*4882a593Smuzhiyun #define RxProtoMask	RxProtoIP
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	IPFail		= (1 << 16), /* IP checksum failed */
532*4882a593Smuzhiyun 	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
533*4882a593Smuzhiyun 	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
534*4882a593Smuzhiyun 	RxVlanTag	= (1 << 16), /* VLAN tag available */
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun #define RTL_GSO_MAX_SIZE_V1	32000
538*4882a593Smuzhiyun #define RTL_GSO_MAX_SEGS_V1	24
539*4882a593Smuzhiyun #define RTL_GSO_MAX_SIZE_V2	64000
540*4882a593Smuzhiyun #define RTL_GSO_MAX_SEGS_V2	64
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun struct TxDesc {
543*4882a593Smuzhiyun 	__le32 opts1;
544*4882a593Smuzhiyun 	__le32 opts2;
545*4882a593Smuzhiyun 	__le64 addr;
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun struct RxDesc {
549*4882a593Smuzhiyun 	__le32 opts1;
550*4882a593Smuzhiyun 	__le32 opts2;
551*4882a593Smuzhiyun 	__le64 addr;
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun struct ring_info {
555*4882a593Smuzhiyun 	struct sk_buff	*skb;
556*4882a593Smuzhiyun 	u32		len;
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun struct rtl8169_counters {
560*4882a593Smuzhiyun 	__le64	tx_packets;
561*4882a593Smuzhiyun 	__le64	rx_packets;
562*4882a593Smuzhiyun 	__le64	tx_errors;
563*4882a593Smuzhiyun 	__le32	rx_errors;
564*4882a593Smuzhiyun 	__le16	rx_missed;
565*4882a593Smuzhiyun 	__le16	align_errors;
566*4882a593Smuzhiyun 	__le32	tx_one_collision;
567*4882a593Smuzhiyun 	__le32	tx_multi_collision;
568*4882a593Smuzhiyun 	__le64	rx_unicast;
569*4882a593Smuzhiyun 	__le64	rx_broadcast;
570*4882a593Smuzhiyun 	__le32	rx_multicast;
571*4882a593Smuzhiyun 	__le16	tx_aborted;
572*4882a593Smuzhiyun 	__le16	tx_underun;
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun struct rtl8169_tc_offsets {
576*4882a593Smuzhiyun 	bool	inited;
577*4882a593Smuzhiyun 	__le64	tx_errors;
578*4882a593Smuzhiyun 	__le32	tx_multi_collision;
579*4882a593Smuzhiyun 	__le16	tx_aborted;
580*4882a593Smuzhiyun 	__le16	rx_missed;
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun enum rtl_flag {
584*4882a593Smuzhiyun 	RTL_FLAG_TASK_ENABLED = 0,
585*4882a593Smuzhiyun 	RTL_FLAG_TASK_RESET_PENDING,
586*4882a593Smuzhiyun 	RTL_FLAG_MAX
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun struct rtl8169_stats {
590*4882a593Smuzhiyun 	u64			packets;
591*4882a593Smuzhiyun 	u64			bytes;
592*4882a593Smuzhiyun 	struct u64_stats_sync	syncp;
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun struct rtl8169_private {
596*4882a593Smuzhiyun 	void __iomem *mmio_addr;	/* memory map physical address */
597*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
598*4882a593Smuzhiyun 	struct net_device *dev;
599*4882a593Smuzhiyun 	struct phy_device *phydev;
600*4882a593Smuzhiyun 	struct napi_struct napi;
601*4882a593Smuzhiyun 	enum mac_version mac_version;
602*4882a593Smuzhiyun 	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
603*4882a593Smuzhiyun 	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
604*4882a593Smuzhiyun 	u32 dirty_tx;
605*4882a593Smuzhiyun 	struct rtl8169_stats rx_stats;
606*4882a593Smuzhiyun 	struct rtl8169_stats tx_stats;
607*4882a593Smuzhiyun 	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
608*4882a593Smuzhiyun 	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
609*4882a593Smuzhiyun 	dma_addr_t TxPhyAddr;
610*4882a593Smuzhiyun 	dma_addr_t RxPhyAddr;
611*4882a593Smuzhiyun 	struct page *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
612*4882a593Smuzhiyun 	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
613*4882a593Smuzhiyun 	u16 cp_cmd;
614*4882a593Smuzhiyun 	u32 irq_mask;
615*4882a593Smuzhiyun 	struct clk *clk;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	struct {
618*4882a593Smuzhiyun 		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
619*4882a593Smuzhiyun 		struct work_struct work;
620*4882a593Smuzhiyun 	} wk;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	unsigned supports_gmii:1;
623*4882a593Smuzhiyun 	unsigned aspm_manageable:1;
624*4882a593Smuzhiyun 	dma_addr_t counters_phys_addr;
625*4882a593Smuzhiyun 	struct rtl8169_counters *counters;
626*4882a593Smuzhiyun 	struct rtl8169_tc_offsets tc_offset;
627*4882a593Smuzhiyun 	u32 saved_wolopts;
628*4882a593Smuzhiyun 	int eee_adv;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	const char *fw_name;
631*4882a593Smuzhiyun 	struct rtl_fw *rtl_fw;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	u32 ocp_base;
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
639*4882a593Smuzhiyun MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
640*4882a593Smuzhiyun MODULE_SOFTDEP("pre: realtek");
641*4882a593Smuzhiyun MODULE_LICENSE("GPL");
642*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168D_1);
643*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168D_2);
644*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168E_1);
645*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168E_2);
646*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168E_3);
647*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8105E_1);
648*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168F_1);
649*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168F_2);
650*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8402_1);
651*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8411_1);
652*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8411_2);
653*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8106E_1);
654*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8106E_2);
655*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168G_2);
656*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168G_3);
657*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168H_1);
658*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168H_2);
659*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8168FP_3);
660*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8107E_1);
661*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8107E_2);
662*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8125A_3);
663*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_8125B_2);
664*4882a593Smuzhiyun 
tp_to_dev(struct rtl8169_private * tp)665*4882a593Smuzhiyun static inline struct device *tp_to_dev(struct rtl8169_private *tp)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	return &tp->pci_dev->dev;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
rtl_lock_config_regs(struct rtl8169_private * tp)670*4882a593Smuzhiyun static void rtl_lock_config_regs(struct rtl8169_private *tp)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
rtl_unlock_config_regs(struct rtl8169_private * tp)675*4882a593Smuzhiyun static void rtl_unlock_config_regs(struct rtl8169_private *tp)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
rtl_pci_commit(struct rtl8169_private * tp)680*4882a593Smuzhiyun static void rtl_pci_commit(struct rtl8169_private *tp)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun 	/* Read an arbitrary register to commit a preceding PCI write */
683*4882a593Smuzhiyun 	RTL_R8(tp, ChipCmd);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
rtl_is_8125(struct rtl8169_private * tp)686*4882a593Smuzhiyun static bool rtl_is_8125(struct rtl8169_private *tp)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	return tp->mac_version >= RTL_GIGA_MAC_VER_60;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
rtl_is_8168evl_up(struct rtl8169_private * tp)691*4882a593Smuzhiyun static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
694*4882a593Smuzhiyun 	       tp->mac_version != RTL_GIGA_MAC_VER_39 &&
695*4882a593Smuzhiyun 	       tp->mac_version <= RTL_GIGA_MAC_VER_52;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
rtl_supports_eee(struct rtl8169_private * tp)698*4882a593Smuzhiyun static bool rtl_supports_eee(struct rtl8169_private *tp)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
701*4882a593Smuzhiyun 	       tp->mac_version != RTL_GIGA_MAC_VER_37 &&
702*4882a593Smuzhiyun 	       tp->mac_version != RTL_GIGA_MAC_VER_39;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
rtl_get_priv_stats(struct rtl8169_stats * stats,u64 * pkts,u64 * bytes)705*4882a593Smuzhiyun static void rtl_get_priv_stats(struct rtl8169_stats *stats,
706*4882a593Smuzhiyun 			       u64 *pkts, u64 *bytes)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	unsigned int start;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	do {
711*4882a593Smuzhiyun 		start = u64_stats_fetch_begin_irq(&stats->syncp);
712*4882a593Smuzhiyun 		*pkts = stats->packets;
713*4882a593Smuzhiyun 		*bytes = stats->bytes;
714*4882a593Smuzhiyun 	} while (u64_stats_fetch_retry_irq(&stats->syncp, start));
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
rtl_inc_priv_stats(struct rtl8169_stats * stats,u64 pkts,u64 bytes)717*4882a593Smuzhiyun static void rtl_inc_priv_stats(struct rtl8169_stats *stats,
718*4882a593Smuzhiyun 			       u64 pkts, u64 bytes)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	u64_stats_update_begin(&stats->syncp);
721*4882a593Smuzhiyun 	stats->packets += pkts;
722*4882a593Smuzhiyun 	stats->bytes += bytes;
723*4882a593Smuzhiyun 	u64_stats_update_end(&stats->syncp);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
rtl_read_mac_from_reg(struct rtl8169_private * tp,u8 * mac,int reg)726*4882a593Smuzhiyun static void rtl_read_mac_from_reg(struct rtl8169_private *tp, u8 *mac, int reg)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	int i;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	for (i = 0; i < ETH_ALEN; i++)
731*4882a593Smuzhiyun 		mac[i] = RTL_R8(tp, reg + i);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun struct rtl_cond {
735*4882a593Smuzhiyun 	bool (*check)(struct rtl8169_private *);
736*4882a593Smuzhiyun 	const char *msg;
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun 
rtl_loop_wait(struct rtl8169_private * tp,const struct rtl_cond * c,unsigned long usecs,int n,bool high)739*4882a593Smuzhiyun static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
740*4882a593Smuzhiyun 			  unsigned long usecs, int n, bool high)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	int i;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
745*4882a593Smuzhiyun 		if (c->check(tp) == high)
746*4882a593Smuzhiyun 			return true;
747*4882a593Smuzhiyun 		fsleep(usecs);
748*4882a593Smuzhiyun 	}
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	if (net_ratelimit())
751*4882a593Smuzhiyun 		netdev_err(tp->dev, "%s == %d (loop: %d, delay: %lu).\n",
752*4882a593Smuzhiyun 			   c->msg, !high, n, usecs);
753*4882a593Smuzhiyun 	return false;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
rtl_loop_wait_high(struct rtl8169_private * tp,const struct rtl_cond * c,unsigned long d,int n)756*4882a593Smuzhiyun static bool rtl_loop_wait_high(struct rtl8169_private *tp,
757*4882a593Smuzhiyun 			       const struct rtl_cond *c,
758*4882a593Smuzhiyun 			       unsigned long d, int n)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	return rtl_loop_wait(tp, c, d, n, true);
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
rtl_loop_wait_low(struct rtl8169_private * tp,const struct rtl_cond * c,unsigned long d,int n)763*4882a593Smuzhiyun static bool rtl_loop_wait_low(struct rtl8169_private *tp,
764*4882a593Smuzhiyun 			      const struct rtl_cond *c,
765*4882a593Smuzhiyun 			      unsigned long d, int n)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	return rtl_loop_wait(tp, c, d, n, false);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun #define DECLARE_RTL_COND(name)				\
771*4882a593Smuzhiyun static bool name ## _check(struct rtl8169_private *);	\
772*4882a593Smuzhiyun 							\
773*4882a593Smuzhiyun static const struct rtl_cond name = {			\
774*4882a593Smuzhiyun 	.check	= name ## _check,			\
775*4882a593Smuzhiyun 	.msg	= #name					\
776*4882a593Smuzhiyun };							\
777*4882a593Smuzhiyun 							\
778*4882a593Smuzhiyun static bool name ## _check(struct rtl8169_private *tp)
779*4882a593Smuzhiyun 
rtl_ocp_reg_failure(struct rtl8169_private * tp,u32 reg)780*4882a593Smuzhiyun static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun 	if (reg & 0xffff0001) {
783*4882a593Smuzhiyun 		if (net_ratelimit())
784*4882a593Smuzhiyun 			netdev_err(tp->dev, "Invalid ocp reg %x!\n", reg);
785*4882a593Smuzhiyun 		return true;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 	return false;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_ocp_gphy_cond)790*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_ocp_gphy_cond)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
r8168_phy_ocp_write(struct rtl8169_private * tp,u32 reg,u32 data)795*4882a593Smuzhiyun static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	if (rtl_ocp_reg_failure(tp, reg))
798*4882a593Smuzhiyun 		return;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
r8168_phy_ocp_read(struct rtl8169_private * tp,u32 reg)805*4882a593Smuzhiyun static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	if (rtl_ocp_reg_failure(tp, reg))
808*4882a593Smuzhiyun 		return 0;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	RTL_W32(tp, GPHY_OCP, reg << 15);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	return rtl_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
813*4882a593Smuzhiyun 		(RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
r8168_mac_ocp_write(struct rtl8169_private * tp,u32 reg,u32 data)816*4882a593Smuzhiyun static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	if (rtl_ocp_reg_failure(tp, reg))
819*4882a593Smuzhiyun 		return;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun 
r8168_mac_ocp_read(struct rtl8169_private * tp,u32 reg)824*4882a593Smuzhiyun static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun 	if (rtl_ocp_reg_failure(tp, reg))
827*4882a593Smuzhiyun 		return 0;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	RTL_W32(tp, OCPDR, reg << 15);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	return RTL_R32(tp, OCPDR);
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun 
r8168_mac_ocp_modify(struct rtl8169_private * tp,u32 reg,u16 mask,u16 set)834*4882a593Smuzhiyun static void r8168_mac_ocp_modify(struct rtl8169_private *tp, u32 reg, u16 mask,
835*4882a593Smuzhiyun 				 u16 set)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	u16 data = r8168_mac_ocp_read(tp, reg);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, reg, (data & ~mask) | set);
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
r8168g_mdio_write(struct rtl8169_private * tp,int reg,int value)842*4882a593Smuzhiyun static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	if (reg == 0x1f) {
845*4882a593Smuzhiyun 		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
846*4882a593Smuzhiyun 		return;
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	if (tp->ocp_base != OCP_STD_PHY_BASE)
850*4882a593Smuzhiyun 		reg -= 0x10;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
r8168g_mdio_read(struct rtl8169_private * tp,int reg)855*4882a593Smuzhiyun static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	if (reg == 0x1f)
858*4882a593Smuzhiyun 		return tp->ocp_base == OCP_STD_PHY_BASE ? 0 : tp->ocp_base >> 4;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	if (tp->ocp_base != OCP_STD_PHY_BASE)
861*4882a593Smuzhiyun 		reg -= 0x10;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
mac_mcu_write(struct rtl8169_private * tp,int reg,int value)866*4882a593Smuzhiyun static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	if (reg == 0x1f) {
869*4882a593Smuzhiyun 		tp->ocp_base = value << 4;
870*4882a593Smuzhiyun 		return;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
mac_mcu_read(struct rtl8169_private * tp,int reg)876*4882a593Smuzhiyun static int mac_mcu_read(struct rtl8169_private *tp, int reg)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_phyar_cond)881*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_phyar_cond)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	return RTL_R32(tp, PHYAR) & 0x80000000;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
r8169_mdio_write(struct rtl8169_private * tp,int reg,int value)886*4882a593Smuzhiyun static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
891*4882a593Smuzhiyun 	/*
892*4882a593Smuzhiyun 	 * According to hardware specs a 20us delay is required after write
893*4882a593Smuzhiyun 	 * complete indication, but before sending next command.
894*4882a593Smuzhiyun 	 */
895*4882a593Smuzhiyun 	udelay(20);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
r8169_mdio_read(struct rtl8169_private * tp,int reg)898*4882a593Smuzhiyun static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	int value;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	value = rtl_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
905*4882a593Smuzhiyun 		RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	/*
908*4882a593Smuzhiyun 	 * According to hardware specs a 20us delay is required after read
909*4882a593Smuzhiyun 	 * complete indication, but before sending next command.
910*4882a593Smuzhiyun 	 */
911*4882a593Smuzhiyun 	udelay(20);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	return value;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_ocpar_cond)916*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_ocpar_cond)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun 
r8168dp_1_mdio_access(struct rtl8169_private * tp,int reg,u32 data)921*4882a593Smuzhiyun static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun 	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
924*4882a593Smuzhiyun 	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
925*4882a593Smuzhiyun 	RTL_W32(tp, EPHY_RXER_NUM, 0);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
r8168dp_1_mdio_write(struct rtl8169_private * tp,int reg,int value)930*4882a593Smuzhiyun static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun 	r8168dp_1_mdio_access(tp, reg,
933*4882a593Smuzhiyun 			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
r8168dp_1_mdio_read(struct rtl8169_private * tp,int reg)936*4882a593Smuzhiyun static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	mdelay(1);
941*4882a593Smuzhiyun 	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
942*4882a593Smuzhiyun 	RTL_W32(tp, EPHY_RXER_NUM, 0);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	return rtl_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
945*4882a593Smuzhiyun 		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun #define R8168DP_1_MDIO_ACCESS_BIT	0x00020000
949*4882a593Smuzhiyun 
r8168dp_2_mdio_start(struct rtl8169_private * tp)950*4882a593Smuzhiyun static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun 
r8168dp_2_mdio_stop(struct rtl8169_private * tp)955*4882a593Smuzhiyun static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
r8168dp_2_mdio_write(struct rtl8169_private * tp,int reg,int value)960*4882a593Smuzhiyun static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	r8168dp_2_mdio_start(tp);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	r8169_mdio_write(tp, reg, value);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	r8168dp_2_mdio_stop(tp);
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun 
r8168dp_2_mdio_read(struct rtl8169_private * tp,int reg)969*4882a593Smuzhiyun static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	int value;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	/* Work around issue with chip reporting wrong PHY ID */
974*4882a593Smuzhiyun 	if (reg == MII_PHYSID2)
975*4882a593Smuzhiyun 		return 0xc912;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	r8168dp_2_mdio_start(tp);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	value = r8169_mdio_read(tp, reg);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	r8168dp_2_mdio_stop(tp);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	return value;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
rtl_writephy(struct rtl8169_private * tp,int location,int val)986*4882a593Smuzhiyun static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	switch (tp->mac_version) {
989*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_27:
990*4882a593Smuzhiyun 		r8168dp_1_mdio_write(tp, location, val);
991*4882a593Smuzhiyun 		break;
992*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_28:
993*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_31:
994*4882a593Smuzhiyun 		r8168dp_2_mdio_write(tp, location, val);
995*4882a593Smuzhiyun 		break;
996*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_63:
997*4882a593Smuzhiyun 		r8168g_mdio_write(tp, location, val);
998*4882a593Smuzhiyun 		break;
999*4882a593Smuzhiyun 	default:
1000*4882a593Smuzhiyun 		r8169_mdio_write(tp, location, val);
1001*4882a593Smuzhiyun 		break;
1002*4882a593Smuzhiyun 	}
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
rtl_readphy(struct rtl8169_private * tp,int location)1005*4882a593Smuzhiyun static int rtl_readphy(struct rtl8169_private *tp, int location)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	switch (tp->mac_version) {
1008*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_27:
1009*4882a593Smuzhiyun 		return r8168dp_1_mdio_read(tp, location);
1010*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_28:
1011*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_31:
1012*4882a593Smuzhiyun 		return r8168dp_2_mdio_read(tp, location);
1013*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_63:
1014*4882a593Smuzhiyun 		return r8168g_mdio_read(tp, location);
1015*4882a593Smuzhiyun 	default:
1016*4882a593Smuzhiyun 		return r8169_mdio_read(tp, location);
1017*4882a593Smuzhiyun 	}
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_ephyar_cond)1020*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_ephyar_cond)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun 
rtl_ephy_write(struct rtl8169_private * tp,int reg_addr,int value)1025*4882a593Smuzhiyun static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1028*4882a593Smuzhiyun 		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	udelay(10);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
rtl_ephy_read(struct rtl8169_private * tp,int reg_addr)1035*4882a593Smuzhiyun static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	return rtl_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1040*4882a593Smuzhiyun 		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
r8168fp_adjust_ocp_cmd(struct rtl8169_private * tp,u32 * cmd,int type)1043*4882a593Smuzhiyun static void r8168fp_adjust_ocp_cmd(struct rtl8169_private *tp, u32 *cmd, int type)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	/* based on RTL8168FP_OOBMAC_BASE in vendor driver */
1046*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_52 && type == ERIAR_OOB)
1047*4882a593Smuzhiyun 		*cmd |= 0xf70 << 18;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_eriar_cond)1050*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_eriar_cond)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun 	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun 
_rtl_eri_write(struct rtl8169_private * tp,int addr,u32 mask,u32 val,int type)1055*4882a593Smuzhiyun static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1056*4882a593Smuzhiyun 			   u32 val, int type)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	u32 cmd = ERIAR_WRITE_CMD | type | mask | addr;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	BUG_ON((addr & 3) || (mask == 0));
1061*4882a593Smuzhiyun 	RTL_W32(tp, ERIDR, val);
1062*4882a593Smuzhiyun 	r8168fp_adjust_ocp_cmd(tp, &cmd, type);
1063*4882a593Smuzhiyun 	RTL_W32(tp, ERIAR, cmd);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun 
rtl_eri_write(struct rtl8169_private * tp,int addr,u32 mask,u32 val)1068*4882a593Smuzhiyun static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1069*4882a593Smuzhiyun 			  u32 val)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	_rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun 
_rtl_eri_read(struct rtl8169_private * tp,int addr,int type)1074*4882a593Smuzhiyun static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun 	u32 cmd = ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	r8168fp_adjust_ocp_cmd(tp, &cmd, type);
1079*4882a593Smuzhiyun 	RTL_W32(tp, ERIAR, cmd);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	return rtl_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1082*4882a593Smuzhiyun 		RTL_R32(tp, ERIDR) : ~0;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
rtl_eri_read(struct rtl8169_private * tp,int addr)1085*4882a593Smuzhiyun static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun 	return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun 
rtl_w0w1_eri(struct rtl8169_private * tp,int addr,u32 p,u32 m)1090*4882a593Smuzhiyun static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 p, u32 m)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun 	u32 val = rtl_eri_read(tp, addr);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	rtl_eri_write(tp, addr, ERIAR_MASK_1111, (val & ~m) | p);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
rtl_eri_set_bits(struct rtl8169_private * tp,int addr,u32 p)1097*4882a593Smuzhiyun static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 p)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	rtl_w0w1_eri(tp, addr, p, 0);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun 
rtl_eri_clear_bits(struct rtl8169_private * tp,int addr,u32 m)1102*4882a593Smuzhiyun static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 m)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun 	rtl_w0w1_eri(tp, addr, 0, m);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun 
r8168dp_ocp_read(struct rtl8169_private * tp,u16 reg)1107*4882a593Smuzhiyun static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u16 reg)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun 	RTL_W32(tp, OCPAR, 0x0fu << 12 | (reg & 0x0fff));
1110*4882a593Smuzhiyun 	return rtl_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1111*4882a593Smuzhiyun 		RTL_R32(tp, OCPDR) : ~0;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun 
r8168ep_ocp_read(struct rtl8169_private * tp,u16 reg)1114*4882a593Smuzhiyun static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u16 reg)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	return _rtl_eri_read(tp, reg, ERIAR_OOB);
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
r8168dp_ocp_write(struct rtl8169_private * tp,u8 mask,u16 reg,u32 data)1119*4882a593Smuzhiyun static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1120*4882a593Smuzhiyun 			      u32 data)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	RTL_W32(tp, OCPDR, data);
1123*4882a593Smuzhiyun 	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
1124*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
r8168ep_ocp_write(struct rtl8169_private * tp,u8 mask,u16 reg,u32 data)1127*4882a593Smuzhiyun static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1128*4882a593Smuzhiyun 			      u32 data)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	_rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1131*4882a593Smuzhiyun 		       data, ERIAR_OOB);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
r8168dp_oob_notify(struct rtl8169_private * tp,u8 cmd)1134*4882a593Smuzhiyun static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun #define OOB_CMD_RESET		0x00
1142*4882a593Smuzhiyun #define OOB_CMD_DRIVER_START	0x05
1143*4882a593Smuzhiyun #define OOB_CMD_DRIVER_STOP	0x06
1144*4882a593Smuzhiyun 
rtl8168_get_ocp_reg(struct rtl8169_private * tp)1145*4882a593Smuzhiyun static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_dp_ocp_read_cond)1150*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	u16 reg;
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	reg = rtl8168_get_ocp_reg(tp);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	return r8168dp_ocp_read(tp, reg) & 0x00000800;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)1159*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun 	return r8168ep_ocp_read(tp, 0x124) & 0x00000001;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_ocp_tx_cond)1164*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_ocp_tx_cond)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun 	return RTL_R8(tp, IBISR0) & 0x20;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun 
rtl8168ep_stop_cmac(struct rtl8169_private * tp)1169*4882a593Smuzhiyun static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun 	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1172*4882a593Smuzhiyun 	rtl_loop_wait_high(tp, &rtl_ocp_tx_cond, 50000, 2000);
1173*4882a593Smuzhiyun 	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1174*4882a593Smuzhiyun 	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
rtl8168dp_driver_start(struct rtl8169_private * tp)1177*4882a593Smuzhiyun static void rtl8168dp_driver_start(struct rtl8169_private *tp)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1180*4882a593Smuzhiyun 	rtl_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10000, 10);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
rtl8168ep_driver_start(struct rtl8169_private * tp)1183*4882a593Smuzhiyun static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun 	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1186*4882a593Smuzhiyun 	r8168ep_ocp_write(tp, 0x01, 0x30, r8168ep_ocp_read(tp, 0x30) | 0x01);
1187*4882a593Smuzhiyun 	rtl_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10000, 10);
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun 
rtl8168_driver_start(struct rtl8169_private * tp)1190*4882a593Smuzhiyun static void rtl8168_driver_start(struct rtl8169_private *tp)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun 	switch (tp->mac_version) {
1193*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_27:
1194*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_28:
1195*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_31:
1196*4882a593Smuzhiyun 		rtl8168dp_driver_start(tp);
1197*4882a593Smuzhiyun 		break;
1198*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
1199*4882a593Smuzhiyun 		rtl8168ep_driver_start(tp);
1200*4882a593Smuzhiyun 		break;
1201*4882a593Smuzhiyun 	default:
1202*4882a593Smuzhiyun 		BUG();
1203*4882a593Smuzhiyun 		break;
1204*4882a593Smuzhiyun 	}
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun 
rtl8168dp_driver_stop(struct rtl8169_private * tp)1207*4882a593Smuzhiyun static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun 	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1210*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10000, 10);
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun 
rtl8168ep_driver_stop(struct rtl8169_private * tp)1213*4882a593Smuzhiyun static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun 	rtl8168ep_stop_cmac(tp);
1216*4882a593Smuzhiyun 	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1217*4882a593Smuzhiyun 	r8168ep_ocp_write(tp, 0x01, 0x30, r8168ep_ocp_read(tp, 0x30) | 0x01);
1218*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10000, 10);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
rtl8168_driver_stop(struct rtl8169_private * tp)1221*4882a593Smuzhiyun static void rtl8168_driver_stop(struct rtl8169_private *tp)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	switch (tp->mac_version) {
1224*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_27:
1225*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_28:
1226*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_31:
1227*4882a593Smuzhiyun 		rtl8168dp_driver_stop(tp);
1228*4882a593Smuzhiyun 		break;
1229*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
1230*4882a593Smuzhiyun 		rtl8168ep_driver_stop(tp);
1231*4882a593Smuzhiyun 		break;
1232*4882a593Smuzhiyun 	default:
1233*4882a593Smuzhiyun 		BUG();
1234*4882a593Smuzhiyun 		break;
1235*4882a593Smuzhiyun 	}
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
r8168dp_check_dash(struct rtl8169_private * tp)1238*4882a593Smuzhiyun static bool r8168dp_check_dash(struct rtl8169_private *tp)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	u16 reg = rtl8168_get_ocp_reg(tp);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	return !!(r8168dp_ocp_read(tp, reg) & 0x00008000);
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun 
r8168ep_check_dash(struct rtl8169_private * tp)1245*4882a593Smuzhiyun static bool r8168ep_check_dash(struct rtl8169_private *tp)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun 	return r8168ep_ocp_read(tp, 0x128) & 0x00000001;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
r8168_check_dash(struct rtl8169_private * tp)1250*4882a593Smuzhiyun static bool r8168_check_dash(struct rtl8169_private *tp)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun 	switch (tp->mac_version) {
1253*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_27:
1254*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_28:
1255*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_31:
1256*4882a593Smuzhiyun 		return r8168dp_check_dash(tp);
1257*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
1258*4882a593Smuzhiyun 		return r8168ep_check_dash(tp);
1259*4882a593Smuzhiyun 	default:
1260*4882a593Smuzhiyun 		return false;
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun 
rtl_reset_packet_filter(struct rtl8169_private * tp)1264*4882a593Smuzhiyun static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun 	rtl_eri_clear_bits(tp, 0xdc, BIT(0));
1267*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0xdc, BIT(0));
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_efusear_cond)1270*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_efusear_cond)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun 	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun 
rtl8168d_efuse_read(struct rtl8169_private * tp,int reg_addr)1275*4882a593Smuzhiyun u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun 	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	return rtl_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1280*4882a593Smuzhiyun 		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun 
rtl_get_events(struct rtl8169_private * tp)1283*4882a593Smuzhiyun static u32 rtl_get_events(struct rtl8169_private *tp)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun 	if (rtl_is_8125(tp))
1286*4882a593Smuzhiyun 		return RTL_R32(tp, IntrStatus_8125);
1287*4882a593Smuzhiyun 	else
1288*4882a593Smuzhiyun 		return RTL_R16(tp, IntrStatus);
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun 
rtl_ack_events(struct rtl8169_private * tp,u32 bits)1291*4882a593Smuzhiyun static void rtl_ack_events(struct rtl8169_private *tp, u32 bits)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun 	if (rtl_is_8125(tp))
1294*4882a593Smuzhiyun 		RTL_W32(tp, IntrStatus_8125, bits);
1295*4882a593Smuzhiyun 	else
1296*4882a593Smuzhiyun 		RTL_W16(tp, IntrStatus, bits);
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun 
rtl_irq_disable(struct rtl8169_private * tp)1299*4882a593Smuzhiyun static void rtl_irq_disable(struct rtl8169_private *tp)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun 	if (rtl_is_8125(tp))
1302*4882a593Smuzhiyun 		RTL_W32(tp, IntrMask_8125, 0);
1303*4882a593Smuzhiyun 	else
1304*4882a593Smuzhiyun 		RTL_W16(tp, IntrMask, 0);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun 
rtl_irq_enable(struct rtl8169_private * tp)1307*4882a593Smuzhiyun static void rtl_irq_enable(struct rtl8169_private *tp)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun 	if (rtl_is_8125(tp))
1310*4882a593Smuzhiyun 		RTL_W32(tp, IntrMask_8125, tp->irq_mask);
1311*4882a593Smuzhiyun 	else
1312*4882a593Smuzhiyun 		RTL_W16(tp, IntrMask, tp->irq_mask);
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun 
rtl8169_irq_mask_and_ack(struct rtl8169_private * tp)1315*4882a593Smuzhiyun static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun 	rtl_irq_disable(tp);
1318*4882a593Smuzhiyun 	rtl_ack_events(tp, 0xffffffff);
1319*4882a593Smuzhiyun 	rtl_pci_commit(tp);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun 
rtl_link_chg_patch(struct rtl8169_private * tp)1322*4882a593Smuzhiyun static void rtl_link_chg_patch(struct rtl8169_private *tp)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun 	struct phy_device *phydev = tp->phydev;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1327*4882a593Smuzhiyun 	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1328*4882a593Smuzhiyun 		if (phydev->speed == SPEED_1000) {
1329*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1330*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1331*4882a593Smuzhiyun 		} else if (phydev->speed == SPEED_100) {
1332*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1333*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1334*4882a593Smuzhiyun 		} else {
1335*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1336*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
1337*4882a593Smuzhiyun 		}
1338*4882a593Smuzhiyun 		rtl_reset_packet_filter(tp);
1339*4882a593Smuzhiyun 	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1340*4882a593Smuzhiyun 		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1341*4882a593Smuzhiyun 		if (phydev->speed == SPEED_1000) {
1342*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1343*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1344*4882a593Smuzhiyun 		} else {
1345*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1346*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
1347*4882a593Smuzhiyun 		}
1348*4882a593Smuzhiyun 	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1349*4882a593Smuzhiyun 		if (phydev->speed == SPEED_10) {
1350*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1351*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
1352*4882a593Smuzhiyun 		} else {
1353*4882a593Smuzhiyun 			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
1354*4882a593Smuzhiyun 		}
1355*4882a593Smuzhiyun 	}
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1359*4882a593Smuzhiyun 
rtl8169_get_wol(struct net_device * dev,struct ethtool_wolinfo * wol)1360*4882a593Smuzhiyun static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	wol->supported = WAKE_ANY;
1365*4882a593Smuzhiyun 	wol->wolopts = tp->saved_wolopts;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun 
__rtl8169_set_wol(struct rtl8169_private * tp,u32 wolopts)1368*4882a593Smuzhiyun static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun 	static const struct {
1371*4882a593Smuzhiyun 		u32 opt;
1372*4882a593Smuzhiyun 		u16 reg;
1373*4882a593Smuzhiyun 		u8  mask;
1374*4882a593Smuzhiyun 	} cfg[] = {
1375*4882a593Smuzhiyun 		{ WAKE_PHY,   Config3, LinkUp },
1376*4882a593Smuzhiyun 		{ WAKE_UCAST, Config5, UWF },
1377*4882a593Smuzhiyun 		{ WAKE_BCAST, Config5, BWF },
1378*4882a593Smuzhiyun 		{ WAKE_MCAST, Config5, MWF },
1379*4882a593Smuzhiyun 		{ WAKE_ANY,   Config5, LanWake },
1380*4882a593Smuzhiyun 		{ WAKE_MAGIC, Config3, MagicPacket }
1381*4882a593Smuzhiyun 	};
1382*4882a593Smuzhiyun 	unsigned int i, tmp = ARRAY_SIZE(cfg);
1383*4882a593Smuzhiyun 	u8 options;
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	rtl_unlock_config_regs(tp);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	if (rtl_is_8168evl_up(tp)) {
1388*4882a593Smuzhiyun 		tmp--;
1389*4882a593Smuzhiyun 		if (wolopts & WAKE_MAGIC)
1390*4882a593Smuzhiyun 			rtl_eri_set_bits(tp, 0x0dc, MagicPacket_v2);
1391*4882a593Smuzhiyun 		else
1392*4882a593Smuzhiyun 			rtl_eri_clear_bits(tp, 0x0dc, MagicPacket_v2);
1393*4882a593Smuzhiyun 	} else if (rtl_is_8125(tp)) {
1394*4882a593Smuzhiyun 		tmp--;
1395*4882a593Smuzhiyun 		if (wolopts & WAKE_MAGIC)
1396*4882a593Smuzhiyun 			r8168_mac_ocp_modify(tp, 0xc0b6, 0, BIT(0));
1397*4882a593Smuzhiyun 		else
1398*4882a593Smuzhiyun 			r8168_mac_ocp_modify(tp, 0xc0b6, BIT(0), 0);
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	for (i = 0; i < tmp; i++) {
1402*4882a593Smuzhiyun 		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1403*4882a593Smuzhiyun 		if (wolopts & cfg[i].opt)
1404*4882a593Smuzhiyun 			options |= cfg[i].mask;
1405*4882a593Smuzhiyun 		RTL_W8(tp, cfg[i].reg, options);
1406*4882a593Smuzhiyun 	}
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	switch (tp->mac_version) {
1409*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
1410*4882a593Smuzhiyun 		options = RTL_R8(tp, Config1) & ~PMEnable;
1411*4882a593Smuzhiyun 		if (wolopts)
1412*4882a593Smuzhiyun 			options |= PMEnable;
1413*4882a593Smuzhiyun 		RTL_W8(tp, Config1, options);
1414*4882a593Smuzhiyun 		break;
1415*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_34:
1416*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_37:
1417*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_63:
1418*4882a593Smuzhiyun 		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1419*4882a593Smuzhiyun 		if (wolopts)
1420*4882a593Smuzhiyun 			options |= PME_SIGNAL;
1421*4882a593Smuzhiyun 		RTL_W8(tp, Config2, options);
1422*4882a593Smuzhiyun 		break;
1423*4882a593Smuzhiyun 	default:
1424*4882a593Smuzhiyun 		break;
1425*4882a593Smuzhiyun 	}
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	rtl_lock_config_regs(tp);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	device_set_wakeup_enable(tp_to_dev(tp), wolopts);
1430*4882a593Smuzhiyun 	tp->dev->wol_enabled = wolopts ? 1 : 0;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun 
rtl8169_set_wol(struct net_device * dev,struct ethtool_wolinfo * wol)1433*4882a593Smuzhiyun static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	if (wol->wolopts & ~WAKE_ANY)
1438*4882a593Smuzhiyun 		return -EINVAL;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	tp->saved_wolopts = wol->wolopts;
1441*4882a593Smuzhiyun 	__rtl8169_set_wol(tp, tp->saved_wolopts);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	return 0;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun 
rtl8169_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1446*4882a593Smuzhiyun static void rtl8169_get_drvinfo(struct net_device *dev,
1447*4882a593Smuzhiyun 				struct ethtool_drvinfo *info)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1450*4882a593Smuzhiyun 	struct rtl_fw *rtl_fw = tp->rtl_fw;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1453*4882a593Smuzhiyun 	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1454*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1455*4882a593Smuzhiyun 	if (rtl_fw)
1456*4882a593Smuzhiyun 		strlcpy(info->fw_version, rtl_fw->version,
1457*4882a593Smuzhiyun 			sizeof(info->fw_version));
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun 
rtl8169_get_regs_len(struct net_device * dev)1460*4882a593Smuzhiyun static int rtl8169_get_regs_len(struct net_device *dev)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun 	return R8169_REGS_SIZE;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun 
rtl8169_fix_features(struct net_device * dev,netdev_features_t features)1465*4882a593Smuzhiyun static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1466*4882a593Smuzhiyun 	netdev_features_t features)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	if (dev->mtu > TD_MSS_MAX)
1471*4882a593Smuzhiyun 		features &= ~NETIF_F_ALL_TSO;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	if (dev->mtu > ETH_DATA_LEN &&
1474*4882a593Smuzhiyun 	    tp->mac_version > RTL_GIGA_MAC_VER_06)
1475*4882a593Smuzhiyun 		features &= ~(NETIF_F_CSUM_MASK | NETIF_F_ALL_TSO);
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	return features;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun 
rtl_set_rx_config_features(struct rtl8169_private * tp,netdev_features_t features)1480*4882a593Smuzhiyun static void rtl_set_rx_config_features(struct rtl8169_private *tp,
1481*4882a593Smuzhiyun 				       netdev_features_t features)
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun 	u32 rx_config = RTL_R32(tp, RxConfig);
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	if (features & NETIF_F_RXALL)
1486*4882a593Smuzhiyun 		rx_config |= RX_CONFIG_ACCEPT_ERR_MASK;
1487*4882a593Smuzhiyun 	else
1488*4882a593Smuzhiyun 		rx_config &= ~RX_CONFIG_ACCEPT_ERR_MASK;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	if (rtl_is_8125(tp)) {
1491*4882a593Smuzhiyun 		if (features & NETIF_F_HW_VLAN_CTAG_RX)
1492*4882a593Smuzhiyun 			rx_config |= RX_VLAN_8125;
1493*4882a593Smuzhiyun 		else
1494*4882a593Smuzhiyun 			rx_config &= ~RX_VLAN_8125;
1495*4882a593Smuzhiyun 	}
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	RTL_W32(tp, RxConfig, rx_config);
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun 
rtl8169_set_features(struct net_device * dev,netdev_features_t features)1500*4882a593Smuzhiyun static int rtl8169_set_features(struct net_device *dev,
1501*4882a593Smuzhiyun 				netdev_features_t features)
1502*4882a593Smuzhiyun {
1503*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	rtl_set_rx_config_features(tp, features);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	if (features & NETIF_F_RXCSUM)
1508*4882a593Smuzhiyun 		tp->cp_cmd |= RxChkSum;
1509*4882a593Smuzhiyun 	else
1510*4882a593Smuzhiyun 		tp->cp_cmd &= ~RxChkSum;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	if (!rtl_is_8125(tp)) {
1513*4882a593Smuzhiyun 		if (features & NETIF_F_HW_VLAN_CTAG_RX)
1514*4882a593Smuzhiyun 			tp->cp_cmd |= RxVlan;
1515*4882a593Smuzhiyun 		else
1516*4882a593Smuzhiyun 			tp->cp_cmd &= ~RxVlan;
1517*4882a593Smuzhiyun 	}
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1520*4882a593Smuzhiyun 	rtl_pci_commit(tp);
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	return 0;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun 
rtl8169_tx_vlan_tag(struct sk_buff * skb)1525*4882a593Smuzhiyun static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun 	return (skb_vlan_tag_present(skb)) ?
1528*4882a593Smuzhiyun 		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun 
rtl8169_rx_vlan_tag(struct RxDesc * desc,struct sk_buff * skb)1531*4882a593Smuzhiyun static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun 	u32 opts2 = le32_to_cpu(desc->opts2);
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	if (opts2 & RxVlanTag)
1536*4882a593Smuzhiyun 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun 
rtl8169_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * p)1539*4882a593Smuzhiyun static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1540*4882a593Smuzhiyun 			     void *p)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1543*4882a593Smuzhiyun 	u32 __iomem *data = tp->mmio_addr;
1544*4882a593Smuzhiyun 	u32 *dw = p;
1545*4882a593Smuzhiyun 	int i;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	for (i = 0; i < R8169_REGS_SIZE; i += 4)
1548*4882a593Smuzhiyun 		memcpy_fromio(dw++, data++, 4);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1552*4882a593Smuzhiyun 	"tx_packets",
1553*4882a593Smuzhiyun 	"rx_packets",
1554*4882a593Smuzhiyun 	"tx_errors",
1555*4882a593Smuzhiyun 	"rx_errors",
1556*4882a593Smuzhiyun 	"rx_missed",
1557*4882a593Smuzhiyun 	"align_errors",
1558*4882a593Smuzhiyun 	"tx_single_collisions",
1559*4882a593Smuzhiyun 	"tx_multi_collisions",
1560*4882a593Smuzhiyun 	"unicast",
1561*4882a593Smuzhiyun 	"broadcast",
1562*4882a593Smuzhiyun 	"multicast",
1563*4882a593Smuzhiyun 	"tx_aborted",
1564*4882a593Smuzhiyun 	"tx_underrun",
1565*4882a593Smuzhiyun };
1566*4882a593Smuzhiyun 
rtl8169_get_sset_count(struct net_device * dev,int sset)1567*4882a593Smuzhiyun static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1568*4882a593Smuzhiyun {
1569*4882a593Smuzhiyun 	switch (sset) {
1570*4882a593Smuzhiyun 	case ETH_SS_STATS:
1571*4882a593Smuzhiyun 		return ARRAY_SIZE(rtl8169_gstrings);
1572*4882a593Smuzhiyun 	default:
1573*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1574*4882a593Smuzhiyun 	}
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_counters_cond)1577*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_counters_cond)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun 	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun 
rtl8169_do_counters(struct rtl8169_private * tp,u32 counter_cmd)1582*4882a593Smuzhiyun static void rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun 	dma_addr_t paddr = tp->counters_phys_addr;
1585*4882a593Smuzhiyun 	u32 cmd;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1588*4882a593Smuzhiyun 	rtl_pci_commit(tp);
1589*4882a593Smuzhiyun 	cmd = (u64)paddr & DMA_BIT_MASK(32);
1590*4882a593Smuzhiyun 	RTL_W32(tp, CounterAddrLow, cmd);
1591*4882a593Smuzhiyun 	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun 
rtl8169_reset_counters(struct rtl8169_private * tp)1596*4882a593Smuzhiyun static void rtl8169_reset_counters(struct rtl8169_private *tp)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun 	/*
1599*4882a593Smuzhiyun 	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1600*4882a593Smuzhiyun 	 * tally counters.
1601*4882a593Smuzhiyun 	 */
1602*4882a593Smuzhiyun 	if (tp->mac_version >= RTL_GIGA_MAC_VER_19)
1603*4882a593Smuzhiyun 		rtl8169_do_counters(tp, CounterReset);
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun 
rtl8169_update_counters(struct rtl8169_private * tp)1606*4882a593Smuzhiyun static void rtl8169_update_counters(struct rtl8169_private *tp)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun 	u8 val = RTL_R8(tp, ChipCmd);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	/*
1611*4882a593Smuzhiyun 	 * Some chips are unable to dump tally counters when the receiver
1612*4882a593Smuzhiyun 	 * is disabled. If 0xff chip may be in a PCI power-save state.
1613*4882a593Smuzhiyun 	 */
1614*4882a593Smuzhiyun 	if (val & CmdRxEnb && val != 0xff)
1615*4882a593Smuzhiyun 		rtl8169_do_counters(tp, CounterDump);
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun 
rtl8169_init_counter_offsets(struct rtl8169_private * tp)1618*4882a593Smuzhiyun static void rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun 	struct rtl8169_counters *counters = tp->counters;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	/*
1623*4882a593Smuzhiyun 	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
1624*4882a593Smuzhiyun 	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1625*4882a593Smuzhiyun 	 * reset by a power cycle, while the counter values collected by the
1626*4882a593Smuzhiyun 	 * driver are reset at every driver unload/load cycle.
1627*4882a593Smuzhiyun 	 *
1628*4882a593Smuzhiyun 	 * To make sure the HW values returned by @get_stats64 match the SW
1629*4882a593Smuzhiyun 	 * values, we collect the initial values at first open(*) and use them
1630*4882a593Smuzhiyun 	 * as offsets to normalize the values returned by @get_stats64.
1631*4882a593Smuzhiyun 	 *
1632*4882a593Smuzhiyun 	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1633*4882a593Smuzhiyun 	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1634*4882a593Smuzhiyun 	 * set at open time by rtl_hw_start.
1635*4882a593Smuzhiyun 	 */
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	if (tp->tc_offset.inited)
1638*4882a593Smuzhiyun 		return;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	rtl8169_reset_counters(tp);
1641*4882a593Smuzhiyun 	rtl8169_update_counters(tp);
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	tp->tc_offset.tx_errors = counters->tx_errors;
1644*4882a593Smuzhiyun 	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1645*4882a593Smuzhiyun 	tp->tc_offset.tx_aborted = counters->tx_aborted;
1646*4882a593Smuzhiyun 	tp->tc_offset.rx_missed = counters->rx_missed;
1647*4882a593Smuzhiyun 	tp->tc_offset.inited = true;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun 
rtl8169_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)1650*4882a593Smuzhiyun static void rtl8169_get_ethtool_stats(struct net_device *dev,
1651*4882a593Smuzhiyun 				      struct ethtool_stats *stats, u64 *data)
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1654*4882a593Smuzhiyun 	struct rtl8169_counters *counters;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	counters = tp->counters;
1657*4882a593Smuzhiyun 	rtl8169_update_counters(tp);
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	data[0] = le64_to_cpu(counters->tx_packets);
1660*4882a593Smuzhiyun 	data[1] = le64_to_cpu(counters->rx_packets);
1661*4882a593Smuzhiyun 	data[2] = le64_to_cpu(counters->tx_errors);
1662*4882a593Smuzhiyun 	data[3] = le32_to_cpu(counters->rx_errors);
1663*4882a593Smuzhiyun 	data[4] = le16_to_cpu(counters->rx_missed);
1664*4882a593Smuzhiyun 	data[5] = le16_to_cpu(counters->align_errors);
1665*4882a593Smuzhiyun 	data[6] = le32_to_cpu(counters->tx_one_collision);
1666*4882a593Smuzhiyun 	data[7] = le32_to_cpu(counters->tx_multi_collision);
1667*4882a593Smuzhiyun 	data[8] = le64_to_cpu(counters->rx_unicast);
1668*4882a593Smuzhiyun 	data[9] = le64_to_cpu(counters->rx_broadcast);
1669*4882a593Smuzhiyun 	data[10] = le32_to_cpu(counters->rx_multicast);
1670*4882a593Smuzhiyun 	data[11] = le16_to_cpu(counters->tx_aborted);
1671*4882a593Smuzhiyun 	data[12] = le16_to_cpu(counters->tx_underun);
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun 
rtl8169_get_strings(struct net_device * dev,u32 stringset,u8 * data)1674*4882a593Smuzhiyun static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1675*4882a593Smuzhiyun {
1676*4882a593Smuzhiyun 	switch(stringset) {
1677*4882a593Smuzhiyun 	case ETH_SS_STATS:
1678*4882a593Smuzhiyun 		memcpy(data, rtl8169_gstrings, sizeof(rtl8169_gstrings));
1679*4882a593Smuzhiyun 		break;
1680*4882a593Smuzhiyun 	}
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun /*
1684*4882a593Smuzhiyun  * Interrupt coalescing
1685*4882a593Smuzhiyun  *
1686*4882a593Smuzhiyun  * > 1 - the availability of the IntrMitigate (0xe2) register through the
1687*4882a593Smuzhiyun  * >     8169, 8168 and 810x line of chipsets
1688*4882a593Smuzhiyun  *
1689*4882a593Smuzhiyun  * 8169, 8168, and 8136(810x) serial chipsets support it.
1690*4882a593Smuzhiyun  *
1691*4882a593Smuzhiyun  * > 2 - the Tx timer unit at gigabit speed
1692*4882a593Smuzhiyun  *
1693*4882a593Smuzhiyun  * The unit of the timer depends on both the speed and the setting of CPlusCmd
1694*4882a593Smuzhiyun  * (0xe0) bit 1 and bit 0.
1695*4882a593Smuzhiyun  *
1696*4882a593Smuzhiyun  * For 8169
1697*4882a593Smuzhiyun  * bit[1:0] \ speed        1000M           100M            10M
1698*4882a593Smuzhiyun  * 0 0                     320ns           2.56us          40.96us
1699*4882a593Smuzhiyun  * 0 1                     2.56us          20.48us         327.7us
1700*4882a593Smuzhiyun  * 1 0                     5.12us          40.96us         655.4us
1701*4882a593Smuzhiyun  * 1 1                     10.24us         81.92us         1.31ms
1702*4882a593Smuzhiyun  *
1703*4882a593Smuzhiyun  * For the other
1704*4882a593Smuzhiyun  * bit[1:0] \ speed        1000M           100M            10M
1705*4882a593Smuzhiyun  * 0 0                     5us             2.56us          40.96us
1706*4882a593Smuzhiyun  * 0 1                     40us            20.48us         327.7us
1707*4882a593Smuzhiyun  * 1 0                     80us            40.96us         655.4us
1708*4882a593Smuzhiyun  * 1 1                     160us           81.92us         1.31ms
1709*4882a593Smuzhiyun  */
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun /* rx/tx scale factors for all CPlusCmd[0:1] cases */
1712*4882a593Smuzhiyun struct rtl_coalesce_info {
1713*4882a593Smuzhiyun 	u32 speed;
1714*4882a593Smuzhiyun 	u32 scale_nsecs[4];
1715*4882a593Smuzhiyun };
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun /* produce array with base delay *1, *8, *8*2, *8*2*2 */
1718*4882a593Smuzhiyun #define COALESCE_DELAY(d) { (d), 8 * (d), 16 * (d), 32 * (d) }
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1721*4882a593Smuzhiyun 	{ SPEED_1000,	COALESCE_DELAY(320) },
1722*4882a593Smuzhiyun 	{ SPEED_100,	COALESCE_DELAY(2560) },
1723*4882a593Smuzhiyun 	{ SPEED_10,	COALESCE_DELAY(40960) },
1724*4882a593Smuzhiyun 	{ 0 },
1725*4882a593Smuzhiyun };
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1728*4882a593Smuzhiyun 	{ SPEED_1000,	COALESCE_DELAY(5000) },
1729*4882a593Smuzhiyun 	{ SPEED_100,	COALESCE_DELAY(2560) },
1730*4882a593Smuzhiyun 	{ SPEED_10,	COALESCE_DELAY(40960) },
1731*4882a593Smuzhiyun 	{ 0 },
1732*4882a593Smuzhiyun };
1733*4882a593Smuzhiyun #undef COALESCE_DELAY
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun /* get rx/tx scale vector corresponding to current speed */
1736*4882a593Smuzhiyun static const struct rtl_coalesce_info *
rtl_coalesce_info(struct rtl8169_private * tp)1737*4882a593Smuzhiyun rtl_coalesce_info(struct rtl8169_private *tp)
1738*4882a593Smuzhiyun {
1739*4882a593Smuzhiyun 	const struct rtl_coalesce_info *ci;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1742*4882a593Smuzhiyun 		ci = rtl_coalesce_info_8169;
1743*4882a593Smuzhiyun 	else
1744*4882a593Smuzhiyun 		ci = rtl_coalesce_info_8168_8136;
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	/* if speed is unknown assume highest one */
1747*4882a593Smuzhiyun 	if (tp->phydev->speed == SPEED_UNKNOWN)
1748*4882a593Smuzhiyun 		return ci;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	for (; ci->speed; ci++) {
1751*4882a593Smuzhiyun 		if (tp->phydev->speed == ci->speed)
1752*4882a593Smuzhiyun 			return ci;
1753*4882a593Smuzhiyun 	}
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	return ERR_PTR(-ELNRNG);
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun 
rtl_get_coalesce(struct net_device * dev,struct ethtool_coalesce * ec)1758*4882a593Smuzhiyun static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1761*4882a593Smuzhiyun 	const struct rtl_coalesce_info *ci;
1762*4882a593Smuzhiyun 	u32 scale, c_us, c_fr;
1763*4882a593Smuzhiyun 	u16 intrmit;
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	if (rtl_is_8125(tp))
1766*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	memset(ec, 0, sizeof(*ec));
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1771*4882a593Smuzhiyun 	ci = rtl_coalesce_info(tp);
1772*4882a593Smuzhiyun 	if (IS_ERR(ci))
1773*4882a593Smuzhiyun 		return PTR_ERR(ci);
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	scale = ci->scale_nsecs[tp->cp_cmd & INTT_MASK];
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	intrmit = RTL_R16(tp, IntrMitigate);
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	c_us = FIELD_GET(RTL_COALESCE_TX_USECS, intrmit);
1780*4882a593Smuzhiyun 	ec->tx_coalesce_usecs = DIV_ROUND_UP(c_us * scale, 1000);
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	c_fr = FIELD_GET(RTL_COALESCE_TX_FRAMES, intrmit);
1783*4882a593Smuzhiyun 	/* ethtool_coalesce states usecs and max_frames must not both be 0 */
1784*4882a593Smuzhiyun 	ec->tx_max_coalesced_frames = (c_us || c_fr) ? c_fr * 4 : 1;
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	c_us = FIELD_GET(RTL_COALESCE_RX_USECS, intrmit);
1787*4882a593Smuzhiyun 	ec->rx_coalesce_usecs = DIV_ROUND_UP(c_us * scale, 1000);
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	c_fr = FIELD_GET(RTL_COALESCE_RX_FRAMES, intrmit);
1790*4882a593Smuzhiyun 	ec->rx_max_coalesced_frames = (c_us || c_fr) ? c_fr * 4 : 1;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	return 0;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun /* choose appropriate scale factor and CPlusCmd[0:1] for (speed, usec) */
rtl_coalesce_choose_scale(struct rtl8169_private * tp,u32 usec,u16 * cp01)1796*4882a593Smuzhiyun static int rtl_coalesce_choose_scale(struct rtl8169_private *tp, u32 usec,
1797*4882a593Smuzhiyun 				     u16 *cp01)
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun 	const struct rtl_coalesce_info *ci;
1800*4882a593Smuzhiyun 	u16 i;
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	ci = rtl_coalesce_info(tp);
1803*4882a593Smuzhiyun 	if (IS_ERR(ci))
1804*4882a593Smuzhiyun 		return PTR_ERR(ci);
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
1807*4882a593Smuzhiyun 		if (usec <= ci->scale_nsecs[i] * RTL_COALESCE_T_MAX / 1000U) {
1808*4882a593Smuzhiyun 			*cp01 = i;
1809*4882a593Smuzhiyun 			return ci->scale_nsecs[i];
1810*4882a593Smuzhiyun 		}
1811*4882a593Smuzhiyun 	}
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	return -ERANGE;
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun 
rtl_set_coalesce(struct net_device * dev,struct ethtool_coalesce * ec)1816*4882a593Smuzhiyun static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1817*4882a593Smuzhiyun {
1818*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1819*4882a593Smuzhiyun 	u32 tx_fr = ec->tx_max_coalesced_frames;
1820*4882a593Smuzhiyun 	u32 rx_fr = ec->rx_max_coalesced_frames;
1821*4882a593Smuzhiyun 	u32 coal_usec_max, units;
1822*4882a593Smuzhiyun 	u16 w = 0, cp01 = 0;
1823*4882a593Smuzhiyun 	int scale;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	if (rtl_is_8125(tp))
1826*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	if (rx_fr > RTL_COALESCE_FRAME_MAX || tx_fr > RTL_COALESCE_FRAME_MAX)
1829*4882a593Smuzhiyun 		return -ERANGE;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	coal_usec_max = max(ec->rx_coalesce_usecs, ec->tx_coalesce_usecs);
1832*4882a593Smuzhiyun 	scale = rtl_coalesce_choose_scale(tp, coal_usec_max, &cp01);
1833*4882a593Smuzhiyun 	if (scale < 0)
1834*4882a593Smuzhiyun 		return scale;
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	/* Accept max_frames=1 we returned in rtl_get_coalesce. Accept it
1837*4882a593Smuzhiyun 	 * not only when usecs=0 because of e.g. the following scenario:
1838*4882a593Smuzhiyun 	 *
1839*4882a593Smuzhiyun 	 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1840*4882a593Smuzhiyun 	 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1841*4882a593Smuzhiyun 	 * - then user does `ethtool -C eth0 rx-usecs 100`
1842*4882a593Smuzhiyun 	 *
1843*4882a593Smuzhiyun 	 * Since ethtool sends to kernel whole ethtool_coalesce settings,
1844*4882a593Smuzhiyun 	 * if we want to ignore rx_frames then it has to be set to 0.
1845*4882a593Smuzhiyun 	 */
1846*4882a593Smuzhiyun 	if (rx_fr == 1)
1847*4882a593Smuzhiyun 		rx_fr = 0;
1848*4882a593Smuzhiyun 	if (tx_fr == 1)
1849*4882a593Smuzhiyun 		tx_fr = 0;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	/* HW requires time limit to be set if frame limit is set */
1852*4882a593Smuzhiyun 	if ((tx_fr && !ec->tx_coalesce_usecs) ||
1853*4882a593Smuzhiyun 	    (rx_fr && !ec->rx_coalesce_usecs))
1854*4882a593Smuzhiyun 		return -EINVAL;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	w |= FIELD_PREP(RTL_COALESCE_TX_FRAMES, DIV_ROUND_UP(tx_fr, 4));
1857*4882a593Smuzhiyun 	w |= FIELD_PREP(RTL_COALESCE_RX_FRAMES, DIV_ROUND_UP(rx_fr, 4));
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	units = DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000U, scale);
1860*4882a593Smuzhiyun 	w |= FIELD_PREP(RTL_COALESCE_TX_USECS, units);
1861*4882a593Smuzhiyun 	units = DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000U, scale);
1862*4882a593Smuzhiyun 	w |= FIELD_PREP(RTL_COALESCE_RX_USECS, units);
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	RTL_W16(tp, IntrMitigate, w);
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	/* Meaning of PktCntrDisable bit changed from RTL8168e-vl */
1867*4882a593Smuzhiyun 	if (rtl_is_8168evl_up(tp)) {
1868*4882a593Smuzhiyun 		if (!rx_fr && !tx_fr)
1869*4882a593Smuzhiyun 			/* disable packet counter */
1870*4882a593Smuzhiyun 			tp->cp_cmd |= PktCntrDisable;
1871*4882a593Smuzhiyun 		else
1872*4882a593Smuzhiyun 			tp->cp_cmd &= ~PktCntrDisable;
1873*4882a593Smuzhiyun 	}
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
1876*4882a593Smuzhiyun 	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1877*4882a593Smuzhiyun 	rtl_pci_commit(tp);
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	return 0;
1880*4882a593Smuzhiyun }
1881*4882a593Smuzhiyun 
rtl8169_get_eee(struct net_device * dev,struct ethtool_eee * data)1882*4882a593Smuzhiyun static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
1883*4882a593Smuzhiyun {
1884*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	if (!rtl_supports_eee(tp))
1887*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun 	return phy_ethtool_get_eee(tp->phydev, data);
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun 
rtl8169_set_eee(struct net_device * dev,struct ethtool_eee * data)1892*4882a593Smuzhiyun static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
1895*4882a593Smuzhiyun 	int ret;
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	if (!rtl_supports_eee(tp))
1898*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	ret = phy_ethtool_set_eee(tp->phydev, data);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	if (!ret)
1903*4882a593Smuzhiyun 		tp->eee_adv = phy_read_mmd(dev->phydev, MDIO_MMD_AN,
1904*4882a593Smuzhiyun 					   MDIO_AN_EEE_ADV);
1905*4882a593Smuzhiyun 	return ret;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun static const struct ethtool_ops rtl8169_ethtool_ops = {
1909*4882a593Smuzhiyun 	.supported_coalesce_params = ETHTOOL_COALESCE_USECS |
1910*4882a593Smuzhiyun 				     ETHTOOL_COALESCE_MAX_FRAMES,
1911*4882a593Smuzhiyun 	.get_drvinfo		= rtl8169_get_drvinfo,
1912*4882a593Smuzhiyun 	.get_regs_len		= rtl8169_get_regs_len,
1913*4882a593Smuzhiyun 	.get_link		= ethtool_op_get_link,
1914*4882a593Smuzhiyun 	.get_coalesce		= rtl_get_coalesce,
1915*4882a593Smuzhiyun 	.set_coalesce		= rtl_set_coalesce,
1916*4882a593Smuzhiyun 	.get_regs		= rtl8169_get_regs,
1917*4882a593Smuzhiyun 	.get_wol		= rtl8169_get_wol,
1918*4882a593Smuzhiyun 	.set_wol		= rtl8169_set_wol,
1919*4882a593Smuzhiyun 	.get_strings		= rtl8169_get_strings,
1920*4882a593Smuzhiyun 	.get_sset_count		= rtl8169_get_sset_count,
1921*4882a593Smuzhiyun 	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
1922*4882a593Smuzhiyun 	.get_ts_info		= ethtool_op_get_ts_info,
1923*4882a593Smuzhiyun 	.nway_reset		= phy_ethtool_nway_reset,
1924*4882a593Smuzhiyun 	.get_eee		= rtl8169_get_eee,
1925*4882a593Smuzhiyun 	.set_eee		= rtl8169_set_eee,
1926*4882a593Smuzhiyun 	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
1927*4882a593Smuzhiyun 	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
1928*4882a593Smuzhiyun };
1929*4882a593Smuzhiyun 
rtl_enable_eee(struct rtl8169_private * tp)1930*4882a593Smuzhiyun static void rtl_enable_eee(struct rtl8169_private *tp)
1931*4882a593Smuzhiyun {
1932*4882a593Smuzhiyun 	struct phy_device *phydev = tp->phydev;
1933*4882a593Smuzhiyun 	int adv;
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	/* respect EEE advertisement the user may have set */
1936*4882a593Smuzhiyun 	if (tp->eee_adv >= 0)
1937*4882a593Smuzhiyun 		adv = tp->eee_adv;
1938*4882a593Smuzhiyun 	else
1939*4882a593Smuzhiyun 		adv = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	if (adv >= 0)
1942*4882a593Smuzhiyun 		phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, adv);
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun 
rtl8169_get_mac_version(u16 xid,bool gmii)1945*4882a593Smuzhiyun static enum mac_version rtl8169_get_mac_version(u16 xid, bool gmii)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun 	/*
1948*4882a593Smuzhiyun 	 * The driver currently handles the 8168Bf and the 8168Be identically
1949*4882a593Smuzhiyun 	 * but they can be identified more specifically through the test below
1950*4882a593Smuzhiyun 	 * if needed:
1951*4882a593Smuzhiyun 	 *
1952*4882a593Smuzhiyun 	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
1953*4882a593Smuzhiyun 	 *
1954*4882a593Smuzhiyun 	 * Same thing for the 8101Eb and the 8101Ec:
1955*4882a593Smuzhiyun 	 *
1956*4882a593Smuzhiyun 	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
1957*4882a593Smuzhiyun 	 */
1958*4882a593Smuzhiyun 	static const struct rtl_mac_info {
1959*4882a593Smuzhiyun 		u16 mask;
1960*4882a593Smuzhiyun 		u16 val;
1961*4882a593Smuzhiyun 		enum mac_version ver;
1962*4882a593Smuzhiyun 	} mac_info[] = {
1963*4882a593Smuzhiyun 		/* 8125B family. */
1964*4882a593Smuzhiyun 		{ 0x7cf, 0x641,	RTL_GIGA_MAC_VER_63 },
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 		/* 8125A family. */
1967*4882a593Smuzhiyun 		{ 0x7cf, 0x608,	RTL_GIGA_MAC_VER_60 },
1968*4882a593Smuzhiyun 		{ 0x7c8, 0x608,	RTL_GIGA_MAC_VER_61 },
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 		/* RTL8117 */
1971*4882a593Smuzhiyun 		{ 0x7cf, 0x54a,	RTL_GIGA_MAC_VER_52 },
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 		/* 8168EP family. */
1974*4882a593Smuzhiyun 		{ 0x7cf, 0x502,	RTL_GIGA_MAC_VER_51 },
1975*4882a593Smuzhiyun 		{ 0x7cf, 0x501,	RTL_GIGA_MAC_VER_50 },
1976*4882a593Smuzhiyun 		{ 0x7cf, 0x500,	RTL_GIGA_MAC_VER_49 },
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 		/* 8168H family. */
1979*4882a593Smuzhiyun 		{ 0x7cf, 0x541,	RTL_GIGA_MAC_VER_46 },
1980*4882a593Smuzhiyun 		{ 0x7cf, 0x540,	RTL_GIGA_MAC_VER_45 },
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 		/* 8168G family. */
1983*4882a593Smuzhiyun 		{ 0x7cf, 0x5c8,	RTL_GIGA_MAC_VER_44 },
1984*4882a593Smuzhiyun 		{ 0x7cf, 0x509,	RTL_GIGA_MAC_VER_42 },
1985*4882a593Smuzhiyun 		{ 0x7cf, 0x4c1,	RTL_GIGA_MAC_VER_41 },
1986*4882a593Smuzhiyun 		{ 0x7cf, 0x4c0,	RTL_GIGA_MAC_VER_40 },
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun 		/* 8168F family. */
1989*4882a593Smuzhiyun 		{ 0x7c8, 0x488,	RTL_GIGA_MAC_VER_38 },
1990*4882a593Smuzhiyun 		{ 0x7cf, 0x481,	RTL_GIGA_MAC_VER_36 },
1991*4882a593Smuzhiyun 		{ 0x7cf, 0x480,	RTL_GIGA_MAC_VER_35 },
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 		/* 8168E family. */
1994*4882a593Smuzhiyun 		{ 0x7c8, 0x2c8,	RTL_GIGA_MAC_VER_34 },
1995*4882a593Smuzhiyun 		{ 0x7cf, 0x2c1,	RTL_GIGA_MAC_VER_32 },
1996*4882a593Smuzhiyun 		{ 0x7c8, 0x2c0,	RTL_GIGA_MAC_VER_33 },
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 		/* 8168D family. */
1999*4882a593Smuzhiyun 		{ 0x7cf, 0x281,	RTL_GIGA_MAC_VER_25 },
2000*4882a593Smuzhiyun 		{ 0x7c8, 0x280,	RTL_GIGA_MAC_VER_26 },
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 		/* 8168DP family. */
2003*4882a593Smuzhiyun 		{ 0x7cf, 0x288,	RTL_GIGA_MAC_VER_27 },
2004*4882a593Smuzhiyun 		{ 0x7cf, 0x28a,	RTL_GIGA_MAC_VER_28 },
2005*4882a593Smuzhiyun 		{ 0x7cf, 0x28b,	RTL_GIGA_MAC_VER_31 },
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 		/* 8168C family. */
2008*4882a593Smuzhiyun 		{ 0x7cf, 0x3c9,	RTL_GIGA_MAC_VER_23 },
2009*4882a593Smuzhiyun 		{ 0x7cf, 0x3c8,	RTL_GIGA_MAC_VER_18 },
2010*4882a593Smuzhiyun 		{ 0x7c8, 0x3c8,	RTL_GIGA_MAC_VER_24 },
2011*4882a593Smuzhiyun 		{ 0x7cf, 0x3c0,	RTL_GIGA_MAC_VER_19 },
2012*4882a593Smuzhiyun 		{ 0x7cf, 0x3c2,	RTL_GIGA_MAC_VER_20 },
2013*4882a593Smuzhiyun 		{ 0x7cf, 0x3c3,	RTL_GIGA_MAC_VER_21 },
2014*4882a593Smuzhiyun 		{ 0x7c8, 0x3c0,	RTL_GIGA_MAC_VER_22 },
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 		/* 8168B family. */
2017*4882a593Smuzhiyun 		{ 0x7cf, 0x380,	RTL_GIGA_MAC_VER_12 },
2018*4882a593Smuzhiyun 		{ 0x7c8, 0x380,	RTL_GIGA_MAC_VER_17 },
2019*4882a593Smuzhiyun 		{ 0x7c8, 0x300,	RTL_GIGA_MAC_VER_11 },
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 		/* 8101 family. */
2022*4882a593Smuzhiyun 		{ 0x7c8, 0x448,	RTL_GIGA_MAC_VER_39 },
2023*4882a593Smuzhiyun 		{ 0x7c8, 0x440,	RTL_GIGA_MAC_VER_37 },
2024*4882a593Smuzhiyun 		{ 0x7cf, 0x409,	RTL_GIGA_MAC_VER_29 },
2025*4882a593Smuzhiyun 		{ 0x7c8, 0x408,	RTL_GIGA_MAC_VER_30 },
2026*4882a593Smuzhiyun 		{ 0x7cf, 0x349,	RTL_GIGA_MAC_VER_08 },
2027*4882a593Smuzhiyun 		{ 0x7cf, 0x249,	RTL_GIGA_MAC_VER_08 },
2028*4882a593Smuzhiyun 		{ 0x7cf, 0x348,	RTL_GIGA_MAC_VER_07 },
2029*4882a593Smuzhiyun 		{ 0x7cf, 0x248,	RTL_GIGA_MAC_VER_07 },
2030*4882a593Smuzhiyun 		{ 0x7cf, 0x340,	RTL_GIGA_MAC_VER_13 },
2031*4882a593Smuzhiyun 		{ 0x7cf, 0x240,	RTL_GIGA_MAC_VER_14 },
2032*4882a593Smuzhiyun 		{ 0x7cf, 0x343,	RTL_GIGA_MAC_VER_10 },
2033*4882a593Smuzhiyun 		{ 0x7cf, 0x342,	RTL_GIGA_MAC_VER_16 },
2034*4882a593Smuzhiyun 		{ 0x7c8, 0x348,	RTL_GIGA_MAC_VER_09 },
2035*4882a593Smuzhiyun 		{ 0x7c8, 0x248,	RTL_GIGA_MAC_VER_09 },
2036*4882a593Smuzhiyun 		{ 0x7c8, 0x340,	RTL_GIGA_MAC_VER_16 },
2037*4882a593Smuzhiyun 		/* FIXME: where did these entries come from ? -- FR */
2038*4882a593Smuzhiyun 		{ 0xfc8, 0x388,	RTL_GIGA_MAC_VER_13 },
2039*4882a593Smuzhiyun 		{ 0xfc8, 0x308,	RTL_GIGA_MAC_VER_13 },
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 		/* 8110 family. */
2042*4882a593Smuzhiyun 		{ 0xfc8, 0x980,	RTL_GIGA_MAC_VER_06 },
2043*4882a593Smuzhiyun 		{ 0xfc8, 0x180,	RTL_GIGA_MAC_VER_05 },
2044*4882a593Smuzhiyun 		{ 0xfc8, 0x100,	RTL_GIGA_MAC_VER_04 },
2045*4882a593Smuzhiyun 		{ 0xfc8, 0x040,	RTL_GIGA_MAC_VER_03 },
2046*4882a593Smuzhiyun 		{ 0xfc8, 0x008,	RTL_GIGA_MAC_VER_02 },
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 		/* Catch-all */
2049*4882a593Smuzhiyun 		{ 0x000, 0x000,	RTL_GIGA_MAC_NONE   }
2050*4882a593Smuzhiyun 	};
2051*4882a593Smuzhiyun 	const struct rtl_mac_info *p = mac_info;
2052*4882a593Smuzhiyun 	enum mac_version ver;
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	while ((xid & p->mask) != p->val)
2055*4882a593Smuzhiyun 		p++;
2056*4882a593Smuzhiyun 	ver = p->ver;
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	if (ver != RTL_GIGA_MAC_NONE && !gmii) {
2059*4882a593Smuzhiyun 		if (ver == RTL_GIGA_MAC_VER_42)
2060*4882a593Smuzhiyun 			ver = RTL_GIGA_MAC_VER_43;
2061*4882a593Smuzhiyun 		else if (ver == RTL_GIGA_MAC_VER_45)
2062*4882a593Smuzhiyun 			ver = RTL_GIGA_MAC_VER_47;
2063*4882a593Smuzhiyun 		else if (ver == RTL_GIGA_MAC_VER_46)
2064*4882a593Smuzhiyun 			ver = RTL_GIGA_MAC_VER_48;
2065*4882a593Smuzhiyun 	}
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	return ver;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun 
rtl_release_firmware(struct rtl8169_private * tp)2070*4882a593Smuzhiyun static void rtl_release_firmware(struct rtl8169_private *tp)
2071*4882a593Smuzhiyun {
2072*4882a593Smuzhiyun 	if (tp->rtl_fw) {
2073*4882a593Smuzhiyun 		rtl_fw_release_firmware(tp->rtl_fw);
2074*4882a593Smuzhiyun 		kfree(tp->rtl_fw);
2075*4882a593Smuzhiyun 		tp->rtl_fw = NULL;
2076*4882a593Smuzhiyun 	}
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun 
r8169_apply_firmware(struct rtl8169_private * tp)2079*4882a593Smuzhiyun void r8169_apply_firmware(struct rtl8169_private *tp)
2080*4882a593Smuzhiyun {
2081*4882a593Smuzhiyun 	int val;
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	/* TODO: release firmware if rtl_fw_write_firmware signals failure. */
2084*4882a593Smuzhiyun 	if (tp->rtl_fw) {
2085*4882a593Smuzhiyun 		rtl_fw_write_firmware(tp, tp->rtl_fw);
2086*4882a593Smuzhiyun 		/* At least one firmware doesn't reset tp->ocp_base. */
2087*4882a593Smuzhiyun 		tp->ocp_base = OCP_STD_PHY_BASE;
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 		/* PHY soft reset may still be in progress */
2090*4882a593Smuzhiyun 		phy_read_poll_timeout(tp->phydev, MII_BMCR, val,
2091*4882a593Smuzhiyun 				      !(val & BMCR_RESET),
2092*4882a593Smuzhiyun 				      50000, 600000, true);
2093*4882a593Smuzhiyun 	}
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun 
rtl8168_config_eee_mac(struct rtl8169_private * tp)2096*4882a593Smuzhiyun static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun 	/* Adjust EEE LED frequency */
2099*4882a593Smuzhiyun 	if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2100*4882a593Smuzhiyun 		RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0x1b0, 0x0003);
2103*4882a593Smuzhiyun }
2104*4882a593Smuzhiyun 
rtl8125a_config_eee_mac(struct rtl8169_private * tp)2105*4882a593Smuzhiyun static void rtl8125a_config_eee_mac(struct rtl8169_private *tp)
2106*4882a593Smuzhiyun {
2107*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0));
2108*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xeb62, 0, BIT(2) | BIT(1));
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun 
rtl8125_set_eee_txidle_timer(struct rtl8169_private * tp)2111*4882a593Smuzhiyun static void rtl8125_set_eee_txidle_timer(struct rtl8169_private *tp)
2112*4882a593Smuzhiyun {
2113*4882a593Smuzhiyun 	RTL_W16(tp, EEE_TXIDLE_TIMER_8125, tp->dev->mtu + ETH_HLEN + 0x20);
2114*4882a593Smuzhiyun }
2115*4882a593Smuzhiyun 
rtl8125b_config_eee_mac(struct rtl8169_private * tp)2116*4882a593Smuzhiyun static void rtl8125b_config_eee_mac(struct rtl8169_private *tp)
2117*4882a593Smuzhiyun {
2118*4882a593Smuzhiyun 	rtl8125_set_eee_txidle_timer(tp);
2119*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0));
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun 
rtl_rar_exgmac_set(struct rtl8169_private * tp,u8 * addr)2122*4882a593Smuzhiyun static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
2123*4882a593Smuzhiyun {
2124*4882a593Smuzhiyun 	const u16 w[] = {
2125*4882a593Smuzhiyun 		addr[0] | (addr[1] << 8),
2126*4882a593Smuzhiyun 		addr[2] | (addr[3] << 8),
2127*4882a593Smuzhiyun 		addr[4] | (addr[5] << 8)
2128*4882a593Smuzhiyun 	};
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
2131*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
2132*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
2133*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun 
rtl8168h_2_get_adc_bias_ioffset(struct rtl8169_private * tp)2136*4882a593Smuzhiyun u16 rtl8168h_2_get_adc_bias_ioffset(struct rtl8169_private *tp)
2137*4882a593Smuzhiyun {
2138*4882a593Smuzhiyun 	u16 data1, data2, ioffset;
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
2141*4882a593Smuzhiyun 	data1 = r8168_mac_ocp_read(tp, 0xdd02);
2142*4882a593Smuzhiyun 	data2 = r8168_mac_ocp_read(tp, 0xdd00);
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	ioffset = (data2 >> 1) & 0x7ff8;
2145*4882a593Smuzhiyun 	ioffset |= data2 & 0x0007;
2146*4882a593Smuzhiyun 	if (data1 & BIT(7))
2147*4882a593Smuzhiyun 		ioffset |= BIT(15);
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 	return ioffset;
2150*4882a593Smuzhiyun }
2151*4882a593Smuzhiyun 
rtl_schedule_task(struct rtl8169_private * tp,enum rtl_flag flag)2152*4882a593Smuzhiyun static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
2153*4882a593Smuzhiyun {
2154*4882a593Smuzhiyun 	set_bit(flag, tp->wk.flags);
2155*4882a593Smuzhiyun 	schedule_work(&tp->wk.work);
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun 
rtl8169_init_phy(struct rtl8169_private * tp)2158*4882a593Smuzhiyun static void rtl8169_init_phy(struct rtl8169_private *tp)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun 	r8169_hw_phy_config(tp, tp->phydev, tp->mac_version);
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
2163*4882a593Smuzhiyun 		pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
2164*4882a593Smuzhiyun 		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
2165*4882a593Smuzhiyun 		/* set undocumented MAC Reg C+CR Offset 0x82h */
2166*4882a593Smuzhiyun 		RTL_W8(tp, 0x82, 0x01);
2167*4882a593Smuzhiyun 	}
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_05 &&
2170*4882a593Smuzhiyun 	    tp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_GIGABYTE &&
2171*4882a593Smuzhiyun 	    tp->pci_dev->subsystem_device == 0xe000)
2172*4882a593Smuzhiyun 		phy_write_paged(tp->phydev, 0x0001, 0x10, 0xf01b);
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun 	/* We may have called phy_speed_down before */
2175*4882a593Smuzhiyun 	phy_speed_up(tp->phydev);
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	if (rtl_supports_eee(tp))
2178*4882a593Smuzhiyun 		rtl_enable_eee(tp);
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 	genphy_soft_reset(tp->phydev);
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun 
rtl_rar_set(struct rtl8169_private * tp,u8 * addr)2183*4882a593Smuzhiyun static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
2184*4882a593Smuzhiyun {
2185*4882a593Smuzhiyun 	rtl_unlock_config_regs(tp);
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
2188*4882a593Smuzhiyun 	rtl_pci_commit(tp);
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
2191*4882a593Smuzhiyun 	rtl_pci_commit(tp);
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
2194*4882a593Smuzhiyun 		rtl_rar_exgmac_set(tp, addr);
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	rtl_lock_config_regs(tp);
2197*4882a593Smuzhiyun }
2198*4882a593Smuzhiyun 
rtl_set_mac_address(struct net_device * dev,void * p)2199*4882a593Smuzhiyun static int rtl_set_mac_address(struct net_device *dev, void *p)
2200*4882a593Smuzhiyun {
2201*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
2202*4882a593Smuzhiyun 	int ret;
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	ret = eth_mac_addr(dev, p);
2205*4882a593Smuzhiyun 	if (ret)
2206*4882a593Smuzhiyun 		return ret;
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 	rtl_rar_set(tp, dev->dev_addr);
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 	return 0;
2211*4882a593Smuzhiyun }
2212*4882a593Smuzhiyun 
rtl_wol_suspend_quirk(struct rtl8169_private * tp)2213*4882a593Smuzhiyun static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
2214*4882a593Smuzhiyun {
2215*4882a593Smuzhiyun 	switch (tp->mac_version) {
2216*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_25:
2217*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_26:
2218*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_29:
2219*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_30:
2220*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_32:
2221*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_33:
2222*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_34:
2223*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_63:
2224*4882a593Smuzhiyun 		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
2225*4882a593Smuzhiyun 			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
2226*4882a593Smuzhiyun 		break;
2227*4882a593Smuzhiyun 	default:
2228*4882a593Smuzhiyun 		break;
2229*4882a593Smuzhiyun 	}
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun 
rtl_pll_power_down(struct rtl8169_private * tp)2232*4882a593Smuzhiyun static void rtl_pll_power_down(struct rtl8169_private *tp)
2233*4882a593Smuzhiyun {
2234*4882a593Smuzhiyun 	if (r8168_check_dash(tp))
2235*4882a593Smuzhiyun 		return;
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
2238*4882a593Smuzhiyun 	    tp->mac_version == RTL_GIGA_MAC_VER_33)
2239*4882a593Smuzhiyun 		rtl_ephy_write(tp, 0x19, 0xff64);
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 	if (device_may_wakeup(tp_to_dev(tp))) {
2242*4882a593Smuzhiyun 		phy_speed_down(tp->phydev, false);
2243*4882a593Smuzhiyun 		rtl_wol_suspend_quirk(tp);
2244*4882a593Smuzhiyun 		return;
2245*4882a593Smuzhiyun 	}
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	switch (tp->mac_version) {
2248*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_26:
2249*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_29 ... RTL_GIGA_MAC_VER_30:
2250*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_32 ... RTL_GIGA_MAC_VER_33:
2251*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_37:
2252*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_39:
2253*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_43:
2254*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_44:
2255*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_45:
2256*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_46:
2257*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_47:
2258*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_48:
2259*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_50 ... RTL_GIGA_MAC_VER_63:
2260*4882a593Smuzhiyun 		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
2261*4882a593Smuzhiyun 		break;
2262*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_40:
2263*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_41:
2264*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_49:
2265*4882a593Smuzhiyun 		rtl_eri_clear_bits(tp, 0x1a8, 0xfc000000);
2266*4882a593Smuzhiyun 		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
2267*4882a593Smuzhiyun 		break;
2268*4882a593Smuzhiyun 	default:
2269*4882a593Smuzhiyun 		break;
2270*4882a593Smuzhiyun 	}
2271*4882a593Smuzhiyun }
2272*4882a593Smuzhiyun 
rtl_pll_power_up(struct rtl8169_private * tp)2273*4882a593Smuzhiyun static void rtl_pll_power_up(struct rtl8169_private *tp)
2274*4882a593Smuzhiyun {
2275*4882a593Smuzhiyun 	switch (tp->mac_version) {
2276*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_26:
2277*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_29 ... RTL_GIGA_MAC_VER_30:
2278*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_32 ... RTL_GIGA_MAC_VER_33:
2279*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_37:
2280*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_39:
2281*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_43:
2282*4882a593Smuzhiyun 		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
2283*4882a593Smuzhiyun 		break;
2284*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_44:
2285*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_45:
2286*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_46:
2287*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_47:
2288*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_48:
2289*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_50 ... RTL_GIGA_MAC_VER_63:
2290*4882a593Smuzhiyun 		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
2291*4882a593Smuzhiyun 		break;
2292*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_40:
2293*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_41:
2294*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_49:
2295*4882a593Smuzhiyun 		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
2296*4882a593Smuzhiyun 		rtl_eri_set_bits(tp, 0x1a8, 0xfc000000);
2297*4882a593Smuzhiyun 		break;
2298*4882a593Smuzhiyun 	default:
2299*4882a593Smuzhiyun 		break;
2300*4882a593Smuzhiyun 	}
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun 	phy_resume(tp->phydev);
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun 
rtl_init_rxcfg(struct rtl8169_private * tp)2305*4882a593Smuzhiyun static void rtl_init_rxcfg(struct rtl8169_private *tp)
2306*4882a593Smuzhiyun {
2307*4882a593Smuzhiyun 	switch (tp->mac_version) {
2308*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
2309*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
2310*4882a593Smuzhiyun 		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
2311*4882a593Smuzhiyun 		break;
2312*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
2313*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
2314*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_38:
2315*4882a593Smuzhiyun 		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
2316*4882a593Smuzhiyun 		break;
2317*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_52:
2318*4882a593Smuzhiyun 		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
2319*4882a593Smuzhiyun 		break;
2320*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_63:
2321*4882a593Smuzhiyun 		RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_DMA_BURST);
2322*4882a593Smuzhiyun 		break;
2323*4882a593Smuzhiyun 	default:
2324*4882a593Smuzhiyun 		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
2325*4882a593Smuzhiyun 		break;
2326*4882a593Smuzhiyun 	}
2327*4882a593Smuzhiyun }
2328*4882a593Smuzhiyun 
rtl8169_init_ring_indexes(struct rtl8169_private * tp)2329*4882a593Smuzhiyun static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
2330*4882a593Smuzhiyun {
2331*4882a593Smuzhiyun 	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun 
r8168c_hw_jumbo_enable(struct rtl8169_private * tp)2334*4882a593Smuzhiyun static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
2335*4882a593Smuzhiyun {
2336*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
2337*4882a593Smuzhiyun 	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
2338*4882a593Smuzhiyun }
2339*4882a593Smuzhiyun 
r8168c_hw_jumbo_disable(struct rtl8169_private * tp)2340*4882a593Smuzhiyun static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
2341*4882a593Smuzhiyun {
2342*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
2343*4882a593Smuzhiyun 	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
2344*4882a593Smuzhiyun }
2345*4882a593Smuzhiyun 
r8168dp_hw_jumbo_enable(struct rtl8169_private * tp)2346*4882a593Smuzhiyun static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
2347*4882a593Smuzhiyun {
2348*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun 
r8168dp_hw_jumbo_disable(struct rtl8169_private * tp)2351*4882a593Smuzhiyun static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
2352*4882a593Smuzhiyun {
2353*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
2354*4882a593Smuzhiyun }
2355*4882a593Smuzhiyun 
r8168e_hw_jumbo_enable(struct rtl8169_private * tp)2356*4882a593Smuzhiyun static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
2357*4882a593Smuzhiyun {
2358*4882a593Smuzhiyun 	RTL_W8(tp, MaxTxPacketSize, 0x24);
2359*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
2360*4882a593Smuzhiyun 	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun 
r8168e_hw_jumbo_disable(struct rtl8169_private * tp)2363*4882a593Smuzhiyun static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
2364*4882a593Smuzhiyun {
2365*4882a593Smuzhiyun 	RTL_W8(tp, MaxTxPacketSize, 0x3f);
2366*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
2367*4882a593Smuzhiyun 	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
2368*4882a593Smuzhiyun }
2369*4882a593Smuzhiyun 
r8168b_1_hw_jumbo_enable(struct rtl8169_private * tp)2370*4882a593Smuzhiyun static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
2371*4882a593Smuzhiyun {
2372*4882a593Smuzhiyun 	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun 
r8168b_1_hw_jumbo_disable(struct rtl8169_private * tp)2375*4882a593Smuzhiyun static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
2376*4882a593Smuzhiyun {
2377*4882a593Smuzhiyun 	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
2378*4882a593Smuzhiyun }
2379*4882a593Smuzhiyun 
rtl_jumbo_config(struct rtl8169_private * tp)2380*4882a593Smuzhiyun static void rtl_jumbo_config(struct rtl8169_private *tp)
2381*4882a593Smuzhiyun {
2382*4882a593Smuzhiyun 	bool jumbo = tp->dev->mtu > ETH_DATA_LEN;
2383*4882a593Smuzhiyun 	int readrq = 4096;
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 	rtl_unlock_config_regs(tp);
2386*4882a593Smuzhiyun 	switch (tp->mac_version) {
2387*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_12:
2388*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_17:
2389*4882a593Smuzhiyun 		if (jumbo) {
2390*4882a593Smuzhiyun 			readrq = 512;
2391*4882a593Smuzhiyun 			r8168b_1_hw_jumbo_enable(tp);
2392*4882a593Smuzhiyun 		} else {
2393*4882a593Smuzhiyun 			r8168b_1_hw_jumbo_disable(tp);
2394*4882a593Smuzhiyun 		}
2395*4882a593Smuzhiyun 		break;
2396*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
2397*4882a593Smuzhiyun 		if (jumbo) {
2398*4882a593Smuzhiyun 			readrq = 512;
2399*4882a593Smuzhiyun 			r8168c_hw_jumbo_enable(tp);
2400*4882a593Smuzhiyun 		} else {
2401*4882a593Smuzhiyun 			r8168c_hw_jumbo_disable(tp);
2402*4882a593Smuzhiyun 		}
2403*4882a593Smuzhiyun 		break;
2404*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
2405*4882a593Smuzhiyun 		if (jumbo)
2406*4882a593Smuzhiyun 			r8168dp_hw_jumbo_enable(tp);
2407*4882a593Smuzhiyun 		else
2408*4882a593Smuzhiyun 			r8168dp_hw_jumbo_disable(tp);
2409*4882a593Smuzhiyun 		break;
2410*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_33:
2411*4882a593Smuzhiyun 		if (jumbo) {
2412*4882a593Smuzhiyun 			pcie_set_readrq(tp->pci_dev, 512);
2413*4882a593Smuzhiyun 			r8168e_hw_jumbo_enable(tp);
2414*4882a593Smuzhiyun 		} else {
2415*4882a593Smuzhiyun 			r8168e_hw_jumbo_disable(tp);
2416*4882a593Smuzhiyun 		}
2417*4882a593Smuzhiyun 		break;
2418*4882a593Smuzhiyun 	default:
2419*4882a593Smuzhiyun 		break;
2420*4882a593Smuzhiyun 	}
2421*4882a593Smuzhiyun 	rtl_lock_config_regs(tp);
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	if (pci_is_pcie(tp->pci_dev) && tp->supports_gmii)
2424*4882a593Smuzhiyun 		pcie_set_readrq(tp->pci_dev, readrq);
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun 	/* Chip doesn't support pause in jumbo mode */
2427*4882a593Smuzhiyun 	linkmode_mod_bit(ETHTOOL_LINK_MODE_Pause_BIT,
2428*4882a593Smuzhiyun 			 tp->phydev->advertising, !jumbo);
2429*4882a593Smuzhiyun 	linkmode_mod_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT,
2430*4882a593Smuzhiyun 			 tp->phydev->advertising, !jumbo);
2431*4882a593Smuzhiyun 	phy_start_aneg(tp->phydev);
2432*4882a593Smuzhiyun }
2433*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_chipcmd_cond)2434*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_chipcmd_cond)
2435*4882a593Smuzhiyun {
2436*4882a593Smuzhiyun 	return RTL_R8(tp, ChipCmd) & CmdReset;
2437*4882a593Smuzhiyun }
2438*4882a593Smuzhiyun 
rtl_hw_reset(struct rtl8169_private * tp)2439*4882a593Smuzhiyun static void rtl_hw_reset(struct rtl8169_private *tp)
2440*4882a593Smuzhiyun {
2441*4882a593Smuzhiyun 	RTL_W8(tp, ChipCmd, CmdReset);
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun 
rtl_request_firmware(struct rtl8169_private * tp)2446*4882a593Smuzhiyun static void rtl_request_firmware(struct rtl8169_private *tp)
2447*4882a593Smuzhiyun {
2448*4882a593Smuzhiyun 	struct rtl_fw *rtl_fw;
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun 	/* firmware loaded already or no firmware available */
2451*4882a593Smuzhiyun 	if (tp->rtl_fw || !tp->fw_name)
2452*4882a593Smuzhiyun 		return;
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
2455*4882a593Smuzhiyun 	if (!rtl_fw)
2456*4882a593Smuzhiyun 		return;
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 	rtl_fw->phy_write = rtl_writephy;
2459*4882a593Smuzhiyun 	rtl_fw->phy_read = rtl_readphy;
2460*4882a593Smuzhiyun 	rtl_fw->mac_mcu_write = mac_mcu_write;
2461*4882a593Smuzhiyun 	rtl_fw->mac_mcu_read = mac_mcu_read;
2462*4882a593Smuzhiyun 	rtl_fw->fw_name = tp->fw_name;
2463*4882a593Smuzhiyun 	rtl_fw->dev = tp_to_dev(tp);
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun 	if (rtl_fw_request_firmware(rtl_fw))
2466*4882a593Smuzhiyun 		kfree(rtl_fw);
2467*4882a593Smuzhiyun 	else
2468*4882a593Smuzhiyun 		tp->rtl_fw = rtl_fw;
2469*4882a593Smuzhiyun }
2470*4882a593Smuzhiyun 
rtl_rx_close(struct rtl8169_private * tp)2471*4882a593Smuzhiyun static void rtl_rx_close(struct rtl8169_private *tp)
2472*4882a593Smuzhiyun {
2473*4882a593Smuzhiyun 	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_npq_cond)2476*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_npq_cond)
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun 	return RTL_R8(tp, TxPoll) & NPQ;
2479*4882a593Smuzhiyun }
2480*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_txcfg_empty_cond)2481*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_txcfg_empty_cond)
2482*4882a593Smuzhiyun {
2483*4882a593Smuzhiyun 	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_rxtx_empty_cond)2486*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_rxtx_empty_cond)
2487*4882a593Smuzhiyun {
2488*4882a593Smuzhiyun 	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
2489*4882a593Smuzhiyun }
2490*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_rxtx_empty_cond_2)2491*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_rxtx_empty_cond_2)
2492*4882a593Smuzhiyun {
2493*4882a593Smuzhiyun 	/* IntrMitigate has new functionality on RTL8125 */
2494*4882a593Smuzhiyun 	return (RTL_R16(tp, IntrMitigate) & 0x0103) == 0x0103;
2495*4882a593Smuzhiyun }
2496*4882a593Smuzhiyun 
rtl_wait_txrx_fifo_empty(struct rtl8169_private * tp)2497*4882a593Smuzhiyun static void rtl_wait_txrx_fifo_empty(struct rtl8169_private *tp)
2498*4882a593Smuzhiyun {
2499*4882a593Smuzhiyun 	switch (tp->mac_version) {
2500*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_52:
2501*4882a593Smuzhiyun 		rtl_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42);
2502*4882a593Smuzhiyun 		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
2503*4882a593Smuzhiyun 		break;
2504*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
2505*4882a593Smuzhiyun 		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
2506*4882a593Smuzhiyun 		break;
2507*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_63:
2508*4882a593Smuzhiyun 		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
2509*4882a593Smuzhiyun 		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
2510*4882a593Smuzhiyun 		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond_2, 100, 42);
2511*4882a593Smuzhiyun 		break;
2512*4882a593Smuzhiyun 	default:
2513*4882a593Smuzhiyun 		break;
2514*4882a593Smuzhiyun 	}
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun 
rtl_enable_rxdvgate(struct rtl8169_private * tp)2517*4882a593Smuzhiyun static void rtl_enable_rxdvgate(struct rtl8169_private *tp)
2518*4882a593Smuzhiyun {
2519*4882a593Smuzhiyun 	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
2520*4882a593Smuzhiyun 	fsleep(2000);
2521*4882a593Smuzhiyun 	rtl_wait_txrx_fifo_empty(tp);
2522*4882a593Smuzhiyun }
2523*4882a593Smuzhiyun 
rtl_set_tx_config_registers(struct rtl8169_private * tp)2524*4882a593Smuzhiyun static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
2525*4882a593Smuzhiyun {
2526*4882a593Smuzhiyun 	u32 val = TX_DMA_BURST << TxDMAShift |
2527*4882a593Smuzhiyun 		  InterFrameGap << TxInterFrameGapShift;
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	if (rtl_is_8168evl_up(tp))
2530*4882a593Smuzhiyun 		val |= TXCFG_AUTO_FIFO;
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	RTL_W32(tp, TxConfig, val);
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun 
rtl_set_rx_max_size(struct rtl8169_private * tp)2535*4882a593Smuzhiyun static void rtl_set_rx_max_size(struct rtl8169_private *tp)
2536*4882a593Smuzhiyun {
2537*4882a593Smuzhiyun 	/* Low hurts. Let's disable the filtering. */
2538*4882a593Smuzhiyun 	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun 
rtl_set_rx_tx_desc_registers(struct rtl8169_private * tp)2541*4882a593Smuzhiyun static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
2542*4882a593Smuzhiyun {
2543*4882a593Smuzhiyun 	/*
2544*4882a593Smuzhiyun 	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
2545*4882a593Smuzhiyun 	 * register to be written before TxDescAddrLow to work.
2546*4882a593Smuzhiyun 	 * Switching from MMIO to I/O access fixes the issue as well.
2547*4882a593Smuzhiyun 	 */
2548*4882a593Smuzhiyun 	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
2549*4882a593Smuzhiyun 	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
2550*4882a593Smuzhiyun 	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
2551*4882a593Smuzhiyun 	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
2552*4882a593Smuzhiyun }
2553*4882a593Smuzhiyun 
rtl8169_set_magic_reg(struct rtl8169_private * tp)2554*4882a593Smuzhiyun static void rtl8169_set_magic_reg(struct rtl8169_private *tp)
2555*4882a593Smuzhiyun {
2556*4882a593Smuzhiyun 	u32 val;
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
2559*4882a593Smuzhiyun 		val = 0x000fff00;
2560*4882a593Smuzhiyun 	else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
2561*4882a593Smuzhiyun 		val = 0x00ffff00;
2562*4882a593Smuzhiyun 	else
2563*4882a593Smuzhiyun 		return;
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun 	if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
2566*4882a593Smuzhiyun 		val |= 0xff;
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 	RTL_W32(tp, 0x7c, val);
2569*4882a593Smuzhiyun }
2570*4882a593Smuzhiyun 
rtl_set_rx_mode(struct net_device * dev)2571*4882a593Smuzhiyun static void rtl_set_rx_mode(struct net_device *dev)
2572*4882a593Smuzhiyun {
2573*4882a593Smuzhiyun 	u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
2574*4882a593Smuzhiyun 	/* Multicast hash filter */
2575*4882a593Smuzhiyun 	u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
2576*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
2577*4882a593Smuzhiyun 	u32 tmp;
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun 	if (dev->flags & IFF_PROMISC) {
2580*4882a593Smuzhiyun 		rx_mode |= AcceptAllPhys;
2581*4882a593Smuzhiyun 	} else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
2582*4882a593Smuzhiyun 		   dev->flags & IFF_ALLMULTI ||
2583*4882a593Smuzhiyun 		   tp->mac_version == RTL_GIGA_MAC_VER_35) {
2584*4882a593Smuzhiyun 		/* accept all multicasts */
2585*4882a593Smuzhiyun 	} else if (netdev_mc_empty(dev)) {
2586*4882a593Smuzhiyun 		rx_mode &= ~AcceptMulticast;
2587*4882a593Smuzhiyun 	} else {
2588*4882a593Smuzhiyun 		struct netdev_hw_addr *ha;
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 		mc_filter[1] = mc_filter[0] = 0;
2591*4882a593Smuzhiyun 		netdev_for_each_mc_addr(ha, dev) {
2592*4882a593Smuzhiyun 			u32 bit_nr = eth_hw_addr_crc(ha) >> 26;
2593*4882a593Smuzhiyun 			mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
2594*4882a593Smuzhiyun 		}
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 		if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
2597*4882a593Smuzhiyun 			tmp = mc_filter[0];
2598*4882a593Smuzhiyun 			mc_filter[0] = swab32(mc_filter[1]);
2599*4882a593Smuzhiyun 			mc_filter[1] = swab32(tmp);
2600*4882a593Smuzhiyun 		}
2601*4882a593Smuzhiyun 	}
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
2604*4882a593Smuzhiyun 	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	tmp = RTL_R32(tp, RxConfig);
2607*4882a593Smuzhiyun 	RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_OK_MASK) | rx_mode);
2608*4882a593Smuzhiyun }
2609*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_csiar_cond)2610*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_csiar_cond)
2611*4882a593Smuzhiyun {
2612*4882a593Smuzhiyun 	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
2613*4882a593Smuzhiyun }
2614*4882a593Smuzhiyun 
rtl_csi_write(struct rtl8169_private * tp,int addr,int value)2615*4882a593Smuzhiyun static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
2616*4882a593Smuzhiyun {
2617*4882a593Smuzhiyun 	u32 func = PCI_FUNC(tp->pci_dev->devfn);
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	RTL_W32(tp, CSIDR, value);
2620*4882a593Smuzhiyun 	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
2621*4882a593Smuzhiyun 		CSIAR_BYTE_ENABLE | func << 16);
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun 
rtl_csi_read(struct rtl8169_private * tp,int addr)2626*4882a593Smuzhiyun static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
2627*4882a593Smuzhiyun {
2628*4882a593Smuzhiyun 	u32 func = PCI_FUNC(tp->pci_dev->devfn);
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun 	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
2631*4882a593Smuzhiyun 		CSIAR_BYTE_ENABLE);
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun 	return rtl_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
2634*4882a593Smuzhiyun 		RTL_R32(tp, CSIDR) : ~0;
2635*4882a593Smuzhiyun }
2636*4882a593Smuzhiyun 
rtl_csi_access_enable(struct rtl8169_private * tp,u8 val)2637*4882a593Smuzhiyun static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
2638*4882a593Smuzhiyun {
2639*4882a593Smuzhiyun 	struct pci_dev *pdev = tp->pci_dev;
2640*4882a593Smuzhiyun 	u32 csi;
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun 	/* According to Realtek the value at config space address 0x070f
2643*4882a593Smuzhiyun 	 * controls the L0s/L1 entrance latency. We try standard ECAM access
2644*4882a593Smuzhiyun 	 * first and if it fails fall back to CSI.
2645*4882a593Smuzhiyun 	 */
2646*4882a593Smuzhiyun 	if (pdev->cfg_size > 0x070f &&
2647*4882a593Smuzhiyun 	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
2648*4882a593Smuzhiyun 		return;
2649*4882a593Smuzhiyun 
2650*4882a593Smuzhiyun 	netdev_notice_once(tp->dev,
2651*4882a593Smuzhiyun 		"No native access to PCI extended config space, falling back to CSI\n");
2652*4882a593Smuzhiyun 	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
2653*4882a593Smuzhiyun 	rtl_csi_write(tp, 0x070c, csi | val << 24);
2654*4882a593Smuzhiyun }
2655*4882a593Smuzhiyun 
rtl_set_def_aspm_entry_latency(struct rtl8169_private * tp)2656*4882a593Smuzhiyun static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
2657*4882a593Smuzhiyun {
2658*4882a593Smuzhiyun 	rtl_csi_access_enable(tp, 0x27);
2659*4882a593Smuzhiyun }
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun struct ephy_info {
2662*4882a593Smuzhiyun 	unsigned int offset;
2663*4882a593Smuzhiyun 	u16 mask;
2664*4882a593Smuzhiyun 	u16 bits;
2665*4882a593Smuzhiyun };
2666*4882a593Smuzhiyun 
__rtl_ephy_init(struct rtl8169_private * tp,const struct ephy_info * e,int len)2667*4882a593Smuzhiyun static void __rtl_ephy_init(struct rtl8169_private *tp,
2668*4882a593Smuzhiyun 			    const struct ephy_info *e, int len)
2669*4882a593Smuzhiyun {
2670*4882a593Smuzhiyun 	u16 w;
2671*4882a593Smuzhiyun 
2672*4882a593Smuzhiyun 	while (len-- > 0) {
2673*4882a593Smuzhiyun 		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
2674*4882a593Smuzhiyun 		rtl_ephy_write(tp, e->offset, w);
2675*4882a593Smuzhiyun 		e++;
2676*4882a593Smuzhiyun 	}
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun #define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
2680*4882a593Smuzhiyun 
rtl_disable_clock_request(struct rtl8169_private * tp)2681*4882a593Smuzhiyun static void rtl_disable_clock_request(struct rtl8169_private *tp)
2682*4882a593Smuzhiyun {
2683*4882a593Smuzhiyun 	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
2684*4882a593Smuzhiyun 				   PCI_EXP_LNKCTL_CLKREQ_EN);
2685*4882a593Smuzhiyun }
2686*4882a593Smuzhiyun 
rtl_enable_clock_request(struct rtl8169_private * tp)2687*4882a593Smuzhiyun static void rtl_enable_clock_request(struct rtl8169_private *tp)
2688*4882a593Smuzhiyun {
2689*4882a593Smuzhiyun 	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
2690*4882a593Smuzhiyun 				 PCI_EXP_LNKCTL_CLKREQ_EN);
2691*4882a593Smuzhiyun }
2692*4882a593Smuzhiyun 
rtl_pcie_state_l2l3_disable(struct rtl8169_private * tp)2693*4882a593Smuzhiyun static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
2694*4882a593Smuzhiyun {
2695*4882a593Smuzhiyun 	/* work around an issue when PCI reset occurs during L2/L3 state */
2696*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
2697*4882a593Smuzhiyun }
2698*4882a593Smuzhiyun 
rtl_hw_aspm_clkreq_enable(struct rtl8169_private * tp,bool enable)2699*4882a593Smuzhiyun static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
2700*4882a593Smuzhiyun {
2701*4882a593Smuzhiyun 	/* Don't enable ASPM in the chip if OS can't control ASPM */
2702*4882a593Smuzhiyun 	if (enable && tp->aspm_manageable) {
2703*4882a593Smuzhiyun 		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
2704*4882a593Smuzhiyun 		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
2705*4882a593Smuzhiyun 	} else {
2706*4882a593Smuzhiyun 		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
2707*4882a593Smuzhiyun 		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
2708*4882a593Smuzhiyun 	}
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 	udelay(10);
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun 
rtl_set_fifo_size(struct rtl8169_private * tp,u16 rx_stat,u16 tx_stat,u16 rx_dyn,u16 tx_dyn)2713*4882a593Smuzhiyun static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
2714*4882a593Smuzhiyun 			      u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
2715*4882a593Smuzhiyun {
2716*4882a593Smuzhiyun 	/* Usage of dynamic vs. static FIFO is controlled by bit
2717*4882a593Smuzhiyun 	 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
2718*4882a593Smuzhiyun 	 */
2719*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
2720*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
2721*4882a593Smuzhiyun }
2722*4882a593Smuzhiyun 
rtl8168g_set_pause_thresholds(struct rtl8169_private * tp,u8 low,u8 high)2723*4882a593Smuzhiyun static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
2724*4882a593Smuzhiyun 					  u8 low, u8 high)
2725*4882a593Smuzhiyun {
2726*4882a593Smuzhiyun 	/* FIFO thresholds for pause flow control */
2727*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
2728*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
2729*4882a593Smuzhiyun }
2730*4882a593Smuzhiyun 
rtl_hw_start_8168b(struct rtl8169_private * tp)2731*4882a593Smuzhiyun static void rtl_hw_start_8168b(struct rtl8169_private *tp)
2732*4882a593Smuzhiyun {
2733*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2734*4882a593Smuzhiyun }
2735*4882a593Smuzhiyun 
__rtl_hw_start_8168cp(struct rtl8169_private * tp)2736*4882a593Smuzhiyun static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
2737*4882a593Smuzhiyun {
2738*4882a593Smuzhiyun 	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 	rtl_disable_clock_request(tp);
2743*4882a593Smuzhiyun }
2744*4882a593Smuzhiyun 
rtl_hw_start_8168cp_1(struct rtl8169_private * tp)2745*4882a593Smuzhiyun static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
2746*4882a593Smuzhiyun {
2747*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168cp[] = {
2748*4882a593Smuzhiyun 		{ 0x01, 0,	0x0001 },
2749*4882a593Smuzhiyun 		{ 0x02, 0x0800,	0x1000 },
2750*4882a593Smuzhiyun 		{ 0x03, 0,	0x0042 },
2751*4882a593Smuzhiyun 		{ 0x06, 0x0080,	0x0000 },
2752*4882a593Smuzhiyun 		{ 0x07, 0,	0x2000 }
2753*4882a593Smuzhiyun 	};
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168cp);
2758*4882a593Smuzhiyun 
2759*4882a593Smuzhiyun 	__rtl_hw_start_8168cp(tp);
2760*4882a593Smuzhiyun }
2761*4882a593Smuzhiyun 
rtl_hw_start_8168cp_2(struct rtl8169_private * tp)2762*4882a593Smuzhiyun static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
2763*4882a593Smuzhiyun {
2764*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2767*4882a593Smuzhiyun }
2768*4882a593Smuzhiyun 
rtl_hw_start_8168cp_3(struct rtl8169_private * tp)2769*4882a593Smuzhiyun static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
2770*4882a593Smuzhiyun {
2771*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun 	/* Magic. */
2776*4882a593Smuzhiyun 	RTL_W8(tp, DBG_REG, 0x20);
2777*4882a593Smuzhiyun }
2778*4882a593Smuzhiyun 
rtl_hw_start_8168c_1(struct rtl8169_private * tp)2779*4882a593Smuzhiyun static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
2780*4882a593Smuzhiyun {
2781*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168c_1[] = {
2782*4882a593Smuzhiyun 		{ 0x02, 0x0800,	0x1000 },
2783*4882a593Smuzhiyun 		{ 0x03, 0,	0x0002 },
2784*4882a593Smuzhiyun 		{ 0x06, 0x0080,	0x0000 }
2785*4882a593Smuzhiyun 	};
2786*4882a593Smuzhiyun 
2787*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168c_1);
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	__rtl_hw_start_8168cp(tp);
2794*4882a593Smuzhiyun }
2795*4882a593Smuzhiyun 
rtl_hw_start_8168c_2(struct rtl8169_private * tp)2796*4882a593Smuzhiyun static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
2797*4882a593Smuzhiyun {
2798*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168c_2[] = {
2799*4882a593Smuzhiyun 		{ 0x01, 0,	0x0001 },
2800*4882a593Smuzhiyun 		{ 0x03, 0x0400,	0x0020 }
2801*4882a593Smuzhiyun 	};
2802*4882a593Smuzhiyun 
2803*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168c_2);
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	__rtl_hw_start_8168cp(tp);
2808*4882a593Smuzhiyun }
2809*4882a593Smuzhiyun 
rtl_hw_start_8168c_3(struct rtl8169_private * tp)2810*4882a593Smuzhiyun static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
2811*4882a593Smuzhiyun {
2812*4882a593Smuzhiyun 	rtl_hw_start_8168c_2(tp);
2813*4882a593Smuzhiyun }
2814*4882a593Smuzhiyun 
rtl_hw_start_8168c_4(struct rtl8169_private * tp)2815*4882a593Smuzhiyun static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
2816*4882a593Smuzhiyun {
2817*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun 	__rtl_hw_start_8168cp(tp);
2820*4882a593Smuzhiyun }
2821*4882a593Smuzhiyun 
rtl_hw_start_8168d(struct rtl8169_private * tp)2822*4882a593Smuzhiyun static void rtl_hw_start_8168d(struct rtl8169_private *tp)
2823*4882a593Smuzhiyun {
2824*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 	rtl_disable_clock_request(tp);
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun 
rtl_hw_start_8168d_4(struct rtl8169_private * tp)2829*4882a593Smuzhiyun static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
2830*4882a593Smuzhiyun {
2831*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168d_4[] = {
2832*4882a593Smuzhiyun 		{ 0x0b, 0x0000,	0x0048 },
2833*4882a593Smuzhiyun 		{ 0x19, 0x0020,	0x0050 },
2834*4882a593Smuzhiyun 		{ 0x0c, 0x0100,	0x0020 },
2835*4882a593Smuzhiyun 		{ 0x10, 0x0004,	0x0000 },
2836*4882a593Smuzhiyun 	};
2837*4882a593Smuzhiyun 
2838*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2839*4882a593Smuzhiyun 
2840*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168d_4);
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun 	rtl_enable_clock_request(tp);
2843*4882a593Smuzhiyun }
2844*4882a593Smuzhiyun 
rtl_hw_start_8168e_1(struct rtl8169_private * tp)2845*4882a593Smuzhiyun static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
2846*4882a593Smuzhiyun {
2847*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168e_1[] = {
2848*4882a593Smuzhiyun 		{ 0x00, 0x0200,	0x0100 },
2849*4882a593Smuzhiyun 		{ 0x00, 0x0000,	0x0004 },
2850*4882a593Smuzhiyun 		{ 0x06, 0x0002,	0x0001 },
2851*4882a593Smuzhiyun 		{ 0x06, 0x0000,	0x0030 },
2852*4882a593Smuzhiyun 		{ 0x07, 0x0000,	0x2000 },
2853*4882a593Smuzhiyun 		{ 0x00, 0x0000,	0x0020 },
2854*4882a593Smuzhiyun 		{ 0x03, 0x5800,	0x2000 },
2855*4882a593Smuzhiyun 		{ 0x03, 0x0000,	0x0001 },
2856*4882a593Smuzhiyun 		{ 0x01, 0x0800,	0x1000 },
2857*4882a593Smuzhiyun 		{ 0x07, 0x0000,	0x4000 },
2858*4882a593Smuzhiyun 		{ 0x1e, 0x0000,	0x2000 },
2859*4882a593Smuzhiyun 		{ 0x19, 0xffff,	0xfe6c },
2860*4882a593Smuzhiyun 		{ 0x0a, 0x0000,	0x0040 }
2861*4882a593Smuzhiyun 	};
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2864*4882a593Smuzhiyun 
2865*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168e_1);
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 	rtl_disable_clock_request(tp);
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun 	/* Reset tx FIFO pointer */
2870*4882a593Smuzhiyun 	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
2871*4882a593Smuzhiyun 	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
2872*4882a593Smuzhiyun 
2873*4882a593Smuzhiyun 	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
2874*4882a593Smuzhiyun }
2875*4882a593Smuzhiyun 
rtl_hw_start_8168e_2(struct rtl8169_private * tp)2876*4882a593Smuzhiyun static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
2877*4882a593Smuzhiyun {
2878*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168e_2[] = {
2879*4882a593Smuzhiyun 		{ 0x09, 0x0000,	0x0080 },
2880*4882a593Smuzhiyun 		{ 0x19, 0x0000,	0x0224 },
2881*4882a593Smuzhiyun 		{ 0x00, 0x0000,	0x0004 },
2882*4882a593Smuzhiyun 		{ 0x0c, 0x3df0,	0x0200 },
2883*4882a593Smuzhiyun 	};
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168e_2);
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
2890*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xb8, ERIAR_MASK_1111, 0x0000);
2891*4882a593Smuzhiyun 	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
2892*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0x0d4, 0x1f00);
2893*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0x1d0, BIT(1));
2894*4882a593Smuzhiyun 	rtl_reset_packet_filter(tp);
2895*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0x1b0, BIT(4));
2896*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
2897*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
2898*4882a593Smuzhiyun 
2899*4882a593Smuzhiyun 	rtl_disable_clock_request(tp);
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun 	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun 	rtl8168_config_eee_mac(tp);
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
2906*4882a593Smuzhiyun 	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
2907*4882a593Smuzhiyun 	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
2908*4882a593Smuzhiyun 
2909*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
2910*4882a593Smuzhiyun }
2911*4882a593Smuzhiyun 
rtl_hw_start_8168f(struct rtl8169_private * tp)2912*4882a593Smuzhiyun static void rtl_hw_start_8168f(struct rtl8169_private *tp)
2913*4882a593Smuzhiyun {
2914*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
2917*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xb8, ERIAR_MASK_1111, 0x0000);
2918*4882a593Smuzhiyun 	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
2919*4882a593Smuzhiyun 	rtl_reset_packet_filter(tp);
2920*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0x1b0, BIT(4));
2921*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0x1d0, BIT(4) | BIT(1));
2922*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
2923*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 	rtl_disable_clock_request(tp);
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun 	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
2928*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
2929*4882a593Smuzhiyun 	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
2930*4882a593Smuzhiyun 	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 	rtl8168_config_eee_mac(tp);
2933*4882a593Smuzhiyun }
2934*4882a593Smuzhiyun 
rtl_hw_start_8168f_1(struct rtl8169_private * tp)2935*4882a593Smuzhiyun static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
2936*4882a593Smuzhiyun {
2937*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168f_1[] = {
2938*4882a593Smuzhiyun 		{ 0x06, 0x00c0,	0x0020 },
2939*4882a593Smuzhiyun 		{ 0x08, 0x0001,	0x0002 },
2940*4882a593Smuzhiyun 		{ 0x09, 0x0000,	0x0080 },
2941*4882a593Smuzhiyun 		{ 0x19, 0x0000,	0x0224 },
2942*4882a593Smuzhiyun 		{ 0x00, 0x0000,	0x0008 },
2943*4882a593Smuzhiyun 		{ 0x0c, 0x3df0,	0x0200 },
2944*4882a593Smuzhiyun 	};
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun 	rtl_hw_start_8168f(tp);
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168f_1);
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0x0d4, 0x1f00);
2951*4882a593Smuzhiyun }
2952*4882a593Smuzhiyun 
rtl_hw_start_8411(struct rtl8169_private * tp)2953*4882a593Smuzhiyun static void rtl_hw_start_8411(struct rtl8169_private *tp)
2954*4882a593Smuzhiyun {
2955*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168f_1[] = {
2956*4882a593Smuzhiyun 		{ 0x06, 0x00c0,	0x0020 },
2957*4882a593Smuzhiyun 		{ 0x0f, 0xffff,	0x5200 },
2958*4882a593Smuzhiyun 		{ 0x19, 0x0000,	0x0224 },
2959*4882a593Smuzhiyun 		{ 0x00, 0x0000,	0x0008 },
2960*4882a593Smuzhiyun 		{ 0x0c, 0x3df0,	0x0200 },
2961*4882a593Smuzhiyun 	};
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun 	rtl_hw_start_8168f(tp);
2964*4882a593Smuzhiyun 	rtl_pcie_state_l2l3_disable(tp);
2965*4882a593Smuzhiyun 
2966*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168f_1);
2967*4882a593Smuzhiyun 
2968*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0x0d4, 0x0c00);
2969*4882a593Smuzhiyun }
2970*4882a593Smuzhiyun 
rtl_hw_start_8168g(struct rtl8169_private * tp)2971*4882a593Smuzhiyun static void rtl_hw_start_8168g(struct rtl8169_private *tp)
2972*4882a593Smuzhiyun {
2973*4882a593Smuzhiyun 	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
2974*4882a593Smuzhiyun 	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
2977*4882a593Smuzhiyun 
2978*4882a593Smuzhiyun 	rtl_reset_packet_filter(tp);
2979*4882a593Smuzhiyun 	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun 	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
2984*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
2985*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0x0d4, 0x1f80);
2986*4882a593Smuzhiyun 
2987*4882a593Smuzhiyun 	rtl8168_config_eee_mac(tp);
2988*4882a593Smuzhiyun 
2989*4882a593Smuzhiyun 	rtl_w0w1_eri(tp, 0x2fc, 0x01, 0x06);
2990*4882a593Smuzhiyun 	rtl_eri_clear_bits(tp, 0x1b0, BIT(12));
2991*4882a593Smuzhiyun 
2992*4882a593Smuzhiyun 	rtl_pcie_state_l2l3_disable(tp);
2993*4882a593Smuzhiyun }
2994*4882a593Smuzhiyun 
rtl_hw_start_8168g_1(struct rtl8169_private * tp)2995*4882a593Smuzhiyun static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
2996*4882a593Smuzhiyun {
2997*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168g_1[] = {
2998*4882a593Smuzhiyun 		{ 0x00, 0x0008,	0x0000 },
2999*4882a593Smuzhiyun 		{ 0x0c, 0x3ff0,	0x0820 },
3000*4882a593Smuzhiyun 		{ 0x1e, 0x0000,	0x0001 },
3001*4882a593Smuzhiyun 		{ 0x19, 0x8000,	0x0000 }
3002*4882a593Smuzhiyun 	};
3003*4882a593Smuzhiyun 
3004*4882a593Smuzhiyun 	rtl_hw_start_8168g(tp);
3005*4882a593Smuzhiyun 
3006*4882a593Smuzhiyun 	/* disable aspm and clock request before access ephy */
3007*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3008*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168g_1);
3009*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3010*4882a593Smuzhiyun }
3011*4882a593Smuzhiyun 
rtl_hw_start_8168g_2(struct rtl8169_private * tp)3012*4882a593Smuzhiyun static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
3013*4882a593Smuzhiyun {
3014*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168g_2[] = {
3015*4882a593Smuzhiyun 		{ 0x00, 0x0008,	0x0000 },
3016*4882a593Smuzhiyun 		{ 0x0c, 0x3ff0,	0x0820 },
3017*4882a593Smuzhiyun 		{ 0x19, 0xffff,	0x7c00 },
3018*4882a593Smuzhiyun 		{ 0x1e, 0xffff,	0x20eb },
3019*4882a593Smuzhiyun 		{ 0x0d, 0xffff,	0x1666 },
3020*4882a593Smuzhiyun 		{ 0x00, 0xffff,	0x10a3 },
3021*4882a593Smuzhiyun 		{ 0x06, 0xffff,	0xf050 },
3022*4882a593Smuzhiyun 		{ 0x04, 0x0000,	0x0010 },
3023*4882a593Smuzhiyun 		{ 0x1d, 0x4000,	0x0000 },
3024*4882a593Smuzhiyun 	};
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun 	rtl_hw_start_8168g(tp);
3027*4882a593Smuzhiyun 
3028*4882a593Smuzhiyun 	/* disable aspm and clock request before access ephy */
3029*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3030*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168g_2);
3031*4882a593Smuzhiyun }
3032*4882a593Smuzhiyun 
rtl_hw_start_8411_2(struct rtl8169_private * tp)3033*4882a593Smuzhiyun static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
3034*4882a593Smuzhiyun {
3035*4882a593Smuzhiyun 	static const struct ephy_info e_info_8411_2[] = {
3036*4882a593Smuzhiyun 		{ 0x00, 0x0008,	0x0000 },
3037*4882a593Smuzhiyun 		{ 0x0c, 0x37d0,	0x0820 },
3038*4882a593Smuzhiyun 		{ 0x1e, 0x0000,	0x0001 },
3039*4882a593Smuzhiyun 		{ 0x19, 0x8021,	0x0000 },
3040*4882a593Smuzhiyun 		{ 0x1e, 0x0000,	0x2000 },
3041*4882a593Smuzhiyun 		{ 0x0d, 0x0100,	0x0200 },
3042*4882a593Smuzhiyun 		{ 0x00, 0x0000,	0x0080 },
3043*4882a593Smuzhiyun 		{ 0x06, 0x0000,	0x0010 },
3044*4882a593Smuzhiyun 		{ 0x04, 0x0000,	0x0010 },
3045*4882a593Smuzhiyun 		{ 0x1d, 0x0000,	0x4000 },
3046*4882a593Smuzhiyun 	};
3047*4882a593Smuzhiyun 
3048*4882a593Smuzhiyun 	rtl_hw_start_8168g(tp);
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun 	/* disable aspm and clock request before access ephy */
3051*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3052*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8411_2);
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun 	/* The following Realtek-provided magic fixes an issue with the RX unit
3055*4882a593Smuzhiyun 	 * getting confused after the PHY having been powered-down.
3056*4882a593Smuzhiyun 	 */
3057*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
3058*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
3059*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
3060*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
3061*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
3062*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
3063*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
3064*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
3065*4882a593Smuzhiyun 	mdelay(3);
3066*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC26, 0x0000);
3067*4882a593Smuzhiyun 
3068*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF800, 0xE008);
3069*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
3070*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
3071*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
3072*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF808, 0xE027);
3073*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
3074*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
3075*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
3076*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF810, 0xC602);
3077*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
3078*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF814, 0x0000);
3079*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF816, 0xC502);
3080*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
3081*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
3082*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
3083*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
3084*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF820, 0x080A);
3085*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF822, 0x6420);
3086*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
3087*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
3088*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF828, 0xC516);
3089*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
3090*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
3091*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
3092*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
3093*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
3094*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
3095*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
3096*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
3097*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
3098*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
3099*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
3100*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
3101*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
3102*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
3103*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF846, 0xC404);
3104*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
3105*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
3106*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
3107*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
3108*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
3109*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF852, 0xE434);
3110*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
3111*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
3112*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
3113*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
3114*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
3115*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
3116*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF860, 0xF007);
3117*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
3118*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
3119*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
3120*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
3121*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
3122*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
3123*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
3124*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
3125*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
3126*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
3127*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF876, 0xC516);
3128*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
3129*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
3130*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
3131*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
3132*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF880, 0xC512);
3133*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
3134*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
3135*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
3136*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF888, 0x483F);
3137*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
3138*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
3139*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
3140*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
3141*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF892, 0xC505);
3142*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
3143*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF896, 0xC502);
3144*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
3145*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
3146*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
3147*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
3148*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
3149*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
3150*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
3151*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
3152*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
3153*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
3154*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
3155*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
3156*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
3157*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
3158*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
3159*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
3160*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
3161*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
3162*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
3163*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
3164*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
3165*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
3166*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
3167*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
3168*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
3169*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
3170*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
3171*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
3172*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
3173*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
3174*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
3175*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
3176*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
3177*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
3178*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);
3179*4882a593Smuzhiyun 
3180*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC26, 0x8000);
3181*4882a593Smuzhiyun 
3182*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
3183*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
3184*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
3185*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
3186*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
3187*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
3188*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xFC36, 0x012D);
3189*4882a593Smuzhiyun 
3190*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3191*4882a593Smuzhiyun }
3192*4882a593Smuzhiyun 
rtl_hw_start_8168h_1(struct rtl8169_private * tp)3193*4882a593Smuzhiyun static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
3194*4882a593Smuzhiyun {
3195*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168h_1[] = {
3196*4882a593Smuzhiyun 		{ 0x1e, 0x0800,	0x0001 },
3197*4882a593Smuzhiyun 		{ 0x1d, 0x0000,	0x0800 },
3198*4882a593Smuzhiyun 		{ 0x05, 0xffff,	0x2089 },
3199*4882a593Smuzhiyun 		{ 0x06, 0xffff,	0x5881 },
3200*4882a593Smuzhiyun 		{ 0x04, 0xffff,	0x854a },
3201*4882a593Smuzhiyun 		{ 0x01, 0xffff,	0x068b }
3202*4882a593Smuzhiyun 	};
3203*4882a593Smuzhiyun 	int rg_saw_cnt;
3204*4882a593Smuzhiyun 
3205*4882a593Smuzhiyun 	/* disable aspm and clock request before access ephy */
3206*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3207*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168h_1);
3208*4882a593Smuzhiyun 
3209*4882a593Smuzhiyun 	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3210*4882a593Smuzhiyun 	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
3213*4882a593Smuzhiyun 
3214*4882a593Smuzhiyun 	rtl_reset_packet_filter(tp);
3215*4882a593Smuzhiyun 
3216*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0xd4, 0x1f00);
3217*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0xdc, 0x001c);
3218*4882a593Smuzhiyun 
3219*4882a593Smuzhiyun 	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
3220*4882a593Smuzhiyun 
3221*4882a593Smuzhiyun 	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3222*4882a593Smuzhiyun 
3223*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
3224*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun 	rtl8168_config_eee_mac(tp);
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
3229*4882a593Smuzhiyun 	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
3230*4882a593Smuzhiyun 
3231*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
3232*4882a593Smuzhiyun 
3233*4882a593Smuzhiyun 	rtl_eri_clear_bits(tp, 0x1b0, BIT(12));
3234*4882a593Smuzhiyun 
3235*4882a593Smuzhiyun 	rtl_pcie_state_l2l3_disable(tp);
3236*4882a593Smuzhiyun 
3237*4882a593Smuzhiyun 	rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff;
3238*4882a593Smuzhiyun 	if (rg_saw_cnt > 0) {
3239*4882a593Smuzhiyun 		u16 sw_cnt_1ms_ini;
3240*4882a593Smuzhiyun 
3241*4882a593Smuzhiyun 		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
3242*4882a593Smuzhiyun 		sw_cnt_1ms_ini &= 0x0fff;
3243*4882a593Smuzhiyun 		r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
3244*4882a593Smuzhiyun 	}
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
3247*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe052, 0x6000, 0x8008);
3248*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe0d6, 0x01ff, 0x017f);
3249*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
3250*4882a593Smuzhiyun 
3251*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
3252*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
3253*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
3254*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
3255*4882a593Smuzhiyun 
3256*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3257*4882a593Smuzhiyun }
3258*4882a593Smuzhiyun 
rtl_hw_start_8168ep(struct rtl8169_private * tp)3259*4882a593Smuzhiyun static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
3260*4882a593Smuzhiyun {
3261*4882a593Smuzhiyun 	rtl8168ep_stop_cmac(tp);
3262*4882a593Smuzhiyun 
3263*4882a593Smuzhiyun 	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3264*4882a593Smuzhiyun 	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
3265*4882a593Smuzhiyun 
3266*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun 	rtl_reset_packet_filter(tp);
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0xd4, 0x1f80);
3271*4882a593Smuzhiyun 
3272*4882a593Smuzhiyun 	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
3273*4882a593Smuzhiyun 
3274*4882a593Smuzhiyun 	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3275*4882a593Smuzhiyun 
3276*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
3277*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun 	rtl8168_config_eee_mac(tp);
3280*4882a593Smuzhiyun 
3281*4882a593Smuzhiyun 	rtl_w0w1_eri(tp, 0x2fc, 0x01, 0x06);
3282*4882a593Smuzhiyun 
3283*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
3284*4882a593Smuzhiyun 
3285*4882a593Smuzhiyun 	rtl_pcie_state_l2l3_disable(tp);
3286*4882a593Smuzhiyun }
3287*4882a593Smuzhiyun 
rtl_hw_start_8168ep_1(struct rtl8169_private * tp)3288*4882a593Smuzhiyun static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
3289*4882a593Smuzhiyun {
3290*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168ep_1[] = {
3291*4882a593Smuzhiyun 		{ 0x00, 0xffff,	0x10ab },
3292*4882a593Smuzhiyun 		{ 0x06, 0xffff,	0xf030 },
3293*4882a593Smuzhiyun 		{ 0x08, 0xffff,	0x2006 },
3294*4882a593Smuzhiyun 		{ 0x0d, 0xffff,	0x1666 },
3295*4882a593Smuzhiyun 		{ 0x0c, 0x3ff0,	0x0000 }
3296*4882a593Smuzhiyun 	};
3297*4882a593Smuzhiyun 
3298*4882a593Smuzhiyun 	/* disable aspm and clock request before access ephy */
3299*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3300*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168ep_1);
3301*4882a593Smuzhiyun 
3302*4882a593Smuzhiyun 	rtl_hw_start_8168ep(tp);
3303*4882a593Smuzhiyun 
3304*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3305*4882a593Smuzhiyun }
3306*4882a593Smuzhiyun 
rtl_hw_start_8168ep_2(struct rtl8169_private * tp)3307*4882a593Smuzhiyun static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
3308*4882a593Smuzhiyun {
3309*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168ep_2[] = {
3310*4882a593Smuzhiyun 		{ 0x00, 0xffff,	0x10a3 },
3311*4882a593Smuzhiyun 		{ 0x19, 0xffff,	0xfc00 },
3312*4882a593Smuzhiyun 		{ 0x1e, 0xffff,	0x20ea }
3313*4882a593Smuzhiyun 	};
3314*4882a593Smuzhiyun 
3315*4882a593Smuzhiyun 	/* disable aspm and clock request before access ephy */
3316*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3317*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168ep_2);
3318*4882a593Smuzhiyun 
3319*4882a593Smuzhiyun 	rtl_hw_start_8168ep(tp);
3320*4882a593Smuzhiyun 
3321*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
3322*4882a593Smuzhiyun 	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
3323*4882a593Smuzhiyun 
3324*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3325*4882a593Smuzhiyun }
3326*4882a593Smuzhiyun 
rtl_hw_start_8168ep_3(struct rtl8169_private * tp)3327*4882a593Smuzhiyun static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
3328*4882a593Smuzhiyun {
3329*4882a593Smuzhiyun 	static const struct ephy_info e_info_8168ep_3[] = {
3330*4882a593Smuzhiyun 		{ 0x00, 0x0000,	0x0080 },
3331*4882a593Smuzhiyun 		{ 0x0d, 0x0100,	0x0200 },
3332*4882a593Smuzhiyun 		{ 0x19, 0x8021,	0x0000 },
3333*4882a593Smuzhiyun 		{ 0x1e, 0x0000,	0x2000 },
3334*4882a593Smuzhiyun 	};
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	/* disable aspm and clock request before access ephy */
3337*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3338*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8168ep_3);
3339*4882a593Smuzhiyun 
3340*4882a593Smuzhiyun 	rtl_hw_start_8168ep(tp);
3341*4882a593Smuzhiyun 
3342*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
3343*4882a593Smuzhiyun 	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
3344*4882a593Smuzhiyun 
3345*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x0271);
3346*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
3347*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
3348*4882a593Smuzhiyun 
3349*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3350*4882a593Smuzhiyun }
3351*4882a593Smuzhiyun 
rtl_hw_start_8117(struct rtl8169_private * tp)3352*4882a593Smuzhiyun static void rtl_hw_start_8117(struct rtl8169_private *tp)
3353*4882a593Smuzhiyun {
3354*4882a593Smuzhiyun 	static const struct ephy_info e_info_8117[] = {
3355*4882a593Smuzhiyun 		{ 0x19, 0x0040,	0x1100 },
3356*4882a593Smuzhiyun 		{ 0x59, 0x0040,	0x1100 },
3357*4882a593Smuzhiyun 	};
3358*4882a593Smuzhiyun 	int rg_saw_cnt;
3359*4882a593Smuzhiyun 
3360*4882a593Smuzhiyun 	rtl8168ep_stop_cmac(tp);
3361*4882a593Smuzhiyun 
3362*4882a593Smuzhiyun 	/* disable aspm and clock request before access ephy */
3363*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3364*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8117);
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun 	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3367*4882a593Smuzhiyun 	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
3370*4882a593Smuzhiyun 
3371*4882a593Smuzhiyun 	rtl_reset_packet_filter(tp);
3372*4882a593Smuzhiyun 
3373*4882a593Smuzhiyun 	rtl_eri_set_bits(tp, 0xd4, 0x1f90);
3374*4882a593Smuzhiyun 
3375*4882a593Smuzhiyun 	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
3376*4882a593Smuzhiyun 
3377*4882a593Smuzhiyun 	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
3380*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun 	rtl8168_config_eee_mac(tp);
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
3385*4882a593Smuzhiyun 	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
3386*4882a593Smuzhiyun 
3387*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
3388*4882a593Smuzhiyun 
3389*4882a593Smuzhiyun 	rtl_eri_clear_bits(tp, 0x1b0, BIT(12));
3390*4882a593Smuzhiyun 
3391*4882a593Smuzhiyun 	rtl_pcie_state_l2l3_disable(tp);
3392*4882a593Smuzhiyun 
3393*4882a593Smuzhiyun 	rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff;
3394*4882a593Smuzhiyun 	if (rg_saw_cnt > 0) {
3395*4882a593Smuzhiyun 		u16 sw_cnt_1ms_ini;
3396*4882a593Smuzhiyun 
3397*4882a593Smuzhiyun 		sw_cnt_1ms_ini = (16000000 / rg_saw_cnt) & 0x0fff;
3398*4882a593Smuzhiyun 		r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
3399*4882a593Smuzhiyun 	}
3400*4882a593Smuzhiyun 
3401*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
3402*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xea80, 0x0003);
3403*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe052, 0x0000, 0x0009);
3404*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
3405*4882a593Smuzhiyun 
3406*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
3407*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
3408*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
3409*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
3410*4882a593Smuzhiyun 
3411*4882a593Smuzhiyun 	/* firmware is for MAC only */
3412*4882a593Smuzhiyun 	r8169_apply_firmware(tp);
3413*4882a593Smuzhiyun 
3414*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3415*4882a593Smuzhiyun }
3416*4882a593Smuzhiyun 
rtl_hw_start_8102e_1(struct rtl8169_private * tp)3417*4882a593Smuzhiyun static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
3418*4882a593Smuzhiyun {
3419*4882a593Smuzhiyun 	static const struct ephy_info e_info_8102e_1[] = {
3420*4882a593Smuzhiyun 		{ 0x01,	0, 0x6e65 },
3421*4882a593Smuzhiyun 		{ 0x02,	0, 0x091f },
3422*4882a593Smuzhiyun 		{ 0x03,	0, 0xc2f9 },
3423*4882a593Smuzhiyun 		{ 0x06,	0, 0xafb5 },
3424*4882a593Smuzhiyun 		{ 0x07,	0, 0x0e00 },
3425*4882a593Smuzhiyun 		{ 0x19,	0, 0xec80 },
3426*4882a593Smuzhiyun 		{ 0x01,	0, 0x2e65 },
3427*4882a593Smuzhiyun 		{ 0x01,	0, 0x6e65 }
3428*4882a593Smuzhiyun 	};
3429*4882a593Smuzhiyun 	u8 cfg1;
3430*4882a593Smuzhiyun 
3431*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
3432*4882a593Smuzhiyun 
3433*4882a593Smuzhiyun 	RTL_W8(tp, DBG_REG, FIX_NAK_1);
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun 	RTL_W8(tp, Config1,
3436*4882a593Smuzhiyun 	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
3437*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
3438*4882a593Smuzhiyun 
3439*4882a593Smuzhiyun 	cfg1 = RTL_R8(tp, Config1);
3440*4882a593Smuzhiyun 	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
3441*4882a593Smuzhiyun 		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
3442*4882a593Smuzhiyun 
3443*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8102e_1);
3444*4882a593Smuzhiyun }
3445*4882a593Smuzhiyun 
rtl_hw_start_8102e_2(struct rtl8169_private * tp)3446*4882a593Smuzhiyun static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
3447*4882a593Smuzhiyun {
3448*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
3449*4882a593Smuzhiyun 
3450*4882a593Smuzhiyun 	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
3451*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
3452*4882a593Smuzhiyun }
3453*4882a593Smuzhiyun 
rtl_hw_start_8102e_3(struct rtl8169_private * tp)3454*4882a593Smuzhiyun static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
3455*4882a593Smuzhiyun {
3456*4882a593Smuzhiyun 	rtl_hw_start_8102e_2(tp);
3457*4882a593Smuzhiyun 
3458*4882a593Smuzhiyun 	rtl_ephy_write(tp, 0x03, 0xc2f9);
3459*4882a593Smuzhiyun }
3460*4882a593Smuzhiyun 
rtl_hw_start_8401(struct rtl8169_private * tp)3461*4882a593Smuzhiyun static void rtl_hw_start_8401(struct rtl8169_private *tp)
3462*4882a593Smuzhiyun {
3463*4882a593Smuzhiyun 	static const struct ephy_info e_info_8401[] = {
3464*4882a593Smuzhiyun 		{ 0x01,	0xffff, 0x6fe5 },
3465*4882a593Smuzhiyun 		{ 0x03,	0xffff, 0x0599 },
3466*4882a593Smuzhiyun 		{ 0x06,	0xffff, 0xaf25 },
3467*4882a593Smuzhiyun 		{ 0x07,	0xffff, 0x8e68 },
3468*4882a593Smuzhiyun 	};
3469*4882a593Smuzhiyun 
3470*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8401);
3471*4882a593Smuzhiyun 	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
3472*4882a593Smuzhiyun }
3473*4882a593Smuzhiyun 
rtl_hw_start_8105e_1(struct rtl8169_private * tp)3474*4882a593Smuzhiyun static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
3475*4882a593Smuzhiyun {
3476*4882a593Smuzhiyun 	static const struct ephy_info e_info_8105e_1[] = {
3477*4882a593Smuzhiyun 		{ 0x07,	0, 0x4000 },
3478*4882a593Smuzhiyun 		{ 0x19,	0, 0x0200 },
3479*4882a593Smuzhiyun 		{ 0x19,	0, 0x0020 },
3480*4882a593Smuzhiyun 		{ 0x1e,	0, 0x2000 },
3481*4882a593Smuzhiyun 		{ 0x03,	0, 0x0001 },
3482*4882a593Smuzhiyun 		{ 0x19,	0, 0x0100 },
3483*4882a593Smuzhiyun 		{ 0x19,	0, 0x0004 },
3484*4882a593Smuzhiyun 		{ 0x0a,	0, 0x0020 }
3485*4882a593Smuzhiyun 	};
3486*4882a593Smuzhiyun 
3487*4882a593Smuzhiyun 	/* Force LAN exit from ASPM if Rx/Tx are not idle */
3488*4882a593Smuzhiyun 	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
3489*4882a593Smuzhiyun 
3490*4882a593Smuzhiyun 	/* Disable Early Tally Counter */
3491*4882a593Smuzhiyun 	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
3492*4882a593Smuzhiyun 
3493*4882a593Smuzhiyun 	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
3494*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
3495*4882a593Smuzhiyun 
3496*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8105e_1);
3497*4882a593Smuzhiyun 
3498*4882a593Smuzhiyun 	rtl_pcie_state_l2l3_disable(tp);
3499*4882a593Smuzhiyun }
3500*4882a593Smuzhiyun 
rtl_hw_start_8105e_2(struct rtl8169_private * tp)3501*4882a593Smuzhiyun static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
3502*4882a593Smuzhiyun {
3503*4882a593Smuzhiyun 	rtl_hw_start_8105e_1(tp);
3504*4882a593Smuzhiyun 	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
3505*4882a593Smuzhiyun }
3506*4882a593Smuzhiyun 
rtl_hw_start_8402(struct rtl8169_private * tp)3507*4882a593Smuzhiyun static void rtl_hw_start_8402(struct rtl8169_private *tp)
3508*4882a593Smuzhiyun {
3509*4882a593Smuzhiyun 	static const struct ephy_info e_info_8402[] = {
3510*4882a593Smuzhiyun 		{ 0x19,	0xffff, 0xff64 },
3511*4882a593Smuzhiyun 		{ 0x1e,	0, 0x4000 }
3512*4882a593Smuzhiyun 	};
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun 	/* Force LAN exit from ASPM if Rx/Tx are not idle */
3517*4882a593Smuzhiyun 	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
3518*4882a593Smuzhiyun 
3519*4882a593Smuzhiyun 	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8402);
3522*4882a593Smuzhiyun 
3523*4882a593Smuzhiyun 	rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
3524*4882a593Smuzhiyun 	rtl_reset_packet_filter(tp);
3525*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
3526*4882a593Smuzhiyun 	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3527*4882a593Smuzhiyun 	rtl_w0w1_eri(tp, 0x0d4, 0x0e00, 0xff00);
3528*4882a593Smuzhiyun 
3529*4882a593Smuzhiyun 	/* disable EEE */
3530*4882a593Smuzhiyun 	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun 	rtl_pcie_state_l2l3_disable(tp);
3533*4882a593Smuzhiyun }
3534*4882a593Smuzhiyun 
rtl_hw_start_8106(struct rtl8169_private * tp)3535*4882a593Smuzhiyun static void rtl_hw_start_8106(struct rtl8169_private *tp)
3536*4882a593Smuzhiyun {
3537*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3538*4882a593Smuzhiyun 
3539*4882a593Smuzhiyun 	/* Force LAN exit from ASPM if Rx/Tx are not idle */
3540*4882a593Smuzhiyun 	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
3541*4882a593Smuzhiyun 
3542*4882a593Smuzhiyun 	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
3543*4882a593Smuzhiyun 	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
3544*4882a593Smuzhiyun 	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
3545*4882a593Smuzhiyun 
3546*4882a593Smuzhiyun 	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
3547*4882a593Smuzhiyun 
3548*4882a593Smuzhiyun 	/* disable EEE */
3549*4882a593Smuzhiyun 	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
3550*4882a593Smuzhiyun 
3551*4882a593Smuzhiyun 	rtl_pcie_state_l2l3_disable(tp);
3552*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3553*4882a593Smuzhiyun }
3554*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_mac_ocp_e00e_cond)3555*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_mac_ocp_e00e_cond)
3556*4882a593Smuzhiyun {
3557*4882a593Smuzhiyun 	return r8168_mac_ocp_read(tp, 0xe00e) & BIT(13);
3558*4882a593Smuzhiyun }
3559*4882a593Smuzhiyun 
rtl_hw_start_8125_common(struct rtl8169_private * tp)3560*4882a593Smuzhiyun static void rtl_hw_start_8125_common(struct rtl8169_private *tp)
3561*4882a593Smuzhiyun {
3562*4882a593Smuzhiyun 	rtl_pcie_state_l2l3_disable(tp);
3563*4882a593Smuzhiyun 
3564*4882a593Smuzhiyun 	RTL_W16(tp, 0x382, 0x221b);
3565*4882a593Smuzhiyun 	RTL_W8(tp, 0x4500, 0);
3566*4882a593Smuzhiyun 	RTL_W16(tp, 0x4800, 0);
3567*4882a593Smuzhiyun 
3568*4882a593Smuzhiyun 	/* disable UPS */
3569*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xd40a, 0x0010, 0x0000);
3570*4882a593Smuzhiyun 
3571*4882a593Smuzhiyun 	RTL_W8(tp, Config1, RTL_R8(tp, Config1) & ~0x10);
3572*4882a593Smuzhiyun 
3573*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xc140, 0xffff);
3574*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xc142, 0xffff);
3575*4882a593Smuzhiyun 
3576*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x03a9);
3577*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
3578*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
3579*4882a593Smuzhiyun 
3580*4882a593Smuzhiyun 	/* disable new tx descriptor format */
3581*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xeb58, 0x0001, 0x0000);
3582*4882a593Smuzhiyun 
3583*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_63)
3584*4882a593Smuzhiyun 		r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0200);
3585*4882a593Smuzhiyun 	else
3586*4882a593Smuzhiyun 		r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0400);
3587*4882a593Smuzhiyun 
3588*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_63)
3589*4882a593Smuzhiyun 		r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0000);
3590*4882a593Smuzhiyun 	else
3591*4882a593Smuzhiyun 		r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0020);
3592*4882a593Smuzhiyun 
3593*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xc0b4, 0x0000, 0x000c);
3594*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xeb6a, 0x00ff, 0x0033);
3595*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xeb50, 0x03e0, 0x0040);
3596*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0030);
3597*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe040, 0x1000, 0x0000);
3598*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xea1c, 0x0003, 0x0001);
3599*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe0c0, 0x4f0f, 0x4403);
3600*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe052, 0x0080, 0x0068);
3601*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xc0ac, 0x0080, 0x1f00);
3602*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xd430, 0x0fff, 0x047f);
3603*4882a593Smuzhiyun 
3604*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xea1c, 0x0004, 0x0000);
3605*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xeb54, 0x0000, 0x0001);
3606*4882a593Smuzhiyun 	udelay(1);
3607*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xeb54, 0x0001, 0x0000);
3608*4882a593Smuzhiyun 	RTL_W16(tp, 0x1880, RTL_R16(tp, 0x1880) & ~0x0030);
3609*4882a593Smuzhiyun 
3610*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xe098, 0xc302);
3611*4882a593Smuzhiyun 
3612*4882a593Smuzhiyun 	rtl_loop_wait_low(tp, &rtl_mac_ocp_e00e_cond, 1000, 10);
3613*4882a593Smuzhiyun 
3614*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_63)
3615*4882a593Smuzhiyun 		rtl8125b_config_eee_mac(tp);
3616*4882a593Smuzhiyun 	else
3617*4882a593Smuzhiyun 		rtl8125a_config_eee_mac(tp);
3618*4882a593Smuzhiyun 
3619*4882a593Smuzhiyun 	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3620*4882a593Smuzhiyun 	udelay(10);
3621*4882a593Smuzhiyun }
3622*4882a593Smuzhiyun 
rtl_hw_start_8125a_1(struct rtl8169_private * tp)3623*4882a593Smuzhiyun static void rtl_hw_start_8125a_1(struct rtl8169_private *tp)
3624*4882a593Smuzhiyun {
3625*4882a593Smuzhiyun 	static const struct ephy_info e_info_8125a_1[] = {
3626*4882a593Smuzhiyun 		{ 0x01, 0xffff, 0xa812 },
3627*4882a593Smuzhiyun 		{ 0x09, 0xffff, 0x520c },
3628*4882a593Smuzhiyun 		{ 0x04, 0xffff, 0xd000 },
3629*4882a593Smuzhiyun 		{ 0x0d, 0xffff, 0xf702 },
3630*4882a593Smuzhiyun 		{ 0x0a, 0xffff, 0x8653 },
3631*4882a593Smuzhiyun 		{ 0x06, 0xffff, 0x001e },
3632*4882a593Smuzhiyun 		{ 0x08, 0xffff, 0x3595 },
3633*4882a593Smuzhiyun 		{ 0x20, 0xffff, 0x9455 },
3634*4882a593Smuzhiyun 		{ 0x21, 0xffff, 0x99ff },
3635*4882a593Smuzhiyun 		{ 0x02, 0xffff, 0x6046 },
3636*4882a593Smuzhiyun 		{ 0x29, 0xffff, 0xfe00 },
3637*4882a593Smuzhiyun 		{ 0x23, 0xffff, 0xab62 },
3638*4882a593Smuzhiyun 
3639*4882a593Smuzhiyun 		{ 0x41, 0xffff, 0xa80c },
3640*4882a593Smuzhiyun 		{ 0x49, 0xffff, 0x520c },
3641*4882a593Smuzhiyun 		{ 0x44, 0xffff, 0xd000 },
3642*4882a593Smuzhiyun 		{ 0x4d, 0xffff, 0xf702 },
3643*4882a593Smuzhiyun 		{ 0x4a, 0xffff, 0x8653 },
3644*4882a593Smuzhiyun 		{ 0x46, 0xffff, 0x001e },
3645*4882a593Smuzhiyun 		{ 0x48, 0xffff, 0x3595 },
3646*4882a593Smuzhiyun 		{ 0x60, 0xffff, 0x9455 },
3647*4882a593Smuzhiyun 		{ 0x61, 0xffff, 0x99ff },
3648*4882a593Smuzhiyun 		{ 0x42, 0xffff, 0x6046 },
3649*4882a593Smuzhiyun 		{ 0x69, 0xffff, 0xfe00 },
3650*4882a593Smuzhiyun 		{ 0x63, 0xffff, 0xab62 },
3651*4882a593Smuzhiyun 	};
3652*4882a593Smuzhiyun 
3653*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
3654*4882a593Smuzhiyun 
3655*4882a593Smuzhiyun 	/* disable aspm and clock request before access ephy */
3656*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3657*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8125a_1);
3658*4882a593Smuzhiyun 
3659*4882a593Smuzhiyun 	rtl_hw_start_8125_common(tp);
3660*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3661*4882a593Smuzhiyun }
3662*4882a593Smuzhiyun 
rtl_hw_start_8125a_2(struct rtl8169_private * tp)3663*4882a593Smuzhiyun static void rtl_hw_start_8125a_2(struct rtl8169_private *tp)
3664*4882a593Smuzhiyun {
3665*4882a593Smuzhiyun 	static const struct ephy_info e_info_8125a_2[] = {
3666*4882a593Smuzhiyun 		{ 0x04, 0xffff, 0xd000 },
3667*4882a593Smuzhiyun 		{ 0x0a, 0xffff, 0x8653 },
3668*4882a593Smuzhiyun 		{ 0x23, 0xffff, 0xab66 },
3669*4882a593Smuzhiyun 		{ 0x20, 0xffff, 0x9455 },
3670*4882a593Smuzhiyun 		{ 0x21, 0xffff, 0x99ff },
3671*4882a593Smuzhiyun 		{ 0x29, 0xffff, 0xfe04 },
3672*4882a593Smuzhiyun 
3673*4882a593Smuzhiyun 		{ 0x44, 0xffff, 0xd000 },
3674*4882a593Smuzhiyun 		{ 0x4a, 0xffff, 0x8653 },
3675*4882a593Smuzhiyun 		{ 0x63, 0xffff, 0xab66 },
3676*4882a593Smuzhiyun 		{ 0x60, 0xffff, 0x9455 },
3677*4882a593Smuzhiyun 		{ 0x61, 0xffff, 0x99ff },
3678*4882a593Smuzhiyun 		{ 0x69, 0xffff, 0xfe04 },
3679*4882a593Smuzhiyun 	};
3680*4882a593Smuzhiyun 
3681*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
3682*4882a593Smuzhiyun 
3683*4882a593Smuzhiyun 	/* disable aspm and clock request before access ephy */
3684*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3685*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8125a_2);
3686*4882a593Smuzhiyun 
3687*4882a593Smuzhiyun 	rtl_hw_start_8125_common(tp);
3688*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3689*4882a593Smuzhiyun }
3690*4882a593Smuzhiyun 
rtl_hw_start_8125b(struct rtl8169_private * tp)3691*4882a593Smuzhiyun static void rtl_hw_start_8125b(struct rtl8169_private *tp)
3692*4882a593Smuzhiyun {
3693*4882a593Smuzhiyun 	static const struct ephy_info e_info_8125b[] = {
3694*4882a593Smuzhiyun 		{ 0x0b, 0xffff, 0xa908 },
3695*4882a593Smuzhiyun 		{ 0x1e, 0xffff, 0x20eb },
3696*4882a593Smuzhiyun 		{ 0x4b, 0xffff, 0xa908 },
3697*4882a593Smuzhiyun 		{ 0x5e, 0xffff, 0x20eb },
3698*4882a593Smuzhiyun 		{ 0x22, 0x0030, 0x0020 },
3699*4882a593Smuzhiyun 		{ 0x62, 0x0030, 0x0020 },
3700*4882a593Smuzhiyun 	};
3701*4882a593Smuzhiyun 
3702*4882a593Smuzhiyun 	rtl_set_def_aspm_entry_latency(tp);
3703*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, false);
3704*4882a593Smuzhiyun 
3705*4882a593Smuzhiyun 	rtl_ephy_init(tp, e_info_8125b);
3706*4882a593Smuzhiyun 	rtl_hw_start_8125_common(tp);
3707*4882a593Smuzhiyun 
3708*4882a593Smuzhiyun 	rtl_hw_aspm_clkreq_enable(tp, true);
3709*4882a593Smuzhiyun }
3710*4882a593Smuzhiyun 
rtl_hw_config(struct rtl8169_private * tp)3711*4882a593Smuzhiyun static void rtl_hw_config(struct rtl8169_private *tp)
3712*4882a593Smuzhiyun {
3713*4882a593Smuzhiyun 	static const rtl_generic_fct hw_configs[] = {
3714*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
3715*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
3716*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
3717*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_10] = NULL,
3718*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168b,
3719*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168b,
3720*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_13] = NULL,
3721*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_14] = rtl_hw_start_8401,
3722*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_16] = NULL,
3723*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168b,
3724*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
3725*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
3726*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
3727*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
3728*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
3729*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
3730*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
3731*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
3732*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
3733*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
3734*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
3735*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
3736*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
3737*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168d,
3738*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
3739*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
3740*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
3741*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
3742*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
3743*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
3744*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
3745*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
3746*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
3747*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
3748*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
3749*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
3750*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
3751*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
3752*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
3753*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
3754*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
3755*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
3756*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
3757*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
3758*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_52] = rtl_hw_start_8117,
3759*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_60] = rtl_hw_start_8125a_1,
3760*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_61] = rtl_hw_start_8125a_2,
3761*4882a593Smuzhiyun 		[RTL_GIGA_MAC_VER_63] = rtl_hw_start_8125b,
3762*4882a593Smuzhiyun 	};
3763*4882a593Smuzhiyun 
3764*4882a593Smuzhiyun 	if (hw_configs[tp->mac_version])
3765*4882a593Smuzhiyun 		hw_configs[tp->mac_version](tp);
3766*4882a593Smuzhiyun }
3767*4882a593Smuzhiyun 
rtl_hw_start_8125(struct rtl8169_private * tp)3768*4882a593Smuzhiyun static void rtl_hw_start_8125(struct rtl8169_private *tp)
3769*4882a593Smuzhiyun {
3770*4882a593Smuzhiyun 	int i;
3771*4882a593Smuzhiyun 
3772*4882a593Smuzhiyun 	/* disable interrupt coalescing */
3773*4882a593Smuzhiyun 	for (i = 0xa00; i < 0xb00; i += 4)
3774*4882a593Smuzhiyun 		RTL_W32(tp, i, 0);
3775*4882a593Smuzhiyun 
3776*4882a593Smuzhiyun 	rtl_hw_config(tp);
3777*4882a593Smuzhiyun }
3778*4882a593Smuzhiyun 
rtl_hw_start_8168(struct rtl8169_private * tp)3779*4882a593Smuzhiyun static void rtl_hw_start_8168(struct rtl8169_private *tp)
3780*4882a593Smuzhiyun {
3781*4882a593Smuzhiyun 	if (rtl_is_8168evl_up(tp))
3782*4882a593Smuzhiyun 		RTL_W8(tp, MaxTxPacketSize, EarlySize);
3783*4882a593Smuzhiyun 	else
3784*4882a593Smuzhiyun 		RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
3785*4882a593Smuzhiyun 
3786*4882a593Smuzhiyun 	rtl_hw_config(tp);
3787*4882a593Smuzhiyun 
3788*4882a593Smuzhiyun 	/* disable interrupt coalescing */
3789*4882a593Smuzhiyun 	RTL_W16(tp, IntrMitigate, 0x0000);
3790*4882a593Smuzhiyun }
3791*4882a593Smuzhiyun 
rtl_hw_start_8169(struct rtl8169_private * tp)3792*4882a593Smuzhiyun static void rtl_hw_start_8169(struct rtl8169_private *tp)
3793*4882a593Smuzhiyun {
3794*4882a593Smuzhiyun 	RTL_W8(tp, EarlyTxThres, NoEarlyTx);
3795*4882a593Smuzhiyun 
3796*4882a593Smuzhiyun 	tp->cp_cmd |= PCIMulRW;
3797*4882a593Smuzhiyun 
3798*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
3799*4882a593Smuzhiyun 	    tp->mac_version == RTL_GIGA_MAC_VER_03)
3800*4882a593Smuzhiyun 		tp->cp_cmd |= EnAnaPLL;
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun 	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
3803*4882a593Smuzhiyun 
3804*4882a593Smuzhiyun 	rtl8169_set_magic_reg(tp);
3805*4882a593Smuzhiyun 
3806*4882a593Smuzhiyun 	/* disable interrupt coalescing */
3807*4882a593Smuzhiyun 	RTL_W16(tp, IntrMitigate, 0x0000);
3808*4882a593Smuzhiyun }
3809*4882a593Smuzhiyun 
rtl_hw_start(struct rtl8169_private * tp)3810*4882a593Smuzhiyun static void rtl_hw_start(struct  rtl8169_private *tp)
3811*4882a593Smuzhiyun {
3812*4882a593Smuzhiyun 	rtl_unlock_config_regs(tp);
3813*4882a593Smuzhiyun 
3814*4882a593Smuzhiyun 	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
3815*4882a593Smuzhiyun 
3816*4882a593Smuzhiyun 	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
3817*4882a593Smuzhiyun 		rtl_hw_start_8169(tp);
3818*4882a593Smuzhiyun 	else if (rtl_is_8125(tp))
3819*4882a593Smuzhiyun 		rtl_hw_start_8125(tp);
3820*4882a593Smuzhiyun 	else
3821*4882a593Smuzhiyun 		rtl_hw_start_8168(tp);
3822*4882a593Smuzhiyun 
3823*4882a593Smuzhiyun 	rtl_set_rx_max_size(tp);
3824*4882a593Smuzhiyun 	rtl_set_rx_tx_desc_registers(tp);
3825*4882a593Smuzhiyun 	rtl_lock_config_regs(tp);
3826*4882a593Smuzhiyun 
3827*4882a593Smuzhiyun 	rtl_jumbo_config(tp);
3828*4882a593Smuzhiyun 
3829*4882a593Smuzhiyun 	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
3830*4882a593Smuzhiyun 	rtl_pci_commit(tp);
3831*4882a593Smuzhiyun 
3832*4882a593Smuzhiyun 	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
3833*4882a593Smuzhiyun 	rtl_init_rxcfg(tp);
3834*4882a593Smuzhiyun 	rtl_set_tx_config_registers(tp);
3835*4882a593Smuzhiyun 	rtl_set_rx_config_features(tp, tp->dev->features);
3836*4882a593Smuzhiyun 	rtl_set_rx_mode(tp->dev);
3837*4882a593Smuzhiyun 	rtl_irq_enable(tp);
3838*4882a593Smuzhiyun }
3839*4882a593Smuzhiyun 
rtl8169_change_mtu(struct net_device * dev,int new_mtu)3840*4882a593Smuzhiyun static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
3841*4882a593Smuzhiyun {
3842*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun 	dev->mtu = new_mtu;
3845*4882a593Smuzhiyun 	netdev_update_features(dev);
3846*4882a593Smuzhiyun 	rtl_jumbo_config(tp);
3847*4882a593Smuzhiyun 
3848*4882a593Smuzhiyun 	switch (tp->mac_version) {
3849*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_61:
3850*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_63:
3851*4882a593Smuzhiyun 		rtl8125_set_eee_txidle_timer(tp);
3852*4882a593Smuzhiyun 		break;
3853*4882a593Smuzhiyun 	default:
3854*4882a593Smuzhiyun 		break;
3855*4882a593Smuzhiyun 	}
3856*4882a593Smuzhiyun 
3857*4882a593Smuzhiyun 	return 0;
3858*4882a593Smuzhiyun }
3859*4882a593Smuzhiyun 
rtl8169_mark_to_asic(struct RxDesc * desc)3860*4882a593Smuzhiyun static void rtl8169_mark_to_asic(struct RxDesc *desc)
3861*4882a593Smuzhiyun {
3862*4882a593Smuzhiyun 	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
3863*4882a593Smuzhiyun 
3864*4882a593Smuzhiyun 	desc->opts2 = 0;
3865*4882a593Smuzhiyun 	/* Force memory writes to complete before releasing descriptor */
3866*4882a593Smuzhiyun 	dma_wmb();
3867*4882a593Smuzhiyun 	WRITE_ONCE(desc->opts1, cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE));
3868*4882a593Smuzhiyun }
3869*4882a593Smuzhiyun 
rtl8169_alloc_rx_data(struct rtl8169_private * tp,struct RxDesc * desc)3870*4882a593Smuzhiyun static struct page *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
3871*4882a593Smuzhiyun 					  struct RxDesc *desc)
3872*4882a593Smuzhiyun {
3873*4882a593Smuzhiyun 	struct device *d = tp_to_dev(tp);
3874*4882a593Smuzhiyun 	int node = dev_to_node(d);
3875*4882a593Smuzhiyun 	dma_addr_t mapping;
3876*4882a593Smuzhiyun 	struct page *data;
3877*4882a593Smuzhiyun 
3878*4882a593Smuzhiyun 	data = alloc_pages_node(node, GFP_KERNEL, get_order(R8169_RX_BUF_SIZE));
3879*4882a593Smuzhiyun 	if (!data)
3880*4882a593Smuzhiyun 		return NULL;
3881*4882a593Smuzhiyun 
3882*4882a593Smuzhiyun 	mapping = dma_map_page(d, data, 0, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
3883*4882a593Smuzhiyun 	if (unlikely(dma_mapping_error(d, mapping))) {
3884*4882a593Smuzhiyun 		netdev_err(tp->dev, "Failed to map RX DMA!\n");
3885*4882a593Smuzhiyun 		__free_pages(data, get_order(R8169_RX_BUF_SIZE));
3886*4882a593Smuzhiyun 		return NULL;
3887*4882a593Smuzhiyun 	}
3888*4882a593Smuzhiyun 
3889*4882a593Smuzhiyun 	desc->addr = cpu_to_le64(mapping);
3890*4882a593Smuzhiyun 	rtl8169_mark_to_asic(desc);
3891*4882a593Smuzhiyun 
3892*4882a593Smuzhiyun 	return data;
3893*4882a593Smuzhiyun }
3894*4882a593Smuzhiyun 
rtl8169_rx_clear(struct rtl8169_private * tp)3895*4882a593Smuzhiyun static void rtl8169_rx_clear(struct rtl8169_private *tp)
3896*4882a593Smuzhiyun {
3897*4882a593Smuzhiyun 	unsigned int i;
3898*4882a593Smuzhiyun 
3899*4882a593Smuzhiyun 	for (i = 0; i < NUM_RX_DESC && tp->Rx_databuff[i]; i++) {
3900*4882a593Smuzhiyun 		dma_unmap_page(tp_to_dev(tp),
3901*4882a593Smuzhiyun 			       le64_to_cpu(tp->RxDescArray[i].addr),
3902*4882a593Smuzhiyun 			       R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
3903*4882a593Smuzhiyun 		__free_pages(tp->Rx_databuff[i], get_order(R8169_RX_BUF_SIZE));
3904*4882a593Smuzhiyun 		tp->Rx_databuff[i] = NULL;
3905*4882a593Smuzhiyun 		tp->RxDescArray[i].addr = 0;
3906*4882a593Smuzhiyun 		tp->RxDescArray[i].opts1 = 0;
3907*4882a593Smuzhiyun 	}
3908*4882a593Smuzhiyun }
3909*4882a593Smuzhiyun 
rtl8169_rx_fill(struct rtl8169_private * tp)3910*4882a593Smuzhiyun static int rtl8169_rx_fill(struct rtl8169_private *tp)
3911*4882a593Smuzhiyun {
3912*4882a593Smuzhiyun 	unsigned int i;
3913*4882a593Smuzhiyun 
3914*4882a593Smuzhiyun 	for (i = 0; i < NUM_RX_DESC; i++) {
3915*4882a593Smuzhiyun 		struct page *data;
3916*4882a593Smuzhiyun 
3917*4882a593Smuzhiyun 		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
3918*4882a593Smuzhiyun 		if (!data) {
3919*4882a593Smuzhiyun 			rtl8169_rx_clear(tp);
3920*4882a593Smuzhiyun 			return -ENOMEM;
3921*4882a593Smuzhiyun 		}
3922*4882a593Smuzhiyun 		tp->Rx_databuff[i] = data;
3923*4882a593Smuzhiyun 	}
3924*4882a593Smuzhiyun 
3925*4882a593Smuzhiyun 	/* mark as last descriptor in the ring */
3926*4882a593Smuzhiyun 	tp->RxDescArray[NUM_RX_DESC - 1].opts1 |= cpu_to_le32(RingEnd);
3927*4882a593Smuzhiyun 
3928*4882a593Smuzhiyun 	return 0;
3929*4882a593Smuzhiyun }
3930*4882a593Smuzhiyun 
rtl8169_init_ring(struct rtl8169_private * tp)3931*4882a593Smuzhiyun static int rtl8169_init_ring(struct rtl8169_private *tp)
3932*4882a593Smuzhiyun {
3933*4882a593Smuzhiyun 	rtl8169_init_ring_indexes(tp);
3934*4882a593Smuzhiyun 
3935*4882a593Smuzhiyun 	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
3936*4882a593Smuzhiyun 	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
3937*4882a593Smuzhiyun 
3938*4882a593Smuzhiyun 	return rtl8169_rx_fill(tp);
3939*4882a593Smuzhiyun }
3940*4882a593Smuzhiyun 
rtl8169_unmap_tx_skb(struct rtl8169_private * tp,unsigned int entry)3941*4882a593Smuzhiyun static void rtl8169_unmap_tx_skb(struct rtl8169_private *tp, unsigned int entry)
3942*4882a593Smuzhiyun {
3943*4882a593Smuzhiyun 	struct ring_info *tx_skb = tp->tx_skb + entry;
3944*4882a593Smuzhiyun 	struct TxDesc *desc = tp->TxDescArray + entry;
3945*4882a593Smuzhiyun 
3946*4882a593Smuzhiyun 	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr), tx_skb->len,
3947*4882a593Smuzhiyun 			 DMA_TO_DEVICE);
3948*4882a593Smuzhiyun 	memset(desc, 0, sizeof(*desc));
3949*4882a593Smuzhiyun 	memset(tx_skb, 0, sizeof(*tx_skb));
3950*4882a593Smuzhiyun }
3951*4882a593Smuzhiyun 
rtl8169_tx_clear_range(struct rtl8169_private * tp,u32 start,unsigned int n)3952*4882a593Smuzhiyun static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
3953*4882a593Smuzhiyun 				   unsigned int n)
3954*4882a593Smuzhiyun {
3955*4882a593Smuzhiyun 	unsigned int i;
3956*4882a593Smuzhiyun 
3957*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
3958*4882a593Smuzhiyun 		unsigned int entry = (start + i) % NUM_TX_DESC;
3959*4882a593Smuzhiyun 		struct ring_info *tx_skb = tp->tx_skb + entry;
3960*4882a593Smuzhiyun 		unsigned int len = tx_skb->len;
3961*4882a593Smuzhiyun 
3962*4882a593Smuzhiyun 		if (len) {
3963*4882a593Smuzhiyun 			struct sk_buff *skb = tx_skb->skb;
3964*4882a593Smuzhiyun 
3965*4882a593Smuzhiyun 			rtl8169_unmap_tx_skb(tp, entry);
3966*4882a593Smuzhiyun 			if (skb)
3967*4882a593Smuzhiyun 				dev_consume_skb_any(skb);
3968*4882a593Smuzhiyun 		}
3969*4882a593Smuzhiyun 	}
3970*4882a593Smuzhiyun }
3971*4882a593Smuzhiyun 
rtl8169_tx_clear(struct rtl8169_private * tp)3972*4882a593Smuzhiyun static void rtl8169_tx_clear(struct rtl8169_private *tp)
3973*4882a593Smuzhiyun {
3974*4882a593Smuzhiyun 	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
3975*4882a593Smuzhiyun 	netdev_reset_queue(tp->dev);
3976*4882a593Smuzhiyun }
3977*4882a593Smuzhiyun 
rtl8169_cleanup(struct rtl8169_private * tp,bool going_down)3978*4882a593Smuzhiyun static void rtl8169_cleanup(struct rtl8169_private *tp, bool going_down)
3979*4882a593Smuzhiyun {
3980*4882a593Smuzhiyun 	napi_disable(&tp->napi);
3981*4882a593Smuzhiyun 
3982*4882a593Smuzhiyun 	/* Give a racing hard_start_xmit a few cycles to complete. */
3983*4882a593Smuzhiyun 	synchronize_net();
3984*4882a593Smuzhiyun 
3985*4882a593Smuzhiyun 	/* Disable interrupts */
3986*4882a593Smuzhiyun 	rtl8169_irq_mask_and_ack(tp);
3987*4882a593Smuzhiyun 
3988*4882a593Smuzhiyun 	rtl_rx_close(tp);
3989*4882a593Smuzhiyun 
3990*4882a593Smuzhiyun 	if (going_down && tp->dev->wol_enabled)
3991*4882a593Smuzhiyun 		goto no_reset;
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun 	switch (tp->mac_version) {
3994*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_27:
3995*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_28:
3996*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_31:
3997*4882a593Smuzhiyun 		rtl_loop_wait_low(tp, &rtl_npq_cond, 20, 2000);
3998*4882a593Smuzhiyun 		break;
3999*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4000*4882a593Smuzhiyun 		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4001*4882a593Smuzhiyun 		rtl_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
4002*4882a593Smuzhiyun 		break;
4003*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_63:
4004*4882a593Smuzhiyun 		rtl_enable_rxdvgate(tp);
4005*4882a593Smuzhiyun 		fsleep(2000);
4006*4882a593Smuzhiyun 		break;
4007*4882a593Smuzhiyun 	default:
4008*4882a593Smuzhiyun 		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4009*4882a593Smuzhiyun 		fsleep(100);
4010*4882a593Smuzhiyun 		break;
4011*4882a593Smuzhiyun 	}
4012*4882a593Smuzhiyun 
4013*4882a593Smuzhiyun 	rtl_hw_reset(tp);
4014*4882a593Smuzhiyun no_reset:
4015*4882a593Smuzhiyun 	rtl8169_tx_clear(tp);
4016*4882a593Smuzhiyun 	rtl8169_init_ring_indexes(tp);
4017*4882a593Smuzhiyun }
4018*4882a593Smuzhiyun 
rtl_reset_work(struct rtl8169_private * tp)4019*4882a593Smuzhiyun static void rtl_reset_work(struct rtl8169_private *tp)
4020*4882a593Smuzhiyun {
4021*4882a593Smuzhiyun 	int i;
4022*4882a593Smuzhiyun 
4023*4882a593Smuzhiyun 	netif_stop_queue(tp->dev);
4024*4882a593Smuzhiyun 
4025*4882a593Smuzhiyun 	rtl8169_cleanup(tp, false);
4026*4882a593Smuzhiyun 
4027*4882a593Smuzhiyun 	for (i = 0; i < NUM_RX_DESC; i++)
4028*4882a593Smuzhiyun 		rtl8169_mark_to_asic(tp->RxDescArray + i);
4029*4882a593Smuzhiyun 
4030*4882a593Smuzhiyun 	napi_enable(&tp->napi);
4031*4882a593Smuzhiyun 	rtl_hw_start(tp);
4032*4882a593Smuzhiyun }
4033*4882a593Smuzhiyun 
rtl8169_tx_timeout(struct net_device * dev,unsigned int txqueue)4034*4882a593Smuzhiyun static void rtl8169_tx_timeout(struct net_device *dev, unsigned int txqueue)
4035*4882a593Smuzhiyun {
4036*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
4037*4882a593Smuzhiyun 
4038*4882a593Smuzhiyun 	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
4039*4882a593Smuzhiyun }
4040*4882a593Smuzhiyun 
rtl8169_tx_map(struct rtl8169_private * tp,const u32 * opts,u32 len,void * addr,unsigned int entry,bool desc_own)4041*4882a593Smuzhiyun static int rtl8169_tx_map(struct rtl8169_private *tp, const u32 *opts, u32 len,
4042*4882a593Smuzhiyun 			  void *addr, unsigned int entry, bool desc_own)
4043*4882a593Smuzhiyun {
4044*4882a593Smuzhiyun 	struct TxDesc *txd = tp->TxDescArray + entry;
4045*4882a593Smuzhiyun 	struct device *d = tp_to_dev(tp);
4046*4882a593Smuzhiyun 	dma_addr_t mapping;
4047*4882a593Smuzhiyun 	u32 opts1;
4048*4882a593Smuzhiyun 	int ret;
4049*4882a593Smuzhiyun 
4050*4882a593Smuzhiyun 	mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
4051*4882a593Smuzhiyun 	ret = dma_mapping_error(d, mapping);
4052*4882a593Smuzhiyun 	if (unlikely(ret)) {
4053*4882a593Smuzhiyun 		if (net_ratelimit())
4054*4882a593Smuzhiyun 			netdev_err(tp->dev, "Failed to map TX data!\n");
4055*4882a593Smuzhiyun 		return ret;
4056*4882a593Smuzhiyun 	}
4057*4882a593Smuzhiyun 
4058*4882a593Smuzhiyun 	txd->addr = cpu_to_le64(mapping);
4059*4882a593Smuzhiyun 	txd->opts2 = cpu_to_le32(opts[1]);
4060*4882a593Smuzhiyun 
4061*4882a593Smuzhiyun 	opts1 = opts[0] | len;
4062*4882a593Smuzhiyun 	if (entry == NUM_TX_DESC - 1)
4063*4882a593Smuzhiyun 		opts1 |= RingEnd;
4064*4882a593Smuzhiyun 	if (desc_own)
4065*4882a593Smuzhiyun 		opts1 |= DescOwn;
4066*4882a593Smuzhiyun 	txd->opts1 = cpu_to_le32(opts1);
4067*4882a593Smuzhiyun 
4068*4882a593Smuzhiyun 	tp->tx_skb[entry].len = len;
4069*4882a593Smuzhiyun 
4070*4882a593Smuzhiyun 	return 0;
4071*4882a593Smuzhiyun }
4072*4882a593Smuzhiyun 
rtl8169_xmit_frags(struct rtl8169_private * tp,struct sk_buff * skb,const u32 * opts,unsigned int entry)4073*4882a593Smuzhiyun static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
4074*4882a593Smuzhiyun 			      const u32 *opts, unsigned int entry)
4075*4882a593Smuzhiyun {
4076*4882a593Smuzhiyun 	struct skb_shared_info *info = skb_shinfo(skb);
4077*4882a593Smuzhiyun 	unsigned int cur_frag;
4078*4882a593Smuzhiyun 
4079*4882a593Smuzhiyun 	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
4080*4882a593Smuzhiyun 		const skb_frag_t *frag = info->frags + cur_frag;
4081*4882a593Smuzhiyun 		void *addr = skb_frag_address(frag);
4082*4882a593Smuzhiyun 		u32 len = skb_frag_size(frag);
4083*4882a593Smuzhiyun 
4084*4882a593Smuzhiyun 		entry = (entry + 1) % NUM_TX_DESC;
4085*4882a593Smuzhiyun 
4086*4882a593Smuzhiyun 		if (unlikely(rtl8169_tx_map(tp, opts, len, addr, entry, true)))
4087*4882a593Smuzhiyun 			goto err_out;
4088*4882a593Smuzhiyun 	}
4089*4882a593Smuzhiyun 
4090*4882a593Smuzhiyun 	return 0;
4091*4882a593Smuzhiyun 
4092*4882a593Smuzhiyun err_out:
4093*4882a593Smuzhiyun 	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
4094*4882a593Smuzhiyun 	return -EIO;
4095*4882a593Smuzhiyun }
4096*4882a593Smuzhiyun 
rtl_skb_is_udp(struct sk_buff * skb)4097*4882a593Smuzhiyun static bool rtl_skb_is_udp(struct sk_buff *skb)
4098*4882a593Smuzhiyun {
4099*4882a593Smuzhiyun 	int no = skb_network_offset(skb);
4100*4882a593Smuzhiyun 	struct ipv6hdr *i6h, _i6h;
4101*4882a593Smuzhiyun 	struct iphdr *ih, _ih;
4102*4882a593Smuzhiyun 
4103*4882a593Smuzhiyun 	switch (vlan_get_protocol(skb)) {
4104*4882a593Smuzhiyun 	case htons(ETH_P_IP):
4105*4882a593Smuzhiyun 		ih = skb_header_pointer(skb, no, sizeof(_ih), &_ih);
4106*4882a593Smuzhiyun 		return ih && ih->protocol == IPPROTO_UDP;
4107*4882a593Smuzhiyun 	case htons(ETH_P_IPV6):
4108*4882a593Smuzhiyun 		i6h = skb_header_pointer(skb, no, sizeof(_i6h), &_i6h);
4109*4882a593Smuzhiyun 		return i6h && i6h->nexthdr == IPPROTO_UDP;
4110*4882a593Smuzhiyun 	default:
4111*4882a593Smuzhiyun 		return false;
4112*4882a593Smuzhiyun 	}
4113*4882a593Smuzhiyun }
4114*4882a593Smuzhiyun 
4115*4882a593Smuzhiyun #define RTL_MIN_PATCH_LEN	47
4116*4882a593Smuzhiyun 
4117*4882a593Smuzhiyun /* see rtl8125_get_patch_pad_len() in r8125 vendor driver */
rtl8125_quirk_udp_padto(struct rtl8169_private * tp,struct sk_buff * skb)4118*4882a593Smuzhiyun static unsigned int rtl8125_quirk_udp_padto(struct rtl8169_private *tp,
4119*4882a593Smuzhiyun 					    struct sk_buff *skb)
4120*4882a593Smuzhiyun {
4121*4882a593Smuzhiyun 	unsigned int padto = 0, len = skb->len;
4122*4882a593Smuzhiyun 
4123*4882a593Smuzhiyun 	if (rtl_is_8125(tp) && len < 128 + RTL_MIN_PATCH_LEN &&
4124*4882a593Smuzhiyun 	    rtl_skb_is_udp(skb) && skb_transport_header_was_set(skb)) {
4125*4882a593Smuzhiyun 		unsigned int trans_data_len = skb_tail_pointer(skb) -
4126*4882a593Smuzhiyun 					      skb_transport_header(skb);
4127*4882a593Smuzhiyun 
4128*4882a593Smuzhiyun 		if (trans_data_len >= offsetof(struct udphdr, len) &&
4129*4882a593Smuzhiyun 		    trans_data_len < RTL_MIN_PATCH_LEN) {
4130*4882a593Smuzhiyun 			u16 dest = ntohs(udp_hdr(skb)->dest);
4131*4882a593Smuzhiyun 
4132*4882a593Smuzhiyun 			/* dest is a standard PTP port */
4133*4882a593Smuzhiyun 			if (dest == 319 || dest == 320)
4134*4882a593Smuzhiyun 				padto = len + RTL_MIN_PATCH_LEN - trans_data_len;
4135*4882a593Smuzhiyun 		}
4136*4882a593Smuzhiyun 
4137*4882a593Smuzhiyun 		if (trans_data_len < sizeof(struct udphdr))
4138*4882a593Smuzhiyun 			padto = max_t(unsigned int, padto,
4139*4882a593Smuzhiyun 				      len + sizeof(struct udphdr) - trans_data_len);
4140*4882a593Smuzhiyun 	}
4141*4882a593Smuzhiyun 
4142*4882a593Smuzhiyun 	return padto;
4143*4882a593Smuzhiyun }
4144*4882a593Smuzhiyun 
rtl_quirk_packet_padto(struct rtl8169_private * tp,struct sk_buff * skb)4145*4882a593Smuzhiyun static unsigned int rtl_quirk_packet_padto(struct rtl8169_private *tp,
4146*4882a593Smuzhiyun 					   struct sk_buff *skb)
4147*4882a593Smuzhiyun {
4148*4882a593Smuzhiyun 	unsigned int padto;
4149*4882a593Smuzhiyun 
4150*4882a593Smuzhiyun 	padto = rtl8125_quirk_udp_padto(tp, skb);
4151*4882a593Smuzhiyun 
4152*4882a593Smuzhiyun 	switch (tp->mac_version) {
4153*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_34:
4154*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_60:
4155*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_61:
4156*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_63:
4157*4882a593Smuzhiyun 		padto = max_t(unsigned int, padto, ETH_ZLEN);
4158*4882a593Smuzhiyun 	default:
4159*4882a593Smuzhiyun 		break;
4160*4882a593Smuzhiyun 	}
4161*4882a593Smuzhiyun 
4162*4882a593Smuzhiyun 	return padto;
4163*4882a593Smuzhiyun }
4164*4882a593Smuzhiyun 
rtl8169_tso_csum_v1(struct sk_buff * skb,u32 * opts)4165*4882a593Smuzhiyun static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
4166*4882a593Smuzhiyun {
4167*4882a593Smuzhiyun 	u32 mss = skb_shinfo(skb)->gso_size;
4168*4882a593Smuzhiyun 
4169*4882a593Smuzhiyun 	if (mss) {
4170*4882a593Smuzhiyun 		opts[0] |= TD_LSO;
4171*4882a593Smuzhiyun 		opts[0] |= mss << TD0_MSS_SHIFT;
4172*4882a593Smuzhiyun 	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
4173*4882a593Smuzhiyun 		const struct iphdr *ip = ip_hdr(skb);
4174*4882a593Smuzhiyun 
4175*4882a593Smuzhiyun 		if (ip->protocol == IPPROTO_TCP)
4176*4882a593Smuzhiyun 			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
4177*4882a593Smuzhiyun 		else if (ip->protocol == IPPROTO_UDP)
4178*4882a593Smuzhiyun 			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
4179*4882a593Smuzhiyun 		else
4180*4882a593Smuzhiyun 			WARN_ON_ONCE(1);
4181*4882a593Smuzhiyun 	}
4182*4882a593Smuzhiyun }
4183*4882a593Smuzhiyun 
rtl8169_tso_csum_v2(struct rtl8169_private * tp,struct sk_buff * skb,u32 * opts)4184*4882a593Smuzhiyun static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
4185*4882a593Smuzhiyun 				struct sk_buff *skb, u32 *opts)
4186*4882a593Smuzhiyun {
4187*4882a593Smuzhiyun 	struct skb_shared_info *shinfo = skb_shinfo(skb);
4188*4882a593Smuzhiyun 	u32 mss = shinfo->gso_size;
4189*4882a593Smuzhiyun 
4190*4882a593Smuzhiyun 	if (mss) {
4191*4882a593Smuzhiyun 		if (shinfo->gso_type & SKB_GSO_TCPV4) {
4192*4882a593Smuzhiyun 			opts[0] |= TD1_GTSENV4;
4193*4882a593Smuzhiyun 		} else if (shinfo->gso_type & SKB_GSO_TCPV6) {
4194*4882a593Smuzhiyun 			if (skb_cow_head(skb, 0))
4195*4882a593Smuzhiyun 				return false;
4196*4882a593Smuzhiyun 
4197*4882a593Smuzhiyun 			tcp_v6_gso_csum_prep(skb);
4198*4882a593Smuzhiyun 			opts[0] |= TD1_GTSENV6;
4199*4882a593Smuzhiyun 		} else {
4200*4882a593Smuzhiyun 			WARN_ON_ONCE(1);
4201*4882a593Smuzhiyun 		}
4202*4882a593Smuzhiyun 
4203*4882a593Smuzhiyun 		opts[0] |= skb_transport_offset(skb) << GTTCPHO_SHIFT;
4204*4882a593Smuzhiyun 		opts[1] |= mss << TD1_MSS_SHIFT;
4205*4882a593Smuzhiyun 	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
4206*4882a593Smuzhiyun 		u8 ip_protocol;
4207*4882a593Smuzhiyun 
4208*4882a593Smuzhiyun 		switch (vlan_get_protocol(skb)) {
4209*4882a593Smuzhiyun 		case htons(ETH_P_IP):
4210*4882a593Smuzhiyun 			opts[1] |= TD1_IPv4_CS;
4211*4882a593Smuzhiyun 			ip_protocol = ip_hdr(skb)->protocol;
4212*4882a593Smuzhiyun 			break;
4213*4882a593Smuzhiyun 
4214*4882a593Smuzhiyun 		case htons(ETH_P_IPV6):
4215*4882a593Smuzhiyun 			opts[1] |= TD1_IPv6_CS;
4216*4882a593Smuzhiyun 			ip_protocol = ipv6_hdr(skb)->nexthdr;
4217*4882a593Smuzhiyun 			break;
4218*4882a593Smuzhiyun 
4219*4882a593Smuzhiyun 		default:
4220*4882a593Smuzhiyun 			ip_protocol = IPPROTO_RAW;
4221*4882a593Smuzhiyun 			break;
4222*4882a593Smuzhiyun 		}
4223*4882a593Smuzhiyun 
4224*4882a593Smuzhiyun 		if (ip_protocol == IPPROTO_TCP)
4225*4882a593Smuzhiyun 			opts[1] |= TD1_TCP_CS;
4226*4882a593Smuzhiyun 		else if (ip_protocol == IPPROTO_UDP)
4227*4882a593Smuzhiyun 			opts[1] |= TD1_UDP_CS;
4228*4882a593Smuzhiyun 		else
4229*4882a593Smuzhiyun 			WARN_ON_ONCE(1);
4230*4882a593Smuzhiyun 
4231*4882a593Smuzhiyun 		opts[1] |= skb_transport_offset(skb) << TCPHO_SHIFT;
4232*4882a593Smuzhiyun 	} else {
4233*4882a593Smuzhiyun 		unsigned int padto = rtl_quirk_packet_padto(tp, skb);
4234*4882a593Smuzhiyun 
4235*4882a593Smuzhiyun 		/* skb_padto would free the skb on error */
4236*4882a593Smuzhiyun 		return !__skb_put_padto(skb, padto, false);
4237*4882a593Smuzhiyun 	}
4238*4882a593Smuzhiyun 
4239*4882a593Smuzhiyun 	return true;
4240*4882a593Smuzhiyun }
4241*4882a593Smuzhiyun 
rtl_tx_slots_avail(struct rtl8169_private * tp,unsigned int nr_frags)4242*4882a593Smuzhiyun static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
4243*4882a593Smuzhiyun 			       unsigned int nr_frags)
4244*4882a593Smuzhiyun {
4245*4882a593Smuzhiyun 	unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
4246*4882a593Smuzhiyun 
4247*4882a593Smuzhiyun 	/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
4248*4882a593Smuzhiyun 	return slots_avail > nr_frags;
4249*4882a593Smuzhiyun }
4250*4882a593Smuzhiyun 
4251*4882a593Smuzhiyun /* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
rtl_chip_supports_csum_v2(struct rtl8169_private * tp)4252*4882a593Smuzhiyun static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
4253*4882a593Smuzhiyun {
4254*4882a593Smuzhiyun 	switch (tp->mac_version) {
4255*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
4256*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
4257*4882a593Smuzhiyun 		return false;
4258*4882a593Smuzhiyun 	default:
4259*4882a593Smuzhiyun 		return true;
4260*4882a593Smuzhiyun 	}
4261*4882a593Smuzhiyun }
4262*4882a593Smuzhiyun 
rtl8169_doorbell(struct rtl8169_private * tp)4263*4882a593Smuzhiyun static void rtl8169_doorbell(struct rtl8169_private *tp)
4264*4882a593Smuzhiyun {
4265*4882a593Smuzhiyun 	if (rtl_is_8125(tp))
4266*4882a593Smuzhiyun 		RTL_W16(tp, TxPoll_8125, BIT(0));
4267*4882a593Smuzhiyun 	else
4268*4882a593Smuzhiyun 		RTL_W8(tp, TxPoll, NPQ);
4269*4882a593Smuzhiyun }
4270*4882a593Smuzhiyun 
rtl8169_start_xmit(struct sk_buff * skb,struct net_device * dev)4271*4882a593Smuzhiyun static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
4272*4882a593Smuzhiyun 				      struct net_device *dev)
4273*4882a593Smuzhiyun {
4274*4882a593Smuzhiyun 	unsigned int frags = skb_shinfo(skb)->nr_frags;
4275*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
4276*4882a593Smuzhiyun 	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
4277*4882a593Smuzhiyun 	struct TxDesc *txd_first, *txd_last;
4278*4882a593Smuzhiyun 	bool stop_queue, door_bell;
4279*4882a593Smuzhiyun 	u32 opts[2];
4280*4882a593Smuzhiyun 
4281*4882a593Smuzhiyun 	txd_first = tp->TxDescArray + entry;
4282*4882a593Smuzhiyun 
4283*4882a593Smuzhiyun 	if (unlikely(!rtl_tx_slots_avail(tp, frags))) {
4284*4882a593Smuzhiyun 		if (net_ratelimit())
4285*4882a593Smuzhiyun 			netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
4286*4882a593Smuzhiyun 		goto err_stop_0;
4287*4882a593Smuzhiyun 	}
4288*4882a593Smuzhiyun 
4289*4882a593Smuzhiyun 	if (unlikely(le32_to_cpu(txd_first->opts1) & DescOwn))
4290*4882a593Smuzhiyun 		goto err_stop_0;
4291*4882a593Smuzhiyun 
4292*4882a593Smuzhiyun 	opts[1] = rtl8169_tx_vlan_tag(skb);
4293*4882a593Smuzhiyun 	opts[0] = 0;
4294*4882a593Smuzhiyun 
4295*4882a593Smuzhiyun 	if (!rtl_chip_supports_csum_v2(tp))
4296*4882a593Smuzhiyun 		rtl8169_tso_csum_v1(skb, opts);
4297*4882a593Smuzhiyun 	else if (!rtl8169_tso_csum_v2(tp, skb, opts))
4298*4882a593Smuzhiyun 		goto err_dma_0;
4299*4882a593Smuzhiyun 
4300*4882a593Smuzhiyun 	if (unlikely(rtl8169_tx_map(tp, opts, skb_headlen(skb), skb->data,
4301*4882a593Smuzhiyun 				    entry, false)))
4302*4882a593Smuzhiyun 		goto err_dma_0;
4303*4882a593Smuzhiyun 
4304*4882a593Smuzhiyun 	if (frags) {
4305*4882a593Smuzhiyun 		if (rtl8169_xmit_frags(tp, skb, opts, entry))
4306*4882a593Smuzhiyun 			goto err_dma_1;
4307*4882a593Smuzhiyun 		entry = (entry + frags) % NUM_TX_DESC;
4308*4882a593Smuzhiyun 	}
4309*4882a593Smuzhiyun 
4310*4882a593Smuzhiyun 	txd_last = tp->TxDescArray + entry;
4311*4882a593Smuzhiyun 	txd_last->opts1 |= cpu_to_le32(LastFrag);
4312*4882a593Smuzhiyun 	tp->tx_skb[entry].skb = skb;
4313*4882a593Smuzhiyun 
4314*4882a593Smuzhiyun 	skb_tx_timestamp(skb);
4315*4882a593Smuzhiyun 
4316*4882a593Smuzhiyun 	/* Force memory writes to complete before releasing descriptor */
4317*4882a593Smuzhiyun 	dma_wmb();
4318*4882a593Smuzhiyun 
4319*4882a593Smuzhiyun 	door_bell = __netdev_sent_queue(dev, skb->len, netdev_xmit_more());
4320*4882a593Smuzhiyun 
4321*4882a593Smuzhiyun 	txd_first->opts1 |= cpu_to_le32(DescOwn | FirstFrag);
4322*4882a593Smuzhiyun 
4323*4882a593Smuzhiyun 	/* rtl_tx needs to see descriptor changes before updated tp->cur_tx */
4324*4882a593Smuzhiyun 	smp_wmb();
4325*4882a593Smuzhiyun 
4326*4882a593Smuzhiyun 	tp->cur_tx += frags + 1;
4327*4882a593Smuzhiyun 
4328*4882a593Smuzhiyun 	stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS);
4329*4882a593Smuzhiyun 	if (unlikely(stop_queue)) {
4330*4882a593Smuzhiyun 		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
4331*4882a593Smuzhiyun 		 * not miss a ring update when it notices a stopped queue.
4332*4882a593Smuzhiyun 		 */
4333*4882a593Smuzhiyun 		smp_wmb();
4334*4882a593Smuzhiyun 		netif_stop_queue(dev);
4335*4882a593Smuzhiyun 		door_bell = true;
4336*4882a593Smuzhiyun 	}
4337*4882a593Smuzhiyun 
4338*4882a593Smuzhiyun 	if (door_bell)
4339*4882a593Smuzhiyun 		rtl8169_doorbell(tp);
4340*4882a593Smuzhiyun 
4341*4882a593Smuzhiyun 	if (unlikely(stop_queue)) {
4342*4882a593Smuzhiyun 		/* Sync with rtl_tx:
4343*4882a593Smuzhiyun 		 * - publish queue status and cur_tx ring index (write barrier)
4344*4882a593Smuzhiyun 		 * - refresh dirty_tx ring index (read barrier).
4345*4882a593Smuzhiyun 		 * May the current thread have a pessimistic view of the ring
4346*4882a593Smuzhiyun 		 * status and forget to wake up queue, a racing rtl_tx thread
4347*4882a593Smuzhiyun 		 * can't.
4348*4882a593Smuzhiyun 		 */
4349*4882a593Smuzhiyun 		smp_mb();
4350*4882a593Smuzhiyun 		if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
4351*4882a593Smuzhiyun 			netif_start_queue(dev);
4352*4882a593Smuzhiyun 	}
4353*4882a593Smuzhiyun 
4354*4882a593Smuzhiyun 	return NETDEV_TX_OK;
4355*4882a593Smuzhiyun 
4356*4882a593Smuzhiyun err_dma_1:
4357*4882a593Smuzhiyun 	rtl8169_unmap_tx_skb(tp, entry);
4358*4882a593Smuzhiyun err_dma_0:
4359*4882a593Smuzhiyun 	dev_kfree_skb_any(skb);
4360*4882a593Smuzhiyun 	dev->stats.tx_dropped++;
4361*4882a593Smuzhiyun 	return NETDEV_TX_OK;
4362*4882a593Smuzhiyun 
4363*4882a593Smuzhiyun err_stop_0:
4364*4882a593Smuzhiyun 	netif_stop_queue(dev);
4365*4882a593Smuzhiyun 	dev->stats.tx_dropped++;
4366*4882a593Smuzhiyun 	return NETDEV_TX_BUSY;
4367*4882a593Smuzhiyun }
4368*4882a593Smuzhiyun 
rtl_last_frag_len(struct sk_buff * skb)4369*4882a593Smuzhiyun static unsigned int rtl_last_frag_len(struct sk_buff *skb)
4370*4882a593Smuzhiyun {
4371*4882a593Smuzhiyun 	struct skb_shared_info *info = skb_shinfo(skb);
4372*4882a593Smuzhiyun 	unsigned int nr_frags = info->nr_frags;
4373*4882a593Smuzhiyun 
4374*4882a593Smuzhiyun 	if (!nr_frags)
4375*4882a593Smuzhiyun 		return UINT_MAX;
4376*4882a593Smuzhiyun 
4377*4882a593Smuzhiyun 	return skb_frag_size(info->frags + nr_frags - 1);
4378*4882a593Smuzhiyun }
4379*4882a593Smuzhiyun 
4380*4882a593Smuzhiyun /* Workaround for hw issues with TSO on RTL8168evl */
rtl8168evl_fix_tso(struct sk_buff * skb,netdev_features_t features)4381*4882a593Smuzhiyun static netdev_features_t rtl8168evl_fix_tso(struct sk_buff *skb,
4382*4882a593Smuzhiyun 					    netdev_features_t features)
4383*4882a593Smuzhiyun {
4384*4882a593Smuzhiyun 	/* IPv4 header has options field */
4385*4882a593Smuzhiyun 	if (vlan_get_protocol(skb) == htons(ETH_P_IP) &&
4386*4882a593Smuzhiyun 	    ip_hdrlen(skb) > sizeof(struct iphdr))
4387*4882a593Smuzhiyun 		features &= ~NETIF_F_ALL_TSO;
4388*4882a593Smuzhiyun 
4389*4882a593Smuzhiyun 	/* IPv4 TCP header has options field */
4390*4882a593Smuzhiyun 	else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4 &&
4391*4882a593Smuzhiyun 		 tcp_hdrlen(skb) > sizeof(struct tcphdr))
4392*4882a593Smuzhiyun 		features &= ~NETIF_F_ALL_TSO;
4393*4882a593Smuzhiyun 
4394*4882a593Smuzhiyun 	else if (rtl_last_frag_len(skb) <= 6)
4395*4882a593Smuzhiyun 		features &= ~NETIF_F_ALL_TSO;
4396*4882a593Smuzhiyun 
4397*4882a593Smuzhiyun 	return features;
4398*4882a593Smuzhiyun }
4399*4882a593Smuzhiyun 
rtl8169_features_check(struct sk_buff * skb,struct net_device * dev,netdev_features_t features)4400*4882a593Smuzhiyun static netdev_features_t rtl8169_features_check(struct sk_buff *skb,
4401*4882a593Smuzhiyun 						struct net_device *dev,
4402*4882a593Smuzhiyun 						netdev_features_t features)
4403*4882a593Smuzhiyun {
4404*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
4405*4882a593Smuzhiyun 
4406*4882a593Smuzhiyun 	if (skb_is_gso(skb)) {
4407*4882a593Smuzhiyun 		if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4408*4882a593Smuzhiyun 			features = rtl8168evl_fix_tso(skb, features);
4409*4882a593Smuzhiyun 
4410*4882a593Smuzhiyun 		if (skb_transport_offset(skb) > GTTCPHO_MAX &&
4411*4882a593Smuzhiyun 		    rtl_chip_supports_csum_v2(tp))
4412*4882a593Smuzhiyun 			features &= ~NETIF_F_ALL_TSO;
4413*4882a593Smuzhiyun 	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
4414*4882a593Smuzhiyun 		/* work around hw bug on some chip versions */
4415*4882a593Smuzhiyun 		if (skb->len < ETH_ZLEN)
4416*4882a593Smuzhiyun 			features &= ~NETIF_F_CSUM_MASK;
4417*4882a593Smuzhiyun 
4418*4882a593Smuzhiyun 		if (rtl_quirk_packet_padto(tp, skb))
4419*4882a593Smuzhiyun 			features &= ~NETIF_F_CSUM_MASK;
4420*4882a593Smuzhiyun 
4421*4882a593Smuzhiyun 		if (skb_transport_offset(skb) > TCPHO_MAX &&
4422*4882a593Smuzhiyun 		    rtl_chip_supports_csum_v2(tp))
4423*4882a593Smuzhiyun 			features &= ~NETIF_F_CSUM_MASK;
4424*4882a593Smuzhiyun 	}
4425*4882a593Smuzhiyun 
4426*4882a593Smuzhiyun 	return vlan_features_check(skb, features);
4427*4882a593Smuzhiyun }
4428*4882a593Smuzhiyun 
rtl8169_pcierr_interrupt(struct net_device * dev)4429*4882a593Smuzhiyun static void rtl8169_pcierr_interrupt(struct net_device *dev)
4430*4882a593Smuzhiyun {
4431*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
4432*4882a593Smuzhiyun 	struct pci_dev *pdev = tp->pci_dev;
4433*4882a593Smuzhiyun 	int pci_status_errs;
4434*4882a593Smuzhiyun 	u16 pci_cmd;
4435*4882a593Smuzhiyun 
4436*4882a593Smuzhiyun 	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
4437*4882a593Smuzhiyun 
4438*4882a593Smuzhiyun 	pci_status_errs = pci_status_get_and_clear_errors(pdev);
4439*4882a593Smuzhiyun 
4440*4882a593Smuzhiyun 	if (net_ratelimit())
4441*4882a593Smuzhiyun 		netdev_err(dev, "PCI error (cmd = 0x%04x, status_errs = 0x%04x)\n",
4442*4882a593Smuzhiyun 			   pci_cmd, pci_status_errs);
4443*4882a593Smuzhiyun 	/*
4444*4882a593Smuzhiyun 	 * The recovery sequence below admits a very elaborated explanation:
4445*4882a593Smuzhiyun 	 * - it seems to work;
4446*4882a593Smuzhiyun 	 * - I did not see what else could be done;
4447*4882a593Smuzhiyun 	 * - it makes iop3xx happy.
4448*4882a593Smuzhiyun 	 *
4449*4882a593Smuzhiyun 	 * Feel free to adjust to your needs.
4450*4882a593Smuzhiyun 	 */
4451*4882a593Smuzhiyun 	if (pdev->broken_parity_status)
4452*4882a593Smuzhiyun 		pci_cmd &= ~PCI_COMMAND_PARITY;
4453*4882a593Smuzhiyun 	else
4454*4882a593Smuzhiyun 		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
4455*4882a593Smuzhiyun 
4456*4882a593Smuzhiyun 	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
4457*4882a593Smuzhiyun 
4458*4882a593Smuzhiyun 	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
4459*4882a593Smuzhiyun }
4460*4882a593Smuzhiyun 
rtl_tx(struct net_device * dev,struct rtl8169_private * tp,int budget)4461*4882a593Smuzhiyun static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
4462*4882a593Smuzhiyun 		   int budget)
4463*4882a593Smuzhiyun {
4464*4882a593Smuzhiyun 	unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
4465*4882a593Smuzhiyun 
4466*4882a593Smuzhiyun 	dirty_tx = tp->dirty_tx;
4467*4882a593Smuzhiyun 	smp_rmb();
4468*4882a593Smuzhiyun 
4469*4882a593Smuzhiyun 	for (tx_left = tp->cur_tx - dirty_tx; tx_left > 0; tx_left--) {
4470*4882a593Smuzhiyun 		unsigned int entry = dirty_tx % NUM_TX_DESC;
4471*4882a593Smuzhiyun 		struct sk_buff *skb = tp->tx_skb[entry].skb;
4472*4882a593Smuzhiyun 		u32 status;
4473*4882a593Smuzhiyun 
4474*4882a593Smuzhiyun 		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
4475*4882a593Smuzhiyun 		if (status & DescOwn)
4476*4882a593Smuzhiyun 			break;
4477*4882a593Smuzhiyun 
4478*4882a593Smuzhiyun 		rtl8169_unmap_tx_skb(tp, entry);
4479*4882a593Smuzhiyun 
4480*4882a593Smuzhiyun 		if (skb) {
4481*4882a593Smuzhiyun 			pkts_compl++;
4482*4882a593Smuzhiyun 			bytes_compl += skb->len;
4483*4882a593Smuzhiyun 			napi_consume_skb(skb, budget);
4484*4882a593Smuzhiyun 		}
4485*4882a593Smuzhiyun 		dirty_tx++;
4486*4882a593Smuzhiyun 	}
4487*4882a593Smuzhiyun 
4488*4882a593Smuzhiyun 	if (tp->dirty_tx != dirty_tx) {
4489*4882a593Smuzhiyun 		netdev_completed_queue(dev, pkts_compl, bytes_compl);
4490*4882a593Smuzhiyun 
4491*4882a593Smuzhiyun 		rtl_inc_priv_stats(&tp->tx_stats, pkts_compl, bytes_compl);
4492*4882a593Smuzhiyun 
4493*4882a593Smuzhiyun 		tp->dirty_tx = dirty_tx;
4494*4882a593Smuzhiyun 		/* Sync with rtl8169_start_xmit:
4495*4882a593Smuzhiyun 		 * - publish dirty_tx ring index (write barrier)
4496*4882a593Smuzhiyun 		 * - refresh cur_tx ring index and queue status (read barrier)
4497*4882a593Smuzhiyun 		 * May the current thread miss the stopped queue condition,
4498*4882a593Smuzhiyun 		 * a racing xmit thread can only have a right view of the
4499*4882a593Smuzhiyun 		 * ring status.
4500*4882a593Smuzhiyun 		 */
4501*4882a593Smuzhiyun 		smp_mb();
4502*4882a593Smuzhiyun 		if (netif_queue_stopped(dev) &&
4503*4882a593Smuzhiyun 		    rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
4504*4882a593Smuzhiyun 			netif_wake_queue(dev);
4505*4882a593Smuzhiyun 		}
4506*4882a593Smuzhiyun 		/*
4507*4882a593Smuzhiyun 		 * 8168 hack: TxPoll requests are lost when the Tx packets are
4508*4882a593Smuzhiyun 		 * too close. Let's kick an extra TxPoll request when a burst
4509*4882a593Smuzhiyun 		 * of start_xmit activity is detected (if it is not detected,
4510*4882a593Smuzhiyun 		 * it is slow enough). -- FR
4511*4882a593Smuzhiyun 		 */
4512*4882a593Smuzhiyun 		if (tp->cur_tx != dirty_tx)
4513*4882a593Smuzhiyun 			rtl8169_doorbell(tp);
4514*4882a593Smuzhiyun 	}
4515*4882a593Smuzhiyun }
4516*4882a593Smuzhiyun 
rtl8169_fragmented_frame(u32 status)4517*4882a593Smuzhiyun static inline int rtl8169_fragmented_frame(u32 status)
4518*4882a593Smuzhiyun {
4519*4882a593Smuzhiyun 	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
4520*4882a593Smuzhiyun }
4521*4882a593Smuzhiyun 
rtl8169_rx_csum(struct sk_buff * skb,u32 opts1)4522*4882a593Smuzhiyun static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
4523*4882a593Smuzhiyun {
4524*4882a593Smuzhiyun 	u32 status = opts1 & RxProtoMask;
4525*4882a593Smuzhiyun 
4526*4882a593Smuzhiyun 	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
4527*4882a593Smuzhiyun 	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
4528*4882a593Smuzhiyun 		skb->ip_summed = CHECKSUM_UNNECESSARY;
4529*4882a593Smuzhiyun 	else
4530*4882a593Smuzhiyun 		skb_checksum_none_assert(skb);
4531*4882a593Smuzhiyun }
4532*4882a593Smuzhiyun 
rtl_rx(struct net_device * dev,struct rtl8169_private * tp,u32 budget)4533*4882a593Smuzhiyun static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
4534*4882a593Smuzhiyun {
4535*4882a593Smuzhiyun 	unsigned int cur_rx, rx_left, count;
4536*4882a593Smuzhiyun 	struct device *d = tp_to_dev(tp);
4537*4882a593Smuzhiyun 
4538*4882a593Smuzhiyun 	cur_rx = tp->cur_rx;
4539*4882a593Smuzhiyun 
4540*4882a593Smuzhiyun 	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
4541*4882a593Smuzhiyun 		unsigned int pkt_size, entry = cur_rx % NUM_RX_DESC;
4542*4882a593Smuzhiyun 		struct RxDesc *desc = tp->RxDescArray + entry;
4543*4882a593Smuzhiyun 		struct sk_buff *skb;
4544*4882a593Smuzhiyun 		const void *rx_buf;
4545*4882a593Smuzhiyun 		dma_addr_t addr;
4546*4882a593Smuzhiyun 		u32 status;
4547*4882a593Smuzhiyun 
4548*4882a593Smuzhiyun 		status = le32_to_cpu(desc->opts1);
4549*4882a593Smuzhiyun 		if (status & DescOwn)
4550*4882a593Smuzhiyun 			break;
4551*4882a593Smuzhiyun 
4552*4882a593Smuzhiyun 		/* This barrier is needed to keep us from reading
4553*4882a593Smuzhiyun 		 * any other fields out of the Rx descriptor until
4554*4882a593Smuzhiyun 		 * we know the status of DescOwn
4555*4882a593Smuzhiyun 		 */
4556*4882a593Smuzhiyun 		dma_rmb();
4557*4882a593Smuzhiyun 
4558*4882a593Smuzhiyun 		if (unlikely(status & RxRES)) {
4559*4882a593Smuzhiyun 			if (net_ratelimit())
4560*4882a593Smuzhiyun 				netdev_warn(dev, "Rx ERROR. status = %08x\n",
4561*4882a593Smuzhiyun 					    status);
4562*4882a593Smuzhiyun 			dev->stats.rx_errors++;
4563*4882a593Smuzhiyun 			if (status & (RxRWT | RxRUNT))
4564*4882a593Smuzhiyun 				dev->stats.rx_length_errors++;
4565*4882a593Smuzhiyun 			if (status & RxCRC)
4566*4882a593Smuzhiyun 				dev->stats.rx_crc_errors++;
4567*4882a593Smuzhiyun 
4568*4882a593Smuzhiyun 			if (!(dev->features & NETIF_F_RXALL))
4569*4882a593Smuzhiyun 				goto release_descriptor;
4570*4882a593Smuzhiyun 			else if (status & RxRWT || !(status & (RxRUNT | RxCRC)))
4571*4882a593Smuzhiyun 				goto release_descriptor;
4572*4882a593Smuzhiyun 		}
4573*4882a593Smuzhiyun 
4574*4882a593Smuzhiyun 		pkt_size = status & GENMASK(13, 0);
4575*4882a593Smuzhiyun 		if (likely(!(dev->features & NETIF_F_RXFCS)))
4576*4882a593Smuzhiyun 			pkt_size -= ETH_FCS_LEN;
4577*4882a593Smuzhiyun 
4578*4882a593Smuzhiyun 		/* The driver does not support incoming fragmented frames.
4579*4882a593Smuzhiyun 		 * They are seen as a symptom of over-mtu sized frames.
4580*4882a593Smuzhiyun 		 */
4581*4882a593Smuzhiyun 		if (unlikely(rtl8169_fragmented_frame(status))) {
4582*4882a593Smuzhiyun 			dev->stats.rx_dropped++;
4583*4882a593Smuzhiyun 			dev->stats.rx_length_errors++;
4584*4882a593Smuzhiyun 			goto release_descriptor;
4585*4882a593Smuzhiyun 		}
4586*4882a593Smuzhiyun 
4587*4882a593Smuzhiyun 		skb = napi_alloc_skb(&tp->napi, pkt_size);
4588*4882a593Smuzhiyun 		if (unlikely(!skb)) {
4589*4882a593Smuzhiyun 			dev->stats.rx_dropped++;
4590*4882a593Smuzhiyun 			goto release_descriptor;
4591*4882a593Smuzhiyun 		}
4592*4882a593Smuzhiyun 
4593*4882a593Smuzhiyun 		addr = le64_to_cpu(desc->addr);
4594*4882a593Smuzhiyun 		rx_buf = page_address(tp->Rx_databuff[entry]);
4595*4882a593Smuzhiyun 
4596*4882a593Smuzhiyun 		dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
4597*4882a593Smuzhiyun 		prefetch(rx_buf);
4598*4882a593Smuzhiyun 		skb_copy_to_linear_data(skb, rx_buf, pkt_size);
4599*4882a593Smuzhiyun 		skb->tail += pkt_size;
4600*4882a593Smuzhiyun 		skb->len = pkt_size;
4601*4882a593Smuzhiyun 		dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
4602*4882a593Smuzhiyun 
4603*4882a593Smuzhiyun 		rtl8169_rx_csum(skb, status);
4604*4882a593Smuzhiyun 		skb->protocol = eth_type_trans(skb, dev);
4605*4882a593Smuzhiyun 
4606*4882a593Smuzhiyun 		rtl8169_rx_vlan_tag(desc, skb);
4607*4882a593Smuzhiyun 
4608*4882a593Smuzhiyun 		if (skb->pkt_type == PACKET_MULTICAST)
4609*4882a593Smuzhiyun 			dev->stats.multicast++;
4610*4882a593Smuzhiyun 
4611*4882a593Smuzhiyun 		napi_gro_receive(&tp->napi, skb);
4612*4882a593Smuzhiyun 
4613*4882a593Smuzhiyun 		rtl_inc_priv_stats(&tp->rx_stats, 1, pkt_size);
4614*4882a593Smuzhiyun release_descriptor:
4615*4882a593Smuzhiyun 		rtl8169_mark_to_asic(desc);
4616*4882a593Smuzhiyun 	}
4617*4882a593Smuzhiyun 
4618*4882a593Smuzhiyun 	count = cur_rx - tp->cur_rx;
4619*4882a593Smuzhiyun 	tp->cur_rx = cur_rx;
4620*4882a593Smuzhiyun 
4621*4882a593Smuzhiyun 	return count;
4622*4882a593Smuzhiyun }
4623*4882a593Smuzhiyun 
rtl8169_interrupt(int irq,void * dev_instance)4624*4882a593Smuzhiyun static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
4625*4882a593Smuzhiyun {
4626*4882a593Smuzhiyun 	struct rtl8169_private *tp = dev_instance;
4627*4882a593Smuzhiyun 	u32 status = rtl_get_events(tp);
4628*4882a593Smuzhiyun 
4629*4882a593Smuzhiyun 	if ((status & 0xffff) == 0xffff || !(status & tp->irq_mask))
4630*4882a593Smuzhiyun 		return IRQ_NONE;
4631*4882a593Smuzhiyun 
4632*4882a593Smuzhiyun 	if (unlikely(status & SYSErr)) {
4633*4882a593Smuzhiyun 		rtl8169_pcierr_interrupt(tp->dev);
4634*4882a593Smuzhiyun 		goto out;
4635*4882a593Smuzhiyun 	}
4636*4882a593Smuzhiyun 
4637*4882a593Smuzhiyun 	if (status & LinkChg)
4638*4882a593Smuzhiyun 		phy_mac_interrupt(tp->phydev);
4639*4882a593Smuzhiyun 
4640*4882a593Smuzhiyun 	if (unlikely(status & RxFIFOOver &&
4641*4882a593Smuzhiyun 	    tp->mac_version == RTL_GIGA_MAC_VER_11)) {
4642*4882a593Smuzhiyun 		netif_stop_queue(tp->dev);
4643*4882a593Smuzhiyun 		rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
4644*4882a593Smuzhiyun 	}
4645*4882a593Smuzhiyun 
4646*4882a593Smuzhiyun 	rtl_irq_disable(tp);
4647*4882a593Smuzhiyun 	napi_schedule(&tp->napi);
4648*4882a593Smuzhiyun out:
4649*4882a593Smuzhiyun 	rtl_ack_events(tp, status);
4650*4882a593Smuzhiyun 
4651*4882a593Smuzhiyun 	return IRQ_HANDLED;
4652*4882a593Smuzhiyun }
4653*4882a593Smuzhiyun 
rtl_task(struct work_struct * work)4654*4882a593Smuzhiyun static void rtl_task(struct work_struct *work)
4655*4882a593Smuzhiyun {
4656*4882a593Smuzhiyun 	struct rtl8169_private *tp =
4657*4882a593Smuzhiyun 		container_of(work, struct rtl8169_private, wk.work);
4658*4882a593Smuzhiyun 
4659*4882a593Smuzhiyun 	rtnl_lock();
4660*4882a593Smuzhiyun 
4661*4882a593Smuzhiyun 	if (!netif_running(tp->dev) ||
4662*4882a593Smuzhiyun 	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
4663*4882a593Smuzhiyun 		goto out_unlock;
4664*4882a593Smuzhiyun 
4665*4882a593Smuzhiyun 	if (test_and_clear_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags)) {
4666*4882a593Smuzhiyun 		rtl_reset_work(tp);
4667*4882a593Smuzhiyun 		netif_wake_queue(tp->dev);
4668*4882a593Smuzhiyun 	}
4669*4882a593Smuzhiyun out_unlock:
4670*4882a593Smuzhiyun 	rtnl_unlock();
4671*4882a593Smuzhiyun }
4672*4882a593Smuzhiyun 
rtl8169_poll(struct napi_struct * napi,int budget)4673*4882a593Smuzhiyun static int rtl8169_poll(struct napi_struct *napi, int budget)
4674*4882a593Smuzhiyun {
4675*4882a593Smuzhiyun 	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
4676*4882a593Smuzhiyun 	struct net_device *dev = tp->dev;
4677*4882a593Smuzhiyun 	int work_done;
4678*4882a593Smuzhiyun 
4679*4882a593Smuzhiyun 	work_done = rtl_rx(dev, tp, (u32) budget);
4680*4882a593Smuzhiyun 
4681*4882a593Smuzhiyun 	rtl_tx(dev, tp, budget);
4682*4882a593Smuzhiyun 
4683*4882a593Smuzhiyun 	if (work_done < budget && napi_complete_done(napi, work_done))
4684*4882a593Smuzhiyun 		rtl_irq_enable(tp);
4685*4882a593Smuzhiyun 
4686*4882a593Smuzhiyun 	return work_done;
4687*4882a593Smuzhiyun }
4688*4882a593Smuzhiyun 
r8169_phylink_handler(struct net_device * ndev)4689*4882a593Smuzhiyun static void r8169_phylink_handler(struct net_device *ndev)
4690*4882a593Smuzhiyun {
4691*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(ndev);
4692*4882a593Smuzhiyun 
4693*4882a593Smuzhiyun 	if (netif_carrier_ok(ndev)) {
4694*4882a593Smuzhiyun 		rtl_link_chg_patch(tp);
4695*4882a593Smuzhiyun 		pm_request_resume(&tp->pci_dev->dev);
4696*4882a593Smuzhiyun 	} else {
4697*4882a593Smuzhiyun 		pm_runtime_idle(&tp->pci_dev->dev);
4698*4882a593Smuzhiyun 	}
4699*4882a593Smuzhiyun 
4700*4882a593Smuzhiyun 	if (net_ratelimit())
4701*4882a593Smuzhiyun 		phy_print_status(tp->phydev);
4702*4882a593Smuzhiyun }
4703*4882a593Smuzhiyun 
r8169_phy_connect(struct rtl8169_private * tp)4704*4882a593Smuzhiyun static int r8169_phy_connect(struct rtl8169_private *tp)
4705*4882a593Smuzhiyun {
4706*4882a593Smuzhiyun 	struct phy_device *phydev = tp->phydev;
4707*4882a593Smuzhiyun 	phy_interface_t phy_mode;
4708*4882a593Smuzhiyun 	int ret;
4709*4882a593Smuzhiyun 
4710*4882a593Smuzhiyun 	phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
4711*4882a593Smuzhiyun 		   PHY_INTERFACE_MODE_MII;
4712*4882a593Smuzhiyun 
4713*4882a593Smuzhiyun 	ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
4714*4882a593Smuzhiyun 				 phy_mode);
4715*4882a593Smuzhiyun 	if (ret)
4716*4882a593Smuzhiyun 		return ret;
4717*4882a593Smuzhiyun 
4718*4882a593Smuzhiyun 	if (!tp->supports_gmii)
4719*4882a593Smuzhiyun 		phy_set_max_speed(phydev, SPEED_100);
4720*4882a593Smuzhiyun 
4721*4882a593Smuzhiyun 	phy_attached_info(phydev);
4722*4882a593Smuzhiyun 
4723*4882a593Smuzhiyun 	return 0;
4724*4882a593Smuzhiyun }
4725*4882a593Smuzhiyun 
rtl8169_down(struct rtl8169_private * tp)4726*4882a593Smuzhiyun static void rtl8169_down(struct rtl8169_private *tp)
4727*4882a593Smuzhiyun {
4728*4882a593Smuzhiyun 	/* Clear all task flags */
4729*4882a593Smuzhiyun 	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
4730*4882a593Smuzhiyun 
4731*4882a593Smuzhiyun 	phy_stop(tp->phydev);
4732*4882a593Smuzhiyun 
4733*4882a593Smuzhiyun 	rtl8169_update_counters(tp);
4734*4882a593Smuzhiyun 
4735*4882a593Smuzhiyun 	pci_clear_master(tp->pci_dev);
4736*4882a593Smuzhiyun 	rtl_pci_commit(tp);
4737*4882a593Smuzhiyun 
4738*4882a593Smuzhiyun 	rtl8169_cleanup(tp, true);
4739*4882a593Smuzhiyun 
4740*4882a593Smuzhiyun 	rtl_pll_power_down(tp);
4741*4882a593Smuzhiyun }
4742*4882a593Smuzhiyun 
rtl8169_up(struct rtl8169_private * tp)4743*4882a593Smuzhiyun static void rtl8169_up(struct rtl8169_private *tp)
4744*4882a593Smuzhiyun {
4745*4882a593Smuzhiyun 	pci_set_master(tp->pci_dev);
4746*4882a593Smuzhiyun 	rtl_pll_power_up(tp);
4747*4882a593Smuzhiyun 	rtl8169_init_phy(tp);
4748*4882a593Smuzhiyun 	napi_enable(&tp->napi);
4749*4882a593Smuzhiyun 	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
4750*4882a593Smuzhiyun 	rtl_reset_work(tp);
4751*4882a593Smuzhiyun 
4752*4882a593Smuzhiyun 	phy_start(tp->phydev);
4753*4882a593Smuzhiyun }
4754*4882a593Smuzhiyun 
rtl8169_close(struct net_device * dev)4755*4882a593Smuzhiyun static int rtl8169_close(struct net_device *dev)
4756*4882a593Smuzhiyun {
4757*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
4758*4882a593Smuzhiyun 	struct pci_dev *pdev = tp->pci_dev;
4759*4882a593Smuzhiyun 
4760*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
4761*4882a593Smuzhiyun 
4762*4882a593Smuzhiyun 	netif_stop_queue(dev);
4763*4882a593Smuzhiyun 	rtl8169_down(tp);
4764*4882a593Smuzhiyun 	rtl8169_rx_clear(tp);
4765*4882a593Smuzhiyun 
4766*4882a593Smuzhiyun 	cancel_work_sync(&tp->wk.work);
4767*4882a593Smuzhiyun 
4768*4882a593Smuzhiyun 	free_irq(pci_irq_vector(pdev, 0), tp);
4769*4882a593Smuzhiyun 
4770*4882a593Smuzhiyun 	phy_disconnect(tp->phydev);
4771*4882a593Smuzhiyun 
4772*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
4773*4882a593Smuzhiyun 			  tp->RxPhyAddr);
4774*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
4775*4882a593Smuzhiyun 			  tp->TxPhyAddr);
4776*4882a593Smuzhiyun 	tp->TxDescArray = NULL;
4777*4882a593Smuzhiyun 	tp->RxDescArray = NULL;
4778*4882a593Smuzhiyun 
4779*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
4780*4882a593Smuzhiyun 
4781*4882a593Smuzhiyun 	return 0;
4782*4882a593Smuzhiyun }
4783*4882a593Smuzhiyun 
4784*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
rtl8169_netpoll(struct net_device * dev)4785*4882a593Smuzhiyun static void rtl8169_netpoll(struct net_device *dev)
4786*4882a593Smuzhiyun {
4787*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
4788*4882a593Smuzhiyun 
4789*4882a593Smuzhiyun 	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
4790*4882a593Smuzhiyun }
4791*4882a593Smuzhiyun #endif
4792*4882a593Smuzhiyun 
rtl_open(struct net_device * dev)4793*4882a593Smuzhiyun static int rtl_open(struct net_device *dev)
4794*4882a593Smuzhiyun {
4795*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
4796*4882a593Smuzhiyun 	struct pci_dev *pdev = tp->pci_dev;
4797*4882a593Smuzhiyun 	int retval = -ENOMEM;
4798*4882a593Smuzhiyun 
4799*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
4800*4882a593Smuzhiyun 
4801*4882a593Smuzhiyun 	/*
4802*4882a593Smuzhiyun 	 * Rx and Tx descriptors needs 256 bytes alignment.
4803*4882a593Smuzhiyun 	 * dma_alloc_coherent provides more.
4804*4882a593Smuzhiyun 	 */
4805*4882a593Smuzhiyun 	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
4806*4882a593Smuzhiyun 					     &tp->TxPhyAddr, GFP_KERNEL);
4807*4882a593Smuzhiyun 	if (!tp->TxDescArray)
4808*4882a593Smuzhiyun 		goto err_pm_runtime_put;
4809*4882a593Smuzhiyun 
4810*4882a593Smuzhiyun 	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
4811*4882a593Smuzhiyun 					     &tp->RxPhyAddr, GFP_KERNEL);
4812*4882a593Smuzhiyun 	if (!tp->RxDescArray)
4813*4882a593Smuzhiyun 		goto err_free_tx_0;
4814*4882a593Smuzhiyun 
4815*4882a593Smuzhiyun 	retval = rtl8169_init_ring(tp);
4816*4882a593Smuzhiyun 	if (retval < 0)
4817*4882a593Smuzhiyun 		goto err_free_rx_1;
4818*4882a593Smuzhiyun 
4819*4882a593Smuzhiyun 	rtl_request_firmware(tp);
4820*4882a593Smuzhiyun 
4821*4882a593Smuzhiyun 	retval = request_irq(pci_irq_vector(pdev, 0), rtl8169_interrupt,
4822*4882a593Smuzhiyun 			     IRQF_SHARED, dev->name, tp);
4823*4882a593Smuzhiyun 	if (retval < 0)
4824*4882a593Smuzhiyun 		goto err_release_fw_2;
4825*4882a593Smuzhiyun 
4826*4882a593Smuzhiyun 	retval = r8169_phy_connect(tp);
4827*4882a593Smuzhiyun 	if (retval)
4828*4882a593Smuzhiyun 		goto err_free_irq;
4829*4882a593Smuzhiyun 
4830*4882a593Smuzhiyun 	rtl8169_up(tp);
4831*4882a593Smuzhiyun 	rtl8169_init_counter_offsets(tp);
4832*4882a593Smuzhiyun 	netif_start_queue(dev);
4833*4882a593Smuzhiyun 
4834*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
4835*4882a593Smuzhiyun out:
4836*4882a593Smuzhiyun 	return retval;
4837*4882a593Smuzhiyun 
4838*4882a593Smuzhiyun err_free_irq:
4839*4882a593Smuzhiyun 	free_irq(pci_irq_vector(pdev, 0), tp);
4840*4882a593Smuzhiyun err_release_fw_2:
4841*4882a593Smuzhiyun 	rtl_release_firmware(tp);
4842*4882a593Smuzhiyun 	rtl8169_rx_clear(tp);
4843*4882a593Smuzhiyun err_free_rx_1:
4844*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
4845*4882a593Smuzhiyun 			  tp->RxPhyAddr);
4846*4882a593Smuzhiyun 	tp->RxDescArray = NULL;
4847*4882a593Smuzhiyun err_free_tx_0:
4848*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
4849*4882a593Smuzhiyun 			  tp->TxPhyAddr);
4850*4882a593Smuzhiyun 	tp->TxDescArray = NULL;
4851*4882a593Smuzhiyun err_pm_runtime_put:
4852*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
4853*4882a593Smuzhiyun 	goto out;
4854*4882a593Smuzhiyun }
4855*4882a593Smuzhiyun 
4856*4882a593Smuzhiyun static void
rtl8169_get_stats64(struct net_device * dev,struct rtnl_link_stats64 * stats)4857*4882a593Smuzhiyun rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
4858*4882a593Smuzhiyun {
4859*4882a593Smuzhiyun 	struct rtl8169_private *tp = netdev_priv(dev);
4860*4882a593Smuzhiyun 	struct pci_dev *pdev = tp->pci_dev;
4861*4882a593Smuzhiyun 	struct rtl8169_counters *counters = tp->counters;
4862*4882a593Smuzhiyun 
4863*4882a593Smuzhiyun 	pm_runtime_get_noresume(&pdev->dev);
4864*4882a593Smuzhiyun 
4865*4882a593Smuzhiyun 	netdev_stats_to_stats64(stats, &dev->stats);
4866*4882a593Smuzhiyun 
4867*4882a593Smuzhiyun 	rtl_get_priv_stats(&tp->rx_stats, &stats->rx_packets, &stats->rx_bytes);
4868*4882a593Smuzhiyun 	rtl_get_priv_stats(&tp->tx_stats, &stats->tx_packets, &stats->tx_bytes);
4869*4882a593Smuzhiyun 
4870*4882a593Smuzhiyun 	/*
4871*4882a593Smuzhiyun 	 * Fetch additional counter values missing in stats collected by driver
4872*4882a593Smuzhiyun 	 * from tally counters.
4873*4882a593Smuzhiyun 	 */
4874*4882a593Smuzhiyun 	if (pm_runtime_active(&pdev->dev))
4875*4882a593Smuzhiyun 		rtl8169_update_counters(tp);
4876*4882a593Smuzhiyun 
4877*4882a593Smuzhiyun 	/*
4878*4882a593Smuzhiyun 	 * Subtract values fetched during initalization.
4879*4882a593Smuzhiyun 	 * See rtl8169_init_counter_offsets for a description why we do that.
4880*4882a593Smuzhiyun 	 */
4881*4882a593Smuzhiyun 	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
4882*4882a593Smuzhiyun 		le64_to_cpu(tp->tc_offset.tx_errors);
4883*4882a593Smuzhiyun 	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
4884*4882a593Smuzhiyun 		le32_to_cpu(tp->tc_offset.tx_multi_collision);
4885*4882a593Smuzhiyun 	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
4886*4882a593Smuzhiyun 		le16_to_cpu(tp->tc_offset.tx_aborted);
4887*4882a593Smuzhiyun 	stats->rx_missed_errors = le16_to_cpu(counters->rx_missed) -
4888*4882a593Smuzhiyun 		le16_to_cpu(tp->tc_offset.rx_missed);
4889*4882a593Smuzhiyun 
4890*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
4891*4882a593Smuzhiyun }
4892*4882a593Smuzhiyun 
rtl8169_net_suspend(struct rtl8169_private * tp)4893*4882a593Smuzhiyun static void rtl8169_net_suspend(struct rtl8169_private *tp)
4894*4882a593Smuzhiyun {
4895*4882a593Smuzhiyun 	netif_device_detach(tp->dev);
4896*4882a593Smuzhiyun 
4897*4882a593Smuzhiyun 	if (netif_running(tp->dev))
4898*4882a593Smuzhiyun 		rtl8169_down(tp);
4899*4882a593Smuzhiyun }
4900*4882a593Smuzhiyun 
4901*4882a593Smuzhiyun #ifdef CONFIG_PM
4902*4882a593Smuzhiyun 
rtl8169_net_resume(struct rtl8169_private * tp)4903*4882a593Smuzhiyun static int rtl8169_net_resume(struct rtl8169_private *tp)
4904*4882a593Smuzhiyun {
4905*4882a593Smuzhiyun 	rtl_rar_set(tp, tp->dev->dev_addr);
4906*4882a593Smuzhiyun 
4907*4882a593Smuzhiyun 	if (tp->TxDescArray)
4908*4882a593Smuzhiyun 		rtl8169_up(tp);
4909*4882a593Smuzhiyun 
4910*4882a593Smuzhiyun 	netif_device_attach(tp->dev);
4911*4882a593Smuzhiyun 
4912*4882a593Smuzhiyun 	return 0;
4913*4882a593Smuzhiyun }
4914*4882a593Smuzhiyun 
rtl8169_suspend(struct device * device)4915*4882a593Smuzhiyun static int __maybe_unused rtl8169_suspend(struct device *device)
4916*4882a593Smuzhiyun {
4917*4882a593Smuzhiyun 	struct rtl8169_private *tp = dev_get_drvdata(device);
4918*4882a593Smuzhiyun 
4919*4882a593Smuzhiyun 	rtnl_lock();
4920*4882a593Smuzhiyun 	rtl8169_net_suspend(tp);
4921*4882a593Smuzhiyun 	if (!device_may_wakeup(tp_to_dev(tp)))
4922*4882a593Smuzhiyun 		clk_disable_unprepare(tp->clk);
4923*4882a593Smuzhiyun 	rtnl_unlock();
4924*4882a593Smuzhiyun 
4925*4882a593Smuzhiyun 	return 0;
4926*4882a593Smuzhiyun }
4927*4882a593Smuzhiyun 
rtl8169_resume(struct device * device)4928*4882a593Smuzhiyun static int __maybe_unused rtl8169_resume(struct device *device)
4929*4882a593Smuzhiyun {
4930*4882a593Smuzhiyun 	struct rtl8169_private *tp = dev_get_drvdata(device);
4931*4882a593Smuzhiyun 
4932*4882a593Smuzhiyun 	if (!device_may_wakeup(tp_to_dev(tp)))
4933*4882a593Smuzhiyun 		clk_prepare_enable(tp->clk);
4934*4882a593Smuzhiyun 
4935*4882a593Smuzhiyun 	/* Reportedly at least Asus X453MA truncates packets otherwise */
4936*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_37)
4937*4882a593Smuzhiyun 		rtl_init_rxcfg(tp);
4938*4882a593Smuzhiyun 
4939*4882a593Smuzhiyun 	return rtl8169_net_resume(tp);
4940*4882a593Smuzhiyun }
4941*4882a593Smuzhiyun 
rtl8169_runtime_suspend(struct device * device)4942*4882a593Smuzhiyun static int rtl8169_runtime_suspend(struct device *device)
4943*4882a593Smuzhiyun {
4944*4882a593Smuzhiyun 	struct rtl8169_private *tp = dev_get_drvdata(device);
4945*4882a593Smuzhiyun 
4946*4882a593Smuzhiyun 	if (!tp->TxDescArray) {
4947*4882a593Smuzhiyun 		netif_device_detach(tp->dev);
4948*4882a593Smuzhiyun 		return 0;
4949*4882a593Smuzhiyun 	}
4950*4882a593Smuzhiyun 
4951*4882a593Smuzhiyun 	rtnl_lock();
4952*4882a593Smuzhiyun 	__rtl8169_set_wol(tp, WAKE_PHY);
4953*4882a593Smuzhiyun 	rtl8169_net_suspend(tp);
4954*4882a593Smuzhiyun 	rtnl_unlock();
4955*4882a593Smuzhiyun 
4956*4882a593Smuzhiyun 	return 0;
4957*4882a593Smuzhiyun }
4958*4882a593Smuzhiyun 
rtl8169_runtime_resume(struct device * device)4959*4882a593Smuzhiyun static int rtl8169_runtime_resume(struct device *device)
4960*4882a593Smuzhiyun {
4961*4882a593Smuzhiyun 	struct rtl8169_private *tp = dev_get_drvdata(device);
4962*4882a593Smuzhiyun 
4963*4882a593Smuzhiyun 	__rtl8169_set_wol(tp, tp->saved_wolopts);
4964*4882a593Smuzhiyun 
4965*4882a593Smuzhiyun 	return rtl8169_net_resume(tp);
4966*4882a593Smuzhiyun }
4967*4882a593Smuzhiyun 
rtl8169_runtime_idle(struct device * device)4968*4882a593Smuzhiyun static int rtl8169_runtime_idle(struct device *device)
4969*4882a593Smuzhiyun {
4970*4882a593Smuzhiyun 	struct rtl8169_private *tp = dev_get_drvdata(device);
4971*4882a593Smuzhiyun 
4972*4882a593Smuzhiyun 	if (!netif_running(tp->dev) || !netif_carrier_ok(tp->dev))
4973*4882a593Smuzhiyun 		pm_schedule_suspend(device, 10000);
4974*4882a593Smuzhiyun 
4975*4882a593Smuzhiyun 	return -EBUSY;
4976*4882a593Smuzhiyun }
4977*4882a593Smuzhiyun 
4978*4882a593Smuzhiyun static const struct dev_pm_ops rtl8169_pm_ops = {
4979*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(rtl8169_suspend, rtl8169_resume)
4980*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(rtl8169_runtime_suspend, rtl8169_runtime_resume,
4981*4882a593Smuzhiyun 			   rtl8169_runtime_idle)
4982*4882a593Smuzhiyun };
4983*4882a593Smuzhiyun 
4984*4882a593Smuzhiyun #endif /* CONFIG_PM */
4985*4882a593Smuzhiyun 
rtl_wol_shutdown_quirk(struct rtl8169_private * tp)4986*4882a593Smuzhiyun static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
4987*4882a593Smuzhiyun {
4988*4882a593Smuzhiyun 	/* WoL fails with 8168b when the receiver is disabled. */
4989*4882a593Smuzhiyun 	switch (tp->mac_version) {
4990*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_11:
4991*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_12:
4992*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_17:
4993*4882a593Smuzhiyun 		pci_clear_master(tp->pci_dev);
4994*4882a593Smuzhiyun 
4995*4882a593Smuzhiyun 		RTL_W8(tp, ChipCmd, CmdRxEnb);
4996*4882a593Smuzhiyun 		rtl_pci_commit(tp);
4997*4882a593Smuzhiyun 		break;
4998*4882a593Smuzhiyun 	default:
4999*4882a593Smuzhiyun 		break;
5000*4882a593Smuzhiyun 	}
5001*4882a593Smuzhiyun }
5002*4882a593Smuzhiyun 
rtl_shutdown(struct pci_dev * pdev)5003*4882a593Smuzhiyun static void rtl_shutdown(struct pci_dev *pdev)
5004*4882a593Smuzhiyun {
5005*4882a593Smuzhiyun 	struct rtl8169_private *tp = pci_get_drvdata(pdev);
5006*4882a593Smuzhiyun 
5007*4882a593Smuzhiyun 	rtnl_lock();
5008*4882a593Smuzhiyun 	rtl8169_net_suspend(tp);
5009*4882a593Smuzhiyun 	rtnl_unlock();
5010*4882a593Smuzhiyun 
5011*4882a593Smuzhiyun 	/* Restore original MAC address */
5012*4882a593Smuzhiyun 	rtl_rar_set(tp, tp->dev->perm_addr);
5013*4882a593Smuzhiyun 
5014*4882a593Smuzhiyun 	if (system_state == SYSTEM_POWER_OFF) {
5015*4882a593Smuzhiyun 		if (tp->saved_wolopts) {
5016*4882a593Smuzhiyun 			rtl_wol_suspend_quirk(tp);
5017*4882a593Smuzhiyun 			rtl_wol_shutdown_quirk(tp);
5018*4882a593Smuzhiyun 		}
5019*4882a593Smuzhiyun 
5020*4882a593Smuzhiyun 		pci_wake_from_d3(pdev, true);
5021*4882a593Smuzhiyun 		pci_set_power_state(pdev, PCI_D3hot);
5022*4882a593Smuzhiyun 	}
5023*4882a593Smuzhiyun }
5024*4882a593Smuzhiyun 
rtl_remove_one(struct pci_dev * pdev)5025*4882a593Smuzhiyun static void rtl_remove_one(struct pci_dev *pdev)
5026*4882a593Smuzhiyun {
5027*4882a593Smuzhiyun 	struct rtl8169_private *tp = pci_get_drvdata(pdev);
5028*4882a593Smuzhiyun 
5029*4882a593Smuzhiyun 	if (pci_dev_run_wake(pdev))
5030*4882a593Smuzhiyun 		pm_runtime_get_noresume(&pdev->dev);
5031*4882a593Smuzhiyun 
5032*4882a593Smuzhiyun 	unregister_netdev(tp->dev);
5033*4882a593Smuzhiyun 
5034*4882a593Smuzhiyun 	if (r8168_check_dash(tp))
5035*4882a593Smuzhiyun 		rtl8168_driver_stop(tp);
5036*4882a593Smuzhiyun 
5037*4882a593Smuzhiyun 	rtl_release_firmware(tp);
5038*4882a593Smuzhiyun 
5039*4882a593Smuzhiyun 	/* restore original MAC address */
5040*4882a593Smuzhiyun 	rtl_rar_set(tp, tp->dev->perm_addr);
5041*4882a593Smuzhiyun }
5042*4882a593Smuzhiyun 
5043*4882a593Smuzhiyun static const struct net_device_ops rtl_netdev_ops = {
5044*4882a593Smuzhiyun 	.ndo_open		= rtl_open,
5045*4882a593Smuzhiyun 	.ndo_stop		= rtl8169_close,
5046*4882a593Smuzhiyun 	.ndo_get_stats64	= rtl8169_get_stats64,
5047*4882a593Smuzhiyun 	.ndo_start_xmit		= rtl8169_start_xmit,
5048*4882a593Smuzhiyun 	.ndo_features_check	= rtl8169_features_check,
5049*4882a593Smuzhiyun 	.ndo_tx_timeout		= rtl8169_tx_timeout,
5050*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
5051*4882a593Smuzhiyun 	.ndo_change_mtu		= rtl8169_change_mtu,
5052*4882a593Smuzhiyun 	.ndo_fix_features	= rtl8169_fix_features,
5053*4882a593Smuzhiyun 	.ndo_set_features	= rtl8169_set_features,
5054*4882a593Smuzhiyun 	.ndo_set_mac_address	= rtl_set_mac_address,
5055*4882a593Smuzhiyun 	.ndo_do_ioctl		= phy_do_ioctl_running,
5056*4882a593Smuzhiyun 	.ndo_set_rx_mode	= rtl_set_rx_mode,
5057*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
5058*4882a593Smuzhiyun 	.ndo_poll_controller	= rtl8169_netpoll,
5059*4882a593Smuzhiyun #endif
5060*4882a593Smuzhiyun 
5061*4882a593Smuzhiyun };
5062*4882a593Smuzhiyun 
rtl_set_irq_mask(struct rtl8169_private * tp)5063*4882a593Smuzhiyun static void rtl_set_irq_mask(struct rtl8169_private *tp)
5064*4882a593Smuzhiyun {
5065*4882a593Smuzhiyun 	tp->irq_mask = RxOK | RxErr | TxOK | TxErr | LinkChg;
5066*4882a593Smuzhiyun 
5067*4882a593Smuzhiyun 	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
5068*4882a593Smuzhiyun 		tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
5069*4882a593Smuzhiyun 	else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
5070*4882a593Smuzhiyun 		/* special workaround needed */
5071*4882a593Smuzhiyun 		tp->irq_mask |= RxFIFOOver;
5072*4882a593Smuzhiyun 	else
5073*4882a593Smuzhiyun 		tp->irq_mask |= RxOverflow;
5074*4882a593Smuzhiyun }
5075*4882a593Smuzhiyun 
rtl_alloc_irq(struct rtl8169_private * tp)5076*4882a593Smuzhiyun static int rtl_alloc_irq(struct rtl8169_private *tp)
5077*4882a593Smuzhiyun {
5078*4882a593Smuzhiyun 	unsigned int flags;
5079*4882a593Smuzhiyun 
5080*4882a593Smuzhiyun 	switch (tp->mac_version) {
5081*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5082*4882a593Smuzhiyun 		rtl_unlock_config_regs(tp);
5083*4882a593Smuzhiyun 		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
5084*4882a593Smuzhiyun 		rtl_lock_config_regs(tp);
5085*4882a593Smuzhiyun 		fallthrough;
5086*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_17:
5087*4882a593Smuzhiyun 		flags = PCI_IRQ_LEGACY;
5088*4882a593Smuzhiyun 		break;
5089*4882a593Smuzhiyun 	default:
5090*4882a593Smuzhiyun 		flags = PCI_IRQ_ALL_TYPES;
5091*4882a593Smuzhiyun 		break;
5092*4882a593Smuzhiyun 	}
5093*4882a593Smuzhiyun 
5094*4882a593Smuzhiyun 	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
5095*4882a593Smuzhiyun }
5096*4882a593Smuzhiyun 
rtl_read_mac_address(struct rtl8169_private * tp,u8 mac_addr[ETH_ALEN])5097*4882a593Smuzhiyun static void rtl_read_mac_address(struct rtl8169_private *tp,
5098*4882a593Smuzhiyun 				 u8 mac_addr[ETH_ALEN])
5099*4882a593Smuzhiyun {
5100*4882a593Smuzhiyun 	/* Get MAC address */
5101*4882a593Smuzhiyun 	if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
5102*4882a593Smuzhiyun 		u32 value = rtl_eri_read(tp, 0xe0);
5103*4882a593Smuzhiyun 
5104*4882a593Smuzhiyun 		mac_addr[0] = (value >>  0) & 0xff;
5105*4882a593Smuzhiyun 		mac_addr[1] = (value >>  8) & 0xff;
5106*4882a593Smuzhiyun 		mac_addr[2] = (value >> 16) & 0xff;
5107*4882a593Smuzhiyun 		mac_addr[3] = (value >> 24) & 0xff;
5108*4882a593Smuzhiyun 
5109*4882a593Smuzhiyun 		value = rtl_eri_read(tp, 0xe4);
5110*4882a593Smuzhiyun 		mac_addr[4] = (value >>  0) & 0xff;
5111*4882a593Smuzhiyun 		mac_addr[5] = (value >>  8) & 0xff;
5112*4882a593Smuzhiyun 	} else if (rtl_is_8125(tp)) {
5113*4882a593Smuzhiyun 		rtl_read_mac_from_reg(tp, mac_addr, MAC0_BKP);
5114*4882a593Smuzhiyun 	}
5115*4882a593Smuzhiyun }
5116*4882a593Smuzhiyun 
DECLARE_RTL_COND(rtl_link_list_ready_cond)5117*4882a593Smuzhiyun DECLARE_RTL_COND(rtl_link_list_ready_cond)
5118*4882a593Smuzhiyun {
5119*4882a593Smuzhiyun 	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
5120*4882a593Smuzhiyun }
5121*4882a593Smuzhiyun 
r8168g_wait_ll_share_fifo_ready(struct rtl8169_private * tp)5122*4882a593Smuzhiyun static void r8168g_wait_ll_share_fifo_ready(struct rtl8169_private *tp)
5123*4882a593Smuzhiyun {
5124*4882a593Smuzhiyun 	rtl_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
5125*4882a593Smuzhiyun }
5126*4882a593Smuzhiyun 
r8169_mdio_read_reg(struct mii_bus * mii_bus,int phyaddr,int phyreg)5127*4882a593Smuzhiyun static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
5128*4882a593Smuzhiyun {
5129*4882a593Smuzhiyun 	struct rtl8169_private *tp = mii_bus->priv;
5130*4882a593Smuzhiyun 
5131*4882a593Smuzhiyun 	if (phyaddr > 0)
5132*4882a593Smuzhiyun 		return -ENODEV;
5133*4882a593Smuzhiyun 
5134*4882a593Smuzhiyun 	return rtl_readphy(tp, phyreg);
5135*4882a593Smuzhiyun }
5136*4882a593Smuzhiyun 
r8169_mdio_write_reg(struct mii_bus * mii_bus,int phyaddr,int phyreg,u16 val)5137*4882a593Smuzhiyun static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
5138*4882a593Smuzhiyun 				int phyreg, u16 val)
5139*4882a593Smuzhiyun {
5140*4882a593Smuzhiyun 	struct rtl8169_private *tp = mii_bus->priv;
5141*4882a593Smuzhiyun 
5142*4882a593Smuzhiyun 	if (phyaddr > 0)
5143*4882a593Smuzhiyun 		return -ENODEV;
5144*4882a593Smuzhiyun 
5145*4882a593Smuzhiyun 	rtl_writephy(tp, phyreg, val);
5146*4882a593Smuzhiyun 
5147*4882a593Smuzhiyun 	return 0;
5148*4882a593Smuzhiyun }
5149*4882a593Smuzhiyun 
r8169_mdio_register(struct rtl8169_private * tp)5150*4882a593Smuzhiyun static int r8169_mdio_register(struct rtl8169_private *tp)
5151*4882a593Smuzhiyun {
5152*4882a593Smuzhiyun 	struct pci_dev *pdev = tp->pci_dev;
5153*4882a593Smuzhiyun 	struct mii_bus *new_bus;
5154*4882a593Smuzhiyun 	int ret;
5155*4882a593Smuzhiyun 
5156*4882a593Smuzhiyun 	new_bus = devm_mdiobus_alloc(&pdev->dev);
5157*4882a593Smuzhiyun 	if (!new_bus)
5158*4882a593Smuzhiyun 		return -ENOMEM;
5159*4882a593Smuzhiyun 
5160*4882a593Smuzhiyun 	new_bus->name = "r8169";
5161*4882a593Smuzhiyun 	new_bus->priv = tp;
5162*4882a593Smuzhiyun 	new_bus->parent = &pdev->dev;
5163*4882a593Smuzhiyun 	new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
5164*4882a593Smuzhiyun 	snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x-%x",
5165*4882a593Smuzhiyun 		 pci_domain_nr(pdev->bus), pci_dev_id(pdev));
5166*4882a593Smuzhiyun 
5167*4882a593Smuzhiyun 	new_bus->read = r8169_mdio_read_reg;
5168*4882a593Smuzhiyun 	new_bus->write = r8169_mdio_write_reg;
5169*4882a593Smuzhiyun 
5170*4882a593Smuzhiyun 	ret = devm_mdiobus_register(&pdev->dev, new_bus);
5171*4882a593Smuzhiyun 	if (ret)
5172*4882a593Smuzhiyun 		return ret;
5173*4882a593Smuzhiyun 
5174*4882a593Smuzhiyun 	tp->phydev = mdiobus_get_phy(new_bus, 0);
5175*4882a593Smuzhiyun 	if (!tp->phydev) {
5176*4882a593Smuzhiyun 		return -ENODEV;
5177*4882a593Smuzhiyun 	} else if (!tp->phydev->drv) {
5178*4882a593Smuzhiyun 		/* Most chip versions fail with the genphy driver.
5179*4882a593Smuzhiyun 		 * Therefore ensure that the dedicated PHY driver is loaded.
5180*4882a593Smuzhiyun 		 */
5181*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no dedicated PHY driver found for PHY ID 0x%08x, maybe realtek.ko needs to be added to initramfs?\n",
5182*4882a593Smuzhiyun 			tp->phydev->phy_id);
5183*4882a593Smuzhiyun 		return -EUNATCH;
5184*4882a593Smuzhiyun 	}
5185*4882a593Smuzhiyun 
5186*4882a593Smuzhiyun 	/* PHY will be woken up in rtl_open() */
5187*4882a593Smuzhiyun 	phy_suspend(tp->phydev);
5188*4882a593Smuzhiyun 
5189*4882a593Smuzhiyun 	return 0;
5190*4882a593Smuzhiyun }
5191*4882a593Smuzhiyun 
rtl_hw_init_8168g(struct rtl8169_private * tp)5192*4882a593Smuzhiyun static void rtl_hw_init_8168g(struct rtl8169_private *tp)
5193*4882a593Smuzhiyun {
5194*4882a593Smuzhiyun 	rtl_enable_rxdvgate(tp);
5195*4882a593Smuzhiyun 
5196*4882a593Smuzhiyun 	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
5197*4882a593Smuzhiyun 	msleep(1);
5198*4882a593Smuzhiyun 	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5199*4882a593Smuzhiyun 
5200*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
5201*4882a593Smuzhiyun 	r8168g_wait_ll_share_fifo_ready(tp);
5202*4882a593Smuzhiyun 
5203*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe8de, 0, BIT(15));
5204*4882a593Smuzhiyun 	r8168g_wait_ll_share_fifo_ready(tp);
5205*4882a593Smuzhiyun }
5206*4882a593Smuzhiyun 
rtl_hw_init_8125(struct rtl8169_private * tp)5207*4882a593Smuzhiyun static void rtl_hw_init_8125(struct rtl8169_private *tp)
5208*4882a593Smuzhiyun {
5209*4882a593Smuzhiyun 	rtl_enable_rxdvgate(tp);
5210*4882a593Smuzhiyun 
5211*4882a593Smuzhiyun 	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
5212*4882a593Smuzhiyun 	msleep(1);
5213*4882a593Smuzhiyun 	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5214*4882a593Smuzhiyun 
5215*4882a593Smuzhiyun 	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
5216*4882a593Smuzhiyun 	r8168g_wait_ll_share_fifo_ready(tp);
5217*4882a593Smuzhiyun 
5218*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xc0aa, 0x07d0);
5219*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xc0a6, 0x0150);
5220*4882a593Smuzhiyun 	r8168_mac_ocp_write(tp, 0xc01e, 0x5555);
5221*4882a593Smuzhiyun 	r8168g_wait_ll_share_fifo_ready(tp);
5222*4882a593Smuzhiyun }
5223*4882a593Smuzhiyun 
rtl_hw_initialize(struct rtl8169_private * tp)5224*4882a593Smuzhiyun static void rtl_hw_initialize(struct rtl8169_private *tp)
5225*4882a593Smuzhiyun {
5226*4882a593Smuzhiyun 	switch (tp->mac_version) {
5227*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
5228*4882a593Smuzhiyun 		rtl8168ep_stop_cmac(tp);
5229*4882a593Smuzhiyun 		fallthrough;
5230*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
5231*4882a593Smuzhiyun 		rtl_hw_init_8168g(tp);
5232*4882a593Smuzhiyun 		break;
5233*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_63:
5234*4882a593Smuzhiyun 		rtl_hw_init_8125(tp);
5235*4882a593Smuzhiyun 		break;
5236*4882a593Smuzhiyun 	default:
5237*4882a593Smuzhiyun 		break;
5238*4882a593Smuzhiyun 	}
5239*4882a593Smuzhiyun }
5240*4882a593Smuzhiyun 
rtl_jumbo_max(struct rtl8169_private * tp)5241*4882a593Smuzhiyun static int rtl_jumbo_max(struct rtl8169_private *tp)
5242*4882a593Smuzhiyun {
5243*4882a593Smuzhiyun 	/* Non-GBit versions don't support jumbo frames */
5244*4882a593Smuzhiyun 	if (!tp->supports_gmii)
5245*4882a593Smuzhiyun 		return 0;
5246*4882a593Smuzhiyun 
5247*4882a593Smuzhiyun 	switch (tp->mac_version) {
5248*4882a593Smuzhiyun 	/* RTL8169 */
5249*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5250*4882a593Smuzhiyun 		return JUMBO_7K;
5251*4882a593Smuzhiyun 	/* RTL8168b */
5252*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_11:
5253*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_12:
5254*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_17:
5255*4882a593Smuzhiyun 		return JUMBO_4K;
5256*4882a593Smuzhiyun 	/* RTL8168c */
5257*4882a593Smuzhiyun 	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
5258*4882a593Smuzhiyun 		return JUMBO_6K;
5259*4882a593Smuzhiyun 	default:
5260*4882a593Smuzhiyun 		return JUMBO_9K;
5261*4882a593Smuzhiyun 	}
5262*4882a593Smuzhiyun }
5263*4882a593Smuzhiyun 
rtl_disable_clk(void * data)5264*4882a593Smuzhiyun static void rtl_disable_clk(void *data)
5265*4882a593Smuzhiyun {
5266*4882a593Smuzhiyun 	clk_disable_unprepare(data);
5267*4882a593Smuzhiyun }
5268*4882a593Smuzhiyun 
rtl_get_ether_clk(struct rtl8169_private * tp)5269*4882a593Smuzhiyun static int rtl_get_ether_clk(struct rtl8169_private *tp)
5270*4882a593Smuzhiyun {
5271*4882a593Smuzhiyun 	struct device *d = tp_to_dev(tp);
5272*4882a593Smuzhiyun 	struct clk *clk;
5273*4882a593Smuzhiyun 	int rc;
5274*4882a593Smuzhiyun 
5275*4882a593Smuzhiyun 	clk = devm_clk_get(d, "ether_clk");
5276*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
5277*4882a593Smuzhiyun 		rc = PTR_ERR(clk);
5278*4882a593Smuzhiyun 		if (rc == -ENOENT)
5279*4882a593Smuzhiyun 			/* clk-core allows NULL (for suspend / resume) */
5280*4882a593Smuzhiyun 			rc = 0;
5281*4882a593Smuzhiyun 		else if (rc != -EPROBE_DEFER)
5282*4882a593Smuzhiyun 			dev_err(d, "failed to get clk: %d\n", rc);
5283*4882a593Smuzhiyun 	} else {
5284*4882a593Smuzhiyun 		tp->clk = clk;
5285*4882a593Smuzhiyun 		rc = clk_prepare_enable(clk);
5286*4882a593Smuzhiyun 		if (rc)
5287*4882a593Smuzhiyun 			dev_err(d, "failed to enable clk: %d\n", rc);
5288*4882a593Smuzhiyun 		else
5289*4882a593Smuzhiyun 			rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
5290*4882a593Smuzhiyun 	}
5291*4882a593Smuzhiyun 
5292*4882a593Smuzhiyun 	return rc;
5293*4882a593Smuzhiyun }
5294*4882a593Smuzhiyun 
rtl_init_mac_address(struct rtl8169_private * tp)5295*4882a593Smuzhiyun static void rtl_init_mac_address(struct rtl8169_private *tp)
5296*4882a593Smuzhiyun {
5297*4882a593Smuzhiyun 	struct net_device *dev = tp->dev;
5298*4882a593Smuzhiyun 	u8 *mac_addr = dev->dev_addr;
5299*4882a593Smuzhiyun 	int rc;
5300*4882a593Smuzhiyun 
5301*4882a593Smuzhiyun 	rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
5302*4882a593Smuzhiyun 	if (!rc)
5303*4882a593Smuzhiyun 		goto done;
5304*4882a593Smuzhiyun 
5305*4882a593Smuzhiyun 	rtl_read_mac_address(tp, mac_addr);
5306*4882a593Smuzhiyun 	if (is_valid_ether_addr(mac_addr))
5307*4882a593Smuzhiyun 		goto done;
5308*4882a593Smuzhiyun 
5309*4882a593Smuzhiyun 	rtl_read_mac_from_reg(tp, mac_addr, MAC0);
5310*4882a593Smuzhiyun 	if (is_valid_ether_addr(mac_addr))
5311*4882a593Smuzhiyun 		goto done;
5312*4882a593Smuzhiyun 
5313*4882a593Smuzhiyun 	eth_hw_addr_random(dev);
5314*4882a593Smuzhiyun 	dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
5315*4882a593Smuzhiyun done:
5316*4882a593Smuzhiyun 	rtl_rar_set(tp, mac_addr);
5317*4882a593Smuzhiyun }
5318*4882a593Smuzhiyun 
rtl_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)5319*4882a593Smuzhiyun static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
5320*4882a593Smuzhiyun {
5321*4882a593Smuzhiyun 	struct rtl8169_private *tp;
5322*4882a593Smuzhiyun 	int jumbo_max, region, rc;
5323*4882a593Smuzhiyun 	enum mac_version chipset;
5324*4882a593Smuzhiyun 	struct net_device *dev;
5325*4882a593Smuzhiyun 	u16 xid;
5326*4882a593Smuzhiyun 
5327*4882a593Smuzhiyun 	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
5328*4882a593Smuzhiyun 	if (!dev)
5329*4882a593Smuzhiyun 		return -ENOMEM;
5330*4882a593Smuzhiyun 
5331*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
5332*4882a593Smuzhiyun 	dev->netdev_ops = &rtl_netdev_ops;
5333*4882a593Smuzhiyun 	tp = netdev_priv(dev);
5334*4882a593Smuzhiyun 	tp->dev = dev;
5335*4882a593Smuzhiyun 	tp->pci_dev = pdev;
5336*4882a593Smuzhiyun 	tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
5337*4882a593Smuzhiyun 	tp->eee_adv = -1;
5338*4882a593Smuzhiyun 	tp->ocp_base = OCP_STD_PHY_BASE;
5339*4882a593Smuzhiyun 
5340*4882a593Smuzhiyun 	/* Get the *optional* external "ether_clk" used on some boards */
5341*4882a593Smuzhiyun 	rc = rtl_get_ether_clk(tp);
5342*4882a593Smuzhiyun 	if (rc)
5343*4882a593Smuzhiyun 		return rc;
5344*4882a593Smuzhiyun 
5345*4882a593Smuzhiyun 	/* Disable ASPM completely as that cause random device stop working
5346*4882a593Smuzhiyun 	 * problems as well as full system hangs for some PCIe devices users.
5347*4882a593Smuzhiyun 	 */
5348*4882a593Smuzhiyun 	rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
5349*4882a593Smuzhiyun 					  PCIE_LINK_STATE_L1);
5350*4882a593Smuzhiyun 	tp->aspm_manageable = !rc;
5351*4882a593Smuzhiyun 
5352*4882a593Smuzhiyun 	/* enable device (incl. PCI PM wakeup and hotplug setup) */
5353*4882a593Smuzhiyun 	rc = pcim_enable_device(pdev);
5354*4882a593Smuzhiyun 	if (rc < 0) {
5355*4882a593Smuzhiyun 		dev_err(&pdev->dev, "enable failure\n");
5356*4882a593Smuzhiyun 		return rc;
5357*4882a593Smuzhiyun 	}
5358*4882a593Smuzhiyun 
5359*4882a593Smuzhiyun 	if (pcim_set_mwi(pdev) < 0)
5360*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
5361*4882a593Smuzhiyun 
5362*4882a593Smuzhiyun 	/* use first MMIO region */
5363*4882a593Smuzhiyun 	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
5364*4882a593Smuzhiyun 	if (region < 0) {
5365*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no MMIO resource found\n");
5366*4882a593Smuzhiyun 		return -ENODEV;
5367*4882a593Smuzhiyun 	}
5368*4882a593Smuzhiyun 
5369*4882a593Smuzhiyun 	/* check for weird/broken PCI region reporting */
5370*4882a593Smuzhiyun 	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
5371*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
5372*4882a593Smuzhiyun 		return -ENODEV;
5373*4882a593Smuzhiyun 	}
5374*4882a593Smuzhiyun 
5375*4882a593Smuzhiyun 	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
5376*4882a593Smuzhiyun 	if (rc < 0) {
5377*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
5378*4882a593Smuzhiyun 		return rc;
5379*4882a593Smuzhiyun 	}
5380*4882a593Smuzhiyun 
5381*4882a593Smuzhiyun 	tp->mmio_addr = pcim_iomap_table(pdev)[region];
5382*4882a593Smuzhiyun 
5383*4882a593Smuzhiyun 	xid = (RTL_R32(tp, TxConfig) >> 20) & 0xfcf;
5384*4882a593Smuzhiyun 
5385*4882a593Smuzhiyun 	/* Identify chip attached to board */
5386*4882a593Smuzhiyun 	chipset = rtl8169_get_mac_version(xid, tp->supports_gmii);
5387*4882a593Smuzhiyun 	if (chipset == RTL_GIGA_MAC_NONE) {
5388*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unknown chip XID %03x\n", xid);
5389*4882a593Smuzhiyun 		return -ENODEV;
5390*4882a593Smuzhiyun 	}
5391*4882a593Smuzhiyun 
5392*4882a593Smuzhiyun 	tp->mac_version = chipset;
5393*4882a593Smuzhiyun 
5394*4882a593Smuzhiyun 	tp->cp_cmd = RTL_R16(tp, CPlusCmd) & CPCMD_MASK;
5395*4882a593Smuzhiyun 
5396*4882a593Smuzhiyun 	if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
5397*4882a593Smuzhiyun 	    !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
5398*4882a593Smuzhiyun 		dev->features |= NETIF_F_HIGHDMA;
5399*4882a593Smuzhiyun 
5400*4882a593Smuzhiyun 	rtl_init_rxcfg(tp);
5401*4882a593Smuzhiyun 
5402*4882a593Smuzhiyun 	rtl8169_irq_mask_and_ack(tp);
5403*4882a593Smuzhiyun 
5404*4882a593Smuzhiyun 	rtl_hw_initialize(tp);
5405*4882a593Smuzhiyun 
5406*4882a593Smuzhiyun 	rtl_hw_reset(tp);
5407*4882a593Smuzhiyun 
5408*4882a593Smuzhiyun 	rc = rtl_alloc_irq(tp);
5409*4882a593Smuzhiyun 	if (rc < 0) {
5410*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Can't allocate interrupt\n");
5411*4882a593Smuzhiyun 		return rc;
5412*4882a593Smuzhiyun 	}
5413*4882a593Smuzhiyun 
5414*4882a593Smuzhiyun 	INIT_WORK(&tp->wk.work, rtl_task);
5415*4882a593Smuzhiyun 	u64_stats_init(&tp->rx_stats.syncp);
5416*4882a593Smuzhiyun 	u64_stats_init(&tp->tx_stats.syncp);
5417*4882a593Smuzhiyun 
5418*4882a593Smuzhiyun 	rtl_init_mac_address(tp);
5419*4882a593Smuzhiyun 
5420*4882a593Smuzhiyun 	dev->ethtool_ops = &rtl8169_ethtool_ops;
5421*4882a593Smuzhiyun 
5422*4882a593Smuzhiyun 	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
5423*4882a593Smuzhiyun 
5424*4882a593Smuzhiyun 	dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_RXCSUM |
5425*4882a593Smuzhiyun 			   NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
5426*4882a593Smuzhiyun 	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
5427*4882a593Smuzhiyun 	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
5428*4882a593Smuzhiyun 
5429*4882a593Smuzhiyun 	/*
5430*4882a593Smuzhiyun 	 * Pretend we are using VLANs; This bypasses a nasty bug where
5431*4882a593Smuzhiyun 	 * Interrupts stop flowing on high load on 8110SCd controllers.
5432*4882a593Smuzhiyun 	 */
5433*4882a593Smuzhiyun 	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
5434*4882a593Smuzhiyun 		/* Disallow toggling */
5435*4882a593Smuzhiyun 		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
5436*4882a593Smuzhiyun 
5437*4882a593Smuzhiyun 	if (rtl_chip_supports_csum_v2(tp))
5438*4882a593Smuzhiyun 		dev->hw_features |= NETIF_F_IPV6_CSUM;
5439*4882a593Smuzhiyun 
5440*4882a593Smuzhiyun 	dev->features |= dev->hw_features;
5441*4882a593Smuzhiyun 
5442*4882a593Smuzhiyun 	/* There has been a number of reports that using SG/TSO results in
5443*4882a593Smuzhiyun 	 * tx timeouts. However for a lot of people SG/TSO works fine.
5444*4882a593Smuzhiyun 	 * Therefore disable both features by default, but allow users to
5445*4882a593Smuzhiyun 	 * enable them. Use at own risk!
5446*4882a593Smuzhiyun 	 */
5447*4882a593Smuzhiyun 	if (rtl_chip_supports_csum_v2(tp)) {
5448*4882a593Smuzhiyun 		dev->hw_features |= NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6;
5449*4882a593Smuzhiyun 		dev->gso_max_size = RTL_GSO_MAX_SIZE_V2;
5450*4882a593Smuzhiyun 		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2;
5451*4882a593Smuzhiyun 	} else {
5452*4882a593Smuzhiyun 		dev->hw_features |= NETIF_F_SG | NETIF_F_TSO;
5453*4882a593Smuzhiyun 		dev->gso_max_size = RTL_GSO_MAX_SIZE_V1;
5454*4882a593Smuzhiyun 		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1;
5455*4882a593Smuzhiyun 	}
5456*4882a593Smuzhiyun 
5457*4882a593Smuzhiyun 	dev->hw_features |= NETIF_F_RXALL;
5458*4882a593Smuzhiyun 	dev->hw_features |= NETIF_F_RXFCS;
5459*4882a593Smuzhiyun 
5460*4882a593Smuzhiyun 	/* configure chip for default features */
5461*4882a593Smuzhiyun 	rtl8169_set_features(dev, dev->features);
5462*4882a593Smuzhiyun 
5463*4882a593Smuzhiyun 	jumbo_max = rtl_jumbo_max(tp);
5464*4882a593Smuzhiyun 	if (jumbo_max)
5465*4882a593Smuzhiyun 		dev->max_mtu = jumbo_max;
5466*4882a593Smuzhiyun 
5467*4882a593Smuzhiyun 	rtl_set_irq_mask(tp);
5468*4882a593Smuzhiyun 
5469*4882a593Smuzhiyun 	tp->fw_name = rtl_chip_infos[chipset].fw_name;
5470*4882a593Smuzhiyun 
5471*4882a593Smuzhiyun 	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
5472*4882a593Smuzhiyun 					    &tp->counters_phys_addr,
5473*4882a593Smuzhiyun 					    GFP_KERNEL);
5474*4882a593Smuzhiyun 	if (!tp->counters)
5475*4882a593Smuzhiyun 		return -ENOMEM;
5476*4882a593Smuzhiyun 
5477*4882a593Smuzhiyun 	pci_set_drvdata(pdev, tp);
5478*4882a593Smuzhiyun 
5479*4882a593Smuzhiyun 	rc = r8169_mdio_register(tp);
5480*4882a593Smuzhiyun 	if (rc)
5481*4882a593Smuzhiyun 		return rc;
5482*4882a593Smuzhiyun 
5483*4882a593Smuzhiyun 	/* chip gets powered up in rtl_open() */
5484*4882a593Smuzhiyun 	rtl_pll_power_down(tp);
5485*4882a593Smuzhiyun 
5486*4882a593Smuzhiyun 	rc = register_netdev(dev);
5487*4882a593Smuzhiyun 	if (rc)
5488*4882a593Smuzhiyun 		return rc;
5489*4882a593Smuzhiyun 
5490*4882a593Smuzhiyun 	netdev_info(dev, "%s, %pM, XID %03x, IRQ %d\n",
5491*4882a593Smuzhiyun 		    rtl_chip_infos[chipset].name, dev->dev_addr, xid,
5492*4882a593Smuzhiyun 		    pci_irq_vector(pdev, 0));
5493*4882a593Smuzhiyun 
5494*4882a593Smuzhiyun 	if (jumbo_max)
5495*4882a593Smuzhiyun 		netdev_info(dev, "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
5496*4882a593Smuzhiyun 			    jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
5497*4882a593Smuzhiyun 			    "ok" : "ko");
5498*4882a593Smuzhiyun 
5499*4882a593Smuzhiyun 	if (r8168_check_dash(tp)) {
5500*4882a593Smuzhiyun 		netdev_info(dev, "DASH enabled\n");
5501*4882a593Smuzhiyun 		rtl8168_driver_start(tp);
5502*4882a593Smuzhiyun 	}
5503*4882a593Smuzhiyun 
5504*4882a593Smuzhiyun 	if (pci_dev_run_wake(pdev))
5505*4882a593Smuzhiyun 		pm_runtime_put_sync(&pdev->dev);
5506*4882a593Smuzhiyun 
5507*4882a593Smuzhiyun 	return 0;
5508*4882a593Smuzhiyun }
5509*4882a593Smuzhiyun 
5510*4882a593Smuzhiyun static struct pci_driver rtl8169_pci_driver = {
5511*4882a593Smuzhiyun 	.name		= MODULENAME,
5512*4882a593Smuzhiyun 	.id_table	= rtl8169_pci_tbl,
5513*4882a593Smuzhiyun 	.probe		= rtl_init_one,
5514*4882a593Smuzhiyun 	.remove		= rtl_remove_one,
5515*4882a593Smuzhiyun 	.shutdown	= rtl_shutdown,
5516*4882a593Smuzhiyun #ifdef CONFIG_PM
5517*4882a593Smuzhiyun 	.driver.pm	= &rtl8169_pm_ops,
5518*4882a593Smuzhiyun #endif
5519*4882a593Smuzhiyun };
5520*4882a593Smuzhiyun 
5521*4882a593Smuzhiyun module_pci_driver(rtl8169_pci_driver);
5522