1*4882a593Smuzhiyun /* 8139cp.c: A Linux PCI Ethernet driver for the RealTek 8139C+ chips. */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun Copyright 2001-2004 Jeff Garzik <jgarzik@pobox.com>
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com) [tg3.c]
6*4882a593Smuzhiyun Copyright (C) 2000, 2001 David S. Miller (davem@redhat.com) [sungem.c]
7*4882a593Smuzhiyun Copyright 2001 Manfred Spraul [natsemi.c]
8*4882a593Smuzhiyun Copyright 1999-2001 by Donald Becker. [natsemi.c]
9*4882a593Smuzhiyun Written 1997-2001 by Donald Becker. [8139too.c]
10*4882a593Smuzhiyun Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>. [acenic.c]
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun This software may be used and distributed according to the terms of
13*4882a593Smuzhiyun the GNU General Public License (GPL), incorporated herein by reference.
14*4882a593Smuzhiyun Drivers based on or derived from this code fall under the GPL and must
15*4882a593Smuzhiyun retain the authorship, copyright and license notice. This file is not
16*4882a593Smuzhiyun a complete program and may only be used when the entire operating
17*4882a593Smuzhiyun system is licensed under the GPL.
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun See the file COPYING in this distribution for more information.
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun Contributors:
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun Wake-on-LAN support - Felipe Damasio <felipewd@terra.com.br>
24*4882a593Smuzhiyun PCI suspend/resume - Felipe Damasio <felipewd@terra.com.br>
25*4882a593Smuzhiyun LinkChg interrupt - Felipe Damasio <felipewd@terra.com.br>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun TODO:
28*4882a593Smuzhiyun * Test Tx checksumming thoroughly
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun Low priority TODO:
31*4882a593Smuzhiyun * Complete reset on PciErr
32*4882a593Smuzhiyun * Consider Rx interrupt mitigation using TimerIntr
33*4882a593Smuzhiyun * Investigate using skb->priority with h/w VLAN priority
34*4882a593Smuzhiyun * Investigate using High Priority Tx Queue with skb->priority
35*4882a593Smuzhiyun * Adjust Rx FIFO threshold and Max Rx DMA burst on Rx FIFO error
36*4882a593Smuzhiyun * Adjust Tx FIFO threshold and Max Tx DMA burst on Tx FIFO error
37*4882a593Smuzhiyun * Implement Tx software interrupt mitigation via
38*4882a593Smuzhiyun Tx descriptor bit
39*4882a593Smuzhiyun * The real minimum of CP_MIN_MTU is 4 bytes. However,
40*4882a593Smuzhiyun for this to be supported, one must(?) turn on packet padding.
41*4882a593Smuzhiyun * Support external MII transceivers (patch available)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun NOTES:
44*4882a593Smuzhiyun * TX checksumming is considered experimental. It is off by
45*4882a593Smuzhiyun default, use ethtool to turn it on.
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define DRV_NAME "8139cp"
52*4882a593Smuzhiyun #define DRV_VERSION "1.3"
53*4882a593Smuzhiyun #define DRV_RELDATE "Mar 22, 2004"
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #include <linux/module.h>
57*4882a593Smuzhiyun #include <linux/moduleparam.h>
58*4882a593Smuzhiyun #include <linux/kernel.h>
59*4882a593Smuzhiyun #include <linux/compiler.h>
60*4882a593Smuzhiyun #include <linux/netdevice.h>
61*4882a593Smuzhiyun #include <linux/etherdevice.h>
62*4882a593Smuzhiyun #include <linux/init.h>
63*4882a593Smuzhiyun #include <linux/interrupt.h>
64*4882a593Smuzhiyun #include <linux/pci.h>
65*4882a593Smuzhiyun #include <linux/dma-mapping.h>
66*4882a593Smuzhiyun #include <linux/delay.h>
67*4882a593Smuzhiyun #include <linux/ethtool.h>
68*4882a593Smuzhiyun #include <linux/gfp.h>
69*4882a593Smuzhiyun #include <linux/mii.h>
70*4882a593Smuzhiyun #include <linux/if_vlan.h>
71*4882a593Smuzhiyun #include <linux/crc32.h>
72*4882a593Smuzhiyun #include <linux/in.h>
73*4882a593Smuzhiyun #include <linux/ip.h>
74*4882a593Smuzhiyun #include <linux/tcp.h>
75*4882a593Smuzhiyun #include <linux/udp.h>
76*4882a593Smuzhiyun #include <linux/cache.h>
77*4882a593Smuzhiyun #include <asm/io.h>
78*4882a593Smuzhiyun #include <asm/irq.h>
79*4882a593Smuzhiyun #include <linux/uaccess.h>
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* These identify the driver base version and may not be removed. */
82*4882a593Smuzhiyun static char version[] =
83*4882a593Smuzhiyun DRV_NAME ": 10/100 PCI Ethernet driver v" DRV_VERSION " (" DRV_RELDATE ")\n";
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun MODULE_AUTHOR("Jeff Garzik <jgarzik@pobox.com>");
86*4882a593Smuzhiyun MODULE_DESCRIPTION("RealTek RTL-8139C+ series 10/100 PCI Ethernet driver");
87*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
88*4882a593Smuzhiyun MODULE_LICENSE("GPL");
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static int debug = -1;
91*4882a593Smuzhiyun module_param(debug, int, 0);
92*4882a593Smuzhiyun MODULE_PARM_DESC (debug, "8139cp: bitmapped message enable number");
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
95*4882a593Smuzhiyun The RTL chips use a 64 element hash table based on the Ethernet CRC. */
96*4882a593Smuzhiyun static int multicast_filter_limit = 32;
97*4882a593Smuzhiyun module_param(multicast_filter_limit, int, 0);
98*4882a593Smuzhiyun MODULE_PARM_DESC (multicast_filter_limit, "8139cp: maximum number of filtered multicast addresses");
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define CP_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
101*4882a593Smuzhiyun NETIF_MSG_PROBE | \
102*4882a593Smuzhiyun NETIF_MSG_LINK)
103*4882a593Smuzhiyun #define CP_NUM_STATS 14 /* struct cp_dma_stats, plus one */
104*4882a593Smuzhiyun #define CP_STATS_SIZE 64 /* size in bytes of DMA stats block */
105*4882a593Smuzhiyun #define CP_REGS_SIZE (0xff + 1)
106*4882a593Smuzhiyun #define CP_REGS_VER 1 /* version 1 */
107*4882a593Smuzhiyun #define CP_RX_RING_SIZE 64
108*4882a593Smuzhiyun #define CP_TX_RING_SIZE 64
109*4882a593Smuzhiyun #define CP_RING_BYTES \
110*4882a593Smuzhiyun ((sizeof(struct cp_desc) * CP_RX_RING_SIZE) + \
111*4882a593Smuzhiyun (sizeof(struct cp_desc) * CP_TX_RING_SIZE) + \
112*4882a593Smuzhiyun CP_STATS_SIZE)
113*4882a593Smuzhiyun #define NEXT_TX(N) (((N) + 1) & (CP_TX_RING_SIZE - 1))
114*4882a593Smuzhiyun #define NEXT_RX(N) (((N) + 1) & (CP_RX_RING_SIZE - 1))
115*4882a593Smuzhiyun #define TX_BUFFS_AVAIL(CP) \
116*4882a593Smuzhiyun (((CP)->tx_tail <= (CP)->tx_head) ? \
117*4882a593Smuzhiyun (CP)->tx_tail + (CP_TX_RING_SIZE - 1) - (CP)->tx_head : \
118*4882a593Smuzhiyun (CP)->tx_tail - (CP)->tx_head - 1)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
121*4882a593Smuzhiyun #define CP_INTERNAL_PHY 32
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
124*4882a593Smuzhiyun #define RX_FIFO_THRESH 5 /* Rx buffer level before first PCI xfer. */
125*4882a593Smuzhiyun #define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 */
126*4882a593Smuzhiyun #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
127*4882a593Smuzhiyun #define TX_EARLY_THRESH 256 /* Early Tx threshold, in bytes */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Time in jiffies before concluding the transmitter is hung. */
130*4882a593Smuzhiyun #define TX_TIMEOUT (6*HZ)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* hardware minimum and maximum for a single frame's data payload */
133*4882a593Smuzhiyun #define CP_MIN_MTU 60 /* TODO: allow lower, but pad */
134*4882a593Smuzhiyun #define CP_MAX_MTU 4096
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun enum {
137*4882a593Smuzhiyun /* NIC register offsets */
138*4882a593Smuzhiyun MAC0 = 0x00, /* Ethernet hardware address. */
139*4882a593Smuzhiyun MAR0 = 0x08, /* Multicast filter. */
140*4882a593Smuzhiyun StatsAddr = 0x10, /* 64-bit start addr of 64-byte DMA stats blk */
141*4882a593Smuzhiyun TxRingAddr = 0x20, /* 64-bit start addr of Tx ring */
142*4882a593Smuzhiyun HiTxRingAddr = 0x28, /* 64-bit start addr of high priority Tx ring */
143*4882a593Smuzhiyun Cmd = 0x37, /* Command register */
144*4882a593Smuzhiyun IntrMask = 0x3C, /* Interrupt mask */
145*4882a593Smuzhiyun IntrStatus = 0x3E, /* Interrupt status */
146*4882a593Smuzhiyun TxConfig = 0x40, /* Tx configuration */
147*4882a593Smuzhiyun ChipVersion = 0x43, /* 8-bit chip version, inside TxConfig */
148*4882a593Smuzhiyun RxConfig = 0x44, /* Rx configuration */
149*4882a593Smuzhiyun RxMissed = 0x4C, /* 24 bits valid, write clears */
150*4882a593Smuzhiyun Cfg9346 = 0x50, /* EEPROM select/control; Cfg reg [un]lock */
151*4882a593Smuzhiyun Config1 = 0x52, /* Config1 */
152*4882a593Smuzhiyun Config3 = 0x59, /* Config3 */
153*4882a593Smuzhiyun Config4 = 0x5A, /* Config4 */
154*4882a593Smuzhiyun MultiIntr = 0x5C, /* Multiple interrupt select */
155*4882a593Smuzhiyun BasicModeCtrl = 0x62, /* MII BMCR */
156*4882a593Smuzhiyun BasicModeStatus = 0x64, /* MII BMSR */
157*4882a593Smuzhiyun NWayAdvert = 0x66, /* MII ADVERTISE */
158*4882a593Smuzhiyun NWayLPAR = 0x68, /* MII LPA */
159*4882a593Smuzhiyun NWayExpansion = 0x6A, /* MII Expansion */
160*4882a593Smuzhiyun TxDmaOkLowDesc = 0x82, /* Low 16 bit address of a Tx descriptor. */
161*4882a593Smuzhiyun Config5 = 0xD8, /* Config5 */
162*4882a593Smuzhiyun TxPoll = 0xD9, /* Tell chip to check Tx descriptors for work */
163*4882a593Smuzhiyun RxMaxSize = 0xDA, /* Max size of an Rx packet (8169 only) */
164*4882a593Smuzhiyun CpCmd = 0xE0, /* C+ Command register (C+ mode only) */
165*4882a593Smuzhiyun IntrMitigate = 0xE2, /* rx/tx interrupt mitigation control */
166*4882a593Smuzhiyun RxRingAddr = 0xE4, /* 64-bit start addr of Rx ring */
167*4882a593Smuzhiyun TxThresh = 0xEC, /* Early Tx threshold */
168*4882a593Smuzhiyun OldRxBufAddr = 0x30, /* DMA address of Rx ring buffer (C mode) */
169*4882a593Smuzhiyun OldTSD0 = 0x10, /* DMA address of first Tx desc (C mode) */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Tx and Rx status descriptors */
172*4882a593Smuzhiyun DescOwn = (1 << 31), /* Descriptor is owned by NIC */
173*4882a593Smuzhiyun RingEnd = (1 << 30), /* End of descriptor ring */
174*4882a593Smuzhiyun FirstFrag = (1 << 29), /* First segment of a packet */
175*4882a593Smuzhiyun LastFrag = (1 << 28), /* Final segment of a packet */
176*4882a593Smuzhiyun LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
177*4882a593Smuzhiyun MSSShift = 16, /* MSS value position */
178*4882a593Smuzhiyun MSSMask = 0x7ff, /* MSS value: 11 bits */
179*4882a593Smuzhiyun TxError = (1 << 23), /* Tx error summary */
180*4882a593Smuzhiyun RxError = (1 << 20), /* Rx error summary */
181*4882a593Smuzhiyun IPCS = (1 << 18), /* Calculate IP checksum */
182*4882a593Smuzhiyun UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
183*4882a593Smuzhiyun TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
184*4882a593Smuzhiyun TxVlanTag = (1 << 17), /* Add VLAN tag */
185*4882a593Smuzhiyun RxVlanTagged = (1 << 16), /* Rx VLAN tag available */
186*4882a593Smuzhiyun IPFail = (1 << 15), /* IP checksum failed */
187*4882a593Smuzhiyun UDPFail = (1 << 14), /* UDP/IP checksum failed */
188*4882a593Smuzhiyun TCPFail = (1 << 13), /* TCP/IP checksum failed */
189*4882a593Smuzhiyun NormalTxPoll = (1 << 6), /* One or more normal Tx packets to send */
190*4882a593Smuzhiyun PID1 = (1 << 17), /* 2 protocol id bits: 0==non-IP, */
191*4882a593Smuzhiyun PID0 = (1 << 16), /* 1==UDP/IP, 2==TCP/IP, 3==IP */
192*4882a593Smuzhiyun RxProtoTCP = 1,
193*4882a593Smuzhiyun RxProtoUDP = 2,
194*4882a593Smuzhiyun RxProtoIP = 3,
195*4882a593Smuzhiyun TxFIFOUnder = (1 << 25), /* Tx FIFO underrun */
196*4882a593Smuzhiyun TxOWC = (1 << 22), /* Tx Out-of-window collision */
197*4882a593Smuzhiyun TxLinkFail = (1 << 21), /* Link failed during Tx of packet */
198*4882a593Smuzhiyun TxMaxCol = (1 << 20), /* Tx aborted due to excessive collisions */
199*4882a593Smuzhiyun TxColCntShift = 16, /* Shift, to get 4-bit Tx collision cnt */
200*4882a593Smuzhiyun TxColCntMask = 0x01 | 0x02 | 0x04 | 0x08, /* 4-bit collision count */
201*4882a593Smuzhiyun RxErrFrame = (1 << 27), /* Rx frame alignment error */
202*4882a593Smuzhiyun RxMcast = (1 << 26), /* Rx multicast packet rcv'd */
203*4882a593Smuzhiyun RxErrCRC = (1 << 18), /* Rx CRC error */
204*4882a593Smuzhiyun RxErrRunt = (1 << 19), /* Rx error, packet < 64 bytes */
205*4882a593Smuzhiyun RxErrLong = (1 << 21), /* Rx error, packet > 4096 bytes */
206*4882a593Smuzhiyun RxErrFIFO = (1 << 22), /* Rx error, FIFO overflowed, pkt bad */
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* StatsAddr register */
209*4882a593Smuzhiyun DumpStats = (1 << 3), /* Begin stats dump */
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* RxConfig register */
212*4882a593Smuzhiyun RxCfgFIFOShift = 13, /* Shift, to get Rx FIFO thresh value */
213*4882a593Smuzhiyun RxCfgDMAShift = 8, /* Shift, to get Rx Max DMA value */
214*4882a593Smuzhiyun AcceptErr = 0x20, /* Accept packets with CRC errors */
215*4882a593Smuzhiyun AcceptRunt = 0x10, /* Accept runt (<64 bytes) packets */
216*4882a593Smuzhiyun AcceptBroadcast = 0x08, /* Accept broadcast packets */
217*4882a593Smuzhiyun AcceptMulticast = 0x04, /* Accept multicast packets */
218*4882a593Smuzhiyun AcceptMyPhys = 0x02, /* Accept pkts with our MAC as dest */
219*4882a593Smuzhiyun AcceptAllPhys = 0x01, /* Accept all pkts w/ physical dest */
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* IntrMask / IntrStatus registers */
222*4882a593Smuzhiyun PciErr = (1 << 15), /* System error on the PCI bus */
223*4882a593Smuzhiyun TimerIntr = (1 << 14), /* Asserted when TCTR reaches TimerInt value */
224*4882a593Smuzhiyun LenChg = (1 << 13), /* Cable length change */
225*4882a593Smuzhiyun SWInt = (1 << 8), /* Software-requested interrupt */
226*4882a593Smuzhiyun TxEmpty = (1 << 7), /* No Tx descriptors available */
227*4882a593Smuzhiyun RxFIFOOvr = (1 << 6), /* Rx FIFO Overflow */
228*4882a593Smuzhiyun LinkChg = (1 << 5), /* Packet underrun, or link change */
229*4882a593Smuzhiyun RxEmpty = (1 << 4), /* No Rx descriptors available */
230*4882a593Smuzhiyun TxErr = (1 << 3), /* Tx error */
231*4882a593Smuzhiyun TxOK = (1 << 2), /* Tx packet sent */
232*4882a593Smuzhiyun RxErr = (1 << 1), /* Rx error */
233*4882a593Smuzhiyun RxOK = (1 << 0), /* Rx packet received */
234*4882a593Smuzhiyun IntrResvd = (1 << 10), /* reserved, according to RealTek engineers,
235*4882a593Smuzhiyun but hardware likes to raise it */
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun IntrAll = PciErr | TimerIntr | LenChg | SWInt | TxEmpty |
238*4882a593Smuzhiyun RxFIFOOvr | LinkChg | RxEmpty | TxErr | TxOK |
239*4882a593Smuzhiyun RxErr | RxOK | IntrResvd,
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* C mode command register */
242*4882a593Smuzhiyun CmdReset = (1 << 4), /* Enable to reset; self-clearing */
243*4882a593Smuzhiyun RxOn = (1 << 3), /* Rx mode enable */
244*4882a593Smuzhiyun TxOn = (1 << 2), /* Tx mode enable */
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* C+ mode command register */
247*4882a593Smuzhiyun RxVlanOn = (1 << 6), /* Rx VLAN de-tagging enable */
248*4882a593Smuzhiyun RxChkSum = (1 << 5), /* Rx checksum offload enable */
249*4882a593Smuzhiyun PCIDAC = (1 << 4), /* PCI Dual Address Cycle (64-bit PCI) */
250*4882a593Smuzhiyun PCIMulRW = (1 << 3), /* Enable PCI read/write multiple */
251*4882a593Smuzhiyun CpRxOn = (1 << 1), /* Rx mode enable */
252*4882a593Smuzhiyun CpTxOn = (1 << 0), /* Tx mode enable */
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Cfg9436 EEPROM control register */
255*4882a593Smuzhiyun Cfg9346_Lock = 0x00, /* Lock ConfigX/MII register access */
256*4882a593Smuzhiyun Cfg9346_Unlock = 0xC0, /* Unlock ConfigX/MII register access */
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* TxConfig register */
259*4882a593Smuzhiyun IFG = (1 << 25) | (1 << 24), /* standard IEEE interframe gap */
260*4882a593Smuzhiyun TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Early Tx Threshold register */
263*4882a593Smuzhiyun TxThreshMask = 0x3f, /* Mask bits 5-0 */
264*4882a593Smuzhiyun TxThreshMax = 2048, /* Max early Tx threshold */
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Config1 register */
267*4882a593Smuzhiyun DriverLoaded = (1 << 5), /* Software marker, driver is loaded */
268*4882a593Smuzhiyun LWACT = (1 << 4), /* LWAKE active mode */
269*4882a593Smuzhiyun PMEnable = (1 << 0), /* Enable various PM features of chip */
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* Config3 register */
272*4882a593Smuzhiyun PARMEnable = (1 << 6), /* Enable auto-loading of PHY parms */
273*4882a593Smuzhiyun MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
274*4882a593Smuzhiyun LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Config4 register */
277*4882a593Smuzhiyun LWPTN = (1 << 1), /* LWAKE Pattern */
278*4882a593Smuzhiyun LWPME = (1 << 4), /* LANWAKE vs PMEB */
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Config5 register */
281*4882a593Smuzhiyun BWF = (1 << 6), /* Accept Broadcast wakeup frame */
282*4882a593Smuzhiyun MWF = (1 << 5), /* Accept Multicast wakeup frame */
283*4882a593Smuzhiyun UWF = (1 << 4), /* Accept Unicast wakeup frame */
284*4882a593Smuzhiyun LANWake = (1 << 1), /* Enable LANWake signal */
285*4882a593Smuzhiyun PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun cp_norx_intr_mask = PciErr | LinkChg | TxOK | TxErr | TxEmpty,
288*4882a593Smuzhiyun cp_rx_intr_mask = RxOK | RxErr | RxEmpty | RxFIFOOvr,
289*4882a593Smuzhiyun cp_intr_mask = cp_rx_intr_mask | cp_norx_intr_mask,
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static const unsigned int cp_rx_config =
293*4882a593Smuzhiyun (RX_FIFO_THRESH << RxCfgFIFOShift) |
294*4882a593Smuzhiyun (RX_DMA_BURST << RxCfgDMAShift);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun struct cp_desc {
297*4882a593Smuzhiyun __le32 opts1;
298*4882a593Smuzhiyun __le32 opts2;
299*4882a593Smuzhiyun __le64 addr;
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun struct cp_dma_stats {
303*4882a593Smuzhiyun __le64 tx_ok;
304*4882a593Smuzhiyun __le64 rx_ok;
305*4882a593Smuzhiyun __le64 tx_err;
306*4882a593Smuzhiyun __le32 rx_err;
307*4882a593Smuzhiyun __le16 rx_fifo;
308*4882a593Smuzhiyun __le16 frame_align;
309*4882a593Smuzhiyun __le32 tx_ok_1col;
310*4882a593Smuzhiyun __le32 tx_ok_mcol;
311*4882a593Smuzhiyun __le64 rx_ok_phys;
312*4882a593Smuzhiyun __le64 rx_ok_bcast;
313*4882a593Smuzhiyun __le32 rx_ok_mcast;
314*4882a593Smuzhiyun __le16 tx_abort;
315*4882a593Smuzhiyun __le16 tx_underrun;
316*4882a593Smuzhiyun } __packed;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun struct cp_extra_stats {
319*4882a593Smuzhiyun unsigned long rx_frags;
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun struct cp_private {
323*4882a593Smuzhiyun void __iomem *regs;
324*4882a593Smuzhiyun struct net_device *dev;
325*4882a593Smuzhiyun spinlock_t lock;
326*4882a593Smuzhiyun u32 msg_enable;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun struct napi_struct napi;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun struct pci_dev *pdev;
331*4882a593Smuzhiyun u32 rx_config;
332*4882a593Smuzhiyun u16 cpcmd;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun struct cp_extra_stats cp_stats;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun unsigned rx_head ____cacheline_aligned;
337*4882a593Smuzhiyun unsigned rx_tail;
338*4882a593Smuzhiyun struct cp_desc *rx_ring;
339*4882a593Smuzhiyun struct sk_buff *rx_skb[CP_RX_RING_SIZE];
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun unsigned tx_head ____cacheline_aligned;
342*4882a593Smuzhiyun unsigned tx_tail;
343*4882a593Smuzhiyun struct cp_desc *tx_ring;
344*4882a593Smuzhiyun struct sk_buff *tx_skb[CP_TX_RING_SIZE];
345*4882a593Smuzhiyun u32 tx_opts[CP_TX_RING_SIZE];
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun unsigned rx_buf_sz;
348*4882a593Smuzhiyun unsigned wol_enabled : 1; /* Is Wake-on-LAN enabled? */
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun dma_addr_t ring_dma;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun struct mii_if_info mii_if;
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun #define cpr8(reg) readb(cp->regs + (reg))
356*4882a593Smuzhiyun #define cpr16(reg) readw(cp->regs + (reg))
357*4882a593Smuzhiyun #define cpr32(reg) readl(cp->regs + (reg))
358*4882a593Smuzhiyun #define cpw8(reg,val) writeb((val), cp->regs + (reg))
359*4882a593Smuzhiyun #define cpw16(reg,val) writew((val), cp->regs + (reg))
360*4882a593Smuzhiyun #define cpw32(reg,val) writel((val), cp->regs + (reg))
361*4882a593Smuzhiyun #define cpw8_f(reg,val) do { \
362*4882a593Smuzhiyun writeb((val), cp->regs + (reg)); \
363*4882a593Smuzhiyun readb(cp->regs + (reg)); \
364*4882a593Smuzhiyun } while (0)
365*4882a593Smuzhiyun #define cpw16_f(reg,val) do { \
366*4882a593Smuzhiyun writew((val), cp->regs + (reg)); \
367*4882a593Smuzhiyun readw(cp->regs + (reg)); \
368*4882a593Smuzhiyun } while (0)
369*4882a593Smuzhiyun #define cpw32_f(reg,val) do { \
370*4882a593Smuzhiyun writel((val), cp->regs + (reg)); \
371*4882a593Smuzhiyun readl(cp->regs + (reg)); \
372*4882a593Smuzhiyun } while (0)
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static void __cp_set_rx_mode (struct net_device *dev);
376*4882a593Smuzhiyun static void cp_tx (struct cp_private *cp);
377*4882a593Smuzhiyun static void cp_clean_rings (struct cp_private *cp);
378*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
379*4882a593Smuzhiyun static void cp_poll_controller(struct net_device *dev);
380*4882a593Smuzhiyun #endif
381*4882a593Smuzhiyun static int cp_get_eeprom_len(struct net_device *dev);
382*4882a593Smuzhiyun static int cp_get_eeprom(struct net_device *dev,
383*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data);
384*4882a593Smuzhiyun static int cp_set_eeprom(struct net_device *dev,
385*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static struct {
388*4882a593Smuzhiyun const char str[ETH_GSTRING_LEN];
389*4882a593Smuzhiyun } ethtool_stats_keys[] = {
390*4882a593Smuzhiyun { "tx_ok" },
391*4882a593Smuzhiyun { "rx_ok" },
392*4882a593Smuzhiyun { "tx_err" },
393*4882a593Smuzhiyun { "rx_err" },
394*4882a593Smuzhiyun { "rx_fifo" },
395*4882a593Smuzhiyun { "frame_align" },
396*4882a593Smuzhiyun { "tx_ok_1col" },
397*4882a593Smuzhiyun { "tx_ok_mcol" },
398*4882a593Smuzhiyun { "rx_ok_phys" },
399*4882a593Smuzhiyun { "rx_ok_bcast" },
400*4882a593Smuzhiyun { "rx_ok_mcast" },
401*4882a593Smuzhiyun { "tx_abort" },
402*4882a593Smuzhiyun { "tx_underrun" },
403*4882a593Smuzhiyun { "rx_frags" },
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun
cp_set_rxbufsize(struct cp_private * cp)407*4882a593Smuzhiyun static inline void cp_set_rxbufsize (struct cp_private *cp)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun unsigned int mtu = cp->dev->mtu;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (mtu > ETH_DATA_LEN)
412*4882a593Smuzhiyun /* MTU + ethernet header + FCS + optional VLAN tag */
413*4882a593Smuzhiyun cp->rx_buf_sz = mtu + ETH_HLEN + 8;
414*4882a593Smuzhiyun else
415*4882a593Smuzhiyun cp->rx_buf_sz = PKT_BUF_SZ;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
cp_rx_skb(struct cp_private * cp,struct sk_buff * skb,struct cp_desc * desc)418*4882a593Smuzhiyun static inline void cp_rx_skb (struct cp_private *cp, struct sk_buff *skb,
419*4882a593Smuzhiyun struct cp_desc *desc)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun u32 opts2 = le32_to_cpu(desc->opts2);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun skb->protocol = eth_type_trans (skb, cp->dev);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun cp->dev->stats.rx_packets++;
426*4882a593Smuzhiyun cp->dev->stats.rx_bytes += skb->len;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (opts2 & RxVlanTagged)
429*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun napi_gro_receive(&cp->napi, skb);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
cp_rx_err_acct(struct cp_private * cp,unsigned rx_tail,u32 status,u32 len)434*4882a593Smuzhiyun static void cp_rx_err_acct (struct cp_private *cp, unsigned rx_tail,
435*4882a593Smuzhiyun u32 status, u32 len)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun netif_dbg(cp, rx_err, cp->dev, "rx err, slot %d status 0x%x len %d\n",
438*4882a593Smuzhiyun rx_tail, status, len);
439*4882a593Smuzhiyun cp->dev->stats.rx_errors++;
440*4882a593Smuzhiyun if (status & RxErrFrame)
441*4882a593Smuzhiyun cp->dev->stats.rx_frame_errors++;
442*4882a593Smuzhiyun if (status & RxErrCRC)
443*4882a593Smuzhiyun cp->dev->stats.rx_crc_errors++;
444*4882a593Smuzhiyun if ((status & RxErrRunt) || (status & RxErrLong))
445*4882a593Smuzhiyun cp->dev->stats.rx_length_errors++;
446*4882a593Smuzhiyun if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag))
447*4882a593Smuzhiyun cp->dev->stats.rx_length_errors++;
448*4882a593Smuzhiyun if (status & RxErrFIFO)
449*4882a593Smuzhiyun cp->dev->stats.rx_fifo_errors++;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
cp_rx_csum_ok(u32 status)452*4882a593Smuzhiyun static inline unsigned int cp_rx_csum_ok (u32 status)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun unsigned int protocol = (status >> 16) & 0x3;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if (((protocol == RxProtoTCP) && !(status & TCPFail)) ||
457*4882a593Smuzhiyun ((protocol == RxProtoUDP) && !(status & UDPFail)))
458*4882a593Smuzhiyun return 1;
459*4882a593Smuzhiyun else
460*4882a593Smuzhiyun return 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
cp_rx_poll(struct napi_struct * napi,int budget)463*4882a593Smuzhiyun static int cp_rx_poll(struct napi_struct *napi, int budget)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun struct cp_private *cp = container_of(napi, struct cp_private, napi);
466*4882a593Smuzhiyun struct net_device *dev = cp->dev;
467*4882a593Smuzhiyun unsigned int rx_tail = cp->rx_tail;
468*4882a593Smuzhiyun int rx = 0;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun cpw16(IntrStatus, cp_rx_intr_mask);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun while (rx < budget) {
473*4882a593Smuzhiyun u32 status, len;
474*4882a593Smuzhiyun dma_addr_t mapping, new_mapping;
475*4882a593Smuzhiyun struct sk_buff *skb, *new_skb;
476*4882a593Smuzhiyun struct cp_desc *desc;
477*4882a593Smuzhiyun const unsigned buflen = cp->rx_buf_sz;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun skb = cp->rx_skb[rx_tail];
480*4882a593Smuzhiyun BUG_ON(!skb);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun desc = &cp->rx_ring[rx_tail];
483*4882a593Smuzhiyun status = le32_to_cpu(desc->opts1);
484*4882a593Smuzhiyun if (status & DescOwn)
485*4882a593Smuzhiyun break;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun len = (status & 0x1fff) - 4;
488*4882a593Smuzhiyun mapping = le64_to_cpu(desc->addr);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag)) {
491*4882a593Smuzhiyun /* we don't support incoming fragmented frames.
492*4882a593Smuzhiyun * instead, we attempt to ensure that the
493*4882a593Smuzhiyun * pre-allocated RX skbs are properly sized such
494*4882a593Smuzhiyun * that RX fragments are never encountered
495*4882a593Smuzhiyun */
496*4882a593Smuzhiyun cp_rx_err_acct(cp, rx_tail, status, len);
497*4882a593Smuzhiyun dev->stats.rx_dropped++;
498*4882a593Smuzhiyun cp->cp_stats.rx_frags++;
499*4882a593Smuzhiyun goto rx_next;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (status & (RxError | RxErrFIFO)) {
503*4882a593Smuzhiyun cp_rx_err_acct(cp, rx_tail, status, len);
504*4882a593Smuzhiyun goto rx_next;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun netif_dbg(cp, rx_status, dev, "rx slot %d status 0x%x len %d\n",
508*4882a593Smuzhiyun rx_tail, status, len);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun new_skb = napi_alloc_skb(napi, buflen);
511*4882a593Smuzhiyun if (!new_skb) {
512*4882a593Smuzhiyun dev->stats.rx_dropped++;
513*4882a593Smuzhiyun goto rx_next;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun new_mapping = dma_map_single(&cp->pdev->dev, new_skb->data, buflen,
517*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
518*4882a593Smuzhiyun if (dma_mapping_error(&cp->pdev->dev, new_mapping)) {
519*4882a593Smuzhiyun dev->stats.rx_dropped++;
520*4882a593Smuzhiyun kfree_skb(new_skb);
521*4882a593Smuzhiyun goto rx_next;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun dma_unmap_single(&cp->pdev->dev, mapping,
525*4882a593Smuzhiyun buflen, PCI_DMA_FROMDEVICE);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Handle checksum offloading for incoming packets. */
528*4882a593Smuzhiyun if (cp_rx_csum_ok(status))
529*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
530*4882a593Smuzhiyun else
531*4882a593Smuzhiyun skb_checksum_none_assert(skb);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun skb_put(skb, len);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun cp->rx_skb[rx_tail] = new_skb;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun cp_rx_skb(cp, skb, desc);
538*4882a593Smuzhiyun rx++;
539*4882a593Smuzhiyun mapping = new_mapping;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun rx_next:
542*4882a593Smuzhiyun cp->rx_ring[rx_tail].opts2 = 0;
543*4882a593Smuzhiyun cp->rx_ring[rx_tail].addr = cpu_to_le64(mapping);
544*4882a593Smuzhiyun if (rx_tail == (CP_RX_RING_SIZE - 1))
545*4882a593Smuzhiyun desc->opts1 = cpu_to_le32(DescOwn | RingEnd |
546*4882a593Smuzhiyun cp->rx_buf_sz);
547*4882a593Smuzhiyun else
548*4882a593Smuzhiyun desc->opts1 = cpu_to_le32(DescOwn | cp->rx_buf_sz);
549*4882a593Smuzhiyun rx_tail = NEXT_RX(rx_tail);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun cp->rx_tail = rx_tail;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* if we did not reach work limit, then we're done with
555*4882a593Smuzhiyun * this round of polling
556*4882a593Smuzhiyun */
557*4882a593Smuzhiyun if (rx < budget && napi_complete_done(napi, rx)) {
558*4882a593Smuzhiyun unsigned long flags;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun spin_lock_irqsave(&cp->lock, flags);
561*4882a593Smuzhiyun cpw16_f(IntrMask, cp_intr_mask);
562*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, flags);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return rx;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
cp_interrupt(int irq,void * dev_instance)568*4882a593Smuzhiyun static irqreturn_t cp_interrupt (int irq, void *dev_instance)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun struct net_device *dev = dev_instance;
571*4882a593Smuzhiyun struct cp_private *cp;
572*4882a593Smuzhiyun int handled = 0;
573*4882a593Smuzhiyun u16 status;
574*4882a593Smuzhiyun u16 mask;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (unlikely(dev == NULL))
577*4882a593Smuzhiyun return IRQ_NONE;
578*4882a593Smuzhiyun cp = netdev_priv(dev);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun spin_lock(&cp->lock);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun mask = cpr16(IntrMask);
583*4882a593Smuzhiyun if (!mask)
584*4882a593Smuzhiyun goto out_unlock;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun status = cpr16(IntrStatus);
587*4882a593Smuzhiyun if (!status || (status == 0xFFFF))
588*4882a593Smuzhiyun goto out_unlock;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun handled = 1;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun netif_dbg(cp, intr, dev, "intr, status %04x cmd %02x cpcmd %04x\n",
593*4882a593Smuzhiyun status, cpr8(Cmd), cpr16(CpCmd));
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun cpw16(IntrStatus, status & ~cp_rx_intr_mask);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /* close possible race's with dev_close */
598*4882a593Smuzhiyun if (unlikely(!netif_running(dev))) {
599*4882a593Smuzhiyun cpw16(IntrMask, 0);
600*4882a593Smuzhiyun goto out_unlock;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (status & (RxOK | RxErr | RxEmpty | RxFIFOOvr))
604*4882a593Smuzhiyun if (napi_schedule_prep(&cp->napi)) {
605*4882a593Smuzhiyun cpw16_f(IntrMask, cp_norx_intr_mask);
606*4882a593Smuzhiyun __napi_schedule(&cp->napi);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (status & (TxOK | TxErr | TxEmpty | SWInt))
610*4882a593Smuzhiyun cp_tx(cp);
611*4882a593Smuzhiyun if (status & LinkChg)
612*4882a593Smuzhiyun mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (status & PciErr) {
616*4882a593Smuzhiyun u16 pci_status;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun pci_read_config_word(cp->pdev, PCI_STATUS, &pci_status);
619*4882a593Smuzhiyun pci_write_config_word(cp->pdev, PCI_STATUS, pci_status);
620*4882a593Smuzhiyun netdev_err(dev, "PCI bus error, status=%04x, PCI status=%04x\n",
621*4882a593Smuzhiyun status, pci_status);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* TODO: reset hardware */
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun out_unlock:
627*4882a593Smuzhiyun spin_unlock(&cp->lock);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return IRQ_RETVAL(handled);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
633*4882a593Smuzhiyun /*
634*4882a593Smuzhiyun * Polling receive - used by netconsole and other diagnostic tools
635*4882a593Smuzhiyun * to allow network i/o with interrupts disabled.
636*4882a593Smuzhiyun */
cp_poll_controller(struct net_device * dev)637*4882a593Smuzhiyun static void cp_poll_controller(struct net_device *dev)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
640*4882a593Smuzhiyun const int irq = cp->pdev->irq;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun disable_irq(irq);
643*4882a593Smuzhiyun cp_interrupt(irq, dev);
644*4882a593Smuzhiyun enable_irq(irq);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun #endif
647*4882a593Smuzhiyun
cp_tx(struct cp_private * cp)648*4882a593Smuzhiyun static void cp_tx (struct cp_private *cp)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun unsigned tx_head = cp->tx_head;
651*4882a593Smuzhiyun unsigned tx_tail = cp->tx_tail;
652*4882a593Smuzhiyun unsigned bytes_compl = 0, pkts_compl = 0;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun while (tx_tail != tx_head) {
655*4882a593Smuzhiyun struct cp_desc *txd = cp->tx_ring + tx_tail;
656*4882a593Smuzhiyun struct sk_buff *skb;
657*4882a593Smuzhiyun u32 status;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun rmb();
660*4882a593Smuzhiyun status = le32_to_cpu(txd->opts1);
661*4882a593Smuzhiyun if (status & DescOwn)
662*4882a593Smuzhiyun break;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun skb = cp->tx_skb[tx_tail];
665*4882a593Smuzhiyun BUG_ON(!skb);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
668*4882a593Smuzhiyun cp->tx_opts[tx_tail] & 0xffff,
669*4882a593Smuzhiyun PCI_DMA_TODEVICE);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun if (status & LastFrag) {
672*4882a593Smuzhiyun if (status & (TxError | TxFIFOUnder)) {
673*4882a593Smuzhiyun netif_dbg(cp, tx_err, cp->dev,
674*4882a593Smuzhiyun "tx err, status 0x%x\n", status);
675*4882a593Smuzhiyun cp->dev->stats.tx_errors++;
676*4882a593Smuzhiyun if (status & TxOWC)
677*4882a593Smuzhiyun cp->dev->stats.tx_window_errors++;
678*4882a593Smuzhiyun if (status & TxMaxCol)
679*4882a593Smuzhiyun cp->dev->stats.tx_aborted_errors++;
680*4882a593Smuzhiyun if (status & TxLinkFail)
681*4882a593Smuzhiyun cp->dev->stats.tx_carrier_errors++;
682*4882a593Smuzhiyun if (status & TxFIFOUnder)
683*4882a593Smuzhiyun cp->dev->stats.tx_fifo_errors++;
684*4882a593Smuzhiyun } else {
685*4882a593Smuzhiyun cp->dev->stats.collisions +=
686*4882a593Smuzhiyun ((status >> TxColCntShift) & TxColCntMask);
687*4882a593Smuzhiyun cp->dev->stats.tx_packets++;
688*4882a593Smuzhiyun cp->dev->stats.tx_bytes += skb->len;
689*4882a593Smuzhiyun netif_dbg(cp, tx_done, cp->dev,
690*4882a593Smuzhiyun "tx done, slot %d\n", tx_tail);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun bytes_compl += skb->len;
693*4882a593Smuzhiyun pkts_compl++;
694*4882a593Smuzhiyun dev_consume_skb_irq(skb);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun cp->tx_skb[tx_tail] = NULL;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun tx_tail = NEXT_TX(tx_tail);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun cp->tx_tail = tx_tail;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun netdev_completed_queue(cp->dev, pkts_compl, bytes_compl);
705*4882a593Smuzhiyun if (TX_BUFFS_AVAIL(cp) > (MAX_SKB_FRAGS + 1))
706*4882a593Smuzhiyun netif_wake_queue(cp->dev);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
cp_tx_vlan_tag(struct sk_buff * skb)709*4882a593Smuzhiyun static inline u32 cp_tx_vlan_tag(struct sk_buff *skb)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun return skb_vlan_tag_present(skb) ?
712*4882a593Smuzhiyun TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
unwind_tx_frag_mapping(struct cp_private * cp,struct sk_buff * skb,int first,int entry_last)715*4882a593Smuzhiyun static void unwind_tx_frag_mapping(struct cp_private *cp, struct sk_buff *skb,
716*4882a593Smuzhiyun int first, int entry_last)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun int frag, index;
719*4882a593Smuzhiyun struct cp_desc *txd;
720*4882a593Smuzhiyun skb_frag_t *this_frag;
721*4882a593Smuzhiyun for (frag = 0; frag+first < entry_last; frag++) {
722*4882a593Smuzhiyun index = first+frag;
723*4882a593Smuzhiyun cp->tx_skb[index] = NULL;
724*4882a593Smuzhiyun txd = &cp->tx_ring[index];
725*4882a593Smuzhiyun this_frag = &skb_shinfo(skb)->frags[frag];
726*4882a593Smuzhiyun dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
727*4882a593Smuzhiyun skb_frag_size(this_frag), PCI_DMA_TODEVICE);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
cp_start_xmit(struct sk_buff * skb,struct net_device * dev)731*4882a593Smuzhiyun static netdev_tx_t cp_start_xmit (struct sk_buff *skb,
732*4882a593Smuzhiyun struct net_device *dev)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
735*4882a593Smuzhiyun unsigned entry;
736*4882a593Smuzhiyun u32 eor, opts1;
737*4882a593Smuzhiyun unsigned long intr_flags;
738*4882a593Smuzhiyun __le32 opts2;
739*4882a593Smuzhiyun int mss = 0;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun spin_lock_irqsave(&cp->lock, intr_flags);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /* This is a hard error, log it. */
744*4882a593Smuzhiyun if (TX_BUFFS_AVAIL(cp) <= (skb_shinfo(skb)->nr_frags + 1)) {
745*4882a593Smuzhiyun netif_stop_queue(dev);
746*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, intr_flags);
747*4882a593Smuzhiyun netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
748*4882a593Smuzhiyun return NETDEV_TX_BUSY;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun entry = cp->tx_head;
752*4882a593Smuzhiyun eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
753*4882a593Smuzhiyun mss = skb_shinfo(skb)->gso_size;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if (mss > MSSMask) {
756*4882a593Smuzhiyun netdev_WARN_ONCE(dev, "Net bug: GSO size %d too large for 8139CP\n",
757*4882a593Smuzhiyun mss);
758*4882a593Smuzhiyun goto out_dma_error;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun opts2 = cpu_to_le32(cp_tx_vlan_tag(skb));
762*4882a593Smuzhiyun opts1 = DescOwn;
763*4882a593Smuzhiyun if (mss)
764*4882a593Smuzhiyun opts1 |= LargeSend | (mss << MSSShift);
765*4882a593Smuzhiyun else if (skb->ip_summed == CHECKSUM_PARTIAL) {
766*4882a593Smuzhiyun const struct iphdr *ip = ip_hdr(skb);
767*4882a593Smuzhiyun if (ip->protocol == IPPROTO_TCP)
768*4882a593Smuzhiyun opts1 |= IPCS | TCPCS;
769*4882a593Smuzhiyun else if (ip->protocol == IPPROTO_UDP)
770*4882a593Smuzhiyun opts1 |= IPCS | UDPCS;
771*4882a593Smuzhiyun else {
772*4882a593Smuzhiyun WARN_ONCE(1,
773*4882a593Smuzhiyun "Net bug: asked to checksum invalid Legacy IP packet\n");
774*4882a593Smuzhiyun goto out_dma_error;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if (skb_shinfo(skb)->nr_frags == 0) {
779*4882a593Smuzhiyun struct cp_desc *txd = &cp->tx_ring[entry];
780*4882a593Smuzhiyun u32 len;
781*4882a593Smuzhiyun dma_addr_t mapping;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun len = skb->len;
784*4882a593Smuzhiyun mapping = dma_map_single(&cp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
785*4882a593Smuzhiyun if (dma_mapping_error(&cp->pdev->dev, mapping))
786*4882a593Smuzhiyun goto out_dma_error;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun txd->opts2 = opts2;
789*4882a593Smuzhiyun txd->addr = cpu_to_le64(mapping);
790*4882a593Smuzhiyun wmb();
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun opts1 |= eor | len | FirstFrag | LastFrag;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun txd->opts1 = cpu_to_le32(opts1);
795*4882a593Smuzhiyun wmb();
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun cp->tx_skb[entry] = skb;
798*4882a593Smuzhiyun cp->tx_opts[entry] = opts1;
799*4882a593Smuzhiyun netif_dbg(cp, tx_queued, cp->dev, "tx queued, slot %d, skblen %d\n",
800*4882a593Smuzhiyun entry, skb->len);
801*4882a593Smuzhiyun } else {
802*4882a593Smuzhiyun struct cp_desc *txd;
803*4882a593Smuzhiyun u32 first_len, first_eor, ctrl;
804*4882a593Smuzhiyun dma_addr_t first_mapping;
805*4882a593Smuzhiyun int frag, first_entry = entry;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* We must give this initial chunk to the device last.
808*4882a593Smuzhiyun * Otherwise we could race with the device.
809*4882a593Smuzhiyun */
810*4882a593Smuzhiyun first_eor = eor;
811*4882a593Smuzhiyun first_len = skb_headlen(skb);
812*4882a593Smuzhiyun first_mapping = dma_map_single(&cp->pdev->dev, skb->data,
813*4882a593Smuzhiyun first_len, PCI_DMA_TODEVICE);
814*4882a593Smuzhiyun if (dma_mapping_error(&cp->pdev->dev, first_mapping))
815*4882a593Smuzhiyun goto out_dma_error;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun cp->tx_skb[entry] = skb;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
820*4882a593Smuzhiyun const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
821*4882a593Smuzhiyun u32 len;
822*4882a593Smuzhiyun dma_addr_t mapping;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun entry = NEXT_TX(entry);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun len = skb_frag_size(this_frag);
827*4882a593Smuzhiyun mapping = dma_map_single(&cp->pdev->dev,
828*4882a593Smuzhiyun skb_frag_address(this_frag),
829*4882a593Smuzhiyun len, PCI_DMA_TODEVICE);
830*4882a593Smuzhiyun if (dma_mapping_error(&cp->pdev->dev, mapping)) {
831*4882a593Smuzhiyun unwind_tx_frag_mapping(cp, skb, first_entry, entry);
832*4882a593Smuzhiyun goto out_dma_error;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun ctrl = opts1 | eor | len;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (frag == skb_shinfo(skb)->nr_frags - 1)
840*4882a593Smuzhiyun ctrl |= LastFrag;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun txd = &cp->tx_ring[entry];
843*4882a593Smuzhiyun txd->opts2 = opts2;
844*4882a593Smuzhiyun txd->addr = cpu_to_le64(mapping);
845*4882a593Smuzhiyun wmb();
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun txd->opts1 = cpu_to_le32(ctrl);
848*4882a593Smuzhiyun wmb();
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun cp->tx_opts[entry] = ctrl;
851*4882a593Smuzhiyun cp->tx_skb[entry] = skb;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun txd = &cp->tx_ring[first_entry];
855*4882a593Smuzhiyun txd->opts2 = opts2;
856*4882a593Smuzhiyun txd->addr = cpu_to_le64(first_mapping);
857*4882a593Smuzhiyun wmb();
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun ctrl = opts1 | first_eor | first_len | FirstFrag;
860*4882a593Smuzhiyun txd->opts1 = cpu_to_le32(ctrl);
861*4882a593Smuzhiyun wmb();
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun cp->tx_opts[first_entry] = ctrl;
864*4882a593Smuzhiyun netif_dbg(cp, tx_queued, cp->dev, "tx queued, slots %d-%d, skblen %d\n",
865*4882a593Smuzhiyun first_entry, entry, skb->len);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun cp->tx_head = NEXT_TX(entry);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun netdev_sent_queue(dev, skb->len);
870*4882a593Smuzhiyun if (TX_BUFFS_AVAIL(cp) <= (MAX_SKB_FRAGS + 1))
871*4882a593Smuzhiyun netif_stop_queue(dev);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun out_unlock:
874*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, intr_flags);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun cpw8(TxPoll, NormalTxPoll);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun return NETDEV_TX_OK;
879*4882a593Smuzhiyun out_dma_error:
880*4882a593Smuzhiyun dev_kfree_skb_any(skb);
881*4882a593Smuzhiyun cp->dev->stats.tx_dropped++;
882*4882a593Smuzhiyun goto out_unlock;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* Set or clear the multicast filter for this adaptor.
886*4882a593Smuzhiyun This routine is not state sensitive and need not be SMP locked. */
887*4882a593Smuzhiyun
__cp_set_rx_mode(struct net_device * dev)888*4882a593Smuzhiyun static void __cp_set_rx_mode (struct net_device *dev)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
891*4882a593Smuzhiyun u32 mc_filter[2]; /* Multicast hash filter */
892*4882a593Smuzhiyun int rx_mode;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* Note: do not reorder, GCC is clever about common statements. */
895*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) {
896*4882a593Smuzhiyun /* Unconditionally log net taps. */
897*4882a593Smuzhiyun rx_mode =
898*4882a593Smuzhiyun AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
899*4882a593Smuzhiyun AcceptAllPhys;
900*4882a593Smuzhiyun mc_filter[1] = mc_filter[0] = 0xffffffff;
901*4882a593Smuzhiyun } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
902*4882a593Smuzhiyun (dev->flags & IFF_ALLMULTI)) {
903*4882a593Smuzhiyun /* Too many to filter perfectly -- accept all multicasts. */
904*4882a593Smuzhiyun rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
905*4882a593Smuzhiyun mc_filter[1] = mc_filter[0] = 0xffffffff;
906*4882a593Smuzhiyun } else {
907*4882a593Smuzhiyun struct netdev_hw_addr *ha;
908*4882a593Smuzhiyun rx_mode = AcceptBroadcast | AcceptMyPhys;
909*4882a593Smuzhiyun mc_filter[1] = mc_filter[0] = 0;
910*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
911*4882a593Smuzhiyun int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
914*4882a593Smuzhiyun rx_mode |= AcceptMulticast;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /* We can safely update without stopping the chip. */
919*4882a593Smuzhiyun cp->rx_config = cp_rx_config | rx_mode;
920*4882a593Smuzhiyun cpw32_f(RxConfig, cp->rx_config);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun cpw32_f (MAR0 + 0, mc_filter[0]);
923*4882a593Smuzhiyun cpw32_f (MAR0 + 4, mc_filter[1]);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
cp_set_rx_mode(struct net_device * dev)926*4882a593Smuzhiyun static void cp_set_rx_mode (struct net_device *dev)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun unsigned long flags;
929*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun spin_lock_irqsave (&cp->lock, flags);
932*4882a593Smuzhiyun __cp_set_rx_mode(dev);
933*4882a593Smuzhiyun spin_unlock_irqrestore (&cp->lock, flags);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
__cp_get_stats(struct cp_private * cp)936*4882a593Smuzhiyun static void __cp_get_stats(struct cp_private *cp)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun /* only lower 24 bits valid; write any value to clear */
939*4882a593Smuzhiyun cp->dev->stats.rx_missed_errors += (cpr32 (RxMissed) & 0xffffff);
940*4882a593Smuzhiyun cpw32 (RxMissed, 0);
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
cp_get_stats(struct net_device * dev)943*4882a593Smuzhiyun static struct net_device_stats *cp_get_stats(struct net_device *dev)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
946*4882a593Smuzhiyun unsigned long flags;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /* The chip only need report frame silently dropped. */
949*4882a593Smuzhiyun spin_lock_irqsave(&cp->lock, flags);
950*4882a593Smuzhiyun if (netif_running(dev) && netif_device_present(dev))
951*4882a593Smuzhiyun __cp_get_stats(cp);
952*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, flags);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun return &dev->stats;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
cp_stop_hw(struct cp_private * cp)957*4882a593Smuzhiyun static void cp_stop_hw (struct cp_private *cp)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun cpw16(IntrStatus, ~(cpr16(IntrStatus)));
960*4882a593Smuzhiyun cpw16_f(IntrMask, 0);
961*4882a593Smuzhiyun cpw8(Cmd, 0);
962*4882a593Smuzhiyun cpw16_f(CpCmd, 0);
963*4882a593Smuzhiyun cpw16_f(IntrStatus, ~(cpr16(IntrStatus)));
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun cp->rx_tail = 0;
966*4882a593Smuzhiyun cp->tx_head = cp->tx_tail = 0;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun netdev_reset_queue(cp->dev);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
cp_reset_hw(struct cp_private * cp)971*4882a593Smuzhiyun static void cp_reset_hw (struct cp_private *cp)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun unsigned work = 1000;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun cpw8(Cmd, CmdReset);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun while (work--) {
978*4882a593Smuzhiyun if (!(cpr8(Cmd) & CmdReset))
979*4882a593Smuzhiyun return;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun schedule_timeout_uninterruptible(10);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun netdev_err(cp->dev, "hardware reset timeout\n");
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
cp_start_hw(struct cp_private * cp)987*4882a593Smuzhiyun static inline void cp_start_hw (struct cp_private *cp)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun dma_addr_t ring_dma;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun cpw16(CpCmd, cp->cpcmd);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /*
994*4882a593Smuzhiyun * These (at least TxRingAddr) need to be configured after the
995*4882a593Smuzhiyun * corresponding bits in CpCmd are enabled. Datasheet v1.6 §6.33
996*4882a593Smuzhiyun * (C+ Command Register) recommends that these and more be configured
997*4882a593Smuzhiyun * *after* the [RT]xEnable bits in CpCmd are set. And on some hardware
998*4882a593Smuzhiyun * it's been observed that the TxRingAddr is actually reset to garbage
999*4882a593Smuzhiyun * when C+ mode Tx is enabled in CpCmd.
1000*4882a593Smuzhiyun */
1001*4882a593Smuzhiyun cpw32_f(HiTxRingAddr, 0);
1002*4882a593Smuzhiyun cpw32_f(HiTxRingAddr + 4, 0);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun ring_dma = cp->ring_dma;
1005*4882a593Smuzhiyun cpw32_f(RxRingAddr, ring_dma & 0xffffffff);
1006*4882a593Smuzhiyun cpw32_f(RxRingAddr + 4, (ring_dma >> 16) >> 16);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun ring_dma += sizeof(struct cp_desc) * CP_RX_RING_SIZE;
1009*4882a593Smuzhiyun cpw32_f(TxRingAddr, ring_dma & 0xffffffff);
1010*4882a593Smuzhiyun cpw32_f(TxRingAddr + 4, (ring_dma >> 16) >> 16);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /*
1013*4882a593Smuzhiyun * Strictly speaking, the datasheet says this should be enabled
1014*4882a593Smuzhiyun * *before* setting the descriptor addresses. But what, then, would
1015*4882a593Smuzhiyun * prevent it from doing DMA to random unconfigured addresses?
1016*4882a593Smuzhiyun * This variant appears to work fine.
1017*4882a593Smuzhiyun */
1018*4882a593Smuzhiyun cpw8(Cmd, RxOn | TxOn);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun netdev_reset_queue(cp->dev);
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
cp_enable_irq(struct cp_private * cp)1023*4882a593Smuzhiyun static void cp_enable_irq(struct cp_private *cp)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun cpw16_f(IntrMask, cp_intr_mask);
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
cp_init_hw(struct cp_private * cp)1028*4882a593Smuzhiyun static void cp_init_hw (struct cp_private *cp)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun struct net_device *dev = cp->dev;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun cp_reset_hw(cp);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun cpw8_f (Cfg9346, Cfg9346_Unlock);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* Restore our idea of the MAC address. */
1037*4882a593Smuzhiyun cpw32_f (MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1038*4882a593Smuzhiyun cpw32_f (MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun cp_start_hw(cp);
1041*4882a593Smuzhiyun cpw8(TxThresh, 0x06); /* XXX convert magic num to a constant */
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun __cp_set_rx_mode(dev);
1044*4882a593Smuzhiyun cpw32_f (TxConfig, IFG | (TX_DMA_BURST << TxDMAShift));
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun cpw8(Config1, cpr8(Config1) | DriverLoaded | PMEnable);
1047*4882a593Smuzhiyun /* Disable Wake-on-LAN. Can be turned on with ETHTOOL_SWOL */
1048*4882a593Smuzhiyun cpw8(Config3, PARMEnable);
1049*4882a593Smuzhiyun cp->wol_enabled = 0;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun cpw8(Config5, cpr8(Config5) & PMEStatus);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun cpw16(MultiIntr, 0);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun cpw8_f(Cfg9346, Cfg9346_Lock);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
cp_refill_rx(struct cp_private * cp)1058*4882a593Smuzhiyun static int cp_refill_rx(struct cp_private *cp)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct net_device *dev = cp->dev;
1061*4882a593Smuzhiyun unsigned i;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun for (i = 0; i < CP_RX_RING_SIZE; i++) {
1064*4882a593Smuzhiyun struct sk_buff *skb;
1065*4882a593Smuzhiyun dma_addr_t mapping;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun skb = netdev_alloc_skb_ip_align(dev, cp->rx_buf_sz);
1068*4882a593Smuzhiyun if (!skb)
1069*4882a593Smuzhiyun goto err_out;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun mapping = dma_map_single(&cp->pdev->dev, skb->data,
1072*4882a593Smuzhiyun cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
1073*4882a593Smuzhiyun if (dma_mapping_error(&cp->pdev->dev, mapping)) {
1074*4882a593Smuzhiyun kfree_skb(skb);
1075*4882a593Smuzhiyun goto err_out;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun cp->rx_skb[i] = skb;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun cp->rx_ring[i].opts2 = 0;
1080*4882a593Smuzhiyun cp->rx_ring[i].addr = cpu_to_le64(mapping);
1081*4882a593Smuzhiyun if (i == (CP_RX_RING_SIZE - 1))
1082*4882a593Smuzhiyun cp->rx_ring[i].opts1 =
1083*4882a593Smuzhiyun cpu_to_le32(DescOwn | RingEnd | cp->rx_buf_sz);
1084*4882a593Smuzhiyun else
1085*4882a593Smuzhiyun cp->rx_ring[i].opts1 =
1086*4882a593Smuzhiyun cpu_to_le32(DescOwn | cp->rx_buf_sz);
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun return 0;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun err_out:
1092*4882a593Smuzhiyun cp_clean_rings(cp);
1093*4882a593Smuzhiyun return -ENOMEM;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
cp_init_rings_index(struct cp_private * cp)1096*4882a593Smuzhiyun static void cp_init_rings_index (struct cp_private *cp)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun cp->rx_tail = 0;
1099*4882a593Smuzhiyun cp->tx_head = cp->tx_tail = 0;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
cp_init_rings(struct cp_private * cp)1102*4882a593Smuzhiyun static int cp_init_rings (struct cp_private *cp)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1105*4882a593Smuzhiyun cp->tx_ring[CP_TX_RING_SIZE - 1].opts1 = cpu_to_le32(RingEnd);
1106*4882a593Smuzhiyun memset(cp->tx_opts, 0, sizeof(cp->tx_opts));
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun cp_init_rings_index(cp);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun return cp_refill_rx (cp);
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
cp_alloc_rings(struct cp_private * cp)1113*4882a593Smuzhiyun static int cp_alloc_rings (struct cp_private *cp)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun struct device *d = &cp->pdev->dev;
1116*4882a593Smuzhiyun void *mem;
1117*4882a593Smuzhiyun int rc;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun mem = dma_alloc_coherent(d, CP_RING_BYTES, &cp->ring_dma, GFP_KERNEL);
1120*4882a593Smuzhiyun if (!mem)
1121*4882a593Smuzhiyun return -ENOMEM;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun cp->rx_ring = mem;
1124*4882a593Smuzhiyun cp->tx_ring = &cp->rx_ring[CP_RX_RING_SIZE];
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun rc = cp_init_rings(cp);
1127*4882a593Smuzhiyun if (rc < 0)
1128*4882a593Smuzhiyun dma_free_coherent(d, CP_RING_BYTES, cp->rx_ring, cp->ring_dma);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun return rc;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
cp_clean_rings(struct cp_private * cp)1133*4882a593Smuzhiyun static void cp_clean_rings (struct cp_private *cp)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun struct cp_desc *desc;
1136*4882a593Smuzhiyun unsigned i;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun for (i = 0; i < CP_RX_RING_SIZE; i++) {
1139*4882a593Smuzhiyun if (cp->rx_skb[i]) {
1140*4882a593Smuzhiyun desc = cp->rx_ring + i;
1141*4882a593Smuzhiyun dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
1142*4882a593Smuzhiyun cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
1143*4882a593Smuzhiyun dev_kfree_skb_any(cp->rx_skb[i]);
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun for (i = 0; i < CP_TX_RING_SIZE; i++) {
1148*4882a593Smuzhiyun if (cp->tx_skb[i]) {
1149*4882a593Smuzhiyun struct sk_buff *skb = cp->tx_skb[i];
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun desc = cp->tx_ring + i;
1152*4882a593Smuzhiyun dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
1153*4882a593Smuzhiyun le32_to_cpu(desc->opts1) & 0xffff,
1154*4882a593Smuzhiyun PCI_DMA_TODEVICE);
1155*4882a593Smuzhiyun if (le32_to_cpu(desc->opts1) & LastFrag)
1156*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1157*4882a593Smuzhiyun cp->dev->stats.tx_dropped++;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun netdev_reset_queue(cp->dev);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun memset(cp->rx_ring, 0, sizeof(struct cp_desc) * CP_RX_RING_SIZE);
1163*4882a593Smuzhiyun memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1164*4882a593Smuzhiyun memset(cp->tx_opts, 0, sizeof(cp->tx_opts));
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun memset(cp->rx_skb, 0, sizeof(struct sk_buff *) * CP_RX_RING_SIZE);
1167*4882a593Smuzhiyun memset(cp->tx_skb, 0, sizeof(struct sk_buff *) * CP_TX_RING_SIZE);
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
cp_free_rings(struct cp_private * cp)1170*4882a593Smuzhiyun static void cp_free_rings (struct cp_private *cp)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun cp_clean_rings(cp);
1173*4882a593Smuzhiyun dma_free_coherent(&cp->pdev->dev, CP_RING_BYTES, cp->rx_ring,
1174*4882a593Smuzhiyun cp->ring_dma);
1175*4882a593Smuzhiyun cp->rx_ring = NULL;
1176*4882a593Smuzhiyun cp->tx_ring = NULL;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
cp_open(struct net_device * dev)1179*4882a593Smuzhiyun static int cp_open (struct net_device *dev)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1182*4882a593Smuzhiyun const int irq = cp->pdev->irq;
1183*4882a593Smuzhiyun int rc;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun netif_dbg(cp, ifup, dev, "enabling interface\n");
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun rc = cp_alloc_rings(cp);
1188*4882a593Smuzhiyun if (rc)
1189*4882a593Smuzhiyun return rc;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun napi_enable(&cp->napi);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun cp_init_hw(cp);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun rc = request_irq(irq, cp_interrupt, IRQF_SHARED, dev->name, dev);
1196*4882a593Smuzhiyun if (rc)
1197*4882a593Smuzhiyun goto err_out_hw;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun cp_enable_irq(cp);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun netif_carrier_off(dev);
1202*4882a593Smuzhiyun mii_check_media(&cp->mii_if, netif_msg_link(cp), true);
1203*4882a593Smuzhiyun netif_start_queue(dev);
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun return 0;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun err_out_hw:
1208*4882a593Smuzhiyun napi_disable(&cp->napi);
1209*4882a593Smuzhiyun cp_stop_hw(cp);
1210*4882a593Smuzhiyun cp_free_rings(cp);
1211*4882a593Smuzhiyun return rc;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
cp_close(struct net_device * dev)1214*4882a593Smuzhiyun static int cp_close (struct net_device *dev)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1217*4882a593Smuzhiyun unsigned long flags;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun napi_disable(&cp->napi);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun netif_dbg(cp, ifdown, dev, "disabling interface\n");
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun spin_lock_irqsave(&cp->lock, flags);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun netif_stop_queue(dev);
1226*4882a593Smuzhiyun netif_carrier_off(dev);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun cp_stop_hw(cp);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, flags);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun free_irq(cp->pdev->irq, dev);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun cp_free_rings(cp);
1235*4882a593Smuzhiyun return 0;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
cp_tx_timeout(struct net_device * dev,unsigned int txqueue)1238*4882a593Smuzhiyun static void cp_tx_timeout(struct net_device *dev, unsigned int txqueue)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1241*4882a593Smuzhiyun unsigned long flags;
1242*4882a593Smuzhiyun int i;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun netdev_warn(dev, "Transmit timeout, status %2x %4x %4x %4x\n",
1245*4882a593Smuzhiyun cpr8(Cmd), cpr16(CpCmd),
1246*4882a593Smuzhiyun cpr16(IntrStatus), cpr16(IntrMask));
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun spin_lock_irqsave(&cp->lock, flags);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun netif_dbg(cp, tx_err, cp->dev, "TX ring head %d tail %d desc %x\n",
1251*4882a593Smuzhiyun cp->tx_head, cp->tx_tail, cpr16(TxDmaOkLowDesc));
1252*4882a593Smuzhiyun for (i = 0; i < CP_TX_RING_SIZE; i++) {
1253*4882a593Smuzhiyun netif_dbg(cp, tx_err, cp->dev,
1254*4882a593Smuzhiyun "TX slot %d @%p: %08x (%08x) %08x %llx %p\n",
1255*4882a593Smuzhiyun i, &cp->tx_ring[i], le32_to_cpu(cp->tx_ring[i].opts1),
1256*4882a593Smuzhiyun cp->tx_opts[i], le32_to_cpu(cp->tx_ring[i].opts2),
1257*4882a593Smuzhiyun le64_to_cpu(cp->tx_ring[i].addr),
1258*4882a593Smuzhiyun cp->tx_skb[i]);
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun cp_stop_hw(cp);
1262*4882a593Smuzhiyun cp_clean_rings(cp);
1263*4882a593Smuzhiyun cp_init_rings(cp);
1264*4882a593Smuzhiyun cp_start_hw(cp);
1265*4882a593Smuzhiyun __cp_set_rx_mode(dev);
1266*4882a593Smuzhiyun cpw16_f(IntrMask, cp_norx_intr_mask);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun netif_wake_queue(dev);
1269*4882a593Smuzhiyun napi_schedule_irqoff(&cp->napi);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, flags);
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
cp_change_mtu(struct net_device * dev,int new_mtu)1274*4882a593Smuzhiyun static int cp_change_mtu(struct net_device *dev, int new_mtu)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /* if network interface not up, no need for complexity */
1279*4882a593Smuzhiyun if (!netif_running(dev)) {
1280*4882a593Smuzhiyun dev->mtu = new_mtu;
1281*4882a593Smuzhiyun cp_set_rxbufsize(cp); /* set new rx buf size */
1282*4882a593Smuzhiyun return 0;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun /* network IS up, close it, reset MTU, and come up again. */
1286*4882a593Smuzhiyun cp_close(dev);
1287*4882a593Smuzhiyun dev->mtu = new_mtu;
1288*4882a593Smuzhiyun cp_set_rxbufsize(cp);
1289*4882a593Smuzhiyun return cp_open(dev);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun static const char mii_2_8139_map[8] = {
1293*4882a593Smuzhiyun BasicModeCtrl,
1294*4882a593Smuzhiyun BasicModeStatus,
1295*4882a593Smuzhiyun 0,
1296*4882a593Smuzhiyun 0,
1297*4882a593Smuzhiyun NWayAdvert,
1298*4882a593Smuzhiyun NWayLPAR,
1299*4882a593Smuzhiyun NWayExpansion,
1300*4882a593Smuzhiyun 0
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun
mdio_read(struct net_device * dev,int phy_id,int location)1303*4882a593Smuzhiyun static int mdio_read(struct net_device *dev, int phy_id, int location)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun return location < 8 && mii_2_8139_map[location] ?
1308*4882a593Smuzhiyun readw(cp->regs + mii_2_8139_map[location]) : 0;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun
mdio_write(struct net_device * dev,int phy_id,int location,int value)1312*4882a593Smuzhiyun static void mdio_write(struct net_device *dev, int phy_id, int location,
1313*4882a593Smuzhiyun int value)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (location == 0) {
1318*4882a593Smuzhiyun cpw8(Cfg9346, Cfg9346_Unlock);
1319*4882a593Smuzhiyun cpw16(BasicModeCtrl, value);
1320*4882a593Smuzhiyun cpw8(Cfg9346, Cfg9346_Lock);
1321*4882a593Smuzhiyun } else if (location < 8 && mii_2_8139_map[location])
1322*4882a593Smuzhiyun cpw16(mii_2_8139_map[location], value);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /* Set the ethtool Wake-on-LAN settings */
netdev_set_wol(struct cp_private * cp,const struct ethtool_wolinfo * wol)1326*4882a593Smuzhiyun static int netdev_set_wol (struct cp_private *cp,
1327*4882a593Smuzhiyun const struct ethtool_wolinfo *wol)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun u8 options;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun options = cpr8 (Config3) & ~(LinkUp | MagicPacket);
1332*4882a593Smuzhiyun /* If WOL is being disabled, no need for complexity */
1333*4882a593Smuzhiyun if (wol->wolopts) {
1334*4882a593Smuzhiyun if (wol->wolopts & WAKE_PHY) options |= LinkUp;
1335*4882a593Smuzhiyun if (wol->wolopts & WAKE_MAGIC) options |= MagicPacket;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun cpw8 (Cfg9346, Cfg9346_Unlock);
1339*4882a593Smuzhiyun cpw8 (Config3, options);
1340*4882a593Smuzhiyun cpw8 (Cfg9346, Cfg9346_Lock);
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun options = 0; /* Paranoia setting */
1343*4882a593Smuzhiyun options = cpr8 (Config5) & ~(UWF | MWF | BWF);
1344*4882a593Smuzhiyun /* If WOL is being disabled, no need for complexity */
1345*4882a593Smuzhiyun if (wol->wolopts) {
1346*4882a593Smuzhiyun if (wol->wolopts & WAKE_UCAST) options |= UWF;
1347*4882a593Smuzhiyun if (wol->wolopts & WAKE_BCAST) options |= BWF;
1348*4882a593Smuzhiyun if (wol->wolopts & WAKE_MCAST) options |= MWF;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun cpw8 (Config5, options);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun cp->wol_enabled = (wol->wolopts) ? 1 : 0;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun return 0;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /* Get the ethtool Wake-on-LAN settings */
netdev_get_wol(struct cp_private * cp,struct ethtool_wolinfo * wol)1359*4882a593Smuzhiyun static void netdev_get_wol (struct cp_private *cp,
1360*4882a593Smuzhiyun struct ethtool_wolinfo *wol)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun u8 options;
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun wol->wolopts = 0; /* Start from scratch */
1365*4882a593Smuzhiyun wol->supported = WAKE_PHY | WAKE_BCAST | WAKE_MAGIC |
1366*4882a593Smuzhiyun WAKE_MCAST | WAKE_UCAST;
1367*4882a593Smuzhiyun /* We don't need to go on if WOL is disabled */
1368*4882a593Smuzhiyun if (!cp->wol_enabled) return;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun options = cpr8 (Config3);
1371*4882a593Smuzhiyun if (options & LinkUp) wol->wolopts |= WAKE_PHY;
1372*4882a593Smuzhiyun if (options & MagicPacket) wol->wolopts |= WAKE_MAGIC;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun options = 0; /* Paranoia setting */
1375*4882a593Smuzhiyun options = cpr8 (Config5);
1376*4882a593Smuzhiyun if (options & UWF) wol->wolopts |= WAKE_UCAST;
1377*4882a593Smuzhiyun if (options & BWF) wol->wolopts |= WAKE_BCAST;
1378*4882a593Smuzhiyun if (options & MWF) wol->wolopts |= WAKE_MCAST;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
cp_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1381*4882a593Smuzhiyun static void cp_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1386*4882a593Smuzhiyun strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1387*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(cp->pdev), sizeof(info->bus_info));
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
cp_get_ringparam(struct net_device * dev,struct ethtool_ringparam * ring)1390*4882a593Smuzhiyun static void cp_get_ringparam(struct net_device *dev,
1391*4882a593Smuzhiyun struct ethtool_ringparam *ring)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun ring->rx_max_pending = CP_RX_RING_SIZE;
1394*4882a593Smuzhiyun ring->tx_max_pending = CP_TX_RING_SIZE;
1395*4882a593Smuzhiyun ring->rx_pending = CP_RX_RING_SIZE;
1396*4882a593Smuzhiyun ring->tx_pending = CP_TX_RING_SIZE;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun
cp_get_regs_len(struct net_device * dev)1399*4882a593Smuzhiyun static int cp_get_regs_len(struct net_device *dev)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun return CP_REGS_SIZE;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
cp_get_sset_count(struct net_device * dev,int sset)1404*4882a593Smuzhiyun static int cp_get_sset_count (struct net_device *dev, int sset)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun switch (sset) {
1407*4882a593Smuzhiyun case ETH_SS_STATS:
1408*4882a593Smuzhiyun return CP_NUM_STATS;
1409*4882a593Smuzhiyun default:
1410*4882a593Smuzhiyun return -EOPNOTSUPP;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
cp_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)1414*4882a593Smuzhiyun static int cp_get_link_ksettings(struct net_device *dev,
1415*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1418*4882a593Smuzhiyun unsigned long flags;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun spin_lock_irqsave(&cp->lock, flags);
1421*4882a593Smuzhiyun mii_ethtool_get_link_ksettings(&cp->mii_if, cmd);
1422*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, flags);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun return 0;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
cp_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)1427*4882a593Smuzhiyun static int cp_set_link_ksettings(struct net_device *dev,
1428*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1431*4882a593Smuzhiyun int rc;
1432*4882a593Smuzhiyun unsigned long flags;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun spin_lock_irqsave(&cp->lock, flags);
1435*4882a593Smuzhiyun rc = mii_ethtool_set_link_ksettings(&cp->mii_if, cmd);
1436*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, flags);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun return rc;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
cp_nway_reset(struct net_device * dev)1441*4882a593Smuzhiyun static int cp_nway_reset(struct net_device *dev)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1444*4882a593Smuzhiyun return mii_nway_restart(&cp->mii_if);
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
cp_get_msglevel(struct net_device * dev)1447*4882a593Smuzhiyun static u32 cp_get_msglevel(struct net_device *dev)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1450*4882a593Smuzhiyun return cp->msg_enable;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
cp_set_msglevel(struct net_device * dev,u32 value)1453*4882a593Smuzhiyun static void cp_set_msglevel(struct net_device *dev, u32 value)
1454*4882a593Smuzhiyun {
1455*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1456*4882a593Smuzhiyun cp->msg_enable = value;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun
cp_set_features(struct net_device * dev,netdev_features_t features)1459*4882a593Smuzhiyun static int cp_set_features(struct net_device *dev, netdev_features_t features)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1462*4882a593Smuzhiyun unsigned long flags;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun if (!((dev->features ^ features) & NETIF_F_RXCSUM))
1465*4882a593Smuzhiyun return 0;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun spin_lock_irqsave(&cp->lock, flags);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun if (features & NETIF_F_RXCSUM)
1470*4882a593Smuzhiyun cp->cpcmd |= RxChkSum;
1471*4882a593Smuzhiyun else
1472*4882a593Smuzhiyun cp->cpcmd &= ~RxChkSum;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun if (features & NETIF_F_HW_VLAN_CTAG_RX)
1475*4882a593Smuzhiyun cp->cpcmd |= RxVlanOn;
1476*4882a593Smuzhiyun else
1477*4882a593Smuzhiyun cp->cpcmd &= ~RxVlanOn;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun cpw16_f(CpCmd, cp->cpcmd);
1480*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, flags);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun return 0;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
cp_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * p)1485*4882a593Smuzhiyun static void cp_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1486*4882a593Smuzhiyun void *p)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1489*4882a593Smuzhiyun unsigned long flags;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun if (regs->len < CP_REGS_SIZE)
1492*4882a593Smuzhiyun return /* -EINVAL */;
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun regs->version = CP_REGS_VER;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun spin_lock_irqsave(&cp->lock, flags);
1497*4882a593Smuzhiyun memcpy_fromio(p, cp->regs, CP_REGS_SIZE);
1498*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, flags);
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun
cp_get_wol(struct net_device * dev,struct ethtool_wolinfo * wol)1501*4882a593Smuzhiyun static void cp_get_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1502*4882a593Smuzhiyun {
1503*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1504*4882a593Smuzhiyun unsigned long flags;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun spin_lock_irqsave (&cp->lock, flags);
1507*4882a593Smuzhiyun netdev_get_wol (cp, wol);
1508*4882a593Smuzhiyun spin_unlock_irqrestore (&cp->lock, flags);
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
cp_set_wol(struct net_device * dev,struct ethtool_wolinfo * wol)1511*4882a593Smuzhiyun static int cp_set_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1514*4882a593Smuzhiyun unsigned long flags;
1515*4882a593Smuzhiyun int rc;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun spin_lock_irqsave (&cp->lock, flags);
1518*4882a593Smuzhiyun rc = netdev_set_wol (cp, wol);
1519*4882a593Smuzhiyun spin_unlock_irqrestore (&cp->lock, flags);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun return rc;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
cp_get_strings(struct net_device * dev,u32 stringset,u8 * buf)1524*4882a593Smuzhiyun static void cp_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun switch (stringset) {
1527*4882a593Smuzhiyun case ETH_SS_STATS:
1528*4882a593Smuzhiyun memcpy(buf, ðtool_stats_keys, sizeof(ethtool_stats_keys));
1529*4882a593Smuzhiyun break;
1530*4882a593Smuzhiyun default:
1531*4882a593Smuzhiyun BUG();
1532*4882a593Smuzhiyun break;
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun
cp_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * estats,u64 * tmp_stats)1536*4882a593Smuzhiyun static void cp_get_ethtool_stats (struct net_device *dev,
1537*4882a593Smuzhiyun struct ethtool_stats *estats, u64 *tmp_stats)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1540*4882a593Smuzhiyun struct cp_dma_stats *nic_stats;
1541*4882a593Smuzhiyun dma_addr_t dma;
1542*4882a593Smuzhiyun int i;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun nic_stats = dma_alloc_coherent(&cp->pdev->dev, sizeof(*nic_stats),
1545*4882a593Smuzhiyun &dma, GFP_KERNEL);
1546*4882a593Smuzhiyun if (!nic_stats)
1547*4882a593Smuzhiyun return;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun /* begin NIC statistics dump */
1550*4882a593Smuzhiyun cpw32(StatsAddr + 4, (u64)dma >> 32);
1551*4882a593Smuzhiyun cpw32(StatsAddr, ((u64)dma & DMA_BIT_MASK(32)) | DumpStats);
1552*4882a593Smuzhiyun cpr32(StatsAddr);
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun for (i = 0; i < 1000; i++) {
1555*4882a593Smuzhiyun if ((cpr32(StatsAddr) & DumpStats) == 0)
1556*4882a593Smuzhiyun break;
1557*4882a593Smuzhiyun udelay(10);
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun cpw32(StatsAddr, 0);
1560*4882a593Smuzhiyun cpw32(StatsAddr + 4, 0);
1561*4882a593Smuzhiyun cpr32(StatsAddr);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun i = 0;
1564*4882a593Smuzhiyun tmp_stats[i++] = le64_to_cpu(nic_stats->tx_ok);
1565*4882a593Smuzhiyun tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok);
1566*4882a593Smuzhiyun tmp_stats[i++] = le64_to_cpu(nic_stats->tx_err);
1567*4882a593Smuzhiyun tmp_stats[i++] = le32_to_cpu(nic_stats->rx_err);
1568*4882a593Smuzhiyun tmp_stats[i++] = le16_to_cpu(nic_stats->rx_fifo);
1569*4882a593Smuzhiyun tmp_stats[i++] = le16_to_cpu(nic_stats->frame_align);
1570*4882a593Smuzhiyun tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_1col);
1571*4882a593Smuzhiyun tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_mcol);
1572*4882a593Smuzhiyun tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_phys);
1573*4882a593Smuzhiyun tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_bcast);
1574*4882a593Smuzhiyun tmp_stats[i++] = le32_to_cpu(nic_stats->rx_ok_mcast);
1575*4882a593Smuzhiyun tmp_stats[i++] = le16_to_cpu(nic_stats->tx_abort);
1576*4882a593Smuzhiyun tmp_stats[i++] = le16_to_cpu(nic_stats->tx_underrun);
1577*4882a593Smuzhiyun tmp_stats[i++] = cp->cp_stats.rx_frags;
1578*4882a593Smuzhiyun BUG_ON(i != CP_NUM_STATS);
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun dma_free_coherent(&cp->pdev->dev, sizeof(*nic_stats), nic_stats, dma);
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun static const struct ethtool_ops cp_ethtool_ops = {
1584*4882a593Smuzhiyun .get_drvinfo = cp_get_drvinfo,
1585*4882a593Smuzhiyun .get_regs_len = cp_get_regs_len,
1586*4882a593Smuzhiyun .get_sset_count = cp_get_sset_count,
1587*4882a593Smuzhiyun .nway_reset = cp_nway_reset,
1588*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1589*4882a593Smuzhiyun .get_msglevel = cp_get_msglevel,
1590*4882a593Smuzhiyun .set_msglevel = cp_set_msglevel,
1591*4882a593Smuzhiyun .get_regs = cp_get_regs,
1592*4882a593Smuzhiyun .get_wol = cp_get_wol,
1593*4882a593Smuzhiyun .set_wol = cp_set_wol,
1594*4882a593Smuzhiyun .get_strings = cp_get_strings,
1595*4882a593Smuzhiyun .get_ethtool_stats = cp_get_ethtool_stats,
1596*4882a593Smuzhiyun .get_eeprom_len = cp_get_eeprom_len,
1597*4882a593Smuzhiyun .get_eeprom = cp_get_eeprom,
1598*4882a593Smuzhiyun .set_eeprom = cp_set_eeprom,
1599*4882a593Smuzhiyun .get_ringparam = cp_get_ringparam,
1600*4882a593Smuzhiyun .get_link_ksettings = cp_get_link_ksettings,
1601*4882a593Smuzhiyun .set_link_ksettings = cp_set_link_ksettings,
1602*4882a593Smuzhiyun };
1603*4882a593Smuzhiyun
cp_ioctl(struct net_device * dev,struct ifreq * rq,int cmd)1604*4882a593Smuzhiyun static int cp_ioctl (struct net_device *dev, struct ifreq *rq, int cmd)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1607*4882a593Smuzhiyun int rc;
1608*4882a593Smuzhiyun unsigned long flags;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun if (!netif_running(dev))
1611*4882a593Smuzhiyun return -EINVAL;
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun spin_lock_irqsave(&cp->lock, flags);
1614*4882a593Smuzhiyun rc = generic_mii_ioctl(&cp->mii_if, if_mii(rq), cmd, NULL);
1615*4882a593Smuzhiyun spin_unlock_irqrestore(&cp->lock, flags);
1616*4882a593Smuzhiyun return rc;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun
cp_set_mac_address(struct net_device * dev,void * p)1619*4882a593Smuzhiyun static int cp_set_mac_address(struct net_device *dev, void *p)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1622*4882a593Smuzhiyun struct sockaddr *addr = p;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
1625*4882a593Smuzhiyun return -EADDRNOTAVAIL;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun spin_lock_irq(&cp->lock);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun cpw8_f(Cfg9346, Cfg9346_Unlock);
1632*4882a593Smuzhiyun cpw32_f(MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1633*4882a593Smuzhiyun cpw32_f(MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
1634*4882a593Smuzhiyun cpw8_f(Cfg9346, Cfg9346_Lock);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun spin_unlock_irq(&cp->lock);
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun return 0;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun /* Serial EEPROM section. */
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun /* EEPROM_Ctrl bits. */
1644*4882a593Smuzhiyun #define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1645*4882a593Smuzhiyun #define EE_CS 0x08 /* EEPROM chip select. */
1646*4882a593Smuzhiyun #define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1647*4882a593Smuzhiyun #define EE_WRITE_0 0x00
1648*4882a593Smuzhiyun #define EE_WRITE_1 0x02
1649*4882a593Smuzhiyun #define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1650*4882a593Smuzhiyun #define EE_ENB (0x80 | EE_CS)
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun /* Delay between EEPROM clock transitions.
1653*4882a593Smuzhiyun No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1654*4882a593Smuzhiyun */
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun #define eeprom_delay() readb(ee_addr)
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun /* The EEPROM commands include the alway-set leading bit. */
1659*4882a593Smuzhiyun #define EE_EXTEND_CMD (4)
1660*4882a593Smuzhiyun #define EE_WRITE_CMD (5)
1661*4882a593Smuzhiyun #define EE_READ_CMD (6)
1662*4882a593Smuzhiyun #define EE_ERASE_CMD (7)
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun #define EE_EWDS_ADDR (0)
1665*4882a593Smuzhiyun #define EE_WRAL_ADDR (1)
1666*4882a593Smuzhiyun #define EE_ERAL_ADDR (2)
1667*4882a593Smuzhiyun #define EE_EWEN_ADDR (3)
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun #define CP_EEPROM_MAGIC PCI_DEVICE_ID_REALTEK_8139
1670*4882a593Smuzhiyun
eeprom_cmd_start(void __iomem * ee_addr)1671*4882a593Smuzhiyun static void eeprom_cmd_start(void __iomem *ee_addr)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun writeb (EE_ENB & ~EE_CS, ee_addr);
1674*4882a593Smuzhiyun writeb (EE_ENB, ee_addr);
1675*4882a593Smuzhiyun eeprom_delay ();
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun
eeprom_cmd(void __iomem * ee_addr,int cmd,int cmd_len)1678*4882a593Smuzhiyun static void eeprom_cmd(void __iomem *ee_addr, int cmd, int cmd_len)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun int i;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun /* Shift the command bits out. */
1683*4882a593Smuzhiyun for (i = cmd_len - 1; i >= 0; i--) {
1684*4882a593Smuzhiyun int dataval = (cmd & (1 << i)) ? EE_DATA_WRITE : 0;
1685*4882a593Smuzhiyun writeb (EE_ENB | dataval, ee_addr);
1686*4882a593Smuzhiyun eeprom_delay ();
1687*4882a593Smuzhiyun writeb (EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
1688*4882a593Smuzhiyun eeprom_delay ();
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun writeb (EE_ENB, ee_addr);
1691*4882a593Smuzhiyun eeprom_delay ();
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
eeprom_cmd_end(void __iomem * ee_addr)1694*4882a593Smuzhiyun static void eeprom_cmd_end(void __iomem *ee_addr)
1695*4882a593Smuzhiyun {
1696*4882a593Smuzhiyun writeb(0, ee_addr);
1697*4882a593Smuzhiyun eeprom_delay ();
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun
eeprom_extend_cmd(void __iomem * ee_addr,int extend_cmd,int addr_len)1700*4882a593Smuzhiyun static void eeprom_extend_cmd(void __iomem *ee_addr, int extend_cmd,
1701*4882a593Smuzhiyun int addr_len)
1702*4882a593Smuzhiyun {
1703*4882a593Smuzhiyun int cmd = (EE_EXTEND_CMD << addr_len) | (extend_cmd << (addr_len - 2));
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun eeprom_cmd_start(ee_addr);
1706*4882a593Smuzhiyun eeprom_cmd(ee_addr, cmd, 3 + addr_len);
1707*4882a593Smuzhiyun eeprom_cmd_end(ee_addr);
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun
read_eeprom(void __iomem * ioaddr,int location,int addr_len)1710*4882a593Smuzhiyun static u16 read_eeprom (void __iomem *ioaddr, int location, int addr_len)
1711*4882a593Smuzhiyun {
1712*4882a593Smuzhiyun int i;
1713*4882a593Smuzhiyun u16 retval = 0;
1714*4882a593Smuzhiyun void __iomem *ee_addr = ioaddr + Cfg9346;
1715*4882a593Smuzhiyun int read_cmd = location | (EE_READ_CMD << addr_len);
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun eeprom_cmd_start(ee_addr);
1718*4882a593Smuzhiyun eeprom_cmd(ee_addr, read_cmd, 3 + addr_len);
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun for (i = 16; i > 0; i--) {
1721*4882a593Smuzhiyun writeb (EE_ENB | EE_SHIFT_CLK, ee_addr);
1722*4882a593Smuzhiyun eeprom_delay ();
1723*4882a593Smuzhiyun retval =
1724*4882a593Smuzhiyun (retval << 1) | ((readb (ee_addr) & EE_DATA_READ) ? 1 :
1725*4882a593Smuzhiyun 0);
1726*4882a593Smuzhiyun writeb (EE_ENB, ee_addr);
1727*4882a593Smuzhiyun eeprom_delay ();
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun eeprom_cmd_end(ee_addr);
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun return retval;
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun
write_eeprom(void __iomem * ioaddr,int location,u16 val,int addr_len)1735*4882a593Smuzhiyun static void write_eeprom(void __iomem *ioaddr, int location, u16 val,
1736*4882a593Smuzhiyun int addr_len)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun int i;
1739*4882a593Smuzhiyun void __iomem *ee_addr = ioaddr + Cfg9346;
1740*4882a593Smuzhiyun int write_cmd = location | (EE_WRITE_CMD << addr_len);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun eeprom_extend_cmd(ee_addr, EE_EWEN_ADDR, addr_len);
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun eeprom_cmd_start(ee_addr);
1745*4882a593Smuzhiyun eeprom_cmd(ee_addr, write_cmd, 3 + addr_len);
1746*4882a593Smuzhiyun eeprom_cmd(ee_addr, val, 16);
1747*4882a593Smuzhiyun eeprom_cmd_end(ee_addr);
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun eeprom_cmd_start(ee_addr);
1750*4882a593Smuzhiyun for (i = 0; i < 20000; i++)
1751*4882a593Smuzhiyun if (readb(ee_addr) & EE_DATA_READ)
1752*4882a593Smuzhiyun break;
1753*4882a593Smuzhiyun eeprom_cmd_end(ee_addr);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun eeprom_extend_cmd(ee_addr, EE_EWDS_ADDR, addr_len);
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun
cp_get_eeprom_len(struct net_device * dev)1758*4882a593Smuzhiyun static int cp_get_eeprom_len(struct net_device *dev)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1761*4882a593Smuzhiyun int size;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun spin_lock_irq(&cp->lock);
1764*4882a593Smuzhiyun size = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 256 : 128;
1765*4882a593Smuzhiyun spin_unlock_irq(&cp->lock);
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun return size;
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun
cp_get_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)1770*4882a593Smuzhiyun static int cp_get_eeprom(struct net_device *dev,
1771*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1774*4882a593Smuzhiyun unsigned int addr_len;
1775*4882a593Smuzhiyun u16 val;
1776*4882a593Smuzhiyun u32 offset = eeprom->offset >> 1;
1777*4882a593Smuzhiyun u32 len = eeprom->len;
1778*4882a593Smuzhiyun u32 i = 0;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun eeprom->magic = CP_EEPROM_MAGIC;
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun spin_lock_irq(&cp->lock);
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun if (eeprom->offset & 1) {
1787*4882a593Smuzhiyun val = read_eeprom(cp->regs, offset, addr_len);
1788*4882a593Smuzhiyun data[i++] = (u8)(val >> 8);
1789*4882a593Smuzhiyun offset++;
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun while (i < len - 1) {
1793*4882a593Smuzhiyun val = read_eeprom(cp->regs, offset, addr_len);
1794*4882a593Smuzhiyun data[i++] = (u8)val;
1795*4882a593Smuzhiyun data[i++] = (u8)(val >> 8);
1796*4882a593Smuzhiyun offset++;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun if (i < len) {
1800*4882a593Smuzhiyun val = read_eeprom(cp->regs, offset, addr_len);
1801*4882a593Smuzhiyun data[i] = (u8)val;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun spin_unlock_irq(&cp->lock);
1805*4882a593Smuzhiyun return 0;
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun
cp_set_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * data)1808*4882a593Smuzhiyun static int cp_set_eeprom(struct net_device *dev,
1809*4882a593Smuzhiyun struct ethtool_eeprom *eeprom, u8 *data)
1810*4882a593Smuzhiyun {
1811*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
1812*4882a593Smuzhiyun unsigned int addr_len;
1813*4882a593Smuzhiyun u16 val;
1814*4882a593Smuzhiyun u32 offset = eeprom->offset >> 1;
1815*4882a593Smuzhiyun u32 len = eeprom->len;
1816*4882a593Smuzhiyun u32 i = 0;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun if (eeprom->magic != CP_EEPROM_MAGIC)
1819*4882a593Smuzhiyun return -EINVAL;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun spin_lock_irq(&cp->lock);
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun if (eeprom->offset & 1) {
1826*4882a593Smuzhiyun val = read_eeprom(cp->regs, offset, addr_len) & 0xff;
1827*4882a593Smuzhiyun val |= (u16)data[i++] << 8;
1828*4882a593Smuzhiyun write_eeprom(cp->regs, offset, val, addr_len);
1829*4882a593Smuzhiyun offset++;
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun while (i < len - 1) {
1833*4882a593Smuzhiyun val = (u16)data[i++];
1834*4882a593Smuzhiyun val |= (u16)data[i++] << 8;
1835*4882a593Smuzhiyun write_eeprom(cp->regs, offset, val, addr_len);
1836*4882a593Smuzhiyun offset++;
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun if (i < len) {
1840*4882a593Smuzhiyun val = read_eeprom(cp->regs, offset, addr_len) & 0xff00;
1841*4882a593Smuzhiyun val |= (u16)data[i];
1842*4882a593Smuzhiyun write_eeprom(cp->regs, offset, val, addr_len);
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun spin_unlock_irq(&cp->lock);
1846*4882a593Smuzhiyun return 0;
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun /* Put the board into D3cold state and wait for WakeUp signal */
cp_set_d3_state(struct cp_private * cp)1850*4882a593Smuzhiyun static void cp_set_d3_state (struct cp_private *cp)
1851*4882a593Smuzhiyun {
1852*4882a593Smuzhiyun pci_enable_wake(cp->pdev, PCI_D0, 1); /* Enable PME# generation */
1853*4882a593Smuzhiyun pci_set_power_state (cp->pdev, PCI_D3hot);
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun
cp_features_check(struct sk_buff * skb,struct net_device * dev,netdev_features_t features)1856*4882a593Smuzhiyun static netdev_features_t cp_features_check(struct sk_buff *skb,
1857*4882a593Smuzhiyun struct net_device *dev,
1858*4882a593Smuzhiyun netdev_features_t features)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun if (skb_shinfo(skb)->gso_size > MSSMask)
1861*4882a593Smuzhiyun features &= ~NETIF_F_TSO;
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun return vlan_features_check(skb, features);
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun static const struct net_device_ops cp_netdev_ops = {
1866*4882a593Smuzhiyun .ndo_open = cp_open,
1867*4882a593Smuzhiyun .ndo_stop = cp_close,
1868*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1869*4882a593Smuzhiyun .ndo_set_mac_address = cp_set_mac_address,
1870*4882a593Smuzhiyun .ndo_set_rx_mode = cp_set_rx_mode,
1871*4882a593Smuzhiyun .ndo_get_stats = cp_get_stats,
1872*4882a593Smuzhiyun .ndo_do_ioctl = cp_ioctl,
1873*4882a593Smuzhiyun .ndo_start_xmit = cp_start_xmit,
1874*4882a593Smuzhiyun .ndo_tx_timeout = cp_tx_timeout,
1875*4882a593Smuzhiyun .ndo_set_features = cp_set_features,
1876*4882a593Smuzhiyun .ndo_change_mtu = cp_change_mtu,
1877*4882a593Smuzhiyun .ndo_features_check = cp_features_check,
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1880*4882a593Smuzhiyun .ndo_poll_controller = cp_poll_controller,
1881*4882a593Smuzhiyun #endif
1882*4882a593Smuzhiyun };
1883*4882a593Smuzhiyun
cp_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)1884*4882a593Smuzhiyun static int cp_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1885*4882a593Smuzhiyun {
1886*4882a593Smuzhiyun struct net_device *dev;
1887*4882a593Smuzhiyun struct cp_private *cp;
1888*4882a593Smuzhiyun int rc;
1889*4882a593Smuzhiyun void __iomem *regs;
1890*4882a593Smuzhiyun resource_size_t pciaddr;
1891*4882a593Smuzhiyun unsigned int addr_len, i, pci_using_dac;
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun pr_info_once("%s", version);
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
1896*4882a593Smuzhiyun pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pdev->revision < 0x20) {
1897*4882a593Smuzhiyun dev_info(&pdev->dev,
1898*4882a593Smuzhiyun "This (id %04x:%04x rev %02x) is not an 8139C+ compatible chip, use 8139too\n",
1899*4882a593Smuzhiyun pdev->vendor, pdev->device, pdev->revision);
1900*4882a593Smuzhiyun return -ENODEV;
1901*4882a593Smuzhiyun }
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(struct cp_private));
1904*4882a593Smuzhiyun if (!dev)
1905*4882a593Smuzhiyun return -ENOMEM;
1906*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun cp = netdev_priv(dev);
1909*4882a593Smuzhiyun cp->pdev = pdev;
1910*4882a593Smuzhiyun cp->dev = dev;
1911*4882a593Smuzhiyun cp->msg_enable = (debug < 0 ? CP_DEF_MSG_ENABLE : debug);
1912*4882a593Smuzhiyun spin_lock_init (&cp->lock);
1913*4882a593Smuzhiyun cp->mii_if.dev = dev;
1914*4882a593Smuzhiyun cp->mii_if.mdio_read = mdio_read;
1915*4882a593Smuzhiyun cp->mii_if.mdio_write = mdio_write;
1916*4882a593Smuzhiyun cp->mii_if.phy_id = CP_INTERNAL_PHY;
1917*4882a593Smuzhiyun cp->mii_if.phy_id_mask = 0x1f;
1918*4882a593Smuzhiyun cp->mii_if.reg_num_mask = 0x1f;
1919*4882a593Smuzhiyun cp_set_rxbufsize(cp);
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun rc = pci_enable_device(pdev);
1922*4882a593Smuzhiyun if (rc)
1923*4882a593Smuzhiyun goto err_out_free;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun rc = pci_set_mwi(pdev);
1926*4882a593Smuzhiyun if (rc)
1927*4882a593Smuzhiyun goto err_out_disable;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun rc = pci_request_regions(pdev, DRV_NAME);
1930*4882a593Smuzhiyun if (rc)
1931*4882a593Smuzhiyun goto err_out_mwi;
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun pciaddr = pci_resource_start(pdev, 1);
1934*4882a593Smuzhiyun if (!pciaddr) {
1935*4882a593Smuzhiyun rc = -EIO;
1936*4882a593Smuzhiyun dev_err(&pdev->dev, "no MMIO resource\n");
1937*4882a593Smuzhiyun goto err_out_res;
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun if (pci_resource_len(pdev, 1) < CP_REGS_SIZE) {
1940*4882a593Smuzhiyun rc = -EIO;
1941*4882a593Smuzhiyun dev_err(&pdev->dev, "MMIO resource (%llx) too small\n",
1942*4882a593Smuzhiyun (unsigned long long)pci_resource_len(pdev, 1));
1943*4882a593Smuzhiyun goto err_out_res;
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun /* Configure DMA attributes. */
1947*4882a593Smuzhiyun if ((sizeof(dma_addr_t) > 4) &&
1948*4882a593Smuzhiyun !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) &&
1949*4882a593Smuzhiyun !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
1950*4882a593Smuzhiyun pci_using_dac = 1;
1951*4882a593Smuzhiyun } else {
1952*4882a593Smuzhiyun pci_using_dac = 0;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1955*4882a593Smuzhiyun if (rc) {
1956*4882a593Smuzhiyun dev_err(&pdev->dev,
1957*4882a593Smuzhiyun "No usable DMA configuration, aborting\n");
1958*4882a593Smuzhiyun goto err_out_res;
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1961*4882a593Smuzhiyun if (rc) {
1962*4882a593Smuzhiyun dev_err(&pdev->dev,
1963*4882a593Smuzhiyun "No usable consistent DMA configuration, aborting\n");
1964*4882a593Smuzhiyun goto err_out_res;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun cp->cpcmd = (pci_using_dac ? PCIDAC : 0) |
1969*4882a593Smuzhiyun PCIMulRW | RxChkSum | CpRxOn | CpTxOn;
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun dev->features |= NETIF_F_RXCSUM;
1972*4882a593Smuzhiyun dev->hw_features |= NETIF_F_RXCSUM;
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun regs = ioremap(pciaddr, CP_REGS_SIZE);
1975*4882a593Smuzhiyun if (!regs) {
1976*4882a593Smuzhiyun rc = -EIO;
1977*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot map PCI MMIO (%Lx@%Lx)\n",
1978*4882a593Smuzhiyun (unsigned long long)pci_resource_len(pdev, 1),
1979*4882a593Smuzhiyun (unsigned long long)pciaddr);
1980*4882a593Smuzhiyun goto err_out_res;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun cp->regs = regs;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun cp_stop_hw(cp);
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun /* read MAC address from EEPROM */
1987*4882a593Smuzhiyun addr_len = read_eeprom (regs, 0, 8) == 0x8129 ? 8 : 6;
1988*4882a593Smuzhiyun for (i = 0; i < 3; i++)
1989*4882a593Smuzhiyun ((__le16 *) (dev->dev_addr))[i] =
1990*4882a593Smuzhiyun cpu_to_le16(read_eeprom (regs, i + 7, addr_len));
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun dev->netdev_ops = &cp_netdev_ops;
1993*4882a593Smuzhiyun netif_napi_add(dev, &cp->napi, cp_rx_poll, 16);
1994*4882a593Smuzhiyun dev->ethtool_ops = &cp_ethtool_ops;
1995*4882a593Smuzhiyun dev->watchdog_timeo = TX_TIMEOUT;
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1998*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun if (pci_using_dac)
2001*4882a593Smuzhiyun dev->features |= NETIF_F_HIGHDMA;
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
2004*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
2005*4882a593Smuzhiyun dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
2006*4882a593Smuzhiyun NETIF_F_HIGHDMA;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun /* MTU range: 60 - 4096 */
2009*4882a593Smuzhiyun dev->min_mtu = CP_MIN_MTU;
2010*4882a593Smuzhiyun dev->max_mtu = CP_MAX_MTU;
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun rc = register_netdev(dev);
2013*4882a593Smuzhiyun if (rc)
2014*4882a593Smuzhiyun goto err_out_iomap;
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun netdev_info(dev, "RTL-8139C+ at 0x%p, %pM, IRQ %d\n",
2017*4882a593Smuzhiyun regs, dev->dev_addr, pdev->irq);
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun /* enable busmastering and memory-write-invalidate */
2022*4882a593Smuzhiyun pci_set_master(pdev);
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun if (cp->wol_enabled)
2025*4882a593Smuzhiyun cp_set_d3_state (cp);
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun return 0;
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun err_out_iomap:
2030*4882a593Smuzhiyun iounmap(regs);
2031*4882a593Smuzhiyun err_out_res:
2032*4882a593Smuzhiyun pci_release_regions(pdev);
2033*4882a593Smuzhiyun err_out_mwi:
2034*4882a593Smuzhiyun pci_clear_mwi(pdev);
2035*4882a593Smuzhiyun err_out_disable:
2036*4882a593Smuzhiyun pci_disable_device(pdev);
2037*4882a593Smuzhiyun err_out_free:
2038*4882a593Smuzhiyun free_netdev(dev);
2039*4882a593Smuzhiyun return rc;
2040*4882a593Smuzhiyun }
2041*4882a593Smuzhiyun
cp_remove_one(struct pci_dev * pdev)2042*4882a593Smuzhiyun static void cp_remove_one (struct pci_dev *pdev)
2043*4882a593Smuzhiyun {
2044*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pdev);
2045*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun unregister_netdev(dev);
2048*4882a593Smuzhiyun iounmap(cp->regs);
2049*4882a593Smuzhiyun if (cp->wol_enabled)
2050*4882a593Smuzhiyun pci_set_power_state (pdev, PCI_D0);
2051*4882a593Smuzhiyun pci_release_regions(pdev);
2052*4882a593Smuzhiyun pci_clear_mwi(pdev);
2053*4882a593Smuzhiyun pci_disable_device(pdev);
2054*4882a593Smuzhiyun free_netdev(dev);
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun
cp_suspend(struct device * device)2057*4882a593Smuzhiyun static int __maybe_unused cp_suspend(struct device *device)
2058*4882a593Smuzhiyun {
2059*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(device);
2060*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
2061*4882a593Smuzhiyun unsigned long flags;
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun if (!netif_running(dev))
2064*4882a593Smuzhiyun return 0;
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun netif_device_detach (dev);
2067*4882a593Smuzhiyun netif_stop_queue (dev);
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun spin_lock_irqsave (&cp->lock, flags);
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun /* Disable Rx and Tx */
2072*4882a593Smuzhiyun cpw16 (IntrMask, 0);
2073*4882a593Smuzhiyun cpw8 (Cmd, cpr8 (Cmd) & (~RxOn | ~TxOn));
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun spin_unlock_irqrestore (&cp->lock, flags);
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun device_set_wakeup_enable(device, cp->wol_enabled);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun return 0;
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun
cp_resume(struct device * device)2082*4882a593Smuzhiyun static int __maybe_unused cp_resume(struct device *device)
2083*4882a593Smuzhiyun {
2084*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(device);
2085*4882a593Smuzhiyun struct cp_private *cp = netdev_priv(dev);
2086*4882a593Smuzhiyun unsigned long flags;
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun if (!netif_running(dev))
2089*4882a593Smuzhiyun return 0;
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun netif_device_attach (dev);
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun /* FIXME: sh*t may happen if the Rx ring buffer is depleted */
2094*4882a593Smuzhiyun cp_init_rings_index (cp);
2095*4882a593Smuzhiyun cp_init_hw (cp);
2096*4882a593Smuzhiyun cp_enable_irq(cp);
2097*4882a593Smuzhiyun netif_start_queue (dev);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun spin_lock_irqsave (&cp->lock, flags);
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun spin_unlock_irqrestore (&cp->lock, flags);
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun return 0;
2106*4882a593Smuzhiyun }
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun static const struct pci_device_id cp_pci_tbl[] = {
2109*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139), },
2110*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TTTECH, PCI_DEVICE_ID_TTTECH_MC322), },
2111*4882a593Smuzhiyun { },
2112*4882a593Smuzhiyun };
2113*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cp_pci_tbl);
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(cp_pm_ops, cp_suspend, cp_resume);
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun static struct pci_driver cp_driver = {
2118*4882a593Smuzhiyun .name = DRV_NAME,
2119*4882a593Smuzhiyun .id_table = cp_pci_tbl,
2120*4882a593Smuzhiyun .probe = cp_init_one,
2121*4882a593Smuzhiyun .remove = cp_remove_one,
2122*4882a593Smuzhiyun .driver.pm = &cp_pm_ops,
2123*4882a593Smuzhiyun };
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun module_pci_driver(cp_driver);
2126