xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/qualcomm/emac/emac-sgmii-qdf2432.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun /* Qualcomm Technologies, Inc. QDF2432 EMAC SGMII Controller driver.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/iopoll.h>
9*4882a593Smuzhiyun #include "emac.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /* EMAC_SGMII register offsets */
12*4882a593Smuzhiyun #define EMAC_SGMII_PHY_TX_PWR_CTRL		0x000C
13*4882a593Smuzhiyun #define EMAC_SGMII_PHY_LANE_CTRL1		0x0018
14*4882a593Smuzhiyun #define EMAC_SGMII_PHY_CDR_CTRL0		0x0058
15*4882a593Smuzhiyun #define EMAC_SGMII_PHY_POW_DWN_CTRL0		0x0080
16*4882a593Smuzhiyun #define EMAC_SGMII_PHY_RESET_CTRL		0x00a8
17*4882a593Smuzhiyun #define EMAC_SGMII_PHY_INTERRUPT_MASK		0x00b4
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* SGMII digital lane registers */
20*4882a593Smuzhiyun #define EMAC_SGMII_LN_DRVR_CTRL0		0x000C
21*4882a593Smuzhiyun #define EMAC_SGMII_LN_DRVR_TAP_EN		0x0018
22*4882a593Smuzhiyun #define EMAC_SGMII_LN_TX_MARGINING		0x001C
23*4882a593Smuzhiyun #define EMAC_SGMII_LN_TX_PRE			0x0020
24*4882a593Smuzhiyun #define EMAC_SGMII_LN_TX_POST			0x0024
25*4882a593Smuzhiyun #define EMAC_SGMII_LN_TX_BAND_MODE		0x0060
26*4882a593Smuzhiyun #define EMAC_SGMII_LN_LANE_MODE			0x0064
27*4882a593Smuzhiyun #define EMAC_SGMII_LN_PARALLEL_RATE		0x0078
28*4882a593Smuzhiyun #define EMAC_SGMII_LN_CML_CTRL_MODE0		0x00B8
29*4882a593Smuzhiyun #define EMAC_SGMII_LN_MIXER_CTRL_MODE0		0x00D0
30*4882a593Smuzhiyun #define EMAC_SGMII_LN_VGA_INITVAL		0x0134
31*4882a593Smuzhiyun #define EMAC_SGMII_LN_UCDR_FO_GAIN_MODE0	0x017C
32*4882a593Smuzhiyun #define EMAC_SGMII_LN_UCDR_SO_GAIN_MODE0	0x0188
33*4882a593Smuzhiyun #define EMAC_SGMII_LN_UCDR_SO_CONFIG		0x0194
34*4882a593Smuzhiyun #define EMAC_SGMII_LN_RX_BAND			0x019C
35*4882a593Smuzhiyun #define EMAC_SGMII_LN_RX_RCVR_PATH1_MODE0	0x01B8
36*4882a593Smuzhiyun #define EMAC_SGMII_LN_RSM_CONFIG		0x01F0
37*4882a593Smuzhiyun #define EMAC_SGMII_LN_SIGDET_ENABLES		0x0224
38*4882a593Smuzhiyun #define EMAC_SGMII_LN_SIGDET_CNTRL		0x0228
39*4882a593Smuzhiyun #define EMAC_SGMII_LN_SIGDET_DEGLITCH_CNTRL	0x022C
40*4882a593Smuzhiyun #define EMAC_SGMII_LN_RX_EN_SIGNAL		0x02A0
41*4882a593Smuzhiyun #define EMAC_SGMII_LN_RX_MISC_CNTRL0		0x02AC
42*4882a593Smuzhiyun #define EMAC_SGMII_LN_DRVR_LOGIC_CLKDIV		0x02BC
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* SGMII digital lane register values */
45*4882a593Smuzhiyun #define UCDR_STEP_BY_TWO_MODE0			BIT(7)
46*4882a593Smuzhiyun #define UCDR_xO_GAIN_MODE(x)			((x) & 0x7f)
47*4882a593Smuzhiyun #define UCDR_ENABLE				BIT(6)
48*4882a593Smuzhiyun #define UCDR_SO_SATURATION(x)			((x) & 0x3f)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define SIGDET_LP_BYP_PS4			BIT(7)
51*4882a593Smuzhiyun #define SIGDET_EN_PS0_TO_PS2			BIT(6)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define TXVAL_VALID_INIT			BIT(4)
54*4882a593Smuzhiyun #define KR_PCIGEN3_MODE				BIT(0)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define MAIN_EN					BIT(0)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define TX_MARGINING_MUX			BIT(6)
59*4882a593Smuzhiyun #define TX_MARGINING(x)				((x) & 0x3f)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define TX_PRE_MUX				BIT(6)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define TX_POST_MUX				BIT(6)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define CML_GEAR_MODE(x)			(((x) & 7) << 3)
66*4882a593Smuzhiyun #define CML2CMOS_IBOOST_MODE(x)			((x) & 7)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define MIXER_LOADB_MODE(x)			(((x) & 0xf) << 2)
69*4882a593Smuzhiyun #define MIXER_DATARATE_MODE(x)			((x) & 3)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define VGA_THRESH_DFE(x)			((x) & 0x3f)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define SIGDET_LP_BYP_PS0_TO_PS2		BIT(5)
74*4882a593Smuzhiyun #define SIGDET_FLT_BYP				BIT(0)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define SIGDET_LVL(x)				(((x) & 0xf) << 4)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define SIGDET_DEGLITCH_CTRL(x)			(((x) & 0xf) << 1)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define DRVR_LOGIC_CLK_EN			BIT(4)
81*4882a593Smuzhiyun #define DRVR_LOGIC_CLK_DIV(x)			((x) & 0xf)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define PARALLEL_RATE_MODE0(x)			((x) & 0x3)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define BAND_MODE0(x)				((x) & 0x3)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define LANE_MODE(x)				((x) & 0x1f)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define CDR_PD_SEL_MODE0(x)			(((x) & 0x3) << 5)
90*4882a593Smuzhiyun #define BYPASS_RSM_SAMP_CAL			BIT(1)
91*4882a593Smuzhiyun #define BYPASS_RSM_DLL_CAL			BIT(0)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define L0_RX_EQUALIZE_ENABLE			BIT(6)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define PWRDN_B					BIT(0)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define CDR_MAX_CNT(x)				((x) & 0xff)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define SERDES_START_WAIT_TIMES			100
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun struct emac_reg_write {
102*4882a593Smuzhiyun 	unsigned int offset;
103*4882a593Smuzhiyun 	u32 val;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
emac_reg_write_all(void __iomem * base,const struct emac_reg_write * itr,size_t size)106*4882a593Smuzhiyun static void emac_reg_write_all(void __iomem *base,
107*4882a593Smuzhiyun 			       const struct emac_reg_write *itr, size_t size)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	size_t i;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	for (i = 0; i < size; ++itr, ++i)
112*4882a593Smuzhiyun 		writel(itr->val, base + itr->offset);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static const struct emac_reg_write sgmii_laned[] = {
116*4882a593Smuzhiyun 	/* CDR Settings */
117*4882a593Smuzhiyun 	{EMAC_SGMII_LN_UCDR_FO_GAIN_MODE0,
118*4882a593Smuzhiyun 		UCDR_STEP_BY_TWO_MODE0 | UCDR_xO_GAIN_MODE(10)},
119*4882a593Smuzhiyun 	{EMAC_SGMII_LN_UCDR_SO_GAIN_MODE0, UCDR_xO_GAIN_MODE(0)},
120*4882a593Smuzhiyun 	{EMAC_SGMII_LN_UCDR_SO_CONFIG, UCDR_ENABLE | UCDR_SO_SATURATION(12)},
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* TX/RX Settings */
123*4882a593Smuzhiyun 	{EMAC_SGMII_LN_RX_EN_SIGNAL, SIGDET_LP_BYP_PS4 | SIGDET_EN_PS0_TO_PS2},
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	{EMAC_SGMII_LN_DRVR_CTRL0, TXVAL_VALID_INIT | KR_PCIGEN3_MODE},
126*4882a593Smuzhiyun 	{EMAC_SGMII_LN_DRVR_TAP_EN, MAIN_EN},
127*4882a593Smuzhiyun 	{EMAC_SGMII_LN_TX_MARGINING, TX_MARGINING_MUX | TX_MARGINING(25)},
128*4882a593Smuzhiyun 	{EMAC_SGMII_LN_TX_PRE, TX_PRE_MUX},
129*4882a593Smuzhiyun 	{EMAC_SGMII_LN_TX_POST, TX_POST_MUX},
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	{EMAC_SGMII_LN_CML_CTRL_MODE0,
132*4882a593Smuzhiyun 		CML_GEAR_MODE(1) | CML2CMOS_IBOOST_MODE(1)},
133*4882a593Smuzhiyun 	{EMAC_SGMII_LN_MIXER_CTRL_MODE0,
134*4882a593Smuzhiyun 		MIXER_LOADB_MODE(12) | MIXER_DATARATE_MODE(1)},
135*4882a593Smuzhiyun 	{EMAC_SGMII_LN_VGA_INITVAL, VGA_THRESH_DFE(31)},
136*4882a593Smuzhiyun 	{EMAC_SGMII_LN_SIGDET_ENABLES,
137*4882a593Smuzhiyun 		SIGDET_LP_BYP_PS0_TO_PS2 | SIGDET_FLT_BYP},
138*4882a593Smuzhiyun 	{EMAC_SGMII_LN_SIGDET_CNTRL, SIGDET_LVL(8)},
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	{EMAC_SGMII_LN_SIGDET_DEGLITCH_CNTRL, SIGDET_DEGLITCH_CTRL(4)},
141*4882a593Smuzhiyun 	{EMAC_SGMII_LN_RX_MISC_CNTRL0, 0},
142*4882a593Smuzhiyun 	{EMAC_SGMII_LN_DRVR_LOGIC_CLKDIV,
143*4882a593Smuzhiyun 		DRVR_LOGIC_CLK_EN | DRVR_LOGIC_CLK_DIV(4)},
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	{EMAC_SGMII_LN_PARALLEL_RATE, PARALLEL_RATE_MODE0(1)},
146*4882a593Smuzhiyun 	{EMAC_SGMII_LN_TX_BAND_MODE, BAND_MODE0(2)},
147*4882a593Smuzhiyun 	{EMAC_SGMII_LN_RX_BAND, BAND_MODE0(3)},
148*4882a593Smuzhiyun 	{EMAC_SGMII_LN_LANE_MODE, LANE_MODE(26)},
149*4882a593Smuzhiyun 	{EMAC_SGMII_LN_RX_RCVR_PATH1_MODE0, CDR_PD_SEL_MODE0(3)},
150*4882a593Smuzhiyun 	{EMAC_SGMII_LN_RSM_CONFIG, BYPASS_RSM_SAMP_CAL | BYPASS_RSM_DLL_CAL},
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static const struct emac_reg_write physical_coding_sublayer_programming[] = {
154*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_POW_DWN_CTRL0, PWRDN_B},
155*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_CDR_CTRL0, CDR_MAX_CNT(15)},
156*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_TX_PWR_CTRL, 0},
157*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_LANE_CTRL1, L0_RX_EQUALIZE_ENABLE},
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
emac_sgmii_init_qdf2432(struct emac_adapter * adpt)160*4882a593Smuzhiyun int emac_sgmii_init_qdf2432(struct emac_adapter *adpt)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct emac_sgmii *phy = &adpt->phy;
163*4882a593Smuzhiyun 	void __iomem *phy_regs = phy->base;
164*4882a593Smuzhiyun 	void __iomem *laned = phy->digital;
165*4882a593Smuzhiyun 	unsigned int i;
166*4882a593Smuzhiyun 	u32 lnstatus;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* PCS lane-x init */
169*4882a593Smuzhiyun 	emac_reg_write_all(phy->base, physical_coding_sublayer_programming,
170*4882a593Smuzhiyun 			   ARRAY_SIZE(physical_coding_sublayer_programming));
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* SGMII lane-x init */
173*4882a593Smuzhiyun 	emac_reg_write_all(phy->digital, sgmii_laned, ARRAY_SIZE(sgmii_laned));
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Power up PCS and start reset lane state machine */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	writel(0, phy_regs + EMAC_SGMII_PHY_RESET_CTRL);
178*4882a593Smuzhiyun 	writel(1, laned + SGMII_LN_RSM_START);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* Wait for c_ready assertion */
181*4882a593Smuzhiyun 	for (i = 0; i < SERDES_START_WAIT_TIMES; i++) {
182*4882a593Smuzhiyun 		lnstatus = readl(phy_regs + SGMII_PHY_LN_LANE_STATUS);
183*4882a593Smuzhiyun 		if (lnstatus & BIT(1))
184*4882a593Smuzhiyun 			break;
185*4882a593Smuzhiyun 		usleep_range(100, 200);
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if (i == SERDES_START_WAIT_TIMES) {
189*4882a593Smuzhiyun 		netdev_err(adpt->netdev, "SGMII failed to start\n");
190*4882a593Smuzhiyun 		return -EIO;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Disable digital and SERDES loopback */
194*4882a593Smuzhiyun 	writel(0, phy_regs + SGMII_PHY_LN_BIST_GEN0);
195*4882a593Smuzhiyun 	writel(0, phy_regs + SGMII_PHY_LN_BIST_GEN2);
196*4882a593Smuzhiyun 	writel(0, phy_regs + SGMII_PHY_LN_CDR_CTRL1);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Mask out all the SGMII Interrupt */
199*4882a593Smuzhiyun 	writel(0, phy_regs + EMAC_SGMII_PHY_INTERRUPT_MASK);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return 0;
202*4882a593Smuzhiyun }
203