xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/qualcomm/emac/emac-sgmii-fsm9900.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun /* Qualcomm Technologies, Inc. FSM9900 EMAC SGMII Controller driver.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/iopoll.h>
9*4882a593Smuzhiyun #include "emac.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /* EMAC_QSERDES register offsets */
12*4882a593Smuzhiyun #define EMAC_QSERDES_COM_SYS_CLK_CTRL		0x0000
13*4882a593Smuzhiyun #define EMAC_QSERDES_COM_PLL_CNTRL		0x0014
14*4882a593Smuzhiyun #define EMAC_QSERDES_COM_PLL_IP_SETI		0x0018
15*4882a593Smuzhiyun #define EMAC_QSERDES_COM_PLL_CP_SETI		0x0024
16*4882a593Smuzhiyun #define EMAC_QSERDES_COM_PLL_IP_SETP		0x0028
17*4882a593Smuzhiyun #define EMAC_QSERDES_COM_PLL_CP_SETP		0x002c
18*4882a593Smuzhiyun #define EMAC_QSERDES_COM_SYSCLK_EN_SEL		0x0038
19*4882a593Smuzhiyun #define EMAC_QSERDES_COM_RESETSM_CNTRL		0x0040
20*4882a593Smuzhiyun #define EMAC_QSERDES_COM_PLLLOCK_CMP1		0x0044
21*4882a593Smuzhiyun #define EMAC_QSERDES_COM_PLLLOCK_CMP2		0x0048
22*4882a593Smuzhiyun #define EMAC_QSERDES_COM_PLLLOCK_CMP3		0x004c
23*4882a593Smuzhiyun #define EMAC_QSERDES_COM_PLLLOCK_CMP_EN		0x0050
24*4882a593Smuzhiyun #define EMAC_QSERDES_COM_DEC_START1		0x0064
25*4882a593Smuzhiyun #define EMAC_QSERDES_COM_DIV_FRAC_START1	0x0098
26*4882a593Smuzhiyun #define EMAC_QSERDES_COM_DIV_FRAC_START2	0x009c
27*4882a593Smuzhiyun #define EMAC_QSERDES_COM_DIV_FRAC_START3	0x00a0
28*4882a593Smuzhiyun #define EMAC_QSERDES_COM_DEC_START2		0x00a4
29*4882a593Smuzhiyun #define EMAC_QSERDES_COM_PLL_CRCTRL		0x00ac
30*4882a593Smuzhiyun #define EMAC_QSERDES_COM_RESET_SM		0x00bc
31*4882a593Smuzhiyun #define EMAC_QSERDES_TX_BIST_MODE_LANENO	0x0100
32*4882a593Smuzhiyun #define EMAC_QSERDES_TX_TX_EMP_POST1_LVL	0x0108
33*4882a593Smuzhiyun #define EMAC_QSERDES_TX_TX_DRV_LVL		0x010c
34*4882a593Smuzhiyun #define EMAC_QSERDES_TX_LANE_MODE		0x0150
35*4882a593Smuzhiyun #define EMAC_QSERDES_TX_TRAN_DRVR_EMP_EN	0x0170
36*4882a593Smuzhiyun #define EMAC_QSERDES_RX_CDR_CONTROL		0x0200
37*4882a593Smuzhiyun #define EMAC_QSERDES_RX_CDR_CONTROL2		0x0210
38*4882a593Smuzhiyun #define EMAC_QSERDES_RX_RX_EQ_GAIN12		0x0230
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* EMAC_SGMII register offsets */
41*4882a593Smuzhiyun #define EMAC_SGMII_PHY_SERDES_START		0x0000
42*4882a593Smuzhiyun #define EMAC_SGMII_PHY_CMN_PWR_CTRL		0x0004
43*4882a593Smuzhiyun #define EMAC_SGMII_PHY_RX_PWR_CTRL		0x0008
44*4882a593Smuzhiyun #define EMAC_SGMII_PHY_TX_PWR_CTRL		0x000C
45*4882a593Smuzhiyun #define EMAC_SGMII_PHY_LANE_CTRL1		0x0018
46*4882a593Smuzhiyun #define EMAC_SGMII_PHY_CDR_CTRL0		0x0058
47*4882a593Smuzhiyun #define EMAC_SGMII_PHY_POW_DWN_CTRL0		0x0080
48*4882a593Smuzhiyun #define EMAC_SGMII_PHY_INTERRUPT_MASK		0x00b4
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define PLL_IPSETI(x)				((x) & 0x3f)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define PLL_CPSETI(x)				((x) & 0xff)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define PLL_IPSETP(x)				((x) & 0x3f)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define PLL_CPSETP(x)				((x) & 0x1f)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define PLL_RCTRL(x)				(((x) & 0xf) << 4)
59*4882a593Smuzhiyun #define PLL_CCTRL(x)				((x) & 0xf)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define LANE_MODE(x)				((x) & 0x1f)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define SYSCLK_CM				BIT(4)
64*4882a593Smuzhiyun #define SYSCLK_AC_COUPLE			BIT(3)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define OCP_EN					BIT(5)
67*4882a593Smuzhiyun #define PLL_DIV_FFEN				BIT(2)
68*4882a593Smuzhiyun #define PLL_DIV_ORD				BIT(1)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define SYSCLK_SEL_CMOS				BIT(3)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define FRQ_TUNE_MODE				BIT(4)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define PLLLOCK_CMP_EN				BIT(0)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define DEC_START1_MUX				BIT(7)
77*4882a593Smuzhiyun #define DEC_START1(x)				((x) & 0x7f)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define DIV_FRAC_START_MUX			BIT(7)
80*4882a593Smuzhiyun #define DIV_FRAC_START(x)			((x) & 0x7f)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define DIV_FRAC_START3_MUX			BIT(4)
83*4882a593Smuzhiyun #define DIV_FRAC_START3(x)			((x) & 0xf)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define DEC_START2_MUX				BIT(1)
86*4882a593Smuzhiyun #define DEC_START2				BIT(0)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define READY					BIT(5)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define TX_EMP_POST1_LVL_MUX			BIT(5)
91*4882a593Smuzhiyun #define TX_EMP_POST1_LVL(x)			((x) & 0x1f)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define TX_DRV_LVL_MUX				BIT(4)
94*4882a593Smuzhiyun #define TX_DRV_LVL(x)				((x) & 0xf)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define EMP_EN_MUX				BIT(1)
97*4882a593Smuzhiyun #define EMP_EN					BIT(0)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define SECONDORDERENABLE			BIT(6)
100*4882a593Smuzhiyun #define FIRSTORDER_THRESH(x)			(((x) & 0x7) << 3)
101*4882a593Smuzhiyun #define SECONDORDERGAIN(x)			((x) & 0x7)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define RX_EQ_GAIN2(x)				(((x) & 0xf) << 4)
104*4882a593Smuzhiyun #define RX_EQ_GAIN1(x)				((x) & 0xf)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define SERDES_START				BIT(0)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define BIAS_EN					BIT(6)
109*4882a593Smuzhiyun #define PLL_EN					BIT(5)
110*4882a593Smuzhiyun #define SYSCLK_EN				BIT(4)
111*4882a593Smuzhiyun #define CLKBUF_L_EN				BIT(3)
112*4882a593Smuzhiyun #define PLL_TXCLK_EN				BIT(1)
113*4882a593Smuzhiyun #define PLL_RXCLK_EN				BIT(0)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define L0_RX_SIGDET_EN				BIT(7)
116*4882a593Smuzhiyun #define L0_RX_TERM_MODE(x)			(((x) & 3) << 4)
117*4882a593Smuzhiyun #define L0_RX_I_EN				BIT(1)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define L0_TX_EN				BIT(5)
120*4882a593Smuzhiyun #define L0_CLKBUF_EN				BIT(4)
121*4882a593Smuzhiyun #define L0_TRAN_BIAS_EN				BIT(1)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define L0_RX_EQUALIZE_ENABLE			BIT(6)
124*4882a593Smuzhiyun #define L0_RESET_TSYNC_EN			BIT(4)
125*4882a593Smuzhiyun #define L0_DRV_LVL(x)				((x) & 0xf)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define PWRDN_B					BIT(0)
128*4882a593Smuzhiyun #define CDR_MAX_CNT(x)				((x) & 0xff)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define PLLLOCK_CMP(x)				((x) & 0xff)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define SERDES_START_WAIT_TIMES			100
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun struct emac_reg_write {
135*4882a593Smuzhiyun 	unsigned int offset;
136*4882a593Smuzhiyun 	u32 val;
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
emac_reg_write_all(void __iomem * base,const struct emac_reg_write * itr,size_t size)139*4882a593Smuzhiyun static void emac_reg_write_all(void __iomem *base,
140*4882a593Smuzhiyun 			       const struct emac_reg_write *itr, size_t size)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	size_t i;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	for (i = 0; i < size; ++itr, ++i)
145*4882a593Smuzhiyun 		writel(itr->val, base + itr->offset);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static const struct emac_reg_write physical_coding_sublayer_programming[] = {
149*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_CDR_CTRL0, CDR_MAX_CNT(15)},
150*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_POW_DWN_CTRL0, PWRDN_B},
151*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_CMN_PWR_CTRL,
152*4882a593Smuzhiyun 		BIAS_EN | SYSCLK_EN | CLKBUF_L_EN | PLL_TXCLK_EN | PLL_RXCLK_EN},
153*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_TX_PWR_CTRL, L0_TX_EN | L0_CLKBUF_EN | L0_TRAN_BIAS_EN},
154*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_RX_PWR_CTRL,
155*4882a593Smuzhiyun 		L0_RX_SIGDET_EN | L0_RX_TERM_MODE(1) | L0_RX_I_EN},
156*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_CMN_PWR_CTRL,
157*4882a593Smuzhiyun 		BIAS_EN | PLL_EN | SYSCLK_EN | CLKBUF_L_EN | PLL_TXCLK_EN |
158*4882a593Smuzhiyun 		PLL_RXCLK_EN},
159*4882a593Smuzhiyun 	{EMAC_SGMII_PHY_LANE_CTRL1,
160*4882a593Smuzhiyun 		L0_RX_EQUALIZE_ENABLE | L0_RESET_TSYNC_EN | L0_DRV_LVL(15)},
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const struct emac_reg_write sysclk_refclk_setting[] = {
164*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_SYSCLK_EN_SEL, SYSCLK_SEL_CMOS},
165*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_SYS_CLK_CTRL,	SYSCLK_CM | SYSCLK_AC_COUPLE},
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const struct emac_reg_write pll_setting[] = {
169*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_PLL_IP_SETI, PLL_IPSETI(1)},
170*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_PLL_CP_SETI, PLL_CPSETI(59)},
171*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_PLL_IP_SETP, PLL_IPSETP(10)},
172*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_PLL_CP_SETP, PLL_CPSETP(9)},
173*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_PLL_CRCTRL, PLL_RCTRL(15) | PLL_CCTRL(11)},
174*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_PLL_CNTRL, OCP_EN | PLL_DIV_FFEN | PLL_DIV_ORD},
175*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_DEC_START1, DEC_START1_MUX | DEC_START1(2)},
176*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_DEC_START2, DEC_START2_MUX | DEC_START2},
177*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_DIV_FRAC_START1,
178*4882a593Smuzhiyun 		DIV_FRAC_START_MUX | DIV_FRAC_START(85)},
179*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_DIV_FRAC_START2,
180*4882a593Smuzhiyun 		DIV_FRAC_START_MUX | DIV_FRAC_START(42)},
181*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_DIV_FRAC_START3,
182*4882a593Smuzhiyun 		DIV_FRAC_START3_MUX | DIV_FRAC_START3(3)},
183*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_PLLLOCK_CMP1, PLLLOCK_CMP(43)},
184*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_PLLLOCK_CMP2, PLLLOCK_CMP(104)},
185*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_PLLLOCK_CMP3, PLLLOCK_CMP(0)},
186*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_PLLLOCK_CMP_EN, PLLLOCK_CMP_EN},
187*4882a593Smuzhiyun 	{EMAC_QSERDES_COM_RESETSM_CNTRL, FRQ_TUNE_MODE},
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const struct emac_reg_write cdr_setting[] = {
191*4882a593Smuzhiyun 	{EMAC_QSERDES_RX_CDR_CONTROL,
192*4882a593Smuzhiyun 		SECONDORDERENABLE | FIRSTORDER_THRESH(3) | SECONDORDERGAIN(2)},
193*4882a593Smuzhiyun 	{EMAC_QSERDES_RX_CDR_CONTROL2,
194*4882a593Smuzhiyun 		SECONDORDERENABLE | FIRSTORDER_THRESH(3) | SECONDORDERGAIN(4)},
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const struct emac_reg_write tx_rx_setting[] = {
198*4882a593Smuzhiyun 	{EMAC_QSERDES_TX_BIST_MODE_LANENO, 0},
199*4882a593Smuzhiyun 	{EMAC_QSERDES_TX_TX_DRV_LVL, TX_DRV_LVL_MUX | TX_DRV_LVL(15)},
200*4882a593Smuzhiyun 	{EMAC_QSERDES_TX_TRAN_DRVR_EMP_EN, EMP_EN_MUX | EMP_EN},
201*4882a593Smuzhiyun 	{EMAC_QSERDES_TX_TX_EMP_POST1_LVL,
202*4882a593Smuzhiyun 		TX_EMP_POST1_LVL_MUX | TX_EMP_POST1_LVL(1)},
203*4882a593Smuzhiyun 	{EMAC_QSERDES_RX_RX_EQ_GAIN12, RX_EQ_GAIN2(15) | RX_EQ_GAIN1(15)},
204*4882a593Smuzhiyun 	{EMAC_QSERDES_TX_LANE_MODE, LANE_MODE(8)},
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
emac_sgmii_init_fsm9900(struct emac_adapter * adpt)207*4882a593Smuzhiyun int emac_sgmii_init_fsm9900(struct emac_adapter *adpt)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct emac_sgmii *phy = &adpt->phy;
210*4882a593Smuzhiyun 	unsigned int i;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	emac_reg_write_all(phy->base, physical_coding_sublayer_programming,
213*4882a593Smuzhiyun 			   ARRAY_SIZE(physical_coding_sublayer_programming));
214*4882a593Smuzhiyun 	emac_reg_write_all(phy->base, sysclk_refclk_setting,
215*4882a593Smuzhiyun 			   ARRAY_SIZE(sysclk_refclk_setting));
216*4882a593Smuzhiyun 	emac_reg_write_all(phy->base, pll_setting, ARRAY_SIZE(pll_setting));
217*4882a593Smuzhiyun 	emac_reg_write_all(phy->base, cdr_setting, ARRAY_SIZE(cdr_setting));
218*4882a593Smuzhiyun 	emac_reg_write_all(phy->base, tx_rx_setting, ARRAY_SIZE(tx_rx_setting));
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* Power up the Ser/Des engine */
221*4882a593Smuzhiyun 	writel(SERDES_START, phy->base + EMAC_SGMII_PHY_SERDES_START);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	for (i = 0; i < SERDES_START_WAIT_TIMES; i++) {
224*4882a593Smuzhiyun 		if (readl(phy->base + EMAC_QSERDES_COM_RESET_SM) & READY)
225*4882a593Smuzhiyun 			break;
226*4882a593Smuzhiyun 		usleep_range(100, 200);
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (i == SERDES_START_WAIT_TIMES) {
230*4882a593Smuzhiyun 		netdev_err(adpt->netdev, "error: ser/des failed to start\n");
231*4882a593Smuzhiyun 		return -EIO;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 	/* Mask out all the SGMII Interrupt */
234*4882a593Smuzhiyun 	writel(0, phy->base + EMAC_SGMII_PHY_INTERRUPT_MASK);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	return 0;
237*4882a593Smuzhiyun }
238