1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun /* Qualcomm Technologies, Inc. EMAC Ethernet Controller MAC layer support
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/tcp.h>
9*4882a593Smuzhiyun #include <linux/ip.h>
10*4882a593Smuzhiyun #include <linux/ipv6.h>
11*4882a593Smuzhiyun #include <linux/crc32.h>
12*4882a593Smuzhiyun #include <linux/if_vlan.h>
13*4882a593Smuzhiyun #include <linux/jiffies.h>
14*4882a593Smuzhiyun #include <linux/phy.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <net/ip6_checksum.h>
17*4882a593Smuzhiyun #include "emac.h"
18*4882a593Smuzhiyun #include "emac-sgmii.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* EMAC_MAC_CTRL */
21*4882a593Smuzhiyun #define SINGLE_PAUSE_MODE 0x10000000
22*4882a593Smuzhiyun #define DEBUG_MODE 0x08000000
23*4882a593Smuzhiyun #define BROAD_EN 0x04000000
24*4882a593Smuzhiyun #define MULTI_ALL 0x02000000
25*4882a593Smuzhiyun #define RX_CHKSUM_EN 0x01000000
26*4882a593Smuzhiyun #define HUGE 0x00800000
27*4882a593Smuzhiyun #define SPEED(x) (((x) & 0x3) << 20)
28*4882a593Smuzhiyun #define SPEED_MASK SPEED(0x3)
29*4882a593Smuzhiyun #define SIMR 0x00080000
30*4882a593Smuzhiyun #define TPAUSE 0x00010000
31*4882a593Smuzhiyun #define PROM_MODE 0x00008000
32*4882a593Smuzhiyun #define VLAN_STRIP 0x00004000
33*4882a593Smuzhiyun #define PRLEN_BMSK 0x00003c00
34*4882a593Smuzhiyun #define PRLEN_SHFT 10
35*4882a593Smuzhiyun #define HUGEN 0x00000200
36*4882a593Smuzhiyun #define FLCHK 0x00000100
37*4882a593Smuzhiyun #define PCRCE 0x00000080
38*4882a593Smuzhiyun #define CRCE 0x00000040
39*4882a593Smuzhiyun #define FULLD 0x00000020
40*4882a593Smuzhiyun #define MAC_LP_EN 0x00000010
41*4882a593Smuzhiyun #define RXFC 0x00000008
42*4882a593Smuzhiyun #define TXFC 0x00000004
43*4882a593Smuzhiyun #define RXEN 0x00000002
44*4882a593Smuzhiyun #define TXEN 0x00000001
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* EMAC_DESC_CTRL_3 */
47*4882a593Smuzhiyun #define RFD_RING_SIZE_BMSK 0xfff
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* EMAC_DESC_CTRL_4 */
50*4882a593Smuzhiyun #define RX_BUFFER_SIZE_BMSK 0xffff
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* EMAC_DESC_CTRL_6 */
53*4882a593Smuzhiyun #define RRD_RING_SIZE_BMSK 0xfff
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* EMAC_DESC_CTRL_9 */
56*4882a593Smuzhiyun #define TPD_RING_SIZE_BMSK 0xffff
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* EMAC_TXQ_CTRL_0 */
59*4882a593Smuzhiyun #define NUM_TXF_BURST_PREF_BMSK 0xffff0000
60*4882a593Smuzhiyun #define NUM_TXF_BURST_PREF_SHFT 16
61*4882a593Smuzhiyun #define LS_8023_SP 0x80
62*4882a593Smuzhiyun #define TXQ_MODE 0x40
63*4882a593Smuzhiyun #define TXQ_EN 0x20
64*4882a593Smuzhiyun #define IP_OP_SP 0x10
65*4882a593Smuzhiyun #define NUM_TPD_BURST_PREF_BMSK 0xf
66*4882a593Smuzhiyun #define NUM_TPD_BURST_PREF_SHFT 0
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* EMAC_TXQ_CTRL_1 */
69*4882a593Smuzhiyun #define JUMBO_TASK_OFFLOAD_THRESHOLD_BMSK 0x7ff
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* EMAC_TXQ_CTRL_2 */
72*4882a593Smuzhiyun #define TXF_HWM_BMSK 0xfff0000
73*4882a593Smuzhiyun #define TXF_LWM_BMSK 0xfff
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* EMAC_RXQ_CTRL_0 */
76*4882a593Smuzhiyun #define RXQ_EN BIT(31)
77*4882a593Smuzhiyun #define CUT_THRU_EN BIT(30)
78*4882a593Smuzhiyun #define RSS_HASH_EN BIT(29)
79*4882a593Smuzhiyun #define NUM_RFD_BURST_PREF_BMSK 0x3f00000
80*4882a593Smuzhiyun #define NUM_RFD_BURST_PREF_SHFT 20
81*4882a593Smuzhiyun #define IDT_TABLE_SIZE_BMSK 0x1ff00
82*4882a593Smuzhiyun #define IDT_TABLE_SIZE_SHFT 8
83*4882a593Smuzhiyun #define SP_IPV6 0x80
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* EMAC_RXQ_CTRL_1 */
86*4882a593Smuzhiyun #define JUMBO_1KAH_BMSK 0xf000
87*4882a593Smuzhiyun #define JUMBO_1KAH_SHFT 12
88*4882a593Smuzhiyun #define RFD_PREF_LOW_TH 0x10
89*4882a593Smuzhiyun #define RFD_PREF_LOW_THRESHOLD_BMSK 0xfc0
90*4882a593Smuzhiyun #define RFD_PREF_LOW_THRESHOLD_SHFT 6
91*4882a593Smuzhiyun #define RFD_PREF_UP_TH 0x10
92*4882a593Smuzhiyun #define RFD_PREF_UP_THRESHOLD_BMSK 0x3f
93*4882a593Smuzhiyun #define RFD_PREF_UP_THRESHOLD_SHFT 0
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* EMAC_RXQ_CTRL_2 */
96*4882a593Smuzhiyun #define RXF_DOF_THRESFHOLD 0x1a0
97*4882a593Smuzhiyun #define RXF_DOF_THRESHOLD_BMSK 0xfff0000
98*4882a593Smuzhiyun #define RXF_DOF_THRESHOLD_SHFT 16
99*4882a593Smuzhiyun #define RXF_UOF_THRESFHOLD 0xbe
100*4882a593Smuzhiyun #define RXF_UOF_THRESHOLD_BMSK 0xfff
101*4882a593Smuzhiyun #define RXF_UOF_THRESHOLD_SHFT 0
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* EMAC_RXQ_CTRL_3 */
104*4882a593Smuzhiyun #define RXD_TIMER_BMSK 0xffff0000
105*4882a593Smuzhiyun #define RXD_THRESHOLD_BMSK 0xfff
106*4882a593Smuzhiyun #define RXD_THRESHOLD_SHFT 0
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* EMAC_DMA_CTRL */
109*4882a593Smuzhiyun #define DMAW_DLY_CNT_BMSK 0xf0000
110*4882a593Smuzhiyun #define DMAW_DLY_CNT_SHFT 16
111*4882a593Smuzhiyun #define DMAR_DLY_CNT_BMSK 0xf800
112*4882a593Smuzhiyun #define DMAR_DLY_CNT_SHFT 11
113*4882a593Smuzhiyun #define DMAR_REQ_PRI 0x400
114*4882a593Smuzhiyun #define REGWRBLEN_BMSK 0x380
115*4882a593Smuzhiyun #define REGWRBLEN_SHFT 7
116*4882a593Smuzhiyun #define REGRDBLEN_BMSK 0x70
117*4882a593Smuzhiyun #define REGRDBLEN_SHFT 4
118*4882a593Smuzhiyun #define OUT_ORDER_MODE 0x4
119*4882a593Smuzhiyun #define ENH_ORDER_MODE 0x2
120*4882a593Smuzhiyun #define IN_ORDER_MODE 0x1
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* EMAC_MAILBOX_13 */
123*4882a593Smuzhiyun #define RFD3_PROC_IDX_BMSK 0xfff0000
124*4882a593Smuzhiyun #define RFD3_PROC_IDX_SHFT 16
125*4882a593Smuzhiyun #define RFD3_PROD_IDX_BMSK 0xfff
126*4882a593Smuzhiyun #define RFD3_PROD_IDX_SHFT 0
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* EMAC_MAILBOX_2 */
129*4882a593Smuzhiyun #define NTPD_CONS_IDX_BMSK 0xffff0000
130*4882a593Smuzhiyun #define NTPD_CONS_IDX_SHFT 16
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* EMAC_MAILBOX_3 */
133*4882a593Smuzhiyun #define RFD0_CONS_IDX_BMSK 0xfff
134*4882a593Smuzhiyun #define RFD0_CONS_IDX_SHFT 0
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* EMAC_MAILBOX_11 */
137*4882a593Smuzhiyun #define H3TPD_PROD_IDX_BMSK 0xffff0000
138*4882a593Smuzhiyun #define H3TPD_PROD_IDX_SHFT 16
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* EMAC_AXI_MAST_CTRL */
141*4882a593Smuzhiyun #define DATA_BYTE_SWAP 0x8
142*4882a593Smuzhiyun #define MAX_BOUND 0x2
143*4882a593Smuzhiyun #define MAX_BTYPE 0x1
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* EMAC_MAILBOX_12 */
146*4882a593Smuzhiyun #define H3TPD_CONS_IDX_BMSK 0xffff0000
147*4882a593Smuzhiyun #define H3TPD_CONS_IDX_SHFT 16
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* EMAC_MAILBOX_9 */
150*4882a593Smuzhiyun #define H2TPD_PROD_IDX_BMSK 0xffff
151*4882a593Smuzhiyun #define H2TPD_PROD_IDX_SHFT 0
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* EMAC_MAILBOX_10 */
154*4882a593Smuzhiyun #define H1TPD_CONS_IDX_BMSK 0xffff0000
155*4882a593Smuzhiyun #define H1TPD_CONS_IDX_SHFT 16
156*4882a593Smuzhiyun #define H2TPD_CONS_IDX_BMSK 0xffff
157*4882a593Smuzhiyun #define H2TPD_CONS_IDX_SHFT 0
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* EMAC_ATHR_HEADER_CTRL */
160*4882a593Smuzhiyun #define HEADER_CNT_EN 0x2
161*4882a593Smuzhiyun #define HEADER_ENABLE 0x1
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* EMAC_MAILBOX_0 */
164*4882a593Smuzhiyun #define RFD0_PROC_IDX_BMSK 0xfff0000
165*4882a593Smuzhiyun #define RFD0_PROC_IDX_SHFT 16
166*4882a593Smuzhiyun #define RFD0_PROD_IDX_BMSK 0xfff
167*4882a593Smuzhiyun #define RFD0_PROD_IDX_SHFT 0
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* EMAC_MAILBOX_5 */
170*4882a593Smuzhiyun #define RFD1_PROC_IDX_BMSK 0xfff0000
171*4882a593Smuzhiyun #define RFD1_PROC_IDX_SHFT 16
172*4882a593Smuzhiyun #define RFD1_PROD_IDX_BMSK 0xfff
173*4882a593Smuzhiyun #define RFD1_PROD_IDX_SHFT 0
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* EMAC_MISC_CTRL */
176*4882a593Smuzhiyun #define RX_UNCPL_INT_EN 0x1
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* EMAC_MAILBOX_7 */
179*4882a593Smuzhiyun #define RFD2_CONS_IDX_BMSK 0xfff0000
180*4882a593Smuzhiyun #define RFD2_CONS_IDX_SHFT 16
181*4882a593Smuzhiyun #define RFD1_CONS_IDX_BMSK 0xfff
182*4882a593Smuzhiyun #define RFD1_CONS_IDX_SHFT 0
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* EMAC_MAILBOX_8 */
185*4882a593Smuzhiyun #define RFD3_CONS_IDX_BMSK 0xfff
186*4882a593Smuzhiyun #define RFD3_CONS_IDX_SHFT 0
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* EMAC_MAILBOX_15 */
189*4882a593Smuzhiyun #define NTPD_PROD_IDX_BMSK 0xffff
190*4882a593Smuzhiyun #define NTPD_PROD_IDX_SHFT 0
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* EMAC_MAILBOX_16 */
193*4882a593Smuzhiyun #define H1TPD_PROD_IDX_BMSK 0xffff
194*4882a593Smuzhiyun #define H1TPD_PROD_IDX_SHFT 0
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define RXQ0_RSS_HSTYP_IPV6_TCP_EN 0x20
197*4882a593Smuzhiyun #define RXQ0_RSS_HSTYP_IPV6_EN 0x10
198*4882a593Smuzhiyun #define RXQ0_RSS_HSTYP_IPV4_TCP_EN 0x8
199*4882a593Smuzhiyun #define RXQ0_RSS_HSTYP_IPV4_EN 0x4
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* EMAC_EMAC_WRAPPER_TX_TS_INX */
202*4882a593Smuzhiyun #define EMAC_WRAPPER_TX_TS_EMPTY BIT(31)
203*4882a593Smuzhiyun #define EMAC_WRAPPER_TX_TS_INX_BMSK 0xffff
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun struct emac_skb_cb {
206*4882a593Smuzhiyun u32 tpd_idx;
207*4882a593Smuzhiyun unsigned long jiffies;
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define EMAC_SKB_CB(skb) ((struct emac_skb_cb *)(skb)->cb)
211*4882a593Smuzhiyun #define EMAC_RSS_IDT_SIZE 256
212*4882a593Smuzhiyun #define JUMBO_1KAH 0x4
213*4882a593Smuzhiyun #define RXD_TH 0x100
214*4882a593Smuzhiyun #define EMAC_TPD_LAST_FRAGMENT 0x80000000
215*4882a593Smuzhiyun #define EMAC_TPD_TSTAMP_SAVE 0x80000000
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* EMAC Errors in emac_rrd.word[3] */
218*4882a593Smuzhiyun #define EMAC_RRD_L4F BIT(14)
219*4882a593Smuzhiyun #define EMAC_RRD_IPF BIT(15)
220*4882a593Smuzhiyun #define EMAC_RRD_CRC BIT(21)
221*4882a593Smuzhiyun #define EMAC_RRD_FAE BIT(22)
222*4882a593Smuzhiyun #define EMAC_RRD_TRN BIT(23)
223*4882a593Smuzhiyun #define EMAC_RRD_RNT BIT(24)
224*4882a593Smuzhiyun #define EMAC_RRD_INC BIT(25)
225*4882a593Smuzhiyun #define EMAC_RRD_FOV BIT(29)
226*4882a593Smuzhiyun #define EMAC_RRD_LEN BIT(30)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Error bits that will result in a received frame being discarded */
229*4882a593Smuzhiyun #define EMAC_RRD_ERROR (EMAC_RRD_IPF | EMAC_RRD_CRC | EMAC_RRD_FAE | \
230*4882a593Smuzhiyun EMAC_RRD_TRN | EMAC_RRD_RNT | EMAC_RRD_INC | \
231*4882a593Smuzhiyun EMAC_RRD_FOV | EMAC_RRD_LEN)
232*4882a593Smuzhiyun #define EMAC_RRD_STATS_DW_IDX 3
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #define EMAC_RRD(RXQ, SIZE, IDX) ((RXQ)->rrd.v_addr + (SIZE * (IDX)))
235*4882a593Smuzhiyun #define EMAC_RFD(RXQ, SIZE, IDX) ((RXQ)->rfd.v_addr + (SIZE * (IDX)))
236*4882a593Smuzhiyun #define EMAC_TPD(TXQ, SIZE, IDX) ((TXQ)->tpd.v_addr + (SIZE * (IDX)))
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun #define GET_RFD_BUFFER(RXQ, IDX) (&((RXQ)->rfd.rfbuff[(IDX)]))
239*4882a593Smuzhiyun #define GET_TPD_BUFFER(RTQ, IDX) (&((RTQ)->tpd.tpbuff[(IDX)]))
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun #define EMAC_TX_POLL_HWTXTSTAMP_THRESHOLD 8
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #define ISR_RX_PKT (\
244*4882a593Smuzhiyun RX_PKT_INT0 |\
245*4882a593Smuzhiyun RX_PKT_INT1 |\
246*4882a593Smuzhiyun RX_PKT_INT2 |\
247*4882a593Smuzhiyun RX_PKT_INT3)
248*4882a593Smuzhiyun
emac_mac_multicast_addr_set(struct emac_adapter * adpt,u8 * addr)249*4882a593Smuzhiyun void emac_mac_multicast_addr_set(struct emac_adapter *adpt, u8 *addr)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun u32 crc32, bit, reg, mta;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Calculate the CRC of the MAC address */
254*4882a593Smuzhiyun crc32 = ether_crc(ETH_ALEN, addr);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* The HASH Table is an array of 2 32-bit registers. It is
257*4882a593Smuzhiyun * treated like an array of 64 bits (BitArray[hash_value]).
258*4882a593Smuzhiyun * Use the upper 6 bits of the above CRC as the hash value.
259*4882a593Smuzhiyun */
260*4882a593Smuzhiyun reg = (crc32 >> 31) & 0x1;
261*4882a593Smuzhiyun bit = (crc32 >> 26) & 0x1F;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun mta = readl(adpt->base + EMAC_HASH_TAB_REG0 + (reg << 2));
264*4882a593Smuzhiyun mta |= BIT(bit);
265*4882a593Smuzhiyun writel(mta, adpt->base + EMAC_HASH_TAB_REG0 + (reg << 2));
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
emac_mac_multicast_addr_clear(struct emac_adapter * adpt)268*4882a593Smuzhiyun void emac_mac_multicast_addr_clear(struct emac_adapter *adpt)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun writel(0, adpt->base + EMAC_HASH_TAB_REG0);
271*4882a593Smuzhiyun writel(0, adpt->base + EMAC_HASH_TAB_REG1);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* definitions for RSS */
275*4882a593Smuzhiyun #define EMAC_RSS_KEY(_i, _type) \
276*4882a593Smuzhiyun (EMAC_RSS_KEY0 + ((_i) * sizeof(_type)))
277*4882a593Smuzhiyun #define EMAC_RSS_TBL(_i, _type) \
278*4882a593Smuzhiyun (EMAC_IDT_TABLE0 + ((_i) * sizeof(_type)))
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Config MAC modes */
emac_mac_mode_config(struct emac_adapter * adpt)281*4882a593Smuzhiyun void emac_mac_mode_config(struct emac_adapter *adpt)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct net_device *netdev = adpt->netdev;
284*4882a593Smuzhiyun u32 mac;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun mac = readl(adpt->base + EMAC_MAC_CTRL);
287*4882a593Smuzhiyun mac &= ~(VLAN_STRIP | PROM_MODE | MULTI_ALL | MAC_LP_EN);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
290*4882a593Smuzhiyun mac |= VLAN_STRIP;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (netdev->flags & IFF_PROMISC)
293*4882a593Smuzhiyun mac |= PROM_MODE;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (netdev->flags & IFF_ALLMULTI)
296*4882a593Smuzhiyun mac |= MULTI_ALL;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun writel(mac, adpt->base + EMAC_MAC_CTRL);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Config descriptor rings */
emac_mac_dma_rings_config(struct emac_adapter * adpt)302*4882a593Smuzhiyun static void emac_mac_dma_rings_config(struct emac_adapter *adpt)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun /* TPD (Transmit Packet Descriptor) */
305*4882a593Smuzhiyun writel(upper_32_bits(adpt->tx_q.tpd.dma_addr),
306*4882a593Smuzhiyun adpt->base + EMAC_DESC_CTRL_1);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun writel(lower_32_bits(adpt->tx_q.tpd.dma_addr),
309*4882a593Smuzhiyun adpt->base + EMAC_DESC_CTRL_8);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun writel(adpt->tx_q.tpd.count & TPD_RING_SIZE_BMSK,
312*4882a593Smuzhiyun adpt->base + EMAC_DESC_CTRL_9);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* RFD (Receive Free Descriptor) & RRD (Receive Return Descriptor) */
315*4882a593Smuzhiyun writel(upper_32_bits(adpt->rx_q.rfd.dma_addr),
316*4882a593Smuzhiyun adpt->base + EMAC_DESC_CTRL_0);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun writel(lower_32_bits(adpt->rx_q.rfd.dma_addr),
319*4882a593Smuzhiyun adpt->base + EMAC_DESC_CTRL_2);
320*4882a593Smuzhiyun writel(lower_32_bits(adpt->rx_q.rrd.dma_addr),
321*4882a593Smuzhiyun adpt->base + EMAC_DESC_CTRL_5);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun writel(adpt->rx_q.rfd.count & RFD_RING_SIZE_BMSK,
324*4882a593Smuzhiyun adpt->base + EMAC_DESC_CTRL_3);
325*4882a593Smuzhiyun writel(adpt->rx_q.rrd.count & RRD_RING_SIZE_BMSK,
326*4882a593Smuzhiyun adpt->base + EMAC_DESC_CTRL_6);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun writel(adpt->rxbuf_size & RX_BUFFER_SIZE_BMSK,
329*4882a593Smuzhiyun adpt->base + EMAC_DESC_CTRL_4);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun writel(0, adpt->base + EMAC_DESC_CTRL_11);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* Load all of the base addresses above and ensure that triggering HW to
334*4882a593Smuzhiyun * read ring pointers is flushed
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun writel(1, adpt->base + EMAC_INTER_SRAM_PART9);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* Config transmit parameters */
emac_mac_tx_config(struct emac_adapter * adpt)340*4882a593Smuzhiyun static void emac_mac_tx_config(struct emac_adapter *adpt)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun u32 val;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun writel((EMAC_MAX_TX_OFFLOAD_THRESH >> 3) &
345*4882a593Smuzhiyun JUMBO_TASK_OFFLOAD_THRESHOLD_BMSK, adpt->base + EMAC_TXQ_CTRL_1);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun val = (adpt->tpd_burst << NUM_TPD_BURST_PREF_SHFT) &
348*4882a593Smuzhiyun NUM_TPD_BURST_PREF_BMSK;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun val |= TXQ_MODE | LS_8023_SP;
351*4882a593Smuzhiyun val |= (0x0100 << NUM_TXF_BURST_PREF_SHFT) &
352*4882a593Smuzhiyun NUM_TXF_BURST_PREF_BMSK;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun writel(val, adpt->base + EMAC_TXQ_CTRL_0);
355*4882a593Smuzhiyun emac_reg_update32(adpt->base + EMAC_TXQ_CTRL_2,
356*4882a593Smuzhiyun (TXF_HWM_BMSK | TXF_LWM_BMSK), 0);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Config receive parameters */
emac_mac_rx_config(struct emac_adapter * adpt)360*4882a593Smuzhiyun static void emac_mac_rx_config(struct emac_adapter *adpt)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun u32 val;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun val = (adpt->rfd_burst << NUM_RFD_BURST_PREF_SHFT) &
365*4882a593Smuzhiyun NUM_RFD_BURST_PREF_BMSK;
366*4882a593Smuzhiyun val |= (SP_IPV6 | CUT_THRU_EN);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun writel(val, adpt->base + EMAC_RXQ_CTRL_0);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun val = readl(adpt->base + EMAC_RXQ_CTRL_1);
371*4882a593Smuzhiyun val &= ~(JUMBO_1KAH_BMSK | RFD_PREF_LOW_THRESHOLD_BMSK |
372*4882a593Smuzhiyun RFD_PREF_UP_THRESHOLD_BMSK);
373*4882a593Smuzhiyun val |= (JUMBO_1KAH << JUMBO_1KAH_SHFT) |
374*4882a593Smuzhiyun (RFD_PREF_LOW_TH << RFD_PREF_LOW_THRESHOLD_SHFT) |
375*4882a593Smuzhiyun (RFD_PREF_UP_TH << RFD_PREF_UP_THRESHOLD_SHFT);
376*4882a593Smuzhiyun writel(val, adpt->base + EMAC_RXQ_CTRL_1);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun val = readl(adpt->base + EMAC_RXQ_CTRL_2);
379*4882a593Smuzhiyun val &= ~(RXF_DOF_THRESHOLD_BMSK | RXF_UOF_THRESHOLD_BMSK);
380*4882a593Smuzhiyun val |= (RXF_DOF_THRESFHOLD << RXF_DOF_THRESHOLD_SHFT) |
381*4882a593Smuzhiyun (RXF_UOF_THRESFHOLD << RXF_UOF_THRESHOLD_SHFT);
382*4882a593Smuzhiyun writel(val, adpt->base + EMAC_RXQ_CTRL_2);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun val = readl(adpt->base + EMAC_RXQ_CTRL_3);
385*4882a593Smuzhiyun val &= ~(RXD_TIMER_BMSK | RXD_THRESHOLD_BMSK);
386*4882a593Smuzhiyun val |= RXD_TH << RXD_THRESHOLD_SHFT;
387*4882a593Smuzhiyun writel(val, adpt->base + EMAC_RXQ_CTRL_3);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Config dma */
emac_mac_dma_config(struct emac_adapter * adpt)391*4882a593Smuzhiyun static void emac_mac_dma_config(struct emac_adapter *adpt)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun u32 dma_ctrl = DMAR_REQ_PRI;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun switch (adpt->dma_order) {
396*4882a593Smuzhiyun case emac_dma_ord_in:
397*4882a593Smuzhiyun dma_ctrl |= IN_ORDER_MODE;
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun case emac_dma_ord_enh:
400*4882a593Smuzhiyun dma_ctrl |= ENH_ORDER_MODE;
401*4882a593Smuzhiyun break;
402*4882a593Smuzhiyun case emac_dma_ord_out:
403*4882a593Smuzhiyun dma_ctrl |= OUT_ORDER_MODE;
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun default:
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun dma_ctrl |= (((u32)adpt->dmar_block) << REGRDBLEN_SHFT) &
410*4882a593Smuzhiyun REGRDBLEN_BMSK;
411*4882a593Smuzhiyun dma_ctrl |= (((u32)adpt->dmaw_block) << REGWRBLEN_SHFT) &
412*4882a593Smuzhiyun REGWRBLEN_BMSK;
413*4882a593Smuzhiyun dma_ctrl |= (((u32)adpt->dmar_dly_cnt) << DMAR_DLY_CNT_SHFT) &
414*4882a593Smuzhiyun DMAR_DLY_CNT_BMSK;
415*4882a593Smuzhiyun dma_ctrl |= (((u32)adpt->dmaw_dly_cnt) << DMAW_DLY_CNT_SHFT) &
416*4882a593Smuzhiyun DMAW_DLY_CNT_BMSK;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* config DMA and ensure that configuration is flushed to HW */
419*4882a593Smuzhiyun writel(dma_ctrl, adpt->base + EMAC_DMA_CTRL);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* set MAC address */
emac_set_mac_address(struct emac_adapter * adpt,u8 * addr)423*4882a593Smuzhiyun static void emac_set_mac_address(struct emac_adapter *adpt, u8 *addr)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun u32 sta;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* for example: 00-A0-C6-11-22-33
428*4882a593Smuzhiyun * 0<-->C6112233, 1<-->00A0.
429*4882a593Smuzhiyun */
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* low 32bit word */
432*4882a593Smuzhiyun sta = (((u32)addr[2]) << 24) | (((u32)addr[3]) << 16) |
433*4882a593Smuzhiyun (((u32)addr[4]) << 8) | (((u32)addr[5]));
434*4882a593Smuzhiyun writel(sta, adpt->base + EMAC_MAC_STA_ADDR0);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* hight 32bit word */
437*4882a593Smuzhiyun sta = (((u32)addr[0]) << 8) | (u32)addr[1];
438*4882a593Smuzhiyun writel(sta, adpt->base + EMAC_MAC_STA_ADDR1);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
emac_mac_config(struct emac_adapter * adpt)441*4882a593Smuzhiyun static void emac_mac_config(struct emac_adapter *adpt)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct net_device *netdev = adpt->netdev;
444*4882a593Smuzhiyun unsigned int max_frame;
445*4882a593Smuzhiyun u32 val;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun emac_set_mac_address(adpt, netdev->dev_addr);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
450*4882a593Smuzhiyun adpt->rxbuf_size = netdev->mtu > EMAC_DEF_RX_BUF_SIZE ?
451*4882a593Smuzhiyun ALIGN(max_frame, 8) : EMAC_DEF_RX_BUF_SIZE;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun emac_mac_dma_rings_config(adpt);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun writel(netdev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
456*4882a593Smuzhiyun adpt->base + EMAC_MAX_FRAM_LEN_CTRL);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun emac_mac_tx_config(adpt);
459*4882a593Smuzhiyun emac_mac_rx_config(adpt);
460*4882a593Smuzhiyun emac_mac_dma_config(adpt);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun val = readl(adpt->base + EMAC_AXI_MAST_CTRL);
463*4882a593Smuzhiyun val &= ~(DATA_BYTE_SWAP | MAX_BOUND);
464*4882a593Smuzhiyun val |= MAX_BTYPE;
465*4882a593Smuzhiyun writel(val, adpt->base + EMAC_AXI_MAST_CTRL);
466*4882a593Smuzhiyun writel(0, adpt->base + EMAC_CLK_GATE_CTRL);
467*4882a593Smuzhiyun writel(RX_UNCPL_INT_EN, adpt->base + EMAC_MISC_CTRL);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
emac_mac_reset(struct emac_adapter * adpt)470*4882a593Smuzhiyun void emac_mac_reset(struct emac_adapter *adpt)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun emac_mac_stop(adpt);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun emac_reg_update32(adpt->base + EMAC_DMA_MAS_CTRL, 0, SOFT_RST);
475*4882a593Smuzhiyun usleep_range(100, 150); /* reset may take up to 100usec */
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* interrupt clear-on-read */
478*4882a593Smuzhiyun emac_reg_update32(adpt->base + EMAC_DMA_MAS_CTRL, 0, INT_RD_CLR_EN);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
emac_mac_start(struct emac_adapter * adpt)481*4882a593Smuzhiyun static void emac_mac_start(struct emac_adapter *adpt)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct phy_device *phydev = adpt->phydev;
484*4882a593Smuzhiyun u32 mac, csr1;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* enable tx queue */
487*4882a593Smuzhiyun emac_reg_update32(adpt->base + EMAC_TXQ_CTRL_0, 0, TXQ_EN);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* enable rx queue */
490*4882a593Smuzhiyun emac_reg_update32(adpt->base + EMAC_RXQ_CTRL_0, 0, RXQ_EN);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* enable mac control */
493*4882a593Smuzhiyun mac = readl(adpt->base + EMAC_MAC_CTRL);
494*4882a593Smuzhiyun csr1 = readl(adpt->csr + EMAC_EMAC_WRAPPER_CSR1);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun mac |= TXEN | RXEN; /* enable RX/TX */
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Configure MAC flow control. If set to automatic, then match
499*4882a593Smuzhiyun * whatever the PHY does. Otherwise, enable or disable it, depending
500*4882a593Smuzhiyun * on what the user configured via ethtool.
501*4882a593Smuzhiyun */
502*4882a593Smuzhiyun mac &= ~(RXFC | TXFC);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (adpt->automatic) {
505*4882a593Smuzhiyun /* If it's set to automatic, then update our local values */
506*4882a593Smuzhiyun adpt->rx_flow_control = phydev->pause;
507*4882a593Smuzhiyun adpt->tx_flow_control = phydev->pause != phydev->asym_pause;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun mac |= adpt->rx_flow_control ? RXFC : 0;
510*4882a593Smuzhiyun mac |= adpt->tx_flow_control ? TXFC : 0;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* setup link speed */
513*4882a593Smuzhiyun mac &= ~SPEED_MASK;
514*4882a593Smuzhiyun if (phydev->speed == SPEED_1000) {
515*4882a593Smuzhiyun mac |= SPEED(2);
516*4882a593Smuzhiyun csr1 |= FREQ_MODE;
517*4882a593Smuzhiyun } else {
518*4882a593Smuzhiyun mac |= SPEED(1);
519*4882a593Smuzhiyun csr1 &= ~FREQ_MODE;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun if (phydev->duplex == DUPLEX_FULL)
523*4882a593Smuzhiyun mac |= FULLD;
524*4882a593Smuzhiyun else
525*4882a593Smuzhiyun mac &= ~FULLD;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* other parameters */
528*4882a593Smuzhiyun mac |= (CRCE | PCRCE);
529*4882a593Smuzhiyun mac |= ((adpt->preamble << PRLEN_SHFT) & PRLEN_BMSK);
530*4882a593Smuzhiyun mac |= BROAD_EN;
531*4882a593Smuzhiyun mac |= FLCHK;
532*4882a593Smuzhiyun mac &= ~RX_CHKSUM_EN;
533*4882a593Smuzhiyun mac &= ~(HUGEN | VLAN_STRIP | TPAUSE | SIMR | HUGE | MULTI_ALL |
534*4882a593Smuzhiyun DEBUG_MODE | SINGLE_PAUSE_MODE);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* Enable single-pause-frame mode if requested.
537*4882a593Smuzhiyun *
538*4882a593Smuzhiyun * If enabled, the EMAC will send a single pause frame when the RX
539*4882a593Smuzhiyun * queue is full. This normally leads to packet loss because
540*4882a593Smuzhiyun * the pause frame disables the remote MAC only for 33ms (the quanta),
541*4882a593Smuzhiyun * and then the remote MAC continues sending packets even though
542*4882a593Smuzhiyun * the RX queue is still full.
543*4882a593Smuzhiyun *
544*4882a593Smuzhiyun * If disabled, the EMAC sends a pause frame every 31ms until the RX
545*4882a593Smuzhiyun * queue is no longer full. Normally, this is the preferred
546*4882a593Smuzhiyun * method of operation. However, when the system is hung (e.g.
547*4882a593Smuzhiyun * cores are halted), the EMAC interrupt handler is never called
548*4882a593Smuzhiyun * and so the RX queue fills up quickly and stays full. The resuling
549*4882a593Smuzhiyun * non-stop "flood" of pause frames sometimes has the effect of
550*4882a593Smuzhiyun * disabling nearby switches. In some cases, other nearby switches
551*4882a593Smuzhiyun * are also affected, shutting down the entire network.
552*4882a593Smuzhiyun *
553*4882a593Smuzhiyun * The user can enable or disable single-pause-frame mode
554*4882a593Smuzhiyun * via ethtool.
555*4882a593Smuzhiyun */
556*4882a593Smuzhiyun mac |= adpt->single_pause_mode ? SINGLE_PAUSE_MODE : 0;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun writel_relaxed(csr1, adpt->csr + EMAC_EMAC_WRAPPER_CSR1);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun writel_relaxed(mac, adpt->base + EMAC_MAC_CTRL);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* enable interrupt read clear, low power sleep mode and
563*4882a593Smuzhiyun * the irq moderators
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun writel_relaxed(adpt->irq_mod, adpt->base + EMAC_IRQ_MOD_TIM_INIT);
567*4882a593Smuzhiyun writel_relaxed(INT_RD_CLR_EN | LPW_MODE | IRQ_MODERATOR_EN |
568*4882a593Smuzhiyun IRQ_MODERATOR2_EN, adpt->base + EMAC_DMA_MAS_CTRL);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun emac_mac_mode_config(adpt);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun emac_reg_update32(adpt->base + EMAC_ATHR_HEADER_CTRL,
573*4882a593Smuzhiyun (HEADER_ENABLE | HEADER_CNT_EN), 0);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
emac_mac_stop(struct emac_adapter * adpt)576*4882a593Smuzhiyun void emac_mac_stop(struct emac_adapter *adpt)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun emac_reg_update32(adpt->base + EMAC_RXQ_CTRL_0, RXQ_EN, 0);
579*4882a593Smuzhiyun emac_reg_update32(adpt->base + EMAC_TXQ_CTRL_0, TXQ_EN, 0);
580*4882a593Smuzhiyun emac_reg_update32(adpt->base + EMAC_MAC_CTRL, TXEN | RXEN, 0);
581*4882a593Smuzhiyun usleep_range(1000, 1050); /* stopping mac may take upto 1msec */
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* Free all descriptors of given transmit queue */
emac_tx_q_descs_free(struct emac_adapter * adpt)585*4882a593Smuzhiyun static void emac_tx_q_descs_free(struct emac_adapter *adpt)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct emac_tx_queue *tx_q = &adpt->tx_q;
588*4882a593Smuzhiyun unsigned int i;
589*4882a593Smuzhiyun size_t size;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* ring already cleared, nothing to do */
592*4882a593Smuzhiyun if (!tx_q->tpd.tpbuff)
593*4882a593Smuzhiyun return;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun for (i = 0; i < tx_q->tpd.count; i++) {
596*4882a593Smuzhiyun struct emac_buffer *tpbuf = GET_TPD_BUFFER(tx_q, i);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (tpbuf->dma_addr) {
599*4882a593Smuzhiyun dma_unmap_single(adpt->netdev->dev.parent,
600*4882a593Smuzhiyun tpbuf->dma_addr, tpbuf->length,
601*4882a593Smuzhiyun DMA_TO_DEVICE);
602*4882a593Smuzhiyun tpbuf->dma_addr = 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun if (tpbuf->skb) {
605*4882a593Smuzhiyun dev_kfree_skb_any(tpbuf->skb);
606*4882a593Smuzhiyun tpbuf->skb = NULL;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun size = sizeof(struct emac_buffer) * tx_q->tpd.count;
611*4882a593Smuzhiyun memset(tx_q->tpd.tpbuff, 0, size);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* clear the descriptor ring */
614*4882a593Smuzhiyun memset(tx_q->tpd.v_addr, 0, tx_q->tpd.size);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun tx_q->tpd.consume_idx = 0;
617*4882a593Smuzhiyun tx_q->tpd.produce_idx = 0;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* Free all descriptors of given receive queue */
emac_rx_q_free_descs(struct emac_adapter * adpt)621*4882a593Smuzhiyun static void emac_rx_q_free_descs(struct emac_adapter *adpt)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun struct device *dev = adpt->netdev->dev.parent;
624*4882a593Smuzhiyun struct emac_rx_queue *rx_q = &adpt->rx_q;
625*4882a593Smuzhiyun unsigned int i;
626*4882a593Smuzhiyun size_t size;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* ring already cleared, nothing to do */
629*4882a593Smuzhiyun if (!rx_q->rfd.rfbuff)
630*4882a593Smuzhiyun return;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun for (i = 0; i < rx_q->rfd.count; i++) {
633*4882a593Smuzhiyun struct emac_buffer *rfbuf = GET_RFD_BUFFER(rx_q, i);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (rfbuf->dma_addr) {
636*4882a593Smuzhiyun dma_unmap_single(dev, rfbuf->dma_addr, rfbuf->length,
637*4882a593Smuzhiyun DMA_FROM_DEVICE);
638*4882a593Smuzhiyun rfbuf->dma_addr = 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun if (rfbuf->skb) {
641*4882a593Smuzhiyun dev_kfree_skb(rfbuf->skb);
642*4882a593Smuzhiyun rfbuf->skb = NULL;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun size = sizeof(struct emac_buffer) * rx_q->rfd.count;
647*4882a593Smuzhiyun memset(rx_q->rfd.rfbuff, 0, size);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* clear the descriptor rings */
650*4882a593Smuzhiyun memset(rx_q->rrd.v_addr, 0, rx_q->rrd.size);
651*4882a593Smuzhiyun rx_q->rrd.produce_idx = 0;
652*4882a593Smuzhiyun rx_q->rrd.consume_idx = 0;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun memset(rx_q->rfd.v_addr, 0, rx_q->rfd.size);
655*4882a593Smuzhiyun rx_q->rfd.produce_idx = 0;
656*4882a593Smuzhiyun rx_q->rfd.consume_idx = 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Free all buffers associated with given transmit queue */
emac_tx_q_bufs_free(struct emac_adapter * adpt)660*4882a593Smuzhiyun static void emac_tx_q_bufs_free(struct emac_adapter *adpt)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun struct emac_tx_queue *tx_q = &adpt->tx_q;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun emac_tx_q_descs_free(adpt);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun kfree(tx_q->tpd.tpbuff);
667*4882a593Smuzhiyun tx_q->tpd.tpbuff = NULL;
668*4882a593Smuzhiyun tx_q->tpd.v_addr = NULL;
669*4882a593Smuzhiyun tx_q->tpd.dma_addr = 0;
670*4882a593Smuzhiyun tx_q->tpd.size = 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* Allocate TX descriptor ring for the given transmit queue */
emac_tx_q_desc_alloc(struct emac_adapter * adpt,struct emac_tx_queue * tx_q)674*4882a593Smuzhiyun static int emac_tx_q_desc_alloc(struct emac_adapter *adpt,
675*4882a593Smuzhiyun struct emac_tx_queue *tx_q)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct emac_ring_header *ring_header = &adpt->ring_header;
678*4882a593Smuzhiyun int node = dev_to_node(adpt->netdev->dev.parent);
679*4882a593Smuzhiyun size_t size;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun size = sizeof(struct emac_buffer) * tx_q->tpd.count;
682*4882a593Smuzhiyun tx_q->tpd.tpbuff = kzalloc_node(size, GFP_KERNEL, node);
683*4882a593Smuzhiyun if (!tx_q->tpd.tpbuff)
684*4882a593Smuzhiyun return -ENOMEM;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun tx_q->tpd.size = tx_q->tpd.count * (adpt->tpd_size * 4);
687*4882a593Smuzhiyun tx_q->tpd.dma_addr = ring_header->dma_addr + ring_header->used;
688*4882a593Smuzhiyun tx_q->tpd.v_addr = ring_header->v_addr + ring_header->used;
689*4882a593Smuzhiyun ring_header->used += ALIGN(tx_q->tpd.size, 8);
690*4882a593Smuzhiyun tx_q->tpd.produce_idx = 0;
691*4882a593Smuzhiyun tx_q->tpd.consume_idx = 0;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun return 0;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* Free all buffers associated with given transmit queue */
emac_rx_q_bufs_free(struct emac_adapter * adpt)697*4882a593Smuzhiyun static void emac_rx_q_bufs_free(struct emac_adapter *adpt)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct emac_rx_queue *rx_q = &adpt->rx_q;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun emac_rx_q_free_descs(adpt);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun kfree(rx_q->rfd.rfbuff);
704*4882a593Smuzhiyun rx_q->rfd.rfbuff = NULL;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun rx_q->rfd.v_addr = NULL;
707*4882a593Smuzhiyun rx_q->rfd.dma_addr = 0;
708*4882a593Smuzhiyun rx_q->rfd.size = 0;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun rx_q->rrd.v_addr = NULL;
711*4882a593Smuzhiyun rx_q->rrd.dma_addr = 0;
712*4882a593Smuzhiyun rx_q->rrd.size = 0;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* Allocate RX descriptor rings for the given receive queue */
emac_rx_descs_alloc(struct emac_adapter * adpt)716*4882a593Smuzhiyun static int emac_rx_descs_alloc(struct emac_adapter *adpt)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun struct emac_ring_header *ring_header = &adpt->ring_header;
719*4882a593Smuzhiyun int node = dev_to_node(adpt->netdev->dev.parent);
720*4882a593Smuzhiyun struct emac_rx_queue *rx_q = &adpt->rx_q;
721*4882a593Smuzhiyun size_t size;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun size = sizeof(struct emac_buffer) * rx_q->rfd.count;
724*4882a593Smuzhiyun rx_q->rfd.rfbuff = kzalloc_node(size, GFP_KERNEL, node);
725*4882a593Smuzhiyun if (!rx_q->rfd.rfbuff)
726*4882a593Smuzhiyun return -ENOMEM;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun rx_q->rrd.size = rx_q->rrd.count * (adpt->rrd_size * 4);
729*4882a593Smuzhiyun rx_q->rfd.size = rx_q->rfd.count * (adpt->rfd_size * 4);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun rx_q->rrd.dma_addr = ring_header->dma_addr + ring_header->used;
732*4882a593Smuzhiyun rx_q->rrd.v_addr = ring_header->v_addr + ring_header->used;
733*4882a593Smuzhiyun ring_header->used += ALIGN(rx_q->rrd.size, 8);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun rx_q->rfd.dma_addr = ring_header->dma_addr + ring_header->used;
736*4882a593Smuzhiyun rx_q->rfd.v_addr = ring_header->v_addr + ring_header->used;
737*4882a593Smuzhiyun ring_header->used += ALIGN(rx_q->rfd.size, 8);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun rx_q->rrd.produce_idx = 0;
740*4882a593Smuzhiyun rx_q->rrd.consume_idx = 0;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun rx_q->rfd.produce_idx = 0;
743*4882a593Smuzhiyun rx_q->rfd.consume_idx = 0;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* Allocate all TX and RX descriptor rings */
emac_mac_rx_tx_rings_alloc_all(struct emac_adapter * adpt)749*4882a593Smuzhiyun int emac_mac_rx_tx_rings_alloc_all(struct emac_adapter *adpt)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct emac_ring_header *ring_header = &adpt->ring_header;
752*4882a593Smuzhiyun struct device *dev = adpt->netdev->dev.parent;
753*4882a593Smuzhiyun unsigned int num_tx_descs = adpt->tx_desc_cnt;
754*4882a593Smuzhiyun unsigned int num_rx_descs = adpt->rx_desc_cnt;
755*4882a593Smuzhiyun int ret;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun adpt->tx_q.tpd.count = adpt->tx_desc_cnt;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun adpt->rx_q.rrd.count = adpt->rx_desc_cnt;
760*4882a593Smuzhiyun adpt->rx_q.rfd.count = adpt->rx_desc_cnt;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /* Ring DMA buffer. Each ring may need up to 8 bytes for alignment,
763*4882a593Smuzhiyun * hence the additional padding bytes are allocated.
764*4882a593Smuzhiyun */
765*4882a593Smuzhiyun ring_header->size = num_tx_descs * (adpt->tpd_size * 4) +
766*4882a593Smuzhiyun num_rx_descs * (adpt->rfd_size * 4) +
767*4882a593Smuzhiyun num_rx_descs * (adpt->rrd_size * 4) +
768*4882a593Smuzhiyun 8 + 2 * 8; /* 8 byte per one Tx and two Rx rings */
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun ring_header->used = 0;
771*4882a593Smuzhiyun ring_header->v_addr = dma_alloc_coherent(dev, ring_header->size,
772*4882a593Smuzhiyun &ring_header->dma_addr,
773*4882a593Smuzhiyun GFP_KERNEL);
774*4882a593Smuzhiyun if (!ring_header->v_addr)
775*4882a593Smuzhiyun return -ENOMEM;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun ring_header->used = ALIGN(ring_header->dma_addr, 8) -
778*4882a593Smuzhiyun ring_header->dma_addr;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun ret = emac_tx_q_desc_alloc(adpt, &adpt->tx_q);
781*4882a593Smuzhiyun if (ret) {
782*4882a593Smuzhiyun netdev_err(adpt->netdev, "error: Tx Queue alloc failed\n");
783*4882a593Smuzhiyun goto err_alloc_tx;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun ret = emac_rx_descs_alloc(adpt);
787*4882a593Smuzhiyun if (ret) {
788*4882a593Smuzhiyun netdev_err(adpt->netdev, "error: Rx Queue alloc failed\n");
789*4882a593Smuzhiyun goto err_alloc_rx;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun return 0;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun err_alloc_rx:
795*4882a593Smuzhiyun emac_tx_q_bufs_free(adpt);
796*4882a593Smuzhiyun err_alloc_tx:
797*4882a593Smuzhiyun dma_free_coherent(dev, ring_header->size,
798*4882a593Smuzhiyun ring_header->v_addr, ring_header->dma_addr);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun ring_header->v_addr = NULL;
801*4882a593Smuzhiyun ring_header->dma_addr = 0;
802*4882a593Smuzhiyun ring_header->size = 0;
803*4882a593Smuzhiyun ring_header->used = 0;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun return ret;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* Free all TX and RX descriptor rings */
emac_mac_rx_tx_rings_free_all(struct emac_adapter * adpt)809*4882a593Smuzhiyun void emac_mac_rx_tx_rings_free_all(struct emac_adapter *adpt)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun struct emac_ring_header *ring_header = &adpt->ring_header;
812*4882a593Smuzhiyun struct device *dev = adpt->netdev->dev.parent;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun emac_tx_q_bufs_free(adpt);
815*4882a593Smuzhiyun emac_rx_q_bufs_free(adpt);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun dma_free_coherent(dev, ring_header->size,
818*4882a593Smuzhiyun ring_header->v_addr, ring_header->dma_addr);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun ring_header->v_addr = NULL;
821*4882a593Smuzhiyun ring_header->dma_addr = 0;
822*4882a593Smuzhiyun ring_header->size = 0;
823*4882a593Smuzhiyun ring_header->used = 0;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Initialize descriptor rings */
emac_mac_rx_tx_ring_reset_all(struct emac_adapter * adpt)827*4882a593Smuzhiyun static void emac_mac_rx_tx_ring_reset_all(struct emac_adapter *adpt)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun unsigned int i;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun adpt->tx_q.tpd.produce_idx = 0;
832*4882a593Smuzhiyun adpt->tx_q.tpd.consume_idx = 0;
833*4882a593Smuzhiyun for (i = 0; i < adpt->tx_q.tpd.count; i++)
834*4882a593Smuzhiyun adpt->tx_q.tpd.tpbuff[i].dma_addr = 0;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun adpt->rx_q.rrd.produce_idx = 0;
837*4882a593Smuzhiyun adpt->rx_q.rrd.consume_idx = 0;
838*4882a593Smuzhiyun adpt->rx_q.rfd.produce_idx = 0;
839*4882a593Smuzhiyun adpt->rx_q.rfd.consume_idx = 0;
840*4882a593Smuzhiyun for (i = 0; i < adpt->rx_q.rfd.count; i++)
841*4882a593Smuzhiyun adpt->rx_q.rfd.rfbuff[i].dma_addr = 0;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* Produce new receive free descriptor */
emac_mac_rx_rfd_create(struct emac_adapter * adpt,struct emac_rx_queue * rx_q,dma_addr_t addr)845*4882a593Smuzhiyun static void emac_mac_rx_rfd_create(struct emac_adapter *adpt,
846*4882a593Smuzhiyun struct emac_rx_queue *rx_q,
847*4882a593Smuzhiyun dma_addr_t addr)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun u32 *hw_rfd = EMAC_RFD(rx_q, adpt->rfd_size, rx_q->rfd.produce_idx);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun *(hw_rfd++) = lower_32_bits(addr);
852*4882a593Smuzhiyun *hw_rfd = upper_32_bits(addr);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (++rx_q->rfd.produce_idx == rx_q->rfd.count)
855*4882a593Smuzhiyun rx_q->rfd.produce_idx = 0;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun /* Fill up receive queue's RFD with preallocated receive buffers */
emac_mac_rx_descs_refill(struct emac_adapter * adpt,struct emac_rx_queue * rx_q)859*4882a593Smuzhiyun static void emac_mac_rx_descs_refill(struct emac_adapter *adpt,
860*4882a593Smuzhiyun struct emac_rx_queue *rx_q)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun struct emac_buffer *curr_rxbuf;
863*4882a593Smuzhiyun struct emac_buffer *next_rxbuf;
864*4882a593Smuzhiyun unsigned int count = 0;
865*4882a593Smuzhiyun u32 next_produce_idx;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun next_produce_idx = rx_q->rfd.produce_idx + 1;
868*4882a593Smuzhiyun if (next_produce_idx == rx_q->rfd.count)
869*4882a593Smuzhiyun next_produce_idx = 0;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun curr_rxbuf = GET_RFD_BUFFER(rx_q, rx_q->rfd.produce_idx);
872*4882a593Smuzhiyun next_rxbuf = GET_RFD_BUFFER(rx_q, next_produce_idx);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* this always has a blank rx_buffer*/
875*4882a593Smuzhiyun while (!next_rxbuf->dma_addr) {
876*4882a593Smuzhiyun struct sk_buff *skb;
877*4882a593Smuzhiyun int ret;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun skb = netdev_alloc_skb_ip_align(adpt->netdev, adpt->rxbuf_size);
880*4882a593Smuzhiyun if (!skb)
881*4882a593Smuzhiyun break;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun curr_rxbuf->dma_addr =
884*4882a593Smuzhiyun dma_map_single(adpt->netdev->dev.parent, skb->data,
885*4882a593Smuzhiyun adpt->rxbuf_size, DMA_FROM_DEVICE);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun ret = dma_mapping_error(adpt->netdev->dev.parent,
888*4882a593Smuzhiyun curr_rxbuf->dma_addr);
889*4882a593Smuzhiyun if (ret) {
890*4882a593Smuzhiyun dev_kfree_skb(skb);
891*4882a593Smuzhiyun break;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun curr_rxbuf->skb = skb;
894*4882a593Smuzhiyun curr_rxbuf->length = adpt->rxbuf_size;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun emac_mac_rx_rfd_create(adpt, rx_q, curr_rxbuf->dma_addr);
897*4882a593Smuzhiyun next_produce_idx = rx_q->rfd.produce_idx + 1;
898*4882a593Smuzhiyun if (next_produce_idx == rx_q->rfd.count)
899*4882a593Smuzhiyun next_produce_idx = 0;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun curr_rxbuf = GET_RFD_BUFFER(rx_q, rx_q->rfd.produce_idx);
902*4882a593Smuzhiyun next_rxbuf = GET_RFD_BUFFER(rx_q, next_produce_idx);
903*4882a593Smuzhiyun count++;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun if (count) {
907*4882a593Smuzhiyun u32 prod_idx = (rx_q->rfd.produce_idx << rx_q->produce_shift) &
908*4882a593Smuzhiyun rx_q->produce_mask;
909*4882a593Smuzhiyun emac_reg_update32(adpt->base + rx_q->produce_reg,
910*4882a593Smuzhiyun rx_q->produce_mask, prod_idx);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
emac_adjust_link(struct net_device * netdev)914*4882a593Smuzhiyun static void emac_adjust_link(struct net_device *netdev)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun struct emac_adapter *adpt = netdev_priv(netdev);
917*4882a593Smuzhiyun struct phy_device *phydev = netdev->phydev;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if (phydev->link) {
920*4882a593Smuzhiyun emac_mac_start(adpt);
921*4882a593Smuzhiyun emac_sgmii_link_change(adpt, true);
922*4882a593Smuzhiyun } else {
923*4882a593Smuzhiyun emac_sgmii_link_change(adpt, false);
924*4882a593Smuzhiyun emac_mac_stop(adpt);
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun phy_print_status(phydev);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun /* Bringup the interface/HW */
emac_mac_up(struct emac_adapter * adpt)931*4882a593Smuzhiyun int emac_mac_up(struct emac_adapter *adpt)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun struct net_device *netdev = adpt->netdev;
934*4882a593Smuzhiyun int ret;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun emac_mac_rx_tx_ring_reset_all(adpt);
937*4882a593Smuzhiyun emac_mac_config(adpt);
938*4882a593Smuzhiyun emac_mac_rx_descs_refill(adpt, &adpt->rx_q);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun adpt->phydev->irq = PHY_POLL;
941*4882a593Smuzhiyun ret = phy_connect_direct(netdev, adpt->phydev, emac_adjust_link,
942*4882a593Smuzhiyun PHY_INTERFACE_MODE_SGMII);
943*4882a593Smuzhiyun if (ret) {
944*4882a593Smuzhiyun netdev_err(adpt->netdev, "could not connect phy\n");
945*4882a593Smuzhiyun return ret;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun phy_attached_print(adpt->phydev, NULL);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /* enable mac irq */
951*4882a593Smuzhiyun writel((u32)~DIS_INT, adpt->base + EMAC_INT_STATUS);
952*4882a593Smuzhiyun writel(adpt->irq.mask, adpt->base + EMAC_INT_MASK);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun phy_start(adpt->phydev);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun napi_enable(&adpt->rx_q.napi);
957*4882a593Smuzhiyun netif_start_queue(netdev);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun return 0;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* Bring down the interface/HW */
emac_mac_down(struct emac_adapter * adpt)963*4882a593Smuzhiyun void emac_mac_down(struct emac_adapter *adpt)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun struct net_device *netdev = adpt->netdev;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun netif_stop_queue(netdev);
968*4882a593Smuzhiyun napi_disable(&adpt->rx_q.napi);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun phy_stop(adpt->phydev);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* Interrupts must be disabled before the PHY is disconnected, to
973*4882a593Smuzhiyun * avoid a race condition where adjust_link is null when we get
974*4882a593Smuzhiyun * an interrupt.
975*4882a593Smuzhiyun */
976*4882a593Smuzhiyun writel(DIS_INT, adpt->base + EMAC_INT_STATUS);
977*4882a593Smuzhiyun writel(0, adpt->base + EMAC_INT_MASK);
978*4882a593Smuzhiyun synchronize_irq(adpt->irq.irq);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun phy_disconnect(adpt->phydev);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun emac_mac_reset(adpt);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun emac_tx_q_descs_free(adpt);
985*4882a593Smuzhiyun netdev_reset_queue(adpt->netdev);
986*4882a593Smuzhiyun emac_rx_q_free_descs(adpt);
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /* Consume next received packet descriptor */
emac_rx_process_rrd(struct emac_adapter * adpt,struct emac_rx_queue * rx_q,struct emac_rrd * rrd)990*4882a593Smuzhiyun static bool emac_rx_process_rrd(struct emac_adapter *adpt,
991*4882a593Smuzhiyun struct emac_rx_queue *rx_q,
992*4882a593Smuzhiyun struct emac_rrd *rrd)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun u32 *hw_rrd = EMAC_RRD(rx_q, adpt->rrd_size, rx_q->rrd.consume_idx);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun rrd->word[3] = *(hw_rrd + 3);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun if (!RRD_UPDT(rrd))
999*4882a593Smuzhiyun return false;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun rrd->word[4] = 0;
1002*4882a593Smuzhiyun rrd->word[5] = 0;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun rrd->word[0] = *(hw_rrd++);
1005*4882a593Smuzhiyun rrd->word[1] = *(hw_rrd++);
1006*4882a593Smuzhiyun rrd->word[2] = *(hw_rrd++);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun if (unlikely(RRD_NOR(rrd) != 1)) {
1009*4882a593Smuzhiyun netdev_err(adpt->netdev,
1010*4882a593Smuzhiyun "error: multi-RFD not support yet! nor:%lu\n",
1011*4882a593Smuzhiyun RRD_NOR(rrd));
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* mark rrd as processed */
1015*4882a593Smuzhiyun RRD_UPDT_SET(rrd, 0);
1016*4882a593Smuzhiyun *hw_rrd = rrd->word[3];
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun if (++rx_q->rrd.consume_idx == rx_q->rrd.count)
1019*4882a593Smuzhiyun rx_q->rrd.consume_idx = 0;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun return true;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* Produce new transmit descriptor */
emac_tx_tpd_create(struct emac_adapter * adpt,struct emac_tx_queue * tx_q,struct emac_tpd * tpd)1025*4882a593Smuzhiyun static void emac_tx_tpd_create(struct emac_adapter *adpt,
1026*4882a593Smuzhiyun struct emac_tx_queue *tx_q, struct emac_tpd *tpd)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun u32 *hw_tpd;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun tx_q->tpd.last_produce_idx = tx_q->tpd.produce_idx;
1031*4882a593Smuzhiyun hw_tpd = EMAC_TPD(tx_q, adpt->tpd_size, tx_q->tpd.produce_idx);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun if (++tx_q->tpd.produce_idx == tx_q->tpd.count)
1034*4882a593Smuzhiyun tx_q->tpd.produce_idx = 0;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun *(hw_tpd++) = tpd->word[0];
1037*4882a593Smuzhiyun *(hw_tpd++) = tpd->word[1];
1038*4882a593Smuzhiyun *(hw_tpd++) = tpd->word[2];
1039*4882a593Smuzhiyun *hw_tpd = tpd->word[3];
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* Mark the last transmit descriptor as such (for the transmit packet) */
emac_tx_tpd_mark_last(struct emac_adapter * adpt,struct emac_tx_queue * tx_q)1043*4882a593Smuzhiyun static void emac_tx_tpd_mark_last(struct emac_adapter *adpt,
1044*4882a593Smuzhiyun struct emac_tx_queue *tx_q)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun u32 *hw_tpd =
1047*4882a593Smuzhiyun EMAC_TPD(tx_q, adpt->tpd_size, tx_q->tpd.last_produce_idx);
1048*4882a593Smuzhiyun u32 tmp_tpd;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun tmp_tpd = *(hw_tpd + 1);
1051*4882a593Smuzhiyun tmp_tpd |= EMAC_TPD_LAST_FRAGMENT;
1052*4882a593Smuzhiyun *(hw_tpd + 1) = tmp_tpd;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
emac_rx_rfd_clean(struct emac_rx_queue * rx_q,struct emac_rrd * rrd)1055*4882a593Smuzhiyun static void emac_rx_rfd_clean(struct emac_rx_queue *rx_q, struct emac_rrd *rrd)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun struct emac_buffer *rfbuf = rx_q->rfd.rfbuff;
1058*4882a593Smuzhiyun u32 consume_idx = RRD_SI(rrd);
1059*4882a593Smuzhiyun unsigned int i;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun for (i = 0; i < RRD_NOR(rrd); i++) {
1062*4882a593Smuzhiyun rfbuf[consume_idx].skb = NULL;
1063*4882a593Smuzhiyun if (++consume_idx == rx_q->rfd.count)
1064*4882a593Smuzhiyun consume_idx = 0;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun rx_q->rfd.consume_idx = consume_idx;
1068*4882a593Smuzhiyun rx_q->rfd.process_idx = consume_idx;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* Push the received skb to upper layers */
emac_receive_skb(struct emac_rx_queue * rx_q,struct sk_buff * skb,u16 vlan_tag,bool vlan_flag)1072*4882a593Smuzhiyun static void emac_receive_skb(struct emac_rx_queue *rx_q,
1073*4882a593Smuzhiyun struct sk_buff *skb,
1074*4882a593Smuzhiyun u16 vlan_tag, bool vlan_flag)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun if (vlan_flag) {
1077*4882a593Smuzhiyun u16 vlan;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun EMAC_TAG_TO_VLAN(vlan_tag, vlan);
1080*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan);
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun napi_gro_receive(&rx_q->napi, skb);
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun /* Process receive event */
emac_mac_rx_process(struct emac_adapter * adpt,struct emac_rx_queue * rx_q,int * num_pkts,int max_pkts)1087*4882a593Smuzhiyun void emac_mac_rx_process(struct emac_adapter *adpt, struct emac_rx_queue *rx_q,
1088*4882a593Smuzhiyun int *num_pkts, int max_pkts)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun u32 proc_idx, hw_consume_idx, num_consume_pkts;
1091*4882a593Smuzhiyun struct net_device *netdev = adpt->netdev;
1092*4882a593Smuzhiyun struct emac_buffer *rfbuf;
1093*4882a593Smuzhiyun unsigned int count = 0;
1094*4882a593Smuzhiyun struct emac_rrd rrd;
1095*4882a593Smuzhiyun struct sk_buff *skb;
1096*4882a593Smuzhiyun u32 reg;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun reg = readl_relaxed(adpt->base + rx_q->consume_reg);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun hw_consume_idx = (reg & rx_q->consume_mask) >> rx_q->consume_shift;
1101*4882a593Smuzhiyun num_consume_pkts = (hw_consume_idx >= rx_q->rrd.consume_idx) ?
1102*4882a593Smuzhiyun (hw_consume_idx - rx_q->rrd.consume_idx) :
1103*4882a593Smuzhiyun (hw_consume_idx + rx_q->rrd.count - rx_q->rrd.consume_idx);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun do {
1106*4882a593Smuzhiyun if (!num_consume_pkts)
1107*4882a593Smuzhiyun break;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun if (!emac_rx_process_rrd(adpt, rx_q, &rrd))
1110*4882a593Smuzhiyun break;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun if (likely(RRD_NOR(&rrd) == 1)) {
1113*4882a593Smuzhiyun /* good receive */
1114*4882a593Smuzhiyun rfbuf = GET_RFD_BUFFER(rx_q, RRD_SI(&rrd));
1115*4882a593Smuzhiyun dma_unmap_single(adpt->netdev->dev.parent,
1116*4882a593Smuzhiyun rfbuf->dma_addr, rfbuf->length,
1117*4882a593Smuzhiyun DMA_FROM_DEVICE);
1118*4882a593Smuzhiyun rfbuf->dma_addr = 0;
1119*4882a593Smuzhiyun skb = rfbuf->skb;
1120*4882a593Smuzhiyun } else {
1121*4882a593Smuzhiyun netdev_err(adpt->netdev,
1122*4882a593Smuzhiyun "error: multi-RFD not support yet!\n");
1123*4882a593Smuzhiyun break;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun emac_rx_rfd_clean(rx_q, &rrd);
1126*4882a593Smuzhiyun num_consume_pkts--;
1127*4882a593Smuzhiyun count++;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* Due to a HW issue in L4 check sum detection (UDP/TCP frags
1130*4882a593Smuzhiyun * with DF set are marked as error), drop packets based on the
1131*4882a593Smuzhiyun * error mask rather than the summary bit (ignoring L4F errors)
1132*4882a593Smuzhiyun */
1133*4882a593Smuzhiyun if (rrd.word[EMAC_RRD_STATS_DW_IDX] & EMAC_RRD_ERROR) {
1134*4882a593Smuzhiyun netif_dbg(adpt, rx_status, adpt->netdev,
1135*4882a593Smuzhiyun "Drop error packet[RRD: 0x%x:0x%x:0x%x:0x%x]\n",
1136*4882a593Smuzhiyun rrd.word[0], rrd.word[1],
1137*4882a593Smuzhiyun rrd.word[2], rrd.word[3]);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun dev_kfree_skb(skb);
1140*4882a593Smuzhiyun continue;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun skb_put(skb, RRD_PKT_SIZE(&rrd) - ETH_FCS_LEN);
1144*4882a593Smuzhiyun skb->dev = netdev;
1145*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, skb->dev);
1146*4882a593Smuzhiyun if (netdev->features & NETIF_F_RXCSUM)
1147*4882a593Smuzhiyun skb->ip_summed = RRD_L4F(&rrd) ?
1148*4882a593Smuzhiyun CHECKSUM_NONE : CHECKSUM_UNNECESSARY;
1149*4882a593Smuzhiyun else
1150*4882a593Smuzhiyun skb_checksum_none_assert(skb);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun emac_receive_skb(rx_q, skb, (u16)RRD_CVALN_TAG(&rrd),
1153*4882a593Smuzhiyun (bool)RRD_CVTAG(&rrd));
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun (*num_pkts)++;
1156*4882a593Smuzhiyun } while (*num_pkts < max_pkts);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun if (count) {
1159*4882a593Smuzhiyun proc_idx = (rx_q->rfd.process_idx << rx_q->process_shft) &
1160*4882a593Smuzhiyun rx_q->process_mask;
1161*4882a593Smuzhiyun emac_reg_update32(adpt->base + rx_q->process_reg,
1162*4882a593Smuzhiyun rx_q->process_mask, proc_idx);
1163*4882a593Smuzhiyun emac_mac_rx_descs_refill(adpt, rx_q);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun /* get the number of free transmit descriptors */
emac_tpd_num_free_descs(struct emac_tx_queue * tx_q)1168*4882a593Smuzhiyun static unsigned int emac_tpd_num_free_descs(struct emac_tx_queue *tx_q)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun u32 produce_idx = tx_q->tpd.produce_idx;
1171*4882a593Smuzhiyun u32 consume_idx = tx_q->tpd.consume_idx;
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun return (consume_idx > produce_idx) ?
1174*4882a593Smuzhiyun (consume_idx - produce_idx - 1) :
1175*4882a593Smuzhiyun (tx_q->tpd.count + consume_idx - produce_idx - 1);
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /* Process transmit event */
emac_mac_tx_process(struct emac_adapter * adpt,struct emac_tx_queue * tx_q)1179*4882a593Smuzhiyun void emac_mac_tx_process(struct emac_adapter *adpt, struct emac_tx_queue *tx_q)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun u32 reg = readl_relaxed(adpt->base + tx_q->consume_reg);
1182*4882a593Smuzhiyun u32 hw_consume_idx, pkts_compl = 0, bytes_compl = 0;
1183*4882a593Smuzhiyun struct emac_buffer *tpbuf;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun hw_consume_idx = (reg & tx_q->consume_mask) >> tx_q->consume_shift;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun while (tx_q->tpd.consume_idx != hw_consume_idx) {
1188*4882a593Smuzhiyun tpbuf = GET_TPD_BUFFER(tx_q, tx_q->tpd.consume_idx);
1189*4882a593Smuzhiyun if (tpbuf->dma_addr) {
1190*4882a593Smuzhiyun dma_unmap_page(adpt->netdev->dev.parent,
1191*4882a593Smuzhiyun tpbuf->dma_addr, tpbuf->length,
1192*4882a593Smuzhiyun DMA_TO_DEVICE);
1193*4882a593Smuzhiyun tpbuf->dma_addr = 0;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun if (tpbuf->skb) {
1197*4882a593Smuzhiyun pkts_compl++;
1198*4882a593Smuzhiyun bytes_compl += tpbuf->skb->len;
1199*4882a593Smuzhiyun dev_consume_skb_irq(tpbuf->skb);
1200*4882a593Smuzhiyun tpbuf->skb = NULL;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun if (++tx_q->tpd.consume_idx == tx_q->tpd.count)
1204*4882a593Smuzhiyun tx_q->tpd.consume_idx = 0;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun netdev_completed_queue(adpt->netdev, pkts_compl, bytes_compl);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun if (netif_queue_stopped(adpt->netdev))
1210*4882a593Smuzhiyun if (emac_tpd_num_free_descs(tx_q) > (MAX_SKB_FRAGS + 1))
1211*4882a593Smuzhiyun netif_wake_queue(adpt->netdev);
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun /* Initialize all queue data structures */
emac_mac_rx_tx_ring_init_all(struct platform_device * pdev,struct emac_adapter * adpt)1215*4882a593Smuzhiyun void emac_mac_rx_tx_ring_init_all(struct platform_device *pdev,
1216*4882a593Smuzhiyun struct emac_adapter *adpt)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun adpt->rx_q.netdev = adpt->netdev;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun adpt->rx_q.produce_reg = EMAC_MAILBOX_0;
1221*4882a593Smuzhiyun adpt->rx_q.produce_mask = RFD0_PROD_IDX_BMSK;
1222*4882a593Smuzhiyun adpt->rx_q.produce_shift = RFD0_PROD_IDX_SHFT;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun adpt->rx_q.process_reg = EMAC_MAILBOX_0;
1225*4882a593Smuzhiyun adpt->rx_q.process_mask = RFD0_PROC_IDX_BMSK;
1226*4882a593Smuzhiyun adpt->rx_q.process_shft = RFD0_PROC_IDX_SHFT;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun adpt->rx_q.consume_reg = EMAC_MAILBOX_3;
1229*4882a593Smuzhiyun adpt->rx_q.consume_mask = RFD0_CONS_IDX_BMSK;
1230*4882a593Smuzhiyun adpt->rx_q.consume_shift = RFD0_CONS_IDX_SHFT;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun adpt->rx_q.irq = &adpt->irq;
1233*4882a593Smuzhiyun adpt->rx_q.intr = adpt->irq.mask & ISR_RX_PKT;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun adpt->tx_q.produce_reg = EMAC_MAILBOX_15;
1236*4882a593Smuzhiyun adpt->tx_q.produce_mask = NTPD_PROD_IDX_BMSK;
1237*4882a593Smuzhiyun adpt->tx_q.produce_shift = NTPD_PROD_IDX_SHFT;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun adpt->tx_q.consume_reg = EMAC_MAILBOX_2;
1240*4882a593Smuzhiyun adpt->tx_q.consume_mask = NTPD_CONS_IDX_BMSK;
1241*4882a593Smuzhiyun adpt->tx_q.consume_shift = NTPD_CONS_IDX_SHFT;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* Fill up transmit descriptors with TSO and Checksum offload information */
emac_tso_csum(struct emac_adapter * adpt,struct emac_tx_queue * tx_q,struct sk_buff * skb,struct emac_tpd * tpd)1245*4882a593Smuzhiyun static int emac_tso_csum(struct emac_adapter *adpt,
1246*4882a593Smuzhiyun struct emac_tx_queue *tx_q,
1247*4882a593Smuzhiyun struct sk_buff *skb,
1248*4882a593Smuzhiyun struct emac_tpd *tpd)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun unsigned int hdr_len;
1251*4882a593Smuzhiyun int ret;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun if (skb_is_gso(skb)) {
1254*4882a593Smuzhiyun if (skb_header_cloned(skb)) {
1255*4882a593Smuzhiyun ret = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
1256*4882a593Smuzhiyun if (unlikely(ret))
1257*4882a593Smuzhiyun return ret;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun if (skb->protocol == htons(ETH_P_IP)) {
1261*4882a593Smuzhiyun u32 pkt_len = ((unsigned char *)ip_hdr(skb) - skb->data)
1262*4882a593Smuzhiyun + ntohs(ip_hdr(skb)->tot_len);
1263*4882a593Smuzhiyun if (skb->len > pkt_len)
1264*4882a593Smuzhiyun pskb_trim(skb, pkt_len);
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1268*4882a593Smuzhiyun if (unlikely(skb->len == hdr_len)) {
1269*4882a593Smuzhiyun /* we only need to do csum */
1270*4882a593Smuzhiyun netif_warn(adpt, tx_err, adpt->netdev,
1271*4882a593Smuzhiyun "tso not needed for packet with 0 data\n");
1272*4882a593Smuzhiyun goto do_csum;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4) {
1276*4882a593Smuzhiyun ip_hdr(skb)->check = 0;
1277*4882a593Smuzhiyun tcp_hdr(skb)->check =
1278*4882a593Smuzhiyun ~csum_tcpudp_magic(ip_hdr(skb)->saddr,
1279*4882a593Smuzhiyun ip_hdr(skb)->daddr,
1280*4882a593Smuzhiyun 0, IPPROTO_TCP, 0);
1281*4882a593Smuzhiyun TPD_IPV4_SET(tpd, 1);
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
1285*4882a593Smuzhiyun /* ipv6 tso need an extra tpd */
1286*4882a593Smuzhiyun struct emac_tpd extra_tpd;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun memset(tpd, 0, sizeof(*tpd));
1289*4882a593Smuzhiyun memset(&extra_tpd, 0, sizeof(extra_tpd));
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun tcp_v6_gso_csum_prep(skb);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun TPD_PKT_LEN_SET(&extra_tpd, skb->len);
1294*4882a593Smuzhiyun TPD_LSO_SET(&extra_tpd, 1);
1295*4882a593Smuzhiyun TPD_LSOV_SET(&extra_tpd, 1);
1296*4882a593Smuzhiyun emac_tx_tpd_create(adpt, tx_q, &extra_tpd);
1297*4882a593Smuzhiyun TPD_LSOV_SET(tpd, 1);
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun TPD_LSO_SET(tpd, 1);
1301*4882a593Smuzhiyun TPD_TCPHDR_OFFSET_SET(tpd, skb_transport_offset(skb));
1302*4882a593Smuzhiyun TPD_MSS_SET(tpd, skb_shinfo(skb)->gso_size);
1303*4882a593Smuzhiyun return 0;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun do_csum:
1307*4882a593Smuzhiyun if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
1308*4882a593Smuzhiyun unsigned int css, cso;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun cso = skb_transport_offset(skb);
1311*4882a593Smuzhiyun if (unlikely(cso & 0x1)) {
1312*4882a593Smuzhiyun netdev_err(adpt->netdev,
1313*4882a593Smuzhiyun "error: payload offset should be even\n");
1314*4882a593Smuzhiyun return -EINVAL;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun css = cso + skb->csum_offset;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun TPD_PAYLOAD_OFFSET_SET(tpd, cso >> 1);
1319*4882a593Smuzhiyun TPD_CXSUM_OFFSET_SET(tpd, css >> 1);
1320*4882a593Smuzhiyun TPD_CSX_SET(tpd, 1);
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun return 0;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /* Fill up transmit descriptors */
emac_tx_fill_tpd(struct emac_adapter * adpt,struct emac_tx_queue * tx_q,struct sk_buff * skb,struct emac_tpd * tpd)1327*4882a593Smuzhiyun static void emac_tx_fill_tpd(struct emac_adapter *adpt,
1328*4882a593Smuzhiyun struct emac_tx_queue *tx_q, struct sk_buff *skb,
1329*4882a593Smuzhiyun struct emac_tpd *tpd)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
1332*4882a593Smuzhiyun unsigned int first = tx_q->tpd.produce_idx;
1333*4882a593Smuzhiyun unsigned int len = skb_headlen(skb);
1334*4882a593Smuzhiyun struct emac_buffer *tpbuf = NULL;
1335*4882a593Smuzhiyun unsigned int mapped_len = 0;
1336*4882a593Smuzhiyun unsigned int i;
1337*4882a593Smuzhiyun int count = 0;
1338*4882a593Smuzhiyun int ret;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun /* if Large Segment Offload is (in TCP Segmentation Offload struct) */
1341*4882a593Smuzhiyun if (TPD_LSO(tpd)) {
1342*4882a593Smuzhiyun mapped_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun tpbuf = GET_TPD_BUFFER(tx_q, tx_q->tpd.produce_idx);
1345*4882a593Smuzhiyun tpbuf->length = mapped_len;
1346*4882a593Smuzhiyun tpbuf->dma_addr = dma_map_page(adpt->netdev->dev.parent,
1347*4882a593Smuzhiyun virt_to_page(skb->data),
1348*4882a593Smuzhiyun offset_in_page(skb->data),
1349*4882a593Smuzhiyun tpbuf->length,
1350*4882a593Smuzhiyun DMA_TO_DEVICE);
1351*4882a593Smuzhiyun ret = dma_mapping_error(adpt->netdev->dev.parent,
1352*4882a593Smuzhiyun tpbuf->dma_addr);
1353*4882a593Smuzhiyun if (ret)
1354*4882a593Smuzhiyun goto error;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun TPD_BUFFER_ADDR_L_SET(tpd, lower_32_bits(tpbuf->dma_addr));
1357*4882a593Smuzhiyun TPD_BUFFER_ADDR_H_SET(tpd, upper_32_bits(tpbuf->dma_addr));
1358*4882a593Smuzhiyun TPD_BUF_LEN_SET(tpd, tpbuf->length);
1359*4882a593Smuzhiyun emac_tx_tpd_create(adpt, tx_q, tpd);
1360*4882a593Smuzhiyun count++;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun if (mapped_len < len) {
1364*4882a593Smuzhiyun tpbuf = GET_TPD_BUFFER(tx_q, tx_q->tpd.produce_idx);
1365*4882a593Smuzhiyun tpbuf->length = len - mapped_len;
1366*4882a593Smuzhiyun tpbuf->dma_addr = dma_map_page(adpt->netdev->dev.parent,
1367*4882a593Smuzhiyun virt_to_page(skb->data +
1368*4882a593Smuzhiyun mapped_len),
1369*4882a593Smuzhiyun offset_in_page(skb->data +
1370*4882a593Smuzhiyun mapped_len),
1371*4882a593Smuzhiyun tpbuf->length, DMA_TO_DEVICE);
1372*4882a593Smuzhiyun ret = dma_mapping_error(adpt->netdev->dev.parent,
1373*4882a593Smuzhiyun tpbuf->dma_addr);
1374*4882a593Smuzhiyun if (ret)
1375*4882a593Smuzhiyun goto error;
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun TPD_BUFFER_ADDR_L_SET(tpd, lower_32_bits(tpbuf->dma_addr));
1378*4882a593Smuzhiyun TPD_BUFFER_ADDR_H_SET(tpd, upper_32_bits(tpbuf->dma_addr));
1379*4882a593Smuzhiyun TPD_BUF_LEN_SET(tpd, tpbuf->length);
1380*4882a593Smuzhiyun emac_tx_tpd_create(adpt, tx_q, tpd);
1381*4882a593Smuzhiyun count++;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun for (i = 0; i < nr_frags; i++) {
1385*4882a593Smuzhiyun skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun tpbuf = GET_TPD_BUFFER(tx_q, tx_q->tpd.produce_idx);
1388*4882a593Smuzhiyun tpbuf->length = skb_frag_size(frag);
1389*4882a593Smuzhiyun tpbuf->dma_addr = skb_frag_dma_map(adpt->netdev->dev.parent,
1390*4882a593Smuzhiyun frag, 0, tpbuf->length,
1391*4882a593Smuzhiyun DMA_TO_DEVICE);
1392*4882a593Smuzhiyun ret = dma_mapping_error(adpt->netdev->dev.parent,
1393*4882a593Smuzhiyun tpbuf->dma_addr);
1394*4882a593Smuzhiyun if (ret)
1395*4882a593Smuzhiyun goto error;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun TPD_BUFFER_ADDR_L_SET(tpd, lower_32_bits(tpbuf->dma_addr));
1398*4882a593Smuzhiyun TPD_BUFFER_ADDR_H_SET(tpd, upper_32_bits(tpbuf->dma_addr));
1399*4882a593Smuzhiyun TPD_BUF_LEN_SET(tpd, tpbuf->length);
1400*4882a593Smuzhiyun emac_tx_tpd_create(adpt, tx_q, tpd);
1401*4882a593Smuzhiyun count++;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun /* The last tpd */
1405*4882a593Smuzhiyun wmb();
1406*4882a593Smuzhiyun emac_tx_tpd_mark_last(adpt, tx_q);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun /* The last buffer info contain the skb address,
1409*4882a593Smuzhiyun * so it will be freed after unmap
1410*4882a593Smuzhiyun */
1411*4882a593Smuzhiyun tpbuf->skb = skb;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun return;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun error:
1416*4882a593Smuzhiyun /* One of the memory mappings failed, so undo everything */
1417*4882a593Smuzhiyun tx_q->tpd.produce_idx = first;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun while (count--) {
1420*4882a593Smuzhiyun tpbuf = GET_TPD_BUFFER(tx_q, first);
1421*4882a593Smuzhiyun dma_unmap_page(adpt->netdev->dev.parent, tpbuf->dma_addr,
1422*4882a593Smuzhiyun tpbuf->length, DMA_TO_DEVICE);
1423*4882a593Smuzhiyun tpbuf->dma_addr = 0;
1424*4882a593Smuzhiyun tpbuf->length = 0;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if (++first == tx_q->tpd.count)
1427*4882a593Smuzhiyun first = 0;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun dev_kfree_skb(skb);
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun /* Transmit the packet using specified transmit queue */
emac_mac_tx_buf_send(struct emac_adapter * adpt,struct emac_tx_queue * tx_q,struct sk_buff * skb)1434*4882a593Smuzhiyun netdev_tx_t emac_mac_tx_buf_send(struct emac_adapter *adpt,
1435*4882a593Smuzhiyun struct emac_tx_queue *tx_q,
1436*4882a593Smuzhiyun struct sk_buff *skb)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun struct emac_tpd tpd;
1439*4882a593Smuzhiyun u32 prod_idx;
1440*4882a593Smuzhiyun int len;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun memset(&tpd, 0, sizeof(tpd));
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun if (emac_tso_csum(adpt, tx_q, skb, &tpd) != 0) {
1445*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1446*4882a593Smuzhiyun return NETDEV_TX_OK;
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun if (skb_vlan_tag_present(skb)) {
1450*4882a593Smuzhiyun u16 tag;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun EMAC_VLAN_TO_TAG(skb_vlan_tag_get(skb), tag);
1453*4882a593Smuzhiyun TPD_CVLAN_TAG_SET(&tpd, tag);
1454*4882a593Smuzhiyun TPD_INSTC_SET(&tpd, 1);
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun if (skb_network_offset(skb) != ETH_HLEN)
1458*4882a593Smuzhiyun TPD_TYP_SET(&tpd, 1);
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun len = skb->len;
1461*4882a593Smuzhiyun emac_tx_fill_tpd(adpt, tx_q, skb, &tpd);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun netdev_sent_queue(adpt->netdev, len);
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun /* Make sure the are enough free descriptors to hold one
1466*4882a593Smuzhiyun * maximum-sized SKB. We need one desc for each fragment,
1467*4882a593Smuzhiyun * one for the checksum (emac_tso_csum), one for TSO, and
1468*4882a593Smuzhiyun * and one for the SKB header.
1469*4882a593Smuzhiyun */
1470*4882a593Smuzhiyun if (emac_tpd_num_free_descs(tx_q) < (MAX_SKB_FRAGS + 3))
1471*4882a593Smuzhiyun netif_stop_queue(adpt->netdev);
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /* update produce idx */
1474*4882a593Smuzhiyun prod_idx = (tx_q->tpd.produce_idx << tx_q->produce_shift) &
1475*4882a593Smuzhiyun tx_q->produce_mask;
1476*4882a593Smuzhiyun emac_reg_update32(adpt->base + tx_q->produce_reg,
1477*4882a593Smuzhiyun tx_q->produce_mask, prod_idx);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun return NETDEV_TX_OK;
1480*4882a593Smuzhiyun }
1481