1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * QLogic qlcnic NIC Driver
4*4882a593Smuzhiyun * Copyright (c) 2009-2013 QLogic Corporation
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <net/ip.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "qlcnic.h"
10*4882a593Smuzhiyun #include "qlcnic_hdr.h"
11*4882a593Smuzhiyun #include "qlcnic_83xx_hw.h"
12*4882a593Smuzhiyun #include "qlcnic_hw.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define QLC_83XX_MINIDUMP_FLASH 0x520000
15*4882a593Smuzhiyun #define QLC_83XX_OCM_INDEX 3
16*4882a593Smuzhiyun #define QLC_83XX_PCI_INDEX 0
17*4882a593Smuzhiyun #define QLC_83XX_DMA_ENGINE_INDEX 8
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun static const u32 qlcnic_ms_read_data[] = {
20*4882a593Smuzhiyun 0x410000A8, 0x410000AC, 0x410000B8, 0x410000BC
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define QLCNIC_DUMP_WCRB BIT_0
24*4882a593Smuzhiyun #define QLCNIC_DUMP_RWCRB BIT_1
25*4882a593Smuzhiyun #define QLCNIC_DUMP_ANDCRB BIT_2
26*4882a593Smuzhiyun #define QLCNIC_DUMP_ORCRB BIT_3
27*4882a593Smuzhiyun #define QLCNIC_DUMP_POLLCRB BIT_4
28*4882a593Smuzhiyun #define QLCNIC_DUMP_RD_SAVE BIT_5
29*4882a593Smuzhiyun #define QLCNIC_DUMP_WRT_SAVED BIT_6
30*4882a593Smuzhiyun #define QLCNIC_DUMP_MOD_SAVE_ST BIT_7
31*4882a593Smuzhiyun #define QLCNIC_DUMP_SKIP BIT_7
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define QLCNIC_DUMP_MASK_MAX 0xff
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct qlcnic_pex_dma_descriptor {
36*4882a593Smuzhiyun u32 read_data_size;
37*4882a593Smuzhiyun u32 dma_desc_cmd;
38*4882a593Smuzhiyun u32 src_addr_low;
39*4882a593Smuzhiyun u32 src_addr_high;
40*4882a593Smuzhiyun u32 dma_bus_addr_low;
41*4882a593Smuzhiyun u32 dma_bus_addr_high;
42*4882a593Smuzhiyun u32 rsvd[6];
43*4882a593Smuzhiyun } __packed;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct qlcnic_common_entry_hdr {
46*4882a593Smuzhiyun u32 type;
47*4882a593Smuzhiyun u32 offset;
48*4882a593Smuzhiyun u32 cap_size;
49*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
50*4882a593Smuzhiyun u8 mask;
51*4882a593Smuzhiyun u8 rsvd[2];
52*4882a593Smuzhiyun u8 flags;
53*4882a593Smuzhiyun #else
54*4882a593Smuzhiyun u8 flags;
55*4882a593Smuzhiyun u8 rsvd[2];
56*4882a593Smuzhiyun u8 mask;
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun } __packed;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct __crb {
61*4882a593Smuzhiyun u32 addr;
62*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
63*4882a593Smuzhiyun u8 stride;
64*4882a593Smuzhiyun u8 rsvd1[3];
65*4882a593Smuzhiyun #else
66*4882a593Smuzhiyun u8 rsvd1[3];
67*4882a593Smuzhiyun u8 stride;
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun u32 data_size;
70*4882a593Smuzhiyun u32 no_ops;
71*4882a593Smuzhiyun u32 rsvd2[4];
72*4882a593Smuzhiyun } __packed;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct __ctrl {
75*4882a593Smuzhiyun u32 addr;
76*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
77*4882a593Smuzhiyun u8 stride;
78*4882a593Smuzhiyun u8 index_a;
79*4882a593Smuzhiyun u16 timeout;
80*4882a593Smuzhiyun #else
81*4882a593Smuzhiyun u16 timeout;
82*4882a593Smuzhiyun u8 index_a;
83*4882a593Smuzhiyun u8 stride;
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun u32 data_size;
86*4882a593Smuzhiyun u32 no_ops;
87*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
88*4882a593Smuzhiyun u8 opcode;
89*4882a593Smuzhiyun u8 index_v;
90*4882a593Smuzhiyun u8 shl_val;
91*4882a593Smuzhiyun u8 shr_val;
92*4882a593Smuzhiyun #else
93*4882a593Smuzhiyun u8 shr_val;
94*4882a593Smuzhiyun u8 shl_val;
95*4882a593Smuzhiyun u8 index_v;
96*4882a593Smuzhiyun u8 opcode;
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun u32 val1;
99*4882a593Smuzhiyun u32 val2;
100*4882a593Smuzhiyun u32 val3;
101*4882a593Smuzhiyun } __packed;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct __cache {
104*4882a593Smuzhiyun u32 addr;
105*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
106*4882a593Smuzhiyun u16 stride;
107*4882a593Smuzhiyun u16 init_tag_val;
108*4882a593Smuzhiyun #else
109*4882a593Smuzhiyun u16 init_tag_val;
110*4882a593Smuzhiyun u16 stride;
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun u32 size;
113*4882a593Smuzhiyun u32 no_ops;
114*4882a593Smuzhiyun u32 ctrl_addr;
115*4882a593Smuzhiyun u32 ctrl_val;
116*4882a593Smuzhiyun u32 read_addr;
117*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
118*4882a593Smuzhiyun u8 read_addr_stride;
119*4882a593Smuzhiyun u8 read_addr_num;
120*4882a593Smuzhiyun u8 rsvd1[2];
121*4882a593Smuzhiyun #else
122*4882a593Smuzhiyun u8 rsvd1[2];
123*4882a593Smuzhiyun u8 read_addr_num;
124*4882a593Smuzhiyun u8 read_addr_stride;
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun } __packed;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun struct __ocm {
129*4882a593Smuzhiyun u8 rsvd[8];
130*4882a593Smuzhiyun u32 size;
131*4882a593Smuzhiyun u32 no_ops;
132*4882a593Smuzhiyun u8 rsvd1[8];
133*4882a593Smuzhiyun u32 read_addr;
134*4882a593Smuzhiyun u32 read_addr_stride;
135*4882a593Smuzhiyun } __packed;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun struct __mem {
138*4882a593Smuzhiyun u32 desc_card_addr;
139*4882a593Smuzhiyun u32 dma_desc_cmd;
140*4882a593Smuzhiyun u32 start_dma_cmd;
141*4882a593Smuzhiyun u32 rsvd[3];
142*4882a593Smuzhiyun u32 addr;
143*4882a593Smuzhiyun u32 size;
144*4882a593Smuzhiyun } __packed;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun struct __mux {
147*4882a593Smuzhiyun u32 addr;
148*4882a593Smuzhiyun u8 rsvd[4];
149*4882a593Smuzhiyun u32 size;
150*4882a593Smuzhiyun u32 no_ops;
151*4882a593Smuzhiyun u32 val;
152*4882a593Smuzhiyun u32 val_stride;
153*4882a593Smuzhiyun u32 read_addr;
154*4882a593Smuzhiyun u8 rsvd2[4];
155*4882a593Smuzhiyun } __packed;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct __queue {
158*4882a593Smuzhiyun u32 sel_addr;
159*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
160*4882a593Smuzhiyun u16 stride;
161*4882a593Smuzhiyun u8 rsvd[2];
162*4882a593Smuzhiyun #else
163*4882a593Smuzhiyun u8 rsvd[2];
164*4882a593Smuzhiyun u16 stride;
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun u32 size;
167*4882a593Smuzhiyun u32 no_ops;
168*4882a593Smuzhiyun u8 rsvd2[8];
169*4882a593Smuzhiyun u32 read_addr;
170*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
171*4882a593Smuzhiyun u8 read_addr_stride;
172*4882a593Smuzhiyun u8 read_addr_cnt;
173*4882a593Smuzhiyun u8 rsvd3[2];
174*4882a593Smuzhiyun #else
175*4882a593Smuzhiyun u8 rsvd3[2];
176*4882a593Smuzhiyun u8 read_addr_cnt;
177*4882a593Smuzhiyun u8 read_addr_stride;
178*4882a593Smuzhiyun #endif
179*4882a593Smuzhiyun } __packed;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun struct __pollrd {
182*4882a593Smuzhiyun u32 sel_addr;
183*4882a593Smuzhiyun u32 read_addr;
184*4882a593Smuzhiyun u32 sel_val;
185*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
186*4882a593Smuzhiyun u16 sel_val_stride;
187*4882a593Smuzhiyun u16 no_ops;
188*4882a593Smuzhiyun #else
189*4882a593Smuzhiyun u16 no_ops;
190*4882a593Smuzhiyun u16 sel_val_stride;
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun u32 poll_wait;
193*4882a593Smuzhiyun u32 poll_mask;
194*4882a593Smuzhiyun u32 data_size;
195*4882a593Smuzhiyun u8 rsvd[4];
196*4882a593Smuzhiyun } __packed;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun struct __mux2 {
199*4882a593Smuzhiyun u32 sel_addr1;
200*4882a593Smuzhiyun u32 sel_addr2;
201*4882a593Smuzhiyun u32 sel_val1;
202*4882a593Smuzhiyun u32 sel_val2;
203*4882a593Smuzhiyun u32 no_ops;
204*4882a593Smuzhiyun u32 sel_val_mask;
205*4882a593Smuzhiyun u32 read_addr;
206*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
207*4882a593Smuzhiyun u8 sel_val_stride;
208*4882a593Smuzhiyun u8 data_size;
209*4882a593Smuzhiyun u8 rsvd[2];
210*4882a593Smuzhiyun #else
211*4882a593Smuzhiyun u8 rsvd[2];
212*4882a593Smuzhiyun u8 data_size;
213*4882a593Smuzhiyun u8 sel_val_stride;
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun } __packed;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun struct __pollrdmwr {
218*4882a593Smuzhiyun u32 addr1;
219*4882a593Smuzhiyun u32 addr2;
220*4882a593Smuzhiyun u32 val1;
221*4882a593Smuzhiyun u32 val2;
222*4882a593Smuzhiyun u32 poll_wait;
223*4882a593Smuzhiyun u32 poll_mask;
224*4882a593Smuzhiyun u32 mod_mask;
225*4882a593Smuzhiyun u32 data_size;
226*4882a593Smuzhiyun } __packed;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun struct qlcnic_dump_entry {
229*4882a593Smuzhiyun struct qlcnic_common_entry_hdr hdr;
230*4882a593Smuzhiyun union {
231*4882a593Smuzhiyun struct __crb crb;
232*4882a593Smuzhiyun struct __cache cache;
233*4882a593Smuzhiyun struct __ocm ocm;
234*4882a593Smuzhiyun struct __mem mem;
235*4882a593Smuzhiyun struct __mux mux;
236*4882a593Smuzhiyun struct __queue que;
237*4882a593Smuzhiyun struct __ctrl ctrl;
238*4882a593Smuzhiyun struct __pollrdmwr pollrdmwr;
239*4882a593Smuzhiyun struct __mux2 mux2;
240*4882a593Smuzhiyun struct __pollrd pollrd;
241*4882a593Smuzhiyun } region;
242*4882a593Smuzhiyun } __packed;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun enum qlcnic_minidump_opcode {
245*4882a593Smuzhiyun QLCNIC_DUMP_NOP = 0,
246*4882a593Smuzhiyun QLCNIC_DUMP_READ_CRB = 1,
247*4882a593Smuzhiyun QLCNIC_DUMP_READ_MUX = 2,
248*4882a593Smuzhiyun QLCNIC_DUMP_QUEUE = 3,
249*4882a593Smuzhiyun QLCNIC_DUMP_BRD_CONFIG = 4,
250*4882a593Smuzhiyun QLCNIC_DUMP_READ_OCM = 6,
251*4882a593Smuzhiyun QLCNIC_DUMP_PEG_REG = 7,
252*4882a593Smuzhiyun QLCNIC_DUMP_L1_DTAG = 8,
253*4882a593Smuzhiyun QLCNIC_DUMP_L1_ITAG = 9,
254*4882a593Smuzhiyun QLCNIC_DUMP_L1_DATA = 11,
255*4882a593Smuzhiyun QLCNIC_DUMP_L1_INST = 12,
256*4882a593Smuzhiyun QLCNIC_DUMP_L2_DTAG = 21,
257*4882a593Smuzhiyun QLCNIC_DUMP_L2_ITAG = 22,
258*4882a593Smuzhiyun QLCNIC_DUMP_L2_DATA = 23,
259*4882a593Smuzhiyun QLCNIC_DUMP_L2_INST = 24,
260*4882a593Smuzhiyun QLCNIC_DUMP_POLL_RD = 35,
261*4882a593Smuzhiyun QLCNIC_READ_MUX2 = 36,
262*4882a593Smuzhiyun QLCNIC_READ_POLLRDMWR = 37,
263*4882a593Smuzhiyun QLCNIC_DUMP_READ_ROM = 71,
264*4882a593Smuzhiyun QLCNIC_DUMP_READ_MEM = 72,
265*4882a593Smuzhiyun QLCNIC_DUMP_READ_CTRL = 98,
266*4882a593Smuzhiyun QLCNIC_DUMP_TLHDR = 99,
267*4882a593Smuzhiyun QLCNIC_DUMP_RDEND = 255
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
qlcnic_82xx_get_saved_state(void * t_hdr,u32 index)270*4882a593Smuzhiyun inline u32 qlcnic_82xx_get_saved_state(void *t_hdr, u32 index)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct qlcnic_82xx_dump_template_hdr *hdr = t_hdr;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return hdr->saved_state[index];
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
qlcnic_82xx_set_saved_state(void * t_hdr,u32 index,u32 value)277*4882a593Smuzhiyun inline void qlcnic_82xx_set_saved_state(void *t_hdr, u32 index,
278*4882a593Smuzhiyun u32 value)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct qlcnic_82xx_dump_template_hdr *hdr = t_hdr;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun hdr->saved_state[index] = value;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
qlcnic_82xx_cache_tmpl_hdr_values(struct qlcnic_fw_dump * fw_dump)285*4882a593Smuzhiyun void qlcnic_82xx_cache_tmpl_hdr_values(struct qlcnic_fw_dump *fw_dump)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct qlcnic_82xx_dump_template_hdr *hdr;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun hdr = fw_dump->tmpl_hdr;
290*4882a593Smuzhiyun fw_dump->tmpl_hdr_size = hdr->size;
291*4882a593Smuzhiyun fw_dump->version = hdr->version;
292*4882a593Smuzhiyun fw_dump->num_entries = hdr->num_entries;
293*4882a593Smuzhiyun fw_dump->offset = hdr->offset;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun hdr->drv_cap_mask = hdr->cap_mask;
296*4882a593Smuzhiyun fw_dump->cap_mask = hdr->cap_mask;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun fw_dump->use_pex_dma = (hdr->capabilities & BIT_0) ? true : false;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
qlcnic_82xx_get_cap_size(void * t_hdr,int index)301*4882a593Smuzhiyun inline u32 qlcnic_82xx_get_cap_size(void *t_hdr, int index)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct qlcnic_82xx_dump_template_hdr *hdr = t_hdr;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return hdr->cap_sizes[index];
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
qlcnic_82xx_set_sys_info(void * t_hdr,int idx,u32 value)308*4882a593Smuzhiyun void qlcnic_82xx_set_sys_info(void *t_hdr, int idx, u32 value)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct qlcnic_82xx_dump_template_hdr *hdr = t_hdr;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun hdr->sys_info[idx] = value;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
qlcnic_82xx_store_cap_mask(void * tmpl_hdr,u32 mask)315*4882a593Smuzhiyun void qlcnic_82xx_store_cap_mask(void *tmpl_hdr, u32 mask)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct qlcnic_82xx_dump_template_hdr *hdr = tmpl_hdr;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun hdr->drv_cap_mask = mask;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
qlcnic_83xx_get_saved_state(void * t_hdr,u32 index)322*4882a593Smuzhiyun inline u32 qlcnic_83xx_get_saved_state(void *t_hdr, u32 index)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct qlcnic_83xx_dump_template_hdr *hdr = t_hdr;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return hdr->saved_state[index];
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
qlcnic_83xx_set_saved_state(void * t_hdr,u32 index,u32 value)329*4882a593Smuzhiyun inline void qlcnic_83xx_set_saved_state(void *t_hdr, u32 index,
330*4882a593Smuzhiyun u32 value)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct qlcnic_83xx_dump_template_hdr *hdr = t_hdr;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun hdr->saved_state[index] = value;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define QLCNIC_TEMPLATE_VERSION (0x20001)
338*4882a593Smuzhiyun
qlcnic_83xx_cache_tmpl_hdr_values(struct qlcnic_fw_dump * fw_dump)339*4882a593Smuzhiyun void qlcnic_83xx_cache_tmpl_hdr_values(struct qlcnic_fw_dump *fw_dump)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct qlcnic_83xx_dump_template_hdr *hdr;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun hdr = fw_dump->tmpl_hdr;
344*4882a593Smuzhiyun fw_dump->tmpl_hdr_size = hdr->size;
345*4882a593Smuzhiyun fw_dump->version = hdr->version;
346*4882a593Smuzhiyun fw_dump->num_entries = hdr->num_entries;
347*4882a593Smuzhiyun fw_dump->offset = hdr->offset;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun hdr->drv_cap_mask = hdr->cap_mask;
350*4882a593Smuzhiyun fw_dump->cap_mask = hdr->cap_mask;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun fw_dump->use_pex_dma = (fw_dump->version & 0xfffff) >=
353*4882a593Smuzhiyun QLCNIC_TEMPLATE_VERSION;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
qlcnic_83xx_get_cap_size(void * t_hdr,int index)356*4882a593Smuzhiyun inline u32 qlcnic_83xx_get_cap_size(void *t_hdr, int index)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct qlcnic_83xx_dump_template_hdr *hdr = t_hdr;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return hdr->cap_sizes[index];
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
qlcnic_83xx_set_sys_info(void * t_hdr,int idx,u32 value)363*4882a593Smuzhiyun void qlcnic_83xx_set_sys_info(void *t_hdr, int idx, u32 value)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct qlcnic_83xx_dump_template_hdr *hdr = t_hdr;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun hdr->sys_info[idx] = value;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
qlcnic_83xx_store_cap_mask(void * tmpl_hdr,u32 mask)370*4882a593Smuzhiyun void qlcnic_83xx_store_cap_mask(void *tmpl_hdr, u32 mask)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct qlcnic_83xx_dump_template_hdr *hdr;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun hdr = tmpl_hdr;
375*4882a593Smuzhiyun hdr->drv_cap_mask = mask;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun struct qlcnic_dump_operations {
379*4882a593Smuzhiyun enum qlcnic_minidump_opcode opcode;
380*4882a593Smuzhiyun u32 (*handler)(struct qlcnic_adapter *, struct qlcnic_dump_entry *,
381*4882a593Smuzhiyun __le32 *);
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
qlcnic_dump_crb(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)384*4882a593Smuzhiyun static u32 qlcnic_dump_crb(struct qlcnic_adapter *adapter,
385*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun int i;
388*4882a593Smuzhiyun u32 addr, data;
389*4882a593Smuzhiyun struct __crb *crb = &entry->region.crb;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun addr = crb->addr;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun for (i = 0; i < crb->no_ops; i++) {
394*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, addr);
395*4882a593Smuzhiyun *buffer++ = cpu_to_le32(addr);
396*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
397*4882a593Smuzhiyun addr += crb->stride;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun return crb->no_ops * 2 * sizeof(u32);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
qlcnic_dump_ctrl(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)402*4882a593Smuzhiyun static u32 qlcnic_dump_ctrl(struct qlcnic_adapter *adapter,
403*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun void *hdr = adapter->ahw->fw_dump.tmpl_hdr;
406*4882a593Smuzhiyun struct __ctrl *ctr = &entry->region.ctrl;
407*4882a593Smuzhiyun int i, k, timeout = 0;
408*4882a593Smuzhiyun u32 addr, data, temp;
409*4882a593Smuzhiyun u8 no_ops;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun addr = ctr->addr;
412*4882a593Smuzhiyun no_ops = ctr->no_ops;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun for (i = 0; i < no_ops; i++) {
415*4882a593Smuzhiyun k = 0;
416*4882a593Smuzhiyun for (k = 0; k < 8; k++) {
417*4882a593Smuzhiyun if (!(ctr->opcode & (1 << k)))
418*4882a593Smuzhiyun continue;
419*4882a593Smuzhiyun switch (1 << k) {
420*4882a593Smuzhiyun case QLCNIC_DUMP_WCRB:
421*4882a593Smuzhiyun qlcnic_ind_wr(adapter, addr, ctr->val1);
422*4882a593Smuzhiyun break;
423*4882a593Smuzhiyun case QLCNIC_DUMP_RWCRB:
424*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, addr);
425*4882a593Smuzhiyun qlcnic_ind_wr(adapter, addr, data);
426*4882a593Smuzhiyun break;
427*4882a593Smuzhiyun case QLCNIC_DUMP_ANDCRB:
428*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, addr);
429*4882a593Smuzhiyun qlcnic_ind_wr(adapter, addr,
430*4882a593Smuzhiyun (data & ctr->val2));
431*4882a593Smuzhiyun break;
432*4882a593Smuzhiyun case QLCNIC_DUMP_ORCRB:
433*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, addr);
434*4882a593Smuzhiyun qlcnic_ind_wr(adapter, addr,
435*4882a593Smuzhiyun (data | ctr->val3));
436*4882a593Smuzhiyun break;
437*4882a593Smuzhiyun case QLCNIC_DUMP_POLLCRB:
438*4882a593Smuzhiyun while (timeout <= ctr->timeout) {
439*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, addr);
440*4882a593Smuzhiyun if ((data & ctr->val2) == ctr->val1)
441*4882a593Smuzhiyun break;
442*4882a593Smuzhiyun usleep_range(1000, 2000);
443*4882a593Smuzhiyun timeout++;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun if (timeout > ctr->timeout) {
446*4882a593Smuzhiyun dev_info(&adapter->pdev->dev,
447*4882a593Smuzhiyun "Timed out, aborting poll CRB\n");
448*4882a593Smuzhiyun return -EINVAL;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun break;
451*4882a593Smuzhiyun case QLCNIC_DUMP_RD_SAVE:
452*4882a593Smuzhiyun temp = ctr->index_a;
453*4882a593Smuzhiyun if (temp)
454*4882a593Smuzhiyun addr = qlcnic_get_saved_state(adapter,
455*4882a593Smuzhiyun hdr,
456*4882a593Smuzhiyun temp);
457*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, addr);
458*4882a593Smuzhiyun qlcnic_set_saved_state(adapter, hdr,
459*4882a593Smuzhiyun ctr->index_v, data);
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun case QLCNIC_DUMP_WRT_SAVED:
462*4882a593Smuzhiyun temp = ctr->index_v;
463*4882a593Smuzhiyun if (temp)
464*4882a593Smuzhiyun data = qlcnic_get_saved_state(adapter,
465*4882a593Smuzhiyun hdr,
466*4882a593Smuzhiyun temp);
467*4882a593Smuzhiyun else
468*4882a593Smuzhiyun data = ctr->val1;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun temp = ctr->index_a;
471*4882a593Smuzhiyun if (temp)
472*4882a593Smuzhiyun addr = qlcnic_get_saved_state(adapter,
473*4882a593Smuzhiyun hdr,
474*4882a593Smuzhiyun temp);
475*4882a593Smuzhiyun qlcnic_ind_wr(adapter, addr, data);
476*4882a593Smuzhiyun break;
477*4882a593Smuzhiyun case QLCNIC_DUMP_MOD_SAVE_ST:
478*4882a593Smuzhiyun data = qlcnic_get_saved_state(adapter, hdr,
479*4882a593Smuzhiyun ctr->index_v);
480*4882a593Smuzhiyun data <<= ctr->shl_val;
481*4882a593Smuzhiyun data >>= ctr->shr_val;
482*4882a593Smuzhiyun if (ctr->val2)
483*4882a593Smuzhiyun data &= ctr->val2;
484*4882a593Smuzhiyun data |= ctr->val3;
485*4882a593Smuzhiyun data += ctr->val1;
486*4882a593Smuzhiyun qlcnic_set_saved_state(adapter, hdr,
487*4882a593Smuzhiyun ctr->index_v, data);
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun default:
490*4882a593Smuzhiyun dev_info(&adapter->pdev->dev,
491*4882a593Smuzhiyun "Unknown opcode\n");
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun addr += ctr->stride;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun return 0;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
qlcnic_dump_mux(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)500*4882a593Smuzhiyun static u32 qlcnic_dump_mux(struct qlcnic_adapter *adapter,
501*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun int loop;
504*4882a593Smuzhiyun u32 val, data = 0;
505*4882a593Smuzhiyun struct __mux *mux = &entry->region.mux;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun val = mux->val;
508*4882a593Smuzhiyun for (loop = 0; loop < mux->no_ops; loop++) {
509*4882a593Smuzhiyun qlcnic_ind_wr(adapter, mux->addr, val);
510*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, mux->read_addr);
511*4882a593Smuzhiyun *buffer++ = cpu_to_le32(val);
512*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
513*4882a593Smuzhiyun val += mux->val_stride;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun return 2 * mux->no_ops * sizeof(u32);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
qlcnic_dump_que(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)518*4882a593Smuzhiyun static u32 qlcnic_dump_que(struct qlcnic_adapter *adapter,
519*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun int i, loop;
522*4882a593Smuzhiyun u32 cnt, addr, data, que_id = 0;
523*4882a593Smuzhiyun struct __queue *que = &entry->region.que;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun addr = que->read_addr;
526*4882a593Smuzhiyun cnt = que->read_addr_cnt;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun for (loop = 0; loop < que->no_ops; loop++) {
529*4882a593Smuzhiyun qlcnic_ind_wr(adapter, que->sel_addr, que_id);
530*4882a593Smuzhiyun addr = que->read_addr;
531*4882a593Smuzhiyun for (i = 0; i < cnt; i++) {
532*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, addr);
533*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
534*4882a593Smuzhiyun addr += que->read_addr_stride;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun que_id += que->stride;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun return que->no_ops * cnt * sizeof(u32);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
qlcnic_dump_ocm(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)541*4882a593Smuzhiyun static u32 qlcnic_dump_ocm(struct qlcnic_adapter *adapter,
542*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun int i;
545*4882a593Smuzhiyun u32 data;
546*4882a593Smuzhiyun void __iomem *addr;
547*4882a593Smuzhiyun struct __ocm *ocm = &entry->region.ocm;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun addr = adapter->ahw->pci_base0 + ocm->read_addr;
550*4882a593Smuzhiyun for (i = 0; i < ocm->no_ops; i++) {
551*4882a593Smuzhiyun data = readl(addr);
552*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
553*4882a593Smuzhiyun addr += ocm->read_addr_stride;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun return ocm->no_ops * sizeof(u32);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
qlcnic_read_rom(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)558*4882a593Smuzhiyun static u32 qlcnic_read_rom(struct qlcnic_adapter *adapter,
559*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun int i, count = 0;
562*4882a593Smuzhiyun u32 fl_addr, size, val, lck_val, addr;
563*4882a593Smuzhiyun struct __mem *rom = &entry->region.mem;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun fl_addr = rom->addr;
566*4882a593Smuzhiyun size = rom->size / 4;
567*4882a593Smuzhiyun lock_try:
568*4882a593Smuzhiyun lck_val = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
569*4882a593Smuzhiyun if (!lck_val && count < MAX_CTL_CHECK) {
570*4882a593Smuzhiyun usleep_range(10000, 11000);
571*4882a593Smuzhiyun count++;
572*4882a593Smuzhiyun goto lock_try;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
575*4882a593Smuzhiyun adapter->ahw->pci_func);
576*4882a593Smuzhiyun for (i = 0; i < size; i++) {
577*4882a593Smuzhiyun addr = fl_addr & 0xFFFF0000;
578*4882a593Smuzhiyun qlcnic_ind_wr(adapter, FLASH_ROM_WINDOW, addr);
579*4882a593Smuzhiyun addr = LSW(fl_addr) + FLASH_ROM_DATA;
580*4882a593Smuzhiyun val = qlcnic_ind_rd(adapter, addr);
581*4882a593Smuzhiyun fl_addr += 4;
582*4882a593Smuzhiyun *buffer++ = cpu_to_le32(val);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
585*4882a593Smuzhiyun return rom->size;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
qlcnic_dump_l1_cache(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)588*4882a593Smuzhiyun static u32 qlcnic_dump_l1_cache(struct qlcnic_adapter *adapter,
589*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun int i;
592*4882a593Smuzhiyun u32 cnt, val, data, addr;
593*4882a593Smuzhiyun struct __cache *l1 = &entry->region.cache;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun val = l1->init_tag_val;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun for (i = 0; i < l1->no_ops; i++) {
598*4882a593Smuzhiyun qlcnic_ind_wr(adapter, l1->addr, val);
599*4882a593Smuzhiyun qlcnic_ind_wr(adapter, l1->ctrl_addr, LSW(l1->ctrl_val));
600*4882a593Smuzhiyun addr = l1->read_addr;
601*4882a593Smuzhiyun cnt = l1->read_addr_num;
602*4882a593Smuzhiyun while (cnt) {
603*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, addr);
604*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
605*4882a593Smuzhiyun addr += l1->read_addr_stride;
606*4882a593Smuzhiyun cnt--;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun val += l1->stride;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun return l1->no_ops * l1->read_addr_num * sizeof(u32);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
qlcnic_dump_l2_cache(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)613*4882a593Smuzhiyun static u32 qlcnic_dump_l2_cache(struct qlcnic_adapter *adapter,
614*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun int i;
617*4882a593Smuzhiyun u32 cnt, val, data, addr;
618*4882a593Smuzhiyun u8 poll_mask, poll_to, time_out = 0;
619*4882a593Smuzhiyun struct __cache *l2 = &entry->region.cache;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun val = l2->init_tag_val;
622*4882a593Smuzhiyun poll_mask = LSB(MSW(l2->ctrl_val));
623*4882a593Smuzhiyun poll_to = MSB(MSW(l2->ctrl_val));
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun for (i = 0; i < l2->no_ops; i++) {
626*4882a593Smuzhiyun qlcnic_ind_wr(adapter, l2->addr, val);
627*4882a593Smuzhiyun if (LSW(l2->ctrl_val))
628*4882a593Smuzhiyun qlcnic_ind_wr(adapter, l2->ctrl_addr,
629*4882a593Smuzhiyun LSW(l2->ctrl_val));
630*4882a593Smuzhiyun if (!poll_mask)
631*4882a593Smuzhiyun goto skip_poll;
632*4882a593Smuzhiyun do {
633*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, l2->ctrl_addr);
634*4882a593Smuzhiyun if (!(data & poll_mask))
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun usleep_range(1000, 2000);
637*4882a593Smuzhiyun time_out++;
638*4882a593Smuzhiyun } while (time_out <= poll_to);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (time_out > poll_to) {
641*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
642*4882a593Smuzhiyun "Timeout exceeded in %s, aborting dump\n",
643*4882a593Smuzhiyun __func__);
644*4882a593Smuzhiyun return -EINVAL;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun skip_poll:
647*4882a593Smuzhiyun addr = l2->read_addr;
648*4882a593Smuzhiyun cnt = l2->read_addr_num;
649*4882a593Smuzhiyun while (cnt) {
650*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, addr);
651*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
652*4882a593Smuzhiyun addr += l2->read_addr_stride;
653*4882a593Smuzhiyun cnt--;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun val += l2->stride;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun return l2->no_ops * l2->read_addr_num * sizeof(u32);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
qlcnic_read_memory_test_agent(struct qlcnic_adapter * adapter,struct __mem * mem,__le32 * buffer,int * ret)660*4882a593Smuzhiyun static u32 qlcnic_read_memory_test_agent(struct qlcnic_adapter *adapter,
661*4882a593Smuzhiyun struct __mem *mem, __le32 *buffer,
662*4882a593Smuzhiyun int *ret)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun u32 addr, data, test;
665*4882a593Smuzhiyun int i, reg_read;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun reg_read = mem->size;
668*4882a593Smuzhiyun addr = mem->addr;
669*4882a593Smuzhiyun /* check for data size of multiple of 16 and 16 byte alignment */
670*4882a593Smuzhiyun if ((addr & 0xf) || (reg_read%16)) {
671*4882a593Smuzhiyun dev_info(&adapter->pdev->dev,
672*4882a593Smuzhiyun "Unaligned memory addr:0x%x size:0x%x\n",
673*4882a593Smuzhiyun addr, reg_read);
674*4882a593Smuzhiyun *ret = -EINVAL;
675*4882a593Smuzhiyun return 0;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun mutex_lock(&adapter->ahw->mem_lock);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun while (reg_read != 0) {
681*4882a593Smuzhiyun qlcnic_ind_wr(adapter, QLCNIC_MS_ADDR_LO, addr);
682*4882a593Smuzhiyun qlcnic_ind_wr(adapter, QLCNIC_MS_ADDR_HI, 0);
683*4882a593Smuzhiyun qlcnic_ind_wr(adapter, QLCNIC_MS_CTRL, QLCNIC_TA_START_ENABLE);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun for (i = 0; i < MAX_CTL_CHECK; i++) {
686*4882a593Smuzhiyun test = qlcnic_ind_rd(adapter, QLCNIC_MS_CTRL);
687*4882a593Smuzhiyun if (!(test & TA_CTL_BUSY))
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun if (i == MAX_CTL_CHECK) {
691*4882a593Smuzhiyun if (printk_ratelimit()) {
692*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
693*4882a593Smuzhiyun "failed to read through agent\n");
694*4882a593Smuzhiyun *ret = -EIO;
695*4882a593Smuzhiyun goto out;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
699*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, qlcnic_ms_read_data[i]);
700*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun addr += 16;
703*4882a593Smuzhiyun reg_read -= 16;
704*4882a593Smuzhiyun ret += 16;
705*4882a593Smuzhiyun cond_resched();
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun out:
708*4882a593Smuzhiyun mutex_unlock(&adapter->ahw->mem_lock);
709*4882a593Smuzhiyun return mem->size;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* DMA register base address */
713*4882a593Smuzhiyun #define QLC_DMA_REG_BASE_ADDR(dma_no) (0x77320000 + (dma_no * 0x10000))
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* DMA register offsets w.r.t base address */
716*4882a593Smuzhiyun #define QLC_DMA_CMD_BUFF_ADDR_LOW 0
717*4882a593Smuzhiyun #define QLC_DMA_CMD_BUFF_ADDR_HI 4
718*4882a593Smuzhiyun #define QLC_DMA_CMD_STATUS_CTRL 8
719*4882a593Smuzhiyun
qlcnic_start_pex_dma(struct qlcnic_adapter * adapter,struct __mem * mem)720*4882a593Smuzhiyun static int qlcnic_start_pex_dma(struct qlcnic_adapter *adapter,
721*4882a593Smuzhiyun struct __mem *mem)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun struct device *dev = &adapter->pdev->dev;
724*4882a593Smuzhiyun u32 dma_no, dma_base_addr, temp_addr;
725*4882a593Smuzhiyun int i, ret, dma_sts;
726*4882a593Smuzhiyun void *tmpl_hdr;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun tmpl_hdr = adapter->ahw->fw_dump.tmpl_hdr;
729*4882a593Smuzhiyun dma_no = qlcnic_get_saved_state(adapter, tmpl_hdr,
730*4882a593Smuzhiyun QLC_83XX_DMA_ENGINE_INDEX);
731*4882a593Smuzhiyun dma_base_addr = QLC_DMA_REG_BASE_ADDR(dma_no);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun temp_addr = dma_base_addr + QLC_DMA_CMD_BUFF_ADDR_LOW;
734*4882a593Smuzhiyun ret = qlcnic_ind_wr(adapter, temp_addr, mem->desc_card_addr);
735*4882a593Smuzhiyun if (ret)
736*4882a593Smuzhiyun return ret;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun temp_addr = dma_base_addr + QLC_DMA_CMD_BUFF_ADDR_HI;
739*4882a593Smuzhiyun ret = qlcnic_ind_wr(adapter, temp_addr, 0);
740*4882a593Smuzhiyun if (ret)
741*4882a593Smuzhiyun return ret;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun temp_addr = dma_base_addr + QLC_DMA_CMD_STATUS_CTRL;
744*4882a593Smuzhiyun ret = qlcnic_ind_wr(adapter, temp_addr, mem->start_dma_cmd);
745*4882a593Smuzhiyun if (ret)
746*4882a593Smuzhiyun return ret;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* Wait for DMA to complete */
749*4882a593Smuzhiyun temp_addr = dma_base_addr + QLC_DMA_CMD_STATUS_CTRL;
750*4882a593Smuzhiyun for (i = 0; i < 400; i++) {
751*4882a593Smuzhiyun dma_sts = qlcnic_ind_rd(adapter, temp_addr);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (dma_sts & BIT_1)
754*4882a593Smuzhiyun usleep_range(250, 500);
755*4882a593Smuzhiyun else
756*4882a593Smuzhiyun break;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if (i >= 400) {
760*4882a593Smuzhiyun dev_info(dev, "PEX DMA operation timed out");
761*4882a593Smuzhiyun ret = -EIO;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun return ret;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
qlcnic_read_memory_pexdma(struct qlcnic_adapter * adapter,struct __mem * mem,__le32 * buffer,int * ret)767*4882a593Smuzhiyun static u32 qlcnic_read_memory_pexdma(struct qlcnic_adapter *adapter,
768*4882a593Smuzhiyun struct __mem *mem,
769*4882a593Smuzhiyun __le32 *buffer, int *ret)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun struct qlcnic_fw_dump *fw_dump = &adapter->ahw->fw_dump;
772*4882a593Smuzhiyun u32 temp, dma_base_addr, size = 0, read_size = 0;
773*4882a593Smuzhiyun struct qlcnic_pex_dma_descriptor *dma_descr;
774*4882a593Smuzhiyun struct device *dev = &adapter->pdev->dev;
775*4882a593Smuzhiyun dma_addr_t dma_phys_addr;
776*4882a593Smuzhiyun void *dma_buffer;
777*4882a593Smuzhiyun void *tmpl_hdr;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun tmpl_hdr = fw_dump->tmpl_hdr;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* Check if DMA engine is available */
782*4882a593Smuzhiyun temp = qlcnic_get_saved_state(adapter, tmpl_hdr,
783*4882a593Smuzhiyun QLC_83XX_DMA_ENGINE_INDEX);
784*4882a593Smuzhiyun dma_base_addr = QLC_DMA_REG_BASE_ADDR(temp);
785*4882a593Smuzhiyun temp = qlcnic_ind_rd(adapter,
786*4882a593Smuzhiyun dma_base_addr + QLC_DMA_CMD_STATUS_CTRL);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (!(temp & BIT_31)) {
789*4882a593Smuzhiyun dev_info(dev, "%s: DMA engine is not available\n", __func__);
790*4882a593Smuzhiyun *ret = -EIO;
791*4882a593Smuzhiyun return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* Create DMA descriptor */
795*4882a593Smuzhiyun dma_descr = kzalloc(sizeof(struct qlcnic_pex_dma_descriptor),
796*4882a593Smuzhiyun GFP_KERNEL);
797*4882a593Smuzhiyun if (!dma_descr) {
798*4882a593Smuzhiyun *ret = -ENOMEM;
799*4882a593Smuzhiyun return 0;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* dma_desc_cmd 0:15 = 0
803*4882a593Smuzhiyun * dma_desc_cmd 16:19 = mem->dma_desc_cmd 0:3
804*4882a593Smuzhiyun * dma_desc_cmd 20:23 = pci function number
805*4882a593Smuzhiyun * dma_desc_cmd 24:31 = mem->dma_desc_cmd 8:15
806*4882a593Smuzhiyun */
807*4882a593Smuzhiyun dma_phys_addr = fw_dump->phys_addr;
808*4882a593Smuzhiyun dma_buffer = fw_dump->dma_buffer;
809*4882a593Smuzhiyun temp = 0;
810*4882a593Smuzhiyun temp = mem->dma_desc_cmd & 0xff0f;
811*4882a593Smuzhiyun temp |= (adapter->ahw->pci_func & 0xf) << 4;
812*4882a593Smuzhiyun dma_descr->dma_desc_cmd = (temp << 16) & 0xffff0000;
813*4882a593Smuzhiyun dma_descr->dma_bus_addr_low = LSD(dma_phys_addr);
814*4882a593Smuzhiyun dma_descr->dma_bus_addr_high = MSD(dma_phys_addr);
815*4882a593Smuzhiyun dma_descr->src_addr_high = 0;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun /* Collect memory dump using multiple DMA operations if required */
818*4882a593Smuzhiyun while (read_size < mem->size) {
819*4882a593Smuzhiyun if (mem->size - read_size >= QLC_PEX_DMA_READ_SIZE)
820*4882a593Smuzhiyun size = QLC_PEX_DMA_READ_SIZE;
821*4882a593Smuzhiyun else
822*4882a593Smuzhiyun size = mem->size - read_size;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun dma_descr->src_addr_low = mem->addr + read_size;
825*4882a593Smuzhiyun dma_descr->read_data_size = size;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* Write DMA descriptor to MS memory*/
828*4882a593Smuzhiyun temp = sizeof(struct qlcnic_pex_dma_descriptor) / 16;
829*4882a593Smuzhiyun *ret = qlcnic_ms_mem_write128(adapter, mem->desc_card_addr,
830*4882a593Smuzhiyun (u32 *)dma_descr, temp);
831*4882a593Smuzhiyun if (*ret) {
832*4882a593Smuzhiyun dev_info(dev, "Failed to write DMA descriptor to MS memory at address 0x%x\n",
833*4882a593Smuzhiyun mem->desc_card_addr);
834*4882a593Smuzhiyun goto free_dma_descr;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun *ret = qlcnic_start_pex_dma(adapter, mem);
838*4882a593Smuzhiyun if (*ret) {
839*4882a593Smuzhiyun dev_info(dev, "Failed to start PEX DMA operation\n");
840*4882a593Smuzhiyun goto free_dma_descr;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun memcpy(buffer, dma_buffer, size);
844*4882a593Smuzhiyun buffer += size / 4;
845*4882a593Smuzhiyun read_size += size;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun free_dma_descr:
849*4882a593Smuzhiyun kfree(dma_descr);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun return read_size;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
qlcnic_read_memory(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)854*4882a593Smuzhiyun static u32 qlcnic_read_memory(struct qlcnic_adapter *adapter,
855*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun struct qlcnic_fw_dump *fw_dump = &adapter->ahw->fw_dump;
858*4882a593Smuzhiyun struct device *dev = &adapter->pdev->dev;
859*4882a593Smuzhiyun struct __mem *mem = &entry->region.mem;
860*4882a593Smuzhiyun u32 data_size;
861*4882a593Smuzhiyun int ret = 0;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun if (fw_dump->use_pex_dma) {
864*4882a593Smuzhiyun data_size = qlcnic_read_memory_pexdma(adapter, mem, buffer,
865*4882a593Smuzhiyun &ret);
866*4882a593Smuzhiyun if (ret)
867*4882a593Smuzhiyun dev_info(dev,
868*4882a593Smuzhiyun "Failed to read memory dump using PEX DMA: mask[0x%x]\n",
869*4882a593Smuzhiyun entry->hdr.mask);
870*4882a593Smuzhiyun else
871*4882a593Smuzhiyun return data_size;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun data_size = qlcnic_read_memory_test_agent(adapter, mem, buffer, &ret);
875*4882a593Smuzhiyun if (ret) {
876*4882a593Smuzhiyun dev_info(dev,
877*4882a593Smuzhiyun "Failed to read memory dump using test agent method: mask[0x%x]\n",
878*4882a593Smuzhiyun entry->hdr.mask);
879*4882a593Smuzhiyun return 0;
880*4882a593Smuzhiyun } else {
881*4882a593Smuzhiyun return data_size;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
qlcnic_dump_nop(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)885*4882a593Smuzhiyun static u32 qlcnic_dump_nop(struct qlcnic_adapter *adapter,
886*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun entry->hdr.flags |= QLCNIC_DUMP_SKIP;
889*4882a593Smuzhiyun return 0;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
qlcnic_valid_dump_entry(struct device * dev,struct qlcnic_dump_entry * entry,u32 size)892*4882a593Smuzhiyun static int qlcnic_valid_dump_entry(struct device *dev,
893*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, u32 size)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun int ret = 1;
896*4882a593Smuzhiyun if (size != entry->hdr.cap_size) {
897*4882a593Smuzhiyun dev_err(dev,
898*4882a593Smuzhiyun "Invalid entry, Type:%d\tMask:%d\tSize:%dCap_size:%d\n",
899*4882a593Smuzhiyun entry->hdr.type, entry->hdr.mask, size,
900*4882a593Smuzhiyun entry->hdr.cap_size);
901*4882a593Smuzhiyun ret = 0;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun return ret;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
qlcnic_read_pollrdmwr(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)906*4882a593Smuzhiyun static u32 qlcnic_read_pollrdmwr(struct qlcnic_adapter *adapter,
907*4882a593Smuzhiyun struct qlcnic_dump_entry *entry,
908*4882a593Smuzhiyun __le32 *buffer)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct __pollrdmwr *poll = &entry->region.pollrdmwr;
911*4882a593Smuzhiyun u32 data, wait_count, poll_wait, temp;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun poll_wait = poll->poll_wait;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun qlcnic_ind_wr(adapter, poll->addr1, poll->val1);
916*4882a593Smuzhiyun wait_count = 0;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun while (wait_count < poll_wait) {
919*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, poll->addr1);
920*4882a593Smuzhiyun if ((data & poll->poll_mask) != 0)
921*4882a593Smuzhiyun break;
922*4882a593Smuzhiyun wait_count++;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun if (wait_count == poll_wait) {
926*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
927*4882a593Smuzhiyun "Timeout exceeded in %s, aborting dump\n",
928*4882a593Smuzhiyun __func__);
929*4882a593Smuzhiyun return 0;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, poll->addr2) & poll->mod_mask;
933*4882a593Smuzhiyun qlcnic_ind_wr(adapter, poll->addr2, data);
934*4882a593Smuzhiyun qlcnic_ind_wr(adapter, poll->addr1, poll->val2);
935*4882a593Smuzhiyun wait_count = 0;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun while (wait_count < poll_wait) {
938*4882a593Smuzhiyun temp = qlcnic_ind_rd(adapter, poll->addr1);
939*4882a593Smuzhiyun if ((temp & poll->poll_mask) != 0)
940*4882a593Smuzhiyun break;
941*4882a593Smuzhiyun wait_count++;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun *buffer++ = cpu_to_le32(poll->addr2);
945*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun return 2 * sizeof(u32);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
qlcnic_read_pollrd(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)951*4882a593Smuzhiyun static u32 qlcnic_read_pollrd(struct qlcnic_adapter *adapter,
952*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun struct __pollrd *pollrd = &entry->region.pollrd;
955*4882a593Smuzhiyun u32 data, wait_count, poll_wait, sel_val;
956*4882a593Smuzhiyun int i;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun poll_wait = pollrd->poll_wait;
959*4882a593Smuzhiyun sel_val = pollrd->sel_val;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun for (i = 0; i < pollrd->no_ops; i++) {
962*4882a593Smuzhiyun qlcnic_ind_wr(adapter, pollrd->sel_addr, sel_val);
963*4882a593Smuzhiyun wait_count = 0;
964*4882a593Smuzhiyun while (wait_count < poll_wait) {
965*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, pollrd->sel_addr);
966*4882a593Smuzhiyun if ((data & pollrd->poll_mask) != 0)
967*4882a593Smuzhiyun break;
968*4882a593Smuzhiyun wait_count++;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun if (wait_count == poll_wait) {
972*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
973*4882a593Smuzhiyun "Timeout exceeded in %s, aborting dump\n",
974*4882a593Smuzhiyun __func__);
975*4882a593Smuzhiyun return 0;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, pollrd->read_addr);
979*4882a593Smuzhiyun *buffer++ = cpu_to_le32(sel_val);
980*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
981*4882a593Smuzhiyun sel_val += pollrd->sel_val_stride;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun return pollrd->no_ops * (2 * sizeof(u32));
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
qlcnic_read_mux2(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)986*4882a593Smuzhiyun static u32 qlcnic_read_mux2(struct qlcnic_adapter *adapter,
987*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun struct __mux2 *mux2 = &entry->region.mux2;
990*4882a593Smuzhiyun u32 data;
991*4882a593Smuzhiyun u32 t_sel_val, sel_val1, sel_val2;
992*4882a593Smuzhiyun int i;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun sel_val1 = mux2->sel_val1;
995*4882a593Smuzhiyun sel_val2 = mux2->sel_val2;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun for (i = 0; i < mux2->no_ops; i++) {
998*4882a593Smuzhiyun qlcnic_ind_wr(adapter, mux2->sel_addr1, sel_val1);
999*4882a593Smuzhiyun t_sel_val = sel_val1 & mux2->sel_val_mask;
1000*4882a593Smuzhiyun qlcnic_ind_wr(adapter, mux2->sel_addr2, t_sel_val);
1001*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, mux2->read_addr);
1002*4882a593Smuzhiyun *buffer++ = cpu_to_le32(t_sel_val);
1003*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
1004*4882a593Smuzhiyun qlcnic_ind_wr(adapter, mux2->sel_addr1, sel_val2);
1005*4882a593Smuzhiyun t_sel_val = sel_val2 & mux2->sel_val_mask;
1006*4882a593Smuzhiyun qlcnic_ind_wr(adapter, mux2->sel_addr2, t_sel_val);
1007*4882a593Smuzhiyun data = qlcnic_ind_rd(adapter, mux2->read_addr);
1008*4882a593Smuzhiyun *buffer++ = cpu_to_le32(t_sel_val);
1009*4882a593Smuzhiyun *buffer++ = cpu_to_le32(data);
1010*4882a593Smuzhiyun sel_val1 += mux2->sel_val_stride;
1011*4882a593Smuzhiyun sel_val2 += mux2->sel_val_stride;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun return mux2->no_ops * (4 * sizeof(u32));
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
qlcnic_83xx_dump_rom(struct qlcnic_adapter * adapter,struct qlcnic_dump_entry * entry,__le32 * buffer)1017*4882a593Smuzhiyun static u32 qlcnic_83xx_dump_rom(struct qlcnic_adapter *adapter,
1018*4882a593Smuzhiyun struct qlcnic_dump_entry *entry, __le32 *buffer)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun u32 fl_addr, size;
1021*4882a593Smuzhiyun struct __mem *rom = &entry->region.mem;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun fl_addr = rom->addr;
1024*4882a593Smuzhiyun size = rom->size / 4;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if (!qlcnic_83xx_lockless_flash_read32(adapter, fl_addr,
1027*4882a593Smuzhiyun (u8 *)buffer, size))
1028*4882a593Smuzhiyun return rom->size;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun return 0;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun static const struct qlcnic_dump_operations qlcnic_fw_dump_ops[] = {
1034*4882a593Smuzhiyun {QLCNIC_DUMP_NOP, qlcnic_dump_nop},
1035*4882a593Smuzhiyun {QLCNIC_DUMP_READ_CRB, qlcnic_dump_crb},
1036*4882a593Smuzhiyun {QLCNIC_DUMP_READ_MUX, qlcnic_dump_mux},
1037*4882a593Smuzhiyun {QLCNIC_DUMP_QUEUE, qlcnic_dump_que},
1038*4882a593Smuzhiyun {QLCNIC_DUMP_BRD_CONFIG, qlcnic_read_rom},
1039*4882a593Smuzhiyun {QLCNIC_DUMP_READ_OCM, qlcnic_dump_ocm},
1040*4882a593Smuzhiyun {QLCNIC_DUMP_PEG_REG, qlcnic_dump_ctrl},
1041*4882a593Smuzhiyun {QLCNIC_DUMP_L1_DTAG, qlcnic_dump_l1_cache},
1042*4882a593Smuzhiyun {QLCNIC_DUMP_L1_ITAG, qlcnic_dump_l1_cache},
1043*4882a593Smuzhiyun {QLCNIC_DUMP_L1_DATA, qlcnic_dump_l1_cache},
1044*4882a593Smuzhiyun {QLCNIC_DUMP_L1_INST, qlcnic_dump_l1_cache},
1045*4882a593Smuzhiyun {QLCNIC_DUMP_L2_DTAG, qlcnic_dump_l2_cache},
1046*4882a593Smuzhiyun {QLCNIC_DUMP_L2_ITAG, qlcnic_dump_l2_cache},
1047*4882a593Smuzhiyun {QLCNIC_DUMP_L2_DATA, qlcnic_dump_l2_cache},
1048*4882a593Smuzhiyun {QLCNIC_DUMP_L2_INST, qlcnic_dump_l2_cache},
1049*4882a593Smuzhiyun {QLCNIC_DUMP_READ_ROM, qlcnic_read_rom},
1050*4882a593Smuzhiyun {QLCNIC_DUMP_READ_MEM, qlcnic_read_memory},
1051*4882a593Smuzhiyun {QLCNIC_DUMP_READ_CTRL, qlcnic_dump_ctrl},
1052*4882a593Smuzhiyun {QLCNIC_DUMP_TLHDR, qlcnic_dump_nop},
1053*4882a593Smuzhiyun {QLCNIC_DUMP_RDEND, qlcnic_dump_nop},
1054*4882a593Smuzhiyun };
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun static const struct qlcnic_dump_operations qlcnic_83xx_fw_dump_ops[] = {
1057*4882a593Smuzhiyun {QLCNIC_DUMP_NOP, qlcnic_dump_nop},
1058*4882a593Smuzhiyun {QLCNIC_DUMP_READ_CRB, qlcnic_dump_crb},
1059*4882a593Smuzhiyun {QLCNIC_DUMP_READ_MUX, qlcnic_dump_mux},
1060*4882a593Smuzhiyun {QLCNIC_DUMP_QUEUE, qlcnic_dump_que},
1061*4882a593Smuzhiyun {QLCNIC_DUMP_BRD_CONFIG, qlcnic_83xx_dump_rom},
1062*4882a593Smuzhiyun {QLCNIC_DUMP_READ_OCM, qlcnic_dump_ocm},
1063*4882a593Smuzhiyun {QLCNIC_DUMP_PEG_REG, qlcnic_dump_ctrl},
1064*4882a593Smuzhiyun {QLCNIC_DUMP_L1_DTAG, qlcnic_dump_l1_cache},
1065*4882a593Smuzhiyun {QLCNIC_DUMP_L1_ITAG, qlcnic_dump_l1_cache},
1066*4882a593Smuzhiyun {QLCNIC_DUMP_L1_DATA, qlcnic_dump_l1_cache},
1067*4882a593Smuzhiyun {QLCNIC_DUMP_L1_INST, qlcnic_dump_l1_cache},
1068*4882a593Smuzhiyun {QLCNIC_DUMP_L2_DTAG, qlcnic_dump_l2_cache},
1069*4882a593Smuzhiyun {QLCNIC_DUMP_L2_ITAG, qlcnic_dump_l2_cache},
1070*4882a593Smuzhiyun {QLCNIC_DUMP_L2_DATA, qlcnic_dump_l2_cache},
1071*4882a593Smuzhiyun {QLCNIC_DUMP_L2_INST, qlcnic_dump_l2_cache},
1072*4882a593Smuzhiyun {QLCNIC_DUMP_POLL_RD, qlcnic_read_pollrd},
1073*4882a593Smuzhiyun {QLCNIC_READ_MUX2, qlcnic_read_mux2},
1074*4882a593Smuzhiyun {QLCNIC_READ_POLLRDMWR, qlcnic_read_pollrdmwr},
1075*4882a593Smuzhiyun {QLCNIC_DUMP_READ_ROM, qlcnic_83xx_dump_rom},
1076*4882a593Smuzhiyun {QLCNIC_DUMP_READ_MEM, qlcnic_read_memory},
1077*4882a593Smuzhiyun {QLCNIC_DUMP_READ_CTRL, qlcnic_dump_ctrl},
1078*4882a593Smuzhiyun {QLCNIC_DUMP_TLHDR, qlcnic_dump_nop},
1079*4882a593Smuzhiyun {QLCNIC_DUMP_RDEND, qlcnic_dump_nop},
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun
qlcnic_temp_checksum(uint32_t * temp_buffer,u32 temp_size)1082*4882a593Smuzhiyun static uint32_t qlcnic_temp_checksum(uint32_t *temp_buffer, u32 temp_size)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun uint64_t sum = 0;
1085*4882a593Smuzhiyun int count = temp_size / sizeof(uint32_t);
1086*4882a593Smuzhiyun while (count-- > 0)
1087*4882a593Smuzhiyun sum += *temp_buffer++;
1088*4882a593Smuzhiyun while (sum >> 32)
1089*4882a593Smuzhiyun sum = (sum & 0xFFFFFFFF) + (sum >> 32);
1090*4882a593Smuzhiyun return ~sum;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
qlcnic_fw_flash_get_minidump_temp(struct qlcnic_adapter * adapter,u8 * buffer,u32 size)1093*4882a593Smuzhiyun static int qlcnic_fw_flash_get_minidump_temp(struct qlcnic_adapter *adapter,
1094*4882a593Smuzhiyun u8 *buffer, u32 size)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun int ret = 0;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (qlcnic_82xx_check(adapter))
1099*4882a593Smuzhiyun return -EIO;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun if (qlcnic_83xx_lock_flash(adapter))
1102*4882a593Smuzhiyun return -EIO;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun ret = qlcnic_83xx_lockless_flash_read32(adapter,
1105*4882a593Smuzhiyun QLC_83XX_MINIDUMP_FLASH,
1106*4882a593Smuzhiyun buffer, size / sizeof(u32));
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun qlcnic_83xx_unlock_flash(adapter);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun return ret;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun static int
qlcnic_fw_flash_get_minidump_temp_size(struct qlcnic_adapter * adapter,struct qlcnic_cmd_args * cmd)1114*4882a593Smuzhiyun qlcnic_fw_flash_get_minidump_temp_size(struct qlcnic_adapter *adapter,
1115*4882a593Smuzhiyun struct qlcnic_cmd_args *cmd)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun struct qlcnic_83xx_dump_template_hdr tmp_hdr;
1118*4882a593Smuzhiyun u32 size = sizeof(tmp_hdr) / sizeof(u32);
1119*4882a593Smuzhiyun int ret = 0;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun if (qlcnic_82xx_check(adapter))
1122*4882a593Smuzhiyun return -EIO;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun if (qlcnic_83xx_lock_flash(adapter))
1125*4882a593Smuzhiyun return -EIO;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun ret = qlcnic_83xx_lockless_flash_read32(adapter,
1128*4882a593Smuzhiyun QLC_83XX_MINIDUMP_FLASH,
1129*4882a593Smuzhiyun (u8 *)&tmp_hdr, size);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun qlcnic_83xx_unlock_flash(adapter);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun cmd->rsp.arg[2] = tmp_hdr.size;
1134*4882a593Smuzhiyun cmd->rsp.arg[3] = tmp_hdr.version;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun return ret;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
qlcnic_fw_get_minidump_temp_size(struct qlcnic_adapter * adapter,u32 * version,u32 * temp_size,u8 * use_flash_temp)1139*4882a593Smuzhiyun static int qlcnic_fw_get_minidump_temp_size(struct qlcnic_adapter *adapter,
1140*4882a593Smuzhiyun u32 *version, u32 *temp_size,
1141*4882a593Smuzhiyun u8 *use_flash_temp)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun int err = 0;
1144*4882a593Smuzhiyun struct qlcnic_cmd_args cmd;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TEMP_SIZE))
1147*4882a593Smuzhiyun return -ENOMEM;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun err = qlcnic_issue_cmd(adapter, &cmd);
1150*4882a593Smuzhiyun if (err != QLCNIC_RCODE_SUCCESS) {
1151*4882a593Smuzhiyun if (qlcnic_fw_flash_get_minidump_temp_size(adapter, &cmd)) {
1152*4882a593Smuzhiyun qlcnic_free_mbx_args(&cmd);
1153*4882a593Smuzhiyun return -EIO;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun *use_flash_temp = 1;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun *temp_size = cmd.rsp.arg[2];
1159*4882a593Smuzhiyun *version = cmd.rsp.arg[3];
1160*4882a593Smuzhiyun qlcnic_free_mbx_args(&cmd);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun if (!(*temp_size))
1163*4882a593Smuzhiyun return -EIO;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun return 0;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
__qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter * adapter,u32 * buffer,u32 temp_size)1168*4882a593Smuzhiyun static int __qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter,
1169*4882a593Smuzhiyun u32 *buffer, u32 temp_size)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun int err = 0, i;
1172*4882a593Smuzhiyun void *tmp_addr;
1173*4882a593Smuzhiyun __le32 *tmp_buf;
1174*4882a593Smuzhiyun struct qlcnic_cmd_args cmd;
1175*4882a593Smuzhiyun dma_addr_t tmp_addr_t = 0;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun tmp_addr = dma_alloc_coherent(&adapter->pdev->dev, temp_size,
1178*4882a593Smuzhiyun &tmp_addr_t, GFP_KERNEL);
1179*4882a593Smuzhiyun if (!tmp_addr)
1180*4882a593Smuzhiyun return -ENOMEM;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_TEMP_HDR)) {
1183*4882a593Smuzhiyun err = -ENOMEM;
1184*4882a593Smuzhiyun goto free_mem;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun cmd.req.arg[1] = LSD(tmp_addr_t);
1188*4882a593Smuzhiyun cmd.req.arg[2] = MSD(tmp_addr_t);
1189*4882a593Smuzhiyun cmd.req.arg[3] = temp_size;
1190*4882a593Smuzhiyun err = qlcnic_issue_cmd(adapter, &cmd);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun tmp_buf = tmp_addr;
1193*4882a593Smuzhiyun if (err == QLCNIC_RCODE_SUCCESS) {
1194*4882a593Smuzhiyun for (i = 0; i < temp_size / sizeof(u32); i++)
1195*4882a593Smuzhiyun *buffer++ = __le32_to_cpu(*tmp_buf++);
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun qlcnic_free_mbx_args(&cmd);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun free_mem:
1201*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, temp_size, tmp_addr, tmp_addr_t);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun return err;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter * adapter)1206*4882a593Smuzhiyun int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun struct qlcnic_hardware_context *ahw;
1209*4882a593Smuzhiyun struct qlcnic_fw_dump *fw_dump;
1210*4882a593Smuzhiyun u32 version, csum, *tmp_buf;
1211*4882a593Smuzhiyun u8 use_flash_temp = 0;
1212*4882a593Smuzhiyun u32 temp_size = 0;
1213*4882a593Smuzhiyun void *temp_buffer;
1214*4882a593Smuzhiyun int err;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun ahw = adapter->ahw;
1217*4882a593Smuzhiyun fw_dump = &ahw->fw_dump;
1218*4882a593Smuzhiyun err = qlcnic_fw_get_minidump_temp_size(adapter, &version, &temp_size,
1219*4882a593Smuzhiyun &use_flash_temp);
1220*4882a593Smuzhiyun if (err) {
1221*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
1222*4882a593Smuzhiyun "Can't get template size %d\n", err);
1223*4882a593Smuzhiyun return -EIO;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun fw_dump->tmpl_hdr = vzalloc(temp_size);
1227*4882a593Smuzhiyun if (!fw_dump->tmpl_hdr)
1228*4882a593Smuzhiyun return -ENOMEM;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun tmp_buf = (u32 *)fw_dump->tmpl_hdr;
1231*4882a593Smuzhiyun if (use_flash_temp)
1232*4882a593Smuzhiyun goto flash_temp;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun err = __qlcnic_fw_cmd_get_minidump_temp(adapter, tmp_buf, temp_size);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun if (err) {
1237*4882a593Smuzhiyun flash_temp:
1238*4882a593Smuzhiyun err = qlcnic_fw_flash_get_minidump_temp(adapter, (u8 *)tmp_buf,
1239*4882a593Smuzhiyun temp_size);
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun if (err) {
1242*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
1243*4882a593Smuzhiyun "Failed to get minidump template header %d\n",
1244*4882a593Smuzhiyun err);
1245*4882a593Smuzhiyun vfree(fw_dump->tmpl_hdr);
1246*4882a593Smuzhiyun fw_dump->tmpl_hdr = NULL;
1247*4882a593Smuzhiyun return -EIO;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun csum = qlcnic_temp_checksum((uint32_t *)tmp_buf, temp_size);
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun if (csum) {
1254*4882a593Smuzhiyun dev_err(&adapter->pdev->dev,
1255*4882a593Smuzhiyun "Template header checksum validation failed\n");
1256*4882a593Smuzhiyun vfree(fw_dump->tmpl_hdr);
1257*4882a593Smuzhiyun fw_dump->tmpl_hdr = NULL;
1258*4882a593Smuzhiyun return -EIO;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun qlcnic_cache_tmpl_hdr_values(adapter, fw_dump);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun if (fw_dump->use_pex_dma) {
1264*4882a593Smuzhiyun fw_dump->dma_buffer = NULL;
1265*4882a593Smuzhiyun temp_buffer = dma_alloc_coherent(&adapter->pdev->dev,
1266*4882a593Smuzhiyun QLC_PEX_DMA_READ_SIZE,
1267*4882a593Smuzhiyun &fw_dump->phys_addr,
1268*4882a593Smuzhiyun GFP_KERNEL);
1269*4882a593Smuzhiyun if (!temp_buffer)
1270*4882a593Smuzhiyun fw_dump->use_pex_dma = false;
1271*4882a593Smuzhiyun else
1272*4882a593Smuzhiyun fw_dump->dma_buffer = temp_buffer;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun dev_info(&adapter->pdev->dev,
1277*4882a593Smuzhiyun "Default minidump capture mask 0x%x\n",
1278*4882a593Smuzhiyun fw_dump->cap_mask);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun qlcnic_enable_fw_dump_state(adapter);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun return 0;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
qlcnic_dump_fw(struct qlcnic_adapter * adapter)1285*4882a593Smuzhiyun int qlcnic_dump_fw(struct qlcnic_adapter *adapter)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun struct qlcnic_fw_dump *fw_dump = &adapter->ahw->fw_dump;
1288*4882a593Smuzhiyun const struct qlcnic_dump_operations *fw_dump_ops;
1289*4882a593Smuzhiyun struct qlcnic_83xx_dump_template_hdr *hdr_83xx;
1290*4882a593Smuzhiyun u32 entry_offset, dump, no_entries, buf_offset = 0;
1291*4882a593Smuzhiyun int i, k, ops_cnt, ops_index, dump_size = 0;
1292*4882a593Smuzhiyun struct device *dev = &adapter->pdev->dev;
1293*4882a593Smuzhiyun struct qlcnic_hardware_context *ahw;
1294*4882a593Smuzhiyun struct qlcnic_dump_entry *entry;
1295*4882a593Smuzhiyun void *tmpl_hdr;
1296*4882a593Smuzhiyun u32 ocm_window;
1297*4882a593Smuzhiyun __le32 *buffer;
1298*4882a593Smuzhiyun char mesg[64];
1299*4882a593Smuzhiyun char *msg[] = {mesg, NULL};
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun ahw = adapter->ahw;
1302*4882a593Smuzhiyun tmpl_hdr = fw_dump->tmpl_hdr;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun /* Return if we don't have firmware dump template header */
1305*4882a593Smuzhiyun if (!tmpl_hdr)
1306*4882a593Smuzhiyun return -EIO;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun if (!qlcnic_check_fw_dump_state(adapter)) {
1309*4882a593Smuzhiyun dev_info(&adapter->pdev->dev, "Dump not enabled\n");
1310*4882a593Smuzhiyun return -EIO;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun if (fw_dump->clr) {
1314*4882a593Smuzhiyun dev_info(&adapter->pdev->dev,
1315*4882a593Smuzhiyun "Previous dump not cleared, not capturing dump\n");
1316*4882a593Smuzhiyun return -EIO;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun netif_info(adapter->ahw, drv, adapter->netdev, "Take FW dump\n");
1320*4882a593Smuzhiyun /* Calculate the size for dump data area only */
1321*4882a593Smuzhiyun for (i = 2, k = 1; (i & QLCNIC_DUMP_MASK_MAX); i <<= 1, k++)
1322*4882a593Smuzhiyun if (i & fw_dump->cap_mask)
1323*4882a593Smuzhiyun dump_size += qlcnic_get_cap_size(adapter, tmpl_hdr, k);
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun if (!dump_size)
1326*4882a593Smuzhiyun return -EIO;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun fw_dump->data = vzalloc(dump_size);
1329*4882a593Smuzhiyun if (!fw_dump->data)
1330*4882a593Smuzhiyun return -ENOMEM;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun buffer = fw_dump->data;
1333*4882a593Smuzhiyun fw_dump->size = dump_size;
1334*4882a593Smuzhiyun no_entries = fw_dump->num_entries;
1335*4882a593Smuzhiyun entry_offset = fw_dump->offset;
1336*4882a593Smuzhiyun qlcnic_set_sys_info(adapter, tmpl_hdr, 0, QLCNIC_DRIVER_VERSION);
1337*4882a593Smuzhiyun qlcnic_set_sys_info(adapter, tmpl_hdr, 1, adapter->fw_version);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun if (qlcnic_82xx_check(adapter)) {
1340*4882a593Smuzhiyun ops_cnt = ARRAY_SIZE(qlcnic_fw_dump_ops);
1341*4882a593Smuzhiyun fw_dump_ops = qlcnic_fw_dump_ops;
1342*4882a593Smuzhiyun } else {
1343*4882a593Smuzhiyun hdr_83xx = tmpl_hdr;
1344*4882a593Smuzhiyun ops_cnt = ARRAY_SIZE(qlcnic_83xx_fw_dump_ops);
1345*4882a593Smuzhiyun fw_dump_ops = qlcnic_83xx_fw_dump_ops;
1346*4882a593Smuzhiyun ocm_window = hdr_83xx->ocm_wnd_reg[ahw->pci_func];
1347*4882a593Smuzhiyun hdr_83xx->saved_state[QLC_83XX_OCM_INDEX] = ocm_window;
1348*4882a593Smuzhiyun hdr_83xx->saved_state[QLC_83XX_PCI_INDEX] = ahw->pci_func;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun for (i = 0; i < no_entries; i++) {
1352*4882a593Smuzhiyun entry = tmpl_hdr + entry_offset;
1353*4882a593Smuzhiyun if (!(entry->hdr.mask & fw_dump->cap_mask)) {
1354*4882a593Smuzhiyun entry->hdr.flags |= QLCNIC_DUMP_SKIP;
1355*4882a593Smuzhiyun entry_offset += entry->hdr.offset;
1356*4882a593Smuzhiyun continue;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun /* Find the handler for this entry */
1360*4882a593Smuzhiyun ops_index = 0;
1361*4882a593Smuzhiyun while (ops_index < ops_cnt) {
1362*4882a593Smuzhiyun if (entry->hdr.type == fw_dump_ops[ops_index].opcode)
1363*4882a593Smuzhiyun break;
1364*4882a593Smuzhiyun ops_index++;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun if (ops_index == ops_cnt) {
1368*4882a593Smuzhiyun dev_info(dev, "Skipping unknown entry opcode %d\n",
1369*4882a593Smuzhiyun entry->hdr.type);
1370*4882a593Smuzhiyun entry->hdr.flags |= QLCNIC_DUMP_SKIP;
1371*4882a593Smuzhiyun entry_offset += entry->hdr.offset;
1372*4882a593Smuzhiyun continue;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /* Collect dump for this entry */
1376*4882a593Smuzhiyun dump = fw_dump_ops[ops_index].handler(adapter, entry, buffer);
1377*4882a593Smuzhiyun if (!qlcnic_valid_dump_entry(dev, entry, dump)) {
1378*4882a593Smuzhiyun entry->hdr.flags |= QLCNIC_DUMP_SKIP;
1379*4882a593Smuzhiyun entry_offset += entry->hdr.offset;
1380*4882a593Smuzhiyun continue;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun buf_offset += entry->hdr.cap_size;
1384*4882a593Smuzhiyun entry_offset += entry->hdr.offset;
1385*4882a593Smuzhiyun buffer = fw_dump->data + buf_offset;
1386*4882a593Smuzhiyun cond_resched();
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun fw_dump->clr = 1;
1390*4882a593Smuzhiyun snprintf(mesg, sizeof(mesg), "FW_DUMP=%s", adapter->netdev->name);
1391*4882a593Smuzhiyun netdev_info(adapter->netdev,
1392*4882a593Smuzhiyun "Dump data %d bytes captured, dump data address = %p, template header size %d bytes, template address = %p\n",
1393*4882a593Smuzhiyun fw_dump->size, fw_dump->data, fw_dump->tmpl_hdr_size,
1394*4882a593Smuzhiyun fw_dump->tmpl_hdr);
1395*4882a593Smuzhiyun /* Send a udev event to notify availability of FW dump */
1396*4882a593Smuzhiyun kobject_uevent_env(&dev->kobj, KOBJ_CHANGE, msg);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun return 0;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun static inline bool
qlcnic_83xx_md_check_extended_dump_capability(struct qlcnic_adapter * adapter)1402*4882a593Smuzhiyun qlcnic_83xx_md_check_extended_dump_capability(struct qlcnic_adapter *adapter)
1403*4882a593Smuzhiyun {
1404*4882a593Smuzhiyun /* For special adapters (with 0x8830 device ID), where iSCSI firmware
1405*4882a593Smuzhiyun * dump needs to be captured as part of regular firmware dump
1406*4882a593Smuzhiyun * collection process, firmware exports it's capability through
1407*4882a593Smuzhiyun * capability registers
1408*4882a593Smuzhiyun */
1409*4882a593Smuzhiyun return ((adapter->pdev->device == PCI_DEVICE_ID_QLOGIC_QLE8830) &&
1410*4882a593Smuzhiyun (adapter->ahw->extra_capability[0] &
1411*4882a593Smuzhiyun QLCNIC_FW_CAPABILITY_2_EXT_ISCSI_DUMP));
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
qlcnic_83xx_get_minidump_template(struct qlcnic_adapter * adapter)1414*4882a593Smuzhiyun void qlcnic_83xx_get_minidump_template(struct qlcnic_adapter *adapter)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun u32 prev_version, current_version;
1417*4882a593Smuzhiyun struct qlcnic_hardware_context *ahw = adapter->ahw;
1418*4882a593Smuzhiyun struct qlcnic_fw_dump *fw_dump = &ahw->fw_dump;
1419*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
1420*4882a593Smuzhiyun bool extended = false;
1421*4882a593Smuzhiyun int ret;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun prev_version = adapter->fw_version;
1424*4882a593Smuzhiyun current_version = qlcnic_83xx_get_fw_version(adapter);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if (fw_dump->tmpl_hdr == NULL || current_version > prev_version) {
1427*4882a593Smuzhiyun vfree(fw_dump->tmpl_hdr);
1428*4882a593Smuzhiyun fw_dump->tmpl_hdr = NULL;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun if (qlcnic_83xx_md_check_extended_dump_capability(adapter))
1431*4882a593Smuzhiyun extended = !qlcnic_83xx_extend_md_capab(adapter);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun ret = qlcnic_fw_cmd_get_minidump_temp(adapter);
1434*4882a593Smuzhiyun if (ret)
1435*4882a593Smuzhiyun return;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun dev_info(&pdev->dev, "Supports FW dump capability\n");
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* Once we have minidump template with extended iSCSI dump
1440*4882a593Smuzhiyun * capability, update the minidump capture mask to 0x1f as
1441*4882a593Smuzhiyun * per FW requirement
1442*4882a593Smuzhiyun */
1443*4882a593Smuzhiyun if (extended) {
1444*4882a593Smuzhiyun struct qlcnic_83xx_dump_template_hdr *hdr;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun hdr = fw_dump->tmpl_hdr;
1447*4882a593Smuzhiyun if (!hdr)
1448*4882a593Smuzhiyun return;
1449*4882a593Smuzhiyun hdr->drv_cap_mask = 0x1f;
1450*4882a593Smuzhiyun fw_dump->cap_mask = 0x1f;
1451*4882a593Smuzhiyun dev_info(&pdev->dev,
1452*4882a593Smuzhiyun "Extended iSCSI dump capability and updated capture mask to 0x1f\n");
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun }
1456